| 1 | /*===- TableGen'erated file -------------------------------------*- C++ -*-===*\ |
| 2 | |* *| |
| 3 | |* Register Information Header Fragment *| |
| 4 | |* *| |
| 5 | |* Automatically generated file, do not edit! *| |
| 6 | |* *| |
| 7 | \*===----------------------------------------------------------------------===*/ |
| 8 | |
| 9 | #include "llvm/CodeGen/TargetRegisterInfo.h" |
| 10 | |
| 11 | namespace llvm { |
| 12 | |
| 13 | class XCoreFrameLowering; |
| 14 | |
| 15 | struct XCoreGenRegisterInfo : public TargetRegisterInfo { |
| 16 | explicit XCoreGenRegisterInfo(unsigned RA, unsigned D = 0, unsigned E = 0, |
| 17 | unsigned PC = 0, unsigned HwMode = 0); |
| 18 | const RegClassWeight &getRegClassWeight(const TargetRegisterClass *RC) const override; |
| 19 | unsigned getRegUnitWeight(MCRegUnit RegUnit) const override; |
| 20 | unsigned getNumRegPressureSets() const override; |
| 21 | const char *getRegPressureSetName(unsigned Idx) const override; |
| 22 | unsigned getRegPressureSetLimit(const MachineFunction &MF, unsigned Idx) const override; |
| 23 | const int *getRegClassPressureSets(const TargetRegisterClass *RC) const override; |
| 24 | const int *getRegUnitPressureSets(MCRegUnit RegUnit) const override; |
| 25 | ArrayRef<const char *> getRegMaskNames() const override; |
| 26 | ArrayRef<const uint32_t *> getRegMasks() const override; |
| 27 | bool isGeneralPurposeRegister(const MachineFunction &, MCRegister) const override; |
| 28 | bool isGeneralPurposeRegisterClass(const TargetRegisterClass *RC) const override; |
| 29 | bool isFixedRegister(const MachineFunction &, MCRegister) const override; |
| 30 | bool isArgumentRegister(const MachineFunction &, MCRegister) const override; |
| 31 | bool isConstantPhysReg(MCRegister PhysReg) const override final; |
| 32 | /// Devirtualized TargetFrameLowering. |
| 33 | static const XCoreFrameLowering *getFrameLowering( |
| 34 | const MachineFunction &MF); |
| 35 | }; |
| 36 | |
| 37 | namespace XCore { // Register classes |
| 38 | extern const TargetRegisterClass RRegsRegClass; |
| 39 | extern const TargetRegisterClass GRRegsRegClass; |
| 40 | } // end namespace XCore |
| 41 | |
| 42 | } // end namespace llvm |
| 43 | |
| 44 | |