| 1 | #ifdef GET_SysRegEncodings_DECL |
| 2 | enum SysRegEncodings { |
| 3 | cycle = 3072, |
| 4 | cycleh = 3200, |
| 5 | instret = 3074, |
| 6 | instreth = 3202, |
| 7 | seed = 21, |
| 8 | fcsr = 3, |
| 9 | fflags = 1, |
| 10 | frm = 2, |
| 11 | vl = 3104, |
| 12 | vlenb = 3106, |
| 13 | vxrm = 10, |
| 14 | time = 3073, |
| 15 | timeh = 3201, |
| 16 | vstart = 8, |
| 17 | vxsat = 9, |
| 18 | vcsr = 15, |
| 19 | vtype = 3105, |
| 20 | ssp = 17, |
| 21 | jvt = 23, |
| 22 | hpmcounter3 = 3075, |
| 23 | hpmcounter4 = 3076, |
| 24 | hpmcounter5 = 3077, |
| 25 | hpmcounter6 = 3078, |
| 26 | hpmcounter7 = 3079, |
| 27 | hpmcounter8 = 3080, |
| 28 | hpmcounter9 = 3081, |
| 29 | hpmcounter10 = 3082, |
| 30 | hpmcounter11 = 3083, |
| 31 | hpmcounter12 = 3084, |
| 32 | hpmcounter13 = 3085, |
| 33 | hpmcounter14 = 3086, |
| 34 | hpmcounter15 = 3087, |
| 35 | hpmcounter16 = 3088, |
| 36 | hpmcounter17 = 3089, |
| 37 | hpmcounter18 = 3090, |
| 38 | hpmcounter19 = 3091, |
| 39 | hpmcounter20 = 3092, |
| 40 | hpmcounter21 = 3093, |
| 41 | hpmcounter22 = 3094, |
| 42 | hpmcounter23 = 3095, |
| 43 | hpmcounter24 = 3096, |
| 44 | hpmcounter25 = 3097, |
| 45 | hpmcounter26 = 3098, |
| 46 | hpmcounter27 = 3099, |
| 47 | hpmcounter28 = 3100, |
| 48 | hpmcounter29 = 3101, |
| 49 | hpmcounter30 = 3102, |
| 50 | hpmcounter31 = 3103, |
| 51 | hpmcounter3h = 3203, |
| 52 | hpmcounter4h = 3204, |
| 53 | hpmcounter5h = 3205, |
| 54 | hpmcounter6h = 3206, |
| 55 | hpmcounter7h = 3207, |
| 56 | hpmcounter8h = 3208, |
| 57 | hpmcounter9h = 3209, |
| 58 | hpmcounter10h = 3210, |
| 59 | hpmcounter11h = 3211, |
| 60 | hpmcounter12h = 3212, |
| 61 | hpmcounter13h = 3213, |
| 62 | hpmcounter14h = 3214, |
| 63 | hpmcounter15h = 3215, |
| 64 | hpmcounter16h = 3216, |
| 65 | hpmcounter17h = 3217, |
| 66 | hpmcounter18h = 3218, |
| 67 | hpmcounter19h = 3219, |
| 68 | hpmcounter20h = 3220, |
| 69 | hpmcounter21h = 3221, |
| 70 | hpmcounter22h = 3222, |
| 71 | hpmcounter23h = 3223, |
| 72 | hpmcounter24h = 3224, |
| 73 | hpmcounter25h = 3225, |
| 74 | hpmcounter26h = 3226, |
| 75 | hpmcounter27h = 3227, |
| 76 | hpmcounter28h = 3228, |
| 77 | hpmcounter29h = 3229, |
| 78 | hpmcounter30h = 3230, |
| 79 | hpmcounter31h = 3231, |
| 80 | sstatus = 256, |
| 81 | sie = 260, |
| 82 | stvec = 261, |
| 83 | scounteren = 262, |
| 84 | senvcfg = 266, |
| 85 | scountinhibit = 288, |
| 86 | sscratch = 320, |
| 87 | sepc = 321, |
| 88 | scause = 322, |
| 89 | stval = 323, |
| 90 | sbadaddr = 323, |
| 91 | sip = 324, |
| 92 | scountovf = 3488, |
| 93 | satp = 384, |
| 94 | sptbr = 384, |
| 95 | stimecmp = 333, |
| 96 | stimecmph = 349, |
| 97 | scontext = 1448, |
| 98 | srmcfg = 385, |
| 99 | sstateen0 = 268, |
| 100 | sstateen1 = 269, |
| 101 | sstateen2 = 270, |
| 102 | sstateen3 = 271, |
| 103 | hstatus = 1536, |
| 104 | hedeleg = 1538, |
| 105 | hideleg = 1539, |
| 106 | hie = 1540, |
| 107 | hcounteren = 1542, |
| 108 | hgeie = 1543, |
| 109 | hedelegh = 1554, |
| 110 | htval = 1603, |
| 111 | hip = 1604, |
| 112 | hvip = 1605, |
| 113 | htinst = 1610, |
| 114 | hgeip = 3602, |
| 115 | henvcfg = 1546, |
| 116 | henvcfgh = 1562, |
| 117 | hgatp = 1664, |
| 118 | hcontext = 1704, |
| 119 | htimedelta = 1541, |
| 120 | htimedeltah = 1557, |
| 121 | hstateen0 = 1548, |
| 122 | hstateen0h = 1564, |
| 123 | hstateen1 = 1549, |
| 124 | hstateen1h = 1565, |
| 125 | hstateen2 = 1550, |
| 126 | hstateen2h = 1566, |
| 127 | hstateen3 = 1551, |
| 128 | hstateen3h = 1567, |
| 129 | vsstatus = 512, |
| 130 | vsie = 516, |
| 131 | vstvec = 517, |
| 132 | vsscratch = 576, |
| 133 | vsepc = 577, |
| 134 | vscause = 578, |
| 135 | vstval = 579, |
| 136 | vsip = 580, |
| 137 | vsatp = 640, |
| 138 | vstimecmp = 589, |
| 139 | vstimecmph = 605, |
| 140 | mvendorid = 3857, |
| 141 | marchid = 3858, |
| 142 | mimpid = 3859, |
| 143 | mhartid = 3860, |
| 144 | mconfigptr = 3861, |
| 145 | mstatus = 768, |
| 146 | misa = 769, |
| 147 | medeleg = 770, |
| 148 | mideleg = 771, |
| 149 | mie = 772, |
| 150 | mtvec = 773, |
| 151 | mcounteren = 774, |
| 152 | mstatush = 784, |
| 153 | medelegh = 786, |
| 154 | mscratch = 832, |
| 155 | mepc = 833, |
| 156 | mcause = 834, |
| 157 | mtval = 835, |
| 158 | mbadaddr = 835, |
| 159 | mip = 836, |
| 160 | mtinst = 842, |
| 161 | mtval2 = 843, |
| 162 | menvcfg = 778, |
| 163 | menvcfgh = 794, |
| 164 | mseccfg = 1863, |
| 165 | mseccfgh = 1879, |
| 166 | pmpcfg0 = 928, |
| 167 | pmpcfg1 = 929, |
| 168 | pmpcfg2 = 930, |
| 169 | pmpcfg3 = 931, |
| 170 | pmpcfg4 = 932, |
| 171 | pmpcfg5 = 933, |
| 172 | pmpcfg6 = 934, |
| 173 | pmpcfg7 = 935, |
| 174 | pmpcfg8 = 936, |
| 175 | pmpcfg9 = 937, |
| 176 | pmpcfg10 = 938, |
| 177 | pmpcfg11 = 939, |
| 178 | pmpcfg12 = 940, |
| 179 | pmpcfg13 = 941, |
| 180 | pmpcfg14 = 942, |
| 181 | pmpcfg15 = 943, |
| 182 | pmpaddr0 = 944, |
| 183 | pmpaddr1 = 945, |
| 184 | pmpaddr2 = 946, |
| 185 | pmpaddr3 = 947, |
| 186 | pmpaddr4 = 948, |
| 187 | pmpaddr5 = 949, |
| 188 | pmpaddr6 = 950, |
| 189 | pmpaddr7 = 951, |
| 190 | pmpaddr8 = 952, |
| 191 | pmpaddr9 = 953, |
| 192 | pmpaddr10 = 954, |
| 193 | pmpaddr11 = 955, |
| 194 | pmpaddr12 = 956, |
| 195 | pmpaddr13 = 957, |
| 196 | pmpaddr14 = 958, |
| 197 | pmpaddr15 = 959, |
| 198 | pmpaddr16 = 960, |
| 199 | pmpaddr17 = 961, |
| 200 | pmpaddr18 = 962, |
| 201 | pmpaddr19 = 963, |
| 202 | pmpaddr20 = 964, |
| 203 | pmpaddr21 = 965, |
| 204 | pmpaddr22 = 966, |
| 205 | pmpaddr23 = 967, |
| 206 | pmpaddr24 = 968, |
| 207 | pmpaddr25 = 969, |
| 208 | pmpaddr26 = 970, |
| 209 | pmpaddr27 = 971, |
| 210 | pmpaddr28 = 972, |
| 211 | pmpaddr29 = 973, |
| 212 | pmpaddr30 = 974, |
| 213 | pmpaddr31 = 975, |
| 214 | pmpaddr32 = 976, |
| 215 | pmpaddr33 = 977, |
| 216 | pmpaddr34 = 978, |
| 217 | pmpaddr35 = 979, |
| 218 | pmpaddr36 = 980, |
| 219 | pmpaddr37 = 981, |
| 220 | pmpaddr38 = 982, |
| 221 | pmpaddr39 = 983, |
| 222 | pmpaddr40 = 984, |
| 223 | pmpaddr41 = 985, |
| 224 | pmpaddr42 = 986, |
| 225 | pmpaddr43 = 987, |
| 226 | pmpaddr44 = 988, |
| 227 | pmpaddr45 = 989, |
| 228 | pmpaddr46 = 990, |
| 229 | pmpaddr47 = 991, |
| 230 | pmpaddr48 = 992, |
| 231 | pmpaddr49 = 993, |
| 232 | pmpaddr50 = 994, |
| 233 | pmpaddr51 = 995, |
| 234 | pmpaddr52 = 996, |
| 235 | pmpaddr53 = 997, |
| 236 | pmpaddr54 = 998, |
| 237 | pmpaddr55 = 999, |
| 238 | pmpaddr56 = 1000, |
| 239 | pmpaddr57 = 1001, |
| 240 | pmpaddr58 = 1002, |
| 241 | pmpaddr59 = 1003, |
| 242 | pmpaddr60 = 1004, |
| 243 | pmpaddr61 = 1005, |
| 244 | pmpaddr62 = 1006, |
| 245 | pmpaddr63 = 1007, |
| 246 | mstateen0 = 780, |
| 247 | mstateen0h = 796, |
| 248 | mstateen1 = 781, |
| 249 | mstateen1h = 797, |
| 250 | mstateen2 = 782, |
| 251 | mstateen2h = 798, |
| 252 | mstateen3 = 783, |
| 253 | mstateen3h = 799, |
| 254 | mnscratch = 1856, |
| 255 | mnepc = 1857, |
| 256 | mncause = 1858, |
| 257 | mnstatus = 1860, |
| 258 | mcycle = 2816, |
| 259 | minstret = 2818, |
| 260 | mhpmcounter3 = 2819, |
| 261 | mhpmcounter4 = 2820, |
| 262 | mhpmcounter5 = 2821, |
| 263 | mhpmcounter6 = 2822, |
| 264 | mhpmcounter7 = 2823, |
| 265 | mhpmcounter8 = 2824, |
| 266 | mhpmcounter9 = 2825, |
| 267 | mhpmcounter10 = 2826, |
| 268 | mhpmcounter11 = 2827, |
| 269 | mhpmcounter12 = 2828, |
| 270 | mhpmcounter13 = 2829, |
| 271 | mhpmcounter14 = 2830, |
| 272 | mhpmcounter15 = 2831, |
| 273 | mhpmcounter16 = 2832, |
| 274 | mhpmcounter17 = 2833, |
| 275 | mhpmcounter18 = 2834, |
| 276 | mhpmcounter19 = 2835, |
| 277 | mhpmcounter20 = 2836, |
| 278 | mhpmcounter21 = 2837, |
| 279 | mhpmcounter22 = 2838, |
| 280 | mhpmcounter23 = 2839, |
| 281 | mhpmcounter24 = 2840, |
| 282 | mhpmcounter25 = 2841, |
| 283 | mhpmcounter26 = 2842, |
| 284 | mhpmcounter27 = 2843, |
| 285 | mhpmcounter28 = 2844, |
| 286 | mhpmcounter29 = 2845, |
| 287 | mhpmcounter30 = 2846, |
| 288 | mhpmcounter31 = 2847, |
| 289 | mcycleh = 2944, |
| 290 | minstreth = 2946, |
| 291 | mhpmcounter3h = 2947, |
| 292 | mhpmcounter4h = 2948, |
| 293 | mhpmcounter5h = 2949, |
| 294 | mhpmcounter6h = 2950, |
| 295 | mhpmcounter7h = 2951, |
| 296 | mhpmcounter8h = 2952, |
| 297 | mhpmcounter9h = 2953, |
| 298 | mhpmcounter10h = 2954, |
| 299 | mhpmcounter11h = 2955, |
| 300 | mhpmcounter12h = 2956, |
| 301 | mhpmcounter13h = 2957, |
| 302 | mhpmcounter14h = 2958, |
| 303 | mhpmcounter15h = 2959, |
| 304 | mhpmcounter16h = 2960, |
| 305 | mhpmcounter17h = 2961, |
| 306 | mhpmcounter18h = 2962, |
| 307 | mhpmcounter19h = 2963, |
| 308 | mhpmcounter20h = 2964, |
| 309 | mhpmcounter21h = 2965, |
| 310 | mhpmcounter22h = 2966, |
| 311 | mhpmcounter23h = 2967, |
| 312 | mhpmcounter24h = 2968, |
| 313 | mhpmcounter25h = 2969, |
| 314 | mhpmcounter26h = 2970, |
| 315 | mhpmcounter27h = 2971, |
| 316 | mhpmcounter28h = 2972, |
| 317 | mhpmcounter29h = 2973, |
| 318 | mhpmcounter30h = 2974, |
| 319 | mhpmcounter31h = 2975, |
| 320 | mcountinhibit = 800, |
| 321 | mhpmevent3 = 803, |
| 322 | mhpmevent4 = 804, |
| 323 | mhpmevent5 = 805, |
| 324 | mhpmevent6 = 806, |
| 325 | mhpmevent7 = 807, |
| 326 | mhpmevent8 = 808, |
| 327 | mhpmevent9 = 809, |
| 328 | mhpmevent10 = 810, |
| 329 | mhpmevent11 = 811, |
| 330 | mhpmevent12 = 812, |
| 331 | mhpmevent13 = 813, |
| 332 | mhpmevent14 = 814, |
| 333 | mhpmevent15 = 815, |
| 334 | mhpmevent16 = 816, |
| 335 | mhpmevent17 = 817, |
| 336 | mhpmevent18 = 818, |
| 337 | mhpmevent19 = 819, |
| 338 | mhpmevent20 = 820, |
| 339 | mhpmevent21 = 821, |
| 340 | mhpmevent22 = 822, |
| 341 | mhpmevent23 = 823, |
| 342 | mhpmevent24 = 824, |
| 343 | mhpmevent25 = 825, |
| 344 | mhpmevent26 = 826, |
| 345 | mhpmevent27 = 827, |
| 346 | mhpmevent28 = 828, |
| 347 | mhpmevent29 = 829, |
| 348 | mhpmevent30 = 830, |
| 349 | mhpmevent31 = 831, |
| 350 | mhpmevent3h = 1827, |
| 351 | mhpmevent4h = 1828, |
| 352 | mhpmevent5h = 1829, |
| 353 | mhpmevent6h = 1830, |
| 354 | mhpmevent7h = 1831, |
| 355 | mhpmevent8h = 1832, |
| 356 | mhpmevent9h = 1833, |
| 357 | mhpmevent10h = 1834, |
| 358 | mhpmevent11h = 1835, |
| 359 | mhpmevent12h = 1836, |
| 360 | mhpmevent13h = 1837, |
| 361 | mhpmevent14h = 1838, |
| 362 | mhpmevent15h = 1839, |
| 363 | mhpmevent16h = 1840, |
| 364 | mhpmevent17h = 1841, |
| 365 | mhpmevent18h = 1842, |
| 366 | mhpmevent19h = 1843, |
| 367 | mhpmevent20h = 1844, |
| 368 | mhpmevent21h = 1845, |
| 369 | mhpmevent22h = 1846, |
| 370 | mhpmevent23h = 1847, |
| 371 | mhpmevent24h = 1848, |
| 372 | mhpmevent25h = 1849, |
| 373 | mhpmevent26h = 1850, |
| 374 | mhpmevent27h = 1851, |
| 375 | mhpmevent28h = 1852, |
| 376 | mhpmevent29h = 1853, |
| 377 | mhpmevent30h = 1854, |
| 378 | mhpmevent31h = 1855, |
| 379 | tselect = 1952, |
| 380 | tdata1 = 1953, |
| 381 | mcontrol = 1953, |
| 382 | mcontrol6 = 1953, |
| 383 | icount = 1953, |
| 384 | itrigger = 1953, |
| 385 | etrigger = 1953, |
| 386 | tmexttrigger = 1953, |
| 387 | tdata2 = 1954, |
| 388 | tdata3 = 1955, |
| 389 | = 1955, |
| 390 | = 1955, |
| 391 | tinfo = 1956, |
| 392 | tcontrol = 1957, |
| 393 | mcontext = 1960, |
| 394 | mscontext = 1962, |
| 395 | dcsr = 1968, |
| 396 | dpc = 1969, |
| 397 | dscratch0 = 1970, |
| 398 | dscratch = 1970, |
| 399 | dscratch1 = 1971, |
| 400 | miselect = 848, |
| 401 | mireg = 849, |
| 402 | mireg2 = 850, |
| 403 | mireg3 = 851, |
| 404 | mireg4 = 853, |
| 405 | mireg5 = 854, |
| 406 | mireg6 = 855, |
| 407 | mtopei = 860, |
| 408 | mtopi = 4016, |
| 409 | mvien = 776, |
| 410 | mvip = 777, |
| 411 | midelegh = 787, |
| 412 | mieh = 788, |
| 413 | mvienh = 792, |
| 414 | mviph = 793, |
| 415 | miph = 852, |
| 416 | siselect = 336, |
| 417 | sireg = 337, |
| 418 | sireg2 = 338, |
| 419 | sireg3 = 339, |
| 420 | sireg4 = 341, |
| 421 | sireg5 = 342, |
| 422 | sireg6 = 343, |
| 423 | stopei = 348, |
| 424 | stopi = 3504, |
| 425 | sieh = 276, |
| 426 | siph = 340, |
| 427 | hvien = 1544, |
| 428 | hvictl = 1545, |
| 429 | hviprio1 = 1606, |
| 430 | hviprio2 = 1607, |
| 431 | vsiselect = 592, |
| 432 | vsireg = 593, |
| 433 | vsireg2 = 594, |
| 434 | vsireg3 = 595, |
| 435 | vsireg4 = 597, |
| 436 | vsireg5 = 598, |
| 437 | vsireg6 = 599, |
| 438 | vstopei = 604, |
| 439 | vstopi = 3760, |
| 440 | hidelegh = 1555, |
| 441 | hvienh = 1560, |
| 442 | hviph = 1621, |
| 443 | hviprio1h = 1622, |
| 444 | hviprio2h = 1623, |
| 445 | vsieh = 532, |
| 446 | vsiph = 596, |
| 447 | sctrctl = 334, |
| 448 | sctrstatus = 335, |
| 449 | sctrdepth = 351, |
| 450 | vsctrctl = 590, |
| 451 | mctrctl = 846, |
| 452 | mcyclecfg = 801, |
| 453 | minstretcfg = 802, |
| 454 | mcyclecfgh = 1825, |
| 455 | minstretcfgh = 1826, |
| 456 | sf_mtvt = 775, |
| 457 | sf_mnxti = 837, |
| 458 | sf_mintstatus = 838, |
| 459 | sf_mscratchcsw = 840, |
| 460 | sf_mscratchcswl = 841, |
| 461 | sf_stvt = 263, |
| 462 | sf_snxti = 325, |
| 463 | sf_sintstatus = 326, |
| 464 | sf_sscratchcsw = 328, |
| 465 | sf_sscratchcswl = 329, |
| 466 | qc_mmcr = 1984, |
| 467 | qc_mntvec = 1987, |
| 468 | qc_mstktopaddr = 1988, |
| 469 | qc_mstkbottomaddr = 1989, |
| 470 | qc_mthreadptr = 1992, |
| 471 | qc_mcause = 1993, |
| 472 | qc_mclicip0 = 2032, |
| 473 | qc_mclicie0 = 2040, |
| 474 | qc_mclicip1 = 2033, |
| 475 | qc_mclicie1 = 2041, |
| 476 | qc_mclicip2 = 2034, |
| 477 | qc_mclicie2 = 2042, |
| 478 | qc_mclicip3 = 2035, |
| 479 | qc_mclicie3 = 2043, |
| 480 | qc_mclicip4 = 2036, |
| 481 | qc_mclicie4 = 2044, |
| 482 | qc_mclicip5 = 2037, |
| 483 | qc_mclicie5 = 2045, |
| 484 | qc_mclicip6 = 2038, |
| 485 | qc_mclicie6 = 2046, |
| 486 | qc_mclicip7 = 2039, |
| 487 | qc_mclicie7 = 2047, |
| 488 | qc_mclicilvl00 = 3008, |
| 489 | qc_mclicilvl01 = 3009, |
| 490 | qc_mclicilvl02 = 3010, |
| 491 | qc_mclicilvl03 = 3011, |
| 492 | qc_mclicilvl04 = 3012, |
| 493 | qc_mclicilvl05 = 3013, |
| 494 | qc_mclicilvl06 = 3014, |
| 495 | qc_mclicilvl07 = 3015, |
| 496 | qc_mclicilvl08 = 3016, |
| 497 | qc_mclicilvl09 = 3017, |
| 498 | qc_mclicilvl10 = 3018, |
| 499 | qc_mclicilvl11 = 3019, |
| 500 | qc_mclicilvl12 = 3020, |
| 501 | qc_mclicilvl13 = 3021, |
| 502 | qc_mclicilvl14 = 3022, |
| 503 | qc_mclicilvl15 = 3023, |
| 504 | qc_mclicilvl16 = 3024, |
| 505 | qc_mclicilvl17 = 3025, |
| 506 | qc_mclicilvl18 = 3026, |
| 507 | qc_mclicilvl19 = 3027, |
| 508 | qc_mclicilvl20 = 3028, |
| 509 | qc_mclicilvl21 = 3029, |
| 510 | qc_mclicilvl22 = 3030, |
| 511 | qc_mclicilvl23 = 3031, |
| 512 | qc_mclicilvl24 = 3032, |
| 513 | qc_mclicilvl25 = 3033, |
| 514 | qc_mclicilvl26 = 3034, |
| 515 | qc_mclicilvl27 = 3035, |
| 516 | qc_mclicilvl28 = 3036, |
| 517 | qc_mclicilvl29 = 3037, |
| 518 | qc_mclicilvl30 = 3038, |
| 519 | qc_mclicilvl31 = 3039, |
| 520 | qc_mwpstartaddr0 = 2000, |
| 521 | qc_mwpendaddr0 = 2004, |
| 522 | qc_mwpstartaddr1 = 2001, |
| 523 | qc_mwpendaddr1 = 2005, |
| 524 | qc_mwpstartaddr2 = 2002, |
| 525 | qc_mwpendaddr2 = 2006, |
| 526 | qc_mwpstartaddr3 = 2003, |
| 527 | qc_mwpendaddr3 = 2007, |
| 528 | }; |
| 529 | #endif |
| 530 | |
| 531 | #ifdef GET_RISCVBaseVXMemOpTable_DECL |
| 532 | const VXMemOpInfo *getVXMemOpInfo(unsigned BaseInstr); |
| 533 | #endif |
| 534 | |
| 535 | #ifdef GET_RISCVBaseVXMemOpTable_IMPL |
| 536 | constexpr VXMemOpInfo RISCVBaseVXMemOpTable[] = { |
| 537 | { 0x4, 0x1, 0x0, 0x0, VLOXEI16_V }, // 0 |
| 538 | { 0x5, 0x1, 0x0, 0x0, VLOXEI32_V }, // 1 |
| 539 | { 0x6, 0x1, 0x0, 0x0, VLOXEI64_V }, // 2 |
| 540 | { 0x3, 0x1, 0x0, 0x0, VLOXEI8_V }, // 3 |
| 541 | { 0x4, 0x1, 0x0, 0x2, VLOXSEG2EI16_V }, // 4 |
| 542 | { 0x5, 0x1, 0x0, 0x2, VLOXSEG2EI32_V }, // 5 |
| 543 | { 0x3, 0x1, 0x0, 0x2, VLOXSEG2EI8_V }, // 6 |
| 544 | { 0x4, 0x1, 0x0, 0x3, VLOXSEG3EI16_V }, // 7 |
| 545 | { 0x5, 0x1, 0x0, 0x3, VLOXSEG3EI32_V }, // 8 |
| 546 | { 0x3, 0x1, 0x0, 0x3, VLOXSEG3EI8_V }, // 9 |
| 547 | { 0x4, 0x1, 0x0, 0x4, VLOXSEG4EI16_V }, // 10 |
| 548 | { 0x5, 0x1, 0x0, 0x4, VLOXSEG4EI32_V }, // 11 |
| 549 | { 0x3, 0x1, 0x0, 0x4, VLOXSEG4EI8_V }, // 12 |
| 550 | { 0x4, 0x1, 0x0, 0x5, VLOXSEG5EI16_V }, // 13 |
| 551 | { 0x5, 0x1, 0x0, 0x5, VLOXSEG5EI32_V }, // 14 |
| 552 | { 0x3, 0x1, 0x0, 0x5, VLOXSEG5EI8_V }, // 15 |
| 553 | { 0x4, 0x1, 0x0, 0x6, VLOXSEG6EI16_V }, // 16 |
| 554 | { 0x5, 0x1, 0x0, 0x6, VLOXSEG6EI32_V }, // 17 |
| 555 | { 0x3, 0x1, 0x0, 0x6, VLOXSEG6EI8_V }, // 18 |
| 556 | { 0x4, 0x1, 0x0, 0x7, VLOXSEG7EI16_V }, // 19 |
| 557 | { 0x5, 0x1, 0x0, 0x7, VLOXSEG7EI32_V }, // 20 |
| 558 | { 0x3, 0x1, 0x0, 0x7, VLOXSEG7EI8_V }, // 21 |
| 559 | { 0x4, 0x1, 0x0, 0x8, VLOXSEG8EI16_V }, // 22 |
| 560 | { 0x5, 0x1, 0x0, 0x8, VLOXSEG8EI32_V }, // 23 |
| 561 | { 0x3, 0x1, 0x0, 0x8, VLOXSEG8EI8_V }, // 24 |
| 562 | { 0x4, 0x0, 0x0, 0x0, VLUXEI16_V }, // 25 |
| 563 | { 0x5, 0x0, 0x0, 0x0, VLUXEI32_V }, // 26 |
| 564 | { 0x6, 0x0, 0x0, 0x0, VLUXEI64_V }, // 27 |
| 565 | { 0x3, 0x0, 0x0, 0x0, VLUXEI8_V }, // 28 |
| 566 | { 0x4, 0x0, 0x0, 0x2, VLUXSEG2EI16_V }, // 29 |
| 567 | { 0x5, 0x0, 0x0, 0x2, VLUXSEG2EI32_V }, // 30 |
| 568 | { 0x3, 0x0, 0x0, 0x2, VLUXSEG2EI8_V }, // 31 |
| 569 | { 0x4, 0x0, 0x0, 0x3, VLUXSEG3EI16_V }, // 32 |
| 570 | { 0x5, 0x0, 0x0, 0x3, VLUXSEG3EI32_V }, // 33 |
| 571 | { 0x3, 0x0, 0x0, 0x3, VLUXSEG3EI8_V }, // 34 |
| 572 | { 0x4, 0x0, 0x0, 0x4, VLUXSEG4EI16_V }, // 35 |
| 573 | { 0x5, 0x0, 0x0, 0x4, VLUXSEG4EI32_V }, // 36 |
| 574 | { 0x3, 0x0, 0x0, 0x4, VLUXSEG4EI8_V }, // 37 |
| 575 | { 0x4, 0x0, 0x0, 0x5, VLUXSEG5EI16_V }, // 38 |
| 576 | { 0x5, 0x0, 0x0, 0x5, VLUXSEG5EI32_V }, // 39 |
| 577 | { 0x3, 0x0, 0x0, 0x5, VLUXSEG5EI8_V }, // 40 |
| 578 | { 0x4, 0x0, 0x0, 0x6, VLUXSEG6EI16_V }, // 41 |
| 579 | { 0x5, 0x0, 0x0, 0x6, VLUXSEG6EI32_V }, // 42 |
| 580 | { 0x3, 0x0, 0x0, 0x6, VLUXSEG6EI8_V }, // 43 |
| 581 | { 0x4, 0x0, 0x0, 0x7, VLUXSEG7EI16_V }, // 44 |
| 582 | { 0x5, 0x0, 0x0, 0x7, VLUXSEG7EI32_V }, // 45 |
| 583 | { 0x3, 0x0, 0x0, 0x7, VLUXSEG7EI8_V }, // 46 |
| 584 | { 0x4, 0x0, 0x0, 0x8, VLUXSEG8EI16_V }, // 47 |
| 585 | { 0x5, 0x0, 0x0, 0x8, VLUXSEG8EI32_V }, // 48 |
| 586 | { 0x3, 0x0, 0x0, 0x8, VLUXSEG8EI8_V }, // 49 |
| 587 | { 0x4, 0x1, 0x1, 0x0, VSOXEI16_V }, // 50 |
| 588 | { 0x5, 0x1, 0x1, 0x0, VSOXEI32_V }, // 51 |
| 589 | { 0x6, 0x1, 0x1, 0x0, VSOXEI64_V }, // 52 |
| 590 | { 0x3, 0x1, 0x1, 0x0, VSOXEI8_V }, // 53 |
| 591 | { 0x4, 0x1, 0x1, 0x2, VSOXSEG2EI16_V }, // 54 |
| 592 | { 0x5, 0x1, 0x1, 0x2, VSOXSEG2EI32_V }, // 55 |
| 593 | { 0x3, 0x1, 0x1, 0x2, VSOXSEG2EI8_V }, // 56 |
| 594 | { 0x4, 0x1, 0x1, 0x3, VSOXSEG3EI16_V }, // 57 |
| 595 | { 0x5, 0x1, 0x1, 0x3, VSOXSEG3EI32_V }, // 58 |
| 596 | { 0x3, 0x1, 0x1, 0x3, VSOXSEG3EI8_V }, // 59 |
| 597 | { 0x4, 0x1, 0x1, 0x4, VSOXSEG4EI16_V }, // 60 |
| 598 | { 0x5, 0x1, 0x1, 0x4, VSOXSEG4EI32_V }, // 61 |
| 599 | { 0x3, 0x1, 0x1, 0x4, VSOXSEG4EI8_V }, // 62 |
| 600 | { 0x4, 0x1, 0x1, 0x5, VSOXSEG5EI16_V }, // 63 |
| 601 | { 0x5, 0x1, 0x1, 0x5, VSOXSEG5EI32_V }, // 64 |
| 602 | { 0x3, 0x1, 0x1, 0x5, VSOXSEG5EI8_V }, // 65 |
| 603 | { 0x4, 0x1, 0x1, 0x6, VSOXSEG6EI16_V }, // 66 |
| 604 | { 0x5, 0x1, 0x1, 0x6, VSOXSEG6EI32_V }, // 67 |
| 605 | { 0x3, 0x1, 0x1, 0x6, VSOXSEG6EI8_V }, // 68 |
| 606 | { 0x4, 0x1, 0x1, 0x7, VSOXSEG7EI16_V }, // 69 |
| 607 | { 0x5, 0x1, 0x1, 0x7, VSOXSEG7EI32_V }, // 70 |
| 608 | { 0x3, 0x1, 0x1, 0x7, VSOXSEG7EI8_V }, // 71 |
| 609 | { 0x4, 0x1, 0x1, 0x8, VSOXSEG8EI16_V }, // 72 |
| 610 | { 0x5, 0x1, 0x1, 0x8, VSOXSEG8EI32_V }, // 73 |
| 611 | { 0x3, 0x1, 0x1, 0x8, VSOXSEG8EI8_V }, // 74 |
| 612 | { 0x4, 0x0, 0x1, 0x0, VSUXEI16_V }, // 75 |
| 613 | { 0x5, 0x0, 0x1, 0x0, VSUXEI32_V }, // 76 |
| 614 | { 0x6, 0x0, 0x1, 0x0, VSUXEI64_V }, // 77 |
| 615 | { 0x3, 0x0, 0x1, 0x0, VSUXEI8_V }, // 78 |
| 616 | { 0x4, 0x0, 0x1, 0x2, VSUXSEG2EI16_V }, // 79 |
| 617 | { 0x5, 0x0, 0x1, 0x2, VSUXSEG2EI32_V }, // 80 |
| 618 | { 0x3, 0x0, 0x1, 0x2, VSUXSEG2EI8_V }, // 81 |
| 619 | { 0x4, 0x0, 0x1, 0x3, VSUXSEG3EI16_V }, // 82 |
| 620 | { 0x5, 0x0, 0x1, 0x3, VSUXSEG3EI32_V }, // 83 |
| 621 | { 0x3, 0x0, 0x1, 0x3, VSUXSEG3EI8_V }, // 84 |
| 622 | { 0x4, 0x0, 0x1, 0x4, VSUXSEG4EI16_V }, // 85 |
| 623 | { 0x5, 0x0, 0x1, 0x4, VSUXSEG4EI32_V }, // 86 |
| 624 | { 0x3, 0x0, 0x1, 0x4, VSUXSEG4EI8_V }, // 87 |
| 625 | { 0x4, 0x0, 0x1, 0x5, VSUXSEG5EI16_V }, // 88 |
| 626 | { 0x5, 0x0, 0x1, 0x5, VSUXSEG5EI32_V }, // 89 |
| 627 | { 0x3, 0x0, 0x1, 0x5, VSUXSEG5EI8_V }, // 90 |
| 628 | { 0x4, 0x0, 0x1, 0x6, VSUXSEG6EI16_V }, // 91 |
| 629 | { 0x5, 0x0, 0x1, 0x6, VSUXSEG6EI32_V }, // 92 |
| 630 | { 0x3, 0x0, 0x1, 0x6, VSUXSEG6EI8_V }, // 93 |
| 631 | { 0x4, 0x0, 0x1, 0x7, VSUXSEG7EI16_V }, // 94 |
| 632 | { 0x5, 0x0, 0x1, 0x7, VSUXSEG7EI32_V }, // 95 |
| 633 | { 0x3, 0x0, 0x1, 0x7, VSUXSEG7EI8_V }, // 96 |
| 634 | { 0x4, 0x0, 0x1, 0x8, VSUXSEG8EI16_V }, // 97 |
| 635 | { 0x5, 0x0, 0x1, 0x8, VSUXSEG8EI32_V }, // 98 |
| 636 | { 0x3, 0x0, 0x1, 0x8, VSUXSEG8EI8_V }, // 99 |
| 637 | }; |
| 638 | |
| 639 | const VXMemOpInfo *getVXMemOpInfo(unsigned BaseInstr) { |
| 640 | struct KeyType { |
| 641 | unsigned BaseInstr; |
| 642 | }; |
| 643 | KeyType Key = {BaseInstr}; |
| 644 | struct Comp { |
| 645 | bool operator()(const VXMemOpInfo &LHS, const KeyType &RHS) const { |
| 646 | if (LHS.BaseInstr < RHS.BaseInstr) |
| 647 | return true; |
| 648 | if (LHS.BaseInstr > RHS.BaseInstr) |
| 649 | return false; |
| 650 | return false; |
| 651 | } |
| 652 | }; |
| 653 | auto Table = ArrayRef(RISCVBaseVXMemOpTable); |
| 654 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 655 | if (Idx == Table.end() || |
| 656 | Key.BaseInstr != Idx->BaseInstr) |
| 657 | return nullptr; |
| 658 | |
| 659 | return &*Idx; |
| 660 | } |
| 661 | #endif |
| 662 | |
| 663 | #ifdef GET_RISCVMaskedPseudosTable_DECL |
| 664 | const RISCVMaskedPseudoInfo *getMaskedPseudoInfo(unsigned MaskedPseudo); |
| 665 | const RISCVMaskedPseudoInfo *lookupMaskedIntrinsicByUnmasked(unsigned UnmaskedPseudo); |
| 666 | #endif |
| 667 | |
| 668 | #ifdef GET_RISCVMaskedPseudosTable_IMPL |
| 669 | constexpr RISCVMaskedPseudoInfo RISCVMaskedPseudosTable[] = { |
| 670 | { PseudoNDS_VD4DOTSU_VV_M1_MASK, PseudoNDS_VD4DOTSU_VV_M1, 0x3 }, // 0 |
| 671 | { PseudoNDS_VD4DOTSU_VV_M2_MASK, PseudoNDS_VD4DOTSU_VV_M2, 0x3 }, // 1 |
| 672 | { PseudoNDS_VD4DOTSU_VV_M4_MASK, PseudoNDS_VD4DOTSU_VV_M4, 0x3 }, // 2 |
| 673 | { PseudoNDS_VD4DOTSU_VV_M8_MASK, PseudoNDS_VD4DOTSU_VV_M8, 0x3 }, // 3 |
| 674 | { PseudoNDS_VD4DOTSU_VV_MF2_MASK, PseudoNDS_VD4DOTSU_VV_MF2, 0x3 }, // 4 |
| 675 | { PseudoNDS_VD4DOTS_VV_M1_MASK, PseudoNDS_VD4DOTS_VV_M1, 0x3 }, // 5 |
| 676 | { PseudoNDS_VD4DOTS_VV_M2_MASK, PseudoNDS_VD4DOTS_VV_M2, 0x3 }, // 6 |
| 677 | { PseudoNDS_VD4DOTS_VV_M4_MASK, PseudoNDS_VD4DOTS_VV_M4, 0x3 }, // 7 |
| 678 | { PseudoNDS_VD4DOTS_VV_M8_MASK, PseudoNDS_VD4DOTS_VV_M8, 0x3 }, // 8 |
| 679 | { PseudoNDS_VD4DOTS_VV_MF2_MASK, PseudoNDS_VD4DOTS_VV_MF2, 0x3 }, // 9 |
| 680 | { PseudoNDS_VD4DOTU_VV_M1_MASK, PseudoNDS_VD4DOTU_VV_M1, 0x3 }, // 10 |
| 681 | { PseudoNDS_VD4DOTU_VV_M2_MASK, PseudoNDS_VD4DOTU_VV_M2, 0x3 }, // 11 |
| 682 | { PseudoNDS_VD4DOTU_VV_M4_MASK, PseudoNDS_VD4DOTU_VV_M4, 0x3 }, // 12 |
| 683 | { PseudoNDS_VD4DOTU_VV_M8_MASK, PseudoNDS_VD4DOTU_VV_M8, 0x3 }, // 13 |
| 684 | { PseudoNDS_VD4DOTU_VV_MF2_MASK, PseudoNDS_VD4DOTU_VV_MF2, 0x3 }, // 14 |
| 685 | { PseudoNDS_VFPMADB_VFPR16_M1_MASK, PseudoNDS_VFPMADB_VFPR16_M1, 0x3 }, // 15 |
| 686 | { PseudoNDS_VFPMADB_VFPR16_M2_MASK, PseudoNDS_VFPMADB_VFPR16_M2, 0x3 }, // 16 |
| 687 | { PseudoNDS_VFPMADB_VFPR16_M4_MASK, PseudoNDS_VFPMADB_VFPR16_M4, 0x3 }, // 17 |
| 688 | { PseudoNDS_VFPMADB_VFPR16_M8_MASK, PseudoNDS_VFPMADB_VFPR16_M8, 0x3 }, // 18 |
| 689 | { PseudoNDS_VFPMADB_VFPR16_MF2_MASK, PseudoNDS_VFPMADB_VFPR16_MF2, 0x3 }, // 19 |
| 690 | { PseudoNDS_VFPMADB_VFPR16_MF4_MASK, PseudoNDS_VFPMADB_VFPR16_MF4, 0x3 }, // 20 |
| 691 | { PseudoNDS_VFPMADT_VFPR16_M1_MASK, PseudoNDS_VFPMADT_VFPR16_M1, 0x3 }, // 21 |
| 692 | { PseudoNDS_VFPMADT_VFPR16_M2_MASK, PseudoNDS_VFPMADT_VFPR16_M2, 0x3 }, // 22 |
| 693 | { PseudoNDS_VFPMADT_VFPR16_M4_MASK, PseudoNDS_VFPMADT_VFPR16_M4, 0x3 }, // 23 |
| 694 | { PseudoNDS_VFPMADT_VFPR16_M8_MASK, PseudoNDS_VFPMADT_VFPR16_M8, 0x3 }, // 24 |
| 695 | { PseudoNDS_VFPMADT_VFPR16_MF2_MASK, PseudoNDS_VFPMADT_VFPR16_MF2, 0x3 }, // 25 |
| 696 | { PseudoNDS_VFPMADT_VFPR16_MF4_MASK, PseudoNDS_VFPMADT_VFPR16_MF4, 0x3 }, // 26 |
| 697 | { PseudoRI_VUNZIP2A_VV_M1_MASK, PseudoRI_VUNZIP2A_VV_M1, 0x3 }, // 27 |
| 698 | { PseudoRI_VUNZIP2A_VV_M2_MASK, PseudoRI_VUNZIP2A_VV_M2, 0x3 }, // 28 |
| 699 | { PseudoRI_VUNZIP2A_VV_M4_MASK, PseudoRI_VUNZIP2A_VV_M4, 0x3 }, // 29 |
| 700 | { PseudoRI_VUNZIP2A_VV_M8_MASK, PseudoRI_VUNZIP2A_VV_M8, 0x3 }, // 30 |
| 701 | { PseudoRI_VUNZIP2A_VV_MF2_MASK, PseudoRI_VUNZIP2A_VV_MF2, 0x3 }, // 31 |
| 702 | { PseudoRI_VUNZIP2A_VV_MF4_MASK, PseudoRI_VUNZIP2A_VV_MF4, 0x3 }, // 32 |
| 703 | { PseudoRI_VUNZIP2A_VV_MF8_MASK, PseudoRI_VUNZIP2A_VV_MF8, 0x3 }, // 33 |
| 704 | { PseudoRI_VUNZIP2B_VV_M1_MASK, PseudoRI_VUNZIP2B_VV_M1, 0x3 }, // 34 |
| 705 | { PseudoRI_VUNZIP2B_VV_M2_MASK, PseudoRI_VUNZIP2B_VV_M2, 0x3 }, // 35 |
| 706 | { PseudoRI_VUNZIP2B_VV_M4_MASK, PseudoRI_VUNZIP2B_VV_M4, 0x3 }, // 36 |
| 707 | { PseudoRI_VUNZIP2B_VV_M8_MASK, PseudoRI_VUNZIP2B_VV_M8, 0x3 }, // 37 |
| 708 | { PseudoRI_VUNZIP2B_VV_MF2_MASK, PseudoRI_VUNZIP2B_VV_MF2, 0x3 }, // 38 |
| 709 | { PseudoRI_VUNZIP2B_VV_MF4_MASK, PseudoRI_VUNZIP2B_VV_MF4, 0x3 }, // 39 |
| 710 | { PseudoRI_VUNZIP2B_VV_MF8_MASK, PseudoRI_VUNZIP2B_VV_MF8, 0x3 }, // 40 |
| 711 | { PseudoRI_VZIP2A_VV_M1_MASK, PseudoRI_VZIP2A_VV_M1, 0x3 }, // 41 |
| 712 | { PseudoRI_VZIP2A_VV_M2_MASK, PseudoRI_VZIP2A_VV_M2, 0x3 }, // 42 |
| 713 | { PseudoRI_VZIP2A_VV_M4_MASK, PseudoRI_VZIP2A_VV_M4, 0x3 }, // 43 |
| 714 | { PseudoRI_VZIP2A_VV_M8_MASK, PseudoRI_VZIP2A_VV_M8, 0x3 }, // 44 |
| 715 | { PseudoRI_VZIP2A_VV_MF2_MASK, PseudoRI_VZIP2A_VV_MF2, 0x3 }, // 45 |
| 716 | { PseudoRI_VZIP2A_VV_MF4_MASK, PseudoRI_VZIP2A_VV_MF4, 0x3 }, // 46 |
| 717 | { PseudoRI_VZIP2A_VV_MF8_MASK, PseudoRI_VZIP2A_VV_MF8, 0x3 }, // 47 |
| 718 | { PseudoRI_VZIP2B_VV_M1_MASK, PseudoRI_VZIP2B_VV_M1, 0x3 }, // 48 |
| 719 | { PseudoRI_VZIP2B_VV_M2_MASK, PseudoRI_VZIP2B_VV_M2, 0x3 }, // 49 |
| 720 | { PseudoRI_VZIP2B_VV_M4_MASK, PseudoRI_VZIP2B_VV_M4, 0x3 }, // 50 |
| 721 | { PseudoRI_VZIP2B_VV_M8_MASK, PseudoRI_VZIP2B_VV_M8, 0x3 }, // 51 |
| 722 | { PseudoRI_VZIP2B_VV_MF2_MASK, PseudoRI_VZIP2B_VV_MF2, 0x3 }, // 52 |
| 723 | { PseudoRI_VZIP2B_VV_MF4_MASK, PseudoRI_VZIP2B_VV_MF4, 0x3 }, // 53 |
| 724 | { PseudoRI_VZIP2B_VV_MF8_MASK, PseudoRI_VZIP2B_VV_MF8, 0x3 }, // 54 |
| 725 | { PseudoRI_VZIPEVEN_VV_M1_MASK, PseudoRI_VZIPEVEN_VV_M1, 0x3 }, // 55 |
| 726 | { PseudoRI_VZIPEVEN_VV_M2_MASK, PseudoRI_VZIPEVEN_VV_M2, 0x3 }, // 56 |
| 727 | { PseudoRI_VZIPEVEN_VV_M4_MASK, PseudoRI_VZIPEVEN_VV_M4, 0x3 }, // 57 |
| 728 | { PseudoRI_VZIPEVEN_VV_M8_MASK, PseudoRI_VZIPEVEN_VV_M8, 0x3 }, // 58 |
| 729 | { PseudoRI_VZIPEVEN_VV_MF2_MASK, PseudoRI_VZIPEVEN_VV_MF2, 0x3 }, // 59 |
| 730 | { PseudoRI_VZIPEVEN_VV_MF4_MASK, PseudoRI_VZIPEVEN_VV_MF4, 0x3 }, // 60 |
| 731 | { PseudoRI_VZIPEVEN_VV_MF8_MASK, PseudoRI_VZIPEVEN_VV_MF8, 0x3 }, // 61 |
| 732 | { PseudoRI_VZIPODD_VV_M1_MASK, PseudoRI_VZIPODD_VV_M1, 0x3 }, // 62 |
| 733 | { PseudoRI_VZIPODD_VV_M2_MASK, PseudoRI_VZIPODD_VV_M2, 0x3 }, // 63 |
| 734 | { PseudoRI_VZIPODD_VV_M4_MASK, PseudoRI_VZIPODD_VV_M4, 0x3 }, // 64 |
| 735 | { PseudoRI_VZIPODD_VV_M8_MASK, PseudoRI_VZIPODD_VV_M8, 0x3 }, // 65 |
| 736 | { PseudoRI_VZIPODD_VV_MF2_MASK, PseudoRI_VZIPODD_VV_MF2, 0x3 }, // 66 |
| 737 | { PseudoRI_VZIPODD_VV_MF4_MASK, PseudoRI_VZIPODD_VV_MF4, 0x3 }, // 67 |
| 738 | { PseudoRI_VZIPODD_VV_MF8_MASK, PseudoRI_VZIPODD_VV_MF8, 0x3 }, // 68 |
| 739 | { PseudoSF_VFNRCLIP_XU_F_QF_M1_MASK, PseudoSF_VFNRCLIP_XU_F_QF_M1, 0x3 }, // 69 |
| 740 | { PseudoSF_VFNRCLIP_XU_F_QF_M2_MASK, PseudoSF_VFNRCLIP_XU_F_QF_M2, 0x3 }, // 70 |
| 741 | { PseudoSF_VFNRCLIP_XU_F_QF_MF2_MASK, PseudoSF_VFNRCLIP_XU_F_QF_MF2, 0x3 }, // 71 |
| 742 | { PseudoSF_VFNRCLIP_XU_F_QF_MF4_MASK, PseudoSF_VFNRCLIP_XU_F_QF_MF4, 0x3 }, // 72 |
| 743 | { PseudoSF_VFNRCLIP_XU_F_QF_MF8_MASK, PseudoSF_VFNRCLIP_XU_F_QF_MF8, 0x3 }, // 73 |
| 744 | { PseudoSF_VFNRCLIP_X_F_QF_M1_MASK, PseudoSF_VFNRCLIP_X_F_QF_M1, 0x3 }, // 74 |
| 745 | { PseudoSF_VFNRCLIP_X_F_QF_M2_MASK, PseudoSF_VFNRCLIP_X_F_QF_M2, 0x3 }, // 75 |
| 746 | { PseudoSF_VFNRCLIP_X_F_QF_MF2_MASK, PseudoSF_VFNRCLIP_X_F_QF_MF2, 0x3 }, // 76 |
| 747 | { PseudoSF_VFNRCLIP_X_F_QF_MF4_MASK, PseudoSF_VFNRCLIP_X_F_QF_MF4, 0x3 }, // 77 |
| 748 | { PseudoSF_VFNRCLIP_X_F_QF_MF8_MASK, PseudoSF_VFNRCLIP_X_F_QF_MF8, 0x3 }, // 78 |
| 749 | { PseudoTH_VMAQASU_VV_M1_MASK, PseudoTH_VMAQASU_VV_M1, 0x3 }, // 79 |
| 750 | { PseudoTH_VMAQASU_VV_M2_MASK, PseudoTH_VMAQASU_VV_M2, 0x3 }, // 80 |
| 751 | { PseudoTH_VMAQASU_VV_M4_MASK, PseudoTH_VMAQASU_VV_M4, 0x3 }, // 81 |
| 752 | { PseudoTH_VMAQASU_VV_M8_MASK, PseudoTH_VMAQASU_VV_M8, 0x3 }, // 82 |
| 753 | { PseudoTH_VMAQASU_VV_MF2_MASK, PseudoTH_VMAQASU_VV_MF2, 0x3 }, // 83 |
| 754 | { PseudoTH_VMAQASU_VX_M1_MASK, PseudoTH_VMAQASU_VX_M1, 0x3 }, // 84 |
| 755 | { PseudoTH_VMAQASU_VX_M2_MASK, PseudoTH_VMAQASU_VX_M2, 0x3 }, // 85 |
| 756 | { PseudoTH_VMAQASU_VX_M4_MASK, PseudoTH_VMAQASU_VX_M4, 0x3 }, // 86 |
| 757 | { PseudoTH_VMAQASU_VX_M8_MASK, PseudoTH_VMAQASU_VX_M8, 0x3 }, // 87 |
| 758 | { PseudoTH_VMAQASU_VX_MF2_MASK, PseudoTH_VMAQASU_VX_MF2, 0x3 }, // 88 |
| 759 | { PseudoTH_VMAQAUS_VX_M1_MASK, PseudoTH_VMAQAUS_VX_M1, 0x3 }, // 89 |
| 760 | { PseudoTH_VMAQAUS_VX_M2_MASK, PseudoTH_VMAQAUS_VX_M2, 0x3 }, // 90 |
| 761 | { PseudoTH_VMAQAUS_VX_M4_MASK, PseudoTH_VMAQAUS_VX_M4, 0x3 }, // 91 |
| 762 | { PseudoTH_VMAQAUS_VX_M8_MASK, PseudoTH_VMAQAUS_VX_M8, 0x3 }, // 92 |
| 763 | { PseudoTH_VMAQAUS_VX_MF2_MASK, PseudoTH_VMAQAUS_VX_MF2, 0x3 }, // 93 |
| 764 | { PseudoTH_VMAQAU_VV_M1_MASK, PseudoTH_VMAQAU_VV_M1, 0x3 }, // 94 |
| 765 | { PseudoTH_VMAQAU_VV_M2_MASK, PseudoTH_VMAQAU_VV_M2, 0x3 }, // 95 |
| 766 | { PseudoTH_VMAQAU_VV_M4_MASK, PseudoTH_VMAQAU_VV_M4, 0x3 }, // 96 |
| 767 | { PseudoTH_VMAQAU_VV_M8_MASK, PseudoTH_VMAQAU_VV_M8, 0x3 }, // 97 |
| 768 | { PseudoTH_VMAQAU_VV_MF2_MASK, PseudoTH_VMAQAU_VV_MF2, 0x3 }, // 98 |
| 769 | { PseudoTH_VMAQAU_VX_M1_MASK, PseudoTH_VMAQAU_VX_M1, 0x3 }, // 99 |
| 770 | { PseudoTH_VMAQAU_VX_M2_MASK, PseudoTH_VMAQAU_VX_M2, 0x3 }, // 100 |
| 771 | { PseudoTH_VMAQAU_VX_M4_MASK, PseudoTH_VMAQAU_VX_M4, 0x3 }, // 101 |
| 772 | { PseudoTH_VMAQAU_VX_M8_MASK, PseudoTH_VMAQAU_VX_M8, 0x3 }, // 102 |
| 773 | { PseudoTH_VMAQAU_VX_MF2_MASK, PseudoTH_VMAQAU_VX_MF2, 0x3 }, // 103 |
| 774 | { PseudoTH_VMAQA_VV_M1_MASK, PseudoTH_VMAQA_VV_M1, 0x3 }, // 104 |
| 775 | { PseudoTH_VMAQA_VV_M2_MASK, PseudoTH_VMAQA_VV_M2, 0x3 }, // 105 |
| 776 | { PseudoTH_VMAQA_VV_M4_MASK, PseudoTH_VMAQA_VV_M4, 0x3 }, // 106 |
| 777 | { PseudoTH_VMAQA_VV_M8_MASK, PseudoTH_VMAQA_VV_M8, 0x3 }, // 107 |
| 778 | { PseudoTH_VMAQA_VV_MF2_MASK, PseudoTH_VMAQA_VV_MF2, 0x3 }, // 108 |
| 779 | { PseudoTH_VMAQA_VX_M1_MASK, PseudoTH_VMAQA_VX_M1, 0x3 }, // 109 |
| 780 | { PseudoTH_VMAQA_VX_M2_MASK, PseudoTH_VMAQA_VX_M2, 0x3 }, // 110 |
| 781 | { PseudoTH_VMAQA_VX_M4_MASK, PseudoTH_VMAQA_VX_M4, 0x3 }, // 111 |
| 782 | { PseudoTH_VMAQA_VX_M8_MASK, PseudoTH_VMAQA_VX_M8, 0x3 }, // 112 |
| 783 | { PseudoTH_VMAQA_VX_MF2_MASK, PseudoTH_VMAQA_VX_MF2, 0x3 }, // 113 |
| 784 | { PseudoVAADDU_VV_M1_MASK, PseudoVAADDU_VV_M1, 0x3 }, // 114 |
| 785 | { PseudoVAADDU_VV_M2_MASK, PseudoVAADDU_VV_M2, 0x3 }, // 115 |
| 786 | { PseudoVAADDU_VV_M4_MASK, PseudoVAADDU_VV_M4, 0x3 }, // 116 |
| 787 | { PseudoVAADDU_VV_M8_MASK, PseudoVAADDU_VV_M8, 0x3 }, // 117 |
| 788 | { PseudoVAADDU_VV_MF2_MASK, PseudoVAADDU_VV_MF2, 0x3 }, // 118 |
| 789 | { PseudoVAADDU_VV_MF4_MASK, PseudoVAADDU_VV_MF4, 0x3 }, // 119 |
| 790 | { PseudoVAADDU_VV_MF8_MASK, PseudoVAADDU_VV_MF8, 0x3 }, // 120 |
| 791 | { PseudoVAADDU_VX_M1_MASK, PseudoVAADDU_VX_M1, 0x3 }, // 121 |
| 792 | { PseudoVAADDU_VX_M2_MASK, PseudoVAADDU_VX_M2, 0x3 }, // 122 |
| 793 | { PseudoVAADDU_VX_M4_MASK, PseudoVAADDU_VX_M4, 0x3 }, // 123 |
| 794 | { PseudoVAADDU_VX_M8_MASK, PseudoVAADDU_VX_M8, 0x3 }, // 124 |
| 795 | { PseudoVAADDU_VX_MF2_MASK, PseudoVAADDU_VX_MF2, 0x3 }, // 125 |
| 796 | { PseudoVAADDU_VX_MF4_MASK, PseudoVAADDU_VX_MF4, 0x3 }, // 126 |
| 797 | { PseudoVAADDU_VX_MF8_MASK, PseudoVAADDU_VX_MF8, 0x3 }, // 127 |
| 798 | { PseudoVAADD_VV_M1_MASK, PseudoVAADD_VV_M1, 0x3 }, // 128 |
| 799 | { PseudoVAADD_VV_M2_MASK, PseudoVAADD_VV_M2, 0x3 }, // 129 |
| 800 | { PseudoVAADD_VV_M4_MASK, PseudoVAADD_VV_M4, 0x3 }, // 130 |
| 801 | { PseudoVAADD_VV_M8_MASK, PseudoVAADD_VV_M8, 0x3 }, // 131 |
| 802 | { PseudoVAADD_VV_MF2_MASK, PseudoVAADD_VV_MF2, 0x3 }, // 132 |
| 803 | { PseudoVAADD_VV_MF4_MASK, PseudoVAADD_VV_MF4, 0x3 }, // 133 |
| 804 | { PseudoVAADD_VV_MF8_MASK, PseudoVAADD_VV_MF8, 0x3 }, // 134 |
| 805 | { PseudoVAADD_VX_M1_MASK, PseudoVAADD_VX_M1, 0x3 }, // 135 |
| 806 | { PseudoVAADD_VX_M2_MASK, PseudoVAADD_VX_M2, 0x3 }, // 136 |
| 807 | { PseudoVAADD_VX_M4_MASK, PseudoVAADD_VX_M4, 0x3 }, // 137 |
| 808 | { PseudoVAADD_VX_M8_MASK, PseudoVAADD_VX_M8, 0x3 }, // 138 |
| 809 | { PseudoVAADD_VX_MF2_MASK, PseudoVAADD_VX_MF2, 0x3 }, // 139 |
| 810 | { PseudoVAADD_VX_MF4_MASK, PseudoVAADD_VX_MF4, 0x3 }, // 140 |
| 811 | { PseudoVAADD_VX_MF8_MASK, PseudoVAADD_VX_MF8, 0x3 }, // 141 |
| 812 | { PseudoVADD_VI_M1_MASK, PseudoVADD_VI_M1, 0x3 }, // 142 |
| 813 | { PseudoVADD_VI_M2_MASK, PseudoVADD_VI_M2, 0x3 }, // 143 |
| 814 | { PseudoVADD_VI_M4_MASK, PseudoVADD_VI_M4, 0x3 }, // 144 |
| 815 | { PseudoVADD_VI_M8_MASK, PseudoVADD_VI_M8, 0x3 }, // 145 |
| 816 | { PseudoVADD_VI_MF2_MASK, PseudoVADD_VI_MF2, 0x3 }, // 146 |
| 817 | { PseudoVADD_VI_MF4_MASK, PseudoVADD_VI_MF4, 0x3 }, // 147 |
| 818 | { PseudoVADD_VI_MF8_MASK, PseudoVADD_VI_MF8, 0x3 }, // 148 |
| 819 | { PseudoVADD_VV_M1_MASK, PseudoVADD_VV_M1, 0x3 }, // 149 |
| 820 | { PseudoVADD_VV_M2_MASK, PseudoVADD_VV_M2, 0x3 }, // 150 |
| 821 | { PseudoVADD_VV_M4_MASK, PseudoVADD_VV_M4, 0x3 }, // 151 |
| 822 | { PseudoVADD_VV_M8_MASK, PseudoVADD_VV_M8, 0x3 }, // 152 |
| 823 | { PseudoVADD_VV_MF2_MASK, PseudoVADD_VV_MF2, 0x3 }, // 153 |
| 824 | { PseudoVADD_VV_MF4_MASK, PseudoVADD_VV_MF4, 0x3 }, // 154 |
| 825 | { PseudoVADD_VV_MF8_MASK, PseudoVADD_VV_MF8, 0x3 }, // 155 |
| 826 | { PseudoVADD_VX_M1_MASK, PseudoVADD_VX_M1, 0x3 }, // 156 |
| 827 | { PseudoVADD_VX_M2_MASK, PseudoVADD_VX_M2, 0x3 }, // 157 |
| 828 | { PseudoVADD_VX_M4_MASK, PseudoVADD_VX_M4, 0x3 }, // 158 |
| 829 | { PseudoVADD_VX_M8_MASK, PseudoVADD_VX_M8, 0x3 }, // 159 |
| 830 | { PseudoVADD_VX_MF2_MASK, PseudoVADD_VX_MF2, 0x3 }, // 160 |
| 831 | { PseudoVADD_VX_MF4_MASK, PseudoVADD_VX_MF4, 0x3 }, // 161 |
| 832 | { PseudoVADD_VX_MF8_MASK, PseudoVADD_VX_MF8, 0x3 }, // 162 |
| 833 | { PseudoVANDN_VV_M1_MASK, PseudoVANDN_VV_M1, 0x3 }, // 163 |
| 834 | { PseudoVANDN_VV_M2_MASK, PseudoVANDN_VV_M2, 0x3 }, // 164 |
| 835 | { PseudoVANDN_VV_M4_MASK, PseudoVANDN_VV_M4, 0x3 }, // 165 |
| 836 | { PseudoVANDN_VV_M8_MASK, PseudoVANDN_VV_M8, 0x3 }, // 166 |
| 837 | { PseudoVANDN_VV_MF2_MASK, PseudoVANDN_VV_MF2, 0x3 }, // 167 |
| 838 | { PseudoVANDN_VV_MF4_MASK, PseudoVANDN_VV_MF4, 0x3 }, // 168 |
| 839 | { PseudoVANDN_VV_MF8_MASK, PseudoVANDN_VV_MF8, 0x3 }, // 169 |
| 840 | { PseudoVANDN_VX_M1_MASK, PseudoVANDN_VX_M1, 0x3 }, // 170 |
| 841 | { PseudoVANDN_VX_M2_MASK, PseudoVANDN_VX_M2, 0x3 }, // 171 |
| 842 | { PseudoVANDN_VX_M4_MASK, PseudoVANDN_VX_M4, 0x3 }, // 172 |
| 843 | { PseudoVANDN_VX_M8_MASK, PseudoVANDN_VX_M8, 0x3 }, // 173 |
| 844 | { PseudoVANDN_VX_MF2_MASK, PseudoVANDN_VX_MF2, 0x3 }, // 174 |
| 845 | { PseudoVANDN_VX_MF4_MASK, PseudoVANDN_VX_MF4, 0x3 }, // 175 |
| 846 | { PseudoVANDN_VX_MF8_MASK, PseudoVANDN_VX_MF8, 0x3 }, // 176 |
| 847 | { PseudoVAND_VI_M1_MASK, PseudoVAND_VI_M1, 0x3 }, // 177 |
| 848 | { PseudoVAND_VI_M2_MASK, PseudoVAND_VI_M2, 0x3 }, // 178 |
| 849 | { PseudoVAND_VI_M4_MASK, PseudoVAND_VI_M4, 0x3 }, // 179 |
| 850 | { PseudoVAND_VI_M8_MASK, PseudoVAND_VI_M8, 0x3 }, // 180 |
| 851 | { PseudoVAND_VI_MF2_MASK, PseudoVAND_VI_MF2, 0x3 }, // 181 |
| 852 | { PseudoVAND_VI_MF4_MASK, PseudoVAND_VI_MF4, 0x3 }, // 182 |
| 853 | { PseudoVAND_VI_MF8_MASK, PseudoVAND_VI_MF8, 0x3 }, // 183 |
| 854 | { PseudoVAND_VV_M1_MASK, PseudoVAND_VV_M1, 0x3 }, // 184 |
| 855 | { PseudoVAND_VV_M2_MASK, PseudoVAND_VV_M2, 0x3 }, // 185 |
| 856 | { PseudoVAND_VV_M4_MASK, PseudoVAND_VV_M4, 0x3 }, // 186 |
| 857 | { PseudoVAND_VV_M8_MASK, PseudoVAND_VV_M8, 0x3 }, // 187 |
| 858 | { PseudoVAND_VV_MF2_MASK, PseudoVAND_VV_MF2, 0x3 }, // 188 |
| 859 | { PseudoVAND_VV_MF4_MASK, PseudoVAND_VV_MF4, 0x3 }, // 189 |
| 860 | { PseudoVAND_VV_MF8_MASK, PseudoVAND_VV_MF8, 0x3 }, // 190 |
| 861 | { PseudoVAND_VX_M1_MASK, PseudoVAND_VX_M1, 0x3 }, // 191 |
| 862 | { PseudoVAND_VX_M2_MASK, PseudoVAND_VX_M2, 0x3 }, // 192 |
| 863 | { PseudoVAND_VX_M4_MASK, PseudoVAND_VX_M4, 0x3 }, // 193 |
| 864 | { PseudoVAND_VX_M8_MASK, PseudoVAND_VX_M8, 0x3 }, // 194 |
| 865 | { PseudoVAND_VX_MF2_MASK, PseudoVAND_VX_MF2, 0x3 }, // 195 |
| 866 | { PseudoVAND_VX_MF4_MASK, PseudoVAND_VX_MF4, 0x3 }, // 196 |
| 867 | { PseudoVAND_VX_MF8_MASK, PseudoVAND_VX_MF8, 0x3 }, // 197 |
| 868 | { PseudoVASUBU_VV_M1_MASK, PseudoVASUBU_VV_M1, 0x3 }, // 198 |
| 869 | { PseudoVASUBU_VV_M2_MASK, PseudoVASUBU_VV_M2, 0x3 }, // 199 |
| 870 | { PseudoVASUBU_VV_M4_MASK, PseudoVASUBU_VV_M4, 0x3 }, // 200 |
| 871 | { PseudoVASUBU_VV_M8_MASK, PseudoVASUBU_VV_M8, 0x3 }, // 201 |
| 872 | { PseudoVASUBU_VV_MF2_MASK, PseudoVASUBU_VV_MF2, 0x3 }, // 202 |
| 873 | { PseudoVASUBU_VV_MF4_MASK, PseudoVASUBU_VV_MF4, 0x3 }, // 203 |
| 874 | { PseudoVASUBU_VV_MF8_MASK, PseudoVASUBU_VV_MF8, 0x3 }, // 204 |
| 875 | { PseudoVASUBU_VX_M1_MASK, PseudoVASUBU_VX_M1, 0x3 }, // 205 |
| 876 | { PseudoVASUBU_VX_M2_MASK, PseudoVASUBU_VX_M2, 0x3 }, // 206 |
| 877 | { PseudoVASUBU_VX_M4_MASK, PseudoVASUBU_VX_M4, 0x3 }, // 207 |
| 878 | { PseudoVASUBU_VX_M8_MASK, PseudoVASUBU_VX_M8, 0x3 }, // 208 |
| 879 | { PseudoVASUBU_VX_MF2_MASK, PseudoVASUBU_VX_MF2, 0x3 }, // 209 |
| 880 | { PseudoVASUBU_VX_MF4_MASK, PseudoVASUBU_VX_MF4, 0x3 }, // 210 |
| 881 | { PseudoVASUBU_VX_MF8_MASK, PseudoVASUBU_VX_MF8, 0x3 }, // 211 |
| 882 | { PseudoVASUB_VV_M1_MASK, PseudoVASUB_VV_M1, 0x3 }, // 212 |
| 883 | { PseudoVASUB_VV_M2_MASK, PseudoVASUB_VV_M2, 0x3 }, // 213 |
| 884 | { PseudoVASUB_VV_M4_MASK, PseudoVASUB_VV_M4, 0x3 }, // 214 |
| 885 | { PseudoVASUB_VV_M8_MASK, PseudoVASUB_VV_M8, 0x3 }, // 215 |
| 886 | { PseudoVASUB_VV_MF2_MASK, PseudoVASUB_VV_MF2, 0x3 }, // 216 |
| 887 | { PseudoVASUB_VV_MF4_MASK, PseudoVASUB_VV_MF4, 0x3 }, // 217 |
| 888 | { PseudoVASUB_VV_MF8_MASK, PseudoVASUB_VV_MF8, 0x3 }, // 218 |
| 889 | { PseudoVASUB_VX_M1_MASK, PseudoVASUB_VX_M1, 0x3 }, // 219 |
| 890 | { PseudoVASUB_VX_M2_MASK, PseudoVASUB_VX_M2, 0x3 }, // 220 |
| 891 | { PseudoVASUB_VX_M4_MASK, PseudoVASUB_VX_M4, 0x3 }, // 221 |
| 892 | { PseudoVASUB_VX_M8_MASK, PseudoVASUB_VX_M8, 0x3 }, // 222 |
| 893 | { PseudoVASUB_VX_MF2_MASK, PseudoVASUB_VX_MF2, 0x3 }, // 223 |
| 894 | { PseudoVASUB_VX_MF4_MASK, PseudoVASUB_VX_MF4, 0x3 }, // 224 |
| 895 | { PseudoVASUB_VX_MF8_MASK, PseudoVASUB_VX_MF8, 0x3 }, // 225 |
| 896 | { PseudoVBREV8_V_M1_MASK, PseudoVBREV8_V_M1, 0x2 }, // 226 |
| 897 | { PseudoVBREV8_V_M2_MASK, PseudoVBREV8_V_M2, 0x2 }, // 227 |
| 898 | { PseudoVBREV8_V_M4_MASK, PseudoVBREV8_V_M4, 0x2 }, // 228 |
| 899 | { PseudoVBREV8_V_M8_MASK, PseudoVBREV8_V_M8, 0x2 }, // 229 |
| 900 | { PseudoVBREV8_V_MF2_MASK, PseudoVBREV8_V_MF2, 0x2 }, // 230 |
| 901 | { PseudoVBREV8_V_MF4_MASK, PseudoVBREV8_V_MF4, 0x2 }, // 231 |
| 902 | { PseudoVBREV8_V_MF8_MASK, PseudoVBREV8_V_MF8, 0x2 }, // 232 |
| 903 | { PseudoVBREV_V_M1_MASK, PseudoVBREV_V_M1, 0x2 }, // 233 |
| 904 | { PseudoVBREV_V_M2_MASK, PseudoVBREV_V_M2, 0x2 }, // 234 |
| 905 | { PseudoVBREV_V_M4_MASK, PseudoVBREV_V_M4, 0x2 }, // 235 |
| 906 | { PseudoVBREV_V_M8_MASK, PseudoVBREV_V_M8, 0x2 }, // 236 |
| 907 | { PseudoVBREV_V_MF2_MASK, PseudoVBREV_V_MF2, 0x2 }, // 237 |
| 908 | { PseudoVBREV_V_MF4_MASK, PseudoVBREV_V_MF4, 0x2 }, // 238 |
| 909 | { PseudoVBREV_V_MF8_MASK, PseudoVBREV_V_MF8, 0x2 }, // 239 |
| 910 | { PseudoVCLMULH_VV_M1_MASK, PseudoVCLMULH_VV_M1, 0x3 }, // 240 |
| 911 | { PseudoVCLMULH_VV_M2_MASK, PseudoVCLMULH_VV_M2, 0x3 }, // 241 |
| 912 | { PseudoVCLMULH_VV_M4_MASK, PseudoVCLMULH_VV_M4, 0x3 }, // 242 |
| 913 | { PseudoVCLMULH_VV_M8_MASK, PseudoVCLMULH_VV_M8, 0x3 }, // 243 |
| 914 | { PseudoVCLMULH_VV_MF2_MASK, PseudoVCLMULH_VV_MF2, 0x3 }, // 244 |
| 915 | { PseudoVCLMULH_VV_MF4_MASK, PseudoVCLMULH_VV_MF4, 0x3 }, // 245 |
| 916 | { PseudoVCLMULH_VV_MF8_MASK, PseudoVCLMULH_VV_MF8, 0x3 }, // 246 |
| 917 | { PseudoVCLMULH_VX_M1_MASK, PseudoVCLMULH_VX_M1, 0x3 }, // 247 |
| 918 | { PseudoVCLMULH_VX_M2_MASK, PseudoVCLMULH_VX_M2, 0x3 }, // 248 |
| 919 | { PseudoVCLMULH_VX_M4_MASK, PseudoVCLMULH_VX_M4, 0x3 }, // 249 |
| 920 | { PseudoVCLMULH_VX_M8_MASK, PseudoVCLMULH_VX_M8, 0x3 }, // 250 |
| 921 | { PseudoVCLMULH_VX_MF2_MASK, PseudoVCLMULH_VX_MF2, 0x3 }, // 251 |
| 922 | { PseudoVCLMULH_VX_MF4_MASK, PseudoVCLMULH_VX_MF4, 0x3 }, // 252 |
| 923 | { PseudoVCLMULH_VX_MF8_MASK, PseudoVCLMULH_VX_MF8, 0x3 }, // 253 |
| 924 | { PseudoVCLMUL_VV_M1_MASK, PseudoVCLMUL_VV_M1, 0x3 }, // 254 |
| 925 | { PseudoVCLMUL_VV_M2_MASK, PseudoVCLMUL_VV_M2, 0x3 }, // 255 |
| 926 | { PseudoVCLMUL_VV_M4_MASK, PseudoVCLMUL_VV_M4, 0x3 }, // 256 |
| 927 | { PseudoVCLMUL_VV_M8_MASK, PseudoVCLMUL_VV_M8, 0x3 }, // 257 |
| 928 | { PseudoVCLMUL_VV_MF2_MASK, PseudoVCLMUL_VV_MF2, 0x3 }, // 258 |
| 929 | { PseudoVCLMUL_VV_MF4_MASK, PseudoVCLMUL_VV_MF4, 0x3 }, // 259 |
| 930 | { PseudoVCLMUL_VV_MF8_MASK, PseudoVCLMUL_VV_MF8, 0x3 }, // 260 |
| 931 | { PseudoVCLMUL_VX_M1_MASK, PseudoVCLMUL_VX_M1, 0x3 }, // 261 |
| 932 | { PseudoVCLMUL_VX_M2_MASK, PseudoVCLMUL_VX_M2, 0x3 }, // 262 |
| 933 | { PseudoVCLMUL_VX_M4_MASK, PseudoVCLMUL_VX_M4, 0x3 }, // 263 |
| 934 | { PseudoVCLMUL_VX_M8_MASK, PseudoVCLMUL_VX_M8, 0x3 }, // 264 |
| 935 | { PseudoVCLMUL_VX_MF2_MASK, PseudoVCLMUL_VX_MF2, 0x3 }, // 265 |
| 936 | { PseudoVCLMUL_VX_MF4_MASK, PseudoVCLMUL_VX_MF4, 0x3 }, // 266 |
| 937 | { PseudoVCLMUL_VX_MF8_MASK, PseudoVCLMUL_VX_MF8, 0x3 }, // 267 |
| 938 | { PseudoVCLZ_V_M1_MASK, PseudoVCLZ_V_M1, 0x2 }, // 268 |
| 939 | { PseudoVCLZ_V_M2_MASK, PseudoVCLZ_V_M2, 0x2 }, // 269 |
| 940 | { PseudoVCLZ_V_M4_MASK, PseudoVCLZ_V_M4, 0x2 }, // 270 |
| 941 | { PseudoVCLZ_V_M8_MASK, PseudoVCLZ_V_M8, 0x2 }, // 271 |
| 942 | { PseudoVCLZ_V_MF2_MASK, PseudoVCLZ_V_MF2, 0x2 }, // 272 |
| 943 | { PseudoVCLZ_V_MF4_MASK, PseudoVCLZ_V_MF4, 0x2 }, // 273 |
| 944 | { PseudoVCLZ_V_MF8_MASK, PseudoVCLZ_V_MF8, 0x2 }, // 274 |
| 945 | { PseudoVCPOP_M_B16_MASK, PseudoVCPOP_M_B16, 0x1 }, // 275 |
| 946 | { PseudoVCPOP_M_B1_MASK, PseudoVCPOP_M_B1, 0x1 }, // 276 |
| 947 | { PseudoVCPOP_M_B2_MASK, PseudoVCPOP_M_B2, 0x1 }, // 277 |
| 948 | { PseudoVCPOP_M_B32_MASK, PseudoVCPOP_M_B32, 0x1 }, // 278 |
| 949 | { PseudoVCPOP_M_B4_MASK, PseudoVCPOP_M_B4, 0x1 }, // 279 |
| 950 | { PseudoVCPOP_M_B64_MASK, PseudoVCPOP_M_B64, 0x1 }, // 280 |
| 951 | { PseudoVCPOP_M_B8_MASK, PseudoVCPOP_M_B8, 0x1 }, // 281 |
| 952 | { PseudoVCPOP_V_M1_MASK, PseudoVCPOP_V_M1, 0x2 }, // 282 |
| 953 | { PseudoVCPOP_V_M2_MASK, PseudoVCPOP_V_M2, 0x2 }, // 283 |
| 954 | { PseudoVCPOP_V_M4_MASK, PseudoVCPOP_V_M4, 0x2 }, // 284 |
| 955 | { PseudoVCPOP_V_M8_MASK, PseudoVCPOP_V_M8, 0x2 }, // 285 |
| 956 | { PseudoVCPOP_V_MF2_MASK, PseudoVCPOP_V_MF2, 0x2 }, // 286 |
| 957 | { PseudoVCPOP_V_MF4_MASK, PseudoVCPOP_V_MF4, 0x2 }, // 287 |
| 958 | { PseudoVCPOP_V_MF8_MASK, PseudoVCPOP_V_MF8, 0x2 }, // 288 |
| 959 | { PseudoVCTZ_V_M1_MASK, PseudoVCTZ_V_M1, 0x2 }, // 289 |
| 960 | { PseudoVCTZ_V_M2_MASK, PseudoVCTZ_V_M2, 0x2 }, // 290 |
| 961 | { PseudoVCTZ_V_M4_MASK, PseudoVCTZ_V_M4, 0x2 }, // 291 |
| 962 | { PseudoVCTZ_V_M8_MASK, PseudoVCTZ_V_M8, 0x2 }, // 292 |
| 963 | { PseudoVCTZ_V_MF2_MASK, PseudoVCTZ_V_MF2, 0x2 }, // 293 |
| 964 | { PseudoVCTZ_V_MF4_MASK, PseudoVCTZ_V_MF4, 0x2 }, // 294 |
| 965 | { PseudoVCTZ_V_MF8_MASK, PseudoVCTZ_V_MF8, 0x2 }, // 295 |
| 966 | { PseudoVDIVU_VV_M1_E16_MASK, PseudoVDIVU_VV_M1_E16, 0x3 }, // 296 |
| 967 | { PseudoVDIVU_VV_M1_E32_MASK, PseudoVDIVU_VV_M1_E32, 0x3 }, // 297 |
| 968 | { PseudoVDIVU_VV_M1_E64_MASK, PseudoVDIVU_VV_M1_E64, 0x3 }, // 298 |
| 969 | { PseudoVDIVU_VV_M1_E8_MASK, PseudoVDIVU_VV_M1_E8, 0x3 }, // 299 |
| 970 | { PseudoVDIVU_VV_M2_E16_MASK, PseudoVDIVU_VV_M2_E16, 0x3 }, // 300 |
| 971 | { PseudoVDIVU_VV_M2_E32_MASK, PseudoVDIVU_VV_M2_E32, 0x3 }, // 301 |
| 972 | { PseudoVDIVU_VV_M2_E64_MASK, PseudoVDIVU_VV_M2_E64, 0x3 }, // 302 |
| 973 | { PseudoVDIVU_VV_M2_E8_MASK, PseudoVDIVU_VV_M2_E8, 0x3 }, // 303 |
| 974 | { PseudoVDIVU_VV_M4_E16_MASK, PseudoVDIVU_VV_M4_E16, 0x3 }, // 304 |
| 975 | { PseudoVDIVU_VV_M4_E32_MASK, PseudoVDIVU_VV_M4_E32, 0x3 }, // 305 |
| 976 | { PseudoVDIVU_VV_M4_E64_MASK, PseudoVDIVU_VV_M4_E64, 0x3 }, // 306 |
| 977 | { PseudoVDIVU_VV_M4_E8_MASK, PseudoVDIVU_VV_M4_E8, 0x3 }, // 307 |
| 978 | { PseudoVDIVU_VV_M8_E16_MASK, PseudoVDIVU_VV_M8_E16, 0x3 }, // 308 |
| 979 | { PseudoVDIVU_VV_M8_E32_MASK, PseudoVDIVU_VV_M8_E32, 0x3 }, // 309 |
| 980 | { PseudoVDIVU_VV_M8_E64_MASK, PseudoVDIVU_VV_M8_E64, 0x3 }, // 310 |
| 981 | { PseudoVDIVU_VV_M8_E8_MASK, PseudoVDIVU_VV_M8_E8, 0x3 }, // 311 |
| 982 | { PseudoVDIVU_VV_MF2_E16_MASK, PseudoVDIVU_VV_MF2_E16, 0x3 }, // 312 |
| 983 | { PseudoVDIVU_VV_MF2_E32_MASK, PseudoVDIVU_VV_MF2_E32, 0x3 }, // 313 |
| 984 | { PseudoVDIVU_VV_MF2_E8_MASK, PseudoVDIVU_VV_MF2_E8, 0x3 }, // 314 |
| 985 | { PseudoVDIVU_VV_MF4_E16_MASK, PseudoVDIVU_VV_MF4_E16, 0x3 }, // 315 |
| 986 | { PseudoVDIVU_VV_MF4_E8_MASK, PseudoVDIVU_VV_MF4_E8, 0x3 }, // 316 |
| 987 | { PseudoVDIVU_VV_MF8_E8_MASK, PseudoVDIVU_VV_MF8_E8, 0x3 }, // 317 |
| 988 | { PseudoVDIVU_VX_M1_E16_MASK, PseudoVDIVU_VX_M1_E16, 0x3 }, // 318 |
| 989 | { PseudoVDIVU_VX_M1_E32_MASK, PseudoVDIVU_VX_M1_E32, 0x3 }, // 319 |
| 990 | { PseudoVDIVU_VX_M1_E64_MASK, PseudoVDIVU_VX_M1_E64, 0x3 }, // 320 |
| 991 | { PseudoVDIVU_VX_M1_E8_MASK, PseudoVDIVU_VX_M1_E8, 0x3 }, // 321 |
| 992 | { PseudoVDIVU_VX_M2_E16_MASK, PseudoVDIVU_VX_M2_E16, 0x3 }, // 322 |
| 993 | { PseudoVDIVU_VX_M2_E32_MASK, PseudoVDIVU_VX_M2_E32, 0x3 }, // 323 |
| 994 | { PseudoVDIVU_VX_M2_E64_MASK, PseudoVDIVU_VX_M2_E64, 0x3 }, // 324 |
| 995 | { PseudoVDIVU_VX_M2_E8_MASK, PseudoVDIVU_VX_M2_E8, 0x3 }, // 325 |
| 996 | { PseudoVDIVU_VX_M4_E16_MASK, PseudoVDIVU_VX_M4_E16, 0x3 }, // 326 |
| 997 | { PseudoVDIVU_VX_M4_E32_MASK, PseudoVDIVU_VX_M4_E32, 0x3 }, // 327 |
| 998 | { PseudoVDIVU_VX_M4_E64_MASK, PseudoVDIVU_VX_M4_E64, 0x3 }, // 328 |
| 999 | { PseudoVDIVU_VX_M4_E8_MASK, PseudoVDIVU_VX_M4_E8, 0x3 }, // 329 |
| 1000 | { PseudoVDIVU_VX_M8_E16_MASK, PseudoVDIVU_VX_M8_E16, 0x3 }, // 330 |
| 1001 | { PseudoVDIVU_VX_M8_E32_MASK, PseudoVDIVU_VX_M8_E32, 0x3 }, // 331 |
| 1002 | { PseudoVDIVU_VX_M8_E64_MASK, PseudoVDIVU_VX_M8_E64, 0x3 }, // 332 |
| 1003 | { PseudoVDIVU_VX_M8_E8_MASK, PseudoVDIVU_VX_M8_E8, 0x3 }, // 333 |
| 1004 | { PseudoVDIVU_VX_MF2_E16_MASK, PseudoVDIVU_VX_MF2_E16, 0x3 }, // 334 |
| 1005 | { PseudoVDIVU_VX_MF2_E32_MASK, PseudoVDIVU_VX_MF2_E32, 0x3 }, // 335 |
| 1006 | { PseudoVDIVU_VX_MF2_E8_MASK, PseudoVDIVU_VX_MF2_E8, 0x3 }, // 336 |
| 1007 | { PseudoVDIVU_VX_MF4_E16_MASK, PseudoVDIVU_VX_MF4_E16, 0x3 }, // 337 |
| 1008 | { PseudoVDIVU_VX_MF4_E8_MASK, PseudoVDIVU_VX_MF4_E8, 0x3 }, // 338 |
| 1009 | { PseudoVDIVU_VX_MF8_E8_MASK, PseudoVDIVU_VX_MF8_E8, 0x3 }, // 339 |
| 1010 | { PseudoVDIV_VV_M1_E16_MASK, PseudoVDIV_VV_M1_E16, 0x3 }, // 340 |
| 1011 | { PseudoVDIV_VV_M1_E32_MASK, PseudoVDIV_VV_M1_E32, 0x3 }, // 341 |
| 1012 | { PseudoVDIV_VV_M1_E64_MASK, PseudoVDIV_VV_M1_E64, 0x3 }, // 342 |
| 1013 | { PseudoVDIV_VV_M1_E8_MASK, PseudoVDIV_VV_M1_E8, 0x3 }, // 343 |
| 1014 | { PseudoVDIV_VV_M2_E16_MASK, PseudoVDIV_VV_M2_E16, 0x3 }, // 344 |
| 1015 | { PseudoVDIV_VV_M2_E32_MASK, PseudoVDIV_VV_M2_E32, 0x3 }, // 345 |
| 1016 | { PseudoVDIV_VV_M2_E64_MASK, PseudoVDIV_VV_M2_E64, 0x3 }, // 346 |
| 1017 | { PseudoVDIV_VV_M2_E8_MASK, PseudoVDIV_VV_M2_E8, 0x3 }, // 347 |
| 1018 | { PseudoVDIV_VV_M4_E16_MASK, PseudoVDIV_VV_M4_E16, 0x3 }, // 348 |
| 1019 | { PseudoVDIV_VV_M4_E32_MASK, PseudoVDIV_VV_M4_E32, 0x3 }, // 349 |
| 1020 | { PseudoVDIV_VV_M4_E64_MASK, PseudoVDIV_VV_M4_E64, 0x3 }, // 350 |
| 1021 | { PseudoVDIV_VV_M4_E8_MASK, PseudoVDIV_VV_M4_E8, 0x3 }, // 351 |
| 1022 | { PseudoVDIV_VV_M8_E16_MASK, PseudoVDIV_VV_M8_E16, 0x3 }, // 352 |
| 1023 | { PseudoVDIV_VV_M8_E32_MASK, PseudoVDIV_VV_M8_E32, 0x3 }, // 353 |
| 1024 | { PseudoVDIV_VV_M8_E64_MASK, PseudoVDIV_VV_M8_E64, 0x3 }, // 354 |
| 1025 | { PseudoVDIV_VV_M8_E8_MASK, PseudoVDIV_VV_M8_E8, 0x3 }, // 355 |
| 1026 | { PseudoVDIV_VV_MF2_E16_MASK, PseudoVDIV_VV_MF2_E16, 0x3 }, // 356 |
| 1027 | { PseudoVDIV_VV_MF2_E32_MASK, PseudoVDIV_VV_MF2_E32, 0x3 }, // 357 |
| 1028 | { PseudoVDIV_VV_MF2_E8_MASK, PseudoVDIV_VV_MF2_E8, 0x3 }, // 358 |
| 1029 | { PseudoVDIV_VV_MF4_E16_MASK, PseudoVDIV_VV_MF4_E16, 0x3 }, // 359 |
| 1030 | { PseudoVDIV_VV_MF4_E8_MASK, PseudoVDIV_VV_MF4_E8, 0x3 }, // 360 |
| 1031 | { PseudoVDIV_VV_MF8_E8_MASK, PseudoVDIV_VV_MF8_E8, 0x3 }, // 361 |
| 1032 | { PseudoVDIV_VX_M1_E16_MASK, PseudoVDIV_VX_M1_E16, 0x3 }, // 362 |
| 1033 | { PseudoVDIV_VX_M1_E32_MASK, PseudoVDIV_VX_M1_E32, 0x3 }, // 363 |
| 1034 | { PseudoVDIV_VX_M1_E64_MASK, PseudoVDIV_VX_M1_E64, 0x3 }, // 364 |
| 1035 | { PseudoVDIV_VX_M1_E8_MASK, PseudoVDIV_VX_M1_E8, 0x3 }, // 365 |
| 1036 | { PseudoVDIV_VX_M2_E16_MASK, PseudoVDIV_VX_M2_E16, 0x3 }, // 366 |
| 1037 | { PseudoVDIV_VX_M2_E32_MASK, PseudoVDIV_VX_M2_E32, 0x3 }, // 367 |
| 1038 | { PseudoVDIV_VX_M2_E64_MASK, PseudoVDIV_VX_M2_E64, 0x3 }, // 368 |
| 1039 | { PseudoVDIV_VX_M2_E8_MASK, PseudoVDIV_VX_M2_E8, 0x3 }, // 369 |
| 1040 | { PseudoVDIV_VX_M4_E16_MASK, PseudoVDIV_VX_M4_E16, 0x3 }, // 370 |
| 1041 | { PseudoVDIV_VX_M4_E32_MASK, PseudoVDIV_VX_M4_E32, 0x3 }, // 371 |
| 1042 | { PseudoVDIV_VX_M4_E64_MASK, PseudoVDIV_VX_M4_E64, 0x3 }, // 372 |
| 1043 | { PseudoVDIV_VX_M4_E8_MASK, PseudoVDIV_VX_M4_E8, 0x3 }, // 373 |
| 1044 | { PseudoVDIV_VX_M8_E16_MASK, PseudoVDIV_VX_M8_E16, 0x3 }, // 374 |
| 1045 | { PseudoVDIV_VX_M8_E32_MASK, PseudoVDIV_VX_M8_E32, 0x3 }, // 375 |
| 1046 | { PseudoVDIV_VX_M8_E64_MASK, PseudoVDIV_VX_M8_E64, 0x3 }, // 376 |
| 1047 | { PseudoVDIV_VX_M8_E8_MASK, PseudoVDIV_VX_M8_E8, 0x3 }, // 377 |
| 1048 | { PseudoVDIV_VX_MF2_E16_MASK, PseudoVDIV_VX_MF2_E16, 0x3 }, // 378 |
| 1049 | { PseudoVDIV_VX_MF2_E32_MASK, PseudoVDIV_VX_MF2_E32, 0x3 }, // 379 |
| 1050 | { PseudoVDIV_VX_MF2_E8_MASK, PseudoVDIV_VX_MF2_E8, 0x3 }, // 380 |
| 1051 | { PseudoVDIV_VX_MF4_E16_MASK, PseudoVDIV_VX_MF4_E16, 0x3 }, // 381 |
| 1052 | { PseudoVDIV_VX_MF4_E8_MASK, PseudoVDIV_VX_MF4_E8, 0x3 }, // 382 |
| 1053 | { PseudoVDIV_VX_MF8_E8_MASK, PseudoVDIV_VX_MF8_E8, 0x3 }, // 383 |
| 1054 | { PseudoVFADD_VFPR16_M1_E16_MASK, PseudoVFADD_VFPR16_M1_E16, 0x3 }, // 384 |
| 1055 | { PseudoVFADD_VFPR16_M2_E16_MASK, PseudoVFADD_VFPR16_M2_E16, 0x3 }, // 385 |
| 1056 | { PseudoVFADD_VFPR16_M4_E16_MASK, PseudoVFADD_VFPR16_M4_E16, 0x3 }, // 386 |
| 1057 | { PseudoVFADD_VFPR16_M8_E16_MASK, PseudoVFADD_VFPR16_M8_E16, 0x3 }, // 387 |
| 1058 | { PseudoVFADD_VFPR16_MF2_E16_MASK, PseudoVFADD_VFPR16_MF2_E16, 0x3 }, // 388 |
| 1059 | { PseudoVFADD_VFPR16_MF4_E16_MASK, PseudoVFADD_VFPR16_MF4_E16, 0x3 }, // 389 |
| 1060 | { PseudoVFADD_VFPR32_M1_E32_MASK, PseudoVFADD_VFPR32_M1_E32, 0x3 }, // 390 |
| 1061 | { PseudoVFADD_VFPR32_M2_E32_MASK, PseudoVFADD_VFPR32_M2_E32, 0x3 }, // 391 |
| 1062 | { PseudoVFADD_VFPR32_M4_E32_MASK, PseudoVFADD_VFPR32_M4_E32, 0x3 }, // 392 |
| 1063 | { PseudoVFADD_VFPR32_M8_E32_MASK, PseudoVFADD_VFPR32_M8_E32, 0x3 }, // 393 |
| 1064 | { PseudoVFADD_VFPR32_MF2_E32_MASK, PseudoVFADD_VFPR32_MF2_E32, 0x3 }, // 394 |
| 1065 | { PseudoVFADD_VFPR64_M1_E64_MASK, PseudoVFADD_VFPR64_M1_E64, 0x3 }, // 395 |
| 1066 | { PseudoVFADD_VFPR64_M2_E64_MASK, PseudoVFADD_VFPR64_M2_E64, 0x3 }, // 396 |
| 1067 | { PseudoVFADD_VFPR64_M4_E64_MASK, PseudoVFADD_VFPR64_M4_E64, 0x3 }, // 397 |
| 1068 | { PseudoVFADD_VFPR64_M8_E64_MASK, PseudoVFADD_VFPR64_M8_E64, 0x3 }, // 398 |
| 1069 | { PseudoVFADD_VV_M1_E16_MASK, PseudoVFADD_VV_M1_E16, 0x3 }, // 399 |
| 1070 | { PseudoVFADD_VV_M1_E32_MASK, PseudoVFADD_VV_M1_E32, 0x3 }, // 400 |
| 1071 | { PseudoVFADD_VV_M1_E64_MASK, PseudoVFADD_VV_M1_E64, 0x3 }, // 401 |
| 1072 | { PseudoVFADD_VV_M2_E16_MASK, PseudoVFADD_VV_M2_E16, 0x3 }, // 402 |
| 1073 | { PseudoVFADD_VV_M2_E32_MASK, PseudoVFADD_VV_M2_E32, 0x3 }, // 403 |
| 1074 | { PseudoVFADD_VV_M2_E64_MASK, PseudoVFADD_VV_M2_E64, 0x3 }, // 404 |
| 1075 | { PseudoVFADD_VV_M4_E16_MASK, PseudoVFADD_VV_M4_E16, 0x3 }, // 405 |
| 1076 | { PseudoVFADD_VV_M4_E32_MASK, PseudoVFADD_VV_M4_E32, 0x3 }, // 406 |
| 1077 | { PseudoVFADD_VV_M4_E64_MASK, PseudoVFADD_VV_M4_E64, 0x3 }, // 407 |
| 1078 | { PseudoVFADD_VV_M8_E16_MASK, PseudoVFADD_VV_M8_E16, 0x3 }, // 408 |
| 1079 | { PseudoVFADD_VV_M8_E32_MASK, PseudoVFADD_VV_M8_E32, 0x3 }, // 409 |
| 1080 | { PseudoVFADD_VV_M8_E64_MASK, PseudoVFADD_VV_M8_E64, 0x3 }, // 410 |
| 1081 | { PseudoVFADD_VV_MF2_E16_MASK, PseudoVFADD_VV_MF2_E16, 0x3 }, // 411 |
| 1082 | { PseudoVFADD_VV_MF2_E32_MASK, PseudoVFADD_VV_MF2_E32, 0x3 }, // 412 |
| 1083 | { PseudoVFADD_VV_MF4_E16_MASK, PseudoVFADD_VV_MF4_E16, 0x3 }, // 413 |
| 1084 | { PseudoVFCLASS_V_M1_MASK, PseudoVFCLASS_V_M1, 0x2 }, // 414 |
| 1085 | { PseudoVFCLASS_V_M2_MASK, PseudoVFCLASS_V_M2, 0x2 }, // 415 |
| 1086 | { PseudoVFCLASS_V_M4_MASK, PseudoVFCLASS_V_M4, 0x2 }, // 416 |
| 1087 | { PseudoVFCLASS_V_M8_MASK, PseudoVFCLASS_V_M8, 0x2 }, // 417 |
| 1088 | { PseudoVFCLASS_V_MF2_MASK, PseudoVFCLASS_V_MF2, 0x2 }, // 418 |
| 1089 | { PseudoVFCLASS_V_MF4_MASK, PseudoVFCLASS_V_MF4, 0x2 }, // 419 |
| 1090 | { PseudoVFCVT_F_XU_V_M1_E16_MASK, PseudoVFCVT_F_XU_V_M1_E16, 0x2 }, // 420 |
| 1091 | { PseudoVFCVT_F_XU_V_M1_E32_MASK, PseudoVFCVT_F_XU_V_M1_E32, 0x2 }, // 421 |
| 1092 | { PseudoVFCVT_F_XU_V_M1_E64_MASK, PseudoVFCVT_F_XU_V_M1_E64, 0x2 }, // 422 |
| 1093 | { PseudoVFCVT_F_XU_V_M2_E16_MASK, PseudoVFCVT_F_XU_V_M2_E16, 0x2 }, // 423 |
| 1094 | { PseudoVFCVT_F_XU_V_M2_E32_MASK, PseudoVFCVT_F_XU_V_M2_E32, 0x2 }, // 424 |
| 1095 | { PseudoVFCVT_F_XU_V_M2_E64_MASK, PseudoVFCVT_F_XU_V_M2_E64, 0x2 }, // 425 |
| 1096 | { PseudoVFCVT_F_XU_V_M4_E16_MASK, PseudoVFCVT_F_XU_V_M4_E16, 0x2 }, // 426 |
| 1097 | { PseudoVFCVT_F_XU_V_M4_E32_MASK, PseudoVFCVT_F_XU_V_M4_E32, 0x2 }, // 427 |
| 1098 | { PseudoVFCVT_F_XU_V_M4_E64_MASK, PseudoVFCVT_F_XU_V_M4_E64, 0x2 }, // 428 |
| 1099 | { PseudoVFCVT_F_XU_V_M8_E16_MASK, PseudoVFCVT_F_XU_V_M8_E16, 0x2 }, // 429 |
| 1100 | { PseudoVFCVT_F_XU_V_M8_E32_MASK, PseudoVFCVT_F_XU_V_M8_E32, 0x2 }, // 430 |
| 1101 | { PseudoVFCVT_F_XU_V_M8_E64_MASK, PseudoVFCVT_F_XU_V_M8_E64, 0x2 }, // 431 |
| 1102 | { PseudoVFCVT_F_XU_V_MF2_E16_MASK, PseudoVFCVT_F_XU_V_MF2_E16, 0x2 }, // 432 |
| 1103 | { PseudoVFCVT_F_XU_V_MF2_E32_MASK, PseudoVFCVT_F_XU_V_MF2_E32, 0x2 }, // 433 |
| 1104 | { PseudoVFCVT_F_XU_V_MF4_E16_MASK, PseudoVFCVT_F_XU_V_MF4_E16, 0x2 }, // 434 |
| 1105 | { PseudoVFCVT_F_X_V_M1_E16_MASK, PseudoVFCVT_F_X_V_M1_E16, 0x2 }, // 435 |
| 1106 | { PseudoVFCVT_F_X_V_M1_E32_MASK, PseudoVFCVT_F_X_V_M1_E32, 0x2 }, // 436 |
| 1107 | { PseudoVFCVT_F_X_V_M1_E64_MASK, PseudoVFCVT_F_X_V_M1_E64, 0x2 }, // 437 |
| 1108 | { PseudoVFCVT_F_X_V_M2_E16_MASK, PseudoVFCVT_F_X_V_M2_E16, 0x2 }, // 438 |
| 1109 | { PseudoVFCVT_F_X_V_M2_E32_MASK, PseudoVFCVT_F_X_V_M2_E32, 0x2 }, // 439 |
| 1110 | { PseudoVFCVT_F_X_V_M2_E64_MASK, PseudoVFCVT_F_X_V_M2_E64, 0x2 }, // 440 |
| 1111 | { PseudoVFCVT_F_X_V_M4_E16_MASK, PseudoVFCVT_F_X_V_M4_E16, 0x2 }, // 441 |
| 1112 | { PseudoVFCVT_F_X_V_M4_E32_MASK, PseudoVFCVT_F_X_V_M4_E32, 0x2 }, // 442 |
| 1113 | { PseudoVFCVT_F_X_V_M4_E64_MASK, PseudoVFCVT_F_X_V_M4_E64, 0x2 }, // 443 |
| 1114 | { PseudoVFCVT_F_X_V_M8_E16_MASK, PseudoVFCVT_F_X_V_M8_E16, 0x2 }, // 444 |
| 1115 | { PseudoVFCVT_F_X_V_M8_E32_MASK, PseudoVFCVT_F_X_V_M8_E32, 0x2 }, // 445 |
| 1116 | { PseudoVFCVT_F_X_V_M8_E64_MASK, PseudoVFCVT_F_X_V_M8_E64, 0x2 }, // 446 |
| 1117 | { PseudoVFCVT_F_X_V_MF2_E16_MASK, PseudoVFCVT_F_X_V_MF2_E16, 0x2 }, // 447 |
| 1118 | { PseudoVFCVT_F_X_V_MF2_E32_MASK, PseudoVFCVT_F_X_V_MF2_E32, 0x2 }, // 448 |
| 1119 | { PseudoVFCVT_F_X_V_MF4_E16_MASK, PseudoVFCVT_F_X_V_MF4_E16, 0x2 }, // 449 |
| 1120 | { PseudoVFCVT_RTZ_XU_F_V_M1_MASK, PseudoVFCVT_RTZ_XU_F_V_M1, 0x2 }, // 450 |
| 1121 | { PseudoVFCVT_RTZ_XU_F_V_M2_MASK, PseudoVFCVT_RTZ_XU_F_V_M2, 0x2 }, // 451 |
| 1122 | { PseudoVFCVT_RTZ_XU_F_V_M4_MASK, PseudoVFCVT_RTZ_XU_F_V_M4, 0x2 }, // 452 |
| 1123 | { PseudoVFCVT_RTZ_XU_F_V_M8_MASK, PseudoVFCVT_RTZ_XU_F_V_M8, 0x2 }, // 453 |
| 1124 | { PseudoVFCVT_RTZ_XU_F_V_MF2_MASK, PseudoVFCVT_RTZ_XU_F_V_MF2, 0x2 }, // 454 |
| 1125 | { PseudoVFCVT_RTZ_XU_F_V_MF4_MASK, PseudoVFCVT_RTZ_XU_F_V_MF4, 0x2 }, // 455 |
| 1126 | { PseudoVFCVT_RTZ_X_F_V_M1_MASK, PseudoVFCVT_RTZ_X_F_V_M1, 0x2 }, // 456 |
| 1127 | { PseudoVFCVT_RTZ_X_F_V_M2_MASK, PseudoVFCVT_RTZ_X_F_V_M2, 0x2 }, // 457 |
| 1128 | { PseudoVFCVT_RTZ_X_F_V_M4_MASK, PseudoVFCVT_RTZ_X_F_V_M4, 0x2 }, // 458 |
| 1129 | { PseudoVFCVT_RTZ_X_F_V_M8_MASK, PseudoVFCVT_RTZ_X_F_V_M8, 0x2 }, // 459 |
| 1130 | { PseudoVFCVT_RTZ_X_F_V_MF2_MASK, PseudoVFCVT_RTZ_X_F_V_MF2, 0x2 }, // 460 |
| 1131 | { PseudoVFCVT_RTZ_X_F_V_MF4_MASK, PseudoVFCVT_RTZ_X_F_V_MF4, 0x2 }, // 461 |
| 1132 | { PseudoVFCVT_XU_F_V_M1_MASK, PseudoVFCVT_XU_F_V_M1, 0x2 }, // 462 |
| 1133 | { PseudoVFCVT_XU_F_V_M2_MASK, PseudoVFCVT_XU_F_V_M2, 0x2 }, // 463 |
| 1134 | { PseudoVFCVT_XU_F_V_M4_MASK, PseudoVFCVT_XU_F_V_M4, 0x2 }, // 464 |
| 1135 | { PseudoVFCVT_XU_F_V_M8_MASK, PseudoVFCVT_XU_F_V_M8, 0x2 }, // 465 |
| 1136 | { PseudoVFCVT_XU_F_V_MF2_MASK, PseudoVFCVT_XU_F_V_MF2, 0x2 }, // 466 |
| 1137 | { PseudoVFCVT_XU_F_V_MF4_MASK, PseudoVFCVT_XU_F_V_MF4, 0x2 }, // 467 |
| 1138 | { PseudoVFCVT_X_F_V_M1_MASK, PseudoVFCVT_X_F_V_M1, 0x2 }, // 468 |
| 1139 | { PseudoVFCVT_X_F_V_M2_MASK, PseudoVFCVT_X_F_V_M2, 0x2 }, // 469 |
| 1140 | { PseudoVFCVT_X_F_V_M4_MASK, PseudoVFCVT_X_F_V_M4, 0x2 }, // 470 |
| 1141 | { PseudoVFCVT_X_F_V_M8_MASK, PseudoVFCVT_X_F_V_M8, 0x2 }, // 471 |
| 1142 | { PseudoVFCVT_X_F_V_MF2_MASK, PseudoVFCVT_X_F_V_MF2, 0x2 }, // 472 |
| 1143 | { PseudoVFCVT_X_F_V_MF4_MASK, PseudoVFCVT_X_F_V_MF4, 0x2 }, // 473 |
| 1144 | { PseudoVFDIV_VFPR16_M1_E16_MASK, PseudoVFDIV_VFPR16_M1_E16, 0x3 }, // 474 |
| 1145 | { PseudoVFDIV_VFPR16_M2_E16_MASK, PseudoVFDIV_VFPR16_M2_E16, 0x3 }, // 475 |
| 1146 | { PseudoVFDIV_VFPR16_M4_E16_MASK, PseudoVFDIV_VFPR16_M4_E16, 0x3 }, // 476 |
| 1147 | { PseudoVFDIV_VFPR16_M8_E16_MASK, PseudoVFDIV_VFPR16_M8_E16, 0x3 }, // 477 |
| 1148 | { PseudoVFDIV_VFPR16_MF2_E16_MASK, PseudoVFDIV_VFPR16_MF2_E16, 0x3 }, // 478 |
| 1149 | { PseudoVFDIV_VFPR16_MF4_E16_MASK, PseudoVFDIV_VFPR16_MF4_E16, 0x3 }, // 479 |
| 1150 | { PseudoVFDIV_VFPR32_M1_E32_MASK, PseudoVFDIV_VFPR32_M1_E32, 0x3 }, // 480 |
| 1151 | { PseudoVFDIV_VFPR32_M2_E32_MASK, PseudoVFDIV_VFPR32_M2_E32, 0x3 }, // 481 |
| 1152 | { PseudoVFDIV_VFPR32_M4_E32_MASK, PseudoVFDIV_VFPR32_M4_E32, 0x3 }, // 482 |
| 1153 | { PseudoVFDIV_VFPR32_M8_E32_MASK, PseudoVFDIV_VFPR32_M8_E32, 0x3 }, // 483 |
| 1154 | { PseudoVFDIV_VFPR32_MF2_E32_MASK, PseudoVFDIV_VFPR32_MF2_E32, 0x3 }, // 484 |
| 1155 | { PseudoVFDIV_VFPR64_M1_E64_MASK, PseudoVFDIV_VFPR64_M1_E64, 0x3 }, // 485 |
| 1156 | { PseudoVFDIV_VFPR64_M2_E64_MASK, PseudoVFDIV_VFPR64_M2_E64, 0x3 }, // 486 |
| 1157 | { PseudoVFDIV_VFPR64_M4_E64_MASK, PseudoVFDIV_VFPR64_M4_E64, 0x3 }, // 487 |
| 1158 | { PseudoVFDIV_VFPR64_M8_E64_MASK, PseudoVFDIV_VFPR64_M8_E64, 0x3 }, // 488 |
| 1159 | { PseudoVFDIV_VV_M1_E16_MASK, PseudoVFDIV_VV_M1_E16, 0x3 }, // 489 |
| 1160 | { PseudoVFDIV_VV_M1_E32_MASK, PseudoVFDIV_VV_M1_E32, 0x3 }, // 490 |
| 1161 | { PseudoVFDIV_VV_M1_E64_MASK, PseudoVFDIV_VV_M1_E64, 0x3 }, // 491 |
| 1162 | { PseudoVFDIV_VV_M2_E16_MASK, PseudoVFDIV_VV_M2_E16, 0x3 }, // 492 |
| 1163 | { PseudoVFDIV_VV_M2_E32_MASK, PseudoVFDIV_VV_M2_E32, 0x3 }, // 493 |
| 1164 | { PseudoVFDIV_VV_M2_E64_MASK, PseudoVFDIV_VV_M2_E64, 0x3 }, // 494 |
| 1165 | { PseudoVFDIV_VV_M4_E16_MASK, PseudoVFDIV_VV_M4_E16, 0x3 }, // 495 |
| 1166 | { PseudoVFDIV_VV_M4_E32_MASK, PseudoVFDIV_VV_M4_E32, 0x3 }, // 496 |
| 1167 | { PseudoVFDIV_VV_M4_E64_MASK, PseudoVFDIV_VV_M4_E64, 0x3 }, // 497 |
| 1168 | { PseudoVFDIV_VV_M8_E16_MASK, PseudoVFDIV_VV_M8_E16, 0x3 }, // 498 |
| 1169 | { PseudoVFDIV_VV_M8_E32_MASK, PseudoVFDIV_VV_M8_E32, 0x3 }, // 499 |
| 1170 | { PseudoVFDIV_VV_M8_E64_MASK, PseudoVFDIV_VV_M8_E64, 0x3 }, // 500 |
| 1171 | { PseudoVFDIV_VV_MF2_E16_MASK, PseudoVFDIV_VV_MF2_E16, 0x3 }, // 501 |
| 1172 | { PseudoVFDIV_VV_MF2_E32_MASK, PseudoVFDIV_VV_MF2_E32, 0x3 }, // 502 |
| 1173 | { PseudoVFDIV_VV_MF4_E16_MASK, PseudoVFDIV_VV_MF4_E16, 0x3 }, // 503 |
| 1174 | { PseudoVFIRST_M_B16_MASK, PseudoVFIRST_M_B16, 0x1 }, // 504 |
| 1175 | { PseudoVFIRST_M_B1_MASK, PseudoVFIRST_M_B1, 0x1 }, // 505 |
| 1176 | { PseudoVFIRST_M_B2_MASK, PseudoVFIRST_M_B2, 0x1 }, // 506 |
| 1177 | { PseudoVFIRST_M_B32_MASK, PseudoVFIRST_M_B32, 0x1 }, // 507 |
| 1178 | { PseudoVFIRST_M_B4_MASK, PseudoVFIRST_M_B4, 0x1 }, // 508 |
| 1179 | { PseudoVFIRST_M_B64_MASK, PseudoVFIRST_M_B64, 0x1 }, // 509 |
| 1180 | { PseudoVFIRST_M_B8_MASK, PseudoVFIRST_M_B8, 0x1 }, // 510 |
| 1181 | { PseudoVFMACC_VFPR16_M1_E16_MASK, PseudoVFMACC_VFPR16_M1_E16, 0x3 }, // 511 |
| 1182 | { PseudoVFMACC_VFPR16_M2_E16_MASK, PseudoVFMACC_VFPR16_M2_E16, 0x3 }, // 512 |
| 1183 | { PseudoVFMACC_VFPR16_M4_E16_MASK, PseudoVFMACC_VFPR16_M4_E16, 0x3 }, // 513 |
| 1184 | { PseudoVFMACC_VFPR16_M8_E16_MASK, PseudoVFMACC_VFPR16_M8_E16, 0x3 }, // 514 |
| 1185 | { PseudoVFMACC_VFPR16_MF2_E16_MASK, PseudoVFMACC_VFPR16_MF2_E16, 0x3 }, // 515 |
| 1186 | { PseudoVFMACC_VFPR16_MF4_E16_MASK, PseudoVFMACC_VFPR16_MF4_E16, 0x3 }, // 516 |
| 1187 | { PseudoVFMACC_VFPR32_M1_E32_MASK, PseudoVFMACC_VFPR32_M1_E32, 0x3 }, // 517 |
| 1188 | { PseudoVFMACC_VFPR32_M2_E32_MASK, PseudoVFMACC_VFPR32_M2_E32, 0x3 }, // 518 |
| 1189 | { PseudoVFMACC_VFPR32_M4_E32_MASK, PseudoVFMACC_VFPR32_M4_E32, 0x3 }, // 519 |
| 1190 | { PseudoVFMACC_VFPR32_M8_E32_MASK, PseudoVFMACC_VFPR32_M8_E32, 0x3 }, // 520 |
| 1191 | { PseudoVFMACC_VFPR32_MF2_E32_MASK, PseudoVFMACC_VFPR32_MF2_E32, 0x3 }, // 521 |
| 1192 | { PseudoVFMACC_VFPR64_M1_E64_MASK, PseudoVFMACC_VFPR64_M1_E64, 0x3 }, // 522 |
| 1193 | { PseudoVFMACC_VFPR64_M2_E64_MASK, PseudoVFMACC_VFPR64_M2_E64, 0x3 }, // 523 |
| 1194 | { PseudoVFMACC_VFPR64_M4_E64_MASK, PseudoVFMACC_VFPR64_M4_E64, 0x3 }, // 524 |
| 1195 | { PseudoVFMACC_VFPR64_M8_E64_MASK, PseudoVFMACC_VFPR64_M8_E64, 0x3 }, // 525 |
| 1196 | { PseudoVFMACC_VV_M1_E16_MASK, PseudoVFMACC_VV_M1_E16, 0x3 }, // 526 |
| 1197 | { PseudoVFMACC_VV_M1_E32_MASK, PseudoVFMACC_VV_M1_E32, 0x3 }, // 527 |
| 1198 | { PseudoVFMACC_VV_M1_E64_MASK, PseudoVFMACC_VV_M1_E64, 0x3 }, // 528 |
| 1199 | { PseudoVFMACC_VV_M2_E16_MASK, PseudoVFMACC_VV_M2_E16, 0x3 }, // 529 |
| 1200 | { PseudoVFMACC_VV_M2_E32_MASK, PseudoVFMACC_VV_M2_E32, 0x3 }, // 530 |
| 1201 | { PseudoVFMACC_VV_M2_E64_MASK, PseudoVFMACC_VV_M2_E64, 0x3 }, // 531 |
| 1202 | { PseudoVFMACC_VV_M4_E16_MASK, PseudoVFMACC_VV_M4_E16, 0x3 }, // 532 |
| 1203 | { PseudoVFMACC_VV_M4_E32_MASK, PseudoVFMACC_VV_M4_E32, 0x3 }, // 533 |
| 1204 | { PseudoVFMACC_VV_M4_E64_MASK, PseudoVFMACC_VV_M4_E64, 0x3 }, // 534 |
| 1205 | { PseudoVFMACC_VV_M8_E16_MASK, PseudoVFMACC_VV_M8_E16, 0x3 }, // 535 |
| 1206 | { PseudoVFMACC_VV_M8_E32_MASK, PseudoVFMACC_VV_M8_E32, 0x3 }, // 536 |
| 1207 | { PseudoVFMACC_VV_M8_E64_MASK, PseudoVFMACC_VV_M8_E64, 0x3 }, // 537 |
| 1208 | { PseudoVFMACC_VV_MF2_E16_MASK, PseudoVFMACC_VV_MF2_E16, 0x3 }, // 538 |
| 1209 | { PseudoVFMACC_VV_MF2_E32_MASK, PseudoVFMACC_VV_MF2_E32, 0x3 }, // 539 |
| 1210 | { PseudoVFMACC_VV_MF4_E16_MASK, PseudoVFMACC_VV_MF4_E16, 0x3 }, // 540 |
| 1211 | { PseudoVFMADD_VFPR16_M1_E16_MASK, PseudoVFMADD_VFPR16_M1_E16, 0x3 }, // 541 |
| 1212 | { PseudoVFMADD_VFPR16_M2_E16_MASK, PseudoVFMADD_VFPR16_M2_E16, 0x3 }, // 542 |
| 1213 | { PseudoVFMADD_VFPR16_M4_E16_MASK, PseudoVFMADD_VFPR16_M4_E16, 0x3 }, // 543 |
| 1214 | { PseudoVFMADD_VFPR16_M8_E16_MASK, PseudoVFMADD_VFPR16_M8_E16, 0x3 }, // 544 |
| 1215 | { PseudoVFMADD_VFPR16_MF2_E16_MASK, PseudoVFMADD_VFPR16_MF2_E16, 0x3 }, // 545 |
| 1216 | { PseudoVFMADD_VFPR16_MF4_E16_MASK, PseudoVFMADD_VFPR16_MF4_E16, 0x3 }, // 546 |
| 1217 | { PseudoVFMADD_VFPR32_M1_E32_MASK, PseudoVFMADD_VFPR32_M1_E32, 0x3 }, // 547 |
| 1218 | { PseudoVFMADD_VFPR32_M2_E32_MASK, PseudoVFMADD_VFPR32_M2_E32, 0x3 }, // 548 |
| 1219 | { PseudoVFMADD_VFPR32_M4_E32_MASK, PseudoVFMADD_VFPR32_M4_E32, 0x3 }, // 549 |
| 1220 | { PseudoVFMADD_VFPR32_M8_E32_MASK, PseudoVFMADD_VFPR32_M8_E32, 0x3 }, // 550 |
| 1221 | { PseudoVFMADD_VFPR32_MF2_E32_MASK, PseudoVFMADD_VFPR32_MF2_E32, 0x3 }, // 551 |
| 1222 | { PseudoVFMADD_VFPR64_M1_E64_MASK, PseudoVFMADD_VFPR64_M1_E64, 0x3 }, // 552 |
| 1223 | { PseudoVFMADD_VFPR64_M2_E64_MASK, PseudoVFMADD_VFPR64_M2_E64, 0x3 }, // 553 |
| 1224 | { PseudoVFMADD_VFPR64_M4_E64_MASK, PseudoVFMADD_VFPR64_M4_E64, 0x3 }, // 554 |
| 1225 | { PseudoVFMADD_VFPR64_M8_E64_MASK, PseudoVFMADD_VFPR64_M8_E64, 0x3 }, // 555 |
| 1226 | { PseudoVFMADD_VV_M1_E16_MASK, PseudoVFMADD_VV_M1_E16, 0x3 }, // 556 |
| 1227 | { PseudoVFMADD_VV_M1_E32_MASK, PseudoVFMADD_VV_M1_E32, 0x3 }, // 557 |
| 1228 | { PseudoVFMADD_VV_M1_E64_MASK, PseudoVFMADD_VV_M1_E64, 0x3 }, // 558 |
| 1229 | { PseudoVFMADD_VV_M2_E16_MASK, PseudoVFMADD_VV_M2_E16, 0x3 }, // 559 |
| 1230 | { PseudoVFMADD_VV_M2_E32_MASK, PseudoVFMADD_VV_M2_E32, 0x3 }, // 560 |
| 1231 | { PseudoVFMADD_VV_M2_E64_MASK, PseudoVFMADD_VV_M2_E64, 0x3 }, // 561 |
| 1232 | { PseudoVFMADD_VV_M4_E16_MASK, PseudoVFMADD_VV_M4_E16, 0x3 }, // 562 |
| 1233 | { PseudoVFMADD_VV_M4_E32_MASK, PseudoVFMADD_VV_M4_E32, 0x3 }, // 563 |
| 1234 | { PseudoVFMADD_VV_M4_E64_MASK, PseudoVFMADD_VV_M4_E64, 0x3 }, // 564 |
| 1235 | { PseudoVFMADD_VV_M8_E16_MASK, PseudoVFMADD_VV_M8_E16, 0x3 }, // 565 |
| 1236 | { PseudoVFMADD_VV_M8_E32_MASK, PseudoVFMADD_VV_M8_E32, 0x3 }, // 566 |
| 1237 | { PseudoVFMADD_VV_M8_E64_MASK, PseudoVFMADD_VV_M8_E64, 0x3 }, // 567 |
| 1238 | { PseudoVFMADD_VV_MF2_E16_MASK, PseudoVFMADD_VV_MF2_E16, 0x3 }, // 568 |
| 1239 | { PseudoVFMADD_VV_MF2_E32_MASK, PseudoVFMADD_VV_MF2_E32, 0x3 }, // 569 |
| 1240 | { PseudoVFMADD_VV_MF4_E16_MASK, PseudoVFMADD_VV_MF4_E16, 0x3 }, // 570 |
| 1241 | { PseudoVFMAX_VFPR16_M1_E16_MASK, PseudoVFMAX_VFPR16_M1_E16, 0x3 }, // 571 |
| 1242 | { PseudoVFMAX_VFPR16_M2_E16_MASK, PseudoVFMAX_VFPR16_M2_E16, 0x3 }, // 572 |
| 1243 | { PseudoVFMAX_VFPR16_M4_E16_MASK, PseudoVFMAX_VFPR16_M4_E16, 0x3 }, // 573 |
| 1244 | { PseudoVFMAX_VFPR16_M8_E16_MASK, PseudoVFMAX_VFPR16_M8_E16, 0x3 }, // 574 |
| 1245 | { PseudoVFMAX_VFPR16_MF2_E16_MASK, PseudoVFMAX_VFPR16_MF2_E16, 0x3 }, // 575 |
| 1246 | { PseudoVFMAX_VFPR16_MF4_E16_MASK, PseudoVFMAX_VFPR16_MF4_E16, 0x3 }, // 576 |
| 1247 | { PseudoVFMAX_VFPR32_M1_E32_MASK, PseudoVFMAX_VFPR32_M1_E32, 0x3 }, // 577 |
| 1248 | { PseudoVFMAX_VFPR32_M2_E32_MASK, PseudoVFMAX_VFPR32_M2_E32, 0x3 }, // 578 |
| 1249 | { PseudoVFMAX_VFPR32_M4_E32_MASK, PseudoVFMAX_VFPR32_M4_E32, 0x3 }, // 579 |
| 1250 | { PseudoVFMAX_VFPR32_M8_E32_MASK, PseudoVFMAX_VFPR32_M8_E32, 0x3 }, // 580 |
| 1251 | { PseudoVFMAX_VFPR32_MF2_E32_MASK, PseudoVFMAX_VFPR32_MF2_E32, 0x3 }, // 581 |
| 1252 | { PseudoVFMAX_VFPR64_M1_E64_MASK, PseudoVFMAX_VFPR64_M1_E64, 0x3 }, // 582 |
| 1253 | { PseudoVFMAX_VFPR64_M2_E64_MASK, PseudoVFMAX_VFPR64_M2_E64, 0x3 }, // 583 |
| 1254 | { PseudoVFMAX_VFPR64_M4_E64_MASK, PseudoVFMAX_VFPR64_M4_E64, 0x3 }, // 584 |
| 1255 | { PseudoVFMAX_VFPR64_M8_E64_MASK, PseudoVFMAX_VFPR64_M8_E64, 0x3 }, // 585 |
| 1256 | { PseudoVFMAX_VV_M1_E16_MASK, PseudoVFMAX_VV_M1_E16, 0x3 }, // 586 |
| 1257 | { PseudoVFMAX_VV_M1_E32_MASK, PseudoVFMAX_VV_M1_E32, 0x3 }, // 587 |
| 1258 | { PseudoVFMAX_VV_M1_E64_MASK, PseudoVFMAX_VV_M1_E64, 0x3 }, // 588 |
| 1259 | { PseudoVFMAX_VV_M2_E16_MASK, PseudoVFMAX_VV_M2_E16, 0x3 }, // 589 |
| 1260 | { PseudoVFMAX_VV_M2_E32_MASK, PseudoVFMAX_VV_M2_E32, 0x3 }, // 590 |
| 1261 | { PseudoVFMAX_VV_M2_E64_MASK, PseudoVFMAX_VV_M2_E64, 0x3 }, // 591 |
| 1262 | { PseudoVFMAX_VV_M4_E16_MASK, PseudoVFMAX_VV_M4_E16, 0x3 }, // 592 |
| 1263 | { PseudoVFMAX_VV_M4_E32_MASK, PseudoVFMAX_VV_M4_E32, 0x3 }, // 593 |
| 1264 | { PseudoVFMAX_VV_M4_E64_MASK, PseudoVFMAX_VV_M4_E64, 0x3 }, // 594 |
| 1265 | { PseudoVFMAX_VV_M8_E16_MASK, PseudoVFMAX_VV_M8_E16, 0x3 }, // 595 |
| 1266 | { PseudoVFMAX_VV_M8_E32_MASK, PseudoVFMAX_VV_M8_E32, 0x3 }, // 596 |
| 1267 | { PseudoVFMAX_VV_M8_E64_MASK, PseudoVFMAX_VV_M8_E64, 0x3 }, // 597 |
| 1268 | { PseudoVFMAX_VV_MF2_E16_MASK, PseudoVFMAX_VV_MF2_E16, 0x3 }, // 598 |
| 1269 | { PseudoVFMAX_VV_MF2_E32_MASK, PseudoVFMAX_VV_MF2_E32, 0x3 }, // 599 |
| 1270 | { PseudoVFMAX_VV_MF4_E16_MASK, PseudoVFMAX_VV_MF4_E16, 0x3 }, // 600 |
| 1271 | { PseudoVFMIN_VFPR16_M1_E16_MASK, PseudoVFMIN_VFPR16_M1_E16, 0x3 }, // 601 |
| 1272 | { PseudoVFMIN_VFPR16_M2_E16_MASK, PseudoVFMIN_VFPR16_M2_E16, 0x3 }, // 602 |
| 1273 | { PseudoVFMIN_VFPR16_M4_E16_MASK, PseudoVFMIN_VFPR16_M4_E16, 0x3 }, // 603 |
| 1274 | { PseudoVFMIN_VFPR16_M8_E16_MASK, PseudoVFMIN_VFPR16_M8_E16, 0x3 }, // 604 |
| 1275 | { PseudoVFMIN_VFPR16_MF2_E16_MASK, PseudoVFMIN_VFPR16_MF2_E16, 0x3 }, // 605 |
| 1276 | { PseudoVFMIN_VFPR16_MF4_E16_MASK, PseudoVFMIN_VFPR16_MF4_E16, 0x3 }, // 606 |
| 1277 | { PseudoVFMIN_VFPR32_M1_E32_MASK, PseudoVFMIN_VFPR32_M1_E32, 0x3 }, // 607 |
| 1278 | { PseudoVFMIN_VFPR32_M2_E32_MASK, PseudoVFMIN_VFPR32_M2_E32, 0x3 }, // 608 |
| 1279 | { PseudoVFMIN_VFPR32_M4_E32_MASK, PseudoVFMIN_VFPR32_M4_E32, 0x3 }, // 609 |
| 1280 | { PseudoVFMIN_VFPR32_M8_E32_MASK, PseudoVFMIN_VFPR32_M8_E32, 0x3 }, // 610 |
| 1281 | { PseudoVFMIN_VFPR32_MF2_E32_MASK, PseudoVFMIN_VFPR32_MF2_E32, 0x3 }, // 611 |
| 1282 | { PseudoVFMIN_VFPR64_M1_E64_MASK, PseudoVFMIN_VFPR64_M1_E64, 0x3 }, // 612 |
| 1283 | { PseudoVFMIN_VFPR64_M2_E64_MASK, PseudoVFMIN_VFPR64_M2_E64, 0x3 }, // 613 |
| 1284 | { PseudoVFMIN_VFPR64_M4_E64_MASK, PseudoVFMIN_VFPR64_M4_E64, 0x3 }, // 614 |
| 1285 | { PseudoVFMIN_VFPR64_M8_E64_MASK, PseudoVFMIN_VFPR64_M8_E64, 0x3 }, // 615 |
| 1286 | { PseudoVFMIN_VV_M1_E16_MASK, PseudoVFMIN_VV_M1_E16, 0x3 }, // 616 |
| 1287 | { PseudoVFMIN_VV_M1_E32_MASK, PseudoVFMIN_VV_M1_E32, 0x3 }, // 617 |
| 1288 | { PseudoVFMIN_VV_M1_E64_MASK, PseudoVFMIN_VV_M1_E64, 0x3 }, // 618 |
| 1289 | { PseudoVFMIN_VV_M2_E16_MASK, PseudoVFMIN_VV_M2_E16, 0x3 }, // 619 |
| 1290 | { PseudoVFMIN_VV_M2_E32_MASK, PseudoVFMIN_VV_M2_E32, 0x3 }, // 620 |
| 1291 | { PseudoVFMIN_VV_M2_E64_MASK, PseudoVFMIN_VV_M2_E64, 0x3 }, // 621 |
| 1292 | { PseudoVFMIN_VV_M4_E16_MASK, PseudoVFMIN_VV_M4_E16, 0x3 }, // 622 |
| 1293 | { PseudoVFMIN_VV_M4_E32_MASK, PseudoVFMIN_VV_M4_E32, 0x3 }, // 623 |
| 1294 | { PseudoVFMIN_VV_M4_E64_MASK, PseudoVFMIN_VV_M4_E64, 0x3 }, // 624 |
| 1295 | { PseudoVFMIN_VV_M8_E16_MASK, PseudoVFMIN_VV_M8_E16, 0x3 }, // 625 |
| 1296 | { PseudoVFMIN_VV_M8_E32_MASK, PseudoVFMIN_VV_M8_E32, 0x3 }, // 626 |
| 1297 | { PseudoVFMIN_VV_M8_E64_MASK, PseudoVFMIN_VV_M8_E64, 0x3 }, // 627 |
| 1298 | { PseudoVFMIN_VV_MF2_E16_MASK, PseudoVFMIN_VV_MF2_E16, 0x3 }, // 628 |
| 1299 | { PseudoVFMIN_VV_MF2_E32_MASK, PseudoVFMIN_VV_MF2_E32, 0x3 }, // 629 |
| 1300 | { PseudoVFMIN_VV_MF4_E16_MASK, PseudoVFMIN_VV_MF4_E16, 0x3 }, // 630 |
| 1301 | { PseudoVFMSAC_VFPR16_M1_E16_MASK, PseudoVFMSAC_VFPR16_M1_E16, 0x3 }, // 631 |
| 1302 | { PseudoVFMSAC_VFPR16_M2_E16_MASK, PseudoVFMSAC_VFPR16_M2_E16, 0x3 }, // 632 |
| 1303 | { PseudoVFMSAC_VFPR16_M4_E16_MASK, PseudoVFMSAC_VFPR16_M4_E16, 0x3 }, // 633 |
| 1304 | { PseudoVFMSAC_VFPR16_M8_E16_MASK, PseudoVFMSAC_VFPR16_M8_E16, 0x3 }, // 634 |
| 1305 | { PseudoVFMSAC_VFPR16_MF2_E16_MASK, PseudoVFMSAC_VFPR16_MF2_E16, 0x3 }, // 635 |
| 1306 | { PseudoVFMSAC_VFPR16_MF4_E16_MASK, PseudoVFMSAC_VFPR16_MF4_E16, 0x3 }, // 636 |
| 1307 | { PseudoVFMSAC_VFPR32_M1_E32_MASK, PseudoVFMSAC_VFPR32_M1_E32, 0x3 }, // 637 |
| 1308 | { PseudoVFMSAC_VFPR32_M2_E32_MASK, PseudoVFMSAC_VFPR32_M2_E32, 0x3 }, // 638 |
| 1309 | { PseudoVFMSAC_VFPR32_M4_E32_MASK, PseudoVFMSAC_VFPR32_M4_E32, 0x3 }, // 639 |
| 1310 | { PseudoVFMSAC_VFPR32_M8_E32_MASK, PseudoVFMSAC_VFPR32_M8_E32, 0x3 }, // 640 |
| 1311 | { PseudoVFMSAC_VFPR32_MF2_E32_MASK, PseudoVFMSAC_VFPR32_MF2_E32, 0x3 }, // 641 |
| 1312 | { PseudoVFMSAC_VFPR64_M1_E64_MASK, PseudoVFMSAC_VFPR64_M1_E64, 0x3 }, // 642 |
| 1313 | { PseudoVFMSAC_VFPR64_M2_E64_MASK, PseudoVFMSAC_VFPR64_M2_E64, 0x3 }, // 643 |
| 1314 | { PseudoVFMSAC_VFPR64_M4_E64_MASK, PseudoVFMSAC_VFPR64_M4_E64, 0x3 }, // 644 |
| 1315 | { PseudoVFMSAC_VFPR64_M8_E64_MASK, PseudoVFMSAC_VFPR64_M8_E64, 0x3 }, // 645 |
| 1316 | { PseudoVFMSAC_VV_M1_E16_MASK, PseudoVFMSAC_VV_M1_E16, 0x3 }, // 646 |
| 1317 | { PseudoVFMSAC_VV_M1_E32_MASK, PseudoVFMSAC_VV_M1_E32, 0x3 }, // 647 |
| 1318 | { PseudoVFMSAC_VV_M1_E64_MASK, PseudoVFMSAC_VV_M1_E64, 0x3 }, // 648 |
| 1319 | { PseudoVFMSAC_VV_M2_E16_MASK, PseudoVFMSAC_VV_M2_E16, 0x3 }, // 649 |
| 1320 | { PseudoVFMSAC_VV_M2_E32_MASK, PseudoVFMSAC_VV_M2_E32, 0x3 }, // 650 |
| 1321 | { PseudoVFMSAC_VV_M2_E64_MASK, PseudoVFMSAC_VV_M2_E64, 0x3 }, // 651 |
| 1322 | { PseudoVFMSAC_VV_M4_E16_MASK, PseudoVFMSAC_VV_M4_E16, 0x3 }, // 652 |
| 1323 | { PseudoVFMSAC_VV_M4_E32_MASK, PseudoVFMSAC_VV_M4_E32, 0x3 }, // 653 |
| 1324 | { PseudoVFMSAC_VV_M4_E64_MASK, PseudoVFMSAC_VV_M4_E64, 0x3 }, // 654 |
| 1325 | { PseudoVFMSAC_VV_M8_E16_MASK, PseudoVFMSAC_VV_M8_E16, 0x3 }, // 655 |
| 1326 | { PseudoVFMSAC_VV_M8_E32_MASK, PseudoVFMSAC_VV_M8_E32, 0x3 }, // 656 |
| 1327 | { PseudoVFMSAC_VV_M8_E64_MASK, PseudoVFMSAC_VV_M8_E64, 0x3 }, // 657 |
| 1328 | { PseudoVFMSAC_VV_MF2_E16_MASK, PseudoVFMSAC_VV_MF2_E16, 0x3 }, // 658 |
| 1329 | { PseudoVFMSAC_VV_MF2_E32_MASK, PseudoVFMSAC_VV_MF2_E32, 0x3 }, // 659 |
| 1330 | { PseudoVFMSAC_VV_MF4_E16_MASK, PseudoVFMSAC_VV_MF4_E16, 0x3 }, // 660 |
| 1331 | { PseudoVFMSUB_VFPR16_M1_E16_MASK, PseudoVFMSUB_VFPR16_M1_E16, 0x3 }, // 661 |
| 1332 | { PseudoVFMSUB_VFPR16_M2_E16_MASK, PseudoVFMSUB_VFPR16_M2_E16, 0x3 }, // 662 |
| 1333 | { PseudoVFMSUB_VFPR16_M4_E16_MASK, PseudoVFMSUB_VFPR16_M4_E16, 0x3 }, // 663 |
| 1334 | { PseudoVFMSUB_VFPR16_M8_E16_MASK, PseudoVFMSUB_VFPR16_M8_E16, 0x3 }, // 664 |
| 1335 | { PseudoVFMSUB_VFPR16_MF2_E16_MASK, PseudoVFMSUB_VFPR16_MF2_E16, 0x3 }, // 665 |
| 1336 | { PseudoVFMSUB_VFPR16_MF4_E16_MASK, PseudoVFMSUB_VFPR16_MF4_E16, 0x3 }, // 666 |
| 1337 | { PseudoVFMSUB_VFPR32_M1_E32_MASK, PseudoVFMSUB_VFPR32_M1_E32, 0x3 }, // 667 |
| 1338 | { PseudoVFMSUB_VFPR32_M2_E32_MASK, PseudoVFMSUB_VFPR32_M2_E32, 0x3 }, // 668 |
| 1339 | { PseudoVFMSUB_VFPR32_M4_E32_MASK, PseudoVFMSUB_VFPR32_M4_E32, 0x3 }, // 669 |
| 1340 | { PseudoVFMSUB_VFPR32_M8_E32_MASK, PseudoVFMSUB_VFPR32_M8_E32, 0x3 }, // 670 |
| 1341 | { PseudoVFMSUB_VFPR32_MF2_E32_MASK, PseudoVFMSUB_VFPR32_MF2_E32, 0x3 }, // 671 |
| 1342 | { PseudoVFMSUB_VFPR64_M1_E64_MASK, PseudoVFMSUB_VFPR64_M1_E64, 0x3 }, // 672 |
| 1343 | { PseudoVFMSUB_VFPR64_M2_E64_MASK, PseudoVFMSUB_VFPR64_M2_E64, 0x3 }, // 673 |
| 1344 | { PseudoVFMSUB_VFPR64_M4_E64_MASK, PseudoVFMSUB_VFPR64_M4_E64, 0x3 }, // 674 |
| 1345 | { PseudoVFMSUB_VFPR64_M8_E64_MASK, PseudoVFMSUB_VFPR64_M8_E64, 0x3 }, // 675 |
| 1346 | { PseudoVFMSUB_VV_M1_E16_MASK, PseudoVFMSUB_VV_M1_E16, 0x3 }, // 676 |
| 1347 | { PseudoVFMSUB_VV_M1_E32_MASK, PseudoVFMSUB_VV_M1_E32, 0x3 }, // 677 |
| 1348 | { PseudoVFMSUB_VV_M1_E64_MASK, PseudoVFMSUB_VV_M1_E64, 0x3 }, // 678 |
| 1349 | { PseudoVFMSUB_VV_M2_E16_MASK, PseudoVFMSUB_VV_M2_E16, 0x3 }, // 679 |
| 1350 | { PseudoVFMSUB_VV_M2_E32_MASK, PseudoVFMSUB_VV_M2_E32, 0x3 }, // 680 |
| 1351 | { PseudoVFMSUB_VV_M2_E64_MASK, PseudoVFMSUB_VV_M2_E64, 0x3 }, // 681 |
| 1352 | { PseudoVFMSUB_VV_M4_E16_MASK, PseudoVFMSUB_VV_M4_E16, 0x3 }, // 682 |
| 1353 | { PseudoVFMSUB_VV_M4_E32_MASK, PseudoVFMSUB_VV_M4_E32, 0x3 }, // 683 |
| 1354 | { PseudoVFMSUB_VV_M4_E64_MASK, PseudoVFMSUB_VV_M4_E64, 0x3 }, // 684 |
| 1355 | { PseudoVFMSUB_VV_M8_E16_MASK, PseudoVFMSUB_VV_M8_E16, 0x3 }, // 685 |
| 1356 | { PseudoVFMSUB_VV_M8_E32_MASK, PseudoVFMSUB_VV_M8_E32, 0x3 }, // 686 |
| 1357 | { PseudoVFMSUB_VV_M8_E64_MASK, PseudoVFMSUB_VV_M8_E64, 0x3 }, // 687 |
| 1358 | { PseudoVFMSUB_VV_MF2_E16_MASK, PseudoVFMSUB_VV_MF2_E16, 0x3 }, // 688 |
| 1359 | { PseudoVFMSUB_VV_MF2_E32_MASK, PseudoVFMSUB_VV_MF2_E32, 0x3 }, // 689 |
| 1360 | { PseudoVFMSUB_VV_MF4_E16_MASK, PseudoVFMSUB_VV_MF4_E16, 0x3 }, // 690 |
| 1361 | { PseudoVFMUL_VFPR16_M1_E16_MASK, PseudoVFMUL_VFPR16_M1_E16, 0x3 }, // 691 |
| 1362 | { PseudoVFMUL_VFPR16_M2_E16_MASK, PseudoVFMUL_VFPR16_M2_E16, 0x3 }, // 692 |
| 1363 | { PseudoVFMUL_VFPR16_M4_E16_MASK, PseudoVFMUL_VFPR16_M4_E16, 0x3 }, // 693 |
| 1364 | { PseudoVFMUL_VFPR16_M8_E16_MASK, PseudoVFMUL_VFPR16_M8_E16, 0x3 }, // 694 |
| 1365 | { PseudoVFMUL_VFPR16_MF2_E16_MASK, PseudoVFMUL_VFPR16_MF2_E16, 0x3 }, // 695 |
| 1366 | { PseudoVFMUL_VFPR16_MF4_E16_MASK, PseudoVFMUL_VFPR16_MF4_E16, 0x3 }, // 696 |
| 1367 | { PseudoVFMUL_VFPR32_M1_E32_MASK, PseudoVFMUL_VFPR32_M1_E32, 0x3 }, // 697 |
| 1368 | { PseudoVFMUL_VFPR32_M2_E32_MASK, PseudoVFMUL_VFPR32_M2_E32, 0x3 }, // 698 |
| 1369 | { PseudoVFMUL_VFPR32_M4_E32_MASK, PseudoVFMUL_VFPR32_M4_E32, 0x3 }, // 699 |
| 1370 | { PseudoVFMUL_VFPR32_M8_E32_MASK, PseudoVFMUL_VFPR32_M8_E32, 0x3 }, // 700 |
| 1371 | { PseudoVFMUL_VFPR32_MF2_E32_MASK, PseudoVFMUL_VFPR32_MF2_E32, 0x3 }, // 701 |
| 1372 | { PseudoVFMUL_VFPR64_M1_E64_MASK, PseudoVFMUL_VFPR64_M1_E64, 0x3 }, // 702 |
| 1373 | { PseudoVFMUL_VFPR64_M2_E64_MASK, PseudoVFMUL_VFPR64_M2_E64, 0x3 }, // 703 |
| 1374 | { PseudoVFMUL_VFPR64_M4_E64_MASK, PseudoVFMUL_VFPR64_M4_E64, 0x3 }, // 704 |
| 1375 | { PseudoVFMUL_VFPR64_M8_E64_MASK, PseudoVFMUL_VFPR64_M8_E64, 0x3 }, // 705 |
| 1376 | { PseudoVFMUL_VV_M1_E16_MASK, PseudoVFMUL_VV_M1_E16, 0x3 }, // 706 |
| 1377 | { PseudoVFMUL_VV_M1_E32_MASK, PseudoVFMUL_VV_M1_E32, 0x3 }, // 707 |
| 1378 | { PseudoVFMUL_VV_M1_E64_MASK, PseudoVFMUL_VV_M1_E64, 0x3 }, // 708 |
| 1379 | { PseudoVFMUL_VV_M2_E16_MASK, PseudoVFMUL_VV_M2_E16, 0x3 }, // 709 |
| 1380 | { PseudoVFMUL_VV_M2_E32_MASK, PseudoVFMUL_VV_M2_E32, 0x3 }, // 710 |
| 1381 | { PseudoVFMUL_VV_M2_E64_MASK, PseudoVFMUL_VV_M2_E64, 0x3 }, // 711 |
| 1382 | { PseudoVFMUL_VV_M4_E16_MASK, PseudoVFMUL_VV_M4_E16, 0x3 }, // 712 |
| 1383 | { PseudoVFMUL_VV_M4_E32_MASK, PseudoVFMUL_VV_M4_E32, 0x3 }, // 713 |
| 1384 | { PseudoVFMUL_VV_M4_E64_MASK, PseudoVFMUL_VV_M4_E64, 0x3 }, // 714 |
| 1385 | { PseudoVFMUL_VV_M8_E16_MASK, PseudoVFMUL_VV_M8_E16, 0x3 }, // 715 |
| 1386 | { PseudoVFMUL_VV_M8_E32_MASK, PseudoVFMUL_VV_M8_E32, 0x3 }, // 716 |
| 1387 | { PseudoVFMUL_VV_M8_E64_MASK, PseudoVFMUL_VV_M8_E64, 0x3 }, // 717 |
| 1388 | { PseudoVFMUL_VV_MF2_E16_MASK, PseudoVFMUL_VV_MF2_E16, 0x3 }, // 718 |
| 1389 | { PseudoVFMUL_VV_MF2_E32_MASK, PseudoVFMUL_VV_MF2_E32, 0x3 }, // 719 |
| 1390 | { PseudoVFMUL_VV_MF4_E16_MASK, PseudoVFMUL_VV_MF4_E16, 0x3 }, // 720 |
| 1391 | { PseudoVFNCVTBF16_F_F_W_M1_E16_MASK, PseudoVFNCVTBF16_F_F_W_M1_E16, 0x2 }, // 721 |
| 1392 | { PseudoVFNCVTBF16_F_F_W_M1_E32_MASK, PseudoVFNCVTBF16_F_F_W_M1_E32, 0x2 }, // 722 |
| 1393 | { PseudoVFNCVTBF16_F_F_W_M2_E16_MASK, PseudoVFNCVTBF16_F_F_W_M2_E16, 0x2 }, // 723 |
| 1394 | { PseudoVFNCVTBF16_F_F_W_M2_E32_MASK, PseudoVFNCVTBF16_F_F_W_M2_E32, 0x2 }, // 724 |
| 1395 | { PseudoVFNCVTBF16_F_F_W_M4_E16_MASK, PseudoVFNCVTBF16_F_F_W_M4_E16, 0x2 }, // 725 |
| 1396 | { PseudoVFNCVTBF16_F_F_W_M4_E32_MASK, PseudoVFNCVTBF16_F_F_W_M4_E32, 0x2 }, // 726 |
| 1397 | { PseudoVFNCVTBF16_F_F_W_MF2_E16_MASK, PseudoVFNCVTBF16_F_F_W_MF2_E16, 0x2 }, // 727 |
| 1398 | { PseudoVFNCVTBF16_F_F_W_MF2_E32_MASK, PseudoVFNCVTBF16_F_F_W_MF2_E32, 0x2 }, // 728 |
| 1399 | { PseudoVFNCVTBF16_F_F_W_MF4_E16_MASK, PseudoVFNCVTBF16_F_F_W_MF4_E16, 0x2 }, // 729 |
| 1400 | { PseudoVFNCVT_F_F_W_M1_E16_MASK, PseudoVFNCVT_F_F_W_M1_E16, 0x2 }, // 730 |
| 1401 | { PseudoVFNCVT_F_F_W_M1_E32_MASK, PseudoVFNCVT_F_F_W_M1_E32, 0x2 }, // 731 |
| 1402 | { PseudoVFNCVT_F_F_W_M2_E16_MASK, PseudoVFNCVT_F_F_W_M2_E16, 0x2 }, // 732 |
| 1403 | { PseudoVFNCVT_F_F_W_M2_E32_MASK, PseudoVFNCVT_F_F_W_M2_E32, 0x2 }, // 733 |
| 1404 | { PseudoVFNCVT_F_F_W_M4_E16_MASK, PseudoVFNCVT_F_F_W_M4_E16, 0x2 }, // 734 |
| 1405 | { PseudoVFNCVT_F_F_W_M4_E32_MASK, PseudoVFNCVT_F_F_W_M4_E32, 0x2 }, // 735 |
| 1406 | { PseudoVFNCVT_F_F_W_MF2_E16_MASK, PseudoVFNCVT_F_F_W_MF2_E16, 0x2 }, // 736 |
| 1407 | { PseudoVFNCVT_F_F_W_MF2_E32_MASK, PseudoVFNCVT_F_F_W_MF2_E32, 0x2 }, // 737 |
| 1408 | { PseudoVFNCVT_F_F_W_MF4_E16_MASK, PseudoVFNCVT_F_F_W_MF4_E16, 0x2 }, // 738 |
| 1409 | { PseudoVFNCVT_F_XU_W_M1_E16_MASK, PseudoVFNCVT_F_XU_W_M1_E16, 0x2 }, // 739 |
| 1410 | { PseudoVFNCVT_F_XU_W_M1_E32_MASK, PseudoVFNCVT_F_XU_W_M1_E32, 0x2 }, // 740 |
| 1411 | { PseudoVFNCVT_F_XU_W_M2_E16_MASK, PseudoVFNCVT_F_XU_W_M2_E16, 0x2 }, // 741 |
| 1412 | { PseudoVFNCVT_F_XU_W_M2_E32_MASK, PseudoVFNCVT_F_XU_W_M2_E32, 0x2 }, // 742 |
| 1413 | { PseudoVFNCVT_F_XU_W_M4_E16_MASK, PseudoVFNCVT_F_XU_W_M4_E16, 0x2 }, // 743 |
| 1414 | { PseudoVFNCVT_F_XU_W_M4_E32_MASK, PseudoVFNCVT_F_XU_W_M4_E32, 0x2 }, // 744 |
| 1415 | { PseudoVFNCVT_F_XU_W_MF2_E16_MASK, PseudoVFNCVT_F_XU_W_MF2_E16, 0x2 }, // 745 |
| 1416 | { PseudoVFNCVT_F_XU_W_MF2_E32_MASK, PseudoVFNCVT_F_XU_W_MF2_E32, 0x2 }, // 746 |
| 1417 | { PseudoVFNCVT_F_XU_W_MF4_E16_MASK, PseudoVFNCVT_F_XU_W_MF4_E16, 0x2 }, // 747 |
| 1418 | { PseudoVFNCVT_F_X_W_M1_E16_MASK, PseudoVFNCVT_F_X_W_M1_E16, 0x2 }, // 748 |
| 1419 | { PseudoVFNCVT_F_X_W_M1_E32_MASK, PseudoVFNCVT_F_X_W_M1_E32, 0x2 }, // 749 |
| 1420 | { PseudoVFNCVT_F_X_W_M2_E16_MASK, PseudoVFNCVT_F_X_W_M2_E16, 0x2 }, // 750 |
| 1421 | { PseudoVFNCVT_F_X_W_M2_E32_MASK, PseudoVFNCVT_F_X_W_M2_E32, 0x2 }, // 751 |
| 1422 | { PseudoVFNCVT_F_X_W_M4_E16_MASK, PseudoVFNCVT_F_X_W_M4_E16, 0x2 }, // 752 |
| 1423 | { PseudoVFNCVT_F_X_W_M4_E32_MASK, PseudoVFNCVT_F_X_W_M4_E32, 0x2 }, // 753 |
| 1424 | { PseudoVFNCVT_F_X_W_MF2_E16_MASK, PseudoVFNCVT_F_X_W_MF2_E16, 0x2 }, // 754 |
| 1425 | { PseudoVFNCVT_F_X_W_MF2_E32_MASK, PseudoVFNCVT_F_X_W_MF2_E32, 0x2 }, // 755 |
| 1426 | { PseudoVFNCVT_F_X_W_MF4_E16_MASK, PseudoVFNCVT_F_X_W_MF4_E16, 0x2 }, // 756 |
| 1427 | { PseudoVFNCVT_ROD_F_F_W_M1_E16_MASK, PseudoVFNCVT_ROD_F_F_W_M1_E16, 0x2 }, // 757 |
| 1428 | { PseudoVFNCVT_ROD_F_F_W_M1_E32_MASK, PseudoVFNCVT_ROD_F_F_W_M1_E32, 0x2 }, // 758 |
| 1429 | { PseudoVFNCVT_ROD_F_F_W_M2_E16_MASK, PseudoVFNCVT_ROD_F_F_W_M2_E16, 0x2 }, // 759 |
| 1430 | { PseudoVFNCVT_ROD_F_F_W_M2_E32_MASK, PseudoVFNCVT_ROD_F_F_W_M2_E32, 0x2 }, // 760 |
| 1431 | { PseudoVFNCVT_ROD_F_F_W_M4_E16_MASK, PseudoVFNCVT_ROD_F_F_W_M4_E16, 0x2 }, // 761 |
| 1432 | { PseudoVFNCVT_ROD_F_F_W_M4_E32_MASK, PseudoVFNCVT_ROD_F_F_W_M4_E32, 0x2 }, // 762 |
| 1433 | { PseudoVFNCVT_ROD_F_F_W_MF2_E16_MASK, PseudoVFNCVT_ROD_F_F_W_MF2_E16, 0x2 }, // 763 |
| 1434 | { PseudoVFNCVT_ROD_F_F_W_MF2_E32_MASK, PseudoVFNCVT_ROD_F_F_W_MF2_E32, 0x2 }, // 764 |
| 1435 | { PseudoVFNCVT_ROD_F_F_W_MF4_E16_MASK, PseudoVFNCVT_ROD_F_F_W_MF4_E16, 0x2 }, // 765 |
| 1436 | { PseudoVFNCVT_RTZ_XU_F_W_M1_MASK, PseudoVFNCVT_RTZ_XU_F_W_M1, 0x2 }, // 766 |
| 1437 | { PseudoVFNCVT_RTZ_XU_F_W_M2_MASK, PseudoVFNCVT_RTZ_XU_F_W_M2, 0x2 }, // 767 |
| 1438 | { PseudoVFNCVT_RTZ_XU_F_W_M4_MASK, PseudoVFNCVT_RTZ_XU_F_W_M4, 0x2 }, // 768 |
| 1439 | { PseudoVFNCVT_RTZ_XU_F_W_MF2_MASK, PseudoVFNCVT_RTZ_XU_F_W_MF2, 0x2 }, // 769 |
| 1440 | { PseudoVFNCVT_RTZ_XU_F_W_MF4_MASK, PseudoVFNCVT_RTZ_XU_F_W_MF4, 0x2 }, // 770 |
| 1441 | { PseudoVFNCVT_RTZ_XU_F_W_MF8_MASK, PseudoVFNCVT_RTZ_XU_F_W_MF8, 0x2 }, // 771 |
| 1442 | { PseudoVFNCVT_RTZ_X_F_W_M1_MASK, PseudoVFNCVT_RTZ_X_F_W_M1, 0x2 }, // 772 |
| 1443 | { PseudoVFNCVT_RTZ_X_F_W_M2_MASK, PseudoVFNCVT_RTZ_X_F_W_M2, 0x2 }, // 773 |
| 1444 | { PseudoVFNCVT_RTZ_X_F_W_M4_MASK, PseudoVFNCVT_RTZ_X_F_W_M4, 0x2 }, // 774 |
| 1445 | { PseudoVFNCVT_RTZ_X_F_W_MF2_MASK, PseudoVFNCVT_RTZ_X_F_W_MF2, 0x2 }, // 775 |
| 1446 | { PseudoVFNCVT_RTZ_X_F_W_MF4_MASK, PseudoVFNCVT_RTZ_X_F_W_MF4, 0x2 }, // 776 |
| 1447 | { PseudoVFNCVT_RTZ_X_F_W_MF8_MASK, PseudoVFNCVT_RTZ_X_F_W_MF8, 0x2 }, // 777 |
| 1448 | { PseudoVFNCVT_XU_F_W_M1_MASK, PseudoVFNCVT_XU_F_W_M1, 0x2 }, // 778 |
| 1449 | { PseudoVFNCVT_XU_F_W_M2_MASK, PseudoVFNCVT_XU_F_W_M2, 0x2 }, // 779 |
| 1450 | { PseudoVFNCVT_XU_F_W_M4_MASK, PseudoVFNCVT_XU_F_W_M4, 0x2 }, // 780 |
| 1451 | { PseudoVFNCVT_XU_F_W_MF2_MASK, PseudoVFNCVT_XU_F_W_MF2, 0x2 }, // 781 |
| 1452 | { PseudoVFNCVT_XU_F_W_MF4_MASK, PseudoVFNCVT_XU_F_W_MF4, 0x2 }, // 782 |
| 1453 | { PseudoVFNCVT_XU_F_W_MF8_MASK, PseudoVFNCVT_XU_F_W_MF8, 0x2 }, // 783 |
| 1454 | { PseudoVFNCVT_X_F_W_M1_MASK, PseudoVFNCVT_X_F_W_M1, 0x2 }, // 784 |
| 1455 | { PseudoVFNCVT_X_F_W_M2_MASK, PseudoVFNCVT_X_F_W_M2, 0x2 }, // 785 |
| 1456 | { PseudoVFNCVT_X_F_W_M4_MASK, PseudoVFNCVT_X_F_W_M4, 0x2 }, // 786 |
| 1457 | { PseudoVFNCVT_X_F_W_MF2_MASK, PseudoVFNCVT_X_F_W_MF2, 0x2 }, // 787 |
| 1458 | { PseudoVFNCVT_X_F_W_MF4_MASK, PseudoVFNCVT_X_F_W_MF4, 0x2 }, // 788 |
| 1459 | { PseudoVFNCVT_X_F_W_MF8_MASK, PseudoVFNCVT_X_F_W_MF8, 0x2 }, // 789 |
| 1460 | { PseudoVFNMACC_VFPR16_M1_E16_MASK, PseudoVFNMACC_VFPR16_M1_E16, 0x3 }, // 790 |
| 1461 | { PseudoVFNMACC_VFPR16_M2_E16_MASK, PseudoVFNMACC_VFPR16_M2_E16, 0x3 }, // 791 |
| 1462 | { PseudoVFNMACC_VFPR16_M4_E16_MASK, PseudoVFNMACC_VFPR16_M4_E16, 0x3 }, // 792 |
| 1463 | { PseudoVFNMACC_VFPR16_M8_E16_MASK, PseudoVFNMACC_VFPR16_M8_E16, 0x3 }, // 793 |
| 1464 | { PseudoVFNMACC_VFPR16_MF2_E16_MASK, PseudoVFNMACC_VFPR16_MF2_E16, 0x3 }, // 794 |
| 1465 | { PseudoVFNMACC_VFPR16_MF4_E16_MASK, PseudoVFNMACC_VFPR16_MF4_E16, 0x3 }, // 795 |
| 1466 | { PseudoVFNMACC_VFPR32_M1_E32_MASK, PseudoVFNMACC_VFPR32_M1_E32, 0x3 }, // 796 |
| 1467 | { PseudoVFNMACC_VFPR32_M2_E32_MASK, PseudoVFNMACC_VFPR32_M2_E32, 0x3 }, // 797 |
| 1468 | { PseudoVFNMACC_VFPR32_M4_E32_MASK, PseudoVFNMACC_VFPR32_M4_E32, 0x3 }, // 798 |
| 1469 | { PseudoVFNMACC_VFPR32_M8_E32_MASK, PseudoVFNMACC_VFPR32_M8_E32, 0x3 }, // 799 |
| 1470 | { PseudoVFNMACC_VFPR32_MF2_E32_MASK, PseudoVFNMACC_VFPR32_MF2_E32, 0x3 }, // 800 |
| 1471 | { PseudoVFNMACC_VFPR64_M1_E64_MASK, PseudoVFNMACC_VFPR64_M1_E64, 0x3 }, // 801 |
| 1472 | { PseudoVFNMACC_VFPR64_M2_E64_MASK, PseudoVFNMACC_VFPR64_M2_E64, 0x3 }, // 802 |
| 1473 | { PseudoVFNMACC_VFPR64_M4_E64_MASK, PseudoVFNMACC_VFPR64_M4_E64, 0x3 }, // 803 |
| 1474 | { PseudoVFNMACC_VFPR64_M8_E64_MASK, PseudoVFNMACC_VFPR64_M8_E64, 0x3 }, // 804 |
| 1475 | { PseudoVFNMACC_VV_M1_E16_MASK, PseudoVFNMACC_VV_M1_E16, 0x3 }, // 805 |
| 1476 | { PseudoVFNMACC_VV_M1_E32_MASK, PseudoVFNMACC_VV_M1_E32, 0x3 }, // 806 |
| 1477 | { PseudoVFNMACC_VV_M1_E64_MASK, PseudoVFNMACC_VV_M1_E64, 0x3 }, // 807 |
| 1478 | { PseudoVFNMACC_VV_M2_E16_MASK, PseudoVFNMACC_VV_M2_E16, 0x3 }, // 808 |
| 1479 | { PseudoVFNMACC_VV_M2_E32_MASK, PseudoVFNMACC_VV_M2_E32, 0x3 }, // 809 |
| 1480 | { PseudoVFNMACC_VV_M2_E64_MASK, PseudoVFNMACC_VV_M2_E64, 0x3 }, // 810 |
| 1481 | { PseudoVFNMACC_VV_M4_E16_MASK, PseudoVFNMACC_VV_M4_E16, 0x3 }, // 811 |
| 1482 | { PseudoVFNMACC_VV_M4_E32_MASK, PseudoVFNMACC_VV_M4_E32, 0x3 }, // 812 |
| 1483 | { PseudoVFNMACC_VV_M4_E64_MASK, PseudoVFNMACC_VV_M4_E64, 0x3 }, // 813 |
| 1484 | { PseudoVFNMACC_VV_M8_E16_MASK, PseudoVFNMACC_VV_M8_E16, 0x3 }, // 814 |
| 1485 | { PseudoVFNMACC_VV_M8_E32_MASK, PseudoVFNMACC_VV_M8_E32, 0x3 }, // 815 |
| 1486 | { PseudoVFNMACC_VV_M8_E64_MASK, PseudoVFNMACC_VV_M8_E64, 0x3 }, // 816 |
| 1487 | { PseudoVFNMACC_VV_MF2_E16_MASK, PseudoVFNMACC_VV_MF2_E16, 0x3 }, // 817 |
| 1488 | { PseudoVFNMACC_VV_MF2_E32_MASK, PseudoVFNMACC_VV_MF2_E32, 0x3 }, // 818 |
| 1489 | { PseudoVFNMACC_VV_MF4_E16_MASK, PseudoVFNMACC_VV_MF4_E16, 0x3 }, // 819 |
| 1490 | { PseudoVFNMADD_VFPR16_M1_E16_MASK, PseudoVFNMADD_VFPR16_M1_E16, 0x3 }, // 820 |
| 1491 | { PseudoVFNMADD_VFPR16_M2_E16_MASK, PseudoVFNMADD_VFPR16_M2_E16, 0x3 }, // 821 |
| 1492 | { PseudoVFNMADD_VFPR16_M4_E16_MASK, PseudoVFNMADD_VFPR16_M4_E16, 0x3 }, // 822 |
| 1493 | { PseudoVFNMADD_VFPR16_M8_E16_MASK, PseudoVFNMADD_VFPR16_M8_E16, 0x3 }, // 823 |
| 1494 | { PseudoVFNMADD_VFPR16_MF2_E16_MASK, PseudoVFNMADD_VFPR16_MF2_E16, 0x3 }, // 824 |
| 1495 | { PseudoVFNMADD_VFPR16_MF4_E16_MASK, PseudoVFNMADD_VFPR16_MF4_E16, 0x3 }, // 825 |
| 1496 | { PseudoVFNMADD_VFPR32_M1_E32_MASK, PseudoVFNMADD_VFPR32_M1_E32, 0x3 }, // 826 |
| 1497 | { PseudoVFNMADD_VFPR32_M2_E32_MASK, PseudoVFNMADD_VFPR32_M2_E32, 0x3 }, // 827 |
| 1498 | { PseudoVFNMADD_VFPR32_M4_E32_MASK, PseudoVFNMADD_VFPR32_M4_E32, 0x3 }, // 828 |
| 1499 | { PseudoVFNMADD_VFPR32_M8_E32_MASK, PseudoVFNMADD_VFPR32_M8_E32, 0x3 }, // 829 |
| 1500 | { PseudoVFNMADD_VFPR32_MF2_E32_MASK, PseudoVFNMADD_VFPR32_MF2_E32, 0x3 }, // 830 |
| 1501 | { PseudoVFNMADD_VFPR64_M1_E64_MASK, PseudoVFNMADD_VFPR64_M1_E64, 0x3 }, // 831 |
| 1502 | { PseudoVFNMADD_VFPR64_M2_E64_MASK, PseudoVFNMADD_VFPR64_M2_E64, 0x3 }, // 832 |
| 1503 | { PseudoVFNMADD_VFPR64_M4_E64_MASK, PseudoVFNMADD_VFPR64_M4_E64, 0x3 }, // 833 |
| 1504 | { PseudoVFNMADD_VFPR64_M8_E64_MASK, PseudoVFNMADD_VFPR64_M8_E64, 0x3 }, // 834 |
| 1505 | { PseudoVFNMADD_VV_M1_E16_MASK, PseudoVFNMADD_VV_M1_E16, 0x3 }, // 835 |
| 1506 | { PseudoVFNMADD_VV_M1_E32_MASK, PseudoVFNMADD_VV_M1_E32, 0x3 }, // 836 |
| 1507 | { PseudoVFNMADD_VV_M1_E64_MASK, PseudoVFNMADD_VV_M1_E64, 0x3 }, // 837 |
| 1508 | { PseudoVFNMADD_VV_M2_E16_MASK, PseudoVFNMADD_VV_M2_E16, 0x3 }, // 838 |
| 1509 | { PseudoVFNMADD_VV_M2_E32_MASK, PseudoVFNMADD_VV_M2_E32, 0x3 }, // 839 |
| 1510 | { PseudoVFNMADD_VV_M2_E64_MASK, PseudoVFNMADD_VV_M2_E64, 0x3 }, // 840 |
| 1511 | { PseudoVFNMADD_VV_M4_E16_MASK, PseudoVFNMADD_VV_M4_E16, 0x3 }, // 841 |
| 1512 | { PseudoVFNMADD_VV_M4_E32_MASK, PseudoVFNMADD_VV_M4_E32, 0x3 }, // 842 |
| 1513 | { PseudoVFNMADD_VV_M4_E64_MASK, PseudoVFNMADD_VV_M4_E64, 0x3 }, // 843 |
| 1514 | { PseudoVFNMADD_VV_M8_E16_MASK, PseudoVFNMADD_VV_M8_E16, 0x3 }, // 844 |
| 1515 | { PseudoVFNMADD_VV_M8_E32_MASK, PseudoVFNMADD_VV_M8_E32, 0x3 }, // 845 |
| 1516 | { PseudoVFNMADD_VV_M8_E64_MASK, PseudoVFNMADD_VV_M8_E64, 0x3 }, // 846 |
| 1517 | { PseudoVFNMADD_VV_MF2_E16_MASK, PseudoVFNMADD_VV_MF2_E16, 0x3 }, // 847 |
| 1518 | { PseudoVFNMADD_VV_MF2_E32_MASK, PseudoVFNMADD_VV_MF2_E32, 0x3 }, // 848 |
| 1519 | { PseudoVFNMADD_VV_MF4_E16_MASK, PseudoVFNMADD_VV_MF4_E16, 0x3 }, // 849 |
| 1520 | { PseudoVFNMSAC_VFPR16_M1_E16_MASK, PseudoVFNMSAC_VFPR16_M1_E16, 0x3 }, // 850 |
| 1521 | { PseudoVFNMSAC_VFPR16_M2_E16_MASK, PseudoVFNMSAC_VFPR16_M2_E16, 0x3 }, // 851 |
| 1522 | { PseudoVFNMSAC_VFPR16_M4_E16_MASK, PseudoVFNMSAC_VFPR16_M4_E16, 0x3 }, // 852 |
| 1523 | { PseudoVFNMSAC_VFPR16_M8_E16_MASK, PseudoVFNMSAC_VFPR16_M8_E16, 0x3 }, // 853 |
| 1524 | { PseudoVFNMSAC_VFPR16_MF2_E16_MASK, PseudoVFNMSAC_VFPR16_MF2_E16, 0x3 }, // 854 |
| 1525 | { PseudoVFNMSAC_VFPR16_MF4_E16_MASK, PseudoVFNMSAC_VFPR16_MF4_E16, 0x3 }, // 855 |
| 1526 | { PseudoVFNMSAC_VFPR32_M1_E32_MASK, PseudoVFNMSAC_VFPR32_M1_E32, 0x3 }, // 856 |
| 1527 | { PseudoVFNMSAC_VFPR32_M2_E32_MASK, PseudoVFNMSAC_VFPR32_M2_E32, 0x3 }, // 857 |
| 1528 | { PseudoVFNMSAC_VFPR32_M4_E32_MASK, PseudoVFNMSAC_VFPR32_M4_E32, 0x3 }, // 858 |
| 1529 | { PseudoVFNMSAC_VFPR32_M8_E32_MASK, PseudoVFNMSAC_VFPR32_M8_E32, 0x3 }, // 859 |
| 1530 | { PseudoVFNMSAC_VFPR32_MF2_E32_MASK, PseudoVFNMSAC_VFPR32_MF2_E32, 0x3 }, // 860 |
| 1531 | { PseudoVFNMSAC_VFPR64_M1_E64_MASK, PseudoVFNMSAC_VFPR64_M1_E64, 0x3 }, // 861 |
| 1532 | { PseudoVFNMSAC_VFPR64_M2_E64_MASK, PseudoVFNMSAC_VFPR64_M2_E64, 0x3 }, // 862 |
| 1533 | { PseudoVFNMSAC_VFPR64_M4_E64_MASK, PseudoVFNMSAC_VFPR64_M4_E64, 0x3 }, // 863 |
| 1534 | { PseudoVFNMSAC_VFPR64_M8_E64_MASK, PseudoVFNMSAC_VFPR64_M8_E64, 0x3 }, // 864 |
| 1535 | { PseudoVFNMSAC_VV_M1_E16_MASK, PseudoVFNMSAC_VV_M1_E16, 0x3 }, // 865 |
| 1536 | { PseudoVFNMSAC_VV_M1_E32_MASK, PseudoVFNMSAC_VV_M1_E32, 0x3 }, // 866 |
| 1537 | { PseudoVFNMSAC_VV_M1_E64_MASK, PseudoVFNMSAC_VV_M1_E64, 0x3 }, // 867 |
| 1538 | { PseudoVFNMSAC_VV_M2_E16_MASK, PseudoVFNMSAC_VV_M2_E16, 0x3 }, // 868 |
| 1539 | { PseudoVFNMSAC_VV_M2_E32_MASK, PseudoVFNMSAC_VV_M2_E32, 0x3 }, // 869 |
| 1540 | { PseudoVFNMSAC_VV_M2_E64_MASK, PseudoVFNMSAC_VV_M2_E64, 0x3 }, // 870 |
| 1541 | { PseudoVFNMSAC_VV_M4_E16_MASK, PseudoVFNMSAC_VV_M4_E16, 0x3 }, // 871 |
| 1542 | { PseudoVFNMSAC_VV_M4_E32_MASK, PseudoVFNMSAC_VV_M4_E32, 0x3 }, // 872 |
| 1543 | { PseudoVFNMSAC_VV_M4_E64_MASK, PseudoVFNMSAC_VV_M4_E64, 0x3 }, // 873 |
| 1544 | { PseudoVFNMSAC_VV_M8_E16_MASK, PseudoVFNMSAC_VV_M8_E16, 0x3 }, // 874 |
| 1545 | { PseudoVFNMSAC_VV_M8_E32_MASK, PseudoVFNMSAC_VV_M8_E32, 0x3 }, // 875 |
| 1546 | { PseudoVFNMSAC_VV_M8_E64_MASK, PseudoVFNMSAC_VV_M8_E64, 0x3 }, // 876 |
| 1547 | { PseudoVFNMSAC_VV_MF2_E16_MASK, PseudoVFNMSAC_VV_MF2_E16, 0x3 }, // 877 |
| 1548 | { PseudoVFNMSAC_VV_MF2_E32_MASK, PseudoVFNMSAC_VV_MF2_E32, 0x3 }, // 878 |
| 1549 | { PseudoVFNMSAC_VV_MF4_E16_MASK, PseudoVFNMSAC_VV_MF4_E16, 0x3 }, // 879 |
| 1550 | { PseudoVFNMSUB_VFPR16_M1_E16_MASK, PseudoVFNMSUB_VFPR16_M1_E16, 0x3 }, // 880 |
| 1551 | { PseudoVFNMSUB_VFPR16_M2_E16_MASK, PseudoVFNMSUB_VFPR16_M2_E16, 0x3 }, // 881 |
| 1552 | { PseudoVFNMSUB_VFPR16_M4_E16_MASK, PseudoVFNMSUB_VFPR16_M4_E16, 0x3 }, // 882 |
| 1553 | { PseudoVFNMSUB_VFPR16_M8_E16_MASK, PseudoVFNMSUB_VFPR16_M8_E16, 0x3 }, // 883 |
| 1554 | { PseudoVFNMSUB_VFPR16_MF2_E16_MASK, PseudoVFNMSUB_VFPR16_MF2_E16, 0x3 }, // 884 |
| 1555 | { PseudoVFNMSUB_VFPR16_MF4_E16_MASK, PseudoVFNMSUB_VFPR16_MF4_E16, 0x3 }, // 885 |
| 1556 | { PseudoVFNMSUB_VFPR32_M1_E32_MASK, PseudoVFNMSUB_VFPR32_M1_E32, 0x3 }, // 886 |
| 1557 | { PseudoVFNMSUB_VFPR32_M2_E32_MASK, PseudoVFNMSUB_VFPR32_M2_E32, 0x3 }, // 887 |
| 1558 | { PseudoVFNMSUB_VFPR32_M4_E32_MASK, PseudoVFNMSUB_VFPR32_M4_E32, 0x3 }, // 888 |
| 1559 | { PseudoVFNMSUB_VFPR32_M8_E32_MASK, PseudoVFNMSUB_VFPR32_M8_E32, 0x3 }, // 889 |
| 1560 | { PseudoVFNMSUB_VFPR32_MF2_E32_MASK, PseudoVFNMSUB_VFPR32_MF2_E32, 0x3 }, // 890 |
| 1561 | { PseudoVFNMSUB_VFPR64_M1_E64_MASK, PseudoVFNMSUB_VFPR64_M1_E64, 0x3 }, // 891 |
| 1562 | { PseudoVFNMSUB_VFPR64_M2_E64_MASK, PseudoVFNMSUB_VFPR64_M2_E64, 0x3 }, // 892 |
| 1563 | { PseudoVFNMSUB_VFPR64_M4_E64_MASK, PseudoVFNMSUB_VFPR64_M4_E64, 0x3 }, // 893 |
| 1564 | { PseudoVFNMSUB_VFPR64_M8_E64_MASK, PseudoVFNMSUB_VFPR64_M8_E64, 0x3 }, // 894 |
| 1565 | { PseudoVFNMSUB_VV_M1_E16_MASK, PseudoVFNMSUB_VV_M1_E16, 0x3 }, // 895 |
| 1566 | { PseudoVFNMSUB_VV_M1_E32_MASK, PseudoVFNMSUB_VV_M1_E32, 0x3 }, // 896 |
| 1567 | { PseudoVFNMSUB_VV_M1_E64_MASK, PseudoVFNMSUB_VV_M1_E64, 0x3 }, // 897 |
| 1568 | { PseudoVFNMSUB_VV_M2_E16_MASK, PseudoVFNMSUB_VV_M2_E16, 0x3 }, // 898 |
| 1569 | { PseudoVFNMSUB_VV_M2_E32_MASK, PseudoVFNMSUB_VV_M2_E32, 0x3 }, // 899 |
| 1570 | { PseudoVFNMSUB_VV_M2_E64_MASK, PseudoVFNMSUB_VV_M2_E64, 0x3 }, // 900 |
| 1571 | { PseudoVFNMSUB_VV_M4_E16_MASK, PseudoVFNMSUB_VV_M4_E16, 0x3 }, // 901 |
| 1572 | { PseudoVFNMSUB_VV_M4_E32_MASK, PseudoVFNMSUB_VV_M4_E32, 0x3 }, // 902 |
| 1573 | { PseudoVFNMSUB_VV_M4_E64_MASK, PseudoVFNMSUB_VV_M4_E64, 0x3 }, // 903 |
| 1574 | { PseudoVFNMSUB_VV_M8_E16_MASK, PseudoVFNMSUB_VV_M8_E16, 0x3 }, // 904 |
| 1575 | { PseudoVFNMSUB_VV_M8_E32_MASK, PseudoVFNMSUB_VV_M8_E32, 0x3 }, // 905 |
| 1576 | { PseudoVFNMSUB_VV_M8_E64_MASK, PseudoVFNMSUB_VV_M8_E64, 0x3 }, // 906 |
| 1577 | { PseudoVFNMSUB_VV_MF2_E16_MASK, PseudoVFNMSUB_VV_MF2_E16, 0x3 }, // 907 |
| 1578 | { PseudoVFNMSUB_VV_MF2_E32_MASK, PseudoVFNMSUB_VV_MF2_E32, 0x3 }, // 908 |
| 1579 | { PseudoVFNMSUB_VV_MF4_E16_MASK, PseudoVFNMSUB_VV_MF4_E16, 0x3 }, // 909 |
| 1580 | { PseudoVFRDIV_VFPR16_M1_E16_MASK, PseudoVFRDIV_VFPR16_M1_E16, 0x3 }, // 910 |
| 1581 | { PseudoVFRDIV_VFPR16_M2_E16_MASK, PseudoVFRDIV_VFPR16_M2_E16, 0x3 }, // 911 |
| 1582 | { PseudoVFRDIV_VFPR16_M4_E16_MASK, PseudoVFRDIV_VFPR16_M4_E16, 0x3 }, // 912 |
| 1583 | { PseudoVFRDIV_VFPR16_M8_E16_MASK, PseudoVFRDIV_VFPR16_M8_E16, 0x3 }, // 913 |
| 1584 | { PseudoVFRDIV_VFPR16_MF2_E16_MASK, PseudoVFRDIV_VFPR16_MF2_E16, 0x3 }, // 914 |
| 1585 | { PseudoVFRDIV_VFPR16_MF4_E16_MASK, PseudoVFRDIV_VFPR16_MF4_E16, 0x3 }, // 915 |
| 1586 | { PseudoVFRDIV_VFPR32_M1_E32_MASK, PseudoVFRDIV_VFPR32_M1_E32, 0x3 }, // 916 |
| 1587 | { PseudoVFRDIV_VFPR32_M2_E32_MASK, PseudoVFRDIV_VFPR32_M2_E32, 0x3 }, // 917 |
| 1588 | { PseudoVFRDIV_VFPR32_M4_E32_MASK, PseudoVFRDIV_VFPR32_M4_E32, 0x3 }, // 918 |
| 1589 | { PseudoVFRDIV_VFPR32_M8_E32_MASK, PseudoVFRDIV_VFPR32_M8_E32, 0x3 }, // 919 |
| 1590 | { PseudoVFRDIV_VFPR32_MF2_E32_MASK, PseudoVFRDIV_VFPR32_MF2_E32, 0x3 }, // 920 |
| 1591 | { PseudoVFRDIV_VFPR64_M1_E64_MASK, PseudoVFRDIV_VFPR64_M1_E64, 0x3 }, // 921 |
| 1592 | { PseudoVFRDIV_VFPR64_M2_E64_MASK, PseudoVFRDIV_VFPR64_M2_E64, 0x3 }, // 922 |
| 1593 | { PseudoVFRDIV_VFPR64_M4_E64_MASK, PseudoVFRDIV_VFPR64_M4_E64, 0x3 }, // 923 |
| 1594 | { PseudoVFRDIV_VFPR64_M8_E64_MASK, PseudoVFRDIV_VFPR64_M8_E64, 0x3 }, // 924 |
| 1595 | { PseudoVFREC7_V_M1_E16_MASK, PseudoVFREC7_V_M1_E16, 0x2 }, // 925 |
| 1596 | { PseudoVFREC7_V_M1_E32_MASK, PseudoVFREC7_V_M1_E32, 0x2 }, // 926 |
| 1597 | { PseudoVFREC7_V_M1_E64_MASK, PseudoVFREC7_V_M1_E64, 0x2 }, // 927 |
| 1598 | { PseudoVFREC7_V_M2_E16_MASK, PseudoVFREC7_V_M2_E16, 0x2 }, // 928 |
| 1599 | { PseudoVFREC7_V_M2_E32_MASK, PseudoVFREC7_V_M2_E32, 0x2 }, // 929 |
| 1600 | { PseudoVFREC7_V_M2_E64_MASK, PseudoVFREC7_V_M2_E64, 0x2 }, // 930 |
| 1601 | { PseudoVFREC7_V_M4_E16_MASK, PseudoVFREC7_V_M4_E16, 0x2 }, // 931 |
| 1602 | { PseudoVFREC7_V_M4_E32_MASK, PseudoVFREC7_V_M4_E32, 0x2 }, // 932 |
| 1603 | { PseudoVFREC7_V_M4_E64_MASK, PseudoVFREC7_V_M4_E64, 0x2 }, // 933 |
| 1604 | { PseudoVFREC7_V_M8_E16_MASK, PseudoVFREC7_V_M8_E16, 0x2 }, // 934 |
| 1605 | { PseudoVFREC7_V_M8_E32_MASK, PseudoVFREC7_V_M8_E32, 0x2 }, // 935 |
| 1606 | { PseudoVFREC7_V_M8_E64_MASK, PseudoVFREC7_V_M8_E64, 0x2 }, // 936 |
| 1607 | { PseudoVFREC7_V_MF2_E16_MASK, PseudoVFREC7_V_MF2_E16, 0x2 }, // 937 |
| 1608 | { PseudoVFREC7_V_MF2_E32_MASK, PseudoVFREC7_V_MF2_E32, 0x2 }, // 938 |
| 1609 | { PseudoVFREC7_V_MF4_E16_MASK, PseudoVFREC7_V_MF4_E16, 0x2 }, // 939 |
| 1610 | { PseudoVFREDMAX_VS_M1_E16_MASK, PseudoVFREDMAX_VS_M1_E16, 0x3 }, // 940 |
| 1611 | { PseudoVFREDMAX_VS_M1_E32_MASK, PseudoVFREDMAX_VS_M1_E32, 0x3 }, // 941 |
| 1612 | { PseudoVFREDMAX_VS_M1_E64_MASK, PseudoVFREDMAX_VS_M1_E64, 0x3 }, // 942 |
| 1613 | { PseudoVFREDMAX_VS_M2_E16_MASK, PseudoVFREDMAX_VS_M2_E16, 0x3 }, // 943 |
| 1614 | { PseudoVFREDMAX_VS_M2_E32_MASK, PseudoVFREDMAX_VS_M2_E32, 0x3 }, // 944 |
| 1615 | { PseudoVFREDMAX_VS_M2_E64_MASK, PseudoVFREDMAX_VS_M2_E64, 0x3 }, // 945 |
| 1616 | { PseudoVFREDMAX_VS_M4_E16_MASK, PseudoVFREDMAX_VS_M4_E16, 0x3 }, // 946 |
| 1617 | { PseudoVFREDMAX_VS_M4_E32_MASK, PseudoVFREDMAX_VS_M4_E32, 0x3 }, // 947 |
| 1618 | { PseudoVFREDMAX_VS_M4_E64_MASK, PseudoVFREDMAX_VS_M4_E64, 0x3 }, // 948 |
| 1619 | { PseudoVFREDMAX_VS_M8_E16_MASK, PseudoVFREDMAX_VS_M8_E16, 0x3 }, // 949 |
| 1620 | { PseudoVFREDMAX_VS_M8_E32_MASK, PseudoVFREDMAX_VS_M8_E32, 0x3 }, // 950 |
| 1621 | { PseudoVFREDMAX_VS_M8_E64_MASK, PseudoVFREDMAX_VS_M8_E64, 0x3 }, // 951 |
| 1622 | { PseudoVFREDMAX_VS_MF2_E16_MASK, PseudoVFREDMAX_VS_MF2_E16, 0x3 }, // 952 |
| 1623 | { PseudoVFREDMAX_VS_MF2_E32_MASK, PseudoVFREDMAX_VS_MF2_E32, 0x3 }, // 953 |
| 1624 | { PseudoVFREDMAX_VS_MF4_E16_MASK, PseudoVFREDMAX_VS_MF4_E16, 0x3 }, // 954 |
| 1625 | { PseudoVFREDMIN_VS_M1_E16_MASK, PseudoVFREDMIN_VS_M1_E16, 0x3 }, // 955 |
| 1626 | { PseudoVFREDMIN_VS_M1_E32_MASK, PseudoVFREDMIN_VS_M1_E32, 0x3 }, // 956 |
| 1627 | { PseudoVFREDMIN_VS_M1_E64_MASK, PseudoVFREDMIN_VS_M1_E64, 0x3 }, // 957 |
| 1628 | { PseudoVFREDMIN_VS_M2_E16_MASK, PseudoVFREDMIN_VS_M2_E16, 0x3 }, // 958 |
| 1629 | { PseudoVFREDMIN_VS_M2_E32_MASK, PseudoVFREDMIN_VS_M2_E32, 0x3 }, // 959 |
| 1630 | { PseudoVFREDMIN_VS_M2_E64_MASK, PseudoVFREDMIN_VS_M2_E64, 0x3 }, // 960 |
| 1631 | { PseudoVFREDMIN_VS_M4_E16_MASK, PseudoVFREDMIN_VS_M4_E16, 0x3 }, // 961 |
| 1632 | { PseudoVFREDMIN_VS_M4_E32_MASK, PseudoVFREDMIN_VS_M4_E32, 0x3 }, // 962 |
| 1633 | { PseudoVFREDMIN_VS_M4_E64_MASK, PseudoVFREDMIN_VS_M4_E64, 0x3 }, // 963 |
| 1634 | { PseudoVFREDMIN_VS_M8_E16_MASK, PseudoVFREDMIN_VS_M8_E16, 0x3 }, // 964 |
| 1635 | { PseudoVFREDMIN_VS_M8_E32_MASK, PseudoVFREDMIN_VS_M8_E32, 0x3 }, // 965 |
| 1636 | { PseudoVFREDMIN_VS_M8_E64_MASK, PseudoVFREDMIN_VS_M8_E64, 0x3 }, // 966 |
| 1637 | { PseudoVFREDMIN_VS_MF2_E16_MASK, PseudoVFREDMIN_VS_MF2_E16, 0x3 }, // 967 |
| 1638 | { PseudoVFREDMIN_VS_MF2_E32_MASK, PseudoVFREDMIN_VS_MF2_E32, 0x3 }, // 968 |
| 1639 | { PseudoVFREDMIN_VS_MF4_E16_MASK, PseudoVFREDMIN_VS_MF4_E16, 0x3 }, // 969 |
| 1640 | { PseudoVFREDOSUM_VS_M1_E16_MASK, PseudoVFREDOSUM_VS_M1_E16, 0x3 }, // 970 |
| 1641 | { PseudoVFREDOSUM_VS_M1_E32_MASK, PseudoVFREDOSUM_VS_M1_E32, 0x3 }, // 971 |
| 1642 | { PseudoVFREDOSUM_VS_M1_E64_MASK, PseudoVFREDOSUM_VS_M1_E64, 0x3 }, // 972 |
| 1643 | { PseudoVFREDOSUM_VS_M2_E16_MASK, PseudoVFREDOSUM_VS_M2_E16, 0x3 }, // 973 |
| 1644 | { PseudoVFREDOSUM_VS_M2_E32_MASK, PseudoVFREDOSUM_VS_M2_E32, 0x3 }, // 974 |
| 1645 | { PseudoVFREDOSUM_VS_M2_E64_MASK, PseudoVFREDOSUM_VS_M2_E64, 0x3 }, // 975 |
| 1646 | { PseudoVFREDOSUM_VS_M4_E16_MASK, PseudoVFREDOSUM_VS_M4_E16, 0x3 }, // 976 |
| 1647 | { PseudoVFREDOSUM_VS_M4_E32_MASK, PseudoVFREDOSUM_VS_M4_E32, 0x3 }, // 977 |
| 1648 | { PseudoVFREDOSUM_VS_M4_E64_MASK, PseudoVFREDOSUM_VS_M4_E64, 0x3 }, // 978 |
| 1649 | { PseudoVFREDOSUM_VS_M8_E16_MASK, PseudoVFREDOSUM_VS_M8_E16, 0x3 }, // 979 |
| 1650 | { PseudoVFREDOSUM_VS_M8_E32_MASK, PseudoVFREDOSUM_VS_M8_E32, 0x3 }, // 980 |
| 1651 | { PseudoVFREDOSUM_VS_M8_E64_MASK, PseudoVFREDOSUM_VS_M8_E64, 0x3 }, // 981 |
| 1652 | { PseudoVFREDOSUM_VS_MF2_E16_MASK, PseudoVFREDOSUM_VS_MF2_E16, 0x3 }, // 982 |
| 1653 | { PseudoVFREDOSUM_VS_MF2_E32_MASK, PseudoVFREDOSUM_VS_MF2_E32, 0x3 }, // 983 |
| 1654 | { PseudoVFREDOSUM_VS_MF4_E16_MASK, PseudoVFREDOSUM_VS_MF4_E16, 0x3 }, // 984 |
| 1655 | { PseudoVFREDUSUM_VS_M1_E16_MASK, PseudoVFREDUSUM_VS_M1_E16, 0x3 }, // 985 |
| 1656 | { PseudoVFREDUSUM_VS_M1_E32_MASK, PseudoVFREDUSUM_VS_M1_E32, 0x3 }, // 986 |
| 1657 | { PseudoVFREDUSUM_VS_M1_E64_MASK, PseudoVFREDUSUM_VS_M1_E64, 0x3 }, // 987 |
| 1658 | { PseudoVFREDUSUM_VS_M2_E16_MASK, PseudoVFREDUSUM_VS_M2_E16, 0x3 }, // 988 |
| 1659 | { PseudoVFREDUSUM_VS_M2_E32_MASK, PseudoVFREDUSUM_VS_M2_E32, 0x3 }, // 989 |
| 1660 | { PseudoVFREDUSUM_VS_M2_E64_MASK, PseudoVFREDUSUM_VS_M2_E64, 0x3 }, // 990 |
| 1661 | { PseudoVFREDUSUM_VS_M4_E16_MASK, PseudoVFREDUSUM_VS_M4_E16, 0x3 }, // 991 |
| 1662 | { PseudoVFREDUSUM_VS_M4_E32_MASK, PseudoVFREDUSUM_VS_M4_E32, 0x3 }, // 992 |
| 1663 | { PseudoVFREDUSUM_VS_M4_E64_MASK, PseudoVFREDUSUM_VS_M4_E64, 0x3 }, // 993 |
| 1664 | { PseudoVFREDUSUM_VS_M8_E16_MASK, PseudoVFREDUSUM_VS_M8_E16, 0x3 }, // 994 |
| 1665 | { PseudoVFREDUSUM_VS_M8_E32_MASK, PseudoVFREDUSUM_VS_M8_E32, 0x3 }, // 995 |
| 1666 | { PseudoVFREDUSUM_VS_M8_E64_MASK, PseudoVFREDUSUM_VS_M8_E64, 0x3 }, // 996 |
| 1667 | { PseudoVFREDUSUM_VS_MF2_E16_MASK, PseudoVFREDUSUM_VS_MF2_E16, 0x3 }, // 997 |
| 1668 | { PseudoVFREDUSUM_VS_MF2_E32_MASK, PseudoVFREDUSUM_VS_MF2_E32, 0x3 }, // 998 |
| 1669 | { PseudoVFREDUSUM_VS_MF4_E16_MASK, PseudoVFREDUSUM_VS_MF4_E16, 0x3 }, // 999 |
| 1670 | { PseudoVFRSQRT7_V_M1_E16_MASK, PseudoVFRSQRT7_V_M1_E16, 0x2 }, // 1000 |
| 1671 | { PseudoVFRSQRT7_V_M1_E32_MASK, PseudoVFRSQRT7_V_M1_E32, 0x2 }, // 1001 |
| 1672 | { PseudoVFRSQRT7_V_M1_E64_MASK, PseudoVFRSQRT7_V_M1_E64, 0x2 }, // 1002 |
| 1673 | { PseudoVFRSQRT7_V_M2_E16_MASK, PseudoVFRSQRT7_V_M2_E16, 0x2 }, // 1003 |
| 1674 | { PseudoVFRSQRT7_V_M2_E32_MASK, PseudoVFRSQRT7_V_M2_E32, 0x2 }, // 1004 |
| 1675 | { PseudoVFRSQRT7_V_M2_E64_MASK, PseudoVFRSQRT7_V_M2_E64, 0x2 }, // 1005 |
| 1676 | { PseudoVFRSQRT7_V_M4_E16_MASK, PseudoVFRSQRT7_V_M4_E16, 0x2 }, // 1006 |
| 1677 | { PseudoVFRSQRT7_V_M4_E32_MASK, PseudoVFRSQRT7_V_M4_E32, 0x2 }, // 1007 |
| 1678 | { PseudoVFRSQRT7_V_M4_E64_MASK, PseudoVFRSQRT7_V_M4_E64, 0x2 }, // 1008 |
| 1679 | { PseudoVFRSQRT7_V_M8_E16_MASK, PseudoVFRSQRT7_V_M8_E16, 0x2 }, // 1009 |
| 1680 | { PseudoVFRSQRT7_V_M8_E32_MASK, PseudoVFRSQRT7_V_M8_E32, 0x2 }, // 1010 |
| 1681 | { PseudoVFRSQRT7_V_M8_E64_MASK, PseudoVFRSQRT7_V_M8_E64, 0x2 }, // 1011 |
| 1682 | { PseudoVFRSQRT7_V_MF2_E16_MASK, PseudoVFRSQRT7_V_MF2_E16, 0x2 }, // 1012 |
| 1683 | { PseudoVFRSQRT7_V_MF2_E32_MASK, PseudoVFRSQRT7_V_MF2_E32, 0x2 }, // 1013 |
| 1684 | { PseudoVFRSQRT7_V_MF4_E16_MASK, PseudoVFRSQRT7_V_MF4_E16, 0x2 }, // 1014 |
| 1685 | { PseudoVFRSUB_VFPR16_M1_E16_MASK, PseudoVFRSUB_VFPR16_M1_E16, 0x3 }, // 1015 |
| 1686 | { PseudoVFRSUB_VFPR16_M2_E16_MASK, PseudoVFRSUB_VFPR16_M2_E16, 0x3 }, // 1016 |
| 1687 | { PseudoVFRSUB_VFPR16_M4_E16_MASK, PseudoVFRSUB_VFPR16_M4_E16, 0x3 }, // 1017 |
| 1688 | { PseudoVFRSUB_VFPR16_M8_E16_MASK, PseudoVFRSUB_VFPR16_M8_E16, 0x3 }, // 1018 |
| 1689 | { PseudoVFRSUB_VFPR16_MF2_E16_MASK, PseudoVFRSUB_VFPR16_MF2_E16, 0x3 }, // 1019 |
| 1690 | { PseudoVFRSUB_VFPR16_MF4_E16_MASK, PseudoVFRSUB_VFPR16_MF4_E16, 0x3 }, // 1020 |
| 1691 | { PseudoVFRSUB_VFPR32_M1_E32_MASK, PseudoVFRSUB_VFPR32_M1_E32, 0x3 }, // 1021 |
| 1692 | { PseudoVFRSUB_VFPR32_M2_E32_MASK, PseudoVFRSUB_VFPR32_M2_E32, 0x3 }, // 1022 |
| 1693 | { PseudoVFRSUB_VFPR32_M4_E32_MASK, PseudoVFRSUB_VFPR32_M4_E32, 0x3 }, // 1023 |
| 1694 | { PseudoVFRSUB_VFPR32_M8_E32_MASK, PseudoVFRSUB_VFPR32_M8_E32, 0x3 }, // 1024 |
| 1695 | { PseudoVFRSUB_VFPR32_MF2_E32_MASK, PseudoVFRSUB_VFPR32_MF2_E32, 0x3 }, // 1025 |
| 1696 | { PseudoVFRSUB_VFPR64_M1_E64_MASK, PseudoVFRSUB_VFPR64_M1_E64, 0x3 }, // 1026 |
| 1697 | { PseudoVFRSUB_VFPR64_M2_E64_MASK, PseudoVFRSUB_VFPR64_M2_E64, 0x3 }, // 1027 |
| 1698 | { PseudoVFRSUB_VFPR64_M4_E64_MASK, PseudoVFRSUB_VFPR64_M4_E64, 0x3 }, // 1028 |
| 1699 | { PseudoVFRSUB_VFPR64_M8_E64_MASK, PseudoVFRSUB_VFPR64_M8_E64, 0x3 }, // 1029 |
| 1700 | { PseudoVFSGNJN_VFPR16_M1_E16_MASK, PseudoVFSGNJN_VFPR16_M1_E16, 0x3 }, // 1030 |
| 1701 | { PseudoVFSGNJN_VFPR16_M2_E16_MASK, PseudoVFSGNJN_VFPR16_M2_E16, 0x3 }, // 1031 |
| 1702 | { PseudoVFSGNJN_VFPR16_M4_E16_MASK, PseudoVFSGNJN_VFPR16_M4_E16, 0x3 }, // 1032 |
| 1703 | { PseudoVFSGNJN_VFPR16_M8_E16_MASK, PseudoVFSGNJN_VFPR16_M8_E16, 0x3 }, // 1033 |
| 1704 | { PseudoVFSGNJN_VFPR16_MF2_E16_MASK, PseudoVFSGNJN_VFPR16_MF2_E16, 0x3 }, // 1034 |
| 1705 | { PseudoVFSGNJN_VFPR16_MF4_E16_MASK, PseudoVFSGNJN_VFPR16_MF4_E16, 0x3 }, // 1035 |
| 1706 | { PseudoVFSGNJN_VFPR32_M1_E32_MASK, PseudoVFSGNJN_VFPR32_M1_E32, 0x3 }, // 1036 |
| 1707 | { PseudoVFSGNJN_VFPR32_M2_E32_MASK, PseudoVFSGNJN_VFPR32_M2_E32, 0x3 }, // 1037 |
| 1708 | { PseudoVFSGNJN_VFPR32_M4_E32_MASK, PseudoVFSGNJN_VFPR32_M4_E32, 0x3 }, // 1038 |
| 1709 | { PseudoVFSGNJN_VFPR32_M8_E32_MASK, PseudoVFSGNJN_VFPR32_M8_E32, 0x3 }, // 1039 |
| 1710 | { PseudoVFSGNJN_VFPR32_MF2_E32_MASK, PseudoVFSGNJN_VFPR32_MF2_E32, 0x3 }, // 1040 |
| 1711 | { PseudoVFSGNJN_VFPR64_M1_E64_MASK, PseudoVFSGNJN_VFPR64_M1_E64, 0x3 }, // 1041 |
| 1712 | { PseudoVFSGNJN_VFPR64_M2_E64_MASK, PseudoVFSGNJN_VFPR64_M2_E64, 0x3 }, // 1042 |
| 1713 | { PseudoVFSGNJN_VFPR64_M4_E64_MASK, PseudoVFSGNJN_VFPR64_M4_E64, 0x3 }, // 1043 |
| 1714 | { PseudoVFSGNJN_VFPR64_M8_E64_MASK, PseudoVFSGNJN_VFPR64_M8_E64, 0x3 }, // 1044 |
| 1715 | { PseudoVFSGNJN_VV_M1_E16_MASK, PseudoVFSGNJN_VV_M1_E16, 0x3 }, // 1045 |
| 1716 | { PseudoVFSGNJN_VV_M1_E32_MASK, PseudoVFSGNJN_VV_M1_E32, 0x3 }, // 1046 |
| 1717 | { PseudoVFSGNJN_VV_M1_E64_MASK, PseudoVFSGNJN_VV_M1_E64, 0x3 }, // 1047 |
| 1718 | { PseudoVFSGNJN_VV_M2_E16_MASK, PseudoVFSGNJN_VV_M2_E16, 0x3 }, // 1048 |
| 1719 | { PseudoVFSGNJN_VV_M2_E32_MASK, PseudoVFSGNJN_VV_M2_E32, 0x3 }, // 1049 |
| 1720 | { PseudoVFSGNJN_VV_M2_E64_MASK, PseudoVFSGNJN_VV_M2_E64, 0x3 }, // 1050 |
| 1721 | { PseudoVFSGNJN_VV_M4_E16_MASK, PseudoVFSGNJN_VV_M4_E16, 0x3 }, // 1051 |
| 1722 | { PseudoVFSGNJN_VV_M4_E32_MASK, PseudoVFSGNJN_VV_M4_E32, 0x3 }, // 1052 |
| 1723 | { PseudoVFSGNJN_VV_M4_E64_MASK, PseudoVFSGNJN_VV_M4_E64, 0x3 }, // 1053 |
| 1724 | { PseudoVFSGNJN_VV_M8_E16_MASK, PseudoVFSGNJN_VV_M8_E16, 0x3 }, // 1054 |
| 1725 | { PseudoVFSGNJN_VV_M8_E32_MASK, PseudoVFSGNJN_VV_M8_E32, 0x3 }, // 1055 |
| 1726 | { PseudoVFSGNJN_VV_M8_E64_MASK, PseudoVFSGNJN_VV_M8_E64, 0x3 }, // 1056 |
| 1727 | { PseudoVFSGNJN_VV_MF2_E16_MASK, PseudoVFSGNJN_VV_MF2_E16, 0x3 }, // 1057 |
| 1728 | { PseudoVFSGNJN_VV_MF2_E32_MASK, PseudoVFSGNJN_VV_MF2_E32, 0x3 }, // 1058 |
| 1729 | { PseudoVFSGNJN_VV_MF4_E16_MASK, PseudoVFSGNJN_VV_MF4_E16, 0x3 }, // 1059 |
| 1730 | { PseudoVFSGNJX_VFPR16_M1_E16_MASK, PseudoVFSGNJX_VFPR16_M1_E16, 0x3 }, // 1060 |
| 1731 | { PseudoVFSGNJX_VFPR16_M2_E16_MASK, PseudoVFSGNJX_VFPR16_M2_E16, 0x3 }, // 1061 |
| 1732 | { PseudoVFSGNJX_VFPR16_M4_E16_MASK, PseudoVFSGNJX_VFPR16_M4_E16, 0x3 }, // 1062 |
| 1733 | { PseudoVFSGNJX_VFPR16_M8_E16_MASK, PseudoVFSGNJX_VFPR16_M8_E16, 0x3 }, // 1063 |
| 1734 | { PseudoVFSGNJX_VFPR16_MF2_E16_MASK, PseudoVFSGNJX_VFPR16_MF2_E16, 0x3 }, // 1064 |
| 1735 | { PseudoVFSGNJX_VFPR16_MF4_E16_MASK, PseudoVFSGNJX_VFPR16_MF4_E16, 0x3 }, // 1065 |
| 1736 | { PseudoVFSGNJX_VFPR32_M1_E32_MASK, PseudoVFSGNJX_VFPR32_M1_E32, 0x3 }, // 1066 |
| 1737 | { PseudoVFSGNJX_VFPR32_M2_E32_MASK, PseudoVFSGNJX_VFPR32_M2_E32, 0x3 }, // 1067 |
| 1738 | { PseudoVFSGNJX_VFPR32_M4_E32_MASK, PseudoVFSGNJX_VFPR32_M4_E32, 0x3 }, // 1068 |
| 1739 | { PseudoVFSGNJX_VFPR32_M8_E32_MASK, PseudoVFSGNJX_VFPR32_M8_E32, 0x3 }, // 1069 |
| 1740 | { PseudoVFSGNJX_VFPR32_MF2_E32_MASK, PseudoVFSGNJX_VFPR32_MF2_E32, 0x3 }, // 1070 |
| 1741 | { PseudoVFSGNJX_VFPR64_M1_E64_MASK, PseudoVFSGNJX_VFPR64_M1_E64, 0x3 }, // 1071 |
| 1742 | { PseudoVFSGNJX_VFPR64_M2_E64_MASK, PseudoVFSGNJX_VFPR64_M2_E64, 0x3 }, // 1072 |
| 1743 | { PseudoVFSGNJX_VFPR64_M4_E64_MASK, PseudoVFSGNJX_VFPR64_M4_E64, 0x3 }, // 1073 |
| 1744 | { PseudoVFSGNJX_VFPR64_M8_E64_MASK, PseudoVFSGNJX_VFPR64_M8_E64, 0x3 }, // 1074 |
| 1745 | { PseudoVFSGNJX_VV_M1_E16_MASK, PseudoVFSGNJX_VV_M1_E16, 0x3 }, // 1075 |
| 1746 | { PseudoVFSGNJX_VV_M1_E32_MASK, PseudoVFSGNJX_VV_M1_E32, 0x3 }, // 1076 |
| 1747 | { PseudoVFSGNJX_VV_M1_E64_MASK, PseudoVFSGNJX_VV_M1_E64, 0x3 }, // 1077 |
| 1748 | { PseudoVFSGNJX_VV_M2_E16_MASK, PseudoVFSGNJX_VV_M2_E16, 0x3 }, // 1078 |
| 1749 | { PseudoVFSGNJX_VV_M2_E32_MASK, PseudoVFSGNJX_VV_M2_E32, 0x3 }, // 1079 |
| 1750 | { PseudoVFSGNJX_VV_M2_E64_MASK, PseudoVFSGNJX_VV_M2_E64, 0x3 }, // 1080 |
| 1751 | { PseudoVFSGNJX_VV_M4_E16_MASK, PseudoVFSGNJX_VV_M4_E16, 0x3 }, // 1081 |
| 1752 | { PseudoVFSGNJX_VV_M4_E32_MASK, PseudoVFSGNJX_VV_M4_E32, 0x3 }, // 1082 |
| 1753 | { PseudoVFSGNJX_VV_M4_E64_MASK, PseudoVFSGNJX_VV_M4_E64, 0x3 }, // 1083 |
| 1754 | { PseudoVFSGNJX_VV_M8_E16_MASK, PseudoVFSGNJX_VV_M8_E16, 0x3 }, // 1084 |
| 1755 | { PseudoVFSGNJX_VV_M8_E32_MASK, PseudoVFSGNJX_VV_M8_E32, 0x3 }, // 1085 |
| 1756 | { PseudoVFSGNJX_VV_M8_E64_MASK, PseudoVFSGNJX_VV_M8_E64, 0x3 }, // 1086 |
| 1757 | { PseudoVFSGNJX_VV_MF2_E16_MASK, PseudoVFSGNJX_VV_MF2_E16, 0x3 }, // 1087 |
| 1758 | { PseudoVFSGNJX_VV_MF2_E32_MASK, PseudoVFSGNJX_VV_MF2_E32, 0x3 }, // 1088 |
| 1759 | { PseudoVFSGNJX_VV_MF4_E16_MASK, PseudoVFSGNJX_VV_MF4_E16, 0x3 }, // 1089 |
| 1760 | { PseudoVFSGNJ_VFPR16_M1_E16_MASK, PseudoVFSGNJ_VFPR16_M1_E16, 0x3 }, // 1090 |
| 1761 | { PseudoVFSGNJ_VFPR16_M2_E16_MASK, PseudoVFSGNJ_VFPR16_M2_E16, 0x3 }, // 1091 |
| 1762 | { PseudoVFSGNJ_VFPR16_M4_E16_MASK, PseudoVFSGNJ_VFPR16_M4_E16, 0x3 }, // 1092 |
| 1763 | { PseudoVFSGNJ_VFPR16_M8_E16_MASK, PseudoVFSGNJ_VFPR16_M8_E16, 0x3 }, // 1093 |
| 1764 | { PseudoVFSGNJ_VFPR16_MF2_E16_MASK, PseudoVFSGNJ_VFPR16_MF2_E16, 0x3 }, // 1094 |
| 1765 | { PseudoVFSGNJ_VFPR16_MF4_E16_MASK, PseudoVFSGNJ_VFPR16_MF4_E16, 0x3 }, // 1095 |
| 1766 | { PseudoVFSGNJ_VFPR32_M1_E32_MASK, PseudoVFSGNJ_VFPR32_M1_E32, 0x3 }, // 1096 |
| 1767 | { PseudoVFSGNJ_VFPR32_M2_E32_MASK, PseudoVFSGNJ_VFPR32_M2_E32, 0x3 }, // 1097 |
| 1768 | { PseudoVFSGNJ_VFPR32_M4_E32_MASK, PseudoVFSGNJ_VFPR32_M4_E32, 0x3 }, // 1098 |
| 1769 | { PseudoVFSGNJ_VFPR32_M8_E32_MASK, PseudoVFSGNJ_VFPR32_M8_E32, 0x3 }, // 1099 |
| 1770 | { PseudoVFSGNJ_VFPR32_MF2_E32_MASK, PseudoVFSGNJ_VFPR32_MF2_E32, 0x3 }, // 1100 |
| 1771 | { PseudoVFSGNJ_VFPR64_M1_E64_MASK, PseudoVFSGNJ_VFPR64_M1_E64, 0x3 }, // 1101 |
| 1772 | { PseudoVFSGNJ_VFPR64_M2_E64_MASK, PseudoVFSGNJ_VFPR64_M2_E64, 0x3 }, // 1102 |
| 1773 | { PseudoVFSGNJ_VFPR64_M4_E64_MASK, PseudoVFSGNJ_VFPR64_M4_E64, 0x3 }, // 1103 |
| 1774 | { PseudoVFSGNJ_VFPR64_M8_E64_MASK, PseudoVFSGNJ_VFPR64_M8_E64, 0x3 }, // 1104 |
| 1775 | { PseudoVFSGNJ_VV_M1_E16_MASK, PseudoVFSGNJ_VV_M1_E16, 0x3 }, // 1105 |
| 1776 | { PseudoVFSGNJ_VV_M1_E32_MASK, PseudoVFSGNJ_VV_M1_E32, 0x3 }, // 1106 |
| 1777 | { PseudoVFSGNJ_VV_M1_E64_MASK, PseudoVFSGNJ_VV_M1_E64, 0x3 }, // 1107 |
| 1778 | { PseudoVFSGNJ_VV_M2_E16_MASK, PseudoVFSGNJ_VV_M2_E16, 0x3 }, // 1108 |
| 1779 | { PseudoVFSGNJ_VV_M2_E32_MASK, PseudoVFSGNJ_VV_M2_E32, 0x3 }, // 1109 |
| 1780 | { PseudoVFSGNJ_VV_M2_E64_MASK, PseudoVFSGNJ_VV_M2_E64, 0x3 }, // 1110 |
| 1781 | { PseudoVFSGNJ_VV_M4_E16_MASK, PseudoVFSGNJ_VV_M4_E16, 0x3 }, // 1111 |
| 1782 | { PseudoVFSGNJ_VV_M4_E32_MASK, PseudoVFSGNJ_VV_M4_E32, 0x3 }, // 1112 |
| 1783 | { PseudoVFSGNJ_VV_M4_E64_MASK, PseudoVFSGNJ_VV_M4_E64, 0x3 }, // 1113 |
| 1784 | { PseudoVFSGNJ_VV_M8_E16_MASK, PseudoVFSGNJ_VV_M8_E16, 0x3 }, // 1114 |
| 1785 | { PseudoVFSGNJ_VV_M8_E32_MASK, PseudoVFSGNJ_VV_M8_E32, 0x3 }, // 1115 |
| 1786 | { PseudoVFSGNJ_VV_M8_E64_MASK, PseudoVFSGNJ_VV_M8_E64, 0x3 }, // 1116 |
| 1787 | { PseudoVFSGNJ_VV_MF2_E16_MASK, PseudoVFSGNJ_VV_MF2_E16, 0x3 }, // 1117 |
| 1788 | { PseudoVFSGNJ_VV_MF2_E32_MASK, PseudoVFSGNJ_VV_MF2_E32, 0x3 }, // 1118 |
| 1789 | { PseudoVFSGNJ_VV_MF4_E16_MASK, PseudoVFSGNJ_VV_MF4_E16, 0x3 }, // 1119 |
| 1790 | { PseudoVFSLIDE1DOWN_VFPR16_M1_MASK, PseudoVFSLIDE1DOWN_VFPR16_M1, 0x3 }, // 1120 |
| 1791 | { PseudoVFSLIDE1DOWN_VFPR16_M2_MASK, PseudoVFSLIDE1DOWN_VFPR16_M2, 0x3 }, // 1121 |
| 1792 | { PseudoVFSLIDE1DOWN_VFPR16_M4_MASK, PseudoVFSLIDE1DOWN_VFPR16_M4, 0x3 }, // 1122 |
| 1793 | { PseudoVFSLIDE1DOWN_VFPR16_M8_MASK, PseudoVFSLIDE1DOWN_VFPR16_M8, 0x3 }, // 1123 |
| 1794 | { PseudoVFSLIDE1DOWN_VFPR16_MF2_MASK, PseudoVFSLIDE1DOWN_VFPR16_MF2, 0x3 }, // 1124 |
| 1795 | { PseudoVFSLIDE1DOWN_VFPR16_MF4_MASK, PseudoVFSLIDE1DOWN_VFPR16_MF4, 0x3 }, // 1125 |
| 1796 | { PseudoVFSLIDE1DOWN_VFPR32_M1_MASK, PseudoVFSLIDE1DOWN_VFPR32_M1, 0x3 }, // 1126 |
| 1797 | { PseudoVFSLIDE1DOWN_VFPR32_M2_MASK, PseudoVFSLIDE1DOWN_VFPR32_M2, 0x3 }, // 1127 |
| 1798 | { PseudoVFSLIDE1DOWN_VFPR32_M4_MASK, PseudoVFSLIDE1DOWN_VFPR32_M4, 0x3 }, // 1128 |
| 1799 | { PseudoVFSLIDE1DOWN_VFPR32_M8_MASK, PseudoVFSLIDE1DOWN_VFPR32_M8, 0x3 }, // 1129 |
| 1800 | { PseudoVFSLIDE1DOWN_VFPR32_MF2_MASK, PseudoVFSLIDE1DOWN_VFPR32_MF2, 0x3 }, // 1130 |
| 1801 | { PseudoVFSLIDE1DOWN_VFPR64_M1_MASK, PseudoVFSLIDE1DOWN_VFPR64_M1, 0x3 }, // 1131 |
| 1802 | { PseudoVFSLIDE1DOWN_VFPR64_M2_MASK, PseudoVFSLIDE1DOWN_VFPR64_M2, 0x3 }, // 1132 |
| 1803 | { PseudoVFSLIDE1DOWN_VFPR64_M4_MASK, PseudoVFSLIDE1DOWN_VFPR64_M4, 0x3 }, // 1133 |
| 1804 | { PseudoVFSLIDE1DOWN_VFPR64_M8_MASK, PseudoVFSLIDE1DOWN_VFPR64_M8, 0x3 }, // 1134 |
| 1805 | { PseudoVFSLIDE1UP_VFPR16_M1_MASK, PseudoVFSLIDE1UP_VFPR16_M1, 0x3 }, // 1135 |
| 1806 | { PseudoVFSLIDE1UP_VFPR16_M2_MASK, PseudoVFSLIDE1UP_VFPR16_M2, 0x3 }, // 1136 |
| 1807 | { PseudoVFSLIDE1UP_VFPR16_M4_MASK, PseudoVFSLIDE1UP_VFPR16_M4, 0x3 }, // 1137 |
| 1808 | { PseudoVFSLIDE1UP_VFPR16_M8_MASK, PseudoVFSLIDE1UP_VFPR16_M8, 0x3 }, // 1138 |
| 1809 | { PseudoVFSLIDE1UP_VFPR16_MF2_MASK, PseudoVFSLIDE1UP_VFPR16_MF2, 0x3 }, // 1139 |
| 1810 | { PseudoVFSLIDE1UP_VFPR16_MF4_MASK, PseudoVFSLIDE1UP_VFPR16_MF4, 0x3 }, // 1140 |
| 1811 | { PseudoVFSLIDE1UP_VFPR32_M1_MASK, PseudoVFSLIDE1UP_VFPR32_M1, 0x3 }, // 1141 |
| 1812 | { PseudoVFSLIDE1UP_VFPR32_M2_MASK, PseudoVFSLIDE1UP_VFPR32_M2, 0x3 }, // 1142 |
| 1813 | { PseudoVFSLIDE1UP_VFPR32_M4_MASK, PseudoVFSLIDE1UP_VFPR32_M4, 0x3 }, // 1143 |
| 1814 | { PseudoVFSLIDE1UP_VFPR32_M8_MASK, PseudoVFSLIDE1UP_VFPR32_M8, 0x3 }, // 1144 |
| 1815 | { PseudoVFSLIDE1UP_VFPR32_MF2_MASK, PseudoVFSLIDE1UP_VFPR32_MF2, 0x3 }, // 1145 |
| 1816 | { PseudoVFSLIDE1UP_VFPR64_M1_MASK, PseudoVFSLIDE1UP_VFPR64_M1, 0x3 }, // 1146 |
| 1817 | { PseudoVFSLIDE1UP_VFPR64_M2_MASK, PseudoVFSLIDE1UP_VFPR64_M2, 0x3 }, // 1147 |
| 1818 | { PseudoVFSLIDE1UP_VFPR64_M4_MASK, PseudoVFSLIDE1UP_VFPR64_M4, 0x3 }, // 1148 |
| 1819 | { PseudoVFSLIDE1UP_VFPR64_M8_MASK, PseudoVFSLIDE1UP_VFPR64_M8, 0x3 }, // 1149 |
| 1820 | { PseudoVFSQRT_V_M1_E16_MASK, PseudoVFSQRT_V_M1_E16, 0x2 }, // 1150 |
| 1821 | { PseudoVFSQRT_V_M1_E32_MASK, PseudoVFSQRT_V_M1_E32, 0x2 }, // 1151 |
| 1822 | { PseudoVFSQRT_V_M1_E64_MASK, PseudoVFSQRT_V_M1_E64, 0x2 }, // 1152 |
| 1823 | { PseudoVFSQRT_V_M2_E16_MASK, PseudoVFSQRT_V_M2_E16, 0x2 }, // 1153 |
| 1824 | { PseudoVFSQRT_V_M2_E32_MASK, PseudoVFSQRT_V_M2_E32, 0x2 }, // 1154 |
| 1825 | { PseudoVFSQRT_V_M2_E64_MASK, PseudoVFSQRT_V_M2_E64, 0x2 }, // 1155 |
| 1826 | { PseudoVFSQRT_V_M4_E16_MASK, PseudoVFSQRT_V_M4_E16, 0x2 }, // 1156 |
| 1827 | { PseudoVFSQRT_V_M4_E32_MASK, PseudoVFSQRT_V_M4_E32, 0x2 }, // 1157 |
| 1828 | { PseudoVFSQRT_V_M4_E64_MASK, PseudoVFSQRT_V_M4_E64, 0x2 }, // 1158 |
| 1829 | { PseudoVFSQRT_V_M8_E16_MASK, PseudoVFSQRT_V_M8_E16, 0x2 }, // 1159 |
| 1830 | { PseudoVFSQRT_V_M8_E32_MASK, PseudoVFSQRT_V_M8_E32, 0x2 }, // 1160 |
| 1831 | { PseudoVFSQRT_V_M8_E64_MASK, PseudoVFSQRT_V_M8_E64, 0x2 }, // 1161 |
| 1832 | { PseudoVFSQRT_V_MF2_E16_MASK, PseudoVFSQRT_V_MF2_E16, 0x2 }, // 1162 |
| 1833 | { PseudoVFSQRT_V_MF2_E32_MASK, PseudoVFSQRT_V_MF2_E32, 0x2 }, // 1163 |
| 1834 | { PseudoVFSQRT_V_MF4_E16_MASK, PseudoVFSQRT_V_MF4_E16, 0x2 }, // 1164 |
| 1835 | { PseudoVFSUB_VFPR16_M1_E16_MASK, PseudoVFSUB_VFPR16_M1_E16, 0x3 }, // 1165 |
| 1836 | { PseudoVFSUB_VFPR16_M2_E16_MASK, PseudoVFSUB_VFPR16_M2_E16, 0x3 }, // 1166 |
| 1837 | { PseudoVFSUB_VFPR16_M4_E16_MASK, PseudoVFSUB_VFPR16_M4_E16, 0x3 }, // 1167 |
| 1838 | { PseudoVFSUB_VFPR16_M8_E16_MASK, PseudoVFSUB_VFPR16_M8_E16, 0x3 }, // 1168 |
| 1839 | { PseudoVFSUB_VFPR16_MF2_E16_MASK, PseudoVFSUB_VFPR16_MF2_E16, 0x3 }, // 1169 |
| 1840 | { PseudoVFSUB_VFPR16_MF4_E16_MASK, PseudoVFSUB_VFPR16_MF4_E16, 0x3 }, // 1170 |
| 1841 | { PseudoVFSUB_VFPR32_M1_E32_MASK, PseudoVFSUB_VFPR32_M1_E32, 0x3 }, // 1171 |
| 1842 | { PseudoVFSUB_VFPR32_M2_E32_MASK, PseudoVFSUB_VFPR32_M2_E32, 0x3 }, // 1172 |
| 1843 | { PseudoVFSUB_VFPR32_M4_E32_MASK, PseudoVFSUB_VFPR32_M4_E32, 0x3 }, // 1173 |
| 1844 | { PseudoVFSUB_VFPR32_M8_E32_MASK, PseudoVFSUB_VFPR32_M8_E32, 0x3 }, // 1174 |
| 1845 | { PseudoVFSUB_VFPR32_MF2_E32_MASK, PseudoVFSUB_VFPR32_MF2_E32, 0x3 }, // 1175 |
| 1846 | { PseudoVFSUB_VFPR64_M1_E64_MASK, PseudoVFSUB_VFPR64_M1_E64, 0x3 }, // 1176 |
| 1847 | { PseudoVFSUB_VFPR64_M2_E64_MASK, PseudoVFSUB_VFPR64_M2_E64, 0x3 }, // 1177 |
| 1848 | { PseudoVFSUB_VFPR64_M4_E64_MASK, PseudoVFSUB_VFPR64_M4_E64, 0x3 }, // 1178 |
| 1849 | { PseudoVFSUB_VFPR64_M8_E64_MASK, PseudoVFSUB_VFPR64_M8_E64, 0x3 }, // 1179 |
| 1850 | { PseudoVFSUB_VV_M1_E16_MASK, PseudoVFSUB_VV_M1_E16, 0x3 }, // 1180 |
| 1851 | { PseudoVFSUB_VV_M1_E32_MASK, PseudoVFSUB_VV_M1_E32, 0x3 }, // 1181 |
| 1852 | { PseudoVFSUB_VV_M1_E64_MASK, PseudoVFSUB_VV_M1_E64, 0x3 }, // 1182 |
| 1853 | { PseudoVFSUB_VV_M2_E16_MASK, PseudoVFSUB_VV_M2_E16, 0x3 }, // 1183 |
| 1854 | { PseudoVFSUB_VV_M2_E32_MASK, PseudoVFSUB_VV_M2_E32, 0x3 }, // 1184 |
| 1855 | { PseudoVFSUB_VV_M2_E64_MASK, PseudoVFSUB_VV_M2_E64, 0x3 }, // 1185 |
| 1856 | { PseudoVFSUB_VV_M4_E16_MASK, PseudoVFSUB_VV_M4_E16, 0x3 }, // 1186 |
| 1857 | { PseudoVFSUB_VV_M4_E32_MASK, PseudoVFSUB_VV_M4_E32, 0x3 }, // 1187 |
| 1858 | { PseudoVFSUB_VV_M4_E64_MASK, PseudoVFSUB_VV_M4_E64, 0x3 }, // 1188 |
| 1859 | { PseudoVFSUB_VV_M8_E16_MASK, PseudoVFSUB_VV_M8_E16, 0x3 }, // 1189 |
| 1860 | { PseudoVFSUB_VV_M8_E32_MASK, PseudoVFSUB_VV_M8_E32, 0x3 }, // 1190 |
| 1861 | { PseudoVFSUB_VV_M8_E64_MASK, PseudoVFSUB_VV_M8_E64, 0x3 }, // 1191 |
| 1862 | { PseudoVFSUB_VV_MF2_E16_MASK, PseudoVFSUB_VV_MF2_E16, 0x3 }, // 1192 |
| 1863 | { PseudoVFSUB_VV_MF2_E32_MASK, PseudoVFSUB_VV_MF2_E32, 0x3 }, // 1193 |
| 1864 | { PseudoVFSUB_VV_MF4_E16_MASK, PseudoVFSUB_VV_MF4_E16, 0x3 }, // 1194 |
| 1865 | { PseudoVFWADD_VFPR16_M1_E16_MASK, PseudoVFWADD_VFPR16_M1_E16, 0x3 }, // 1195 |
| 1866 | { PseudoVFWADD_VFPR16_M2_E16_MASK, PseudoVFWADD_VFPR16_M2_E16, 0x3 }, // 1196 |
| 1867 | { PseudoVFWADD_VFPR16_M4_E16_MASK, PseudoVFWADD_VFPR16_M4_E16, 0x3 }, // 1197 |
| 1868 | { PseudoVFWADD_VFPR16_MF2_E16_MASK, PseudoVFWADD_VFPR16_MF2_E16, 0x3 }, // 1198 |
| 1869 | { PseudoVFWADD_VFPR16_MF4_E16_MASK, PseudoVFWADD_VFPR16_MF4_E16, 0x3 }, // 1199 |
| 1870 | { PseudoVFWADD_VFPR32_M1_E32_MASK, PseudoVFWADD_VFPR32_M1_E32, 0x3 }, // 1200 |
| 1871 | { PseudoVFWADD_VFPR32_M2_E32_MASK, PseudoVFWADD_VFPR32_M2_E32, 0x3 }, // 1201 |
| 1872 | { PseudoVFWADD_VFPR32_M4_E32_MASK, PseudoVFWADD_VFPR32_M4_E32, 0x3 }, // 1202 |
| 1873 | { PseudoVFWADD_VFPR32_MF2_E32_MASK, PseudoVFWADD_VFPR32_MF2_E32, 0x3 }, // 1203 |
| 1874 | { PseudoVFWADD_VV_M1_E16_MASK, PseudoVFWADD_VV_M1_E16, 0x3 }, // 1204 |
| 1875 | { PseudoVFWADD_VV_M1_E32_MASK, PseudoVFWADD_VV_M1_E32, 0x3 }, // 1205 |
| 1876 | { PseudoVFWADD_VV_M2_E16_MASK, PseudoVFWADD_VV_M2_E16, 0x3 }, // 1206 |
| 1877 | { PseudoVFWADD_VV_M2_E32_MASK, PseudoVFWADD_VV_M2_E32, 0x3 }, // 1207 |
| 1878 | { PseudoVFWADD_VV_M4_E16_MASK, PseudoVFWADD_VV_M4_E16, 0x3 }, // 1208 |
| 1879 | { PseudoVFWADD_VV_M4_E32_MASK, PseudoVFWADD_VV_M4_E32, 0x3 }, // 1209 |
| 1880 | { PseudoVFWADD_VV_MF2_E16_MASK, PseudoVFWADD_VV_MF2_E16, 0x3 }, // 1210 |
| 1881 | { PseudoVFWADD_VV_MF2_E32_MASK, PseudoVFWADD_VV_MF2_E32, 0x3 }, // 1211 |
| 1882 | { PseudoVFWADD_VV_MF4_E16_MASK, PseudoVFWADD_VV_MF4_E16, 0x3 }, // 1212 |
| 1883 | { PseudoVFWADD_WFPR16_M1_E16_MASK, PseudoVFWADD_WFPR16_M1_E16, 0x3 }, // 1213 |
| 1884 | { PseudoVFWADD_WFPR16_M2_E16_MASK, PseudoVFWADD_WFPR16_M2_E16, 0x3 }, // 1214 |
| 1885 | { PseudoVFWADD_WFPR16_M4_E16_MASK, PseudoVFWADD_WFPR16_M4_E16, 0x3 }, // 1215 |
| 1886 | { PseudoVFWADD_WFPR16_MF2_E16_MASK, PseudoVFWADD_WFPR16_MF2_E16, 0x3 }, // 1216 |
| 1887 | { PseudoVFWADD_WFPR16_MF4_E16_MASK, PseudoVFWADD_WFPR16_MF4_E16, 0x3 }, // 1217 |
| 1888 | { PseudoVFWADD_WFPR32_M1_E32_MASK, PseudoVFWADD_WFPR32_M1_E32, 0x3 }, // 1218 |
| 1889 | { PseudoVFWADD_WFPR32_M2_E32_MASK, PseudoVFWADD_WFPR32_M2_E32, 0x3 }, // 1219 |
| 1890 | { PseudoVFWADD_WFPR32_M4_E32_MASK, PseudoVFWADD_WFPR32_M4_E32, 0x3 }, // 1220 |
| 1891 | { PseudoVFWADD_WFPR32_MF2_E32_MASK, PseudoVFWADD_WFPR32_MF2_E32, 0x3 }, // 1221 |
| 1892 | { PseudoVFWADD_WV_M1_E16_MASK, PseudoVFWADD_WV_M1_E16, 0x3 }, // 1222 |
| 1893 | { PseudoVFWADD_WV_M1_E16_MASK_TIED, PseudoVFWADD_WV_M1_E16_TIED, 0x2 }, // 1223 |
| 1894 | { PseudoVFWADD_WV_M1_E32_MASK, PseudoVFWADD_WV_M1_E32, 0x3 }, // 1224 |
| 1895 | { PseudoVFWADD_WV_M1_E32_MASK_TIED, PseudoVFWADD_WV_M1_E32_TIED, 0x2 }, // 1225 |
| 1896 | { PseudoVFWADD_WV_M2_E16_MASK, PseudoVFWADD_WV_M2_E16, 0x3 }, // 1226 |
| 1897 | { PseudoVFWADD_WV_M2_E16_MASK_TIED, PseudoVFWADD_WV_M2_E16_TIED, 0x2 }, // 1227 |
| 1898 | { PseudoVFWADD_WV_M2_E32_MASK, PseudoVFWADD_WV_M2_E32, 0x3 }, // 1228 |
| 1899 | { PseudoVFWADD_WV_M2_E32_MASK_TIED, PseudoVFWADD_WV_M2_E32_TIED, 0x2 }, // 1229 |
| 1900 | { PseudoVFWADD_WV_M4_E16_MASK, PseudoVFWADD_WV_M4_E16, 0x3 }, // 1230 |
| 1901 | { PseudoVFWADD_WV_M4_E16_MASK_TIED, PseudoVFWADD_WV_M4_E16_TIED, 0x2 }, // 1231 |
| 1902 | { PseudoVFWADD_WV_M4_E32_MASK, PseudoVFWADD_WV_M4_E32, 0x3 }, // 1232 |
| 1903 | { PseudoVFWADD_WV_M4_E32_MASK_TIED, PseudoVFWADD_WV_M4_E32_TIED, 0x2 }, // 1233 |
| 1904 | { PseudoVFWADD_WV_MF2_E16_MASK, PseudoVFWADD_WV_MF2_E16, 0x3 }, // 1234 |
| 1905 | { PseudoVFWADD_WV_MF2_E16_MASK_TIED, PseudoVFWADD_WV_MF2_E16_TIED, 0x2 }, // 1235 |
| 1906 | { PseudoVFWADD_WV_MF2_E32_MASK, PseudoVFWADD_WV_MF2_E32, 0x3 }, // 1236 |
| 1907 | { PseudoVFWADD_WV_MF2_E32_MASK_TIED, PseudoVFWADD_WV_MF2_E32_TIED, 0x2 }, // 1237 |
| 1908 | { PseudoVFWADD_WV_MF4_E16_MASK, PseudoVFWADD_WV_MF4_E16, 0x3 }, // 1238 |
| 1909 | { PseudoVFWADD_WV_MF4_E16_MASK_TIED, PseudoVFWADD_WV_MF4_E16_TIED, 0x2 }, // 1239 |
| 1910 | { PseudoVFWCVTBF16_F_F_V_M1_E16_MASK, PseudoVFWCVTBF16_F_F_V_M1_E16, 0x2 }, // 1240 |
| 1911 | { PseudoVFWCVTBF16_F_F_V_M1_E32_MASK, PseudoVFWCVTBF16_F_F_V_M1_E32, 0x2 }, // 1241 |
| 1912 | { PseudoVFWCVTBF16_F_F_V_M2_E16_MASK, PseudoVFWCVTBF16_F_F_V_M2_E16, 0x2 }, // 1242 |
| 1913 | { PseudoVFWCVTBF16_F_F_V_M2_E32_MASK, PseudoVFWCVTBF16_F_F_V_M2_E32, 0x2 }, // 1243 |
| 1914 | { PseudoVFWCVTBF16_F_F_V_M4_E16_MASK, PseudoVFWCVTBF16_F_F_V_M4_E16, 0x2 }, // 1244 |
| 1915 | { PseudoVFWCVTBF16_F_F_V_M4_E32_MASK, PseudoVFWCVTBF16_F_F_V_M4_E32, 0x2 }, // 1245 |
| 1916 | { PseudoVFWCVTBF16_F_F_V_MF2_E16_MASK, PseudoVFWCVTBF16_F_F_V_MF2_E16, 0x2 }, // 1246 |
| 1917 | { PseudoVFWCVTBF16_F_F_V_MF2_E32_MASK, PseudoVFWCVTBF16_F_F_V_MF2_E32, 0x2 }, // 1247 |
| 1918 | { PseudoVFWCVTBF16_F_F_V_MF4_E16_MASK, PseudoVFWCVTBF16_F_F_V_MF4_E16, 0x2 }, // 1248 |
| 1919 | { PseudoVFWCVT_F_F_V_M1_E16_MASK, PseudoVFWCVT_F_F_V_M1_E16, 0x2 }, // 1249 |
| 1920 | { PseudoVFWCVT_F_F_V_M1_E32_MASK, PseudoVFWCVT_F_F_V_M1_E32, 0x2 }, // 1250 |
| 1921 | { PseudoVFWCVT_F_F_V_M2_E16_MASK, PseudoVFWCVT_F_F_V_M2_E16, 0x2 }, // 1251 |
| 1922 | { PseudoVFWCVT_F_F_V_M2_E32_MASK, PseudoVFWCVT_F_F_V_M2_E32, 0x2 }, // 1252 |
| 1923 | { PseudoVFWCVT_F_F_V_M4_E16_MASK, PseudoVFWCVT_F_F_V_M4_E16, 0x2 }, // 1253 |
| 1924 | { PseudoVFWCVT_F_F_V_M4_E32_MASK, PseudoVFWCVT_F_F_V_M4_E32, 0x2 }, // 1254 |
| 1925 | { PseudoVFWCVT_F_F_V_MF2_E16_MASK, PseudoVFWCVT_F_F_V_MF2_E16, 0x2 }, // 1255 |
| 1926 | { PseudoVFWCVT_F_F_V_MF2_E32_MASK, PseudoVFWCVT_F_F_V_MF2_E32, 0x2 }, // 1256 |
| 1927 | { PseudoVFWCVT_F_F_V_MF4_E16_MASK, PseudoVFWCVT_F_F_V_MF4_E16, 0x2 }, // 1257 |
| 1928 | { PseudoVFWCVT_F_XU_V_M1_E16_MASK, PseudoVFWCVT_F_XU_V_M1_E16, 0x2 }, // 1258 |
| 1929 | { PseudoVFWCVT_F_XU_V_M1_E32_MASK, PseudoVFWCVT_F_XU_V_M1_E32, 0x2 }, // 1259 |
| 1930 | { PseudoVFWCVT_F_XU_V_M1_E8_MASK, PseudoVFWCVT_F_XU_V_M1_E8, 0x2 }, // 1260 |
| 1931 | { PseudoVFWCVT_F_XU_V_M2_E16_MASK, PseudoVFWCVT_F_XU_V_M2_E16, 0x2 }, // 1261 |
| 1932 | { PseudoVFWCVT_F_XU_V_M2_E32_MASK, PseudoVFWCVT_F_XU_V_M2_E32, 0x2 }, // 1262 |
| 1933 | { PseudoVFWCVT_F_XU_V_M2_E8_MASK, PseudoVFWCVT_F_XU_V_M2_E8, 0x2 }, // 1263 |
| 1934 | { PseudoVFWCVT_F_XU_V_M4_E16_MASK, PseudoVFWCVT_F_XU_V_M4_E16, 0x2 }, // 1264 |
| 1935 | { PseudoVFWCVT_F_XU_V_M4_E32_MASK, PseudoVFWCVT_F_XU_V_M4_E32, 0x2 }, // 1265 |
| 1936 | { PseudoVFWCVT_F_XU_V_M4_E8_MASK, PseudoVFWCVT_F_XU_V_M4_E8, 0x2 }, // 1266 |
| 1937 | { PseudoVFWCVT_F_XU_V_MF2_E16_MASK, PseudoVFWCVT_F_XU_V_MF2_E16, 0x2 }, // 1267 |
| 1938 | { PseudoVFWCVT_F_XU_V_MF2_E32_MASK, PseudoVFWCVT_F_XU_V_MF2_E32, 0x2 }, // 1268 |
| 1939 | { PseudoVFWCVT_F_XU_V_MF2_E8_MASK, PseudoVFWCVT_F_XU_V_MF2_E8, 0x2 }, // 1269 |
| 1940 | { PseudoVFWCVT_F_XU_V_MF4_E16_MASK, PseudoVFWCVT_F_XU_V_MF4_E16, 0x2 }, // 1270 |
| 1941 | { PseudoVFWCVT_F_XU_V_MF4_E8_MASK, PseudoVFWCVT_F_XU_V_MF4_E8, 0x2 }, // 1271 |
| 1942 | { PseudoVFWCVT_F_XU_V_MF8_E8_MASK, PseudoVFWCVT_F_XU_V_MF8_E8, 0x2 }, // 1272 |
| 1943 | { PseudoVFWCVT_F_X_V_M1_E16_MASK, PseudoVFWCVT_F_X_V_M1_E16, 0x2 }, // 1273 |
| 1944 | { PseudoVFWCVT_F_X_V_M1_E32_MASK, PseudoVFWCVT_F_X_V_M1_E32, 0x2 }, // 1274 |
| 1945 | { PseudoVFWCVT_F_X_V_M1_E8_MASK, PseudoVFWCVT_F_X_V_M1_E8, 0x2 }, // 1275 |
| 1946 | { PseudoVFWCVT_F_X_V_M2_E16_MASK, PseudoVFWCVT_F_X_V_M2_E16, 0x2 }, // 1276 |
| 1947 | { PseudoVFWCVT_F_X_V_M2_E32_MASK, PseudoVFWCVT_F_X_V_M2_E32, 0x2 }, // 1277 |
| 1948 | { PseudoVFWCVT_F_X_V_M2_E8_MASK, PseudoVFWCVT_F_X_V_M2_E8, 0x2 }, // 1278 |
| 1949 | { PseudoVFWCVT_F_X_V_M4_E16_MASK, PseudoVFWCVT_F_X_V_M4_E16, 0x2 }, // 1279 |
| 1950 | { PseudoVFWCVT_F_X_V_M4_E32_MASK, PseudoVFWCVT_F_X_V_M4_E32, 0x2 }, // 1280 |
| 1951 | { PseudoVFWCVT_F_X_V_M4_E8_MASK, PseudoVFWCVT_F_X_V_M4_E8, 0x2 }, // 1281 |
| 1952 | { PseudoVFWCVT_F_X_V_MF2_E16_MASK, PseudoVFWCVT_F_X_V_MF2_E16, 0x2 }, // 1282 |
| 1953 | { PseudoVFWCVT_F_X_V_MF2_E32_MASK, PseudoVFWCVT_F_X_V_MF2_E32, 0x2 }, // 1283 |
| 1954 | { PseudoVFWCVT_F_X_V_MF2_E8_MASK, PseudoVFWCVT_F_X_V_MF2_E8, 0x2 }, // 1284 |
| 1955 | { PseudoVFWCVT_F_X_V_MF4_E16_MASK, PseudoVFWCVT_F_X_V_MF4_E16, 0x2 }, // 1285 |
| 1956 | { PseudoVFWCVT_F_X_V_MF4_E8_MASK, PseudoVFWCVT_F_X_V_MF4_E8, 0x2 }, // 1286 |
| 1957 | { PseudoVFWCVT_F_X_V_MF8_E8_MASK, PseudoVFWCVT_F_X_V_MF8_E8, 0x2 }, // 1287 |
| 1958 | { PseudoVFWCVT_RTZ_XU_F_V_M1_MASK, PseudoVFWCVT_RTZ_XU_F_V_M1, 0x2 }, // 1288 |
| 1959 | { PseudoVFWCVT_RTZ_XU_F_V_M2_MASK, PseudoVFWCVT_RTZ_XU_F_V_M2, 0x2 }, // 1289 |
| 1960 | { PseudoVFWCVT_RTZ_XU_F_V_M4_MASK, PseudoVFWCVT_RTZ_XU_F_V_M4, 0x2 }, // 1290 |
| 1961 | { PseudoVFWCVT_RTZ_XU_F_V_MF2_MASK, PseudoVFWCVT_RTZ_XU_F_V_MF2, 0x2 }, // 1291 |
| 1962 | { PseudoVFWCVT_RTZ_XU_F_V_MF4_MASK, PseudoVFWCVT_RTZ_XU_F_V_MF4, 0x2 }, // 1292 |
| 1963 | { PseudoVFWCVT_RTZ_X_F_V_M1_MASK, PseudoVFWCVT_RTZ_X_F_V_M1, 0x2 }, // 1293 |
| 1964 | { PseudoVFWCVT_RTZ_X_F_V_M2_MASK, PseudoVFWCVT_RTZ_X_F_V_M2, 0x2 }, // 1294 |
| 1965 | { PseudoVFWCVT_RTZ_X_F_V_M4_MASK, PseudoVFWCVT_RTZ_X_F_V_M4, 0x2 }, // 1295 |
| 1966 | { PseudoVFWCVT_RTZ_X_F_V_MF2_MASK, PseudoVFWCVT_RTZ_X_F_V_MF2, 0x2 }, // 1296 |
| 1967 | { PseudoVFWCVT_RTZ_X_F_V_MF4_MASK, PseudoVFWCVT_RTZ_X_F_V_MF4, 0x2 }, // 1297 |
| 1968 | { PseudoVFWCVT_XU_F_V_M1_MASK, PseudoVFWCVT_XU_F_V_M1, 0x2 }, // 1298 |
| 1969 | { PseudoVFWCVT_XU_F_V_M2_MASK, PseudoVFWCVT_XU_F_V_M2, 0x2 }, // 1299 |
| 1970 | { PseudoVFWCVT_XU_F_V_M4_MASK, PseudoVFWCVT_XU_F_V_M4, 0x2 }, // 1300 |
| 1971 | { PseudoVFWCVT_XU_F_V_MF2_MASK, PseudoVFWCVT_XU_F_V_MF2, 0x2 }, // 1301 |
| 1972 | { PseudoVFWCVT_XU_F_V_MF4_MASK, PseudoVFWCVT_XU_F_V_MF4, 0x2 }, // 1302 |
| 1973 | { PseudoVFWCVT_X_F_V_M1_MASK, PseudoVFWCVT_X_F_V_M1, 0x2 }, // 1303 |
| 1974 | { PseudoVFWCVT_X_F_V_M2_MASK, PseudoVFWCVT_X_F_V_M2, 0x2 }, // 1304 |
| 1975 | { PseudoVFWCVT_X_F_V_M4_MASK, PseudoVFWCVT_X_F_V_M4, 0x2 }, // 1305 |
| 1976 | { PseudoVFWCVT_X_F_V_MF2_MASK, PseudoVFWCVT_X_F_V_MF2, 0x2 }, // 1306 |
| 1977 | { PseudoVFWCVT_X_F_V_MF4_MASK, PseudoVFWCVT_X_F_V_MF4, 0x2 }, // 1307 |
| 1978 | { PseudoVFWMACCBF16_VFPR16_M1_E16_MASK, PseudoVFWMACCBF16_VFPR16_M1_E16, 0x3 }, // 1308 |
| 1979 | { PseudoVFWMACCBF16_VFPR16_M2_E16_MASK, PseudoVFWMACCBF16_VFPR16_M2_E16, 0x3 }, // 1309 |
| 1980 | { PseudoVFWMACCBF16_VFPR16_M4_E16_MASK, PseudoVFWMACCBF16_VFPR16_M4_E16, 0x3 }, // 1310 |
| 1981 | { PseudoVFWMACCBF16_VFPR16_MF2_E16_MASK, PseudoVFWMACCBF16_VFPR16_MF2_E16, 0x3 }, // 1311 |
| 1982 | { PseudoVFWMACCBF16_VFPR16_MF4_E16_MASK, PseudoVFWMACCBF16_VFPR16_MF4_E16, 0x3 }, // 1312 |
| 1983 | { PseudoVFWMACCBF16_VV_M1_E16_MASK, PseudoVFWMACCBF16_VV_M1_E16, 0x3 }, // 1313 |
| 1984 | { PseudoVFWMACCBF16_VV_M1_E32_MASK, PseudoVFWMACCBF16_VV_M1_E32, 0x3 }, // 1314 |
| 1985 | { PseudoVFWMACCBF16_VV_M2_E16_MASK, PseudoVFWMACCBF16_VV_M2_E16, 0x3 }, // 1315 |
| 1986 | { PseudoVFWMACCBF16_VV_M2_E32_MASK, PseudoVFWMACCBF16_VV_M2_E32, 0x3 }, // 1316 |
| 1987 | { PseudoVFWMACCBF16_VV_M4_E16_MASK, PseudoVFWMACCBF16_VV_M4_E16, 0x3 }, // 1317 |
| 1988 | { PseudoVFWMACCBF16_VV_M4_E32_MASK, PseudoVFWMACCBF16_VV_M4_E32, 0x3 }, // 1318 |
| 1989 | { PseudoVFWMACCBF16_VV_MF2_E16_MASK, PseudoVFWMACCBF16_VV_MF2_E16, 0x3 }, // 1319 |
| 1990 | { PseudoVFWMACCBF16_VV_MF2_E32_MASK, PseudoVFWMACCBF16_VV_MF2_E32, 0x3 }, // 1320 |
| 1991 | { PseudoVFWMACCBF16_VV_MF4_E16_MASK, PseudoVFWMACCBF16_VV_MF4_E16, 0x3 }, // 1321 |
| 1992 | { PseudoVFWMACC_VFPR16_M1_E16_MASK, PseudoVFWMACC_VFPR16_M1_E16, 0x3 }, // 1322 |
| 1993 | { PseudoVFWMACC_VFPR16_M2_E16_MASK, PseudoVFWMACC_VFPR16_M2_E16, 0x3 }, // 1323 |
| 1994 | { PseudoVFWMACC_VFPR16_M4_E16_MASK, PseudoVFWMACC_VFPR16_M4_E16, 0x3 }, // 1324 |
| 1995 | { PseudoVFWMACC_VFPR16_MF2_E16_MASK, PseudoVFWMACC_VFPR16_MF2_E16, 0x3 }, // 1325 |
| 1996 | { PseudoVFWMACC_VFPR16_MF4_E16_MASK, PseudoVFWMACC_VFPR16_MF4_E16, 0x3 }, // 1326 |
| 1997 | { PseudoVFWMACC_VFPR32_M1_E32_MASK, PseudoVFWMACC_VFPR32_M1_E32, 0x3 }, // 1327 |
| 1998 | { PseudoVFWMACC_VFPR32_M2_E32_MASK, PseudoVFWMACC_VFPR32_M2_E32, 0x3 }, // 1328 |
| 1999 | { PseudoVFWMACC_VFPR32_M4_E32_MASK, PseudoVFWMACC_VFPR32_M4_E32, 0x3 }, // 1329 |
| 2000 | { PseudoVFWMACC_VFPR32_MF2_E32_MASK, PseudoVFWMACC_VFPR32_MF2_E32, 0x3 }, // 1330 |
| 2001 | { PseudoVFWMACC_VV_M1_E16_MASK, PseudoVFWMACC_VV_M1_E16, 0x3 }, // 1331 |
| 2002 | { PseudoVFWMACC_VV_M1_E32_MASK, PseudoVFWMACC_VV_M1_E32, 0x3 }, // 1332 |
| 2003 | { PseudoVFWMACC_VV_M2_E16_MASK, PseudoVFWMACC_VV_M2_E16, 0x3 }, // 1333 |
| 2004 | { PseudoVFWMACC_VV_M2_E32_MASK, PseudoVFWMACC_VV_M2_E32, 0x3 }, // 1334 |
| 2005 | { PseudoVFWMACC_VV_M4_E16_MASK, PseudoVFWMACC_VV_M4_E16, 0x3 }, // 1335 |
| 2006 | { PseudoVFWMACC_VV_M4_E32_MASK, PseudoVFWMACC_VV_M4_E32, 0x3 }, // 1336 |
| 2007 | { PseudoVFWMACC_VV_MF2_E16_MASK, PseudoVFWMACC_VV_MF2_E16, 0x3 }, // 1337 |
| 2008 | { PseudoVFWMACC_VV_MF2_E32_MASK, PseudoVFWMACC_VV_MF2_E32, 0x3 }, // 1338 |
| 2009 | { PseudoVFWMACC_VV_MF4_E16_MASK, PseudoVFWMACC_VV_MF4_E16, 0x3 }, // 1339 |
| 2010 | { PseudoVFWMSAC_VFPR16_M1_E16_MASK, PseudoVFWMSAC_VFPR16_M1_E16, 0x3 }, // 1340 |
| 2011 | { PseudoVFWMSAC_VFPR16_M2_E16_MASK, PseudoVFWMSAC_VFPR16_M2_E16, 0x3 }, // 1341 |
| 2012 | { PseudoVFWMSAC_VFPR16_M4_E16_MASK, PseudoVFWMSAC_VFPR16_M4_E16, 0x3 }, // 1342 |
| 2013 | { PseudoVFWMSAC_VFPR16_MF2_E16_MASK, PseudoVFWMSAC_VFPR16_MF2_E16, 0x3 }, // 1343 |
| 2014 | { PseudoVFWMSAC_VFPR16_MF4_E16_MASK, PseudoVFWMSAC_VFPR16_MF4_E16, 0x3 }, // 1344 |
| 2015 | { PseudoVFWMSAC_VFPR32_M1_E32_MASK, PseudoVFWMSAC_VFPR32_M1_E32, 0x3 }, // 1345 |
| 2016 | { PseudoVFWMSAC_VFPR32_M2_E32_MASK, PseudoVFWMSAC_VFPR32_M2_E32, 0x3 }, // 1346 |
| 2017 | { PseudoVFWMSAC_VFPR32_M4_E32_MASK, PseudoVFWMSAC_VFPR32_M4_E32, 0x3 }, // 1347 |
| 2018 | { PseudoVFWMSAC_VFPR32_MF2_E32_MASK, PseudoVFWMSAC_VFPR32_MF2_E32, 0x3 }, // 1348 |
| 2019 | { PseudoVFWMSAC_VV_M1_E16_MASK, PseudoVFWMSAC_VV_M1_E16, 0x3 }, // 1349 |
| 2020 | { PseudoVFWMSAC_VV_M1_E32_MASK, PseudoVFWMSAC_VV_M1_E32, 0x3 }, // 1350 |
| 2021 | { PseudoVFWMSAC_VV_M2_E16_MASK, PseudoVFWMSAC_VV_M2_E16, 0x3 }, // 1351 |
| 2022 | { PseudoVFWMSAC_VV_M2_E32_MASK, PseudoVFWMSAC_VV_M2_E32, 0x3 }, // 1352 |
| 2023 | { PseudoVFWMSAC_VV_M4_E16_MASK, PseudoVFWMSAC_VV_M4_E16, 0x3 }, // 1353 |
| 2024 | { PseudoVFWMSAC_VV_M4_E32_MASK, PseudoVFWMSAC_VV_M4_E32, 0x3 }, // 1354 |
| 2025 | { PseudoVFWMSAC_VV_MF2_E16_MASK, PseudoVFWMSAC_VV_MF2_E16, 0x3 }, // 1355 |
| 2026 | { PseudoVFWMSAC_VV_MF2_E32_MASK, PseudoVFWMSAC_VV_MF2_E32, 0x3 }, // 1356 |
| 2027 | { PseudoVFWMSAC_VV_MF4_E16_MASK, PseudoVFWMSAC_VV_MF4_E16, 0x3 }, // 1357 |
| 2028 | { PseudoVFWMUL_VFPR16_M1_E16_MASK, PseudoVFWMUL_VFPR16_M1_E16, 0x3 }, // 1358 |
| 2029 | { PseudoVFWMUL_VFPR16_M2_E16_MASK, PseudoVFWMUL_VFPR16_M2_E16, 0x3 }, // 1359 |
| 2030 | { PseudoVFWMUL_VFPR16_M4_E16_MASK, PseudoVFWMUL_VFPR16_M4_E16, 0x3 }, // 1360 |
| 2031 | { PseudoVFWMUL_VFPR16_MF2_E16_MASK, PseudoVFWMUL_VFPR16_MF2_E16, 0x3 }, // 1361 |
| 2032 | { PseudoVFWMUL_VFPR16_MF4_E16_MASK, PseudoVFWMUL_VFPR16_MF4_E16, 0x3 }, // 1362 |
| 2033 | { PseudoVFWMUL_VFPR32_M1_E32_MASK, PseudoVFWMUL_VFPR32_M1_E32, 0x3 }, // 1363 |
| 2034 | { PseudoVFWMUL_VFPR32_M2_E32_MASK, PseudoVFWMUL_VFPR32_M2_E32, 0x3 }, // 1364 |
| 2035 | { PseudoVFWMUL_VFPR32_M4_E32_MASK, PseudoVFWMUL_VFPR32_M4_E32, 0x3 }, // 1365 |
| 2036 | { PseudoVFWMUL_VFPR32_MF2_E32_MASK, PseudoVFWMUL_VFPR32_MF2_E32, 0x3 }, // 1366 |
| 2037 | { PseudoVFWMUL_VV_M1_E16_MASK, PseudoVFWMUL_VV_M1_E16, 0x3 }, // 1367 |
| 2038 | { PseudoVFWMUL_VV_M1_E32_MASK, PseudoVFWMUL_VV_M1_E32, 0x3 }, // 1368 |
| 2039 | { PseudoVFWMUL_VV_M2_E16_MASK, PseudoVFWMUL_VV_M2_E16, 0x3 }, // 1369 |
| 2040 | { PseudoVFWMUL_VV_M2_E32_MASK, PseudoVFWMUL_VV_M2_E32, 0x3 }, // 1370 |
| 2041 | { PseudoVFWMUL_VV_M4_E16_MASK, PseudoVFWMUL_VV_M4_E16, 0x3 }, // 1371 |
| 2042 | { PseudoVFWMUL_VV_M4_E32_MASK, PseudoVFWMUL_VV_M4_E32, 0x3 }, // 1372 |
| 2043 | { PseudoVFWMUL_VV_MF2_E16_MASK, PseudoVFWMUL_VV_MF2_E16, 0x3 }, // 1373 |
| 2044 | { PseudoVFWMUL_VV_MF2_E32_MASK, PseudoVFWMUL_VV_MF2_E32, 0x3 }, // 1374 |
| 2045 | { PseudoVFWMUL_VV_MF4_E16_MASK, PseudoVFWMUL_VV_MF4_E16, 0x3 }, // 1375 |
| 2046 | { PseudoVFWNMACC_VFPR16_M1_E16_MASK, PseudoVFWNMACC_VFPR16_M1_E16, 0x3 }, // 1376 |
| 2047 | { PseudoVFWNMACC_VFPR16_M2_E16_MASK, PseudoVFWNMACC_VFPR16_M2_E16, 0x3 }, // 1377 |
| 2048 | { PseudoVFWNMACC_VFPR16_M4_E16_MASK, PseudoVFWNMACC_VFPR16_M4_E16, 0x3 }, // 1378 |
| 2049 | { PseudoVFWNMACC_VFPR16_MF2_E16_MASK, PseudoVFWNMACC_VFPR16_MF2_E16, 0x3 }, // 1379 |
| 2050 | { PseudoVFWNMACC_VFPR16_MF4_E16_MASK, PseudoVFWNMACC_VFPR16_MF4_E16, 0x3 }, // 1380 |
| 2051 | { PseudoVFWNMACC_VFPR32_M1_E32_MASK, PseudoVFWNMACC_VFPR32_M1_E32, 0x3 }, // 1381 |
| 2052 | { PseudoVFWNMACC_VFPR32_M2_E32_MASK, PseudoVFWNMACC_VFPR32_M2_E32, 0x3 }, // 1382 |
| 2053 | { PseudoVFWNMACC_VFPR32_M4_E32_MASK, PseudoVFWNMACC_VFPR32_M4_E32, 0x3 }, // 1383 |
| 2054 | { PseudoVFWNMACC_VFPR32_MF2_E32_MASK, PseudoVFWNMACC_VFPR32_MF2_E32, 0x3 }, // 1384 |
| 2055 | { PseudoVFWNMACC_VV_M1_E16_MASK, PseudoVFWNMACC_VV_M1_E16, 0x3 }, // 1385 |
| 2056 | { PseudoVFWNMACC_VV_M1_E32_MASK, PseudoVFWNMACC_VV_M1_E32, 0x3 }, // 1386 |
| 2057 | { PseudoVFWNMACC_VV_M2_E16_MASK, PseudoVFWNMACC_VV_M2_E16, 0x3 }, // 1387 |
| 2058 | { PseudoVFWNMACC_VV_M2_E32_MASK, PseudoVFWNMACC_VV_M2_E32, 0x3 }, // 1388 |
| 2059 | { PseudoVFWNMACC_VV_M4_E16_MASK, PseudoVFWNMACC_VV_M4_E16, 0x3 }, // 1389 |
| 2060 | { PseudoVFWNMACC_VV_M4_E32_MASK, PseudoVFWNMACC_VV_M4_E32, 0x3 }, // 1390 |
| 2061 | { PseudoVFWNMACC_VV_MF2_E16_MASK, PseudoVFWNMACC_VV_MF2_E16, 0x3 }, // 1391 |
| 2062 | { PseudoVFWNMACC_VV_MF2_E32_MASK, PseudoVFWNMACC_VV_MF2_E32, 0x3 }, // 1392 |
| 2063 | { PseudoVFWNMACC_VV_MF4_E16_MASK, PseudoVFWNMACC_VV_MF4_E16, 0x3 }, // 1393 |
| 2064 | { PseudoVFWNMSAC_VFPR16_M1_E16_MASK, PseudoVFWNMSAC_VFPR16_M1_E16, 0x3 }, // 1394 |
| 2065 | { PseudoVFWNMSAC_VFPR16_M2_E16_MASK, PseudoVFWNMSAC_VFPR16_M2_E16, 0x3 }, // 1395 |
| 2066 | { PseudoVFWNMSAC_VFPR16_M4_E16_MASK, PseudoVFWNMSAC_VFPR16_M4_E16, 0x3 }, // 1396 |
| 2067 | { PseudoVFWNMSAC_VFPR16_MF2_E16_MASK, PseudoVFWNMSAC_VFPR16_MF2_E16, 0x3 }, // 1397 |
| 2068 | { PseudoVFWNMSAC_VFPR16_MF4_E16_MASK, PseudoVFWNMSAC_VFPR16_MF4_E16, 0x3 }, // 1398 |
| 2069 | { PseudoVFWNMSAC_VFPR32_M1_E32_MASK, PseudoVFWNMSAC_VFPR32_M1_E32, 0x3 }, // 1399 |
| 2070 | { PseudoVFWNMSAC_VFPR32_M2_E32_MASK, PseudoVFWNMSAC_VFPR32_M2_E32, 0x3 }, // 1400 |
| 2071 | { PseudoVFWNMSAC_VFPR32_M4_E32_MASK, PseudoVFWNMSAC_VFPR32_M4_E32, 0x3 }, // 1401 |
| 2072 | { PseudoVFWNMSAC_VFPR32_MF2_E32_MASK, PseudoVFWNMSAC_VFPR32_MF2_E32, 0x3 }, // 1402 |
| 2073 | { PseudoVFWNMSAC_VV_M1_E16_MASK, PseudoVFWNMSAC_VV_M1_E16, 0x3 }, // 1403 |
| 2074 | { PseudoVFWNMSAC_VV_M1_E32_MASK, PseudoVFWNMSAC_VV_M1_E32, 0x3 }, // 1404 |
| 2075 | { PseudoVFWNMSAC_VV_M2_E16_MASK, PseudoVFWNMSAC_VV_M2_E16, 0x3 }, // 1405 |
| 2076 | { PseudoVFWNMSAC_VV_M2_E32_MASK, PseudoVFWNMSAC_VV_M2_E32, 0x3 }, // 1406 |
| 2077 | { PseudoVFWNMSAC_VV_M4_E16_MASK, PseudoVFWNMSAC_VV_M4_E16, 0x3 }, // 1407 |
| 2078 | { PseudoVFWNMSAC_VV_M4_E32_MASK, PseudoVFWNMSAC_VV_M4_E32, 0x3 }, // 1408 |
| 2079 | { PseudoVFWNMSAC_VV_MF2_E16_MASK, PseudoVFWNMSAC_VV_MF2_E16, 0x3 }, // 1409 |
| 2080 | { PseudoVFWNMSAC_VV_MF2_E32_MASK, PseudoVFWNMSAC_VV_MF2_E32, 0x3 }, // 1410 |
| 2081 | { PseudoVFWNMSAC_VV_MF4_E16_MASK, PseudoVFWNMSAC_VV_MF4_E16, 0x3 }, // 1411 |
| 2082 | { PseudoVFWREDOSUM_VS_M1_E16_MASK, PseudoVFWREDOSUM_VS_M1_E16, 0x3 }, // 1412 |
| 2083 | { PseudoVFWREDOSUM_VS_M1_E32_MASK, PseudoVFWREDOSUM_VS_M1_E32, 0x3 }, // 1413 |
| 2084 | { PseudoVFWREDOSUM_VS_M2_E16_MASK, PseudoVFWREDOSUM_VS_M2_E16, 0x3 }, // 1414 |
| 2085 | { PseudoVFWREDOSUM_VS_M2_E32_MASK, PseudoVFWREDOSUM_VS_M2_E32, 0x3 }, // 1415 |
| 2086 | { PseudoVFWREDOSUM_VS_M4_E16_MASK, PseudoVFWREDOSUM_VS_M4_E16, 0x3 }, // 1416 |
| 2087 | { PseudoVFWREDOSUM_VS_M4_E32_MASK, PseudoVFWREDOSUM_VS_M4_E32, 0x3 }, // 1417 |
| 2088 | { PseudoVFWREDOSUM_VS_M8_E16_MASK, PseudoVFWREDOSUM_VS_M8_E16, 0x3 }, // 1418 |
| 2089 | { PseudoVFWREDOSUM_VS_M8_E32_MASK, PseudoVFWREDOSUM_VS_M8_E32, 0x3 }, // 1419 |
| 2090 | { PseudoVFWREDOSUM_VS_MF2_E16_MASK, PseudoVFWREDOSUM_VS_MF2_E16, 0x3 }, // 1420 |
| 2091 | { PseudoVFWREDOSUM_VS_MF2_E32_MASK, PseudoVFWREDOSUM_VS_MF2_E32, 0x3 }, // 1421 |
| 2092 | { PseudoVFWREDOSUM_VS_MF4_E16_MASK, PseudoVFWREDOSUM_VS_MF4_E16, 0x3 }, // 1422 |
| 2093 | { PseudoVFWREDUSUM_VS_M1_E16_MASK, PseudoVFWREDUSUM_VS_M1_E16, 0x3 }, // 1423 |
| 2094 | { PseudoVFWREDUSUM_VS_M1_E32_MASK, PseudoVFWREDUSUM_VS_M1_E32, 0x3 }, // 1424 |
| 2095 | { PseudoVFWREDUSUM_VS_M2_E16_MASK, PseudoVFWREDUSUM_VS_M2_E16, 0x3 }, // 1425 |
| 2096 | { PseudoVFWREDUSUM_VS_M2_E32_MASK, PseudoVFWREDUSUM_VS_M2_E32, 0x3 }, // 1426 |
| 2097 | { PseudoVFWREDUSUM_VS_M4_E16_MASK, PseudoVFWREDUSUM_VS_M4_E16, 0x3 }, // 1427 |
| 2098 | { PseudoVFWREDUSUM_VS_M4_E32_MASK, PseudoVFWREDUSUM_VS_M4_E32, 0x3 }, // 1428 |
| 2099 | { PseudoVFWREDUSUM_VS_M8_E16_MASK, PseudoVFWREDUSUM_VS_M8_E16, 0x3 }, // 1429 |
| 2100 | { PseudoVFWREDUSUM_VS_M8_E32_MASK, PseudoVFWREDUSUM_VS_M8_E32, 0x3 }, // 1430 |
| 2101 | { PseudoVFWREDUSUM_VS_MF2_E16_MASK, PseudoVFWREDUSUM_VS_MF2_E16, 0x3 }, // 1431 |
| 2102 | { PseudoVFWREDUSUM_VS_MF2_E32_MASK, PseudoVFWREDUSUM_VS_MF2_E32, 0x3 }, // 1432 |
| 2103 | { PseudoVFWREDUSUM_VS_MF4_E16_MASK, PseudoVFWREDUSUM_VS_MF4_E16, 0x3 }, // 1433 |
| 2104 | { PseudoVFWSUB_VFPR16_M1_E16_MASK, PseudoVFWSUB_VFPR16_M1_E16, 0x3 }, // 1434 |
| 2105 | { PseudoVFWSUB_VFPR16_M2_E16_MASK, PseudoVFWSUB_VFPR16_M2_E16, 0x3 }, // 1435 |
| 2106 | { PseudoVFWSUB_VFPR16_M4_E16_MASK, PseudoVFWSUB_VFPR16_M4_E16, 0x3 }, // 1436 |
| 2107 | { PseudoVFWSUB_VFPR16_MF2_E16_MASK, PseudoVFWSUB_VFPR16_MF2_E16, 0x3 }, // 1437 |
| 2108 | { PseudoVFWSUB_VFPR16_MF4_E16_MASK, PseudoVFWSUB_VFPR16_MF4_E16, 0x3 }, // 1438 |
| 2109 | { PseudoVFWSUB_VFPR32_M1_E32_MASK, PseudoVFWSUB_VFPR32_M1_E32, 0x3 }, // 1439 |
| 2110 | { PseudoVFWSUB_VFPR32_M2_E32_MASK, PseudoVFWSUB_VFPR32_M2_E32, 0x3 }, // 1440 |
| 2111 | { PseudoVFWSUB_VFPR32_M4_E32_MASK, PseudoVFWSUB_VFPR32_M4_E32, 0x3 }, // 1441 |
| 2112 | { PseudoVFWSUB_VFPR32_MF2_E32_MASK, PseudoVFWSUB_VFPR32_MF2_E32, 0x3 }, // 1442 |
| 2113 | { PseudoVFWSUB_VV_M1_E16_MASK, PseudoVFWSUB_VV_M1_E16, 0x3 }, // 1443 |
| 2114 | { PseudoVFWSUB_VV_M1_E32_MASK, PseudoVFWSUB_VV_M1_E32, 0x3 }, // 1444 |
| 2115 | { PseudoVFWSUB_VV_M2_E16_MASK, PseudoVFWSUB_VV_M2_E16, 0x3 }, // 1445 |
| 2116 | { PseudoVFWSUB_VV_M2_E32_MASK, PseudoVFWSUB_VV_M2_E32, 0x3 }, // 1446 |
| 2117 | { PseudoVFWSUB_VV_M4_E16_MASK, PseudoVFWSUB_VV_M4_E16, 0x3 }, // 1447 |
| 2118 | { PseudoVFWSUB_VV_M4_E32_MASK, PseudoVFWSUB_VV_M4_E32, 0x3 }, // 1448 |
| 2119 | { PseudoVFWSUB_VV_MF2_E16_MASK, PseudoVFWSUB_VV_MF2_E16, 0x3 }, // 1449 |
| 2120 | { PseudoVFWSUB_VV_MF2_E32_MASK, PseudoVFWSUB_VV_MF2_E32, 0x3 }, // 1450 |
| 2121 | { PseudoVFWSUB_VV_MF4_E16_MASK, PseudoVFWSUB_VV_MF4_E16, 0x3 }, // 1451 |
| 2122 | { PseudoVFWSUB_WFPR16_M1_E16_MASK, PseudoVFWSUB_WFPR16_M1_E16, 0x3 }, // 1452 |
| 2123 | { PseudoVFWSUB_WFPR16_M2_E16_MASK, PseudoVFWSUB_WFPR16_M2_E16, 0x3 }, // 1453 |
| 2124 | { PseudoVFWSUB_WFPR16_M4_E16_MASK, PseudoVFWSUB_WFPR16_M4_E16, 0x3 }, // 1454 |
| 2125 | { PseudoVFWSUB_WFPR16_MF2_E16_MASK, PseudoVFWSUB_WFPR16_MF2_E16, 0x3 }, // 1455 |
| 2126 | { PseudoVFWSUB_WFPR16_MF4_E16_MASK, PseudoVFWSUB_WFPR16_MF4_E16, 0x3 }, // 1456 |
| 2127 | { PseudoVFWSUB_WFPR32_M1_E32_MASK, PseudoVFWSUB_WFPR32_M1_E32, 0x3 }, // 1457 |
| 2128 | { PseudoVFWSUB_WFPR32_M2_E32_MASK, PseudoVFWSUB_WFPR32_M2_E32, 0x3 }, // 1458 |
| 2129 | { PseudoVFWSUB_WFPR32_M4_E32_MASK, PseudoVFWSUB_WFPR32_M4_E32, 0x3 }, // 1459 |
| 2130 | { PseudoVFWSUB_WFPR32_MF2_E32_MASK, PseudoVFWSUB_WFPR32_MF2_E32, 0x3 }, // 1460 |
| 2131 | { PseudoVFWSUB_WV_M1_E16_MASK, PseudoVFWSUB_WV_M1_E16, 0x3 }, // 1461 |
| 2132 | { PseudoVFWSUB_WV_M1_E16_MASK_TIED, PseudoVFWSUB_WV_M1_E16_TIED, 0x2 }, // 1462 |
| 2133 | { PseudoVFWSUB_WV_M1_E32_MASK, PseudoVFWSUB_WV_M1_E32, 0x3 }, // 1463 |
| 2134 | { PseudoVFWSUB_WV_M1_E32_MASK_TIED, PseudoVFWSUB_WV_M1_E32_TIED, 0x2 }, // 1464 |
| 2135 | { PseudoVFWSUB_WV_M2_E16_MASK, PseudoVFWSUB_WV_M2_E16, 0x3 }, // 1465 |
| 2136 | { PseudoVFWSUB_WV_M2_E16_MASK_TIED, PseudoVFWSUB_WV_M2_E16_TIED, 0x2 }, // 1466 |
| 2137 | { PseudoVFWSUB_WV_M2_E32_MASK, PseudoVFWSUB_WV_M2_E32, 0x3 }, // 1467 |
| 2138 | { PseudoVFWSUB_WV_M2_E32_MASK_TIED, PseudoVFWSUB_WV_M2_E32_TIED, 0x2 }, // 1468 |
| 2139 | { PseudoVFWSUB_WV_M4_E16_MASK, PseudoVFWSUB_WV_M4_E16, 0x3 }, // 1469 |
| 2140 | { PseudoVFWSUB_WV_M4_E16_MASK_TIED, PseudoVFWSUB_WV_M4_E16_TIED, 0x2 }, // 1470 |
| 2141 | { PseudoVFWSUB_WV_M4_E32_MASK, PseudoVFWSUB_WV_M4_E32, 0x3 }, // 1471 |
| 2142 | { PseudoVFWSUB_WV_M4_E32_MASK_TIED, PseudoVFWSUB_WV_M4_E32_TIED, 0x2 }, // 1472 |
| 2143 | { PseudoVFWSUB_WV_MF2_E16_MASK, PseudoVFWSUB_WV_MF2_E16, 0x3 }, // 1473 |
| 2144 | { PseudoVFWSUB_WV_MF2_E16_MASK_TIED, PseudoVFWSUB_WV_MF2_E16_TIED, 0x2 }, // 1474 |
| 2145 | { PseudoVFWSUB_WV_MF2_E32_MASK, PseudoVFWSUB_WV_MF2_E32, 0x3 }, // 1475 |
| 2146 | { PseudoVFWSUB_WV_MF2_E32_MASK_TIED, PseudoVFWSUB_WV_MF2_E32_TIED, 0x2 }, // 1476 |
| 2147 | { PseudoVFWSUB_WV_MF4_E16_MASK, PseudoVFWSUB_WV_MF4_E16, 0x3 }, // 1477 |
| 2148 | { PseudoVFWSUB_WV_MF4_E16_MASK_TIED, PseudoVFWSUB_WV_MF4_E16_TIED, 0x2 }, // 1478 |
| 2149 | { PseudoVID_V_M1_MASK, PseudoVID_V_M1, 0x1 }, // 1479 |
| 2150 | { PseudoVID_V_M2_MASK, PseudoVID_V_M2, 0x1 }, // 1480 |
| 2151 | { PseudoVID_V_M4_MASK, PseudoVID_V_M4, 0x1 }, // 1481 |
| 2152 | { PseudoVID_V_M8_MASK, PseudoVID_V_M8, 0x1 }, // 1482 |
| 2153 | { PseudoVID_V_MF2_MASK, PseudoVID_V_MF2, 0x1 }, // 1483 |
| 2154 | { PseudoVID_V_MF4_MASK, PseudoVID_V_MF4, 0x1 }, // 1484 |
| 2155 | { PseudoVID_V_MF8_MASK, PseudoVID_V_MF8, 0x1 }, // 1485 |
| 2156 | { PseudoVIOTA_M_M1_MASK, PseudoVIOTA_M_M1, 0x2 }, // 1486 |
| 2157 | { PseudoVIOTA_M_M2_MASK, PseudoVIOTA_M_M2, 0x2 }, // 1487 |
| 2158 | { PseudoVIOTA_M_M4_MASK, PseudoVIOTA_M_M4, 0x2 }, // 1488 |
| 2159 | { PseudoVIOTA_M_M8_MASK, PseudoVIOTA_M_M8, 0x2 }, // 1489 |
| 2160 | { PseudoVIOTA_M_MF2_MASK, PseudoVIOTA_M_MF2, 0x2 }, // 1490 |
| 2161 | { PseudoVIOTA_M_MF4_MASK, PseudoVIOTA_M_MF4, 0x2 }, // 1491 |
| 2162 | { PseudoVIOTA_M_MF8_MASK, PseudoVIOTA_M_MF8, 0x2 }, // 1492 |
| 2163 | { PseudoVLE16FF_V_M1_MASK, PseudoVLE16FF_V_M1, 0x2 }, // 1493 |
| 2164 | { PseudoVLE16FF_V_M2_MASK, PseudoVLE16FF_V_M2, 0x2 }, // 1494 |
| 2165 | { PseudoVLE16FF_V_M4_MASK, PseudoVLE16FF_V_M4, 0x2 }, // 1495 |
| 2166 | { PseudoVLE16FF_V_M8_MASK, PseudoVLE16FF_V_M8, 0x2 }, // 1496 |
| 2167 | { PseudoVLE16FF_V_MF2_MASK, PseudoVLE16FF_V_MF2, 0x2 }, // 1497 |
| 2168 | { PseudoVLE16FF_V_MF4_MASK, PseudoVLE16FF_V_MF4, 0x2 }, // 1498 |
| 2169 | { PseudoVLE16_V_M1_MASK, PseudoVLE16_V_M1, 0x2 }, // 1499 |
| 2170 | { PseudoVLE16_V_M2_MASK, PseudoVLE16_V_M2, 0x2 }, // 1500 |
| 2171 | { PseudoVLE16_V_M4_MASK, PseudoVLE16_V_M4, 0x2 }, // 1501 |
| 2172 | { PseudoVLE16_V_M8_MASK, PseudoVLE16_V_M8, 0x2 }, // 1502 |
| 2173 | { PseudoVLE16_V_MF2_MASK, PseudoVLE16_V_MF2, 0x2 }, // 1503 |
| 2174 | { PseudoVLE16_V_MF4_MASK, PseudoVLE16_V_MF4, 0x2 }, // 1504 |
| 2175 | { PseudoVLE32FF_V_M1_MASK, PseudoVLE32FF_V_M1, 0x2 }, // 1505 |
| 2176 | { PseudoVLE32FF_V_M2_MASK, PseudoVLE32FF_V_M2, 0x2 }, // 1506 |
| 2177 | { PseudoVLE32FF_V_M4_MASK, PseudoVLE32FF_V_M4, 0x2 }, // 1507 |
| 2178 | { PseudoVLE32FF_V_M8_MASK, PseudoVLE32FF_V_M8, 0x2 }, // 1508 |
| 2179 | { PseudoVLE32FF_V_MF2_MASK, PseudoVLE32FF_V_MF2, 0x2 }, // 1509 |
| 2180 | { PseudoVLE32_V_M1_MASK, PseudoVLE32_V_M1, 0x2 }, // 1510 |
| 2181 | { PseudoVLE32_V_M2_MASK, PseudoVLE32_V_M2, 0x2 }, // 1511 |
| 2182 | { PseudoVLE32_V_M4_MASK, PseudoVLE32_V_M4, 0x2 }, // 1512 |
| 2183 | { PseudoVLE32_V_M8_MASK, PseudoVLE32_V_M8, 0x2 }, // 1513 |
| 2184 | { PseudoVLE32_V_MF2_MASK, PseudoVLE32_V_MF2, 0x2 }, // 1514 |
| 2185 | { PseudoVLE64FF_V_M1_MASK, PseudoVLE64FF_V_M1, 0x2 }, // 1515 |
| 2186 | { PseudoVLE64FF_V_M2_MASK, PseudoVLE64FF_V_M2, 0x2 }, // 1516 |
| 2187 | { PseudoVLE64FF_V_M4_MASK, PseudoVLE64FF_V_M4, 0x2 }, // 1517 |
| 2188 | { PseudoVLE64FF_V_M8_MASK, PseudoVLE64FF_V_M8, 0x2 }, // 1518 |
| 2189 | { PseudoVLE64_V_M1_MASK, PseudoVLE64_V_M1, 0x2 }, // 1519 |
| 2190 | { PseudoVLE64_V_M2_MASK, PseudoVLE64_V_M2, 0x2 }, // 1520 |
| 2191 | { PseudoVLE64_V_M4_MASK, PseudoVLE64_V_M4, 0x2 }, // 1521 |
| 2192 | { PseudoVLE64_V_M8_MASK, PseudoVLE64_V_M8, 0x2 }, // 1522 |
| 2193 | { PseudoVLE8FF_V_M1_MASK, PseudoVLE8FF_V_M1, 0x2 }, // 1523 |
| 2194 | { PseudoVLE8FF_V_M2_MASK, PseudoVLE8FF_V_M2, 0x2 }, // 1524 |
| 2195 | { PseudoVLE8FF_V_M4_MASK, PseudoVLE8FF_V_M4, 0x2 }, // 1525 |
| 2196 | { PseudoVLE8FF_V_M8_MASK, PseudoVLE8FF_V_M8, 0x2 }, // 1526 |
| 2197 | { PseudoVLE8FF_V_MF2_MASK, PseudoVLE8FF_V_MF2, 0x2 }, // 1527 |
| 2198 | { PseudoVLE8FF_V_MF4_MASK, PseudoVLE8FF_V_MF4, 0x2 }, // 1528 |
| 2199 | { PseudoVLE8FF_V_MF8_MASK, PseudoVLE8FF_V_MF8, 0x2 }, // 1529 |
| 2200 | { PseudoVLE8_V_M1_MASK, PseudoVLE8_V_M1, 0x2 }, // 1530 |
| 2201 | { PseudoVLE8_V_M2_MASK, PseudoVLE8_V_M2, 0x2 }, // 1531 |
| 2202 | { PseudoVLE8_V_M4_MASK, PseudoVLE8_V_M4, 0x2 }, // 1532 |
| 2203 | { PseudoVLE8_V_M8_MASK, PseudoVLE8_V_M8, 0x2 }, // 1533 |
| 2204 | { PseudoVLE8_V_MF2_MASK, PseudoVLE8_V_MF2, 0x2 }, // 1534 |
| 2205 | { PseudoVLE8_V_MF4_MASK, PseudoVLE8_V_MF4, 0x2 }, // 1535 |
| 2206 | { PseudoVLE8_V_MF8_MASK, PseudoVLE8_V_MF8, 0x2 }, // 1536 |
| 2207 | { PseudoVLOXEI16_V_M1_M1_MASK, PseudoVLOXEI16_V_M1_M1, 0x3 }, // 1537 |
| 2208 | { PseudoVLOXEI16_V_M1_M2_MASK, PseudoVLOXEI16_V_M1_M2, 0x3 }, // 1538 |
| 2209 | { PseudoVLOXEI16_V_M1_M4_MASK, PseudoVLOXEI16_V_M1_M4, 0x3 }, // 1539 |
| 2210 | { PseudoVLOXEI16_V_M1_MF2_MASK, PseudoVLOXEI16_V_M1_MF2, 0x3 }, // 1540 |
| 2211 | { PseudoVLOXEI16_V_M2_M1_MASK, PseudoVLOXEI16_V_M2_M1, 0x3 }, // 1541 |
| 2212 | { PseudoVLOXEI16_V_M2_M2_MASK, PseudoVLOXEI16_V_M2_M2, 0x3 }, // 1542 |
| 2213 | { PseudoVLOXEI16_V_M2_M4_MASK, PseudoVLOXEI16_V_M2_M4, 0x3 }, // 1543 |
| 2214 | { PseudoVLOXEI16_V_M2_M8_MASK, PseudoVLOXEI16_V_M2_M8, 0x3 }, // 1544 |
| 2215 | { PseudoVLOXEI16_V_M4_M2_MASK, PseudoVLOXEI16_V_M4_M2, 0x3 }, // 1545 |
| 2216 | { PseudoVLOXEI16_V_M4_M4_MASK, PseudoVLOXEI16_V_M4_M4, 0x3 }, // 1546 |
| 2217 | { PseudoVLOXEI16_V_M4_M8_MASK, PseudoVLOXEI16_V_M4_M8, 0x3 }, // 1547 |
| 2218 | { PseudoVLOXEI16_V_M8_M4_MASK, PseudoVLOXEI16_V_M8_M4, 0x3 }, // 1548 |
| 2219 | { PseudoVLOXEI16_V_M8_M8_MASK, PseudoVLOXEI16_V_M8_M8, 0x3 }, // 1549 |
| 2220 | { PseudoVLOXEI16_V_MF2_M1_MASK, PseudoVLOXEI16_V_MF2_M1, 0x3 }, // 1550 |
| 2221 | { PseudoVLOXEI16_V_MF2_M2_MASK, PseudoVLOXEI16_V_MF2_M2, 0x3 }, // 1551 |
| 2222 | { PseudoVLOXEI16_V_MF2_MF2_MASK, PseudoVLOXEI16_V_MF2_MF2, 0x3 }, // 1552 |
| 2223 | { PseudoVLOXEI16_V_MF2_MF4_MASK, PseudoVLOXEI16_V_MF2_MF4, 0x3 }, // 1553 |
| 2224 | { PseudoVLOXEI16_V_MF4_M1_MASK, PseudoVLOXEI16_V_MF4_M1, 0x3 }, // 1554 |
| 2225 | { PseudoVLOXEI16_V_MF4_MF2_MASK, PseudoVLOXEI16_V_MF4_MF2, 0x3 }, // 1555 |
| 2226 | { PseudoVLOXEI16_V_MF4_MF4_MASK, PseudoVLOXEI16_V_MF4_MF4, 0x3 }, // 1556 |
| 2227 | { PseudoVLOXEI16_V_MF4_MF8_MASK, PseudoVLOXEI16_V_MF4_MF8, 0x3 }, // 1557 |
| 2228 | { PseudoVLOXEI32_V_M1_M1_MASK, PseudoVLOXEI32_V_M1_M1, 0x3 }, // 1558 |
| 2229 | { PseudoVLOXEI32_V_M1_M2_MASK, PseudoVLOXEI32_V_M1_M2, 0x3 }, // 1559 |
| 2230 | { PseudoVLOXEI32_V_M1_MF2_MASK, PseudoVLOXEI32_V_M1_MF2, 0x3 }, // 1560 |
| 2231 | { PseudoVLOXEI32_V_M1_MF4_MASK, PseudoVLOXEI32_V_M1_MF4, 0x3 }, // 1561 |
| 2232 | { PseudoVLOXEI32_V_M2_M1_MASK, PseudoVLOXEI32_V_M2_M1, 0x3 }, // 1562 |
| 2233 | { PseudoVLOXEI32_V_M2_M2_MASK, PseudoVLOXEI32_V_M2_M2, 0x3 }, // 1563 |
| 2234 | { PseudoVLOXEI32_V_M2_M4_MASK, PseudoVLOXEI32_V_M2_M4, 0x3 }, // 1564 |
| 2235 | { PseudoVLOXEI32_V_M2_MF2_MASK, PseudoVLOXEI32_V_M2_MF2, 0x3 }, // 1565 |
| 2236 | { PseudoVLOXEI32_V_M4_M1_MASK, PseudoVLOXEI32_V_M4_M1, 0x3 }, // 1566 |
| 2237 | { PseudoVLOXEI32_V_M4_M2_MASK, PseudoVLOXEI32_V_M4_M2, 0x3 }, // 1567 |
| 2238 | { PseudoVLOXEI32_V_M4_M4_MASK, PseudoVLOXEI32_V_M4_M4, 0x3 }, // 1568 |
| 2239 | { PseudoVLOXEI32_V_M4_M8_MASK, PseudoVLOXEI32_V_M4_M8, 0x3 }, // 1569 |
| 2240 | { PseudoVLOXEI32_V_M8_M2_MASK, PseudoVLOXEI32_V_M8_M2, 0x3 }, // 1570 |
| 2241 | { PseudoVLOXEI32_V_M8_M4_MASK, PseudoVLOXEI32_V_M8_M4, 0x3 }, // 1571 |
| 2242 | { PseudoVLOXEI32_V_M8_M8_MASK, PseudoVLOXEI32_V_M8_M8, 0x3 }, // 1572 |
| 2243 | { PseudoVLOXEI32_V_MF2_M1_MASK, PseudoVLOXEI32_V_MF2_M1, 0x3 }, // 1573 |
| 2244 | { PseudoVLOXEI32_V_MF2_MF2_MASK, PseudoVLOXEI32_V_MF2_MF2, 0x3 }, // 1574 |
| 2245 | { PseudoVLOXEI32_V_MF2_MF4_MASK, PseudoVLOXEI32_V_MF2_MF4, 0x3 }, // 1575 |
| 2246 | { PseudoVLOXEI32_V_MF2_MF8_MASK, PseudoVLOXEI32_V_MF2_MF8, 0x3 }, // 1576 |
| 2247 | { PseudoVLOXEI64_V_M1_M1_MASK, PseudoVLOXEI64_V_M1_M1, 0x3 }, // 1577 |
| 2248 | { PseudoVLOXEI64_V_M1_MF2_MASK, PseudoVLOXEI64_V_M1_MF2, 0x3 }, // 1578 |
| 2249 | { PseudoVLOXEI64_V_M1_MF4_MASK, PseudoVLOXEI64_V_M1_MF4, 0x3 }, // 1579 |
| 2250 | { PseudoVLOXEI64_V_M1_MF8_MASK, PseudoVLOXEI64_V_M1_MF8, 0x3 }, // 1580 |
| 2251 | { PseudoVLOXEI64_V_M2_M1_MASK, PseudoVLOXEI64_V_M2_M1, 0x3 }, // 1581 |
| 2252 | { PseudoVLOXEI64_V_M2_M2_MASK, PseudoVLOXEI64_V_M2_M2, 0x3 }, // 1582 |
| 2253 | { PseudoVLOXEI64_V_M2_MF2_MASK, PseudoVLOXEI64_V_M2_MF2, 0x3 }, // 1583 |
| 2254 | { PseudoVLOXEI64_V_M2_MF4_MASK, PseudoVLOXEI64_V_M2_MF4, 0x3 }, // 1584 |
| 2255 | { PseudoVLOXEI64_V_M4_M1_MASK, PseudoVLOXEI64_V_M4_M1, 0x3 }, // 1585 |
| 2256 | { PseudoVLOXEI64_V_M4_M2_MASK, PseudoVLOXEI64_V_M4_M2, 0x3 }, // 1586 |
| 2257 | { PseudoVLOXEI64_V_M4_M4_MASK, PseudoVLOXEI64_V_M4_M4, 0x3 }, // 1587 |
| 2258 | { PseudoVLOXEI64_V_M4_MF2_MASK, PseudoVLOXEI64_V_M4_MF2, 0x3 }, // 1588 |
| 2259 | { PseudoVLOXEI64_V_M8_M1_MASK, PseudoVLOXEI64_V_M8_M1, 0x3 }, // 1589 |
| 2260 | { PseudoVLOXEI64_V_M8_M2_MASK, PseudoVLOXEI64_V_M8_M2, 0x3 }, // 1590 |
| 2261 | { PseudoVLOXEI64_V_M8_M4_MASK, PseudoVLOXEI64_V_M8_M4, 0x3 }, // 1591 |
| 2262 | { PseudoVLOXEI64_V_M8_M8_MASK, PseudoVLOXEI64_V_M8_M8, 0x3 }, // 1592 |
| 2263 | { PseudoVLOXEI8_V_M1_M1_MASK, PseudoVLOXEI8_V_M1_M1, 0x3 }, // 1593 |
| 2264 | { PseudoVLOXEI8_V_M1_M2_MASK, PseudoVLOXEI8_V_M1_M2, 0x3 }, // 1594 |
| 2265 | { PseudoVLOXEI8_V_M1_M4_MASK, PseudoVLOXEI8_V_M1_M4, 0x3 }, // 1595 |
| 2266 | { PseudoVLOXEI8_V_M1_M8_MASK, PseudoVLOXEI8_V_M1_M8, 0x3 }, // 1596 |
| 2267 | { PseudoVLOXEI8_V_M2_M2_MASK, PseudoVLOXEI8_V_M2_M2, 0x3 }, // 1597 |
| 2268 | { PseudoVLOXEI8_V_M2_M4_MASK, PseudoVLOXEI8_V_M2_M4, 0x3 }, // 1598 |
| 2269 | { PseudoVLOXEI8_V_M2_M8_MASK, PseudoVLOXEI8_V_M2_M8, 0x3 }, // 1599 |
| 2270 | { PseudoVLOXEI8_V_M4_M4_MASK, PseudoVLOXEI8_V_M4_M4, 0x3 }, // 1600 |
| 2271 | { PseudoVLOXEI8_V_M4_M8_MASK, PseudoVLOXEI8_V_M4_M8, 0x3 }, // 1601 |
| 2272 | { PseudoVLOXEI8_V_M8_M8_MASK, PseudoVLOXEI8_V_M8_M8, 0x3 }, // 1602 |
| 2273 | { PseudoVLOXEI8_V_MF2_M1_MASK, PseudoVLOXEI8_V_MF2_M1, 0x3 }, // 1603 |
| 2274 | { PseudoVLOXEI8_V_MF2_M2_MASK, PseudoVLOXEI8_V_MF2_M2, 0x3 }, // 1604 |
| 2275 | { PseudoVLOXEI8_V_MF2_M4_MASK, PseudoVLOXEI8_V_MF2_M4, 0x3 }, // 1605 |
| 2276 | { PseudoVLOXEI8_V_MF2_MF2_MASK, PseudoVLOXEI8_V_MF2_MF2, 0x3 }, // 1606 |
| 2277 | { PseudoVLOXEI8_V_MF4_M1_MASK, PseudoVLOXEI8_V_MF4_M1, 0x3 }, // 1607 |
| 2278 | { PseudoVLOXEI8_V_MF4_M2_MASK, PseudoVLOXEI8_V_MF4_M2, 0x3 }, // 1608 |
| 2279 | { PseudoVLOXEI8_V_MF4_MF2_MASK, PseudoVLOXEI8_V_MF4_MF2, 0x3 }, // 1609 |
| 2280 | { PseudoVLOXEI8_V_MF4_MF4_MASK, PseudoVLOXEI8_V_MF4_MF4, 0x3 }, // 1610 |
| 2281 | { PseudoVLOXEI8_V_MF8_M1_MASK, PseudoVLOXEI8_V_MF8_M1, 0x3 }, // 1611 |
| 2282 | { PseudoVLOXEI8_V_MF8_MF2_MASK, PseudoVLOXEI8_V_MF8_MF2, 0x3 }, // 1612 |
| 2283 | { PseudoVLOXEI8_V_MF8_MF4_MASK, PseudoVLOXEI8_V_MF8_MF4, 0x3 }, // 1613 |
| 2284 | { PseudoVLOXEI8_V_MF8_MF8_MASK, PseudoVLOXEI8_V_MF8_MF8, 0x3 }, // 1614 |
| 2285 | { PseudoVLOXSEG2EI16_V_M1_M1_MASK, PseudoVLOXSEG2EI16_V_M1_M1, 0x3 }, // 1615 |
| 2286 | { PseudoVLOXSEG2EI16_V_M1_M2_MASK, PseudoVLOXSEG2EI16_V_M1_M2, 0x3 }, // 1616 |
| 2287 | { PseudoVLOXSEG2EI16_V_M1_M4_MASK, PseudoVLOXSEG2EI16_V_M1_M4, 0x3 }, // 1617 |
| 2288 | { PseudoVLOXSEG2EI16_V_M1_MF2_MASK, PseudoVLOXSEG2EI16_V_M1_MF2, 0x3 }, // 1618 |
| 2289 | { PseudoVLOXSEG2EI16_V_M2_M1_MASK, PseudoVLOXSEG2EI16_V_M2_M1, 0x3 }, // 1619 |
| 2290 | { PseudoVLOXSEG2EI16_V_M2_M2_MASK, PseudoVLOXSEG2EI16_V_M2_M2, 0x3 }, // 1620 |
| 2291 | { PseudoVLOXSEG2EI16_V_M2_M4_MASK, PseudoVLOXSEG2EI16_V_M2_M4, 0x3 }, // 1621 |
| 2292 | { PseudoVLOXSEG2EI16_V_M4_M2_MASK, PseudoVLOXSEG2EI16_V_M4_M2, 0x3 }, // 1622 |
| 2293 | { PseudoVLOXSEG2EI16_V_M4_M4_MASK, PseudoVLOXSEG2EI16_V_M4_M4, 0x3 }, // 1623 |
| 2294 | { PseudoVLOXSEG2EI16_V_M8_M4_MASK, PseudoVLOXSEG2EI16_V_M8_M4, 0x3 }, // 1624 |
| 2295 | { PseudoVLOXSEG2EI16_V_MF2_M1_MASK, PseudoVLOXSEG2EI16_V_MF2_M1, 0x3 }, // 1625 |
| 2296 | { PseudoVLOXSEG2EI16_V_MF2_M2_MASK, PseudoVLOXSEG2EI16_V_MF2_M2, 0x3 }, // 1626 |
| 2297 | { PseudoVLOXSEG2EI16_V_MF2_MF2_MASK, PseudoVLOXSEG2EI16_V_MF2_MF2, 0x3 }, // 1627 |
| 2298 | { PseudoVLOXSEG2EI16_V_MF2_MF4_MASK, PseudoVLOXSEG2EI16_V_MF2_MF4, 0x3 }, // 1628 |
| 2299 | { PseudoVLOXSEG2EI16_V_MF4_M1_MASK, PseudoVLOXSEG2EI16_V_MF4_M1, 0x3 }, // 1629 |
| 2300 | { PseudoVLOXSEG2EI16_V_MF4_MF2_MASK, PseudoVLOXSEG2EI16_V_MF4_MF2, 0x3 }, // 1630 |
| 2301 | { PseudoVLOXSEG2EI16_V_MF4_MF4_MASK, PseudoVLOXSEG2EI16_V_MF4_MF4, 0x3 }, // 1631 |
| 2302 | { PseudoVLOXSEG2EI16_V_MF4_MF8_MASK, PseudoVLOXSEG2EI16_V_MF4_MF8, 0x3 }, // 1632 |
| 2303 | { PseudoVLOXSEG2EI32_V_M1_M1_MASK, PseudoVLOXSEG2EI32_V_M1_M1, 0x3 }, // 1633 |
| 2304 | { PseudoVLOXSEG2EI32_V_M1_M2_MASK, PseudoVLOXSEG2EI32_V_M1_M2, 0x3 }, // 1634 |
| 2305 | { PseudoVLOXSEG2EI32_V_M1_MF2_MASK, PseudoVLOXSEG2EI32_V_M1_MF2, 0x3 }, // 1635 |
| 2306 | { PseudoVLOXSEG2EI32_V_M1_MF4_MASK, PseudoVLOXSEG2EI32_V_M1_MF4, 0x3 }, // 1636 |
| 2307 | { PseudoVLOXSEG2EI32_V_M2_M1_MASK, PseudoVLOXSEG2EI32_V_M2_M1, 0x3 }, // 1637 |
| 2308 | { PseudoVLOXSEG2EI32_V_M2_M2_MASK, PseudoVLOXSEG2EI32_V_M2_M2, 0x3 }, // 1638 |
| 2309 | { PseudoVLOXSEG2EI32_V_M2_M4_MASK, PseudoVLOXSEG2EI32_V_M2_M4, 0x3 }, // 1639 |
| 2310 | { PseudoVLOXSEG2EI32_V_M2_MF2_MASK, PseudoVLOXSEG2EI32_V_M2_MF2, 0x3 }, // 1640 |
| 2311 | { PseudoVLOXSEG2EI32_V_M4_M1_MASK, PseudoVLOXSEG2EI32_V_M4_M1, 0x3 }, // 1641 |
| 2312 | { PseudoVLOXSEG2EI32_V_M4_M2_MASK, PseudoVLOXSEG2EI32_V_M4_M2, 0x3 }, // 1642 |
| 2313 | { PseudoVLOXSEG2EI32_V_M4_M4_MASK, PseudoVLOXSEG2EI32_V_M4_M4, 0x3 }, // 1643 |
| 2314 | { PseudoVLOXSEG2EI32_V_M8_M2_MASK, PseudoVLOXSEG2EI32_V_M8_M2, 0x3 }, // 1644 |
| 2315 | { PseudoVLOXSEG2EI32_V_M8_M4_MASK, PseudoVLOXSEG2EI32_V_M8_M4, 0x3 }, // 1645 |
| 2316 | { PseudoVLOXSEG2EI32_V_MF2_M1_MASK, PseudoVLOXSEG2EI32_V_MF2_M1, 0x3 }, // 1646 |
| 2317 | { PseudoVLOXSEG2EI32_V_MF2_MF2_MASK, PseudoVLOXSEG2EI32_V_MF2_MF2, 0x3 }, // 1647 |
| 2318 | { PseudoVLOXSEG2EI32_V_MF2_MF4_MASK, PseudoVLOXSEG2EI32_V_MF2_MF4, 0x3 }, // 1648 |
| 2319 | { PseudoVLOXSEG2EI32_V_MF2_MF8_MASK, PseudoVLOXSEG2EI32_V_MF2_MF8, 0x3 }, // 1649 |
| 2320 | { PseudoVLOXSEG2EI64_V_M1_M1_MASK, PseudoVLOXSEG2EI64_V_M1_M1, 0x3 }, // 1650 |
| 2321 | { PseudoVLOXSEG2EI64_V_M1_MF2_MASK, PseudoVLOXSEG2EI64_V_M1_MF2, 0x3 }, // 1651 |
| 2322 | { PseudoVLOXSEG2EI64_V_M1_MF4_MASK, PseudoVLOXSEG2EI64_V_M1_MF4, 0x3 }, // 1652 |
| 2323 | { PseudoVLOXSEG2EI64_V_M1_MF8_MASK, PseudoVLOXSEG2EI64_V_M1_MF8, 0x3 }, // 1653 |
| 2324 | { PseudoVLOXSEG2EI64_V_M2_M1_MASK, PseudoVLOXSEG2EI64_V_M2_M1, 0x3 }, // 1654 |
| 2325 | { PseudoVLOXSEG2EI64_V_M2_M2_MASK, PseudoVLOXSEG2EI64_V_M2_M2, 0x3 }, // 1655 |
| 2326 | { PseudoVLOXSEG2EI64_V_M2_MF2_MASK, PseudoVLOXSEG2EI64_V_M2_MF2, 0x3 }, // 1656 |
| 2327 | { PseudoVLOXSEG2EI64_V_M2_MF4_MASK, PseudoVLOXSEG2EI64_V_M2_MF4, 0x3 }, // 1657 |
| 2328 | { PseudoVLOXSEG2EI64_V_M4_M1_MASK, PseudoVLOXSEG2EI64_V_M4_M1, 0x3 }, // 1658 |
| 2329 | { PseudoVLOXSEG2EI64_V_M4_M2_MASK, PseudoVLOXSEG2EI64_V_M4_M2, 0x3 }, // 1659 |
| 2330 | { PseudoVLOXSEG2EI64_V_M4_M4_MASK, PseudoVLOXSEG2EI64_V_M4_M4, 0x3 }, // 1660 |
| 2331 | { PseudoVLOXSEG2EI64_V_M4_MF2_MASK, PseudoVLOXSEG2EI64_V_M4_MF2, 0x3 }, // 1661 |
| 2332 | { PseudoVLOXSEG2EI64_V_M8_M1_MASK, PseudoVLOXSEG2EI64_V_M8_M1, 0x3 }, // 1662 |
| 2333 | { PseudoVLOXSEG2EI64_V_M8_M2_MASK, PseudoVLOXSEG2EI64_V_M8_M2, 0x3 }, // 1663 |
| 2334 | { PseudoVLOXSEG2EI64_V_M8_M4_MASK, PseudoVLOXSEG2EI64_V_M8_M4, 0x3 }, // 1664 |
| 2335 | { PseudoVLOXSEG2EI8_V_M1_M1_MASK, PseudoVLOXSEG2EI8_V_M1_M1, 0x3 }, // 1665 |
| 2336 | { PseudoVLOXSEG2EI8_V_M1_M2_MASK, PseudoVLOXSEG2EI8_V_M1_M2, 0x3 }, // 1666 |
| 2337 | { PseudoVLOXSEG2EI8_V_M1_M4_MASK, PseudoVLOXSEG2EI8_V_M1_M4, 0x3 }, // 1667 |
| 2338 | { PseudoVLOXSEG2EI8_V_M2_M2_MASK, PseudoVLOXSEG2EI8_V_M2_M2, 0x3 }, // 1668 |
| 2339 | { PseudoVLOXSEG2EI8_V_M2_M4_MASK, PseudoVLOXSEG2EI8_V_M2_M4, 0x3 }, // 1669 |
| 2340 | { PseudoVLOXSEG2EI8_V_M4_M4_MASK, PseudoVLOXSEG2EI8_V_M4_M4, 0x3 }, // 1670 |
| 2341 | { PseudoVLOXSEG2EI8_V_MF2_M1_MASK, PseudoVLOXSEG2EI8_V_MF2_M1, 0x3 }, // 1671 |
| 2342 | { PseudoVLOXSEG2EI8_V_MF2_M2_MASK, PseudoVLOXSEG2EI8_V_MF2_M2, 0x3 }, // 1672 |
| 2343 | { PseudoVLOXSEG2EI8_V_MF2_M4_MASK, PseudoVLOXSEG2EI8_V_MF2_M4, 0x3 }, // 1673 |
| 2344 | { PseudoVLOXSEG2EI8_V_MF2_MF2_MASK, PseudoVLOXSEG2EI8_V_MF2_MF2, 0x3 }, // 1674 |
| 2345 | { PseudoVLOXSEG2EI8_V_MF4_M1_MASK, PseudoVLOXSEG2EI8_V_MF4_M1, 0x3 }, // 1675 |
| 2346 | { PseudoVLOXSEG2EI8_V_MF4_M2_MASK, PseudoVLOXSEG2EI8_V_MF4_M2, 0x3 }, // 1676 |
| 2347 | { PseudoVLOXSEG2EI8_V_MF4_MF2_MASK, PseudoVLOXSEG2EI8_V_MF4_MF2, 0x3 }, // 1677 |
| 2348 | { PseudoVLOXSEG2EI8_V_MF4_MF4_MASK, PseudoVLOXSEG2EI8_V_MF4_MF4, 0x3 }, // 1678 |
| 2349 | { PseudoVLOXSEG2EI8_V_MF8_M1_MASK, PseudoVLOXSEG2EI8_V_MF8_M1, 0x3 }, // 1679 |
| 2350 | { PseudoVLOXSEG2EI8_V_MF8_MF2_MASK, PseudoVLOXSEG2EI8_V_MF8_MF2, 0x3 }, // 1680 |
| 2351 | { PseudoVLOXSEG2EI8_V_MF8_MF4_MASK, PseudoVLOXSEG2EI8_V_MF8_MF4, 0x3 }, // 1681 |
| 2352 | { PseudoVLOXSEG2EI8_V_MF8_MF8_MASK, PseudoVLOXSEG2EI8_V_MF8_MF8, 0x3 }, // 1682 |
| 2353 | { PseudoVLOXSEG3EI16_V_M1_M1_MASK, PseudoVLOXSEG3EI16_V_M1_M1, 0x3 }, // 1683 |
| 2354 | { PseudoVLOXSEG3EI16_V_M1_M2_MASK, PseudoVLOXSEG3EI16_V_M1_M2, 0x3 }, // 1684 |
| 2355 | { PseudoVLOXSEG3EI16_V_M1_MF2_MASK, PseudoVLOXSEG3EI16_V_M1_MF2, 0x3 }, // 1685 |
| 2356 | { PseudoVLOXSEG3EI16_V_M2_M1_MASK, PseudoVLOXSEG3EI16_V_M2_M1, 0x3 }, // 1686 |
| 2357 | { PseudoVLOXSEG3EI16_V_M2_M2_MASK, PseudoVLOXSEG3EI16_V_M2_M2, 0x3 }, // 1687 |
| 2358 | { PseudoVLOXSEG3EI16_V_M4_M2_MASK, PseudoVLOXSEG3EI16_V_M4_M2, 0x3 }, // 1688 |
| 2359 | { PseudoVLOXSEG3EI16_V_MF2_M1_MASK, PseudoVLOXSEG3EI16_V_MF2_M1, 0x3 }, // 1689 |
| 2360 | { PseudoVLOXSEG3EI16_V_MF2_M2_MASK, PseudoVLOXSEG3EI16_V_MF2_M2, 0x3 }, // 1690 |
| 2361 | { PseudoVLOXSEG3EI16_V_MF2_MF2_MASK, PseudoVLOXSEG3EI16_V_MF2_MF2, 0x3 }, // 1691 |
| 2362 | { PseudoVLOXSEG3EI16_V_MF2_MF4_MASK, PseudoVLOXSEG3EI16_V_MF2_MF4, 0x3 }, // 1692 |
| 2363 | { PseudoVLOXSEG3EI16_V_MF4_M1_MASK, PseudoVLOXSEG3EI16_V_MF4_M1, 0x3 }, // 1693 |
| 2364 | { PseudoVLOXSEG3EI16_V_MF4_MF2_MASK, PseudoVLOXSEG3EI16_V_MF4_MF2, 0x3 }, // 1694 |
| 2365 | { PseudoVLOXSEG3EI16_V_MF4_MF4_MASK, PseudoVLOXSEG3EI16_V_MF4_MF4, 0x3 }, // 1695 |
| 2366 | { PseudoVLOXSEG3EI16_V_MF4_MF8_MASK, PseudoVLOXSEG3EI16_V_MF4_MF8, 0x3 }, // 1696 |
| 2367 | { PseudoVLOXSEG3EI32_V_M1_M1_MASK, PseudoVLOXSEG3EI32_V_M1_M1, 0x3 }, // 1697 |
| 2368 | { PseudoVLOXSEG3EI32_V_M1_M2_MASK, PseudoVLOXSEG3EI32_V_M1_M2, 0x3 }, // 1698 |
| 2369 | { PseudoVLOXSEG3EI32_V_M1_MF2_MASK, PseudoVLOXSEG3EI32_V_M1_MF2, 0x3 }, // 1699 |
| 2370 | { PseudoVLOXSEG3EI32_V_M1_MF4_MASK, PseudoVLOXSEG3EI32_V_M1_MF4, 0x3 }, // 1700 |
| 2371 | { PseudoVLOXSEG3EI32_V_M2_M1_MASK, PseudoVLOXSEG3EI32_V_M2_M1, 0x3 }, // 1701 |
| 2372 | { PseudoVLOXSEG3EI32_V_M2_M2_MASK, PseudoVLOXSEG3EI32_V_M2_M2, 0x3 }, // 1702 |
| 2373 | { PseudoVLOXSEG3EI32_V_M2_MF2_MASK, PseudoVLOXSEG3EI32_V_M2_MF2, 0x3 }, // 1703 |
| 2374 | { PseudoVLOXSEG3EI32_V_M4_M1_MASK, PseudoVLOXSEG3EI32_V_M4_M1, 0x3 }, // 1704 |
| 2375 | { PseudoVLOXSEG3EI32_V_M4_M2_MASK, PseudoVLOXSEG3EI32_V_M4_M2, 0x3 }, // 1705 |
| 2376 | { PseudoVLOXSEG3EI32_V_M8_M2_MASK, PseudoVLOXSEG3EI32_V_M8_M2, 0x3 }, // 1706 |
| 2377 | { PseudoVLOXSEG3EI32_V_MF2_M1_MASK, PseudoVLOXSEG3EI32_V_MF2_M1, 0x3 }, // 1707 |
| 2378 | { PseudoVLOXSEG3EI32_V_MF2_MF2_MASK, PseudoVLOXSEG3EI32_V_MF2_MF2, 0x3 }, // 1708 |
| 2379 | { PseudoVLOXSEG3EI32_V_MF2_MF4_MASK, PseudoVLOXSEG3EI32_V_MF2_MF4, 0x3 }, // 1709 |
| 2380 | { PseudoVLOXSEG3EI32_V_MF2_MF8_MASK, PseudoVLOXSEG3EI32_V_MF2_MF8, 0x3 }, // 1710 |
| 2381 | { PseudoVLOXSEG3EI64_V_M1_M1_MASK, PseudoVLOXSEG3EI64_V_M1_M1, 0x3 }, // 1711 |
| 2382 | { PseudoVLOXSEG3EI64_V_M1_MF2_MASK, PseudoVLOXSEG3EI64_V_M1_MF2, 0x3 }, // 1712 |
| 2383 | { PseudoVLOXSEG3EI64_V_M1_MF4_MASK, PseudoVLOXSEG3EI64_V_M1_MF4, 0x3 }, // 1713 |
| 2384 | { PseudoVLOXSEG3EI64_V_M1_MF8_MASK, PseudoVLOXSEG3EI64_V_M1_MF8, 0x3 }, // 1714 |
| 2385 | { PseudoVLOXSEG3EI64_V_M2_M1_MASK, PseudoVLOXSEG3EI64_V_M2_M1, 0x3 }, // 1715 |
| 2386 | { PseudoVLOXSEG3EI64_V_M2_M2_MASK, PseudoVLOXSEG3EI64_V_M2_M2, 0x3 }, // 1716 |
| 2387 | { PseudoVLOXSEG3EI64_V_M2_MF2_MASK, PseudoVLOXSEG3EI64_V_M2_MF2, 0x3 }, // 1717 |
| 2388 | { PseudoVLOXSEG3EI64_V_M2_MF4_MASK, PseudoVLOXSEG3EI64_V_M2_MF4, 0x3 }, // 1718 |
| 2389 | { PseudoVLOXSEG3EI64_V_M4_M1_MASK, PseudoVLOXSEG3EI64_V_M4_M1, 0x3 }, // 1719 |
| 2390 | { PseudoVLOXSEG3EI64_V_M4_M2_MASK, PseudoVLOXSEG3EI64_V_M4_M2, 0x3 }, // 1720 |
| 2391 | { PseudoVLOXSEG3EI64_V_M4_MF2_MASK, PseudoVLOXSEG3EI64_V_M4_MF2, 0x3 }, // 1721 |
| 2392 | { PseudoVLOXSEG3EI64_V_M8_M1_MASK, PseudoVLOXSEG3EI64_V_M8_M1, 0x3 }, // 1722 |
| 2393 | { PseudoVLOXSEG3EI64_V_M8_M2_MASK, PseudoVLOXSEG3EI64_V_M8_M2, 0x3 }, // 1723 |
| 2394 | { PseudoVLOXSEG3EI8_V_M1_M1_MASK, PseudoVLOXSEG3EI8_V_M1_M1, 0x3 }, // 1724 |
| 2395 | { PseudoVLOXSEG3EI8_V_M1_M2_MASK, PseudoVLOXSEG3EI8_V_M1_M2, 0x3 }, // 1725 |
| 2396 | { PseudoVLOXSEG3EI8_V_M2_M2_MASK, PseudoVLOXSEG3EI8_V_M2_M2, 0x3 }, // 1726 |
| 2397 | { PseudoVLOXSEG3EI8_V_MF2_M1_MASK, PseudoVLOXSEG3EI8_V_MF2_M1, 0x3 }, // 1727 |
| 2398 | { PseudoVLOXSEG3EI8_V_MF2_M2_MASK, PseudoVLOXSEG3EI8_V_MF2_M2, 0x3 }, // 1728 |
| 2399 | { PseudoVLOXSEG3EI8_V_MF2_MF2_MASK, PseudoVLOXSEG3EI8_V_MF2_MF2, 0x3 }, // 1729 |
| 2400 | { PseudoVLOXSEG3EI8_V_MF4_M1_MASK, PseudoVLOXSEG3EI8_V_MF4_M1, 0x3 }, // 1730 |
| 2401 | { PseudoVLOXSEG3EI8_V_MF4_M2_MASK, PseudoVLOXSEG3EI8_V_MF4_M2, 0x3 }, // 1731 |
| 2402 | { PseudoVLOXSEG3EI8_V_MF4_MF2_MASK, PseudoVLOXSEG3EI8_V_MF4_MF2, 0x3 }, // 1732 |
| 2403 | { PseudoVLOXSEG3EI8_V_MF4_MF4_MASK, PseudoVLOXSEG3EI8_V_MF4_MF4, 0x3 }, // 1733 |
| 2404 | { PseudoVLOXSEG3EI8_V_MF8_M1_MASK, PseudoVLOXSEG3EI8_V_MF8_M1, 0x3 }, // 1734 |
| 2405 | { PseudoVLOXSEG3EI8_V_MF8_MF2_MASK, PseudoVLOXSEG3EI8_V_MF8_MF2, 0x3 }, // 1735 |
| 2406 | { PseudoVLOXSEG3EI8_V_MF8_MF4_MASK, PseudoVLOXSEG3EI8_V_MF8_MF4, 0x3 }, // 1736 |
| 2407 | { PseudoVLOXSEG3EI8_V_MF8_MF8_MASK, PseudoVLOXSEG3EI8_V_MF8_MF8, 0x3 }, // 1737 |
| 2408 | { PseudoVLOXSEG4EI16_V_M1_M1_MASK, PseudoVLOXSEG4EI16_V_M1_M1, 0x3 }, // 1738 |
| 2409 | { PseudoVLOXSEG4EI16_V_M1_M2_MASK, PseudoVLOXSEG4EI16_V_M1_M2, 0x3 }, // 1739 |
| 2410 | { PseudoVLOXSEG4EI16_V_M1_MF2_MASK, PseudoVLOXSEG4EI16_V_M1_MF2, 0x3 }, // 1740 |
| 2411 | { PseudoVLOXSEG4EI16_V_M2_M1_MASK, PseudoVLOXSEG4EI16_V_M2_M1, 0x3 }, // 1741 |
| 2412 | { PseudoVLOXSEG4EI16_V_M2_M2_MASK, PseudoVLOXSEG4EI16_V_M2_M2, 0x3 }, // 1742 |
| 2413 | { PseudoVLOXSEG4EI16_V_M4_M2_MASK, PseudoVLOXSEG4EI16_V_M4_M2, 0x3 }, // 1743 |
| 2414 | { PseudoVLOXSEG4EI16_V_MF2_M1_MASK, PseudoVLOXSEG4EI16_V_MF2_M1, 0x3 }, // 1744 |
| 2415 | { PseudoVLOXSEG4EI16_V_MF2_M2_MASK, PseudoVLOXSEG4EI16_V_MF2_M2, 0x3 }, // 1745 |
| 2416 | { PseudoVLOXSEG4EI16_V_MF2_MF2_MASK, PseudoVLOXSEG4EI16_V_MF2_MF2, 0x3 }, // 1746 |
| 2417 | { PseudoVLOXSEG4EI16_V_MF2_MF4_MASK, PseudoVLOXSEG4EI16_V_MF2_MF4, 0x3 }, // 1747 |
| 2418 | { PseudoVLOXSEG4EI16_V_MF4_M1_MASK, PseudoVLOXSEG4EI16_V_MF4_M1, 0x3 }, // 1748 |
| 2419 | { PseudoVLOXSEG4EI16_V_MF4_MF2_MASK, PseudoVLOXSEG4EI16_V_MF4_MF2, 0x3 }, // 1749 |
| 2420 | { PseudoVLOXSEG4EI16_V_MF4_MF4_MASK, PseudoVLOXSEG4EI16_V_MF4_MF4, 0x3 }, // 1750 |
| 2421 | { PseudoVLOXSEG4EI16_V_MF4_MF8_MASK, PseudoVLOXSEG4EI16_V_MF4_MF8, 0x3 }, // 1751 |
| 2422 | { PseudoVLOXSEG4EI32_V_M1_M1_MASK, PseudoVLOXSEG4EI32_V_M1_M1, 0x3 }, // 1752 |
| 2423 | { PseudoVLOXSEG4EI32_V_M1_M2_MASK, PseudoVLOXSEG4EI32_V_M1_M2, 0x3 }, // 1753 |
| 2424 | { PseudoVLOXSEG4EI32_V_M1_MF2_MASK, PseudoVLOXSEG4EI32_V_M1_MF2, 0x3 }, // 1754 |
| 2425 | { PseudoVLOXSEG4EI32_V_M1_MF4_MASK, PseudoVLOXSEG4EI32_V_M1_MF4, 0x3 }, // 1755 |
| 2426 | { PseudoVLOXSEG4EI32_V_M2_M1_MASK, PseudoVLOXSEG4EI32_V_M2_M1, 0x3 }, // 1756 |
| 2427 | { PseudoVLOXSEG4EI32_V_M2_M2_MASK, PseudoVLOXSEG4EI32_V_M2_M2, 0x3 }, // 1757 |
| 2428 | { PseudoVLOXSEG4EI32_V_M2_MF2_MASK, PseudoVLOXSEG4EI32_V_M2_MF2, 0x3 }, // 1758 |
| 2429 | { PseudoVLOXSEG4EI32_V_M4_M1_MASK, PseudoVLOXSEG4EI32_V_M4_M1, 0x3 }, // 1759 |
| 2430 | { PseudoVLOXSEG4EI32_V_M4_M2_MASK, PseudoVLOXSEG4EI32_V_M4_M2, 0x3 }, // 1760 |
| 2431 | { PseudoVLOXSEG4EI32_V_M8_M2_MASK, PseudoVLOXSEG4EI32_V_M8_M2, 0x3 }, // 1761 |
| 2432 | { PseudoVLOXSEG4EI32_V_MF2_M1_MASK, PseudoVLOXSEG4EI32_V_MF2_M1, 0x3 }, // 1762 |
| 2433 | { PseudoVLOXSEG4EI32_V_MF2_MF2_MASK, PseudoVLOXSEG4EI32_V_MF2_MF2, 0x3 }, // 1763 |
| 2434 | { PseudoVLOXSEG4EI32_V_MF2_MF4_MASK, PseudoVLOXSEG4EI32_V_MF2_MF4, 0x3 }, // 1764 |
| 2435 | { PseudoVLOXSEG4EI32_V_MF2_MF8_MASK, PseudoVLOXSEG4EI32_V_MF2_MF8, 0x3 }, // 1765 |
| 2436 | { PseudoVLOXSEG4EI64_V_M1_M1_MASK, PseudoVLOXSEG4EI64_V_M1_M1, 0x3 }, // 1766 |
| 2437 | { PseudoVLOXSEG4EI64_V_M1_MF2_MASK, PseudoVLOXSEG4EI64_V_M1_MF2, 0x3 }, // 1767 |
| 2438 | { PseudoVLOXSEG4EI64_V_M1_MF4_MASK, PseudoVLOXSEG4EI64_V_M1_MF4, 0x3 }, // 1768 |
| 2439 | { PseudoVLOXSEG4EI64_V_M1_MF8_MASK, PseudoVLOXSEG4EI64_V_M1_MF8, 0x3 }, // 1769 |
| 2440 | { PseudoVLOXSEG4EI64_V_M2_M1_MASK, PseudoVLOXSEG4EI64_V_M2_M1, 0x3 }, // 1770 |
| 2441 | { PseudoVLOXSEG4EI64_V_M2_M2_MASK, PseudoVLOXSEG4EI64_V_M2_M2, 0x3 }, // 1771 |
| 2442 | { PseudoVLOXSEG4EI64_V_M2_MF2_MASK, PseudoVLOXSEG4EI64_V_M2_MF2, 0x3 }, // 1772 |
| 2443 | { PseudoVLOXSEG4EI64_V_M2_MF4_MASK, PseudoVLOXSEG4EI64_V_M2_MF4, 0x3 }, // 1773 |
| 2444 | { PseudoVLOXSEG4EI64_V_M4_M1_MASK, PseudoVLOXSEG4EI64_V_M4_M1, 0x3 }, // 1774 |
| 2445 | { PseudoVLOXSEG4EI64_V_M4_M2_MASK, PseudoVLOXSEG4EI64_V_M4_M2, 0x3 }, // 1775 |
| 2446 | { PseudoVLOXSEG4EI64_V_M4_MF2_MASK, PseudoVLOXSEG4EI64_V_M4_MF2, 0x3 }, // 1776 |
| 2447 | { PseudoVLOXSEG4EI64_V_M8_M1_MASK, PseudoVLOXSEG4EI64_V_M8_M1, 0x3 }, // 1777 |
| 2448 | { PseudoVLOXSEG4EI64_V_M8_M2_MASK, PseudoVLOXSEG4EI64_V_M8_M2, 0x3 }, // 1778 |
| 2449 | { PseudoVLOXSEG4EI8_V_M1_M1_MASK, PseudoVLOXSEG4EI8_V_M1_M1, 0x3 }, // 1779 |
| 2450 | { PseudoVLOXSEG4EI8_V_M1_M2_MASK, PseudoVLOXSEG4EI8_V_M1_M2, 0x3 }, // 1780 |
| 2451 | { PseudoVLOXSEG4EI8_V_M2_M2_MASK, PseudoVLOXSEG4EI8_V_M2_M2, 0x3 }, // 1781 |
| 2452 | { PseudoVLOXSEG4EI8_V_MF2_M1_MASK, PseudoVLOXSEG4EI8_V_MF2_M1, 0x3 }, // 1782 |
| 2453 | { PseudoVLOXSEG4EI8_V_MF2_M2_MASK, PseudoVLOXSEG4EI8_V_MF2_M2, 0x3 }, // 1783 |
| 2454 | { PseudoVLOXSEG4EI8_V_MF2_MF2_MASK, PseudoVLOXSEG4EI8_V_MF2_MF2, 0x3 }, // 1784 |
| 2455 | { PseudoVLOXSEG4EI8_V_MF4_M1_MASK, PseudoVLOXSEG4EI8_V_MF4_M1, 0x3 }, // 1785 |
| 2456 | { PseudoVLOXSEG4EI8_V_MF4_M2_MASK, PseudoVLOXSEG4EI8_V_MF4_M2, 0x3 }, // 1786 |
| 2457 | { PseudoVLOXSEG4EI8_V_MF4_MF2_MASK, PseudoVLOXSEG4EI8_V_MF4_MF2, 0x3 }, // 1787 |
| 2458 | { PseudoVLOXSEG4EI8_V_MF4_MF4_MASK, PseudoVLOXSEG4EI8_V_MF4_MF4, 0x3 }, // 1788 |
| 2459 | { PseudoVLOXSEG4EI8_V_MF8_M1_MASK, PseudoVLOXSEG4EI8_V_MF8_M1, 0x3 }, // 1789 |
| 2460 | { PseudoVLOXSEG4EI8_V_MF8_MF2_MASK, PseudoVLOXSEG4EI8_V_MF8_MF2, 0x3 }, // 1790 |
| 2461 | { PseudoVLOXSEG4EI8_V_MF8_MF4_MASK, PseudoVLOXSEG4EI8_V_MF8_MF4, 0x3 }, // 1791 |
| 2462 | { PseudoVLOXSEG4EI8_V_MF8_MF8_MASK, PseudoVLOXSEG4EI8_V_MF8_MF8, 0x3 }, // 1792 |
| 2463 | { PseudoVLOXSEG5EI16_V_M1_M1_MASK, PseudoVLOXSEG5EI16_V_M1_M1, 0x3 }, // 1793 |
| 2464 | { PseudoVLOXSEG5EI16_V_M1_MF2_MASK, PseudoVLOXSEG5EI16_V_M1_MF2, 0x3 }, // 1794 |
| 2465 | { PseudoVLOXSEG5EI16_V_M2_M1_MASK, PseudoVLOXSEG5EI16_V_M2_M1, 0x3 }, // 1795 |
| 2466 | { PseudoVLOXSEG5EI16_V_MF2_M1_MASK, PseudoVLOXSEG5EI16_V_MF2_M1, 0x3 }, // 1796 |
| 2467 | { PseudoVLOXSEG5EI16_V_MF2_MF2_MASK, PseudoVLOXSEG5EI16_V_MF2_MF2, 0x3 }, // 1797 |
| 2468 | { PseudoVLOXSEG5EI16_V_MF2_MF4_MASK, PseudoVLOXSEG5EI16_V_MF2_MF4, 0x3 }, // 1798 |
| 2469 | { PseudoVLOXSEG5EI16_V_MF4_M1_MASK, PseudoVLOXSEG5EI16_V_MF4_M1, 0x3 }, // 1799 |
| 2470 | { PseudoVLOXSEG5EI16_V_MF4_MF2_MASK, PseudoVLOXSEG5EI16_V_MF4_MF2, 0x3 }, // 1800 |
| 2471 | { PseudoVLOXSEG5EI16_V_MF4_MF4_MASK, PseudoVLOXSEG5EI16_V_MF4_MF4, 0x3 }, // 1801 |
| 2472 | { PseudoVLOXSEG5EI16_V_MF4_MF8_MASK, PseudoVLOXSEG5EI16_V_MF4_MF8, 0x3 }, // 1802 |
| 2473 | { PseudoVLOXSEG5EI32_V_M1_M1_MASK, PseudoVLOXSEG5EI32_V_M1_M1, 0x3 }, // 1803 |
| 2474 | { PseudoVLOXSEG5EI32_V_M1_MF2_MASK, PseudoVLOXSEG5EI32_V_M1_MF2, 0x3 }, // 1804 |
| 2475 | { PseudoVLOXSEG5EI32_V_M1_MF4_MASK, PseudoVLOXSEG5EI32_V_M1_MF4, 0x3 }, // 1805 |
| 2476 | { PseudoVLOXSEG5EI32_V_M2_M1_MASK, PseudoVLOXSEG5EI32_V_M2_M1, 0x3 }, // 1806 |
| 2477 | { PseudoVLOXSEG5EI32_V_M2_MF2_MASK, PseudoVLOXSEG5EI32_V_M2_MF2, 0x3 }, // 1807 |
| 2478 | { PseudoVLOXSEG5EI32_V_M4_M1_MASK, PseudoVLOXSEG5EI32_V_M4_M1, 0x3 }, // 1808 |
| 2479 | { PseudoVLOXSEG5EI32_V_MF2_M1_MASK, PseudoVLOXSEG5EI32_V_MF2_M1, 0x3 }, // 1809 |
| 2480 | { PseudoVLOXSEG5EI32_V_MF2_MF2_MASK, PseudoVLOXSEG5EI32_V_MF2_MF2, 0x3 }, // 1810 |
| 2481 | { PseudoVLOXSEG5EI32_V_MF2_MF4_MASK, PseudoVLOXSEG5EI32_V_MF2_MF4, 0x3 }, // 1811 |
| 2482 | { PseudoVLOXSEG5EI32_V_MF2_MF8_MASK, PseudoVLOXSEG5EI32_V_MF2_MF8, 0x3 }, // 1812 |
| 2483 | { PseudoVLOXSEG5EI64_V_M1_M1_MASK, PseudoVLOXSEG5EI64_V_M1_M1, 0x3 }, // 1813 |
| 2484 | { PseudoVLOXSEG5EI64_V_M1_MF2_MASK, PseudoVLOXSEG5EI64_V_M1_MF2, 0x3 }, // 1814 |
| 2485 | { PseudoVLOXSEG5EI64_V_M1_MF4_MASK, PseudoVLOXSEG5EI64_V_M1_MF4, 0x3 }, // 1815 |
| 2486 | { PseudoVLOXSEG5EI64_V_M1_MF8_MASK, PseudoVLOXSEG5EI64_V_M1_MF8, 0x3 }, // 1816 |
| 2487 | { PseudoVLOXSEG5EI64_V_M2_M1_MASK, PseudoVLOXSEG5EI64_V_M2_M1, 0x3 }, // 1817 |
| 2488 | { PseudoVLOXSEG5EI64_V_M2_MF2_MASK, PseudoVLOXSEG5EI64_V_M2_MF2, 0x3 }, // 1818 |
| 2489 | { PseudoVLOXSEG5EI64_V_M2_MF4_MASK, PseudoVLOXSEG5EI64_V_M2_MF4, 0x3 }, // 1819 |
| 2490 | { PseudoVLOXSEG5EI64_V_M4_M1_MASK, PseudoVLOXSEG5EI64_V_M4_M1, 0x3 }, // 1820 |
| 2491 | { PseudoVLOXSEG5EI64_V_M4_MF2_MASK, PseudoVLOXSEG5EI64_V_M4_MF2, 0x3 }, // 1821 |
| 2492 | { PseudoVLOXSEG5EI64_V_M8_M1_MASK, PseudoVLOXSEG5EI64_V_M8_M1, 0x3 }, // 1822 |
| 2493 | { PseudoVLOXSEG5EI8_V_M1_M1_MASK, PseudoVLOXSEG5EI8_V_M1_M1, 0x3 }, // 1823 |
| 2494 | { PseudoVLOXSEG5EI8_V_MF2_M1_MASK, PseudoVLOXSEG5EI8_V_MF2_M1, 0x3 }, // 1824 |
| 2495 | { PseudoVLOXSEG5EI8_V_MF2_MF2_MASK, PseudoVLOXSEG5EI8_V_MF2_MF2, 0x3 }, // 1825 |
| 2496 | { PseudoVLOXSEG5EI8_V_MF4_M1_MASK, PseudoVLOXSEG5EI8_V_MF4_M1, 0x3 }, // 1826 |
| 2497 | { PseudoVLOXSEG5EI8_V_MF4_MF2_MASK, PseudoVLOXSEG5EI8_V_MF4_MF2, 0x3 }, // 1827 |
| 2498 | { PseudoVLOXSEG5EI8_V_MF4_MF4_MASK, PseudoVLOXSEG5EI8_V_MF4_MF4, 0x3 }, // 1828 |
| 2499 | { PseudoVLOXSEG5EI8_V_MF8_M1_MASK, PseudoVLOXSEG5EI8_V_MF8_M1, 0x3 }, // 1829 |
| 2500 | { PseudoVLOXSEG5EI8_V_MF8_MF2_MASK, PseudoVLOXSEG5EI8_V_MF8_MF2, 0x3 }, // 1830 |
| 2501 | { PseudoVLOXSEG5EI8_V_MF8_MF4_MASK, PseudoVLOXSEG5EI8_V_MF8_MF4, 0x3 }, // 1831 |
| 2502 | { PseudoVLOXSEG5EI8_V_MF8_MF8_MASK, PseudoVLOXSEG5EI8_V_MF8_MF8, 0x3 }, // 1832 |
| 2503 | { PseudoVLOXSEG6EI16_V_M1_M1_MASK, PseudoVLOXSEG6EI16_V_M1_M1, 0x3 }, // 1833 |
| 2504 | { PseudoVLOXSEG6EI16_V_M1_MF2_MASK, PseudoVLOXSEG6EI16_V_M1_MF2, 0x3 }, // 1834 |
| 2505 | { PseudoVLOXSEG6EI16_V_M2_M1_MASK, PseudoVLOXSEG6EI16_V_M2_M1, 0x3 }, // 1835 |
| 2506 | { PseudoVLOXSEG6EI16_V_MF2_M1_MASK, PseudoVLOXSEG6EI16_V_MF2_M1, 0x3 }, // 1836 |
| 2507 | { PseudoVLOXSEG6EI16_V_MF2_MF2_MASK, PseudoVLOXSEG6EI16_V_MF2_MF2, 0x3 }, // 1837 |
| 2508 | { PseudoVLOXSEG6EI16_V_MF2_MF4_MASK, PseudoVLOXSEG6EI16_V_MF2_MF4, 0x3 }, // 1838 |
| 2509 | { PseudoVLOXSEG6EI16_V_MF4_M1_MASK, PseudoVLOXSEG6EI16_V_MF4_M1, 0x3 }, // 1839 |
| 2510 | { PseudoVLOXSEG6EI16_V_MF4_MF2_MASK, PseudoVLOXSEG6EI16_V_MF4_MF2, 0x3 }, // 1840 |
| 2511 | { PseudoVLOXSEG6EI16_V_MF4_MF4_MASK, PseudoVLOXSEG6EI16_V_MF4_MF4, 0x3 }, // 1841 |
| 2512 | { PseudoVLOXSEG6EI16_V_MF4_MF8_MASK, PseudoVLOXSEG6EI16_V_MF4_MF8, 0x3 }, // 1842 |
| 2513 | { PseudoVLOXSEG6EI32_V_M1_M1_MASK, PseudoVLOXSEG6EI32_V_M1_M1, 0x3 }, // 1843 |
| 2514 | { PseudoVLOXSEG6EI32_V_M1_MF2_MASK, PseudoVLOXSEG6EI32_V_M1_MF2, 0x3 }, // 1844 |
| 2515 | { PseudoVLOXSEG6EI32_V_M1_MF4_MASK, PseudoVLOXSEG6EI32_V_M1_MF4, 0x3 }, // 1845 |
| 2516 | { PseudoVLOXSEG6EI32_V_M2_M1_MASK, PseudoVLOXSEG6EI32_V_M2_M1, 0x3 }, // 1846 |
| 2517 | { PseudoVLOXSEG6EI32_V_M2_MF2_MASK, PseudoVLOXSEG6EI32_V_M2_MF2, 0x3 }, // 1847 |
| 2518 | { PseudoVLOXSEG6EI32_V_M4_M1_MASK, PseudoVLOXSEG6EI32_V_M4_M1, 0x3 }, // 1848 |
| 2519 | { PseudoVLOXSEG6EI32_V_MF2_M1_MASK, PseudoVLOXSEG6EI32_V_MF2_M1, 0x3 }, // 1849 |
| 2520 | { PseudoVLOXSEG6EI32_V_MF2_MF2_MASK, PseudoVLOXSEG6EI32_V_MF2_MF2, 0x3 }, // 1850 |
| 2521 | { PseudoVLOXSEG6EI32_V_MF2_MF4_MASK, PseudoVLOXSEG6EI32_V_MF2_MF4, 0x3 }, // 1851 |
| 2522 | { PseudoVLOXSEG6EI32_V_MF2_MF8_MASK, PseudoVLOXSEG6EI32_V_MF2_MF8, 0x3 }, // 1852 |
| 2523 | { PseudoVLOXSEG6EI64_V_M1_M1_MASK, PseudoVLOXSEG6EI64_V_M1_M1, 0x3 }, // 1853 |
| 2524 | { PseudoVLOXSEG6EI64_V_M1_MF2_MASK, PseudoVLOXSEG6EI64_V_M1_MF2, 0x3 }, // 1854 |
| 2525 | { PseudoVLOXSEG6EI64_V_M1_MF4_MASK, PseudoVLOXSEG6EI64_V_M1_MF4, 0x3 }, // 1855 |
| 2526 | { PseudoVLOXSEG6EI64_V_M1_MF8_MASK, PseudoVLOXSEG6EI64_V_M1_MF8, 0x3 }, // 1856 |
| 2527 | { PseudoVLOXSEG6EI64_V_M2_M1_MASK, PseudoVLOXSEG6EI64_V_M2_M1, 0x3 }, // 1857 |
| 2528 | { PseudoVLOXSEG6EI64_V_M2_MF2_MASK, PseudoVLOXSEG6EI64_V_M2_MF2, 0x3 }, // 1858 |
| 2529 | { PseudoVLOXSEG6EI64_V_M2_MF4_MASK, PseudoVLOXSEG6EI64_V_M2_MF4, 0x3 }, // 1859 |
| 2530 | { PseudoVLOXSEG6EI64_V_M4_M1_MASK, PseudoVLOXSEG6EI64_V_M4_M1, 0x3 }, // 1860 |
| 2531 | { PseudoVLOXSEG6EI64_V_M4_MF2_MASK, PseudoVLOXSEG6EI64_V_M4_MF2, 0x3 }, // 1861 |
| 2532 | { PseudoVLOXSEG6EI64_V_M8_M1_MASK, PseudoVLOXSEG6EI64_V_M8_M1, 0x3 }, // 1862 |
| 2533 | { PseudoVLOXSEG6EI8_V_M1_M1_MASK, PseudoVLOXSEG6EI8_V_M1_M1, 0x3 }, // 1863 |
| 2534 | { PseudoVLOXSEG6EI8_V_MF2_M1_MASK, PseudoVLOXSEG6EI8_V_MF2_M1, 0x3 }, // 1864 |
| 2535 | { PseudoVLOXSEG6EI8_V_MF2_MF2_MASK, PseudoVLOXSEG6EI8_V_MF2_MF2, 0x3 }, // 1865 |
| 2536 | { PseudoVLOXSEG6EI8_V_MF4_M1_MASK, PseudoVLOXSEG6EI8_V_MF4_M1, 0x3 }, // 1866 |
| 2537 | { PseudoVLOXSEG6EI8_V_MF4_MF2_MASK, PseudoVLOXSEG6EI8_V_MF4_MF2, 0x3 }, // 1867 |
| 2538 | { PseudoVLOXSEG6EI8_V_MF4_MF4_MASK, PseudoVLOXSEG6EI8_V_MF4_MF4, 0x3 }, // 1868 |
| 2539 | { PseudoVLOXSEG6EI8_V_MF8_M1_MASK, PseudoVLOXSEG6EI8_V_MF8_M1, 0x3 }, // 1869 |
| 2540 | { PseudoVLOXSEG6EI8_V_MF8_MF2_MASK, PseudoVLOXSEG6EI8_V_MF8_MF2, 0x3 }, // 1870 |
| 2541 | { PseudoVLOXSEG6EI8_V_MF8_MF4_MASK, PseudoVLOXSEG6EI8_V_MF8_MF4, 0x3 }, // 1871 |
| 2542 | { PseudoVLOXSEG6EI8_V_MF8_MF8_MASK, PseudoVLOXSEG6EI8_V_MF8_MF8, 0x3 }, // 1872 |
| 2543 | { PseudoVLOXSEG7EI16_V_M1_M1_MASK, PseudoVLOXSEG7EI16_V_M1_M1, 0x3 }, // 1873 |
| 2544 | { PseudoVLOXSEG7EI16_V_M1_MF2_MASK, PseudoVLOXSEG7EI16_V_M1_MF2, 0x3 }, // 1874 |
| 2545 | { PseudoVLOXSEG7EI16_V_M2_M1_MASK, PseudoVLOXSEG7EI16_V_M2_M1, 0x3 }, // 1875 |
| 2546 | { PseudoVLOXSEG7EI16_V_MF2_M1_MASK, PseudoVLOXSEG7EI16_V_MF2_M1, 0x3 }, // 1876 |
| 2547 | { PseudoVLOXSEG7EI16_V_MF2_MF2_MASK, PseudoVLOXSEG7EI16_V_MF2_MF2, 0x3 }, // 1877 |
| 2548 | { PseudoVLOXSEG7EI16_V_MF2_MF4_MASK, PseudoVLOXSEG7EI16_V_MF2_MF4, 0x3 }, // 1878 |
| 2549 | { PseudoVLOXSEG7EI16_V_MF4_M1_MASK, PseudoVLOXSEG7EI16_V_MF4_M1, 0x3 }, // 1879 |
| 2550 | { PseudoVLOXSEG7EI16_V_MF4_MF2_MASK, PseudoVLOXSEG7EI16_V_MF4_MF2, 0x3 }, // 1880 |
| 2551 | { PseudoVLOXSEG7EI16_V_MF4_MF4_MASK, PseudoVLOXSEG7EI16_V_MF4_MF4, 0x3 }, // 1881 |
| 2552 | { PseudoVLOXSEG7EI16_V_MF4_MF8_MASK, PseudoVLOXSEG7EI16_V_MF4_MF8, 0x3 }, // 1882 |
| 2553 | { PseudoVLOXSEG7EI32_V_M1_M1_MASK, PseudoVLOXSEG7EI32_V_M1_M1, 0x3 }, // 1883 |
| 2554 | { PseudoVLOXSEG7EI32_V_M1_MF2_MASK, PseudoVLOXSEG7EI32_V_M1_MF2, 0x3 }, // 1884 |
| 2555 | { PseudoVLOXSEG7EI32_V_M1_MF4_MASK, PseudoVLOXSEG7EI32_V_M1_MF4, 0x3 }, // 1885 |
| 2556 | { PseudoVLOXSEG7EI32_V_M2_M1_MASK, PseudoVLOXSEG7EI32_V_M2_M1, 0x3 }, // 1886 |
| 2557 | { PseudoVLOXSEG7EI32_V_M2_MF2_MASK, PseudoVLOXSEG7EI32_V_M2_MF2, 0x3 }, // 1887 |
| 2558 | { PseudoVLOXSEG7EI32_V_M4_M1_MASK, PseudoVLOXSEG7EI32_V_M4_M1, 0x3 }, // 1888 |
| 2559 | { PseudoVLOXSEG7EI32_V_MF2_M1_MASK, PseudoVLOXSEG7EI32_V_MF2_M1, 0x3 }, // 1889 |
| 2560 | { PseudoVLOXSEG7EI32_V_MF2_MF2_MASK, PseudoVLOXSEG7EI32_V_MF2_MF2, 0x3 }, // 1890 |
| 2561 | { PseudoVLOXSEG7EI32_V_MF2_MF4_MASK, PseudoVLOXSEG7EI32_V_MF2_MF4, 0x3 }, // 1891 |
| 2562 | { PseudoVLOXSEG7EI32_V_MF2_MF8_MASK, PseudoVLOXSEG7EI32_V_MF2_MF8, 0x3 }, // 1892 |
| 2563 | { PseudoVLOXSEG7EI64_V_M1_M1_MASK, PseudoVLOXSEG7EI64_V_M1_M1, 0x3 }, // 1893 |
| 2564 | { PseudoVLOXSEG7EI64_V_M1_MF2_MASK, PseudoVLOXSEG7EI64_V_M1_MF2, 0x3 }, // 1894 |
| 2565 | { PseudoVLOXSEG7EI64_V_M1_MF4_MASK, PseudoVLOXSEG7EI64_V_M1_MF4, 0x3 }, // 1895 |
| 2566 | { PseudoVLOXSEG7EI64_V_M1_MF8_MASK, PseudoVLOXSEG7EI64_V_M1_MF8, 0x3 }, // 1896 |
| 2567 | { PseudoVLOXSEG7EI64_V_M2_M1_MASK, PseudoVLOXSEG7EI64_V_M2_M1, 0x3 }, // 1897 |
| 2568 | { PseudoVLOXSEG7EI64_V_M2_MF2_MASK, PseudoVLOXSEG7EI64_V_M2_MF2, 0x3 }, // 1898 |
| 2569 | { PseudoVLOXSEG7EI64_V_M2_MF4_MASK, PseudoVLOXSEG7EI64_V_M2_MF4, 0x3 }, // 1899 |
| 2570 | { PseudoVLOXSEG7EI64_V_M4_M1_MASK, PseudoVLOXSEG7EI64_V_M4_M1, 0x3 }, // 1900 |
| 2571 | { PseudoVLOXSEG7EI64_V_M4_MF2_MASK, PseudoVLOXSEG7EI64_V_M4_MF2, 0x3 }, // 1901 |
| 2572 | { PseudoVLOXSEG7EI64_V_M8_M1_MASK, PseudoVLOXSEG7EI64_V_M8_M1, 0x3 }, // 1902 |
| 2573 | { PseudoVLOXSEG7EI8_V_M1_M1_MASK, PseudoVLOXSEG7EI8_V_M1_M1, 0x3 }, // 1903 |
| 2574 | { PseudoVLOXSEG7EI8_V_MF2_M1_MASK, PseudoVLOXSEG7EI8_V_MF2_M1, 0x3 }, // 1904 |
| 2575 | { PseudoVLOXSEG7EI8_V_MF2_MF2_MASK, PseudoVLOXSEG7EI8_V_MF2_MF2, 0x3 }, // 1905 |
| 2576 | { PseudoVLOXSEG7EI8_V_MF4_M1_MASK, PseudoVLOXSEG7EI8_V_MF4_M1, 0x3 }, // 1906 |
| 2577 | { PseudoVLOXSEG7EI8_V_MF4_MF2_MASK, PseudoVLOXSEG7EI8_V_MF4_MF2, 0x3 }, // 1907 |
| 2578 | { PseudoVLOXSEG7EI8_V_MF4_MF4_MASK, PseudoVLOXSEG7EI8_V_MF4_MF4, 0x3 }, // 1908 |
| 2579 | { PseudoVLOXSEG7EI8_V_MF8_M1_MASK, PseudoVLOXSEG7EI8_V_MF8_M1, 0x3 }, // 1909 |
| 2580 | { PseudoVLOXSEG7EI8_V_MF8_MF2_MASK, PseudoVLOXSEG7EI8_V_MF8_MF2, 0x3 }, // 1910 |
| 2581 | { PseudoVLOXSEG7EI8_V_MF8_MF4_MASK, PseudoVLOXSEG7EI8_V_MF8_MF4, 0x3 }, // 1911 |
| 2582 | { PseudoVLOXSEG7EI8_V_MF8_MF8_MASK, PseudoVLOXSEG7EI8_V_MF8_MF8, 0x3 }, // 1912 |
| 2583 | { PseudoVLOXSEG8EI16_V_M1_M1_MASK, PseudoVLOXSEG8EI16_V_M1_M1, 0x3 }, // 1913 |
| 2584 | { PseudoVLOXSEG8EI16_V_M1_MF2_MASK, PseudoVLOXSEG8EI16_V_M1_MF2, 0x3 }, // 1914 |
| 2585 | { PseudoVLOXSEG8EI16_V_M2_M1_MASK, PseudoVLOXSEG8EI16_V_M2_M1, 0x3 }, // 1915 |
| 2586 | { PseudoVLOXSEG8EI16_V_MF2_M1_MASK, PseudoVLOXSEG8EI16_V_MF2_M1, 0x3 }, // 1916 |
| 2587 | { PseudoVLOXSEG8EI16_V_MF2_MF2_MASK, PseudoVLOXSEG8EI16_V_MF2_MF2, 0x3 }, // 1917 |
| 2588 | { PseudoVLOXSEG8EI16_V_MF2_MF4_MASK, PseudoVLOXSEG8EI16_V_MF2_MF4, 0x3 }, // 1918 |
| 2589 | { PseudoVLOXSEG8EI16_V_MF4_M1_MASK, PseudoVLOXSEG8EI16_V_MF4_M1, 0x3 }, // 1919 |
| 2590 | { PseudoVLOXSEG8EI16_V_MF4_MF2_MASK, PseudoVLOXSEG8EI16_V_MF4_MF2, 0x3 }, // 1920 |
| 2591 | { PseudoVLOXSEG8EI16_V_MF4_MF4_MASK, PseudoVLOXSEG8EI16_V_MF4_MF4, 0x3 }, // 1921 |
| 2592 | { PseudoVLOXSEG8EI16_V_MF4_MF8_MASK, PseudoVLOXSEG8EI16_V_MF4_MF8, 0x3 }, // 1922 |
| 2593 | { PseudoVLOXSEG8EI32_V_M1_M1_MASK, PseudoVLOXSEG8EI32_V_M1_M1, 0x3 }, // 1923 |
| 2594 | { PseudoVLOXSEG8EI32_V_M1_MF2_MASK, PseudoVLOXSEG8EI32_V_M1_MF2, 0x3 }, // 1924 |
| 2595 | { PseudoVLOXSEG8EI32_V_M1_MF4_MASK, PseudoVLOXSEG8EI32_V_M1_MF4, 0x3 }, // 1925 |
| 2596 | { PseudoVLOXSEG8EI32_V_M2_M1_MASK, PseudoVLOXSEG8EI32_V_M2_M1, 0x3 }, // 1926 |
| 2597 | { PseudoVLOXSEG8EI32_V_M2_MF2_MASK, PseudoVLOXSEG8EI32_V_M2_MF2, 0x3 }, // 1927 |
| 2598 | { PseudoVLOXSEG8EI32_V_M4_M1_MASK, PseudoVLOXSEG8EI32_V_M4_M1, 0x3 }, // 1928 |
| 2599 | { PseudoVLOXSEG8EI32_V_MF2_M1_MASK, PseudoVLOXSEG8EI32_V_MF2_M1, 0x3 }, // 1929 |
| 2600 | { PseudoVLOXSEG8EI32_V_MF2_MF2_MASK, PseudoVLOXSEG8EI32_V_MF2_MF2, 0x3 }, // 1930 |
| 2601 | { PseudoVLOXSEG8EI32_V_MF2_MF4_MASK, PseudoVLOXSEG8EI32_V_MF2_MF4, 0x3 }, // 1931 |
| 2602 | { PseudoVLOXSEG8EI32_V_MF2_MF8_MASK, PseudoVLOXSEG8EI32_V_MF2_MF8, 0x3 }, // 1932 |
| 2603 | { PseudoVLOXSEG8EI64_V_M1_M1_MASK, PseudoVLOXSEG8EI64_V_M1_M1, 0x3 }, // 1933 |
| 2604 | { PseudoVLOXSEG8EI64_V_M1_MF2_MASK, PseudoVLOXSEG8EI64_V_M1_MF2, 0x3 }, // 1934 |
| 2605 | { PseudoVLOXSEG8EI64_V_M1_MF4_MASK, PseudoVLOXSEG8EI64_V_M1_MF4, 0x3 }, // 1935 |
| 2606 | { PseudoVLOXSEG8EI64_V_M1_MF8_MASK, PseudoVLOXSEG8EI64_V_M1_MF8, 0x3 }, // 1936 |
| 2607 | { PseudoVLOXSEG8EI64_V_M2_M1_MASK, PseudoVLOXSEG8EI64_V_M2_M1, 0x3 }, // 1937 |
| 2608 | { PseudoVLOXSEG8EI64_V_M2_MF2_MASK, PseudoVLOXSEG8EI64_V_M2_MF2, 0x3 }, // 1938 |
| 2609 | { PseudoVLOXSEG8EI64_V_M2_MF4_MASK, PseudoVLOXSEG8EI64_V_M2_MF4, 0x3 }, // 1939 |
| 2610 | { PseudoVLOXSEG8EI64_V_M4_M1_MASK, PseudoVLOXSEG8EI64_V_M4_M1, 0x3 }, // 1940 |
| 2611 | { PseudoVLOXSEG8EI64_V_M4_MF2_MASK, PseudoVLOXSEG8EI64_V_M4_MF2, 0x3 }, // 1941 |
| 2612 | { PseudoVLOXSEG8EI64_V_M8_M1_MASK, PseudoVLOXSEG8EI64_V_M8_M1, 0x3 }, // 1942 |
| 2613 | { PseudoVLOXSEG8EI8_V_M1_M1_MASK, PseudoVLOXSEG8EI8_V_M1_M1, 0x3 }, // 1943 |
| 2614 | { PseudoVLOXSEG8EI8_V_MF2_M1_MASK, PseudoVLOXSEG8EI8_V_MF2_M1, 0x3 }, // 1944 |
| 2615 | { PseudoVLOXSEG8EI8_V_MF2_MF2_MASK, PseudoVLOXSEG8EI8_V_MF2_MF2, 0x3 }, // 1945 |
| 2616 | { PseudoVLOXSEG8EI8_V_MF4_M1_MASK, PseudoVLOXSEG8EI8_V_MF4_M1, 0x3 }, // 1946 |
| 2617 | { PseudoVLOXSEG8EI8_V_MF4_MF2_MASK, PseudoVLOXSEG8EI8_V_MF4_MF2, 0x3 }, // 1947 |
| 2618 | { PseudoVLOXSEG8EI8_V_MF4_MF4_MASK, PseudoVLOXSEG8EI8_V_MF4_MF4, 0x3 }, // 1948 |
| 2619 | { PseudoVLOXSEG8EI8_V_MF8_M1_MASK, PseudoVLOXSEG8EI8_V_MF8_M1, 0x3 }, // 1949 |
| 2620 | { PseudoVLOXSEG8EI8_V_MF8_MF2_MASK, PseudoVLOXSEG8EI8_V_MF8_MF2, 0x3 }, // 1950 |
| 2621 | { PseudoVLOXSEG8EI8_V_MF8_MF4_MASK, PseudoVLOXSEG8EI8_V_MF8_MF4, 0x3 }, // 1951 |
| 2622 | { PseudoVLOXSEG8EI8_V_MF8_MF8_MASK, PseudoVLOXSEG8EI8_V_MF8_MF8, 0x3 }, // 1952 |
| 2623 | { PseudoVLSE16_V_M1_MASK, PseudoVLSE16_V_M1, 0x3 }, // 1953 |
| 2624 | { PseudoVLSE16_V_M2_MASK, PseudoVLSE16_V_M2, 0x3 }, // 1954 |
| 2625 | { PseudoVLSE16_V_M4_MASK, PseudoVLSE16_V_M4, 0x3 }, // 1955 |
| 2626 | { PseudoVLSE16_V_M8_MASK, PseudoVLSE16_V_M8, 0x3 }, // 1956 |
| 2627 | { PseudoVLSE16_V_MF2_MASK, PseudoVLSE16_V_MF2, 0x3 }, // 1957 |
| 2628 | { PseudoVLSE16_V_MF4_MASK, PseudoVLSE16_V_MF4, 0x3 }, // 1958 |
| 2629 | { PseudoVLSE32_V_M1_MASK, PseudoVLSE32_V_M1, 0x3 }, // 1959 |
| 2630 | { PseudoVLSE32_V_M2_MASK, PseudoVLSE32_V_M2, 0x3 }, // 1960 |
| 2631 | { PseudoVLSE32_V_M4_MASK, PseudoVLSE32_V_M4, 0x3 }, // 1961 |
| 2632 | { PseudoVLSE32_V_M8_MASK, PseudoVLSE32_V_M8, 0x3 }, // 1962 |
| 2633 | { PseudoVLSE32_V_MF2_MASK, PseudoVLSE32_V_MF2, 0x3 }, // 1963 |
| 2634 | { PseudoVLSE64_V_M1_MASK, PseudoVLSE64_V_M1, 0x3 }, // 1964 |
| 2635 | { PseudoVLSE64_V_M2_MASK, PseudoVLSE64_V_M2, 0x3 }, // 1965 |
| 2636 | { PseudoVLSE64_V_M4_MASK, PseudoVLSE64_V_M4, 0x3 }, // 1966 |
| 2637 | { PseudoVLSE64_V_M8_MASK, PseudoVLSE64_V_M8, 0x3 }, // 1967 |
| 2638 | { PseudoVLSE8_V_M1_MASK, PseudoVLSE8_V_M1, 0x3 }, // 1968 |
| 2639 | { PseudoVLSE8_V_M2_MASK, PseudoVLSE8_V_M2, 0x3 }, // 1969 |
| 2640 | { PseudoVLSE8_V_M4_MASK, PseudoVLSE8_V_M4, 0x3 }, // 1970 |
| 2641 | { PseudoVLSE8_V_M8_MASK, PseudoVLSE8_V_M8, 0x3 }, // 1971 |
| 2642 | { PseudoVLSE8_V_MF2_MASK, PseudoVLSE8_V_MF2, 0x3 }, // 1972 |
| 2643 | { PseudoVLSE8_V_MF4_MASK, PseudoVLSE8_V_MF4, 0x3 }, // 1973 |
| 2644 | { PseudoVLSE8_V_MF8_MASK, PseudoVLSE8_V_MF8, 0x3 }, // 1974 |
| 2645 | { PseudoVLSEG2E16FF_V_M1_MASK, PseudoVLSEG2E16FF_V_M1, 0x2 }, // 1975 |
| 2646 | { PseudoVLSEG2E16FF_V_M2_MASK, PseudoVLSEG2E16FF_V_M2, 0x2 }, // 1976 |
| 2647 | { PseudoVLSEG2E16FF_V_M4_MASK, PseudoVLSEG2E16FF_V_M4, 0x2 }, // 1977 |
| 2648 | { PseudoVLSEG2E16FF_V_MF2_MASK, PseudoVLSEG2E16FF_V_MF2, 0x2 }, // 1978 |
| 2649 | { PseudoVLSEG2E16FF_V_MF4_MASK, PseudoVLSEG2E16FF_V_MF4, 0x2 }, // 1979 |
| 2650 | { PseudoVLSEG2E16_V_M1_MASK, PseudoVLSEG2E16_V_M1, 0x2 }, // 1980 |
| 2651 | { PseudoVLSEG2E16_V_M2_MASK, PseudoVLSEG2E16_V_M2, 0x2 }, // 1981 |
| 2652 | { PseudoVLSEG2E16_V_M4_MASK, PseudoVLSEG2E16_V_M4, 0x2 }, // 1982 |
| 2653 | { PseudoVLSEG2E16_V_MF2_MASK, PseudoVLSEG2E16_V_MF2, 0x2 }, // 1983 |
| 2654 | { PseudoVLSEG2E16_V_MF4_MASK, PseudoVLSEG2E16_V_MF4, 0x2 }, // 1984 |
| 2655 | { PseudoVLSEG2E32FF_V_M1_MASK, PseudoVLSEG2E32FF_V_M1, 0x2 }, // 1985 |
| 2656 | { PseudoVLSEG2E32FF_V_M2_MASK, PseudoVLSEG2E32FF_V_M2, 0x2 }, // 1986 |
| 2657 | { PseudoVLSEG2E32FF_V_M4_MASK, PseudoVLSEG2E32FF_V_M4, 0x2 }, // 1987 |
| 2658 | { PseudoVLSEG2E32FF_V_MF2_MASK, PseudoVLSEG2E32FF_V_MF2, 0x2 }, // 1988 |
| 2659 | { PseudoVLSEG2E32_V_M1_MASK, PseudoVLSEG2E32_V_M1, 0x2 }, // 1989 |
| 2660 | { PseudoVLSEG2E32_V_M2_MASK, PseudoVLSEG2E32_V_M2, 0x2 }, // 1990 |
| 2661 | { PseudoVLSEG2E32_V_M4_MASK, PseudoVLSEG2E32_V_M4, 0x2 }, // 1991 |
| 2662 | { PseudoVLSEG2E32_V_MF2_MASK, PseudoVLSEG2E32_V_MF2, 0x2 }, // 1992 |
| 2663 | { PseudoVLSEG2E64FF_V_M1_MASK, PseudoVLSEG2E64FF_V_M1, 0x2 }, // 1993 |
| 2664 | { PseudoVLSEG2E64FF_V_M2_MASK, PseudoVLSEG2E64FF_V_M2, 0x2 }, // 1994 |
| 2665 | { PseudoVLSEG2E64FF_V_M4_MASK, PseudoVLSEG2E64FF_V_M4, 0x2 }, // 1995 |
| 2666 | { PseudoVLSEG2E64_V_M1_MASK, PseudoVLSEG2E64_V_M1, 0x2 }, // 1996 |
| 2667 | { PseudoVLSEG2E64_V_M2_MASK, PseudoVLSEG2E64_V_M2, 0x2 }, // 1997 |
| 2668 | { PseudoVLSEG2E64_V_M4_MASK, PseudoVLSEG2E64_V_M4, 0x2 }, // 1998 |
| 2669 | { PseudoVLSEG2E8FF_V_M1_MASK, PseudoVLSEG2E8FF_V_M1, 0x2 }, // 1999 |
| 2670 | { PseudoVLSEG2E8FF_V_M2_MASK, PseudoVLSEG2E8FF_V_M2, 0x2 }, // 2000 |
| 2671 | { PseudoVLSEG2E8FF_V_M4_MASK, PseudoVLSEG2E8FF_V_M4, 0x2 }, // 2001 |
| 2672 | { PseudoVLSEG2E8FF_V_MF2_MASK, PseudoVLSEG2E8FF_V_MF2, 0x2 }, // 2002 |
| 2673 | { PseudoVLSEG2E8FF_V_MF4_MASK, PseudoVLSEG2E8FF_V_MF4, 0x2 }, // 2003 |
| 2674 | { PseudoVLSEG2E8FF_V_MF8_MASK, PseudoVLSEG2E8FF_V_MF8, 0x2 }, // 2004 |
| 2675 | { PseudoVLSEG2E8_V_M1_MASK, PseudoVLSEG2E8_V_M1, 0x2 }, // 2005 |
| 2676 | { PseudoVLSEG2E8_V_M2_MASK, PseudoVLSEG2E8_V_M2, 0x2 }, // 2006 |
| 2677 | { PseudoVLSEG2E8_V_M4_MASK, PseudoVLSEG2E8_V_M4, 0x2 }, // 2007 |
| 2678 | { PseudoVLSEG2E8_V_MF2_MASK, PseudoVLSEG2E8_V_MF2, 0x2 }, // 2008 |
| 2679 | { PseudoVLSEG2E8_V_MF4_MASK, PseudoVLSEG2E8_V_MF4, 0x2 }, // 2009 |
| 2680 | { PseudoVLSEG2E8_V_MF8_MASK, PseudoVLSEG2E8_V_MF8, 0x2 }, // 2010 |
| 2681 | { PseudoVLSEG3E16FF_V_M1_MASK, PseudoVLSEG3E16FF_V_M1, 0x2 }, // 2011 |
| 2682 | { PseudoVLSEG3E16FF_V_M2_MASK, PseudoVLSEG3E16FF_V_M2, 0x2 }, // 2012 |
| 2683 | { PseudoVLSEG3E16FF_V_MF2_MASK, PseudoVLSEG3E16FF_V_MF2, 0x2 }, // 2013 |
| 2684 | { PseudoVLSEG3E16FF_V_MF4_MASK, PseudoVLSEG3E16FF_V_MF4, 0x2 }, // 2014 |
| 2685 | { PseudoVLSEG3E16_V_M1_MASK, PseudoVLSEG3E16_V_M1, 0x2 }, // 2015 |
| 2686 | { PseudoVLSEG3E16_V_M2_MASK, PseudoVLSEG3E16_V_M2, 0x2 }, // 2016 |
| 2687 | { PseudoVLSEG3E16_V_MF2_MASK, PseudoVLSEG3E16_V_MF2, 0x2 }, // 2017 |
| 2688 | { PseudoVLSEG3E16_V_MF4_MASK, PseudoVLSEG3E16_V_MF4, 0x2 }, // 2018 |
| 2689 | { PseudoVLSEG3E32FF_V_M1_MASK, PseudoVLSEG3E32FF_V_M1, 0x2 }, // 2019 |
| 2690 | { PseudoVLSEG3E32FF_V_M2_MASK, PseudoVLSEG3E32FF_V_M2, 0x2 }, // 2020 |
| 2691 | { PseudoVLSEG3E32FF_V_MF2_MASK, PseudoVLSEG3E32FF_V_MF2, 0x2 }, // 2021 |
| 2692 | { PseudoVLSEG3E32_V_M1_MASK, PseudoVLSEG3E32_V_M1, 0x2 }, // 2022 |
| 2693 | { PseudoVLSEG3E32_V_M2_MASK, PseudoVLSEG3E32_V_M2, 0x2 }, // 2023 |
| 2694 | { PseudoVLSEG3E32_V_MF2_MASK, PseudoVLSEG3E32_V_MF2, 0x2 }, // 2024 |
| 2695 | { PseudoVLSEG3E64FF_V_M1_MASK, PseudoVLSEG3E64FF_V_M1, 0x2 }, // 2025 |
| 2696 | { PseudoVLSEG3E64FF_V_M2_MASK, PseudoVLSEG3E64FF_V_M2, 0x2 }, // 2026 |
| 2697 | { PseudoVLSEG3E64_V_M1_MASK, PseudoVLSEG3E64_V_M1, 0x2 }, // 2027 |
| 2698 | { PseudoVLSEG3E64_V_M2_MASK, PseudoVLSEG3E64_V_M2, 0x2 }, // 2028 |
| 2699 | { PseudoVLSEG3E8FF_V_M1_MASK, PseudoVLSEG3E8FF_V_M1, 0x2 }, // 2029 |
| 2700 | { PseudoVLSEG3E8FF_V_M2_MASK, PseudoVLSEG3E8FF_V_M2, 0x2 }, // 2030 |
| 2701 | { PseudoVLSEG3E8FF_V_MF2_MASK, PseudoVLSEG3E8FF_V_MF2, 0x2 }, // 2031 |
| 2702 | { PseudoVLSEG3E8FF_V_MF4_MASK, PseudoVLSEG3E8FF_V_MF4, 0x2 }, // 2032 |
| 2703 | { PseudoVLSEG3E8FF_V_MF8_MASK, PseudoVLSEG3E8FF_V_MF8, 0x2 }, // 2033 |
| 2704 | { PseudoVLSEG3E8_V_M1_MASK, PseudoVLSEG3E8_V_M1, 0x2 }, // 2034 |
| 2705 | { PseudoVLSEG3E8_V_M2_MASK, PseudoVLSEG3E8_V_M2, 0x2 }, // 2035 |
| 2706 | { PseudoVLSEG3E8_V_MF2_MASK, PseudoVLSEG3E8_V_MF2, 0x2 }, // 2036 |
| 2707 | { PseudoVLSEG3E8_V_MF4_MASK, PseudoVLSEG3E8_V_MF4, 0x2 }, // 2037 |
| 2708 | { PseudoVLSEG3E8_V_MF8_MASK, PseudoVLSEG3E8_V_MF8, 0x2 }, // 2038 |
| 2709 | { PseudoVLSEG4E16FF_V_M1_MASK, PseudoVLSEG4E16FF_V_M1, 0x2 }, // 2039 |
| 2710 | { PseudoVLSEG4E16FF_V_M2_MASK, PseudoVLSEG4E16FF_V_M2, 0x2 }, // 2040 |
| 2711 | { PseudoVLSEG4E16FF_V_MF2_MASK, PseudoVLSEG4E16FF_V_MF2, 0x2 }, // 2041 |
| 2712 | { PseudoVLSEG4E16FF_V_MF4_MASK, PseudoVLSEG4E16FF_V_MF4, 0x2 }, // 2042 |
| 2713 | { PseudoVLSEG4E16_V_M1_MASK, PseudoVLSEG4E16_V_M1, 0x2 }, // 2043 |
| 2714 | { PseudoVLSEG4E16_V_M2_MASK, PseudoVLSEG4E16_V_M2, 0x2 }, // 2044 |
| 2715 | { PseudoVLSEG4E16_V_MF2_MASK, PseudoVLSEG4E16_V_MF2, 0x2 }, // 2045 |
| 2716 | { PseudoVLSEG4E16_V_MF4_MASK, PseudoVLSEG4E16_V_MF4, 0x2 }, // 2046 |
| 2717 | { PseudoVLSEG4E32FF_V_M1_MASK, PseudoVLSEG4E32FF_V_M1, 0x2 }, // 2047 |
| 2718 | { PseudoVLSEG4E32FF_V_M2_MASK, PseudoVLSEG4E32FF_V_M2, 0x2 }, // 2048 |
| 2719 | { PseudoVLSEG4E32FF_V_MF2_MASK, PseudoVLSEG4E32FF_V_MF2, 0x2 }, // 2049 |
| 2720 | { PseudoVLSEG4E32_V_M1_MASK, PseudoVLSEG4E32_V_M1, 0x2 }, // 2050 |
| 2721 | { PseudoVLSEG4E32_V_M2_MASK, PseudoVLSEG4E32_V_M2, 0x2 }, // 2051 |
| 2722 | { PseudoVLSEG4E32_V_MF2_MASK, PseudoVLSEG4E32_V_MF2, 0x2 }, // 2052 |
| 2723 | { PseudoVLSEG4E64FF_V_M1_MASK, PseudoVLSEG4E64FF_V_M1, 0x2 }, // 2053 |
| 2724 | { PseudoVLSEG4E64FF_V_M2_MASK, PseudoVLSEG4E64FF_V_M2, 0x2 }, // 2054 |
| 2725 | { PseudoVLSEG4E64_V_M1_MASK, PseudoVLSEG4E64_V_M1, 0x2 }, // 2055 |
| 2726 | { PseudoVLSEG4E64_V_M2_MASK, PseudoVLSEG4E64_V_M2, 0x2 }, // 2056 |
| 2727 | { PseudoVLSEG4E8FF_V_M1_MASK, PseudoVLSEG4E8FF_V_M1, 0x2 }, // 2057 |
| 2728 | { PseudoVLSEG4E8FF_V_M2_MASK, PseudoVLSEG4E8FF_V_M2, 0x2 }, // 2058 |
| 2729 | { PseudoVLSEG4E8FF_V_MF2_MASK, PseudoVLSEG4E8FF_V_MF2, 0x2 }, // 2059 |
| 2730 | { PseudoVLSEG4E8FF_V_MF4_MASK, PseudoVLSEG4E8FF_V_MF4, 0x2 }, // 2060 |
| 2731 | { PseudoVLSEG4E8FF_V_MF8_MASK, PseudoVLSEG4E8FF_V_MF8, 0x2 }, // 2061 |
| 2732 | { PseudoVLSEG4E8_V_M1_MASK, PseudoVLSEG4E8_V_M1, 0x2 }, // 2062 |
| 2733 | { PseudoVLSEG4E8_V_M2_MASK, PseudoVLSEG4E8_V_M2, 0x2 }, // 2063 |
| 2734 | { PseudoVLSEG4E8_V_MF2_MASK, PseudoVLSEG4E8_V_MF2, 0x2 }, // 2064 |
| 2735 | { PseudoVLSEG4E8_V_MF4_MASK, PseudoVLSEG4E8_V_MF4, 0x2 }, // 2065 |
| 2736 | { PseudoVLSEG4E8_V_MF8_MASK, PseudoVLSEG4E8_V_MF8, 0x2 }, // 2066 |
| 2737 | { PseudoVLSEG5E16FF_V_M1_MASK, PseudoVLSEG5E16FF_V_M1, 0x2 }, // 2067 |
| 2738 | { PseudoVLSEG5E16FF_V_MF2_MASK, PseudoVLSEG5E16FF_V_MF2, 0x2 }, // 2068 |
| 2739 | { PseudoVLSEG5E16FF_V_MF4_MASK, PseudoVLSEG5E16FF_V_MF4, 0x2 }, // 2069 |
| 2740 | { PseudoVLSEG5E16_V_M1_MASK, PseudoVLSEG5E16_V_M1, 0x2 }, // 2070 |
| 2741 | { PseudoVLSEG5E16_V_MF2_MASK, PseudoVLSEG5E16_V_MF2, 0x2 }, // 2071 |
| 2742 | { PseudoVLSEG5E16_V_MF4_MASK, PseudoVLSEG5E16_V_MF4, 0x2 }, // 2072 |
| 2743 | { PseudoVLSEG5E32FF_V_M1_MASK, PseudoVLSEG5E32FF_V_M1, 0x2 }, // 2073 |
| 2744 | { PseudoVLSEG5E32FF_V_MF2_MASK, PseudoVLSEG5E32FF_V_MF2, 0x2 }, // 2074 |
| 2745 | { PseudoVLSEG5E32_V_M1_MASK, PseudoVLSEG5E32_V_M1, 0x2 }, // 2075 |
| 2746 | { PseudoVLSEG5E32_V_MF2_MASK, PseudoVLSEG5E32_V_MF2, 0x2 }, // 2076 |
| 2747 | { PseudoVLSEG5E64FF_V_M1_MASK, PseudoVLSEG5E64FF_V_M1, 0x2 }, // 2077 |
| 2748 | { PseudoVLSEG5E64_V_M1_MASK, PseudoVLSEG5E64_V_M1, 0x2 }, // 2078 |
| 2749 | { PseudoVLSEG5E8FF_V_M1_MASK, PseudoVLSEG5E8FF_V_M1, 0x2 }, // 2079 |
| 2750 | { PseudoVLSEG5E8FF_V_MF2_MASK, PseudoVLSEG5E8FF_V_MF2, 0x2 }, // 2080 |
| 2751 | { PseudoVLSEG5E8FF_V_MF4_MASK, PseudoVLSEG5E8FF_V_MF4, 0x2 }, // 2081 |
| 2752 | { PseudoVLSEG5E8FF_V_MF8_MASK, PseudoVLSEG5E8FF_V_MF8, 0x2 }, // 2082 |
| 2753 | { PseudoVLSEG5E8_V_M1_MASK, PseudoVLSEG5E8_V_M1, 0x2 }, // 2083 |
| 2754 | { PseudoVLSEG5E8_V_MF2_MASK, PseudoVLSEG5E8_V_MF2, 0x2 }, // 2084 |
| 2755 | { PseudoVLSEG5E8_V_MF4_MASK, PseudoVLSEG5E8_V_MF4, 0x2 }, // 2085 |
| 2756 | { PseudoVLSEG5E8_V_MF8_MASK, PseudoVLSEG5E8_V_MF8, 0x2 }, // 2086 |
| 2757 | { PseudoVLSEG6E16FF_V_M1_MASK, PseudoVLSEG6E16FF_V_M1, 0x2 }, // 2087 |
| 2758 | { PseudoVLSEG6E16FF_V_MF2_MASK, PseudoVLSEG6E16FF_V_MF2, 0x2 }, // 2088 |
| 2759 | { PseudoVLSEG6E16FF_V_MF4_MASK, PseudoVLSEG6E16FF_V_MF4, 0x2 }, // 2089 |
| 2760 | { PseudoVLSEG6E16_V_M1_MASK, PseudoVLSEG6E16_V_M1, 0x2 }, // 2090 |
| 2761 | { PseudoVLSEG6E16_V_MF2_MASK, PseudoVLSEG6E16_V_MF2, 0x2 }, // 2091 |
| 2762 | { PseudoVLSEG6E16_V_MF4_MASK, PseudoVLSEG6E16_V_MF4, 0x2 }, // 2092 |
| 2763 | { PseudoVLSEG6E32FF_V_M1_MASK, PseudoVLSEG6E32FF_V_M1, 0x2 }, // 2093 |
| 2764 | { PseudoVLSEG6E32FF_V_MF2_MASK, PseudoVLSEG6E32FF_V_MF2, 0x2 }, // 2094 |
| 2765 | { PseudoVLSEG6E32_V_M1_MASK, PseudoVLSEG6E32_V_M1, 0x2 }, // 2095 |
| 2766 | { PseudoVLSEG6E32_V_MF2_MASK, PseudoVLSEG6E32_V_MF2, 0x2 }, // 2096 |
| 2767 | { PseudoVLSEG6E64FF_V_M1_MASK, PseudoVLSEG6E64FF_V_M1, 0x2 }, // 2097 |
| 2768 | { PseudoVLSEG6E64_V_M1_MASK, PseudoVLSEG6E64_V_M1, 0x2 }, // 2098 |
| 2769 | { PseudoVLSEG6E8FF_V_M1_MASK, PseudoVLSEG6E8FF_V_M1, 0x2 }, // 2099 |
| 2770 | { PseudoVLSEG6E8FF_V_MF2_MASK, PseudoVLSEG6E8FF_V_MF2, 0x2 }, // 2100 |
| 2771 | { PseudoVLSEG6E8FF_V_MF4_MASK, PseudoVLSEG6E8FF_V_MF4, 0x2 }, // 2101 |
| 2772 | { PseudoVLSEG6E8FF_V_MF8_MASK, PseudoVLSEG6E8FF_V_MF8, 0x2 }, // 2102 |
| 2773 | { PseudoVLSEG6E8_V_M1_MASK, PseudoVLSEG6E8_V_M1, 0x2 }, // 2103 |
| 2774 | { PseudoVLSEG6E8_V_MF2_MASK, PseudoVLSEG6E8_V_MF2, 0x2 }, // 2104 |
| 2775 | { PseudoVLSEG6E8_V_MF4_MASK, PseudoVLSEG6E8_V_MF4, 0x2 }, // 2105 |
| 2776 | { PseudoVLSEG6E8_V_MF8_MASK, PseudoVLSEG6E8_V_MF8, 0x2 }, // 2106 |
| 2777 | { PseudoVLSEG7E16FF_V_M1_MASK, PseudoVLSEG7E16FF_V_M1, 0x2 }, // 2107 |
| 2778 | { PseudoVLSEG7E16FF_V_MF2_MASK, PseudoVLSEG7E16FF_V_MF2, 0x2 }, // 2108 |
| 2779 | { PseudoVLSEG7E16FF_V_MF4_MASK, PseudoVLSEG7E16FF_V_MF4, 0x2 }, // 2109 |
| 2780 | { PseudoVLSEG7E16_V_M1_MASK, PseudoVLSEG7E16_V_M1, 0x2 }, // 2110 |
| 2781 | { PseudoVLSEG7E16_V_MF2_MASK, PseudoVLSEG7E16_V_MF2, 0x2 }, // 2111 |
| 2782 | { PseudoVLSEG7E16_V_MF4_MASK, PseudoVLSEG7E16_V_MF4, 0x2 }, // 2112 |
| 2783 | { PseudoVLSEG7E32FF_V_M1_MASK, PseudoVLSEG7E32FF_V_M1, 0x2 }, // 2113 |
| 2784 | { PseudoVLSEG7E32FF_V_MF2_MASK, PseudoVLSEG7E32FF_V_MF2, 0x2 }, // 2114 |
| 2785 | { PseudoVLSEG7E32_V_M1_MASK, PseudoVLSEG7E32_V_M1, 0x2 }, // 2115 |
| 2786 | { PseudoVLSEG7E32_V_MF2_MASK, PseudoVLSEG7E32_V_MF2, 0x2 }, // 2116 |
| 2787 | { PseudoVLSEG7E64FF_V_M1_MASK, PseudoVLSEG7E64FF_V_M1, 0x2 }, // 2117 |
| 2788 | { PseudoVLSEG7E64_V_M1_MASK, PseudoVLSEG7E64_V_M1, 0x2 }, // 2118 |
| 2789 | { PseudoVLSEG7E8FF_V_M1_MASK, PseudoVLSEG7E8FF_V_M1, 0x2 }, // 2119 |
| 2790 | { PseudoVLSEG7E8FF_V_MF2_MASK, PseudoVLSEG7E8FF_V_MF2, 0x2 }, // 2120 |
| 2791 | { PseudoVLSEG7E8FF_V_MF4_MASK, PseudoVLSEG7E8FF_V_MF4, 0x2 }, // 2121 |
| 2792 | { PseudoVLSEG7E8FF_V_MF8_MASK, PseudoVLSEG7E8FF_V_MF8, 0x2 }, // 2122 |
| 2793 | { PseudoVLSEG7E8_V_M1_MASK, PseudoVLSEG7E8_V_M1, 0x2 }, // 2123 |
| 2794 | { PseudoVLSEG7E8_V_MF2_MASK, PseudoVLSEG7E8_V_MF2, 0x2 }, // 2124 |
| 2795 | { PseudoVLSEG7E8_V_MF4_MASK, PseudoVLSEG7E8_V_MF4, 0x2 }, // 2125 |
| 2796 | { PseudoVLSEG7E8_V_MF8_MASK, PseudoVLSEG7E8_V_MF8, 0x2 }, // 2126 |
| 2797 | { PseudoVLSEG8E16FF_V_M1_MASK, PseudoVLSEG8E16FF_V_M1, 0x2 }, // 2127 |
| 2798 | { PseudoVLSEG8E16FF_V_MF2_MASK, PseudoVLSEG8E16FF_V_MF2, 0x2 }, // 2128 |
| 2799 | { PseudoVLSEG8E16FF_V_MF4_MASK, PseudoVLSEG8E16FF_V_MF4, 0x2 }, // 2129 |
| 2800 | { PseudoVLSEG8E16_V_M1_MASK, PseudoVLSEG8E16_V_M1, 0x2 }, // 2130 |
| 2801 | { PseudoVLSEG8E16_V_MF2_MASK, PseudoVLSEG8E16_V_MF2, 0x2 }, // 2131 |
| 2802 | { PseudoVLSEG8E16_V_MF4_MASK, PseudoVLSEG8E16_V_MF4, 0x2 }, // 2132 |
| 2803 | { PseudoVLSEG8E32FF_V_M1_MASK, PseudoVLSEG8E32FF_V_M1, 0x2 }, // 2133 |
| 2804 | { PseudoVLSEG8E32FF_V_MF2_MASK, PseudoVLSEG8E32FF_V_MF2, 0x2 }, // 2134 |
| 2805 | { PseudoVLSEG8E32_V_M1_MASK, PseudoVLSEG8E32_V_M1, 0x2 }, // 2135 |
| 2806 | { PseudoVLSEG8E32_V_MF2_MASK, PseudoVLSEG8E32_V_MF2, 0x2 }, // 2136 |
| 2807 | { PseudoVLSEG8E64FF_V_M1_MASK, PseudoVLSEG8E64FF_V_M1, 0x2 }, // 2137 |
| 2808 | { PseudoVLSEG8E64_V_M1_MASK, PseudoVLSEG8E64_V_M1, 0x2 }, // 2138 |
| 2809 | { PseudoVLSEG8E8FF_V_M1_MASK, PseudoVLSEG8E8FF_V_M1, 0x2 }, // 2139 |
| 2810 | { PseudoVLSEG8E8FF_V_MF2_MASK, PseudoVLSEG8E8FF_V_MF2, 0x2 }, // 2140 |
| 2811 | { PseudoVLSEG8E8FF_V_MF4_MASK, PseudoVLSEG8E8FF_V_MF4, 0x2 }, // 2141 |
| 2812 | { PseudoVLSEG8E8FF_V_MF8_MASK, PseudoVLSEG8E8FF_V_MF8, 0x2 }, // 2142 |
| 2813 | { PseudoVLSEG8E8_V_M1_MASK, PseudoVLSEG8E8_V_M1, 0x2 }, // 2143 |
| 2814 | { PseudoVLSEG8E8_V_MF2_MASK, PseudoVLSEG8E8_V_MF2, 0x2 }, // 2144 |
| 2815 | { PseudoVLSEG8E8_V_MF4_MASK, PseudoVLSEG8E8_V_MF4, 0x2 }, // 2145 |
| 2816 | { PseudoVLSEG8E8_V_MF8_MASK, PseudoVLSEG8E8_V_MF8, 0x2 }, // 2146 |
| 2817 | { PseudoVLSSEG2E16_V_M1_MASK, PseudoVLSSEG2E16_V_M1, 0x3 }, // 2147 |
| 2818 | { PseudoVLSSEG2E16_V_M2_MASK, PseudoVLSSEG2E16_V_M2, 0x3 }, // 2148 |
| 2819 | { PseudoVLSSEG2E16_V_M4_MASK, PseudoVLSSEG2E16_V_M4, 0x3 }, // 2149 |
| 2820 | { PseudoVLSSEG2E16_V_MF2_MASK, PseudoVLSSEG2E16_V_MF2, 0x3 }, // 2150 |
| 2821 | { PseudoVLSSEG2E16_V_MF4_MASK, PseudoVLSSEG2E16_V_MF4, 0x3 }, // 2151 |
| 2822 | { PseudoVLSSEG2E32_V_M1_MASK, PseudoVLSSEG2E32_V_M1, 0x3 }, // 2152 |
| 2823 | { PseudoVLSSEG2E32_V_M2_MASK, PseudoVLSSEG2E32_V_M2, 0x3 }, // 2153 |
| 2824 | { PseudoVLSSEG2E32_V_M4_MASK, PseudoVLSSEG2E32_V_M4, 0x3 }, // 2154 |
| 2825 | { PseudoVLSSEG2E32_V_MF2_MASK, PseudoVLSSEG2E32_V_MF2, 0x3 }, // 2155 |
| 2826 | { PseudoVLSSEG2E64_V_M1_MASK, PseudoVLSSEG2E64_V_M1, 0x3 }, // 2156 |
| 2827 | { PseudoVLSSEG2E64_V_M2_MASK, PseudoVLSSEG2E64_V_M2, 0x3 }, // 2157 |
| 2828 | { PseudoVLSSEG2E64_V_M4_MASK, PseudoVLSSEG2E64_V_M4, 0x3 }, // 2158 |
| 2829 | { PseudoVLSSEG2E8_V_M1_MASK, PseudoVLSSEG2E8_V_M1, 0x3 }, // 2159 |
| 2830 | { PseudoVLSSEG2E8_V_M2_MASK, PseudoVLSSEG2E8_V_M2, 0x3 }, // 2160 |
| 2831 | { PseudoVLSSEG2E8_V_M4_MASK, PseudoVLSSEG2E8_V_M4, 0x3 }, // 2161 |
| 2832 | { PseudoVLSSEG2E8_V_MF2_MASK, PseudoVLSSEG2E8_V_MF2, 0x3 }, // 2162 |
| 2833 | { PseudoVLSSEG2E8_V_MF4_MASK, PseudoVLSSEG2E8_V_MF4, 0x3 }, // 2163 |
| 2834 | { PseudoVLSSEG2E8_V_MF8_MASK, PseudoVLSSEG2E8_V_MF8, 0x3 }, // 2164 |
| 2835 | { PseudoVLSSEG3E16_V_M1_MASK, PseudoVLSSEG3E16_V_M1, 0x3 }, // 2165 |
| 2836 | { PseudoVLSSEG3E16_V_M2_MASK, PseudoVLSSEG3E16_V_M2, 0x3 }, // 2166 |
| 2837 | { PseudoVLSSEG3E16_V_MF2_MASK, PseudoVLSSEG3E16_V_MF2, 0x3 }, // 2167 |
| 2838 | { PseudoVLSSEG3E16_V_MF4_MASK, PseudoVLSSEG3E16_V_MF4, 0x3 }, // 2168 |
| 2839 | { PseudoVLSSEG3E32_V_M1_MASK, PseudoVLSSEG3E32_V_M1, 0x3 }, // 2169 |
| 2840 | { PseudoVLSSEG3E32_V_M2_MASK, PseudoVLSSEG3E32_V_M2, 0x3 }, // 2170 |
| 2841 | { PseudoVLSSEG3E32_V_MF2_MASK, PseudoVLSSEG3E32_V_MF2, 0x3 }, // 2171 |
| 2842 | { PseudoVLSSEG3E64_V_M1_MASK, PseudoVLSSEG3E64_V_M1, 0x3 }, // 2172 |
| 2843 | { PseudoVLSSEG3E64_V_M2_MASK, PseudoVLSSEG3E64_V_M2, 0x3 }, // 2173 |
| 2844 | { PseudoVLSSEG3E8_V_M1_MASK, PseudoVLSSEG3E8_V_M1, 0x3 }, // 2174 |
| 2845 | { PseudoVLSSEG3E8_V_M2_MASK, PseudoVLSSEG3E8_V_M2, 0x3 }, // 2175 |
| 2846 | { PseudoVLSSEG3E8_V_MF2_MASK, PseudoVLSSEG3E8_V_MF2, 0x3 }, // 2176 |
| 2847 | { PseudoVLSSEG3E8_V_MF4_MASK, PseudoVLSSEG3E8_V_MF4, 0x3 }, // 2177 |
| 2848 | { PseudoVLSSEG3E8_V_MF8_MASK, PseudoVLSSEG3E8_V_MF8, 0x3 }, // 2178 |
| 2849 | { PseudoVLSSEG4E16_V_M1_MASK, PseudoVLSSEG4E16_V_M1, 0x3 }, // 2179 |
| 2850 | { PseudoVLSSEG4E16_V_M2_MASK, PseudoVLSSEG4E16_V_M2, 0x3 }, // 2180 |
| 2851 | { PseudoVLSSEG4E16_V_MF2_MASK, PseudoVLSSEG4E16_V_MF2, 0x3 }, // 2181 |
| 2852 | { PseudoVLSSEG4E16_V_MF4_MASK, PseudoVLSSEG4E16_V_MF4, 0x3 }, // 2182 |
| 2853 | { PseudoVLSSEG4E32_V_M1_MASK, PseudoVLSSEG4E32_V_M1, 0x3 }, // 2183 |
| 2854 | { PseudoVLSSEG4E32_V_M2_MASK, PseudoVLSSEG4E32_V_M2, 0x3 }, // 2184 |
| 2855 | { PseudoVLSSEG4E32_V_MF2_MASK, PseudoVLSSEG4E32_V_MF2, 0x3 }, // 2185 |
| 2856 | { PseudoVLSSEG4E64_V_M1_MASK, PseudoVLSSEG4E64_V_M1, 0x3 }, // 2186 |
| 2857 | { PseudoVLSSEG4E64_V_M2_MASK, PseudoVLSSEG4E64_V_M2, 0x3 }, // 2187 |
| 2858 | { PseudoVLSSEG4E8_V_M1_MASK, PseudoVLSSEG4E8_V_M1, 0x3 }, // 2188 |
| 2859 | { PseudoVLSSEG4E8_V_M2_MASK, PseudoVLSSEG4E8_V_M2, 0x3 }, // 2189 |
| 2860 | { PseudoVLSSEG4E8_V_MF2_MASK, PseudoVLSSEG4E8_V_MF2, 0x3 }, // 2190 |
| 2861 | { PseudoVLSSEG4E8_V_MF4_MASK, PseudoVLSSEG4E8_V_MF4, 0x3 }, // 2191 |
| 2862 | { PseudoVLSSEG4E8_V_MF8_MASK, PseudoVLSSEG4E8_V_MF8, 0x3 }, // 2192 |
| 2863 | { PseudoVLSSEG5E16_V_M1_MASK, PseudoVLSSEG5E16_V_M1, 0x3 }, // 2193 |
| 2864 | { PseudoVLSSEG5E16_V_MF2_MASK, PseudoVLSSEG5E16_V_MF2, 0x3 }, // 2194 |
| 2865 | { PseudoVLSSEG5E16_V_MF4_MASK, PseudoVLSSEG5E16_V_MF4, 0x3 }, // 2195 |
| 2866 | { PseudoVLSSEG5E32_V_M1_MASK, PseudoVLSSEG5E32_V_M1, 0x3 }, // 2196 |
| 2867 | { PseudoVLSSEG5E32_V_MF2_MASK, PseudoVLSSEG5E32_V_MF2, 0x3 }, // 2197 |
| 2868 | { PseudoVLSSEG5E64_V_M1_MASK, PseudoVLSSEG5E64_V_M1, 0x3 }, // 2198 |
| 2869 | { PseudoVLSSEG5E8_V_M1_MASK, PseudoVLSSEG5E8_V_M1, 0x3 }, // 2199 |
| 2870 | { PseudoVLSSEG5E8_V_MF2_MASK, PseudoVLSSEG5E8_V_MF2, 0x3 }, // 2200 |
| 2871 | { PseudoVLSSEG5E8_V_MF4_MASK, PseudoVLSSEG5E8_V_MF4, 0x3 }, // 2201 |
| 2872 | { PseudoVLSSEG5E8_V_MF8_MASK, PseudoVLSSEG5E8_V_MF8, 0x3 }, // 2202 |
| 2873 | { PseudoVLSSEG6E16_V_M1_MASK, PseudoVLSSEG6E16_V_M1, 0x3 }, // 2203 |
| 2874 | { PseudoVLSSEG6E16_V_MF2_MASK, PseudoVLSSEG6E16_V_MF2, 0x3 }, // 2204 |
| 2875 | { PseudoVLSSEG6E16_V_MF4_MASK, PseudoVLSSEG6E16_V_MF4, 0x3 }, // 2205 |
| 2876 | { PseudoVLSSEG6E32_V_M1_MASK, PseudoVLSSEG6E32_V_M1, 0x3 }, // 2206 |
| 2877 | { PseudoVLSSEG6E32_V_MF2_MASK, PseudoVLSSEG6E32_V_MF2, 0x3 }, // 2207 |
| 2878 | { PseudoVLSSEG6E64_V_M1_MASK, PseudoVLSSEG6E64_V_M1, 0x3 }, // 2208 |
| 2879 | { PseudoVLSSEG6E8_V_M1_MASK, PseudoVLSSEG6E8_V_M1, 0x3 }, // 2209 |
| 2880 | { PseudoVLSSEG6E8_V_MF2_MASK, PseudoVLSSEG6E8_V_MF2, 0x3 }, // 2210 |
| 2881 | { PseudoVLSSEG6E8_V_MF4_MASK, PseudoVLSSEG6E8_V_MF4, 0x3 }, // 2211 |
| 2882 | { PseudoVLSSEG6E8_V_MF8_MASK, PseudoVLSSEG6E8_V_MF8, 0x3 }, // 2212 |
| 2883 | { PseudoVLSSEG7E16_V_M1_MASK, PseudoVLSSEG7E16_V_M1, 0x3 }, // 2213 |
| 2884 | { PseudoVLSSEG7E16_V_MF2_MASK, PseudoVLSSEG7E16_V_MF2, 0x3 }, // 2214 |
| 2885 | { PseudoVLSSEG7E16_V_MF4_MASK, PseudoVLSSEG7E16_V_MF4, 0x3 }, // 2215 |
| 2886 | { PseudoVLSSEG7E32_V_M1_MASK, PseudoVLSSEG7E32_V_M1, 0x3 }, // 2216 |
| 2887 | { PseudoVLSSEG7E32_V_MF2_MASK, PseudoVLSSEG7E32_V_MF2, 0x3 }, // 2217 |
| 2888 | { PseudoVLSSEG7E64_V_M1_MASK, PseudoVLSSEG7E64_V_M1, 0x3 }, // 2218 |
| 2889 | { PseudoVLSSEG7E8_V_M1_MASK, PseudoVLSSEG7E8_V_M1, 0x3 }, // 2219 |
| 2890 | { PseudoVLSSEG7E8_V_MF2_MASK, PseudoVLSSEG7E8_V_MF2, 0x3 }, // 2220 |
| 2891 | { PseudoVLSSEG7E8_V_MF4_MASK, PseudoVLSSEG7E8_V_MF4, 0x3 }, // 2221 |
| 2892 | { PseudoVLSSEG7E8_V_MF8_MASK, PseudoVLSSEG7E8_V_MF8, 0x3 }, // 2222 |
| 2893 | { PseudoVLSSEG8E16_V_M1_MASK, PseudoVLSSEG8E16_V_M1, 0x3 }, // 2223 |
| 2894 | { PseudoVLSSEG8E16_V_MF2_MASK, PseudoVLSSEG8E16_V_MF2, 0x3 }, // 2224 |
| 2895 | { PseudoVLSSEG8E16_V_MF4_MASK, PseudoVLSSEG8E16_V_MF4, 0x3 }, // 2225 |
| 2896 | { PseudoVLSSEG8E32_V_M1_MASK, PseudoVLSSEG8E32_V_M1, 0x3 }, // 2226 |
| 2897 | { PseudoVLSSEG8E32_V_MF2_MASK, PseudoVLSSEG8E32_V_MF2, 0x3 }, // 2227 |
| 2898 | { PseudoVLSSEG8E64_V_M1_MASK, PseudoVLSSEG8E64_V_M1, 0x3 }, // 2228 |
| 2899 | { PseudoVLSSEG8E8_V_M1_MASK, PseudoVLSSEG8E8_V_M1, 0x3 }, // 2229 |
| 2900 | { PseudoVLSSEG8E8_V_MF2_MASK, PseudoVLSSEG8E8_V_MF2, 0x3 }, // 2230 |
| 2901 | { PseudoVLSSEG8E8_V_MF4_MASK, PseudoVLSSEG8E8_V_MF4, 0x3 }, // 2231 |
| 2902 | { PseudoVLSSEG8E8_V_MF8_MASK, PseudoVLSSEG8E8_V_MF8, 0x3 }, // 2232 |
| 2903 | { PseudoVLUXEI16_V_M1_M1_MASK, PseudoVLUXEI16_V_M1_M1, 0x3 }, // 2233 |
| 2904 | { PseudoVLUXEI16_V_M1_M2_MASK, PseudoVLUXEI16_V_M1_M2, 0x3 }, // 2234 |
| 2905 | { PseudoVLUXEI16_V_M1_M4_MASK, PseudoVLUXEI16_V_M1_M4, 0x3 }, // 2235 |
| 2906 | { PseudoVLUXEI16_V_M1_MF2_MASK, PseudoVLUXEI16_V_M1_MF2, 0x3 }, // 2236 |
| 2907 | { PseudoVLUXEI16_V_M2_M1_MASK, PseudoVLUXEI16_V_M2_M1, 0x3 }, // 2237 |
| 2908 | { PseudoVLUXEI16_V_M2_M2_MASK, PseudoVLUXEI16_V_M2_M2, 0x3 }, // 2238 |
| 2909 | { PseudoVLUXEI16_V_M2_M4_MASK, PseudoVLUXEI16_V_M2_M4, 0x3 }, // 2239 |
| 2910 | { PseudoVLUXEI16_V_M2_M8_MASK, PseudoVLUXEI16_V_M2_M8, 0x3 }, // 2240 |
| 2911 | { PseudoVLUXEI16_V_M4_M2_MASK, PseudoVLUXEI16_V_M4_M2, 0x3 }, // 2241 |
| 2912 | { PseudoVLUXEI16_V_M4_M4_MASK, PseudoVLUXEI16_V_M4_M4, 0x3 }, // 2242 |
| 2913 | { PseudoVLUXEI16_V_M4_M8_MASK, PseudoVLUXEI16_V_M4_M8, 0x3 }, // 2243 |
| 2914 | { PseudoVLUXEI16_V_M8_M4_MASK, PseudoVLUXEI16_V_M8_M4, 0x3 }, // 2244 |
| 2915 | { PseudoVLUXEI16_V_M8_M8_MASK, PseudoVLUXEI16_V_M8_M8, 0x3 }, // 2245 |
| 2916 | { PseudoVLUXEI16_V_MF2_M1_MASK, PseudoVLUXEI16_V_MF2_M1, 0x3 }, // 2246 |
| 2917 | { PseudoVLUXEI16_V_MF2_M2_MASK, PseudoVLUXEI16_V_MF2_M2, 0x3 }, // 2247 |
| 2918 | { PseudoVLUXEI16_V_MF2_MF2_MASK, PseudoVLUXEI16_V_MF2_MF2, 0x3 }, // 2248 |
| 2919 | { PseudoVLUXEI16_V_MF2_MF4_MASK, PseudoVLUXEI16_V_MF2_MF4, 0x3 }, // 2249 |
| 2920 | { PseudoVLUXEI16_V_MF4_M1_MASK, PseudoVLUXEI16_V_MF4_M1, 0x3 }, // 2250 |
| 2921 | { PseudoVLUXEI16_V_MF4_MF2_MASK, PseudoVLUXEI16_V_MF4_MF2, 0x3 }, // 2251 |
| 2922 | { PseudoVLUXEI16_V_MF4_MF4_MASK, PseudoVLUXEI16_V_MF4_MF4, 0x3 }, // 2252 |
| 2923 | { PseudoVLUXEI16_V_MF4_MF8_MASK, PseudoVLUXEI16_V_MF4_MF8, 0x3 }, // 2253 |
| 2924 | { PseudoVLUXEI32_V_M1_M1_MASK, PseudoVLUXEI32_V_M1_M1, 0x3 }, // 2254 |
| 2925 | { PseudoVLUXEI32_V_M1_M2_MASK, PseudoVLUXEI32_V_M1_M2, 0x3 }, // 2255 |
| 2926 | { PseudoVLUXEI32_V_M1_MF2_MASK, PseudoVLUXEI32_V_M1_MF2, 0x3 }, // 2256 |
| 2927 | { PseudoVLUXEI32_V_M1_MF4_MASK, PseudoVLUXEI32_V_M1_MF4, 0x3 }, // 2257 |
| 2928 | { PseudoVLUXEI32_V_M2_M1_MASK, PseudoVLUXEI32_V_M2_M1, 0x3 }, // 2258 |
| 2929 | { PseudoVLUXEI32_V_M2_M2_MASK, PseudoVLUXEI32_V_M2_M2, 0x3 }, // 2259 |
| 2930 | { PseudoVLUXEI32_V_M2_M4_MASK, PseudoVLUXEI32_V_M2_M4, 0x3 }, // 2260 |
| 2931 | { PseudoVLUXEI32_V_M2_MF2_MASK, PseudoVLUXEI32_V_M2_MF2, 0x3 }, // 2261 |
| 2932 | { PseudoVLUXEI32_V_M4_M1_MASK, PseudoVLUXEI32_V_M4_M1, 0x3 }, // 2262 |
| 2933 | { PseudoVLUXEI32_V_M4_M2_MASK, PseudoVLUXEI32_V_M4_M2, 0x3 }, // 2263 |
| 2934 | { PseudoVLUXEI32_V_M4_M4_MASK, PseudoVLUXEI32_V_M4_M4, 0x3 }, // 2264 |
| 2935 | { PseudoVLUXEI32_V_M4_M8_MASK, PseudoVLUXEI32_V_M4_M8, 0x3 }, // 2265 |
| 2936 | { PseudoVLUXEI32_V_M8_M2_MASK, PseudoVLUXEI32_V_M8_M2, 0x3 }, // 2266 |
| 2937 | { PseudoVLUXEI32_V_M8_M4_MASK, PseudoVLUXEI32_V_M8_M4, 0x3 }, // 2267 |
| 2938 | { PseudoVLUXEI32_V_M8_M8_MASK, PseudoVLUXEI32_V_M8_M8, 0x3 }, // 2268 |
| 2939 | { PseudoVLUXEI32_V_MF2_M1_MASK, PseudoVLUXEI32_V_MF2_M1, 0x3 }, // 2269 |
| 2940 | { PseudoVLUXEI32_V_MF2_MF2_MASK, PseudoVLUXEI32_V_MF2_MF2, 0x3 }, // 2270 |
| 2941 | { PseudoVLUXEI32_V_MF2_MF4_MASK, PseudoVLUXEI32_V_MF2_MF4, 0x3 }, // 2271 |
| 2942 | { PseudoVLUXEI32_V_MF2_MF8_MASK, PseudoVLUXEI32_V_MF2_MF8, 0x3 }, // 2272 |
| 2943 | { PseudoVLUXEI64_V_M1_M1_MASK, PseudoVLUXEI64_V_M1_M1, 0x3 }, // 2273 |
| 2944 | { PseudoVLUXEI64_V_M1_MF2_MASK, PseudoVLUXEI64_V_M1_MF2, 0x3 }, // 2274 |
| 2945 | { PseudoVLUXEI64_V_M1_MF4_MASK, PseudoVLUXEI64_V_M1_MF4, 0x3 }, // 2275 |
| 2946 | { PseudoVLUXEI64_V_M1_MF8_MASK, PseudoVLUXEI64_V_M1_MF8, 0x3 }, // 2276 |
| 2947 | { PseudoVLUXEI64_V_M2_M1_MASK, PseudoVLUXEI64_V_M2_M1, 0x3 }, // 2277 |
| 2948 | { PseudoVLUXEI64_V_M2_M2_MASK, PseudoVLUXEI64_V_M2_M2, 0x3 }, // 2278 |
| 2949 | { PseudoVLUXEI64_V_M2_MF2_MASK, PseudoVLUXEI64_V_M2_MF2, 0x3 }, // 2279 |
| 2950 | { PseudoVLUXEI64_V_M2_MF4_MASK, PseudoVLUXEI64_V_M2_MF4, 0x3 }, // 2280 |
| 2951 | { PseudoVLUXEI64_V_M4_M1_MASK, PseudoVLUXEI64_V_M4_M1, 0x3 }, // 2281 |
| 2952 | { PseudoVLUXEI64_V_M4_M2_MASK, PseudoVLUXEI64_V_M4_M2, 0x3 }, // 2282 |
| 2953 | { PseudoVLUXEI64_V_M4_M4_MASK, PseudoVLUXEI64_V_M4_M4, 0x3 }, // 2283 |
| 2954 | { PseudoVLUXEI64_V_M4_MF2_MASK, PseudoVLUXEI64_V_M4_MF2, 0x3 }, // 2284 |
| 2955 | { PseudoVLUXEI64_V_M8_M1_MASK, PseudoVLUXEI64_V_M8_M1, 0x3 }, // 2285 |
| 2956 | { PseudoVLUXEI64_V_M8_M2_MASK, PseudoVLUXEI64_V_M8_M2, 0x3 }, // 2286 |
| 2957 | { PseudoVLUXEI64_V_M8_M4_MASK, PseudoVLUXEI64_V_M8_M4, 0x3 }, // 2287 |
| 2958 | { PseudoVLUXEI64_V_M8_M8_MASK, PseudoVLUXEI64_V_M8_M8, 0x3 }, // 2288 |
| 2959 | { PseudoVLUXEI8_V_M1_M1_MASK, PseudoVLUXEI8_V_M1_M1, 0x3 }, // 2289 |
| 2960 | { PseudoVLUXEI8_V_M1_M2_MASK, PseudoVLUXEI8_V_M1_M2, 0x3 }, // 2290 |
| 2961 | { PseudoVLUXEI8_V_M1_M4_MASK, PseudoVLUXEI8_V_M1_M4, 0x3 }, // 2291 |
| 2962 | { PseudoVLUXEI8_V_M1_M8_MASK, PseudoVLUXEI8_V_M1_M8, 0x3 }, // 2292 |
| 2963 | { PseudoVLUXEI8_V_M2_M2_MASK, PseudoVLUXEI8_V_M2_M2, 0x3 }, // 2293 |
| 2964 | { PseudoVLUXEI8_V_M2_M4_MASK, PseudoVLUXEI8_V_M2_M4, 0x3 }, // 2294 |
| 2965 | { PseudoVLUXEI8_V_M2_M8_MASK, PseudoVLUXEI8_V_M2_M8, 0x3 }, // 2295 |
| 2966 | { PseudoVLUXEI8_V_M4_M4_MASK, PseudoVLUXEI8_V_M4_M4, 0x3 }, // 2296 |
| 2967 | { PseudoVLUXEI8_V_M4_M8_MASK, PseudoVLUXEI8_V_M4_M8, 0x3 }, // 2297 |
| 2968 | { PseudoVLUXEI8_V_M8_M8_MASK, PseudoVLUXEI8_V_M8_M8, 0x3 }, // 2298 |
| 2969 | { PseudoVLUXEI8_V_MF2_M1_MASK, PseudoVLUXEI8_V_MF2_M1, 0x3 }, // 2299 |
| 2970 | { PseudoVLUXEI8_V_MF2_M2_MASK, PseudoVLUXEI8_V_MF2_M2, 0x3 }, // 2300 |
| 2971 | { PseudoVLUXEI8_V_MF2_M4_MASK, PseudoVLUXEI8_V_MF2_M4, 0x3 }, // 2301 |
| 2972 | { PseudoVLUXEI8_V_MF2_MF2_MASK, PseudoVLUXEI8_V_MF2_MF2, 0x3 }, // 2302 |
| 2973 | { PseudoVLUXEI8_V_MF4_M1_MASK, PseudoVLUXEI8_V_MF4_M1, 0x3 }, // 2303 |
| 2974 | { PseudoVLUXEI8_V_MF4_M2_MASK, PseudoVLUXEI8_V_MF4_M2, 0x3 }, // 2304 |
| 2975 | { PseudoVLUXEI8_V_MF4_MF2_MASK, PseudoVLUXEI8_V_MF4_MF2, 0x3 }, // 2305 |
| 2976 | { PseudoVLUXEI8_V_MF4_MF4_MASK, PseudoVLUXEI8_V_MF4_MF4, 0x3 }, // 2306 |
| 2977 | { PseudoVLUXEI8_V_MF8_M1_MASK, PseudoVLUXEI8_V_MF8_M1, 0x3 }, // 2307 |
| 2978 | { PseudoVLUXEI8_V_MF8_MF2_MASK, PseudoVLUXEI8_V_MF8_MF2, 0x3 }, // 2308 |
| 2979 | { PseudoVLUXEI8_V_MF8_MF4_MASK, PseudoVLUXEI8_V_MF8_MF4, 0x3 }, // 2309 |
| 2980 | { PseudoVLUXEI8_V_MF8_MF8_MASK, PseudoVLUXEI8_V_MF8_MF8, 0x3 }, // 2310 |
| 2981 | { PseudoVLUXSEG2EI16_V_M1_M1_MASK, PseudoVLUXSEG2EI16_V_M1_M1, 0x3 }, // 2311 |
| 2982 | { PseudoVLUXSEG2EI16_V_M1_M2_MASK, PseudoVLUXSEG2EI16_V_M1_M2, 0x3 }, // 2312 |
| 2983 | { PseudoVLUXSEG2EI16_V_M1_M4_MASK, PseudoVLUXSEG2EI16_V_M1_M4, 0x3 }, // 2313 |
| 2984 | { PseudoVLUXSEG2EI16_V_M1_MF2_MASK, PseudoVLUXSEG2EI16_V_M1_MF2, 0x3 }, // 2314 |
| 2985 | { PseudoVLUXSEG2EI16_V_M2_M1_MASK, PseudoVLUXSEG2EI16_V_M2_M1, 0x3 }, // 2315 |
| 2986 | { PseudoVLUXSEG2EI16_V_M2_M2_MASK, PseudoVLUXSEG2EI16_V_M2_M2, 0x3 }, // 2316 |
| 2987 | { PseudoVLUXSEG2EI16_V_M2_M4_MASK, PseudoVLUXSEG2EI16_V_M2_M4, 0x3 }, // 2317 |
| 2988 | { PseudoVLUXSEG2EI16_V_M4_M2_MASK, PseudoVLUXSEG2EI16_V_M4_M2, 0x3 }, // 2318 |
| 2989 | { PseudoVLUXSEG2EI16_V_M4_M4_MASK, PseudoVLUXSEG2EI16_V_M4_M4, 0x3 }, // 2319 |
| 2990 | { PseudoVLUXSEG2EI16_V_M8_M4_MASK, PseudoVLUXSEG2EI16_V_M8_M4, 0x3 }, // 2320 |
| 2991 | { PseudoVLUXSEG2EI16_V_MF2_M1_MASK, PseudoVLUXSEG2EI16_V_MF2_M1, 0x3 }, // 2321 |
| 2992 | { PseudoVLUXSEG2EI16_V_MF2_M2_MASK, PseudoVLUXSEG2EI16_V_MF2_M2, 0x3 }, // 2322 |
| 2993 | { PseudoVLUXSEG2EI16_V_MF2_MF2_MASK, PseudoVLUXSEG2EI16_V_MF2_MF2, 0x3 }, // 2323 |
| 2994 | { PseudoVLUXSEG2EI16_V_MF2_MF4_MASK, PseudoVLUXSEG2EI16_V_MF2_MF4, 0x3 }, // 2324 |
| 2995 | { PseudoVLUXSEG2EI16_V_MF4_M1_MASK, PseudoVLUXSEG2EI16_V_MF4_M1, 0x3 }, // 2325 |
| 2996 | { PseudoVLUXSEG2EI16_V_MF4_MF2_MASK, PseudoVLUXSEG2EI16_V_MF4_MF2, 0x3 }, // 2326 |
| 2997 | { PseudoVLUXSEG2EI16_V_MF4_MF4_MASK, PseudoVLUXSEG2EI16_V_MF4_MF4, 0x3 }, // 2327 |
| 2998 | { PseudoVLUXSEG2EI16_V_MF4_MF8_MASK, PseudoVLUXSEG2EI16_V_MF4_MF8, 0x3 }, // 2328 |
| 2999 | { PseudoVLUXSEG2EI32_V_M1_M1_MASK, PseudoVLUXSEG2EI32_V_M1_M1, 0x3 }, // 2329 |
| 3000 | { PseudoVLUXSEG2EI32_V_M1_M2_MASK, PseudoVLUXSEG2EI32_V_M1_M2, 0x3 }, // 2330 |
| 3001 | { PseudoVLUXSEG2EI32_V_M1_MF2_MASK, PseudoVLUXSEG2EI32_V_M1_MF2, 0x3 }, // 2331 |
| 3002 | { PseudoVLUXSEG2EI32_V_M1_MF4_MASK, PseudoVLUXSEG2EI32_V_M1_MF4, 0x3 }, // 2332 |
| 3003 | { PseudoVLUXSEG2EI32_V_M2_M1_MASK, PseudoVLUXSEG2EI32_V_M2_M1, 0x3 }, // 2333 |
| 3004 | { PseudoVLUXSEG2EI32_V_M2_M2_MASK, PseudoVLUXSEG2EI32_V_M2_M2, 0x3 }, // 2334 |
| 3005 | { PseudoVLUXSEG2EI32_V_M2_M4_MASK, PseudoVLUXSEG2EI32_V_M2_M4, 0x3 }, // 2335 |
| 3006 | { PseudoVLUXSEG2EI32_V_M2_MF2_MASK, PseudoVLUXSEG2EI32_V_M2_MF2, 0x3 }, // 2336 |
| 3007 | { PseudoVLUXSEG2EI32_V_M4_M1_MASK, PseudoVLUXSEG2EI32_V_M4_M1, 0x3 }, // 2337 |
| 3008 | { PseudoVLUXSEG2EI32_V_M4_M2_MASK, PseudoVLUXSEG2EI32_V_M4_M2, 0x3 }, // 2338 |
| 3009 | { PseudoVLUXSEG2EI32_V_M4_M4_MASK, PseudoVLUXSEG2EI32_V_M4_M4, 0x3 }, // 2339 |
| 3010 | { PseudoVLUXSEG2EI32_V_M8_M2_MASK, PseudoVLUXSEG2EI32_V_M8_M2, 0x3 }, // 2340 |
| 3011 | { PseudoVLUXSEG2EI32_V_M8_M4_MASK, PseudoVLUXSEG2EI32_V_M8_M4, 0x3 }, // 2341 |
| 3012 | { PseudoVLUXSEG2EI32_V_MF2_M1_MASK, PseudoVLUXSEG2EI32_V_MF2_M1, 0x3 }, // 2342 |
| 3013 | { PseudoVLUXSEG2EI32_V_MF2_MF2_MASK, PseudoVLUXSEG2EI32_V_MF2_MF2, 0x3 }, // 2343 |
| 3014 | { PseudoVLUXSEG2EI32_V_MF2_MF4_MASK, PseudoVLUXSEG2EI32_V_MF2_MF4, 0x3 }, // 2344 |
| 3015 | { PseudoVLUXSEG2EI32_V_MF2_MF8_MASK, PseudoVLUXSEG2EI32_V_MF2_MF8, 0x3 }, // 2345 |
| 3016 | { PseudoVLUXSEG2EI64_V_M1_M1_MASK, PseudoVLUXSEG2EI64_V_M1_M1, 0x3 }, // 2346 |
| 3017 | { PseudoVLUXSEG2EI64_V_M1_MF2_MASK, PseudoVLUXSEG2EI64_V_M1_MF2, 0x3 }, // 2347 |
| 3018 | { PseudoVLUXSEG2EI64_V_M1_MF4_MASK, PseudoVLUXSEG2EI64_V_M1_MF4, 0x3 }, // 2348 |
| 3019 | { PseudoVLUXSEG2EI64_V_M1_MF8_MASK, PseudoVLUXSEG2EI64_V_M1_MF8, 0x3 }, // 2349 |
| 3020 | { PseudoVLUXSEG2EI64_V_M2_M1_MASK, PseudoVLUXSEG2EI64_V_M2_M1, 0x3 }, // 2350 |
| 3021 | { PseudoVLUXSEG2EI64_V_M2_M2_MASK, PseudoVLUXSEG2EI64_V_M2_M2, 0x3 }, // 2351 |
| 3022 | { PseudoVLUXSEG2EI64_V_M2_MF2_MASK, PseudoVLUXSEG2EI64_V_M2_MF2, 0x3 }, // 2352 |
| 3023 | { PseudoVLUXSEG2EI64_V_M2_MF4_MASK, PseudoVLUXSEG2EI64_V_M2_MF4, 0x3 }, // 2353 |
| 3024 | { PseudoVLUXSEG2EI64_V_M4_M1_MASK, PseudoVLUXSEG2EI64_V_M4_M1, 0x3 }, // 2354 |
| 3025 | { PseudoVLUXSEG2EI64_V_M4_M2_MASK, PseudoVLUXSEG2EI64_V_M4_M2, 0x3 }, // 2355 |
| 3026 | { PseudoVLUXSEG2EI64_V_M4_M4_MASK, PseudoVLUXSEG2EI64_V_M4_M4, 0x3 }, // 2356 |
| 3027 | { PseudoVLUXSEG2EI64_V_M4_MF2_MASK, PseudoVLUXSEG2EI64_V_M4_MF2, 0x3 }, // 2357 |
| 3028 | { PseudoVLUXSEG2EI64_V_M8_M1_MASK, PseudoVLUXSEG2EI64_V_M8_M1, 0x3 }, // 2358 |
| 3029 | { PseudoVLUXSEG2EI64_V_M8_M2_MASK, PseudoVLUXSEG2EI64_V_M8_M2, 0x3 }, // 2359 |
| 3030 | { PseudoVLUXSEG2EI64_V_M8_M4_MASK, PseudoVLUXSEG2EI64_V_M8_M4, 0x3 }, // 2360 |
| 3031 | { PseudoVLUXSEG2EI8_V_M1_M1_MASK, PseudoVLUXSEG2EI8_V_M1_M1, 0x3 }, // 2361 |
| 3032 | { PseudoVLUXSEG2EI8_V_M1_M2_MASK, PseudoVLUXSEG2EI8_V_M1_M2, 0x3 }, // 2362 |
| 3033 | { PseudoVLUXSEG2EI8_V_M1_M4_MASK, PseudoVLUXSEG2EI8_V_M1_M4, 0x3 }, // 2363 |
| 3034 | { PseudoVLUXSEG2EI8_V_M2_M2_MASK, PseudoVLUXSEG2EI8_V_M2_M2, 0x3 }, // 2364 |
| 3035 | { PseudoVLUXSEG2EI8_V_M2_M4_MASK, PseudoVLUXSEG2EI8_V_M2_M4, 0x3 }, // 2365 |
| 3036 | { PseudoVLUXSEG2EI8_V_M4_M4_MASK, PseudoVLUXSEG2EI8_V_M4_M4, 0x3 }, // 2366 |
| 3037 | { PseudoVLUXSEG2EI8_V_MF2_M1_MASK, PseudoVLUXSEG2EI8_V_MF2_M1, 0x3 }, // 2367 |
| 3038 | { PseudoVLUXSEG2EI8_V_MF2_M2_MASK, PseudoVLUXSEG2EI8_V_MF2_M2, 0x3 }, // 2368 |
| 3039 | { PseudoVLUXSEG2EI8_V_MF2_M4_MASK, PseudoVLUXSEG2EI8_V_MF2_M4, 0x3 }, // 2369 |
| 3040 | { PseudoVLUXSEG2EI8_V_MF2_MF2_MASK, PseudoVLUXSEG2EI8_V_MF2_MF2, 0x3 }, // 2370 |
| 3041 | { PseudoVLUXSEG2EI8_V_MF4_M1_MASK, PseudoVLUXSEG2EI8_V_MF4_M1, 0x3 }, // 2371 |
| 3042 | { PseudoVLUXSEG2EI8_V_MF4_M2_MASK, PseudoVLUXSEG2EI8_V_MF4_M2, 0x3 }, // 2372 |
| 3043 | { PseudoVLUXSEG2EI8_V_MF4_MF2_MASK, PseudoVLUXSEG2EI8_V_MF4_MF2, 0x3 }, // 2373 |
| 3044 | { PseudoVLUXSEG2EI8_V_MF4_MF4_MASK, PseudoVLUXSEG2EI8_V_MF4_MF4, 0x3 }, // 2374 |
| 3045 | { PseudoVLUXSEG2EI8_V_MF8_M1_MASK, PseudoVLUXSEG2EI8_V_MF8_M1, 0x3 }, // 2375 |
| 3046 | { PseudoVLUXSEG2EI8_V_MF8_MF2_MASK, PseudoVLUXSEG2EI8_V_MF8_MF2, 0x3 }, // 2376 |
| 3047 | { PseudoVLUXSEG2EI8_V_MF8_MF4_MASK, PseudoVLUXSEG2EI8_V_MF8_MF4, 0x3 }, // 2377 |
| 3048 | { PseudoVLUXSEG2EI8_V_MF8_MF8_MASK, PseudoVLUXSEG2EI8_V_MF8_MF8, 0x3 }, // 2378 |
| 3049 | { PseudoVLUXSEG3EI16_V_M1_M1_MASK, PseudoVLUXSEG3EI16_V_M1_M1, 0x3 }, // 2379 |
| 3050 | { PseudoVLUXSEG3EI16_V_M1_M2_MASK, PseudoVLUXSEG3EI16_V_M1_M2, 0x3 }, // 2380 |
| 3051 | { PseudoVLUXSEG3EI16_V_M1_MF2_MASK, PseudoVLUXSEG3EI16_V_M1_MF2, 0x3 }, // 2381 |
| 3052 | { PseudoVLUXSEG3EI16_V_M2_M1_MASK, PseudoVLUXSEG3EI16_V_M2_M1, 0x3 }, // 2382 |
| 3053 | { PseudoVLUXSEG3EI16_V_M2_M2_MASK, PseudoVLUXSEG3EI16_V_M2_M2, 0x3 }, // 2383 |
| 3054 | { PseudoVLUXSEG3EI16_V_M4_M2_MASK, PseudoVLUXSEG3EI16_V_M4_M2, 0x3 }, // 2384 |
| 3055 | { PseudoVLUXSEG3EI16_V_MF2_M1_MASK, PseudoVLUXSEG3EI16_V_MF2_M1, 0x3 }, // 2385 |
| 3056 | { PseudoVLUXSEG3EI16_V_MF2_M2_MASK, PseudoVLUXSEG3EI16_V_MF2_M2, 0x3 }, // 2386 |
| 3057 | { PseudoVLUXSEG3EI16_V_MF2_MF2_MASK, PseudoVLUXSEG3EI16_V_MF2_MF2, 0x3 }, // 2387 |
| 3058 | { PseudoVLUXSEG3EI16_V_MF2_MF4_MASK, PseudoVLUXSEG3EI16_V_MF2_MF4, 0x3 }, // 2388 |
| 3059 | { PseudoVLUXSEG3EI16_V_MF4_M1_MASK, PseudoVLUXSEG3EI16_V_MF4_M1, 0x3 }, // 2389 |
| 3060 | { PseudoVLUXSEG3EI16_V_MF4_MF2_MASK, PseudoVLUXSEG3EI16_V_MF4_MF2, 0x3 }, // 2390 |
| 3061 | { PseudoVLUXSEG3EI16_V_MF4_MF4_MASK, PseudoVLUXSEG3EI16_V_MF4_MF4, 0x3 }, // 2391 |
| 3062 | { PseudoVLUXSEG3EI16_V_MF4_MF8_MASK, PseudoVLUXSEG3EI16_V_MF4_MF8, 0x3 }, // 2392 |
| 3063 | { PseudoVLUXSEG3EI32_V_M1_M1_MASK, PseudoVLUXSEG3EI32_V_M1_M1, 0x3 }, // 2393 |
| 3064 | { PseudoVLUXSEG3EI32_V_M1_M2_MASK, PseudoVLUXSEG3EI32_V_M1_M2, 0x3 }, // 2394 |
| 3065 | { PseudoVLUXSEG3EI32_V_M1_MF2_MASK, PseudoVLUXSEG3EI32_V_M1_MF2, 0x3 }, // 2395 |
| 3066 | { PseudoVLUXSEG3EI32_V_M1_MF4_MASK, PseudoVLUXSEG3EI32_V_M1_MF4, 0x3 }, // 2396 |
| 3067 | { PseudoVLUXSEG3EI32_V_M2_M1_MASK, PseudoVLUXSEG3EI32_V_M2_M1, 0x3 }, // 2397 |
| 3068 | { PseudoVLUXSEG3EI32_V_M2_M2_MASK, PseudoVLUXSEG3EI32_V_M2_M2, 0x3 }, // 2398 |
| 3069 | { PseudoVLUXSEG3EI32_V_M2_MF2_MASK, PseudoVLUXSEG3EI32_V_M2_MF2, 0x3 }, // 2399 |
| 3070 | { PseudoVLUXSEG3EI32_V_M4_M1_MASK, PseudoVLUXSEG3EI32_V_M4_M1, 0x3 }, // 2400 |
| 3071 | { PseudoVLUXSEG3EI32_V_M4_M2_MASK, PseudoVLUXSEG3EI32_V_M4_M2, 0x3 }, // 2401 |
| 3072 | { PseudoVLUXSEG3EI32_V_M8_M2_MASK, PseudoVLUXSEG3EI32_V_M8_M2, 0x3 }, // 2402 |
| 3073 | { PseudoVLUXSEG3EI32_V_MF2_M1_MASK, PseudoVLUXSEG3EI32_V_MF2_M1, 0x3 }, // 2403 |
| 3074 | { PseudoVLUXSEG3EI32_V_MF2_MF2_MASK, PseudoVLUXSEG3EI32_V_MF2_MF2, 0x3 }, // 2404 |
| 3075 | { PseudoVLUXSEG3EI32_V_MF2_MF4_MASK, PseudoVLUXSEG3EI32_V_MF2_MF4, 0x3 }, // 2405 |
| 3076 | { PseudoVLUXSEG3EI32_V_MF2_MF8_MASK, PseudoVLUXSEG3EI32_V_MF2_MF8, 0x3 }, // 2406 |
| 3077 | { PseudoVLUXSEG3EI64_V_M1_M1_MASK, PseudoVLUXSEG3EI64_V_M1_M1, 0x3 }, // 2407 |
| 3078 | { PseudoVLUXSEG3EI64_V_M1_MF2_MASK, PseudoVLUXSEG3EI64_V_M1_MF2, 0x3 }, // 2408 |
| 3079 | { PseudoVLUXSEG3EI64_V_M1_MF4_MASK, PseudoVLUXSEG3EI64_V_M1_MF4, 0x3 }, // 2409 |
| 3080 | { PseudoVLUXSEG3EI64_V_M1_MF8_MASK, PseudoVLUXSEG3EI64_V_M1_MF8, 0x3 }, // 2410 |
| 3081 | { PseudoVLUXSEG3EI64_V_M2_M1_MASK, PseudoVLUXSEG3EI64_V_M2_M1, 0x3 }, // 2411 |
| 3082 | { PseudoVLUXSEG3EI64_V_M2_M2_MASK, PseudoVLUXSEG3EI64_V_M2_M2, 0x3 }, // 2412 |
| 3083 | { PseudoVLUXSEG3EI64_V_M2_MF2_MASK, PseudoVLUXSEG3EI64_V_M2_MF2, 0x3 }, // 2413 |
| 3084 | { PseudoVLUXSEG3EI64_V_M2_MF4_MASK, PseudoVLUXSEG3EI64_V_M2_MF4, 0x3 }, // 2414 |
| 3085 | { PseudoVLUXSEG3EI64_V_M4_M1_MASK, PseudoVLUXSEG3EI64_V_M4_M1, 0x3 }, // 2415 |
| 3086 | { PseudoVLUXSEG3EI64_V_M4_M2_MASK, PseudoVLUXSEG3EI64_V_M4_M2, 0x3 }, // 2416 |
| 3087 | { PseudoVLUXSEG3EI64_V_M4_MF2_MASK, PseudoVLUXSEG3EI64_V_M4_MF2, 0x3 }, // 2417 |
| 3088 | { PseudoVLUXSEG3EI64_V_M8_M1_MASK, PseudoVLUXSEG3EI64_V_M8_M1, 0x3 }, // 2418 |
| 3089 | { PseudoVLUXSEG3EI64_V_M8_M2_MASK, PseudoVLUXSEG3EI64_V_M8_M2, 0x3 }, // 2419 |
| 3090 | { PseudoVLUXSEG3EI8_V_M1_M1_MASK, PseudoVLUXSEG3EI8_V_M1_M1, 0x3 }, // 2420 |
| 3091 | { PseudoVLUXSEG3EI8_V_M1_M2_MASK, PseudoVLUXSEG3EI8_V_M1_M2, 0x3 }, // 2421 |
| 3092 | { PseudoVLUXSEG3EI8_V_M2_M2_MASK, PseudoVLUXSEG3EI8_V_M2_M2, 0x3 }, // 2422 |
| 3093 | { PseudoVLUXSEG3EI8_V_MF2_M1_MASK, PseudoVLUXSEG3EI8_V_MF2_M1, 0x3 }, // 2423 |
| 3094 | { PseudoVLUXSEG3EI8_V_MF2_M2_MASK, PseudoVLUXSEG3EI8_V_MF2_M2, 0x3 }, // 2424 |
| 3095 | { PseudoVLUXSEG3EI8_V_MF2_MF2_MASK, PseudoVLUXSEG3EI8_V_MF2_MF2, 0x3 }, // 2425 |
| 3096 | { PseudoVLUXSEG3EI8_V_MF4_M1_MASK, PseudoVLUXSEG3EI8_V_MF4_M1, 0x3 }, // 2426 |
| 3097 | { PseudoVLUXSEG3EI8_V_MF4_M2_MASK, PseudoVLUXSEG3EI8_V_MF4_M2, 0x3 }, // 2427 |
| 3098 | { PseudoVLUXSEG3EI8_V_MF4_MF2_MASK, PseudoVLUXSEG3EI8_V_MF4_MF2, 0x3 }, // 2428 |
| 3099 | { PseudoVLUXSEG3EI8_V_MF4_MF4_MASK, PseudoVLUXSEG3EI8_V_MF4_MF4, 0x3 }, // 2429 |
| 3100 | { PseudoVLUXSEG3EI8_V_MF8_M1_MASK, PseudoVLUXSEG3EI8_V_MF8_M1, 0x3 }, // 2430 |
| 3101 | { PseudoVLUXSEG3EI8_V_MF8_MF2_MASK, PseudoVLUXSEG3EI8_V_MF8_MF2, 0x3 }, // 2431 |
| 3102 | { PseudoVLUXSEG3EI8_V_MF8_MF4_MASK, PseudoVLUXSEG3EI8_V_MF8_MF4, 0x3 }, // 2432 |
| 3103 | { PseudoVLUXSEG3EI8_V_MF8_MF8_MASK, PseudoVLUXSEG3EI8_V_MF8_MF8, 0x3 }, // 2433 |
| 3104 | { PseudoVLUXSEG4EI16_V_M1_M1_MASK, PseudoVLUXSEG4EI16_V_M1_M1, 0x3 }, // 2434 |
| 3105 | { PseudoVLUXSEG4EI16_V_M1_M2_MASK, PseudoVLUXSEG4EI16_V_M1_M2, 0x3 }, // 2435 |
| 3106 | { PseudoVLUXSEG4EI16_V_M1_MF2_MASK, PseudoVLUXSEG4EI16_V_M1_MF2, 0x3 }, // 2436 |
| 3107 | { PseudoVLUXSEG4EI16_V_M2_M1_MASK, PseudoVLUXSEG4EI16_V_M2_M1, 0x3 }, // 2437 |
| 3108 | { PseudoVLUXSEG4EI16_V_M2_M2_MASK, PseudoVLUXSEG4EI16_V_M2_M2, 0x3 }, // 2438 |
| 3109 | { PseudoVLUXSEG4EI16_V_M4_M2_MASK, PseudoVLUXSEG4EI16_V_M4_M2, 0x3 }, // 2439 |
| 3110 | { PseudoVLUXSEG4EI16_V_MF2_M1_MASK, PseudoVLUXSEG4EI16_V_MF2_M1, 0x3 }, // 2440 |
| 3111 | { PseudoVLUXSEG4EI16_V_MF2_M2_MASK, PseudoVLUXSEG4EI16_V_MF2_M2, 0x3 }, // 2441 |
| 3112 | { PseudoVLUXSEG4EI16_V_MF2_MF2_MASK, PseudoVLUXSEG4EI16_V_MF2_MF2, 0x3 }, // 2442 |
| 3113 | { PseudoVLUXSEG4EI16_V_MF2_MF4_MASK, PseudoVLUXSEG4EI16_V_MF2_MF4, 0x3 }, // 2443 |
| 3114 | { PseudoVLUXSEG4EI16_V_MF4_M1_MASK, PseudoVLUXSEG4EI16_V_MF4_M1, 0x3 }, // 2444 |
| 3115 | { PseudoVLUXSEG4EI16_V_MF4_MF2_MASK, PseudoVLUXSEG4EI16_V_MF4_MF2, 0x3 }, // 2445 |
| 3116 | { PseudoVLUXSEG4EI16_V_MF4_MF4_MASK, PseudoVLUXSEG4EI16_V_MF4_MF4, 0x3 }, // 2446 |
| 3117 | { PseudoVLUXSEG4EI16_V_MF4_MF8_MASK, PseudoVLUXSEG4EI16_V_MF4_MF8, 0x3 }, // 2447 |
| 3118 | { PseudoVLUXSEG4EI32_V_M1_M1_MASK, PseudoVLUXSEG4EI32_V_M1_M1, 0x3 }, // 2448 |
| 3119 | { PseudoVLUXSEG4EI32_V_M1_M2_MASK, PseudoVLUXSEG4EI32_V_M1_M2, 0x3 }, // 2449 |
| 3120 | { PseudoVLUXSEG4EI32_V_M1_MF2_MASK, PseudoVLUXSEG4EI32_V_M1_MF2, 0x3 }, // 2450 |
| 3121 | { PseudoVLUXSEG4EI32_V_M1_MF4_MASK, PseudoVLUXSEG4EI32_V_M1_MF4, 0x3 }, // 2451 |
| 3122 | { PseudoVLUXSEG4EI32_V_M2_M1_MASK, PseudoVLUXSEG4EI32_V_M2_M1, 0x3 }, // 2452 |
| 3123 | { PseudoVLUXSEG4EI32_V_M2_M2_MASK, PseudoVLUXSEG4EI32_V_M2_M2, 0x3 }, // 2453 |
| 3124 | { PseudoVLUXSEG4EI32_V_M2_MF2_MASK, PseudoVLUXSEG4EI32_V_M2_MF2, 0x3 }, // 2454 |
| 3125 | { PseudoVLUXSEG4EI32_V_M4_M1_MASK, PseudoVLUXSEG4EI32_V_M4_M1, 0x3 }, // 2455 |
| 3126 | { PseudoVLUXSEG4EI32_V_M4_M2_MASK, PseudoVLUXSEG4EI32_V_M4_M2, 0x3 }, // 2456 |
| 3127 | { PseudoVLUXSEG4EI32_V_M8_M2_MASK, PseudoVLUXSEG4EI32_V_M8_M2, 0x3 }, // 2457 |
| 3128 | { PseudoVLUXSEG4EI32_V_MF2_M1_MASK, PseudoVLUXSEG4EI32_V_MF2_M1, 0x3 }, // 2458 |
| 3129 | { PseudoVLUXSEG4EI32_V_MF2_MF2_MASK, PseudoVLUXSEG4EI32_V_MF2_MF2, 0x3 }, // 2459 |
| 3130 | { PseudoVLUXSEG4EI32_V_MF2_MF4_MASK, PseudoVLUXSEG4EI32_V_MF2_MF4, 0x3 }, // 2460 |
| 3131 | { PseudoVLUXSEG4EI32_V_MF2_MF8_MASK, PseudoVLUXSEG4EI32_V_MF2_MF8, 0x3 }, // 2461 |
| 3132 | { PseudoVLUXSEG4EI64_V_M1_M1_MASK, PseudoVLUXSEG4EI64_V_M1_M1, 0x3 }, // 2462 |
| 3133 | { PseudoVLUXSEG4EI64_V_M1_MF2_MASK, PseudoVLUXSEG4EI64_V_M1_MF2, 0x3 }, // 2463 |
| 3134 | { PseudoVLUXSEG4EI64_V_M1_MF4_MASK, PseudoVLUXSEG4EI64_V_M1_MF4, 0x3 }, // 2464 |
| 3135 | { PseudoVLUXSEG4EI64_V_M1_MF8_MASK, PseudoVLUXSEG4EI64_V_M1_MF8, 0x3 }, // 2465 |
| 3136 | { PseudoVLUXSEG4EI64_V_M2_M1_MASK, PseudoVLUXSEG4EI64_V_M2_M1, 0x3 }, // 2466 |
| 3137 | { PseudoVLUXSEG4EI64_V_M2_M2_MASK, PseudoVLUXSEG4EI64_V_M2_M2, 0x3 }, // 2467 |
| 3138 | { PseudoVLUXSEG4EI64_V_M2_MF2_MASK, PseudoVLUXSEG4EI64_V_M2_MF2, 0x3 }, // 2468 |
| 3139 | { PseudoVLUXSEG4EI64_V_M2_MF4_MASK, PseudoVLUXSEG4EI64_V_M2_MF4, 0x3 }, // 2469 |
| 3140 | { PseudoVLUXSEG4EI64_V_M4_M1_MASK, PseudoVLUXSEG4EI64_V_M4_M1, 0x3 }, // 2470 |
| 3141 | { PseudoVLUXSEG4EI64_V_M4_M2_MASK, PseudoVLUXSEG4EI64_V_M4_M2, 0x3 }, // 2471 |
| 3142 | { PseudoVLUXSEG4EI64_V_M4_MF2_MASK, PseudoVLUXSEG4EI64_V_M4_MF2, 0x3 }, // 2472 |
| 3143 | { PseudoVLUXSEG4EI64_V_M8_M1_MASK, PseudoVLUXSEG4EI64_V_M8_M1, 0x3 }, // 2473 |
| 3144 | { PseudoVLUXSEG4EI64_V_M8_M2_MASK, PseudoVLUXSEG4EI64_V_M8_M2, 0x3 }, // 2474 |
| 3145 | { PseudoVLUXSEG4EI8_V_M1_M1_MASK, PseudoVLUXSEG4EI8_V_M1_M1, 0x3 }, // 2475 |
| 3146 | { PseudoVLUXSEG4EI8_V_M1_M2_MASK, PseudoVLUXSEG4EI8_V_M1_M2, 0x3 }, // 2476 |
| 3147 | { PseudoVLUXSEG4EI8_V_M2_M2_MASK, PseudoVLUXSEG4EI8_V_M2_M2, 0x3 }, // 2477 |
| 3148 | { PseudoVLUXSEG4EI8_V_MF2_M1_MASK, PseudoVLUXSEG4EI8_V_MF2_M1, 0x3 }, // 2478 |
| 3149 | { PseudoVLUXSEG4EI8_V_MF2_M2_MASK, PseudoVLUXSEG4EI8_V_MF2_M2, 0x3 }, // 2479 |
| 3150 | { PseudoVLUXSEG4EI8_V_MF2_MF2_MASK, PseudoVLUXSEG4EI8_V_MF2_MF2, 0x3 }, // 2480 |
| 3151 | { PseudoVLUXSEG4EI8_V_MF4_M1_MASK, PseudoVLUXSEG4EI8_V_MF4_M1, 0x3 }, // 2481 |
| 3152 | { PseudoVLUXSEG4EI8_V_MF4_M2_MASK, PseudoVLUXSEG4EI8_V_MF4_M2, 0x3 }, // 2482 |
| 3153 | { PseudoVLUXSEG4EI8_V_MF4_MF2_MASK, PseudoVLUXSEG4EI8_V_MF4_MF2, 0x3 }, // 2483 |
| 3154 | { PseudoVLUXSEG4EI8_V_MF4_MF4_MASK, PseudoVLUXSEG4EI8_V_MF4_MF4, 0x3 }, // 2484 |
| 3155 | { PseudoVLUXSEG4EI8_V_MF8_M1_MASK, PseudoVLUXSEG4EI8_V_MF8_M1, 0x3 }, // 2485 |
| 3156 | { PseudoVLUXSEG4EI8_V_MF8_MF2_MASK, PseudoVLUXSEG4EI8_V_MF8_MF2, 0x3 }, // 2486 |
| 3157 | { PseudoVLUXSEG4EI8_V_MF8_MF4_MASK, PseudoVLUXSEG4EI8_V_MF8_MF4, 0x3 }, // 2487 |
| 3158 | { PseudoVLUXSEG4EI8_V_MF8_MF8_MASK, PseudoVLUXSEG4EI8_V_MF8_MF8, 0x3 }, // 2488 |
| 3159 | { PseudoVLUXSEG5EI16_V_M1_M1_MASK, PseudoVLUXSEG5EI16_V_M1_M1, 0x3 }, // 2489 |
| 3160 | { PseudoVLUXSEG5EI16_V_M1_MF2_MASK, PseudoVLUXSEG5EI16_V_M1_MF2, 0x3 }, // 2490 |
| 3161 | { PseudoVLUXSEG5EI16_V_M2_M1_MASK, PseudoVLUXSEG5EI16_V_M2_M1, 0x3 }, // 2491 |
| 3162 | { PseudoVLUXSEG5EI16_V_MF2_M1_MASK, PseudoVLUXSEG5EI16_V_MF2_M1, 0x3 }, // 2492 |
| 3163 | { PseudoVLUXSEG5EI16_V_MF2_MF2_MASK, PseudoVLUXSEG5EI16_V_MF2_MF2, 0x3 }, // 2493 |
| 3164 | { PseudoVLUXSEG5EI16_V_MF2_MF4_MASK, PseudoVLUXSEG5EI16_V_MF2_MF4, 0x3 }, // 2494 |
| 3165 | { PseudoVLUXSEG5EI16_V_MF4_M1_MASK, PseudoVLUXSEG5EI16_V_MF4_M1, 0x3 }, // 2495 |
| 3166 | { PseudoVLUXSEG5EI16_V_MF4_MF2_MASK, PseudoVLUXSEG5EI16_V_MF4_MF2, 0x3 }, // 2496 |
| 3167 | { PseudoVLUXSEG5EI16_V_MF4_MF4_MASK, PseudoVLUXSEG5EI16_V_MF4_MF4, 0x3 }, // 2497 |
| 3168 | { PseudoVLUXSEG5EI16_V_MF4_MF8_MASK, PseudoVLUXSEG5EI16_V_MF4_MF8, 0x3 }, // 2498 |
| 3169 | { PseudoVLUXSEG5EI32_V_M1_M1_MASK, PseudoVLUXSEG5EI32_V_M1_M1, 0x3 }, // 2499 |
| 3170 | { PseudoVLUXSEG5EI32_V_M1_MF2_MASK, PseudoVLUXSEG5EI32_V_M1_MF2, 0x3 }, // 2500 |
| 3171 | { PseudoVLUXSEG5EI32_V_M1_MF4_MASK, PseudoVLUXSEG5EI32_V_M1_MF4, 0x3 }, // 2501 |
| 3172 | { PseudoVLUXSEG5EI32_V_M2_M1_MASK, PseudoVLUXSEG5EI32_V_M2_M1, 0x3 }, // 2502 |
| 3173 | { PseudoVLUXSEG5EI32_V_M2_MF2_MASK, PseudoVLUXSEG5EI32_V_M2_MF2, 0x3 }, // 2503 |
| 3174 | { PseudoVLUXSEG5EI32_V_M4_M1_MASK, PseudoVLUXSEG5EI32_V_M4_M1, 0x3 }, // 2504 |
| 3175 | { PseudoVLUXSEG5EI32_V_MF2_M1_MASK, PseudoVLUXSEG5EI32_V_MF2_M1, 0x3 }, // 2505 |
| 3176 | { PseudoVLUXSEG5EI32_V_MF2_MF2_MASK, PseudoVLUXSEG5EI32_V_MF2_MF2, 0x3 }, // 2506 |
| 3177 | { PseudoVLUXSEG5EI32_V_MF2_MF4_MASK, PseudoVLUXSEG5EI32_V_MF2_MF4, 0x3 }, // 2507 |
| 3178 | { PseudoVLUXSEG5EI32_V_MF2_MF8_MASK, PseudoVLUXSEG5EI32_V_MF2_MF8, 0x3 }, // 2508 |
| 3179 | { PseudoVLUXSEG5EI64_V_M1_M1_MASK, PseudoVLUXSEG5EI64_V_M1_M1, 0x3 }, // 2509 |
| 3180 | { PseudoVLUXSEG5EI64_V_M1_MF2_MASK, PseudoVLUXSEG5EI64_V_M1_MF2, 0x3 }, // 2510 |
| 3181 | { PseudoVLUXSEG5EI64_V_M1_MF4_MASK, PseudoVLUXSEG5EI64_V_M1_MF4, 0x3 }, // 2511 |
| 3182 | { PseudoVLUXSEG5EI64_V_M1_MF8_MASK, PseudoVLUXSEG5EI64_V_M1_MF8, 0x3 }, // 2512 |
| 3183 | { PseudoVLUXSEG5EI64_V_M2_M1_MASK, PseudoVLUXSEG5EI64_V_M2_M1, 0x3 }, // 2513 |
| 3184 | { PseudoVLUXSEG5EI64_V_M2_MF2_MASK, PseudoVLUXSEG5EI64_V_M2_MF2, 0x3 }, // 2514 |
| 3185 | { PseudoVLUXSEG5EI64_V_M2_MF4_MASK, PseudoVLUXSEG5EI64_V_M2_MF4, 0x3 }, // 2515 |
| 3186 | { PseudoVLUXSEG5EI64_V_M4_M1_MASK, PseudoVLUXSEG5EI64_V_M4_M1, 0x3 }, // 2516 |
| 3187 | { PseudoVLUXSEG5EI64_V_M4_MF2_MASK, PseudoVLUXSEG5EI64_V_M4_MF2, 0x3 }, // 2517 |
| 3188 | { PseudoVLUXSEG5EI64_V_M8_M1_MASK, PseudoVLUXSEG5EI64_V_M8_M1, 0x3 }, // 2518 |
| 3189 | { PseudoVLUXSEG5EI8_V_M1_M1_MASK, PseudoVLUXSEG5EI8_V_M1_M1, 0x3 }, // 2519 |
| 3190 | { PseudoVLUXSEG5EI8_V_MF2_M1_MASK, PseudoVLUXSEG5EI8_V_MF2_M1, 0x3 }, // 2520 |
| 3191 | { PseudoVLUXSEG5EI8_V_MF2_MF2_MASK, PseudoVLUXSEG5EI8_V_MF2_MF2, 0x3 }, // 2521 |
| 3192 | { PseudoVLUXSEG5EI8_V_MF4_M1_MASK, PseudoVLUXSEG5EI8_V_MF4_M1, 0x3 }, // 2522 |
| 3193 | { PseudoVLUXSEG5EI8_V_MF4_MF2_MASK, PseudoVLUXSEG5EI8_V_MF4_MF2, 0x3 }, // 2523 |
| 3194 | { PseudoVLUXSEG5EI8_V_MF4_MF4_MASK, PseudoVLUXSEG5EI8_V_MF4_MF4, 0x3 }, // 2524 |
| 3195 | { PseudoVLUXSEG5EI8_V_MF8_M1_MASK, PseudoVLUXSEG5EI8_V_MF8_M1, 0x3 }, // 2525 |
| 3196 | { PseudoVLUXSEG5EI8_V_MF8_MF2_MASK, PseudoVLUXSEG5EI8_V_MF8_MF2, 0x3 }, // 2526 |
| 3197 | { PseudoVLUXSEG5EI8_V_MF8_MF4_MASK, PseudoVLUXSEG5EI8_V_MF8_MF4, 0x3 }, // 2527 |
| 3198 | { PseudoVLUXSEG5EI8_V_MF8_MF8_MASK, PseudoVLUXSEG5EI8_V_MF8_MF8, 0x3 }, // 2528 |
| 3199 | { PseudoVLUXSEG6EI16_V_M1_M1_MASK, PseudoVLUXSEG6EI16_V_M1_M1, 0x3 }, // 2529 |
| 3200 | { PseudoVLUXSEG6EI16_V_M1_MF2_MASK, PseudoVLUXSEG6EI16_V_M1_MF2, 0x3 }, // 2530 |
| 3201 | { PseudoVLUXSEG6EI16_V_M2_M1_MASK, PseudoVLUXSEG6EI16_V_M2_M1, 0x3 }, // 2531 |
| 3202 | { PseudoVLUXSEG6EI16_V_MF2_M1_MASK, PseudoVLUXSEG6EI16_V_MF2_M1, 0x3 }, // 2532 |
| 3203 | { PseudoVLUXSEG6EI16_V_MF2_MF2_MASK, PseudoVLUXSEG6EI16_V_MF2_MF2, 0x3 }, // 2533 |
| 3204 | { PseudoVLUXSEG6EI16_V_MF2_MF4_MASK, PseudoVLUXSEG6EI16_V_MF2_MF4, 0x3 }, // 2534 |
| 3205 | { PseudoVLUXSEG6EI16_V_MF4_M1_MASK, PseudoVLUXSEG6EI16_V_MF4_M1, 0x3 }, // 2535 |
| 3206 | { PseudoVLUXSEG6EI16_V_MF4_MF2_MASK, PseudoVLUXSEG6EI16_V_MF4_MF2, 0x3 }, // 2536 |
| 3207 | { PseudoVLUXSEG6EI16_V_MF4_MF4_MASK, PseudoVLUXSEG6EI16_V_MF4_MF4, 0x3 }, // 2537 |
| 3208 | { PseudoVLUXSEG6EI16_V_MF4_MF8_MASK, PseudoVLUXSEG6EI16_V_MF4_MF8, 0x3 }, // 2538 |
| 3209 | { PseudoVLUXSEG6EI32_V_M1_M1_MASK, PseudoVLUXSEG6EI32_V_M1_M1, 0x3 }, // 2539 |
| 3210 | { PseudoVLUXSEG6EI32_V_M1_MF2_MASK, PseudoVLUXSEG6EI32_V_M1_MF2, 0x3 }, // 2540 |
| 3211 | { PseudoVLUXSEG6EI32_V_M1_MF4_MASK, PseudoVLUXSEG6EI32_V_M1_MF4, 0x3 }, // 2541 |
| 3212 | { PseudoVLUXSEG6EI32_V_M2_M1_MASK, PseudoVLUXSEG6EI32_V_M2_M1, 0x3 }, // 2542 |
| 3213 | { PseudoVLUXSEG6EI32_V_M2_MF2_MASK, PseudoVLUXSEG6EI32_V_M2_MF2, 0x3 }, // 2543 |
| 3214 | { PseudoVLUXSEG6EI32_V_M4_M1_MASK, PseudoVLUXSEG6EI32_V_M4_M1, 0x3 }, // 2544 |
| 3215 | { PseudoVLUXSEG6EI32_V_MF2_M1_MASK, PseudoVLUXSEG6EI32_V_MF2_M1, 0x3 }, // 2545 |
| 3216 | { PseudoVLUXSEG6EI32_V_MF2_MF2_MASK, PseudoVLUXSEG6EI32_V_MF2_MF2, 0x3 }, // 2546 |
| 3217 | { PseudoVLUXSEG6EI32_V_MF2_MF4_MASK, PseudoVLUXSEG6EI32_V_MF2_MF4, 0x3 }, // 2547 |
| 3218 | { PseudoVLUXSEG6EI32_V_MF2_MF8_MASK, PseudoVLUXSEG6EI32_V_MF2_MF8, 0x3 }, // 2548 |
| 3219 | { PseudoVLUXSEG6EI64_V_M1_M1_MASK, PseudoVLUXSEG6EI64_V_M1_M1, 0x3 }, // 2549 |
| 3220 | { PseudoVLUXSEG6EI64_V_M1_MF2_MASK, PseudoVLUXSEG6EI64_V_M1_MF2, 0x3 }, // 2550 |
| 3221 | { PseudoVLUXSEG6EI64_V_M1_MF4_MASK, PseudoVLUXSEG6EI64_V_M1_MF4, 0x3 }, // 2551 |
| 3222 | { PseudoVLUXSEG6EI64_V_M1_MF8_MASK, PseudoVLUXSEG6EI64_V_M1_MF8, 0x3 }, // 2552 |
| 3223 | { PseudoVLUXSEG6EI64_V_M2_M1_MASK, PseudoVLUXSEG6EI64_V_M2_M1, 0x3 }, // 2553 |
| 3224 | { PseudoVLUXSEG6EI64_V_M2_MF2_MASK, PseudoVLUXSEG6EI64_V_M2_MF2, 0x3 }, // 2554 |
| 3225 | { PseudoVLUXSEG6EI64_V_M2_MF4_MASK, PseudoVLUXSEG6EI64_V_M2_MF4, 0x3 }, // 2555 |
| 3226 | { PseudoVLUXSEG6EI64_V_M4_M1_MASK, PseudoVLUXSEG6EI64_V_M4_M1, 0x3 }, // 2556 |
| 3227 | { PseudoVLUXSEG6EI64_V_M4_MF2_MASK, PseudoVLUXSEG6EI64_V_M4_MF2, 0x3 }, // 2557 |
| 3228 | { PseudoVLUXSEG6EI64_V_M8_M1_MASK, PseudoVLUXSEG6EI64_V_M8_M1, 0x3 }, // 2558 |
| 3229 | { PseudoVLUXSEG6EI8_V_M1_M1_MASK, PseudoVLUXSEG6EI8_V_M1_M1, 0x3 }, // 2559 |
| 3230 | { PseudoVLUXSEG6EI8_V_MF2_M1_MASK, PseudoVLUXSEG6EI8_V_MF2_M1, 0x3 }, // 2560 |
| 3231 | { PseudoVLUXSEG6EI8_V_MF2_MF2_MASK, PseudoVLUXSEG6EI8_V_MF2_MF2, 0x3 }, // 2561 |
| 3232 | { PseudoVLUXSEG6EI8_V_MF4_M1_MASK, PseudoVLUXSEG6EI8_V_MF4_M1, 0x3 }, // 2562 |
| 3233 | { PseudoVLUXSEG6EI8_V_MF4_MF2_MASK, PseudoVLUXSEG6EI8_V_MF4_MF2, 0x3 }, // 2563 |
| 3234 | { PseudoVLUXSEG6EI8_V_MF4_MF4_MASK, PseudoVLUXSEG6EI8_V_MF4_MF4, 0x3 }, // 2564 |
| 3235 | { PseudoVLUXSEG6EI8_V_MF8_M1_MASK, PseudoVLUXSEG6EI8_V_MF8_M1, 0x3 }, // 2565 |
| 3236 | { PseudoVLUXSEG6EI8_V_MF8_MF2_MASK, PseudoVLUXSEG6EI8_V_MF8_MF2, 0x3 }, // 2566 |
| 3237 | { PseudoVLUXSEG6EI8_V_MF8_MF4_MASK, PseudoVLUXSEG6EI8_V_MF8_MF4, 0x3 }, // 2567 |
| 3238 | { PseudoVLUXSEG6EI8_V_MF8_MF8_MASK, PseudoVLUXSEG6EI8_V_MF8_MF8, 0x3 }, // 2568 |
| 3239 | { PseudoVLUXSEG7EI16_V_M1_M1_MASK, PseudoVLUXSEG7EI16_V_M1_M1, 0x3 }, // 2569 |
| 3240 | { PseudoVLUXSEG7EI16_V_M1_MF2_MASK, PseudoVLUXSEG7EI16_V_M1_MF2, 0x3 }, // 2570 |
| 3241 | { PseudoVLUXSEG7EI16_V_M2_M1_MASK, PseudoVLUXSEG7EI16_V_M2_M1, 0x3 }, // 2571 |
| 3242 | { PseudoVLUXSEG7EI16_V_MF2_M1_MASK, PseudoVLUXSEG7EI16_V_MF2_M1, 0x3 }, // 2572 |
| 3243 | { PseudoVLUXSEG7EI16_V_MF2_MF2_MASK, PseudoVLUXSEG7EI16_V_MF2_MF2, 0x3 }, // 2573 |
| 3244 | { PseudoVLUXSEG7EI16_V_MF2_MF4_MASK, PseudoVLUXSEG7EI16_V_MF2_MF4, 0x3 }, // 2574 |
| 3245 | { PseudoVLUXSEG7EI16_V_MF4_M1_MASK, PseudoVLUXSEG7EI16_V_MF4_M1, 0x3 }, // 2575 |
| 3246 | { PseudoVLUXSEG7EI16_V_MF4_MF2_MASK, PseudoVLUXSEG7EI16_V_MF4_MF2, 0x3 }, // 2576 |
| 3247 | { PseudoVLUXSEG7EI16_V_MF4_MF4_MASK, PseudoVLUXSEG7EI16_V_MF4_MF4, 0x3 }, // 2577 |
| 3248 | { PseudoVLUXSEG7EI16_V_MF4_MF8_MASK, PseudoVLUXSEG7EI16_V_MF4_MF8, 0x3 }, // 2578 |
| 3249 | { PseudoVLUXSEG7EI32_V_M1_M1_MASK, PseudoVLUXSEG7EI32_V_M1_M1, 0x3 }, // 2579 |
| 3250 | { PseudoVLUXSEG7EI32_V_M1_MF2_MASK, PseudoVLUXSEG7EI32_V_M1_MF2, 0x3 }, // 2580 |
| 3251 | { PseudoVLUXSEG7EI32_V_M1_MF4_MASK, PseudoVLUXSEG7EI32_V_M1_MF4, 0x3 }, // 2581 |
| 3252 | { PseudoVLUXSEG7EI32_V_M2_M1_MASK, PseudoVLUXSEG7EI32_V_M2_M1, 0x3 }, // 2582 |
| 3253 | { PseudoVLUXSEG7EI32_V_M2_MF2_MASK, PseudoVLUXSEG7EI32_V_M2_MF2, 0x3 }, // 2583 |
| 3254 | { PseudoVLUXSEG7EI32_V_M4_M1_MASK, PseudoVLUXSEG7EI32_V_M4_M1, 0x3 }, // 2584 |
| 3255 | { PseudoVLUXSEG7EI32_V_MF2_M1_MASK, PseudoVLUXSEG7EI32_V_MF2_M1, 0x3 }, // 2585 |
| 3256 | { PseudoVLUXSEG7EI32_V_MF2_MF2_MASK, PseudoVLUXSEG7EI32_V_MF2_MF2, 0x3 }, // 2586 |
| 3257 | { PseudoVLUXSEG7EI32_V_MF2_MF4_MASK, PseudoVLUXSEG7EI32_V_MF2_MF4, 0x3 }, // 2587 |
| 3258 | { PseudoVLUXSEG7EI32_V_MF2_MF8_MASK, PseudoVLUXSEG7EI32_V_MF2_MF8, 0x3 }, // 2588 |
| 3259 | { PseudoVLUXSEG7EI64_V_M1_M1_MASK, PseudoVLUXSEG7EI64_V_M1_M1, 0x3 }, // 2589 |
| 3260 | { PseudoVLUXSEG7EI64_V_M1_MF2_MASK, PseudoVLUXSEG7EI64_V_M1_MF2, 0x3 }, // 2590 |
| 3261 | { PseudoVLUXSEG7EI64_V_M1_MF4_MASK, PseudoVLUXSEG7EI64_V_M1_MF4, 0x3 }, // 2591 |
| 3262 | { PseudoVLUXSEG7EI64_V_M1_MF8_MASK, PseudoVLUXSEG7EI64_V_M1_MF8, 0x3 }, // 2592 |
| 3263 | { PseudoVLUXSEG7EI64_V_M2_M1_MASK, PseudoVLUXSEG7EI64_V_M2_M1, 0x3 }, // 2593 |
| 3264 | { PseudoVLUXSEG7EI64_V_M2_MF2_MASK, PseudoVLUXSEG7EI64_V_M2_MF2, 0x3 }, // 2594 |
| 3265 | { PseudoVLUXSEG7EI64_V_M2_MF4_MASK, PseudoVLUXSEG7EI64_V_M2_MF4, 0x3 }, // 2595 |
| 3266 | { PseudoVLUXSEG7EI64_V_M4_M1_MASK, PseudoVLUXSEG7EI64_V_M4_M1, 0x3 }, // 2596 |
| 3267 | { PseudoVLUXSEG7EI64_V_M4_MF2_MASK, PseudoVLUXSEG7EI64_V_M4_MF2, 0x3 }, // 2597 |
| 3268 | { PseudoVLUXSEG7EI64_V_M8_M1_MASK, PseudoVLUXSEG7EI64_V_M8_M1, 0x3 }, // 2598 |
| 3269 | { PseudoVLUXSEG7EI8_V_M1_M1_MASK, PseudoVLUXSEG7EI8_V_M1_M1, 0x3 }, // 2599 |
| 3270 | { PseudoVLUXSEG7EI8_V_MF2_M1_MASK, PseudoVLUXSEG7EI8_V_MF2_M1, 0x3 }, // 2600 |
| 3271 | { PseudoVLUXSEG7EI8_V_MF2_MF2_MASK, PseudoVLUXSEG7EI8_V_MF2_MF2, 0x3 }, // 2601 |
| 3272 | { PseudoVLUXSEG7EI8_V_MF4_M1_MASK, PseudoVLUXSEG7EI8_V_MF4_M1, 0x3 }, // 2602 |
| 3273 | { PseudoVLUXSEG7EI8_V_MF4_MF2_MASK, PseudoVLUXSEG7EI8_V_MF4_MF2, 0x3 }, // 2603 |
| 3274 | { PseudoVLUXSEG7EI8_V_MF4_MF4_MASK, PseudoVLUXSEG7EI8_V_MF4_MF4, 0x3 }, // 2604 |
| 3275 | { PseudoVLUXSEG7EI8_V_MF8_M1_MASK, PseudoVLUXSEG7EI8_V_MF8_M1, 0x3 }, // 2605 |
| 3276 | { PseudoVLUXSEG7EI8_V_MF8_MF2_MASK, PseudoVLUXSEG7EI8_V_MF8_MF2, 0x3 }, // 2606 |
| 3277 | { PseudoVLUXSEG7EI8_V_MF8_MF4_MASK, PseudoVLUXSEG7EI8_V_MF8_MF4, 0x3 }, // 2607 |
| 3278 | { PseudoVLUXSEG7EI8_V_MF8_MF8_MASK, PseudoVLUXSEG7EI8_V_MF8_MF8, 0x3 }, // 2608 |
| 3279 | { PseudoVLUXSEG8EI16_V_M1_M1_MASK, PseudoVLUXSEG8EI16_V_M1_M1, 0x3 }, // 2609 |
| 3280 | { PseudoVLUXSEG8EI16_V_M1_MF2_MASK, PseudoVLUXSEG8EI16_V_M1_MF2, 0x3 }, // 2610 |
| 3281 | { PseudoVLUXSEG8EI16_V_M2_M1_MASK, PseudoVLUXSEG8EI16_V_M2_M1, 0x3 }, // 2611 |
| 3282 | { PseudoVLUXSEG8EI16_V_MF2_M1_MASK, PseudoVLUXSEG8EI16_V_MF2_M1, 0x3 }, // 2612 |
| 3283 | { PseudoVLUXSEG8EI16_V_MF2_MF2_MASK, PseudoVLUXSEG8EI16_V_MF2_MF2, 0x3 }, // 2613 |
| 3284 | { PseudoVLUXSEG8EI16_V_MF2_MF4_MASK, PseudoVLUXSEG8EI16_V_MF2_MF4, 0x3 }, // 2614 |
| 3285 | { PseudoVLUXSEG8EI16_V_MF4_M1_MASK, PseudoVLUXSEG8EI16_V_MF4_M1, 0x3 }, // 2615 |
| 3286 | { PseudoVLUXSEG8EI16_V_MF4_MF2_MASK, PseudoVLUXSEG8EI16_V_MF4_MF2, 0x3 }, // 2616 |
| 3287 | { PseudoVLUXSEG8EI16_V_MF4_MF4_MASK, PseudoVLUXSEG8EI16_V_MF4_MF4, 0x3 }, // 2617 |
| 3288 | { PseudoVLUXSEG8EI16_V_MF4_MF8_MASK, PseudoVLUXSEG8EI16_V_MF4_MF8, 0x3 }, // 2618 |
| 3289 | { PseudoVLUXSEG8EI32_V_M1_M1_MASK, PseudoVLUXSEG8EI32_V_M1_M1, 0x3 }, // 2619 |
| 3290 | { PseudoVLUXSEG8EI32_V_M1_MF2_MASK, PseudoVLUXSEG8EI32_V_M1_MF2, 0x3 }, // 2620 |
| 3291 | { PseudoVLUXSEG8EI32_V_M1_MF4_MASK, PseudoVLUXSEG8EI32_V_M1_MF4, 0x3 }, // 2621 |
| 3292 | { PseudoVLUXSEG8EI32_V_M2_M1_MASK, PseudoVLUXSEG8EI32_V_M2_M1, 0x3 }, // 2622 |
| 3293 | { PseudoVLUXSEG8EI32_V_M2_MF2_MASK, PseudoVLUXSEG8EI32_V_M2_MF2, 0x3 }, // 2623 |
| 3294 | { PseudoVLUXSEG8EI32_V_M4_M1_MASK, PseudoVLUXSEG8EI32_V_M4_M1, 0x3 }, // 2624 |
| 3295 | { PseudoVLUXSEG8EI32_V_MF2_M1_MASK, PseudoVLUXSEG8EI32_V_MF2_M1, 0x3 }, // 2625 |
| 3296 | { PseudoVLUXSEG8EI32_V_MF2_MF2_MASK, PseudoVLUXSEG8EI32_V_MF2_MF2, 0x3 }, // 2626 |
| 3297 | { PseudoVLUXSEG8EI32_V_MF2_MF4_MASK, PseudoVLUXSEG8EI32_V_MF2_MF4, 0x3 }, // 2627 |
| 3298 | { PseudoVLUXSEG8EI32_V_MF2_MF8_MASK, PseudoVLUXSEG8EI32_V_MF2_MF8, 0x3 }, // 2628 |
| 3299 | { PseudoVLUXSEG8EI64_V_M1_M1_MASK, PseudoVLUXSEG8EI64_V_M1_M1, 0x3 }, // 2629 |
| 3300 | { PseudoVLUXSEG8EI64_V_M1_MF2_MASK, PseudoVLUXSEG8EI64_V_M1_MF2, 0x3 }, // 2630 |
| 3301 | { PseudoVLUXSEG8EI64_V_M1_MF4_MASK, PseudoVLUXSEG8EI64_V_M1_MF4, 0x3 }, // 2631 |
| 3302 | { PseudoVLUXSEG8EI64_V_M1_MF8_MASK, PseudoVLUXSEG8EI64_V_M1_MF8, 0x3 }, // 2632 |
| 3303 | { PseudoVLUXSEG8EI64_V_M2_M1_MASK, PseudoVLUXSEG8EI64_V_M2_M1, 0x3 }, // 2633 |
| 3304 | { PseudoVLUXSEG8EI64_V_M2_MF2_MASK, PseudoVLUXSEG8EI64_V_M2_MF2, 0x3 }, // 2634 |
| 3305 | { PseudoVLUXSEG8EI64_V_M2_MF4_MASK, PseudoVLUXSEG8EI64_V_M2_MF4, 0x3 }, // 2635 |
| 3306 | { PseudoVLUXSEG8EI64_V_M4_M1_MASK, PseudoVLUXSEG8EI64_V_M4_M1, 0x3 }, // 2636 |
| 3307 | { PseudoVLUXSEG8EI64_V_M4_MF2_MASK, PseudoVLUXSEG8EI64_V_M4_MF2, 0x3 }, // 2637 |
| 3308 | { PseudoVLUXSEG8EI64_V_M8_M1_MASK, PseudoVLUXSEG8EI64_V_M8_M1, 0x3 }, // 2638 |
| 3309 | { PseudoVLUXSEG8EI8_V_M1_M1_MASK, PseudoVLUXSEG8EI8_V_M1_M1, 0x3 }, // 2639 |
| 3310 | { PseudoVLUXSEG8EI8_V_MF2_M1_MASK, PseudoVLUXSEG8EI8_V_MF2_M1, 0x3 }, // 2640 |
| 3311 | { PseudoVLUXSEG8EI8_V_MF2_MF2_MASK, PseudoVLUXSEG8EI8_V_MF2_MF2, 0x3 }, // 2641 |
| 3312 | { PseudoVLUXSEG8EI8_V_MF4_M1_MASK, PseudoVLUXSEG8EI8_V_MF4_M1, 0x3 }, // 2642 |
| 3313 | { PseudoVLUXSEG8EI8_V_MF4_MF2_MASK, PseudoVLUXSEG8EI8_V_MF4_MF2, 0x3 }, // 2643 |
| 3314 | { PseudoVLUXSEG8EI8_V_MF4_MF4_MASK, PseudoVLUXSEG8EI8_V_MF4_MF4, 0x3 }, // 2644 |
| 3315 | { PseudoVLUXSEG8EI8_V_MF8_M1_MASK, PseudoVLUXSEG8EI8_V_MF8_M1, 0x3 }, // 2645 |
| 3316 | { PseudoVLUXSEG8EI8_V_MF8_MF2_MASK, PseudoVLUXSEG8EI8_V_MF8_MF2, 0x3 }, // 2646 |
| 3317 | { PseudoVLUXSEG8EI8_V_MF8_MF4_MASK, PseudoVLUXSEG8EI8_V_MF8_MF4, 0x3 }, // 2647 |
| 3318 | { PseudoVLUXSEG8EI8_V_MF8_MF8_MASK, PseudoVLUXSEG8EI8_V_MF8_MF8, 0x3 }, // 2648 |
| 3319 | { PseudoVMACC_VV_M1_MASK, PseudoVMACC_VV_M1, 0x3 }, // 2649 |
| 3320 | { PseudoVMACC_VV_M2_MASK, PseudoVMACC_VV_M2, 0x3 }, // 2650 |
| 3321 | { PseudoVMACC_VV_M4_MASK, PseudoVMACC_VV_M4, 0x3 }, // 2651 |
| 3322 | { PseudoVMACC_VV_M8_MASK, PseudoVMACC_VV_M8, 0x3 }, // 2652 |
| 3323 | { PseudoVMACC_VV_MF2_MASK, PseudoVMACC_VV_MF2, 0x3 }, // 2653 |
| 3324 | { PseudoVMACC_VV_MF4_MASK, PseudoVMACC_VV_MF4, 0x3 }, // 2654 |
| 3325 | { PseudoVMACC_VV_MF8_MASK, PseudoVMACC_VV_MF8, 0x3 }, // 2655 |
| 3326 | { PseudoVMACC_VX_M1_MASK, PseudoVMACC_VX_M1, 0x3 }, // 2656 |
| 3327 | { PseudoVMACC_VX_M2_MASK, PseudoVMACC_VX_M2, 0x3 }, // 2657 |
| 3328 | { PseudoVMACC_VX_M4_MASK, PseudoVMACC_VX_M4, 0x3 }, // 2658 |
| 3329 | { PseudoVMACC_VX_M8_MASK, PseudoVMACC_VX_M8, 0x3 }, // 2659 |
| 3330 | { PseudoVMACC_VX_MF2_MASK, PseudoVMACC_VX_MF2, 0x3 }, // 2660 |
| 3331 | { PseudoVMACC_VX_MF4_MASK, PseudoVMACC_VX_MF4, 0x3 }, // 2661 |
| 3332 | { PseudoVMACC_VX_MF8_MASK, PseudoVMACC_VX_MF8, 0x3 }, // 2662 |
| 3333 | { PseudoVMADD_VV_M1_MASK, PseudoVMADD_VV_M1, 0x3 }, // 2663 |
| 3334 | { PseudoVMADD_VV_M2_MASK, PseudoVMADD_VV_M2, 0x3 }, // 2664 |
| 3335 | { PseudoVMADD_VV_M4_MASK, PseudoVMADD_VV_M4, 0x3 }, // 2665 |
| 3336 | { PseudoVMADD_VV_M8_MASK, PseudoVMADD_VV_M8, 0x3 }, // 2666 |
| 3337 | { PseudoVMADD_VV_MF2_MASK, PseudoVMADD_VV_MF2, 0x3 }, // 2667 |
| 3338 | { PseudoVMADD_VV_MF4_MASK, PseudoVMADD_VV_MF4, 0x3 }, // 2668 |
| 3339 | { PseudoVMADD_VV_MF8_MASK, PseudoVMADD_VV_MF8, 0x3 }, // 2669 |
| 3340 | { PseudoVMADD_VX_M1_MASK, PseudoVMADD_VX_M1, 0x3 }, // 2670 |
| 3341 | { PseudoVMADD_VX_M2_MASK, PseudoVMADD_VX_M2, 0x3 }, // 2671 |
| 3342 | { PseudoVMADD_VX_M4_MASK, PseudoVMADD_VX_M4, 0x3 }, // 2672 |
| 3343 | { PseudoVMADD_VX_M8_MASK, PseudoVMADD_VX_M8, 0x3 }, // 2673 |
| 3344 | { PseudoVMADD_VX_MF2_MASK, PseudoVMADD_VX_MF2, 0x3 }, // 2674 |
| 3345 | { PseudoVMADD_VX_MF4_MASK, PseudoVMADD_VX_MF4, 0x3 }, // 2675 |
| 3346 | { PseudoVMADD_VX_MF8_MASK, PseudoVMADD_VX_MF8, 0x3 }, // 2676 |
| 3347 | { PseudoVMAXU_VV_M1_MASK, PseudoVMAXU_VV_M1, 0x3 }, // 2677 |
| 3348 | { PseudoVMAXU_VV_M2_MASK, PseudoVMAXU_VV_M2, 0x3 }, // 2678 |
| 3349 | { PseudoVMAXU_VV_M4_MASK, PseudoVMAXU_VV_M4, 0x3 }, // 2679 |
| 3350 | { PseudoVMAXU_VV_M8_MASK, PseudoVMAXU_VV_M8, 0x3 }, // 2680 |
| 3351 | { PseudoVMAXU_VV_MF2_MASK, PseudoVMAXU_VV_MF2, 0x3 }, // 2681 |
| 3352 | { PseudoVMAXU_VV_MF4_MASK, PseudoVMAXU_VV_MF4, 0x3 }, // 2682 |
| 3353 | { PseudoVMAXU_VV_MF8_MASK, PseudoVMAXU_VV_MF8, 0x3 }, // 2683 |
| 3354 | { PseudoVMAXU_VX_M1_MASK, PseudoVMAXU_VX_M1, 0x3 }, // 2684 |
| 3355 | { PseudoVMAXU_VX_M2_MASK, PseudoVMAXU_VX_M2, 0x3 }, // 2685 |
| 3356 | { PseudoVMAXU_VX_M4_MASK, PseudoVMAXU_VX_M4, 0x3 }, // 2686 |
| 3357 | { PseudoVMAXU_VX_M8_MASK, PseudoVMAXU_VX_M8, 0x3 }, // 2687 |
| 3358 | { PseudoVMAXU_VX_MF2_MASK, PseudoVMAXU_VX_MF2, 0x3 }, // 2688 |
| 3359 | { PseudoVMAXU_VX_MF4_MASK, PseudoVMAXU_VX_MF4, 0x3 }, // 2689 |
| 3360 | { PseudoVMAXU_VX_MF8_MASK, PseudoVMAXU_VX_MF8, 0x3 }, // 2690 |
| 3361 | { PseudoVMAX_VV_M1_MASK, PseudoVMAX_VV_M1, 0x3 }, // 2691 |
| 3362 | { PseudoVMAX_VV_M2_MASK, PseudoVMAX_VV_M2, 0x3 }, // 2692 |
| 3363 | { PseudoVMAX_VV_M4_MASK, PseudoVMAX_VV_M4, 0x3 }, // 2693 |
| 3364 | { PseudoVMAX_VV_M8_MASK, PseudoVMAX_VV_M8, 0x3 }, // 2694 |
| 3365 | { PseudoVMAX_VV_MF2_MASK, PseudoVMAX_VV_MF2, 0x3 }, // 2695 |
| 3366 | { PseudoVMAX_VV_MF4_MASK, PseudoVMAX_VV_MF4, 0x3 }, // 2696 |
| 3367 | { PseudoVMAX_VV_MF8_MASK, PseudoVMAX_VV_MF8, 0x3 }, // 2697 |
| 3368 | { PseudoVMAX_VX_M1_MASK, PseudoVMAX_VX_M1, 0x3 }, // 2698 |
| 3369 | { PseudoVMAX_VX_M2_MASK, PseudoVMAX_VX_M2, 0x3 }, // 2699 |
| 3370 | { PseudoVMAX_VX_M4_MASK, PseudoVMAX_VX_M4, 0x3 }, // 2700 |
| 3371 | { PseudoVMAX_VX_M8_MASK, PseudoVMAX_VX_M8, 0x3 }, // 2701 |
| 3372 | { PseudoVMAX_VX_MF2_MASK, PseudoVMAX_VX_MF2, 0x3 }, // 2702 |
| 3373 | { PseudoVMAX_VX_MF4_MASK, PseudoVMAX_VX_MF4, 0x3 }, // 2703 |
| 3374 | { PseudoVMAX_VX_MF8_MASK, PseudoVMAX_VX_MF8, 0x3 }, // 2704 |
| 3375 | { PseudoVMFEQ_VFPR16_M1_MASK, PseudoVMFEQ_VFPR16_M1, 0x3 }, // 2705 |
| 3376 | { PseudoVMFEQ_VFPR16_M2_MASK, PseudoVMFEQ_VFPR16_M2, 0x3 }, // 2706 |
| 3377 | { PseudoVMFEQ_VFPR16_M4_MASK, PseudoVMFEQ_VFPR16_M4, 0x3 }, // 2707 |
| 3378 | { PseudoVMFEQ_VFPR16_M8_MASK, PseudoVMFEQ_VFPR16_M8, 0x3 }, // 2708 |
| 3379 | { PseudoVMFEQ_VFPR16_MF2_MASK, PseudoVMFEQ_VFPR16_MF2, 0x3 }, // 2709 |
| 3380 | { PseudoVMFEQ_VFPR16_MF4_MASK, PseudoVMFEQ_VFPR16_MF4, 0x3 }, // 2710 |
| 3381 | { PseudoVMFEQ_VFPR32_M1_MASK, PseudoVMFEQ_VFPR32_M1, 0x3 }, // 2711 |
| 3382 | { PseudoVMFEQ_VFPR32_M2_MASK, PseudoVMFEQ_VFPR32_M2, 0x3 }, // 2712 |
| 3383 | { PseudoVMFEQ_VFPR32_M4_MASK, PseudoVMFEQ_VFPR32_M4, 0x3 }, // 2713 |
| 3384 | { PseudoVMFEQ_VFPR32_M8_MASK, PseudoVMFEQ_VFPR32_M8, 0x3 }, // 2714 |
| 3385 | { PseudoVMFEQ_VFPR32_MF2_MASK, PseudoVMFEQ_VFPR32_MF2, 0x3 }, // 2715 |
| 3386 | { PseudoVMFEQ_VFPR64_M1_MASK, PseudoVMFEQ_VFPR64_M1, 0x3 }, // 2716 |
| 3387 | { PseudoVMFEQ_VFPR64_M2_MASK, PseudoVMFEQ_VFPR64_M2, 0x3 }, // 2717 |
| 3388 | { PseudoVMFEQ_VFPR64_M4_MASK, PseudoVMFEQ_VFPR64_M4, 0x3 }, // 2718 |
| 3389 | { PseudoVMFEQ_VFPR64_M8_MASK, PseudoVMFEQ_VFPR64_M8, 0x3 }, // 2719 |
| 3390 | { PseudoVMFEQ_VV_M1_MASK, PseudoVMFEQ_VV_M1, 0x3 }, // 2720 |
| 3391 | { PseudoVMFEQ_VV_M2_MASK, PseudoVMFEQ_VV_M2, 0x3 }, // 2721 |
| 3392 | { PseudoVMFEQ_VV_M4_MASK, PseudoVMFEQ_VV_M4, 0x3 }, // 2722 |
| 3393 | { PseudoVMFEQ_VV_M8_MASK, PseudoVMFEQ_VV_M8, 0x3 }, // 2723 |
| 3394 | { PseudoVMFEQ_VV_MF2_MASK, PseudoVMFEQ_VV_MF2, 0x3 }, // 2724 |
| 3395 | { PseudoVMFEQ_VV_MF4_MASK, PseudoVMFEQ_VV_MF4, 0x3 }, // 2725 |
| 3396 | { PseudoVMFGE_VFPR16_M1_MASK, PseudoVMFGE_VFPR16_M1, 0x3 }, // 2726 |
| 3397 | { PseudoVMFGE_VFPR16_M2_MASK, PseudoVMFGE_VFPR16_M2, 0x3 }, // 2727 |
| 3398 | { PseudoVMFGE_VFPR16_M4_MASK, PseudoVMFGE_VFPR16_M4, 0x3 }, // 2728 |
| 3399 | { PseudoVMFGE_VFPR16_M8_MASK, PseudoVMFGE_VFPR16_M8, 0x3 }, // 2729 |
| 3400 | { PseudoVMFGE_VFPR16_MF2_MASK, PseudoVMFGE_VFPR16_MF2, 0x3 }, // 2730 |
| 3401 | { PseudoVMFGE_VFPR16_MF4_MASK, PseudoVMFGE_VFPR16_MF4, 0x3 }, // 2731 |
| 3402 | { PseudoVMFGE_VFPR32_M1_MASK, PseudoVMFGE_VFPR32_M1, 0x3 }, // 2732 |
| 3403 | { PseudoVMFGE_VFPR32_M2_MASK, PseudoVMFGE_VFPR32_M2, 0x3 }, // 2733 |
| 3404 | { PseudoVMFGE_VFPR32_M4_MASK, PseudoVMFGE_VFPR32_M4, 0x3 }, // 2734 |
| 3405 | { PseudoVMFGE_VFPR32_M8_MASK, PseudoVMFGE_VFPR32_M8, 0x3 }, // 2735 |
| 3406 | { PseudoVMFGE_VFPR32_MF2_MASK, PseudoVMFGE_VFPR32_MF2, 0x3 }, // 2736 |
| 3407 | { PseudoVMFGE_VFPR64_M1_MASK, PseudoVMFGE_VFPR64_M1, 0x3 }, // 2737 |
| 3408 | { PseudoVMFGE_VFPR64_M2_MASK, PseudoVMFGE_VFPR64_M2, 0x3 }, // 2738 |
| 3409 | { PseudoVMFGE_VFPR64_M4_MASK, PseudoVMFGE_VFPR64_M4, 0x3 }, // 2739 |
| 3410 | { PseudoVMFGE_VFPR64_M8_MASK, PseudoVMFGE_VFPR64_M8, 0x3 }, // 2740 |
| 3411 | { PseudoVMFGT_VFPR16_M1_MASK, PseudoVMFGT_VFPR16_M1, 0x3 }, // 2741 |
| 3412 | { PseudoVMFGT_VFPR16_M2_MASK, PseudoVMFGT_VFPR16_M2, 0x3 }, // 2742 |
| 3413 | { PseudoVMFGT_VFPR16_M4_MASK, PseudoVMFGT_VFPR16_M4, 0x3 }, // 2743 |
| 3414 | { PseudoVMFGT_VFPR16_M8_MASK, PseudoVMFGT_VFPR16_M8, 0x3 }, // 2744 |
| 3415 | { PseudoVMFGT_VFPR16_MF2_MASK, PseudoVMFGT_VFPR16_MF2, 0x3 }, // 2745 |
| 3416 | { PseudoVMFGT_VFPR16_MF4_MASK, PseudoVMFGT_VFPR16_MF4, 0x3 }, // 2746 |
| 3417 | { PseudoVMFGT_VFPR32_M1_MASK, PseudoVMFGT_VFPR32_M1, 0x3 }, // 2747 |
| 3418 | { PseudoVMFGT_VFPR32_M2_MASK, PseudoVMFGT_VFPR32_M2, 0x3 }, // 2748 |
| 3419 | { PseudoVMFGT_VFPR32_M4_MASK, PseudoVMFGT_VFPR32_M4, 0x3 }, // 2749 |
| 3420 | { PseudoVMFGT_VFPR32_M8_MASK, PseudoVMFGT_VFPR32_M8, 0x3 }, // 2750 |
| 3421 | { PseudoVMFGT_VFPR32_MF2_MASK, PseudoVMFGT_VFPR32_MF2, 0x3 }, // 2751 |
| 3422 | { PseudoVMFGT_VFPR64_M1_MASK, PseudoVMFGT_VFPR64_M1, 0x3 }, // 2752 |
| 3423 | { PseudoVMFGT_VFPR64_M2_MASK, PseudoVMFGT_VFPR64_M2, 0x3 }, // 2753 |
| 3424 | { PseudoVMFGT_VFPR64_M4_MASK, PseudoVMFGT_VFPR64_M4, 0x3 }, // 2754 |
| 3425 | { PseudoVMFGT_VFPR64_M8_MASK, PseudoVMFGT_VFPR64_M8, 0x3 }, // 2755 |
| 3426 | { PseudoVMFLE_VFPR16_M1_MASK, PseudoVMFLE_VFPR16_M1, 0x3 }, // 2756 |
| 3427 | { PseudoVMFLE_VFPR16_M2_MASK, PseudoVMFLE_VFPR16_M2, 0x3 }, // 2757 |
| 3428 | { PseudoVMFLE_VFPR16_M4_MASK, PseudoVMFLE_VFPR16_M4, 0x3 }, // 2758 |
| 3429 | { PseudoVMFLE_VFPR16_M8_MASK, PseudoVMFLE_VFPR16_M8, 0x3 }, // 2759 |
| 3430 | { PseudoVMFLE_VFPR16_MF2_MASK, PseudoVMFLE_VFPR16_MF2, 0x3 }, // 2760 |
| 3431 | { PseudoVMFLE_VFPR16_MF4_MASK, PseudoVMFLE_VFPR16_MF4, 0x3 }, // 2761 |
| 3432 | { PseudoVMFLE_VFPR32_M1_MASK, PseudoVMFLE_VFPR32_M1, 0x3 }, // 2762 |
| 3433 | { PseudoVMFLE_VFPR32_M2_MASK, PseudoVMFLE_VFPR32_M2, 0x3 }, // 2763 |
| 3434 | { PseudoVMFLE_VFPR32_M4_MASK, PseudoVMFLE_VFPR32_M4, 0x3 }, // 2764 |
| 3435 | { PseudoVMFLE_VFPR32_M8_MASK, PseudoVMFLE_VFPR32_M8, 0x3 }, // 2765 |
| 3436 | { PseudoVMFLE_VFPR32_MF2_MASK, PseudoVMFLE_VFPR32_MF2, 0x3 }, // 2766 |
| 3437 | { PseudoVMFLE_VFPR64_M1_MASK, PseudoVMFLE_VFPR64_M1, 0x3 }, // 2767 |
| 3438 | { PseudoVMFLE_VFPR64_M2_MASK, PseudoVMFLE_VFPR64_M2, 0x3 }, // 2768 |
| 3439 | { PseudoVMFLE_VFPR64_M4_MASK, PseudoVMFLE_VFPR64_M4, 0x3 }, // 2769 |
| 3440 | { PseudoVMFLE_VFPR64_M8_MASK, PseudoVMFLE_VFPR64_M8, 0x3 }, // 2770 |
| 3441 | { PseudoVMFLE_VV_M1_MASK, PseudoVMFLE_VV_M1, 0x3 }, // 2771 |
| 3442 | { PseudoVMFLE_VV_M2_MASK, PseudoVMFLE_VV_M2, 0x3 }, // 2772 |
| 3443 | { PseudoVMFLE_VV_M4_MASK, PseudoVMFLE_VV_M4, 0x3 }, // 2773 |
| 3444 | { PseudoVMFLE_VV_M8_MASK, PseudoVMFLE_VV_M8, 0x3 }, // 2774 |
| 3445 | { PseudoVMFLE_VV_MF2_MASK, PseudoVMFLE_VV_MF2, 0x3 }, // 2775 |
| 3446 | { PseudoVMFLE_VV_MF4_MASK, PseudoVMFLE_VV_MF4, 0x3 }, // 2776 |
| 3447 | { PseudoVMFLT_VFPR16_M1_MASK, PseudoVMFLT_VFPR16_M1, 0x3 }, // 2777 |
| 3448 | { PseudoVMFLT_VFPR16_M2_MASK, PseudoVMFLT_VFPR16_M2, 0x3 }, // 2778 |
| 3449 | { PseudoVMFLT_VFPR16_M4_MASK, PseudoVMFLT_VFPR16_M4, 0x3 }, // 2779 |
| 3450 | { PseudoVMFLT_VFPR16_M8_MASK, PseudoVMFLT_VFPR16_M8, 0x3 }, // 2780 |
| 3451 | { PseudoVMFLT_VFPR16_MF2_MASK, PseudoVMFLT_VFPR16_MF2, 0x3 }, // 2781 |
| 3452 | { PseudoVMFLT_VFPR16_MF4_MASK, PseudoVMFLT_VFPR16_MF4, 0x3 }, // 2782 |
| 3453 | { PseudoVMFLT_VFPR32_M1_MASK, PseudoVMFLT_VFPR32_M1, 0x3 }, // 2783 |
| 3454 | { PseudoVMFLT_VFPR32_M2_MASK, PseudoVMFLT_VFPR32_M2, 0x3 }, // 2784 |
| 3455 | { PseudoVMFLT_VFPR32_M4_MASK, PseudoVMFLT_VFPR32_M4, 0x3 }, // 2785 |
| 3456 | { PseudoVMFLT_VFPR32_M8_MASK, PseudoVMFLT_VFPR32_M8, 0x3 }, // 2786 |
| 3457 | { PseudoVMFLT_VFPR32_MF2_MASK, PseudoVMFLT_VFPR32_MF2, 0x3 }, // 2787 |
| 3458 | { PseudoVMFLT_VFPR64_M1_MASK, PseudoVMFLT_VFPR64_M1, 0x3 }, // 2788 |
| 3459 | { PseudoVMFLT_VFPR64_M2_MASK, PseudoVMFLT_VFPR64_M2, 0x3 }, // 2789 |
| 3460 | { PseudoVMFLT_VFPR64_M4_MASK, PseudoVMFLT_VFPR64_M4, 0x3 }, // 2790 |
| 3461 | { PseudoVMFLT_VFPR64_M8_MASK, PseudoVMFLT_VFPR64_M8, 0x3 }, // 2791 |
| 3462 | { PseudoVMFLT_VV_M1_MASK, PseudoVMFLT_VV_M1, 0x3 }, // 2792 |
| 3463 | { PseudoVMFLT_VV_M2_MASK, PseudoVMFLT_VV_M2, 0x3 }, // 2793 |
| 3464 | { PseudoVMFLT_VV_M4_MASK, PseudoVMFLT_VV_M4, 0x3 }, // 2794 |
| 3465 | { PseudoVMFLT_VV_M8_MASK, PseudoVMFLT_VV_M8, 0x3 }, // 2795 |
| 3466 | { PseudoVMFLT_VV_MF2_MASK, PseudoVMFLT_VV_MF2, 0x3 }, // 2796 |
| 3467 | { PseudoVMFLT_VV_MF4_MASK, PseudoVMFLT_VV_MF4, 0x3 }, // 2797 |
| 3468 | { PseudoVMFNE_VFPR16_M1_MASK, PseudoVMFNE_VFPR16_M1, 0x3 }, // 2798 |
| 3469 | { PseudoVMFNE_VFPR16_M2_MASK, PseudoVMFNE_VFPR16_M2, 0x3 }, // 2799 |
| 3470 | { PseudoVMFNE_VFPR16_M4_MASK, PseudoVMFNE_VFPR16_M4, 0x3 }, // 2800 |
| 3471 | { PseudoVMFNE_VFPR16_M8_MASK, PseudoVMFNE_VFPR16_M8, 0x3 }, // 2801 |
| 3472 | { PseudoVMFNE_VFPR16_MF2_MASK, PseudoVMFNE_VFPR16_MF2, 0x3 }, // 2802 |
| 3473 | { PseudoVMFNE_VFPR16_MF4_MASK, PseudoVMFNE_VFPR16_MF4, 0x3 }, // 2803 |
| 3474 | { PseudoVMFNE_VFPR32_M1_MASK, PseudoVMFNE_VFPR32_M1, 0x3 }, // 2804 |
| 3475 | { PseudoVMFNE_VFPR32_M2_MASK, PseudoVMFNE_VFPR32_M2, 0x3 }, // 2805 |
| 3476 | { PseudoVMFNE_VFPR32_M4_MASK, PseudoVMFNE_VFPR32_M4, 0x3 }, // 2806 |
| 3477 | { PseudoVMFNE_VFPR32_M8_MASK, PseudoVMFNE_VFPR32_M8, 0x3 }, // 2807 |
| 3478 | { PseudoVMFNE_VFPR32_MF2_MASK, PseudoVMFNE_VFPR32_MF2, 0x3 }, // 2808 |
| 3479 | { PseudoVMFNE_VFPR64_M1_MASK, PseudoVMFNE_VFPR64_M1, 0x3 }, // 2809 |
| 3480 | { PseudoVMFNE_VFPR64_M2_MASK, PseudoVMFNE_VFPR64_M2, 0x3 }, // 2810 |
| 3481 | { PseudoVMFNE_VFPR64_M4_MASK, PseudoVMFNE_VFPR64_M4, 0x3 }, // 2811 |
| 3482 | { PseudoVMFNE_VFPR64_M8_MASK, PseudoVMFNE_VFPR64_M8, 0x3 }, // 2812 |
| 3483 | { PseudoVMFNE_VV_M1_MASK, PseudoVMFNE_VV_M1, 0x3 }, // 2813 |
| 3484 | { PseudoVMFNE_VV_M2_MASK, PseudoVMFNE_VV_M2, 0x3 }, // 2814 |
| 3485 | { PseudoVMFNE_VV_M4_MASK, PseudoVMFNE_VV_M4, 0x3 }, // 2815 |
| 3486 | { PseudoVMFNE_VV_M8_MASK, PseudoVMFNE_VV_M8, 0x3 }, // 2816 |
| 3487 | { PseudoVMFNE_VV_MF2_MASK, PseudoVMFNE_VV_MF2, 0x3 }, // 2817 |
| 3488 | { PseudoVMFNE_VV_MF4_MASK, PseudoVMFNE_VV_MF4, 0x3 }, // 2818 |
| 3489 | { PseudoVMINU_VV_M1_MASK, PseudoVMINU_VV_M1, 0x3 }, // 2819 |
| 3490 | { PseudoVMINU_VV_M2_MASK, PseudoVMINU_VV_M2, 0x3 }, // 2820 |
| 3491 | { PseudoVMINU_VV_M4_MASK, PseudoVMINU_VV_M4, 0x3 }, // 2821 |
| 3492 | { PseudoVMINU_VV_M8_MASK, PseudoVMINU_VV_M8, 0x3 }, // 2822 |
| 3493 | { PseudoVMINU_VV_MF2_MASK, PseudoVMINU_VV_MF2, 0x3 }, // 2823 |
| 3494 | { PseudoVMINU_VV_MF4_MASK, PseudoVMINU_VV_MF4, 0x3 }, // 2824 |
| 3495 | { PseudoVMINU_VV_MF8_MASK, PseudoVMINU_VV_MF8, 0x3 }, // 2825 |
| 3496 | { PseudoVMINU_VX_M1_MASK, PseudoVMINU_VX_M1, 0x3 }, // 2826 |
| 3497 | { PseudoVMINU_VX_M2_MASK, PseudoVMINU_VX_M2, 0x3 }, // 2827 |
| 3498 | { PseudoVMINU_VX_M4_MASK, PseudoVMINU_VX_M4, 0x3 }, // 2828 |
| 3499 | { PseudoVMINU_VX_M8_MASK, PseudoVMINU_VX_M8, 0x3 }, // 2829 |
| 3500 | { PseudoVMINU_VX_MF2_MASK, PseudoVMINU_VX_MF2, 0x3 }, // 2830 |
| 3501 | { PseudoVMINU_VX_MF4_MASK, PseudoVMINU_VX_MF4, 0x3 }, // 2831 |
| 3502 | { PseudoVMINU_VX_MF8_MASK, PseudoVMINU_VX_MF8, 0x3 }, // 2832 |
| 3503 | { PseudoVMIN_VV_M1_MASK, PseudoVMIN_VV_M1, 0x3 }, // 2833 |
| 3504 | { PseudoVMIN_VV_M2_MASK, PseudoVMIN_VV_M2, 0x3 }, // 2834 |
| 3505 | { PseudoVMIN_VV_M4_MASK, PseudoVMIN_VV_M4, 0x3 }, // 2835 |
| 3506 | { PseudoVMIN_VV_M8_MASK, PseudoVMIN_VV_M8, 0x3 }, // 2836 |
| 3507 | { PseudoVMIN_VV_MF2_MASK, PseudoVMIN_VV_MF2, 0x3 }, // 2837 |
| 3508 | { PseudoVMIN_VV_MF4_MASK, PseudoVMIN_VV_MF4, 0x3 }, // 2838 |
| 3509 | { PseudoVMIN_VV_MF8_MASK, PseudoVMIN_VV_MF8, 0x3 }, // 2839 |
| 3510 | { PseudoVMIN_VX_M1_MASK, PseudoVMIN_VX_M1, 0x3 }, // 2840 |
| 3511 | { PseudoVMIN_VX_M2_MASK, PseudoVMIN_VX_M2, 0x3 }, // 2841 |
| 3512 | { PseudoVMIN_VX_M4_MASK, PseudoVMIN_VX_M4, 0x3 }, // 2842 |
| 3513 | { PseudoVMIN_VX_M8_MASK, PseudoVMIN_VX_M8, 0x3 }, // 2843 |
| 3514 | { PseudoVMIN_VX_MF2_MASK, PseudoVMIN_VX_MF2, 0x3 }, // 2844 |
| 3515 | { PseudoVMIN_VX_MF4_MASK, PseudoVMIN_VX_MF4, 0x3 }, // 2845 |
| 3516 | { PseudoVMIN_VX_MF8_MASK, PseudoVMIN_VX_MF8, 0x3 }, // 2846 |
| 3517 | { PseudoVMSEQ_VI_M1_MASK, PseudoVMSEQ_VI_M1, 0x3 }, // 2847 |
| 3518 | { PseudoVMSEQ_VI_M2_MASK, PseudoVMSEQ_VI_M2, 0x3 }, // 2848 |
| 3519 | { PseudoVMSEQ_VI_M4_MASK, PseudoVMSEQ_VI_M4, 0x3 }, // 2849 |
| 3520 | { PseudoVMSEQ_VI_M8_MASK, PseudoVMSEQ_VI_M8, 0x3 }, // 2850 |
| 3521 | { PseudoVMSEQ_VI_MF2_MASK, PseudoVMSEQ_VI_MF2, 0x3 }, // 2851 |
| 3522 | { PseudoVMSEQ_VI_MF4_MASK, PseudoVMSEQ_VI_MF4, 0x3 }, // 2852 |
| 3523 | { PseudoVMSEQ_VI_MF8_MASK, PseudoVMSEQ_VI_MF8, 0x3 }, // 2853 |
| 3524 | { PseudoVMSEQ_VV_M1_MASK, PseudoVMSEQ_VV_M1, 0x3 }, // 2854 |
| 3525 | { PseudoVMSEQ_VV_M2_MASK, PseudoVMSEQ_VV_M2, 0x3 }, // 2855 |
| 3526 | { PseudoVMSEQ_VV_M4_MASK, PseudoVMSEQ_VV_M4, 0x3 }, // 2856 |
| 3527 | { PseudoVMSEQ_VV_M8_MASK, PseudoVMSEQ_VV_M8, 0x3 }, // 2857 |
| 3528 | { PseudoVMSEQ_VV_MF2_MASK, PseudoVMSEQ_VV_MF2, 0x3 }, // 2858 |
| 3529 | { PseudoVMSEQ_VV_MF4_MASK, PseudoVMSEQ_VV_MF4, 0x3 }, // 2859 |
| 3530 | { PseudoVMSEQ_VV_MF8_MASK, PseudoVMSEQ_VV_MF8, 0x3 }, // 2860 |
| 3531 | { PseudoVMSEQ_VX_M1_MASK, PseudoVMSEQ_VX_M1, 0x3 }, // 2861 |
| 3532 | { PseudoVMSEQ_VX_M2_MASK, PseudoVMSEQ_VX_M2, 0x3 }, // 2862 |
| 3533 | { PseudoVMSEQ_VX_M4_MASK, PseudoVMSEQ_VX_M4, 0x3 }, // 2863 |
| 3534 | { PseudoVMSEQ_VX_M8_MASK, PseudoVMSEQ_VX_M8, 0x3 }, // 2864 |
| 3535 | { PseudoVMSEQ_VX_MF2_MASK, PseudoVMSEQ_VX_MF2, 0x3 }, // 2865 |
| 3536 | { PseudoVMSEQ_VX_MF4_MASK, PseudoVMSEQ_VX_MF4, 0x3 }, // 2866 |
| 3537 | { PseudoVMSEQ_VX_MF8_MASK, PseudoVMSEQ_VX_MF8, 0x3 }, // 2867 |
| 3538 | { PseudoVMSGTU_VI_M1_MASK, PseudoVMSGTU_VI_M1, 0x3 }, // 2868 |
| 3539 | { PseudoVMSGTU_VI_M2_MASK, PseudoVMSGTU_VI_M2, 0x3 }, // 2869 |
| 3540 | { PseudoVMSGTU_VI_M4_MASK, PseudoVMSGTU_VI_M4, 0x3 }, // 2870 |
| 3541 | { PseudoVMSGTU_VI_M8_MASK, PseudoVMSGTU_VI_M8, 0x3 }, // 2871 |
| 3542 | { PseudoVMSGTU_VI_MF2_MASK, PseudoVMSGTU_VI_MF2, 0x3 }, // 2872 |
| 3543 | { PseudoVMSGTU_VI_MF4_MASK, PseudoVMSGTU_VI_MF4, 0x3 }, // 2873 |
| 3544 | { PseudoVMSGTU_VI_MF8_MASK, PseudoVMSGTU_VI_MF8, 0x3 }, // 2874 |
| 3545 | { PseudoVMSGTU_VX_M1_MASK, PseudoVMSGTU_VX_M1, 0x3 }, // 2875 |
| 3546 | { PseudoVMSGTU_VX_M2_MASK, PseudoVMSGTU_VX_M2, 0x3 }, // 2876 |
| 3547 | { PseudoVMSGTU_VX_M4_MASK, PseudoVMSGTU_VX_M4, 0x3 }, // 2877 |
| 3548 | { PseudoVMSGTU_VX_M8_MASK, PseudoVMSGTU_VX_M8, 0x3 }, // 2878 |
| 3549 | { PseudoVMSGTU_VX_MF2_MASK, PseudoVMSGTU_VX_MF2, 0x3 }, // 2879 |
| 3550 | { PseudoVMSGTU_VX_MF4_MASK, PseudoVMSGTU_VX_MF4, 0x3 }, // 2880 |
| 3551 | { PseudoVMSGTU_VX_MF8_MASK, PseudoVMSGTU_VX_MF8, 0x3 }, // 2881 |
| 3552 | { PseudoVMSGT_VI_M1_MASK, PseudoVMSGT_VI_M1, 0x3 }, // 2882 |
| 3553 | { PseudoVMSGT_VI_M2_MASK, PseudoVMSGT_VI_M2, 0x3 }, // 2883 |
| 3554 | { PseudoVMSGT_VI_M4_MASK, PseudoVMSGT_VI_M4, 0x3 }, // 2884 |
| 3555 | { PseudoVMSGT_VI_M8_MASK, PseudoVMSGT_VI_M8, 0x3 }, // 2885 |
| 3556 | { PseudoVMSGT_VI_MF2_MASK, PseudoVMSGT_VI_MF2, 0x3 }, // 2886 |
| 3557 | { PseudoVMSGT_VI_MF4_MASK, PseudoVMSGT_VI_MF4, 0x3 }, // 2887 |
| 3558 | { PseudoVMSGT_VI_MF8_MASK, PseudoVMSGT_VI_MF8, 0x3 }, // 2888 |
| 3559 | { PseudoVMSGT_VX_M1_MASK, PseudoVMSGT_VX_M1, 0x3 }, // 2889 |
| 3560 | { PseudoVMSGT_VX_M2_MASK, PseudoVMSGT_VX_M2, 0x3 }, // 2890 |
| 3561 | { PseudoVMSGT_VX_M4_MASK, PseudoVMSGT_VX_M4, 0x3 }, // 2891 |
| 3562 | { PseudoVMSGT_VX_M8_MASK, PseudoVMSGT_VX_M8, 0x3 }, // 2892 |
| 3563 | { PseudoVMSGT_VX_MF2_MASK, PseudoVMSGT_VX_MF2, 0x3 }, // 2893 |
| 3564 | { PseudoVMSGT_VX_MF4_MASK, PseudoVMSGT_VX_MF4, 0x3 }, // 2894 |
| 3565 | { PseudoVMSGT_VX_MF8_MASK, PseudoVMSGT_VX_MF8, 0x3 }, // 2895 |
| 3566 | { PseudoVMSLEU_VI_M1_MASK, PseudoVMSLEU_VI_M1, 0x3 }, // 2896 |
| 3567 | { PseudoVMSLEU_VI_M2_MASK, PseudoVMSLEU_VI_M2, 0x3 }, // 2897 |
| 3568 | { PseudoVMSLEU_VI_M4_MASK, PseudoVMSLEU_VI_M4, 0x3 }, // 2898 |
| 3569 | { PseudoVMSLEU_VI_M8_MASK, PseudoVMSLEU_VI_M8, 0x3 }, // 2899 |
| 3570 | { PseudoVMSLEU_VI_MF2_MASK, PseudoVMSLEU_VI_MF2, 0x3 }, // 2900 |
| 3571 | { PseudoVMSLEU_VI_MF4_MASK, PseudoVMSLEU_VI_MF4, 0x3 }, // 2901 |
| 3572 | { PseudoVMSLEU_VI_MF8_MASK, PseudoVMSLEU_VI_MF8, 0x3 }, // 2902 |
| 3573 | { PseudoVMSLEU_VV_M1_MASK, PseudoVMSLEU_VV_M1, 0x3 }, // 2903 |
| 3574 | { PseudoVMSLEU_VV_M2_MASK, PseudoVMSLEU_VV_M2, 0x3 }, // 2904 |
| 3575 | { PseudoVMSLEU_VV_M4_MASK, PseudoVMSLEU_VV_M4, 0x3 }, // 2905 |
| 3576 | { PseudoVMSLEU_VV_M8_MASK, PseudoVMSLEU_VV_M8, 0x3 }, // 2906 |
| 3577 | { PseudoVMSLEU_VV_MF2_MASK, PseudoVMSLEU_VV_MF2, 0x3 }, // 2907 |
| 3578 | { PseudoVMSLEU_VV_MF4_MASK, PseudoVMSLEU_VV_MF4, 0x3 }, // 2908 |
| 3579 | { PseudoVMSLEU_VV_MF8_MASK, PseudoVMSLEU_VV_MF8, 0x3 }, // 2909 |
| 3580 | { PseudoVMSLEU_VX_M1_MASK, PseudoVMSLEU_VX_M1, 0x3 }, // 2910 |
| 3581 | { PseudoVMSLEU_VX_M2_MASK, PseudoVMSLEU_VX_M2, 0x3 }, // 2911 |
| 3582 | { PseudoVMSLEU_VX_M4_MASK, PseudoVMSLEU_VX_M4, 0x3 }, // 2912 |
| 3583 | { PseudoVMSLEU_VX_M8_MASK, PseudoVMSLEU_VX_M8, 0x3 }, // 2913 |
| 3584 | { PseudoVMSLEU_VX_MF2_MASK, PseudoVMSLEU_VX_MF2, 0x3 }, // 2914 |
| 3585 | { PseudoVMSLEU_VX_MF4_MASK, PseudoVMSLEU_VX_MF4, 0x3 }, // 2915 |
| 3586 | { PseudoVMSLEU_VX_MF8_MASK, PseudoVMSLEU_VX_MF8, 0x3 }, // 2916 |
| 3587 | { PseudoVMSLE_VI_M1_MASK, PseudoVMSLE_VI_M1, 0x3 }, // 2917 |
| 3588 | { PseudoVMSLE_VI_M2_MASK, PseudoVMSLE_VI_M2, 0x3 }, // 2918 |
| 3589 | { PseudoVMSLE_VI_M4_MASK, PseudoVMSLE_VI_M4, 0x3 }, // 2919 |
| 3590 | { PseudoVMSLE_VI_M8_MASK, PseudoVMSLE_VI_M8, 0x3 }, // 2920 |
| 3591 | { PseudoVMSLE_VI_MF2_MASK, PseudoVMSLE_VI_MF2, 0x3 }, // 2921 |
| 3592 | { PseudoVMSLE_VI_MF4_MASK, PseudoVMSLE_VI_MF4, 0x3 }, // 2922 |
| 3593 | { PseudoVMSLE_VI_MF8_MASK, PseudoVMSLE_VI_MF8, 0x3 }, // 2923 |
| 3594 | { PseudoVMSLE_VV_M1_MASK, PseudoVMSLE_VV_M1, 0x3 }, // 2924 |
| 3595 | { PseudoVMSLE_VV_M2_MASK, PseudoVMSLE_VV_M2, 0x3 }, // 2925 |
| 3596 | { PseudoVMSLE_VV_M4_MASK, PseudoVMSLE_VV_M4, 0x3 }, // 2926 |
| 3597 | { PseudoVMSLE_VV_M8_MASK, PseudoVMSLE_VV_M8, 0x3 }, // 2927 |
| 3598 | { PseudoVMSLE_VV_MF2_MASK, PseudoVMSLE_VV_MF2, 0x3 }, // 2928 |
| 3599 | { PseudoVMSLE_VV_MF4_MASK, PseudoVMSLE_VV_MF4, 0x3 }, // 2929 |
| 3600 | { PseudoVMSLE_VV_MF8_MASK, PseudoVMSLE_VV_MF8, 0x3 }, // 2930 |
| 3601 | { PseudoVMSLE_VX_M1_MASK, PseudoVMSLE_VX_M1, 0x3 }, // 2931 |
| 3602 | { PseudoVMSLE_VX_M2_MASK, PseudoVMSLE_VX_M2, 0x3 }, // 2932 |
| 3603 | { PseudoVMSLE_VX_M4_MASK, PseudoVMSLE_VX_M4, 0x3 }, // 2933 |
| 3604 | { PseudoVMSLE_VX_M8_MASK, PseudoVMSLE_VX_M8, 0x3 }, // 2934 |
| 3605 | { PseudoVMSLE_VX_MF2_MASK, PseudoVMSLE_VX_MF2, 0x3 }, // 2935 |
| 3606 | { PseudoVMSLE_VX_MF4_MASK, PseudoVMSLE_VX_MF4, 0x3 }, // 2936 |
| 3607 | { PseudoVMSLE_VX_MF8_MASK, PseudoVMSLE_VX_MF8, 0x3 }, // 2937 |
| 3608 | { PseudoVMSLTU_VV_M1_MASK, PseudoVMSLTU_VV_M1, 0x3 }, // 2938 |
| 3609 | { PseudoVMSLTU_VV_M2_MASK, PseudoVMSLTU_VV_M2, 0x3 }, // 2939 |
| 3610 | { PseudoVMSLTU_VV_M4_MASK, PseudoVMSLTU_VV_M4, 0x3 }, // 2940 |
| 3611 | { PseudoVMSLTU_VV_M8_MASK, PseudoVMSLTU_VV_M8, 0x3 }, // 2941 |
| 3612 | { PseudoVMSLTU_VV_MF2_MASK, PseudoVMSLTU_VV_MF2, 0x3 }, // 2942 |
| 3613 | { PseudoVMSLTU_VV_MF4_MASK, PseudoVMSLTU_VV_MF4, 0x3 }, // 2943 |
| 3614 | { PseudoVMSLTU_VV_MF8_MASK, PseudoVMSLTU_VV_MF8, 0x3 }, // 2944 |
| 3615 | { PseudoVMSLTU_VX_M1_MASK, PseudoVMSLTU_VX_M1, 0x3 }, // 2945 |
| 3616 | { PseudoVMSLTU_VX_M2_MASK, PseudoVMSLTU_VX_M2, 0x3 }, // 2946 |
| 3617 | { PseudoVMSLTU_VX_M4_MASK, PseudoVMSLTU_VX_M4, 0x3 }, // 2947 |
| 3618 | { PseudoVMSLTU_VX_M8_MASK, PseudoVMSLTU_VX_M8, 0x3 }, // 2948 |
| 3619 | { PseudoVMSLTU_VX_MF2_MASK, PseudoVMSLTU_VX_MF2, 0x3 }, // 2949 |
| 3620 | { PseudoVMSLTU_VX_MF4_MASK, PseudoVMSLTU_VX_MF4, 0x3 }, // 2950 |
| 3621 | { PseudoVMSLTU_VX_MF8_MASK, PseudoVMSLTU_VX_MF8, 0x3 }, // 2951 |
| 3622 | { PseudoVMSLT_VV_M1_MASK, PseudoVMSLT_VV_M1, 0x3 }, // 2952 |
| 3623 | { PseudoVMSLT_VV_M2_MASK, PseudoVMSLT_VV_M2, 0x3 }, // 2953 |
| 3624 | { PseudoVMSLT_VV_M4_MASK, PseudoVMSLT_VV_M4, 0x3 }, // 2954 |
| 3625 | { PseudoVMSLT_VV_M8_MASK, PseudoVMSLT_VV_M8, 0x3 }, // 2955 |
| 3626 | { PseudoVMSLT_VV_MF2_MASK, PseudoVMSLT_VV_MF2, 0x3 }, // 2956 |
| 3627 | { PseudoVMSLT_VV_MF4_MASK, PseudoVMSLT_VV_MF4, 0x3 }, // 2957 |
| 3628 | { PseudoVMSLT_VV_MF8_MASK, PseudoVMSLT_VV_MF8, 0x3 }, // 2958 |
| 3629 | { PseudoVMSLT_VX_M1_MASK, PseudoVMSLT_VX_M1, 0x3 }, // 2959 |
| 3630 | { PseudoVMSLT_VX_M2_MASK, PseudoVMSLT_VX_M2, 0x3 }, // 2960 |
| 3631 | { PseudoVMSLT_VX_M4_MASK, PseudoVMSLT_VX_M4, 0x3 }, // 2961 |
| 3632 | { PseudoVMSLT_VX_M8_MASK, PseudoVMSLT_VX_M8, 0x3 }, // 2962 |
| 3633 | { PseudoVMSLT_VX_MF2_MASK, PseudoVMSLT_VX_MF2, 0x3 }, // 2963 |
| 3634 | { PseudoVMSLT_VX_MF4_MASK, PseudoVMSLT_VX_MF4, 0x3 }, // 2964 |
| 3635 | { PseudoVMSLT_VX_MF8_MASK, PseudoVMSLT_VX_MF8, 0x3 }, // 2965 |
| 3636 | { PseudoVMSNE_VI_M1_MASK, PseudoVMSNE_VI_M1, 0x3 }, // 2966 |
| 3637 | { PseudoVMSNE_VI_M2_MASK, PseudoVMSNE_VI_M2, 0x3 }, // 2967 |
| 3638 | { PseudoVMSNE_VI_M4_MASK, PseudoVMSNE_VI_M4, 0x3 }, // 2968 |
| 3639 | { PseudoVMSNE_VI_M8_MASK, PseudoVMSNE_VI_M8, 0x3 }, // 2969 |
| 3640 | { PseudoVMSNE_VI_MF2_MASK, PseudoVMSNE_VI_MF2, 0x3 }, // 2970 |
| 3641 | { PseudoVMSNE_VI_MF4_MASK, PseudoVMSNE_VI_MF4, 0x3 }, // 2971 |
| 3642 | { PseudoVMSNE_VI_MF8_MASK, PseudoVMSNE_VI_MF8, 0x3 }, // 2972 |
| 3643 | { PseudoVMSNE_VV_M1_MASK, PseudoVMSNE_VV_M1, 0x3 }, // 2973 |
| 3644 | { PseudoVMSNE_VV_M2_MASK, PseudoVMSNE_VV_M2, 0x3 }, // 2974 |
| 3645 | { PseudoVMSNE_VV_M4_MASK, PseudoVMSNE_VV_M4, 0x3 }, // 2975 |
| 3646 | { PseudoVMSNE_VV_M8_MASK, PseudoVMSNE_VV_M8, 0x3 }, // 2976 |
| 3647 | { PseudoVMSNE_VV_MF2_MASK, PseudoVMSNE_VV_MF2, 0x3 }, // 2977 |
| 3648 | { PseudoVMSNE_VV_MF4_MASK, PseudoVMSNE_VV_MF4, 0x3 }, // 2978 |
| 3649 | { PseudoVMSNE_VV_MF8_MASK, PseudoVMSNE_VV_MF8, 0x3 }, // 2979 |
| 3650 | { PseudoVMSNE_VX_M1_MASK, PseudoVMSNE_VX_M1, 0x3 }, // 2980 |
| 3651 | { PseudoVMSNE_VX_M2_MASK, PseudoVMSNE_VX_M2, 0x3 }, // 2981 |
| 3652 | { PseudoVMSNE_VX_M4_MASK, PseudoVMSNE_VX_M4, 0x3 }, // 2982 |
| 3653 | { PseudoVMSNE_VX_M8_MASK, PseudoVMSNE_VX_M8, 0x3 }, // 2983 |
| 3654 | { PseudoVMSNE_VX_MF2_MASK, PseudoVMSNE_VX_MF2, 0x3 }, // 2984 |
| 3655 | { PseudoVMSNE_VX_MF4_MASK, PseudoVMSNE_VX_MF4, 0x3 }, // 2985 |
| 3656 | { PseudoVMSNE_VX_MF8_MASK, PseudoVMSNE_VX_MF8, 0x3 }, // 2986 |
| 3657 | { PseudoVMULHSU_VV_M1_MASK, PseudoVMULHSU_VV_M1, 0x3 }, // 2987 |
| 3658 | { PseudoVMULHSU_VV_M2_MASK, PseudoVMULHSU_VV_M2, 0x3 }, // 2988 |
| 3659 | { PseudoVMULHSU_VV_M4_MASK, PseudoVMULHSU_VV_M4, 0x3 }, // 2989 |
| 3660 | { PseudoVMULHSU_VV_M8_MASK, PseudoVMULHSU_VV_M8, 0x3 }, // 2990 |
| 3661 | { PseudoVMULHSU_VV_MF2_MASK, PseudoVMULHSU_VV_MF2, 0x3 }, // 2991 |
| 3662 | { PseudoVMULHSU_VV_MF4_MASK, PseudoVMULHSU_VV_MF4, 0x3 }, // 2992 |
| 3663 | { PseudoVMULHSU_VV_MF8_MASK, PseudoVMULHSU_VV_MF8, 0x3 }, // 2993 |
| 3664 | { PseudoVMULHSU_VX_M1_MASK, PseudoVMULHSU_VX_M1, 0x3 }, // 2994 |
| 3665 | { PseudoVMULHSU_VX_M2_MASK, PseudoVMULHSU_VX_M2, 0x3 }, // 2995 |
| 3666 | { PseudoVMULHSU_VX_M4_MASK, PseudoVMULHSU_VX_M4, 0x3 }, // 2996 |
| 3667 | { PseudoVMULHSU_VX_M8_MASK, PseudoVMULHSU_VX_M8, 0x3 }, // 2997 |
| 3668 | { PseudoVMULHSU_VX_MF2_MASK, PseudoVMULHSU_VX_MF2, 0x3 }, // 2998 |
| 3669 | { PseudoVMULHSU_VX_MF4_MASK, PseudoVMULHSU_VX_MF4, 0x3 }, // 2999 |
| 3670 | { PseudoVMULHSU_VX_MF8_MASK, PseudoVMULHSU_VX_MF8, 0x3 }, // 3000 |
| 3671 | { PseudoVMULHU_VV_M1_MASK, PseudoVMULHU_VV_M1, 0x3 }, // 3001 |
| 3672 | { PseudoVMULHU_VV_M2_MASK, PseudoVMULHU_VV_M2, 0x3 }, // 3002 |
| 3673 | { PseudoVMULHU_VV_M4_MASK, PseudoVMULHU_VV_M4, 0x3 }, // 3003 |
| 3674 | { PseudoVMULHU_VV_M8_MASK, PseudoVMULHU_VV_M8, 0x3 }, // 3004 |
| 3675 | { PseudoVMULHU_VV_MF2_MASK, PseudoVMULHU_VV_MF2, 0x3 }, // 3005 |
| 3676 | { PseudoVMULHU_VV_MF4_MASK, PseudoVMULHU_VV_MF4, 0x3 }, // 3006 |
| 3677 | { PseudoVMULHU_VV_MF8_MASK, PseudoVMULHU_VV_MF8, 0x3 }, // 3007 |
| 3678 | { PseudoVMULHU_VX_M1_MASK, PseudoVMULHU_VX_M1, 0x3 }, // 3008 |
| 3679 | { PseudoVMULHU_VX_M2_MASK, PseudoVMULHU_VX_M2, 0x3 }, // 3009 |
| 3680 | { PseudoVMULHU_VX_M4_MASK, PseudoVMULHU_VX_M4, 0x3 }, // 3010 |
| 3681 | { PseudoVMULHU_VX_M8_MASK, PseudoVMULHU_VX_M8, 0x3 }, // 3011 |
| 3682 | { PseudoVMULHU_VX_MF2_MASK, PseudoVMULHU_VX_MF2, 0x3 }, // 3012 |
| 3683 | { PseudoVMULHU_VX_MF4_MASK, PseudoVMULHU_VX_MF4, 0x3 }, // 3013 |
| 3684 | { PseudoVMULHU_VX_MF8_MASK, PseudoVMULHU_VX_MF8, 0x3 }, // 3014 |
| 3685 | { PseudoVMULH_VV_M1_MASK, PseudoVMULH_VV_M1, 0x3 }, // 3015 |
| 3686 | { PseudoVMULH_VV_M2_MASK, PseudoVMULH_VV_M2, 0x3 }, // 3016 |
| 3687 | { PseudoVMULH_VV_M4_MASK, PseudoVMULH_VV_M4, 0x3 }, // 3017 |
| 3688 | { PseudoVMULH_VV_M8_MASK, PseudoVMULH_VV_M8, 0x3 }, // 3018 |
| 3689 | { PseudoVMULH_VV_MF2_MASK, PseudoVMULH_VV_MF2, 0x3 }, // 3019 |
| 3690 | { PseudoVMULH_VV_MF4_MASK, PseudoVMULH_VV_MF4, 0x3 }, // 3020 |
| 3691 | { PseudoVMULH_VV_MF8_MASK, PseudoVMULH_VV_MF8, 0x3 }, // 3021 |
| 3692 | { PseudoVMULH_VX_M1_MASK, PseudoVMULH_VX_M1, 0x3 }, // 3022 |
| 3693 | { PseudoVMULH_VX_M2_MASK, PseudoVMULH_VX_M2, 0x3 }, // 3023 |
| 3694 | { PseudoVMULH_VX_M4_MASK, PseudoVMULH_VX_M4, 0x3 }, // 3024 |
| 3695 | { PseudoVMULH_VX_M8_MASK, PseudoVMULH_VX_M8, 0x3 }, // 3025 |
| 3696 | { PseudoVMULH_VX_MF2_MASK, PseudoVMULH_VX_MF2, 0x3 }, // 3026 |
| 3697 | { PseudoVMULH_VX_MF4_MASK, PseudoVMULH_VX_MF4, 0x3 }, // 3027 |
| 3698 | { PseudoVMULH_VX_MF8_MASK, PseudoVMULH_VX_MF8, 0x3 }, // 3028 |
| 3699 | { PseudoVMUL_VV_M1_MASK, PseudoVMUL_VV_M1, 0x3 }, // 3029 |
| 3700 | { PseudoVMUL_VV_M2_MASK, PseudoVMUL_VV_M2, 0x3 }, // 3030 |
| 3701 | { PseudoVMUL_VV_M4_MASK, PseudoVMUL_VV_M4, 0x3 }, // 3031 |
| 3702 | { PseudoVMUL_VV_M8_MASK, PseudoVMUL_VV_M8, 0x3 }, // 3032 |
| 3703 | { PseudoVMUL_VV_MF2_MASK, PseudoVMUL_VV_MF2, 0x3 }, // 3033 |
| 3704 | { PseudoVMUL_VV_MF4_MASK, PseudoVMUL_VV_MF4, 0x3 }, // 3034 |
| 3705 | { PseudoVMUL_VV_MF8_MASK, PseudoVMUL_VV_MF8, 0x3 }, // 3035 |
| 3706 | { PseudoVMUL_VX_M1_MASK, PseudoVMUL_VX_M1, 0x3 }, // 3036 |
| 3707 | { PseudoVMUL_VX_M2_MASK, PseudoVMUL_VX_M2, 0x3 }, // 3037 |
| 3708 | { PseudoVMUL_VX_M4_MASK, PseudoVMUL_VX_M4, 0x3 }, // 3038 |
| 3709 | { PseudoVMUL_VX_M8_MASK, PseudoVMUL_VX_M8, 0x3 }, // 3039 |
| 3710 | { PseudoVMUL_VX_MF2_MASK, PseudoVMUL_VX_MF2, 0x3 }, // 3040 |
| 3711 | { PseudoVMUL_VX_MF4_MASK, PseudoVMUL_VX_MF4, 0x3 }, // 3041 |
| 3712 | { PseudoVMUL_VX_MF8_MASK, PseudoVMUL_VX_MF8, 0x3 }, // 3042 |
| 3713 | { PseudoVNCLIPU_WI_M1_MASK, PseudoVNCLIPU_WI_M1, 0x3 }, // 3043 |
| 3714 | { PseudoVNCLIPU_WI_M2_MASK, PseudoVNCLIPU_WI_M2, 0x3 }, // 3044 |
| 3715 | { PseudoVNCLIPU_WI_M4_MASK, PseudoVNCLIPU_WI_M4, 0x3 }, // 3045 |
| 3716 | { PseudoVNCLIPU_WI_MF2_MASK, PseudoVNCLIPU_WI_MF2, 0x3 }, // 3046 |
| 3717 | { PseudoVNCLIPU_WI_MF4_MASK, PseudoVNCLIPU_WI_MF4, 0x3 }, // 3047 |
| 3718 | { PseudoVNCLIPU_WI_MF8_MASK, PseudoVNCLIPU_WI_MF8, 0x3 }, // 3048 |
| 3719 | { PseudoVNCLIPU_WV_M1_MASK, PseudoVNCLIPU_WV_M1, 0x3 }, // 3049 |
| 3720 | { PseudoVNCLIPU_WV_M2_MASK, PseudoVNCLIPU_WV_M2, 0x3 }, // 3050 |
| 3721 | { PseudoVNCLIPU_WV_M4_MASK, PseudoVNCLIPU_WV_M4, 0x3 }, // 3051 |
| 3722 | { PseudoVNCLIPU_WV_MF2_MASK, PseudoVNCLIPU_WV_MF2, 0x3 }, // 3052 |
| 3723 | { PseudoVNCLIPU_WV_MF4_MASK, PseudoVNCLIPU_WV_MF4, 0x3 }, // 3053 |
| 3724 | { PseudoVNCLIPU_WV_MF8_MASK, PseudoVNCLIPU_WV_MF8, 0x3 }, // 3054 |
| 3725 | { PseudoVNCLIPU_WX_M1_MASK, PseudoVNCLIPU_WX_M1, 0x3 }, // 3055 |
| 3726 | { PseudoVNCLIPU_WX_M2_MASK, PseudoVNCLIPU_WX_M2, 0x3 }, // 3056 |
| 3727 | { PseudoVNCLIPU_WX_M4_MASK, PseudoVNCLIPU_WX_M4, 0x3 }, // 3057 |
| 3728 | { PseudoVNCLIPU_WX_MF2_MASK, PseudoVNCLIPU_WX_MF2, 0x3 }, // 3058 |
| 3729 | { PseudoVNCLIPU_WX_MF4_MASK, PseudoVNCLIPU_WX_MF4, 0x3 }, // 3059 |
| 3730 | { PseudoVNCLIPU_WX_MF8_MASK, PseudoVNCLIPU_WX_MF8, 0x3 }, // 3060 |
| 3731 | { PseudoVNCLIP_WI_M1_MASK, PseudoVNCLIP_WI_M1, 0x3 }, // 3061 |
| 3732 | { PseudoVNCLIP_WI_M2_MASK, PseudoVNCLIP_WI_M2, 0x3 }, // 3062 |
| 3733 | { PseudoVNCLIP_WI_M4_MASK, PseudoVNCLIP_WI_M4, 0x3 }, // 3063 |
| 3734 | { PseudoVNCLIP_WI_MF2_MASK, PseudoVNCLIP_WI_MF2, 0x3 }, // 3064 |
| 3735 | { PseudoVNCLIP_WI_MF4_MASK, PseudoVNCLIP_WI_MF4, 0x3 }, // 3065 |
| 3736 | { PseudoVNCLIP_WI_MF8_MASK, PseudoVNCLIP_WI_MF8, 0x3 }, // 3066 |
| 3737 | { PseudoVNCLIP_WV_M1_MASK, PseudoVNCLIP_WV_M1, 0x3 }, // 3067 |
| 3738 | { PseudoVNCLIP_WV_M2_MASK, PseudoVNCLIP_WV_M2, 0x3 }, // 3068 |
| 3739 | { PseudoVNCLIP_WV_M4_MASK, PseudoVNCLIP_WV_M4, 0x3 }, // 3069 |
| 3740 | { PseudoVNCLIP_WV_MF2_MASK, PseudoVNCLIP_WV_MF2, 0x3 }, // 3070 |
| 3741 | { PseudoVNCLIP_WV_MF4_MASK, PseudoVNCLIP_WV_MF4, 0x3 }, // 3071 |
| 3742 | { PseudoVNCLIP_WV_MF8_MASK, PseudoVNCLIP_WV_MF8, 0x3 }, // 3072 |
| 3743 | { PseudoVNCLIP_WX_M1_MASK, PseudoVNCLIP_WX_M1, 0x3 }, // 3073 |
| 3744 | { PseudoVNCLIP_WX_M2_MASK, PseudoVNCLIP_WX_M2, 0x3 }, // 3074 |
| 3745 | { PseudoVNCLIP_WX_M4_MASK, PseudoVNCLIP_WX_M4, 0x3 }, // 3075 |
| 3746 | { PseudoVNCLIP_WX_MF2_MASK, PseudoVNCLIP_WX_MF2, 0x3 }, // 3076 |
| 3747 | { PseudoVNCLIP_WX_MF4_MASK, PseudoVNCLIP_WX_MF4, 0x3 }, // 3077 |
| 3748 | { PseudoVNCLIP_WX_MF8_MASK, PseudoVNCLIP_WX_MF8, 0x3 }, // 3078 |
| 3749 | { PseudoVNMSAC_VV_M1_MASK, PseudoVNMSAC_VV_M1, 0x3 }, // 3079 |
| 3750 | { PseudoVNMSAC_VV_M2_MASK, PseudoVNMSAC_VV_M2, 0x3 }, // 3080 |
| 3751 | { PseudoVNMSAC_VV_M4_MASK, PseudoVNMSAC_VV_M4, 0x3 }, // 3081 |
| 3752 | { PseudoVNMSAC_VV_M8_MASK, PseudoVNMSAC_VV_M8, 0x3 }, // 3082 |
| 3753 | { PseudoVNMSAC_VV_MF2_MASK, PseudoVNMSAC_VV_MF2, 0x3 }, // 3083 |
| 3754 | { PseudoVNMSAC_VV_MF4_MASK, PseudoVNMSAC_VV_MF4, 0x3 }, // 3084 |
| 3755 | { PseudoVNMSAC_VV_MF8_MASK, PseudoVNMSAC_VV_MF8, 0x3 }, // 3085 |
| 3756 | { PseudoVNMSAC_VX_M1_MASK, PseudoVNMSAC_VX_M1, 0x3 }, // 3086 |
| 3757 | { PseudoVNMSAC_VX_M2_MASK, PseudoVNMSAC_VX_M2, 0x3 }, // 3087 |
| 3758 | { PseudoVNMSAC_VX_M4_MASK, PseudoVNMSAC_VX_M4, 0x3 }, // 3088 |
| 3759 | { PseudoVNMSAC_VX_M8_MASK, PseudoVNMSAC_VX_M8, 0x3 }, // 3089 |
| 3760 | { PseudoVNMSAC_VX_MF2_MASK, PseudoVNMSAC_VX_MF2, 0x3 }, // 3090 |
| 3761 | { PseudoVNMSAC_VX_MF4_MASK, PseudoVNMSAC_VX_MF4, 0x3 }, // 3091 |
| 3762 | { PseudoVNMSAC_VX_MF8_MASK, PseudoVNMSAC_VX_MF8, 0x3 }, // 3092 |
| 3763 | { PseudoVNMSUB_VV_M1_MASK, PseudoVNMSUB_VV_M1, 0x3 }, // 3093 |
| 3764 | { PseudoVNMSUB_VV_M2_MASK, PseudoVNMSUB_VV_M2, 0x3 }, // 3094 |
| 3765 | { PseudoVNMSUB_VV_M4_MASK, PseudoVNMSUB_VV_M4, 0x3 }, // 3095 |
| 3766 | { PseudoVNMSUB_VV_M8_MASK, PseudoVNMSUB_VV_M8, 0x3 }, // 3096 |
| 3767 | { PseudoVNMSUB_VV_MF2_MASK, PseudoVNMSUB_VV_MF2, 0x3 }, // 3097 |
| 3768 | { PseudoVNMSUB_VV_MF4_MASK, PseudoVNMSUB_VV_MF4, 0x3 }, // 3098 |
| 3769 | { PseudoVNMSUB_VV_MF8_MASK, PseudoVNMSUB_VV_MF8, 0x3 }, // 3099 |
| 3770 | { PseudoVNMSUB_VX_M1_MASK, PseudoVNMSUB_VX_M1, 0x3 }, // 3100 |
| 3771 | { PseudoVNMSUB_VX_M2_MASK, PseudoVNMSUB_VX_M2, 0x3 }, // 3101 |
| 3772 | { PseudoVNMSUB_VX_M4_MASK, PseudoVNMSUB_VX_M4, 0x3 }, // 3102 |
| 3773 | { PseudoVNMSUB_VX_M8_MASK, PseudoVNMSUB_VX_M8, 0x3 }, // 3103 |
| 3774 | { PseudoVNMSUB_VX_MF2_MASK, PseudoVNMSUB_VX_MF2, 0x3 }, // 3104 |
| 3775 | { PseudoVNMSUB_VX_MF4_MASK, PseudoVNMSUB_VX_MF4, 0x3 }, // 3105 |
| 3776 | { PseudoVNMSUB_VX_MF8_MASK, PseudoVNMSUB_VX_MF8, 0x3 }, // 3106 |
| 3777 | { PseudoVNSRA_WI_M1_MASK, PseudoVNSRA_WI_M1, 0x3 }, // 3107 |
| 3778 | { PseudoVNSRA_WI_M2_MASK, PseudoVNSRA_WI_M2, 0x3 }, // 3108 |
| 3779 | { PseudoVNSRA_WI_M4_MASK, PseudoVNSRA_WI_M4, 0x3 }, // 3109 |
| 3780 | { PseudoVNSRA_WI_MF2_MASK, PseudoVNSRA_WI_MF2, 0x3 }, // 3110 |
| 3781 | { PseudoVNSRA_WI_MF4_MASK, PseudoVNSRA_WI_MF4, 0x3 }, // 3111 |
| 3782 | { PseudoVNSRA_WI_MF8_MASK, PseudoVNSRA_WI_MF8, 0x3 }, // 3112 |
| 3783 | { PseudoVNSRA_WV_M1_MASK, PseudoVNSRA_WV_M1, 0x3 }, // 3113 |
| 3784 | { PseudoVNSRA_WV_M2_MASK, PseudoVNSRA_WV_M2, 0x3 }, // 3114 |
| 3785 | { PseudoVNSRA_WV_M4_MASK, PseudoVNSRA_WV_M4, 0x3 }, // 3115 |
| 3786 | { PseudoVNSRA_WV_MF2_MASK, PseudoVNSRA_WV_MF2, 0x3 }, // 3116 |
| 3787 | { PseudoVNSRA_WV_MF4_MASK, PseudoVNSRA_WV_MF4, 0x3 }, // 3117 |
| 3788 | { PseudoVNSRA_WV_MF8_MASK, PseudoVNSRA_WV_MF8, 0x3 }, // 3118 |
| 3789 | { PseudoVNSRA_WX_M1_MASK, PseudoVNSRA_WX_M1, 0x3 }, // 3119 |
| 3790 | { PseudoVNSRA_WX_M2_MASK, PseudoVNSRA_WX_M2, 0x3 }, // 3120 |
| 3791 | { PseudoVNSRA_WX_M4_MASK, PseudoVNSRA_WX_M4, 0x3 }, // 3121 |
| 3792 | { PseudoVNSRA_WX_MF2_MASK, PseudoVNSRA_WX_MF2, 0x3 }, // 3122 |
| 3793 | { PseudoVNSRA_WX_MF4_MASK, PseudoVNSRA_WX_MF4, 0x3 }, // 3123 |
| 3794 | { PseudoVNSRA_WX_MF8_MASK, PseudoVNSRA_WX_MF8, 0x3 }, // 3124 |
| 3795 | { PseudoVNSRL_WI_M1_MASK, PseudoVNSRL_WI_M1, 0x3 }, // 3125 |
| 3796 | { PseudoVNSRL_WI_M2_MASK, PseudoVNSRL_WI_M2, 0x3 }, // 3126 |
| 3797 | { PseudoVNSRL_WI_M4_MASK, PseudoVNSRL_WI_M4, 0x3 }, // 3127 |
| 3798 | { PseudoVNSRL_WI_MF2_MASK, PseudoVNSRL_WI_MF2, 0x3 }, // 3128 |
| 3799 | { PseudoVNSRL_WI_MF4_MASK, PseudoVNSRL_WI_MF4, 0x3 }, // 3129 |
| 3800 | { PseudoVNSRL_WI_MF8_MASK, PseudoVNSRL_WI_MF8, 0x3 }, // 3130 |
| 3801 | { PseudoVNSRL_WV_M1_MASK, PseudoVNSRL_WV_M1, 0x3 }, // 3131 |
| 3802 | { PseudoVNSRL_WV_M2_MASK, PseudoVNSRL_WV_M2, 0x3 }, // 3132 |
| 3803 | { PseudoVNSRL_WV_M4_MASK, PseudoVNSRL_WV_M4, 0x3 }, // 3133 |
| 3804 | { PseudoVNSRL_WV_MF2_MASK, PseudoVNSRL_WV_MF2, 0x3 }, // 3134 |
| 3805 | { PseudoVNSRL_WV_MF4_MASK, PseudoVNSRL_WV_MF4, 0x3 }, // 3135 |
| 3806 | { PseudoVNSRL_WV_MF8_MASK, PseudoVNSRL_WV_MF8, 0x3 }, // 3136 |
| 3807 | { PseudoVNSRL_WX_M1_MASK, PseudoVNSRL_WX_M1, 0x3 }, // 3137 |
| 3808 | { PseudoVNSRL_WX_M2_MASK, PseudoVNSRL_WX_M2, 0x3 }, // 3138 |
| 3809 | { PseudoVNSRL_WX_M4_MASK, PseudoVNSRL_WX_M4, 0x3 }, // 3139 |
| 3810 | { PseudoVNSRL_WX_MF2_MASK, PseudoVNSRL_WX_MF2, 0x3 }, // 3140 |
| 3811 | { PseudoVNSRL_WX_MF4_MASK, PseudoVNSRL_WX_MF4, 0x3 }, // 3141 |
| 3812 | { PseudoVNSRL_WX_MF8_MASK, PseudoVNSRL_WX_MF8, 0x3 }, // 3142 |
| 3813 | { PseudoVOR_VI_M1_MASK, PseudoVOR_VI_M1, 0x3 }, // 3143 |
| 3814 | { PseudoVOR_VI_M2_MASK, PseudoVOR_VI_M2, 0x3 }, // 3144 |
| 3815 | { PseudoVOR_VI_M4_MASK, PseudoVOR_VI_M4, 0x3 }, // 3145 |
| 3816 | { PseudoVOR_VI_M8_MASK, PseudoVOR_VI_M8, 0x3 }, // 3146 |
| 3817 | { PseudoVOR_VI_MF2_MASK, PseudoVOR_VI_MF2, 0x3 }, // 3147 |
| 3818 | { PseudoVOR_VI_MF4_MASK, PseudoVOR_VI_MF4, 0x3 }, // 3148 |
| 3819 | { PseudoVOR_VI_MF8_MASK, PseudoVOR_VI_MF8, 0x3 }, // 3149 |
| 3820 | { PseudoVOR_VV_M1_MASK, PseudoVOR_VV_M1, 0x3 }, // 3150 |
| 3821 | { PseudoVOR_VV_M2_MASK, PseudoVOR_VV_M2, 0x3 }, // 3151 |
| 3822 | { PseudoVOR_VV_M4_MASK, PseudoVOR_VV_M4, 0x3 }, // 3152 |
| 3823 | { PseudoVOR_VV_M8_MASK, PseudoVOR_VV_M8, 0x3 }, // 3153 |
| 3824 | { PseudoVOR_VV_MF2_MASK, PseudoVOR_VV_MF2, 0x3 }, // 3154 |
| 3825 | { PseudoVOR_VV_MF4_MASK, PseudoVOR_VV_MF4, 0x3 }, // 3155 |
| 3826 | { PseudoVOR_VV_MF8_MASK, PseudoVOR_VV_MF8, 0x3 }, // 3156 |
| 3827 | { PseudoVOR_VX_M1_MASK, PseudoVOR_VX_M1, 0x3 }, // 3157 |
| 3828 | { PseudoVOR_VX_M2_MASK, PseudoVOR_VX_M2, 0x3 }, // 3158 |
| 3829 | { PseudoVOR_VX_M4_MASK, PseudoVOR_VX_M4, 0x3 }, // 3159 |
| 3830 | { PseudoVOR_VX_M8_MASK, PseudoVOR_VX_M8, 0x3 }, // 3160 |
| 3831 | { PseudoVOR_VX_MF2_MASK, PseudoVOR_VX_MF2, 0x3 }, // 3161 |
| 3832 | { PseudoVOR_VX_MF4_MASK, PseudoVOR_VX_MF4, 0x3 }, // 3162 |
| 3833 | { PseudoVOR_VX_MF8_MASK, PseudoVOR_VX_MF8, 0x3 }, // 3163 |
| 3834 | { PseudoVQDOTSU_VV_M1_MASK, PseudoVQDOTSU_VV_M1, 0x3 }, // 3164 |
| 3835 | { PseudoVQDOTSU_VV_M2_MASK, PseudoVQDOTSU_VV_M2, 0x3 }, // 3165 |
| 3836 | { PseudoVQDOTSU_VV_M4_MASK, PseudoVQDOTSU_VV_M4, 0x3 }, // 3166 |
| 3837 | { PseudoVQDOTSU_VV_M8_MASK, PseudoVQDOTSU_VV_M8, 0x3 }, // 3167 |
| 3838 | { PseudoVQDOTSU_VV_MF2_MASK, PseudoVQDOTSU_VV_MF2, 0x3 }, // 3168 |
| 3839 | { PseudoVQDOTSU_VX_M1_MASK, PseudoVQDOTSU_VX_M1, 0x3 }, // 3169 |
| 3840 | { PseudoVQDOTSU_VX_M2_MASK, PseudoVQDOTSU_VX_M2, 0x3 }, // 3170 |
| 3841 | { PseudoVQDOTSU_VX_M4_MASK, PseudoVQDOTSU_VX_M4, 0x3 }, // 3171 |
| 3842 | { PseudoVQDOTSU_VX_M8_MASK, PseudoVQDOTSU_VX_M8, 0x3 }, // 3172 |
| 3843 | { PseudoVQDOTSU_VX_MF2_MASK, PseudoVQDOTSU_VX_MF2, 0x3 }, // 3173 |
| 3844 | { PseudoVQDOTU_VV_M1_MASK, PseudoVQDOTU_VV_M1, 0x3 }, // 3174 |
| 3845 | { PseudoVQDOTU_VV_M2_MASK, PseudoVQDOTU_VV_M2, 0x3 }, // 3175 |
| 3846 | { PseudoVQDOTU_VV_M4_MASK, PseudoVQDOTU_VV_M4, 0x3 }, // 3176 |
| 3847 | { PseudoVQDOTU_VV_M8_MASK, PseudoVQDOTU_VV_M8, 0x3 }, // 3177 |
| 3848 | { PseudoVQDOTU_VV_MF2_MASK, PseudoVQDOTU_VV_MF2, 0x3 }, // 3178 |
| 3849 | { PseudoVQDOTU_VX_M1_MASK, PseudoVQDOTU_VX_M1, 0x3 }, // 3179 |
| 3850 | { PseudoVQDOTU_VX_M2_MASK, PseudoVQDOTU_VX_M2, 0x3 }, // 3180 |
| 3851 | { PseudoVQDOTU_VX_M4_MASK, PseudoVQDOTU_VX_M4, 0x3 }, // 3181 |
| 3852 | { PseudoVQDOTU_VX_M8_MASK, PseudoVQDOTU_VX_M8, 0x3 }, // 3182 |
| 3853 | { PseudoVQDOTU_VX_MF2_MASK, PseudoVQDOTU_VX_MF2, 0x3 }, // 3183 |
| 3854 | { PseudoVQDOT_VV_M1_MASK, PseudoVQDOT_VV_M1, 0x3 }, // 3184 |
| 3855 | { PseudoVQDOT_VV_M2_MASK, PseudoVQDOT_VV_M2, 0x3 }, // 3185 |
| 3856 | { PseudoVQDOT_VV_M4_MASK, PseudoVQDOT_VV_M4, 0x3 }, // 3186 |
| 3857 | { PseudoVQDOT_VV_M8_MASK, PseudoVQDOT_VV_M8, 0x3 }, // 3187 |
| 3858 | { PseudoVQDOT_VV_MF2_MASK, PseudoVQDOT_VV_MF2, 0x3 }, // 3188 |
| 3859 | { PseudoVQDOT_VX_M1_MASK, PseudoVQDOT_VX_M1, 0x3 }, // 3189 |
| 3860 | { PseudoVQDOT_VX_M2_MASK, PseudoVQDOT_VX_M2, 0x3 }, // 3190 |
| 3861 | { PseudoVQDOT_VX_M4_MASK, PseudoVQDOT_VX_M4, 0x3 }, // 3191 |
| 3862 | { PseudoVQDOT_VX_M8_MASK, PseudoVQDOT_VX_M8, 0x3 }, // 3192 |
| 3863 | { PseudoVQDOT_VX_MF2_MASK, PseudoVQDOT_VX_MF2, 0x3 }, // 3193 |
| 3864 | { PseudoVREDAND_VS_M1_E16_MASK, PseudoVREDAND_VS_M1_E16, 0x3 }, // 3194 |
| 3865 | { PseudoVREDAND_VS_M1_E32_MASK, PseudoVREDAND_VS_M1_E32, 0x3 }, // 3195 |
| 3866 | { PseudoVREDAND_VS_M1_E64_MASK, PseudoVREDAND_VS_M1_E64, 0x3 }, // 3196 |
| 3867 | { PseudoVREDAND_VS_M1_E8_MASK, PseudoVREDAND_VS_M1_E8, 0x3 }, // 3197 |
| 3868 | { PseudoVREDAND_VS_M2_E16_MASK, PseudoVREDAND_VS_M2_E16, 0x3 }, // 3198 |
| 3869 | { PseudoVREDAND_VS_M2_E32_MASK, PseudoVREDAND_VS_M2_E32, 0x3 }, // 3199 |
| 3870 | { PseudoVREDAND_VS_M2_E64_MASK, PseudoVREDAND_VS_M2_E64, 0x3 }, // 3200 |
| 3871 | { PseudoVREDAND_VS_M2_E8_MASK, PseudoVREDAND_VS_M2_E8, 0x3 }, // 3201 |
| 3872 | { PseudoVREDAND_VS_M4_E16_MASK, PseudoVREDAND_VS_M4_E16, 0x3 }, // 3202 |
| 3873 | { PseudoVREDAND_VS_M4_E32_MASK, PseudoVREDAND_VS_M4_E32, 0x3 }, // 3203 |
| 3874 | { PseudoVREDAND_VS_M4_E64_MASK, PseudoVREDAND_VS_M4_E64, 0x3 }, // 3204 |
| 3875 | { PseudoVREDAND_VS_M4_E8_MASK, PseudoVREDAND_VS_M4_E8, 0x3 }, // 3205 |
| 3876 | { PseudoVREDAND_VS_M8_E16_MASK, PseudoVREDAND_VS_M8_E16, 0x3 }, // 3206 |
| 3877 | { PseudoVREDAND_VS_M8_E32_MASK, PseudoVREDAND_VS_M8_E32, 0x3 }, // 3207 |
| 3878 | { PseudoVREDAND_VS_M8_E64_MASK, PseudoVREDAND_VS_M8_E64, 0x3 }, // 3208 |
| 3879 | { PseudoVREDAND_VS_M8_E8_MASK, PseudoVREDAND_VS_M8_E8, 0x3 }, // 3209 |
| 3880 | { PseudoVREDAND_VS_MF2_E16_MASK, PseudoVREDAND_VS_MF2_E16, 0x3 }, // 3210 |
| 3881 | { PseudoVREDAND_VS_MF2_E32_MASK, PseudoVREDAND_VS_MF2_E32, 0x3 }, // 3211 |
| 3882 | { PseudoVREDAND_VS_MF2_E8_MASK, PseudoVREDAND_VS_MF2_E8, 0x3 }, // 3212 |
| 3883 | { PseudoVREDAND_VS_MF4_E16_MASK, PseudoVREDAND_VS_MF4_E16, 0x3 }, // 3213 |
| 3884 | { PseudoVREDAND_VS_MF4_E8_MASK, PseudoVREDAND_VS_MF4_E8, 0x3 }, // 3214 |
| 3885 | { PseudoVREDAND_VS_MF8_E8_MASK, PseudoVREDAND_VS_MF8_E8, 0x3 }, // 3215 |
| 3886 | { PseudoVREDMAXU_VS_M1_E16_MASK, PseudoVREDMAXU_VS_M1_E16, 0x3 }, // 3216 |
| 3887 | { PseudoVREDMAXU_VS_M1_E32_MASK, PseudoVREDMAXU_VS_M1_E32, 0x3 }, // 3217 |
| 3888 | { PseudoVREDMAXU_VS_M1_E64_MASK, PseudoVREDMAXU_VS_M1_E64, 0x3 }, // 3218 |
| 3889 | { PseudoVREDMAXU_VS_M1_E8_MASK, PseudoVREDMAXU_VS_M1_E8, 0x3 }, // 3219 |
| 3890 | { PseudoVREDMAXU_VS_M2_E16_MASK, PseudoVREDMAXU_VS_M2_E16, 0x3 }, // 3220 |
| 3891 | { PseudoVREDMAXU_VS_M2_E32_MASK, PseudoVREDMAXU_VS_M2_E32, 0x3 }, // 3221 |
| 3892 | { PseudoVREDMAXU_VS_M2_E64_MASK, PseudoVREDMAXU_VS_M2_E64, 0x3 }, // 3222 |
| 3893 | { PseudoVREDMAXU_VS_M2_E8_MASK, PseudoVREDMAXU_VS_M2_E8, 0x3 }, // 3223 |
| 3894 | { PseudoVREDMAXU_VS_M4_E16_MASK, PseudoVREDMAXU_VS_M4_E16, 0x3 }, // 3224 |
| 3895 | { PseudoVREDMAXU_VS_M4_E32_MASK, PseudoVREDMAXU_VS_M4_E32, 0x3 }, // 3225 |
| 3896 | { PseudoVREDMAXU_VS_M4_E64_MASK, PseudoVREDMAXU_VS_M4_E64, 0x3 }, // 3226 |
| 3897 | { PseudoVREDMAXU_VS_M4_E8_MASK, PseudoVREDMAXU_VS_M4_E8, 0x3 }, // 3227 |
| 3898 | { PseudoVREDMAXU_VS_M8_E16_MASK, PseudoVREDMAXU_VS_M8_E16, 0x3 }, // 3228 |
| 3899 | { PseudoVREDMAXU_VS_M8_E32_MASK, PseudoVREDMAXU_VS_M8_E32, 0x3 }, // 3229 |
| 3900 | { PseudoVREDMAXU_VS_M8_E64_MASK, PseudoVREDMAXU_VS_M8_E64, 0x3 }, // 3230 |
| 3901 | { PseudoVREDMAXU_VS_M8_E8_MASK, PseudoVREDMAXU_VS_M8_E8, 0x3 }, // 3231 |
| 3902 | { PseudoVREDMAXU_VS_MF2_E16_MASK, PseudoVREDMAXU_VS_MF2_E16, 0x3 }, // 3232 |
| 3903 | { PseudoVREDMAXU_VS_MF2_E32_MASK, PseudoVREDMAXU_VS_MF2_E32, 0x3 }, // 3233 |
| 3904 | { PseudoVREDMAXU_VS_MF2_E8_MASK, PseudoVREDMAXU_VS_MF2_E8, 0x3 }, // 3234 |
| 3905 | { PseudoVREDMAXU_VS_MF4_E16_MASK, PseudoVREDMAXU_VS_MF4_E16, 0x3 }, // 3235 |
| 3906 | { PseudoVREDMAXU_VS_MF4_E8_MASK, PseudoVREDMAXU_VS_MF4_E8, 0x3 }, // 3236 |
| 3907 | { PseudoVREDMAXU_VS_MF8_E8_MASK, PseudoVREDMAXU_VS_MF8_E8, 0x3 }, // 3237 |
| 3908 | { PseudoVREDMAX_VS_M1_E16_MASK, PseudoVREDMAX_VS_M1_E16, 0x3 }, // 3238 |
| 3909 | { PseudoVREDMAX_VS_M1_E32_MASK, PseudoVREDMAX_VS_M1_E32, 0x3 }, // 3239 |
| 3910 | { PseudoVREDMAX_VS_M1_E64_MASK, PseudoVREDMAX_VS_M1_E64, 0x3 }, // 3240 |
| 3911 | { PseudoVREDMAX_VS_M1_E8_MASK, PseudoVREDMAX_VS_M1_E8, 0x3 }, // 3241 |
| 3912 | { PseudoVREDMAX_VS_M2_E16_MASK, PseudoVREDMAX_VS_M2_E16, 0x3 }, // 3242 |
| 3913 | { PseudoVREDMAX_VS_M2_E32_MASK, PseudoVREDMAX_VS_M2_E32, 0x3 }, // 3243 |
| 3914 | { PseudoVREDMAX_VS_M2_E64_MASK, PseudoVREDMAX_VS_M2_E64, 0x3 }, // 3244 |
| 3915 | { PseudoVREDMAX_VS_M2_E8_MASK, PseudoVREDMAX_VS_M2_E8, 0x3 }, // 3245 |
| 3916 | { PseudoVREDMAX_VS_M4_E16_MASK, PseudoVREDMAX_VS_M4_E16, 0x3 }, // 3246 |
| 3917 | { PseudoVREDMAX_VS_M4_E32_MASK, PseudoVREDMAX_VS_M4_E32, 0x3 }, // 3247 |
| 3918 | { PseudoVREDMAX_VS_M4_E64_MASK, PseudoVREDMAX_VS_M4_E64, 0x3 }, // 3248 |
| 3919 | { PseudoVREDMAX_VS_M4_E8_MASK, PseudoVREDMAX_VS_M4_E8, 0x3 }, // 3249 |
| 3920 | { PseudoVREDMAX_VS_M8_E16_MASK, PseudoVREDMAX_VS_M8_E16, 0x3 }, // 3250 |
| 3921 | { PseudoVREDMAX_VS_M8_E32_MASK, PseudoVREDMAX_VS_M8_E32, 0x3 }, // 3251 |
| 3922 | { PseudoVREDMAX_VS_M8_E64_MASK, PseudoVREDMAX_VS_M8_E64, 0x3 }, // 3252 |
| 3923 | { PseudoVREDMAX_VS_M8_E8_MASK, PseudoVREDMAX_VS_M8_E8, 0x3 }, // 3253 |
| 3924 | { PseudoVREDMAX_VS_MF2_E16_MASK, PseudoVREDMAX_VS_MF2_E16, 0x3 }, // 3254 |
| 3925 | { PseudoVREDMAX_VS_MF2_E32_MASK, PseudoVREDMAX_VS_MF2_E32, 0x3 }, // 3255 |
| 3926 | { PseudoVREDMAX_VS_MF2_E8_MASK, PseudoVREDMAX_VS_MF2_E8, 0x3 }, // 3256 |
| 3927 | { PseudoVREDMAX_VS_MF4_E16_MASK, PseudoVREDMAX_VS_MF4_E16, 0x3 }, // 3257 |
| 3928 | { PseudoVREDMAX_VS_MF4_E8_MASK, PseudoVREDMAX_VS_MF4_E8, 0x3 }, // 3258 |
| 3929 | { PseudoVREDMAX_VS_MF8_E8_MASK, PseudoVREDMAX_VS_MF8_E8, 0x3 }, // 3259 |
| 3930 | { PseudoVREDMINU_VS_M1_E16_MASK, PseudoVREDMINU_VS_M1_E16, 0x3 }, // 3260 |
| 3931 | { PseudoVREDMINU_VS_M1_E32_MASK, PseudoVREDMINU_VS_M1_E32, 0x3 }, // 3261 |
| 3932 | { PseudoVREDMINU_VS_M1_E64_MASK, PseudoVREDMINU_VS_M1_E64, 0x3 }, // 3262 |
| 3933 | { PseudoVREDMINU_VS_M1_E8_MASK, PseudoVREDMINU_VS_M1_E8, 0x3 }, // 3263 |
| 3934 | { PseudoVREDMINU_VS_M2_E16_MASK, PseudoVREDMINU_VS_M2_E16, 0x3 }, // 3264 |
| 3935 | { PseudoVREDMINU_VS_M2_E32_MASK, PseudoVREDMINU_VS_M2_E32, 0x3 }, // 3265 |
| 3936 | { PseudoVREDMINU_VS_M2_E64_MASK, PseudoVREDMINU_VS_M2_E64, 0x3 }, // 3266 |
| 3937 | { PseudoVREDMINU_VS_M2_E8_MASK, PseudoVREDMINU_VS_M2_E8, 0x3 }, // 3267 |
| 3938 | { PseudoVREDMINU_VS_M4_E16_MASK, PseudoVREDMINU_VS_M4_E16, 0x3 }, // 3268 |
| 3939 | { PseudoVREDMINU_VS_M4_E32_MASK, PseudoVREDMINU_VS_M4_E32, 0x3 }, // 3269 |
| 3940 | { PseudoVREDMINU_VS_M4_E64_MASK, PseudoVREDMINU_VS_M4_E64, 0x3 }, // 3270 |
| 3941 | { PseudoVREDMINU_VS_M4_E8_MASK, PseudoVREDMINU_VS_M4_E8, 0x3 }, // 3271 |
| 3942 | { PseudoVREDMINU_VS_M8_E16_MASK, PseudoVREDMINU_VS_M8_E16, 0x3 }, // 3272 |
| 3943 | { PseudoVREDMINU_VS_M8_E32_MASK, PseudoVREDMINU_VS_M8_E32, 0x3 }, // 3273 |
| 3944 | { PseudoVREDMINU_VS_M8_E64_MASK, PseudoVREDMINU_VS_M8_E64, 0x3 }, // 3274 |
| 3945 | { PseudoVREDMINU_VS_M8_E8_MASK, PseudoVREDMINU_VS_M8_E8, 0x3 }, // 3275 |
| 3946 | { PseudoVREDMINU_VS_MF2_E16_MASK, PseudoVREDMINU_VS_MF2_E16, 0x3 }, // 3276 |
| 3947 | { PseudoVREDMINU_VS_MF2_E32_MASK, PseudoVREDMINU_VS_MF2_E32, 0x3 }, // 3277 |
| 3948 | { PseudoVREDMINU_VS_MF2_E8_MASK, PseudoVREDMINU_VS_MF2_E8, 0x3 }, // 3278 |
| 3949 | { PseudoVREDMINU_VS_MF4_E16_MASK, PseudoVREDMINU_VS_MF4_E16, 0x3 }, // 3279 |
| 3950 | { PseudoVREDMINU_VS_MF4_E8_MASK, PseudoVREDMINU_VS_MF4_E8, 0x3 }, // 3280 |
| 3951 | { PseudoVREDMINU_VS_MF8_E8_MASK, PseudoVREDMINU_VS_MF8_E8, 0x3 }, // 3281 |
| 3952 | { PseudoVREDMIN_VS_M1_E16_MASK, PseudoVREDMIN_VS_M1_E16, 0x3 }, // 3282 |
| 3953 | { PseudoVREDMIN_VS_M1_E32_MASK, PseudoVREDMIN_VS_M1_E32, 0x3 }, // 3283 |
| 3954 | { PseudoVREDMIN_VS_M1_E64_MASK, PseudoVREDMIN_VS_M1_E64, 0x3 }, // 3284 |
| 3955 | { PseudoVREDMIN_VS_M1_E8_MASK, PseudoVREDMIN_VS_M1_E8, 0x3 }, // 3285 |
| 3956 | { PseudoVREDMIN_VS_M2_E16_MASK, PseudoVREDMIN_VS_M2_E16, 0x3 }, // 3286 |
| 3957 | { PseudoVREDMIN_VS_M2_E32_MASK, PseudoVREDMIN_VS_M2_E32, 0x3 }, // 3287 |
| 3958 | { PseudoVREDMIN_VS_M2_E64_MASK, PseudoVREDMIN_VS_M2_E64, 0x3 }, // 3288 |
| 3959 | { PseudoVREDMIN_VS_M2_E8_MASK, PseudoVREDMIN_VS_M2_E8, 0x3 }, // 3289 |
| 3960 | { PseudoVREDMIN_VS_M4_E16_MASK, PseudoVREDMIN_VS_M4_E16, 0x3 }, // 3290 |
| 3961 | { PseudoVREDMIN_VS_M4_E32_MASK, PseudoVREDMIN_VS_M4_E32, 0x3 }, // 3291 |
| 3962 | { PseudoVREDMIN_VS_M4_E64_MASK, PseudoVREDMIN_VS_M4_E64, 0x3 }, // 3292 |
| 3963 | { PseudoVREDMIN_VS_M4_E8_MASK, PseudoVREDMIN_VS_M4_E8, 0x3 }, // 3293 |
| 3964 | { PseudoVREDMIN_VS_M8_E16_MASK, PseudoVREDMIN_VS_M8_E16, 0x3 }, // 3294 |
| 3965 | { PseudoVREDMIN_VS_M8_E32_MASK, PseudoVREDMIN_VS_M8_E32, 0x3 }, // 3295 |
| 3966 | { PseudoVREDMIN_VS_M8_E64_MASK, PseudoVREDMIN_VS_M8_E64, 0x3 }, // 3296 |
| 3967 | { PseudoVREDMIN_VS_M8_E8_MASK, PseudoVREDMIN_VS_M8_E8, 0x3 }, // 3297 |
| 3968 | { PseudoVREDMIN_VS_MF2_E16_MASK, PseudoVREDMIN_VS_MF2_E16, 0x3 }, // 3298 |
| 3969 | { PseudoVREDMIN_VS_MF2_E32_MASK, PseudoVREDMIN_VS_MF2_E32, 0x3 }, // 3299 |
| 3970 | { PseudoVREDMIN_VS_MF2_E8_MASK, PseudoVREDMIN_VS_MF2_E8, 0x3 }, // 3300 |
| 3971 | { PseudoVREDMIN_VS_MF4_E16_MASK, PseudoVREDMIN_VS_MF4_E16, 0x3 }, // 3301 |
| 3972 | { PseudoVREDMIN_VS_MF4_E8_MASK, PseudoVREDMIN_VS_MF4_E8, 0x3 }, // 3302 |
| 3973 | { PseudoVREDMIN_VS_MF8_E8_MASK, PseudoVREDMIN_VS_MF8_E8, 0x3 }, // 3303 |
| 3974 | { PseudoVREDOR_VS_M1_E16_MASK, PseudoVREDOR_VS_M1_E16, 0x3 }, // 3304 |
| 3975 | { PseudoVREDOR_VS_M1_E32_MASK, PseudoVREDOR_VS_M1_E32, 0x3 }, // 3305 |
| 3976 | { PseudoVREDOR_VS_M1_E64_MASK, PseudoVREDOR_VS_M1_E64, 0x3 }, // 3306 |
| 3977 | { PseudoVREDOR_VS_M1_E8_MASK, PseudoVREDOR_VS_M1_E8, 0x3 }, // 3307 |
| 3978 | { PseudoVREDOR_VS_M2_E16_MASK, PseudoVREDOR_VS_M2_E16, 0x3 }, // 3308 |
| 3979 | { PseudoVREDOR_VS_M2_E32_MASK, PseudoVREDOR_VS_M2_E32, 0x3 }, // 3309 |
| 3980 | { PseudoVREDOR_VS_M2_E64_MASK, PseudoVREDOR_VS_M2_E64, 0x3 }, // 3310 |
| 3981 | { PseudoVREDOR_VS_M2_E8_MASK, PseudoVREDOR_VS_M2_E8, 0x3 }, // 3311 |
| 3982 | { PseudoVREDOR_VS_M4_E16_MASK, PseudoVREDOR_VS_M4_E16, 0x3 }, // 3312 |
| 3983 | { PseudoVREDOR_VS_M4_E32_MASK, PseudoVREDOR_VS_M4_E32, 0x3 }, // 3313 |
| 3984 | { PseudoVREDOR_VS_M4_E64_MASK, PseudoVREDOR_VS_M4_E64, 0x3 }, // 3314 |
| 3985 | { PseudoVREDOR_VS_M4_E8_MASK, PseudoVREDOR_VS_M4_E8, 0x3 }, // 3315 |
| 3986 | { PseudoVREDOR_VS_M8_E16_MASK, PseudoVREDOR_VS_M8_E16, 0x3 }, // 3316 |
| 3987 | { PseudoVREDOR_VS_M8_E32_MASK, PseudoVREDOR_VS_M8_E32, 0x3 }, // 3317 |
| 3988 | { PseudoVREDOR_VS_M8_E64_MASK, PseudoVREDOR_VS_M8_E64, 0x3 }, // 3318 |
| 3989 | { PseudoVREDOR_VS_M8_E8_MASK, PseudoVREDOR_VS_M8_E8, 0x3 }, // 3319 |
| 3990 | { PseudoVREDOR_VS_MF2_E16_MASK, PseudoVREDOR_VS_MF2_E16, 0x3 }, // 3320 |
| 3991 | { PseudoVREDOR_VS_MF2_E32_MASK, PseudoVREDOR_VS_MF2_E32, 0x3 }, // 3321 |
| 3992 | { PseudoVREDOR_VS_MF2_E8_MASK, PseudoVREDOR_VS_MF2_E8, 0x3 }, // 3322 |
| 3993 | { PseudoVREDOR_VS_MF4_E16_MASK, PseudoVREDOR_VS_MF4_E16, 0x3 }, // 3323 |
| 3994 | { PseudoVREDOR_VS_MF4_E8_MASK, PseudoVREDOR_VS_MF4_E8, 0x3 }, // 3324 |
| 3995 | { PseudoVREDOR_VS_MF8_E8_MASK, PseudoVREDOR_VS_MF8_E8, 0x3 }, // 3325 |
| 3996 | { PseudoVREDSUM_VS_M1_E16_MASK, PseudoVREDSUM_VS_M1_E16, 0x3 }, // 3326 |
| 3997 | { PseudoVREDSUM_VS_M1_E32_MASK, PseudoVREDSUM_VS_M1_E32, 0x3 }, // 3327 |
| 3998 | { PseudoVREDSUM_VS_M1_E64_MASK, PseudoVREDSUM_VS_M1_E64, 0x3 }, // 3328 |
| 3999 | { PseudoVREDSUM_VS_M1_E8_MASK, PseudoVREDSUM_VS_M1_E8, 0x3 }, // 3329 |
| 4000 | { PseudoVREDSUM_VS_M2_E16_MASK, PseudoVREDSUM_VS_M2_E16, 0x3 }, // 3330 |
| 4001 | { PseudoVREDSUM_VS_M2_E32_MASK, PseudoVREDSUM_VS_M2_E32, 0x3 }, // 3331 |
| 4002 | { PseudoVREDSUM_VS_M2_E64_MASK, PseudoVREDSUM_VS_M2_E64, 0x3 }, // 3332 |
| 4003 | { PseudoVREDSUM_VS_M2_E8_MASK, PseudoVREDSUM_VS_M2_E8, 0x3 }, // 3333 |
| 4004 | { PseudoVREDSUM_VS_M4_E16_MASK, PseudoVREDSUM_VS_M4_E16, 0x3 }, // 3334 |
| 4005 | { PseudoVREDSUM_VS_M4_E32_MASK, PseudoVREDSUM_VS_M4_E32, 0x3 }, // 3335 |
| 4006 | { PseudoVREDSUM_VS_M4_E64_MASK, PseudoVREDSUM_VS_M4_E64, 0x3 }, // 3336 |
| 4007 | { PseudoVREDSUM_VS_M4_E8_MASK, PseudoVREDSUM_VS_M4_E8, 0x3 }, // 3337 |
| 4008 | { PseudoVREDSUM_VS_M8_E16_MASK, PseudoVREDSUM_VS_M8_E16, 0x3 }, // 3338 |
| 4009 | { PseudoVREDSUM_VS_M8_E32_MASK, PseudoVREDSUM_VS_M8_E32, 0x3 }, // 3339 |
| 4010 | { PseudoVREDSUM_VS_M8_E64_MASK, PseudoVREDSUM_VS_M8_E64, 0x3 }, // 3340 |
| 4011 | { PseudoVREDSUM_VS_M8_E8_MASK, PseudoVREDSUM_VS_M8_E8, 0x3 }, // 3341 |
| 4012 | { PseudoVREDSUM_VS_MF2_E16_MASK, PseudoVREDSUM_VS_MF2_E16, 0x3 }, // 3342 |
| 4013 | { PseudoVREDSUM_VS_MF2_E32_MASK, PseudoVREDSUM_VS_MF2_E32, 0x3 }, // 3343 |
| 4014 | { PseudoVREDSUM_VS_MF2_E8_MASK, PseudoVREDSUM_VS_MF2_E8, 0x3 }, // 3344 |
| 4015 | { PseudoVREDSUM_VS_MF4_E16_MASK, PseudoVREDSUM_VS_MF4_E16, 0x3 }, // 3345 |
| 4016 | { PseudoVREDSUM_VS_MF4_E8_MASK, PseudoVREDSUM_VS_MF4_E8, 0x3 }, // 3346 |
| 4017 | { PseudoVREDSUM_VS_MF8_E8_MASK, PseudoVREDSUM_VS_MF8_E8, 0x3 }, // 3347 |
| 4018 | { PseudoVREDXOR_VS_M1_E16_MASK, PseudoVREDXOR_VS_M1_E16, 0x3 }, // 3348 |
| 4019 | { PseudoVREDXOR_VS_M1_E32_MASK, PseudoVREDXOR_VS_M1_E32, 0x3 }, // 3349 |
| 4020 | { PseudoVREDXOR_VS_M1_E64_MASK, PseudoVREDXOR_VS_M1_E64, 0x3 }, // 3350 |
| 4021 | { PseudoVREDXOR_VS_M1_E8_MASK, PseudoVREDXOR_VS_M1_E8, 0x3 }, // 3351 |
| 4022 | { PseudoVREDXOR_VS_M2_E16_MASK, PseudoVREDXOR_VS_M2_E16, 0x3 }, // 3352 |
| 4023 | { PseudoVREDXOR_VS_M2_E32_MASK, PseudoVREDXOR_VS_M2_E32, 0x3 }, // 3353 |
| 4024 | { PseudoVREDXOR_VS_M2_E64_MASK, PseudoVREDXOR_VS_M2_E64, 0x3 }, // 3354 |
| 4025 | { PseudoVREDXOR_VS_M2_E8_MASK, PseudoVREDXOR_VS_M2_E8, 0x3 }, // 3355 |
| 4026 | { PseudoVREDXOR_VS_M4_E16_MASK, PseudoVREDXOR_VS_M4_E16, 0x3 }, // 3356 |
| 4027 | { PseudoVREDXOR_VS_M4_E32_MASK, PseudoVREDXOR_VS_M4_E32, 0x3 }, // 3357 |
| 4028 | { PseudoVREDXOR_VS_M4_E64_MASK, PseudoVREDXOR_VS_M4_E64, 0x3 }, // 3358 |
| 4029 | { PseudoVREDXOR_VS_M4_E8_MASK, PseudoVREDXOR_VS_M4_E8, 0x3 }, // 3359 |
| 4030 | { PseudoVREDXOR_VS_M8_E16_MASK, PseudoVREDXOR_VS_M8_E16, 0x3 }, // 3360 |
| 4031 | { PseudoVREDXOR_VS_M8_E32_MASK, PseudoVREDXOR_VS_M8_E32, 0x3 }, // 3361 |
| 4032 | { PseudoVREDXOR_VS_M8_E64_MASK, PseudoVREDXOR_VS_M8_E64, 0x3 }, // 3362 |
| 4033 | { PseudoVREDXOR_VS_M8_E8_MASK, PseudoVREDXOR_VS_M8_E8, 0x3 }, // 3363 |
| 4034 | { PseudoVREDXOR_VS_MF2_E16_MASK, PseudoVREDXOR_VS_MF2_E16, 0x3 }, // 3364 |
| 4035 | { PseudoVREDXOR_VS_MF2_E32_MASK, PseudoVREDXOR_VS_MF2_E32, 0x3 }, // 3365 |
| 4036 | { PseudoVREDXOR_VS_MF2_E8_MASK, PseudoVREDXOR_VS_MF2_E8, 0x3 }, // 3366 |
| 4037 | { PseudoVREDXOR_VS_MF4_E16_MASK, PseudoVREDXOR_VS_MF4_E16, 0x3 }, // 3367 |
| 4038 | { PseudoVREDXOR_VS_MF4_E8_MASK, PseudoVREDXOR_VS_MF4_E8, 0x3 }, // 3368 |
| 4039 | { PseudoVREDXOR_VS_MF8_E8_MASK, PseudoVREDXOR_VS_MF8_E8, 0x3 }, // 3369 |
| 4040 | { PseudoVREMU_VV_M1_E16_MASK, PseudoVREMU_VV_M1_E16, 0x3 }, // 3370 |
| 4041 | { PseudoVREMU_VV_M1_E32_MASK, PseudoVREMU_VV_M1_E32, 0x3 }, // 3371 |
| 4042 | { PseudoVREMU_VV_M1_E64_MASK, PseudoVREMU_VV_M1_E64, 0x3 }, // 3372 |
| 4043 | { PseudoVREMU_VV_M1_E8_MASK, PseudoVREMU_VV_M1_E8, 0x3 }, // 3373 |
| 4044 | { PseudoVREMU_VV_M2_E16_MASK, PseudoVREMU_VV_M2_E16, 0x3 }, // 3374 |
| 4045 | { PseudoVREMU_VV_M2_E32_MASK, PseudoVREMU_VV_M2_E32, 0x3 }, // 3375 |
| 4046 | { PseudoVREMU_VV_M2_E64_MASK, PseudoVREMU_VV_M2_E64, 0x3 }, // 3376 |
| 4047 | { PseudoVREMU_VV_M2_E8_MASK, PseudoVREMU_VV_M2_E8, 0x3 }, // 3377 |
| 4048 | { PseudoVREMU_VV_M4_E16_MASK, PseudoVREMU_VV_M4_E16, 0x3 }, // 3378 |
| 4049 | { PseudoVREMU_VV_M4_E32_MASK, PseudoVREMU_VV_M4_E32, 0x3 }, // 3379 |
| 4050 | { PseudoVREMU_VV_M4_E64_MASK, PseudoVREMU_VV_M4_E64, 0x3 }, // 3380 |
| 4051 | { PseudoVREMU_VV_M4_E8_MASK, PseudoVREMU_VV_M4_E8, 0x3 }, // 3381 |
| 4052 | { PseudoVREMU_VV_M8_E16_MASK, PseudoVREMU_VV_M8_E16, 0x3 }, // 3382 |
| 4053 | { PseudoVREMU_VV_M8_E32_MASK, PseudoVREMU_VV_M8_E32, 0x3 }, // 3383 |
| 4054 | { PseudoVREMU_VV_M8_E64_MASK, PseudoVREMU_VV_M8_E64, 0x3 }, // 3384 |
| 4055 | { PseudoVREMU_VV_M8_E8_MASK, PseudoVREMU_VV_M8_E8, 0x3 }, // 3385 |
| 4056 | { PseudoVREMU_VV_MF2_E16_MASK, PseudoVREMU_VV_MF2_E16, 0x3 }, // 3386 |
| 4057 | { PseudoVREMU_VV_MF2_E32_MASK, PseudoVREMU_VV_MF2_E32, 0x3 }, // 3387 |
| 4058 | { PseudoVREMU_VV_MF2_E8_MASK, PseudoVREMU_VV_MF2_E8, 0x3 }, // 3388 |
| 4059 | { PseudoVREMU_VV_MF4_E16_MASK, PseudoVREMU_VV_MF4_E16, 0x3 }, // 3389 |
| 4060 | { PseudoVREMU_VV_MF4_E8_MASK, PseudoVREMU_VV_MF4_E8, 0x3 }, // 3390 |
| 4061 | { PseudoVREMU_VV_MF8_E8_MASK, PseudoVREMU_VV_MF8_E8, 0x3 }, // 3391 |
| 4062 | { PseudoVREMU_VX_M1_E16_MASK, PseudoVREMU_VX_M1_E16, 0x3 }, // 3392 |
| 4063 | { PseudoVREMU_VX_M1_E32_MASK, PseudoVREMU_VX_M1_E32, 0x3 }, // 3393 |
| 4064 | { PseudoVREMU_VX_M1_E64_MASK, PseudoVREMU_VX_M1_E64, 0x3 }, // 3394 |
| 4065 | { PseudoVREMU_VX_M1_E8_MASK, PseudoVREMU_VX_M1_E8, 0x3 }, // 3395 |
| 4066 | { PseudoVREMU_VX_M2_E16_MASK, PseudoVREMU_VX_M2_E16, 0x3 }, // 3396 |
| 4067 | { PseudoVREMU_VX_M2_E32_MASK, PseudoVREMU_VX_M2_E32, 0x3 }, // 3397 |
| 4068 | { PseudoVREMU_VX_M2_E64_MASK, PseudoVREMU_VX_M2_E64, 0x3 }, // 3398 |
| 4069 | { PseudoVREMU_VX_M2_E8_MASK, PseudoVREMU_VX_M2_E8, 0x3 }, // 3399 |
| 4070 | { PseudoVREMU_VX_M4_E16_MASK, PseudoVREMU_VX_M4_E16, 0x3 }, // 3400 |
| 4071 | { PseudoVREMU_VX_M4_E32_MASK, PseudoVREMU_VX_M4_E32, 0x3 }, // 3401 |
| 4072 | { PseudoVREMU_VX_M4_E64_MASK, PseudoVREMU_VX_M4_E64, 0x3 }, // 3402 |
| 4073 | { PseudoVREMU_VX_M4_E8_MASK, PseudoVREMU_VX_M4_E8, 0x3 }, // 3403 |
| 4074 | { PseudoVREMU_VX_M8_E16_MASK, PseudoVREMU_VX_M8_E16, 0x3 }, // 3404 |
| 4075 | { PseudoVREMU_VX_M8_E32_MASK, PseudoVREMU_VX_M8_E32, 0x3 }, // 3405 |
| 4076 | { PseudoVREMU_VX_M8_E64_MASK, PseudoVREMU_VX_M8_E64, 0x3 }, // 3406 |
| 4077 | { PseudoVREMU_VX_M8_E8_MASK, PseudoVREMU_VX_M8_E8, 0x3 }, // 3407 |
| 4078 | { PseudoVREMU_VX_MF2_E16_MASK, PseudoVREMU_VX_MF2_E16, 0x3 }, // 3408 |
| 4079 | { PseudoVREMU_VX_MF2_E32_MASK, PseudoVREMU_VX_MF2_E32, 0x3 }, // 3409 |
| 4080 | { PseudoVREMU_VX_MF2_E8_MASK, PseudoVREMU_VX_MF2_E8, 0x3 }, // 3410 |
| 4081 | { PseudoVREMU_VX_MF4_E16_MASK, PseudoVREMU_VX_MF4_E16, 0x3 }, // 3411 |
| 4082 | { PseudoVREMU_VX_MF4_E8_MASK, PseudoVREMU_VX_MF4_E8, 0x3 }, // 3412 |
| 4083 | { PseudoVREMU_VX_MF8_E8_MASK, PseudoVREMU_VX_MF8_E8, 0x3 }, // 3413 |
| 4084 | { PseudoVREM_VV_M1_E16_MASK, PseudoVREM_VV_M1_E16, 0x3 }, // 3414 |
| 4085 | { PseudoVREM_VV_M1_E32_MASK, PseudoVREM_VV_M1_E32, 0x3 }, // 3415 |
| 4086 | { PseudoVREM_VV_M1_E64_MASK, PseudoVREM_VV_M1_E64, 0x3 }, // 3416 |
| 4087 | { PseudoVREM_VV_M1_E8_MASK, PseudoVREM_VV_M1_E8, 0x3 }, // 3417 |
| 4088 | { PseudoVREM_VV_M2_E16_MASK, PseudoVREM_VV_M2_E16, 0x3 }, // 3418 |
| 4089 | { PseudoVREM_VV_M2_E32_MASK, PseudoVREM_VV_M2_E32, 0x3 }, // 3419 |
| 4090 | { PseudoVREM_VV_M2_E64_MASK, PseudoVREM_VV_M2_E64, 0x3 }, // 3420 |
| 4091 | { PseudoVREM_VV_M2_E8_MASK, PseudoVREM_VV_M2_E8, 0x3 }, // 3421 |
| 4092 | { PseudoVREM_VV_M4_E16_MASK, PseudoVREM_VV_M4_E16, 0x3 }, // 3422 |
| 4093 | { PseudoVREM_VV_M4_E32_MASK, PseudoVREM_VV_M4_E32, 0x3 }, // 3423 |
| 4094 | { PseudoVREM_VV_M4_E64_MASK, PseudoVREM_VV_M4_E64, 0x3 }, // 3424 |
| 4095 | { PseudoVREM_VV_M4_E8_MASK, PseudoVREM_VV_M4_E8, 0x3 }, // 3425 |
| 4096 | { PseudoVREM_VV_M8_E16_MASK, PseudoVREM_VV_M8_E16, 0x3 }, // 3426 |
| 4097 | { PseudoVREM_VV_M8_E32_MASK, PseudoVREM_VV_M8_E32, 0x3 }, // 3427 |
| 4098 | { PseudoVREM_VV_M8_E64_MASK, PseudoVREM_VV_M8_E64, 0x3 }, // 3428 |
| 4099 | { PseudoVREM_VV_M8_E8_MASK, PseudoVREM_VV_M8_E8, 0x3 }, // 3429 |
| 4100 | { PseudoVREM_VV_MF2_E16_MASK, PseudoVREM_VV_MF2_E16, 0x3 }, // 3430 |
| 4101 | { PseudoVREM_VV_MF2_E32_MASK, PseudoVREM_VV_MF2_E32, 0x3 }, // 3431 |
| 4102 | { PseudoVREM_VV_MF2_E8_MASK, PseudoVREM_VV_MF2_E8, 0x3 }, // 3432 |
| 4103 | { PseudoVREM_VV_MF4_E16_MASK, PseudoVREM_VV_MF4_E16, 0x3 }, // 3433 |
| 4104 | { PseudoVREM_VV_MF4_E8_MASK, PseudoVREM_VV_MF4_E8, 0x3 }, // 3434 |
| 4105 | { PseudoVREM_VV_MF8_E8_MASK, PseudoVREM_VV_MF8_E8, 0x3 }, // 3435 |
| 4106 | { PseudoVREM_VX_M1_E16_MASK, PseudoVREM_VX_M1_E16, 0x3 }, // 3436 |
| 4107 | { PseudoVREM_VX_M1_E32_MASK, PseudoVREM_VX_M1_E32, 0x3 }, // 3437 |
| 4108 | { PseudoVREM_VX_M1_E64_MASK, PseudoVREM_VX_M1_E64, 0x3 }, // 3438 |
| 4109 | { PseudoVREM_VX_M1_E8_MASK, PseudoVREM_VX_M1_E8, 0x3 }, // 3439 |
| 4110 | { PseudoVREM_VX_M2_E16_MASK, PseudoVREM_VX_M2_E16, 0x3 }, // 3440 |
| 4111 | { PseudoVREM_VX_M2_E32_MASK, PseudoVREM_VX_M2_E32, 0x3 }, // 3441 |
| 4112 | { PseudoVREM_VX_M2_E64_MASK, PseudoVREM_VX_M2_E64, 0x3 }, // 3442 |
| 4113 | { PseudoVREM_VX_M2_E8_MASK, PseudoVREM_VX_M2_E8, 0x3 }, // 3443 |
| 4114 | { PseudoVREM_VX_M4_E16_MASK, PseudoVREM_VX_M4_E16, 0x3 }, // 3444 |
| 4115 | { PseudoVREM_VX_M4_E32_MASK, PseudoVREM_VX_M4_E32, 0x3 }, // 3445 |
| 4116 | { PseudoVREM_VX_M4_E64_MASK, PseudoVREM_VX_M4_E64, 0x3 }, // 3446 |
| 4117 | { PseudoVREM_VX_M4_E8_MASK, PseudoVREM_VX_M4_E8, 0x3 }, // 3447 |
| 4118 | { PseudoVREM_VX_M8_E16_MASK, PseudoVREM_VX_M8_E16, 0x3 }, // 3448 |
| 4119 | { PseudoVREM_VX_M8_E32_MASK, PseudoVREM_VX_M8_E32, 0x3 }, // 3449 |
| 4120 | { PseudoVREM_VX_M8_E64_MASK, PseudoVREM_VX_M8_E64, 0x3 }, // 3450 |
| 4121 | { PseudoVREM_VX_M8_E8_MASK, PseudoVREM_VX_M8_E8, 0x3 }, // 3451 |
| 4122 | { PseudoVREM_VX_MF2_E16_MASK, PseudoVREM_VX_MF2_E16, 0x3 }, // 3452 |
| 4123 | { PseudoVREM_VX_MF2_E32_MASK, PseudoVREM_VX_MF2_E32, 0x3 }, // 3453 |
| 4124 | { PseudoVREM_VX_MF2_E8_MASK, PseudoVREM_VX_MF2_E8, 0x3 }, // 3454 |
| 4125 | { PseudoVREM_VX_MF4_E16_MASK, PseudoVREM_VX_MF4_E16, 0x3 }, // 3455 |
| 4126 | { PseudoVREM_VX_MF4_E8_MASK, PseudoVREM_VX_MF4_E8, 0x3 }, // 3456 |
| 4127 | { PseudoVREM_VX_MF8_E8_MASK, PseudoVREM_VX_MF8_E8, 0x3 }, // 3457 |
| 4128 | { PseudoVREV8_V_M1_MASK, PseudoVREV8_V_M1, 0x2 }, // 3458 |
| 4129 | { PseudoVREV8_V_M2_MASK, PseudoVREV8_V_M2, 0x2 }, // 3459 |
| 4130 | { PseudoVREV8_V_M4_MASK, PseudoVREV8_V_M4, 0x2 }, // 3460 |
| 4131 | { PseudoVREV8_V_M8_MASK, PseudoVREV8_V_M8, 0x2 }, // 3461 |
| 4132 | { PseudoVREV8_V_MF2_MASK, PseudoVREV8_V_MF2, 0x2 }, // 3462 |
| 4133 | { PseudoVREV8_V_MF4_MASK, PseudoVREV8_V_MF4, 0x2 }, // 3463 |
| 4134 | { PseudoVREV8_V_MF8_MASK, PseudoVREV8_V_MF8, 0x2 }, // 3464 |
| 4135 | { PseudoVRGATHEREI16_VV_M1_E16_M1_MASK, PseudoVRGATHEREI16_VV_M1_E16_M1, 0x3 }, // 3465 |
| 4136 | { PseudoVRGATHEREI16_VV_M1_E16_M2_MASK, PseudoVRGATHEREI16_VV_M1_E16_M2, 0x3 }, // 3466 |
| 4137 | { PseudoVRGATHEREI16_VV_M1_E16_MF2_MASK, PseudoVRGATHEREI16_VV_M1_E16_MF2, 0x3 }, // 3467 |
| 4138 | { PseudoVRGATHEREI16_VV_M1_E16_MF4_MASK, PseudoVRGATHEREI16_VV_M1_E16_MF4, 0x3 }, // 3468 |
| 4139 | { PseudoVRGATHEREI16_VV_M1_E32_M1_MASK, PseudoVRGATHEREI16_VV_M1_E32_M1, 0x3 }, // 3469 |
| 4140 | { PseudoVRGATHEREI16_VV_M1_E32_M2_MASK, PseudoVRGATHEREI16_VV_M1_E32_M2, 0x3 }, // 3470 |
| 4141 | { PseudoVRGATHEREI16_VV_M1_E32_MF2_MASK, PseudoVRGATHEREI16_VV_M1_E32_MF2, 0x3 }, // 3471 |
| 4142 | { PseudoVRGATHEREI16_VV_M1_E32_MF4_MASK, PseudoVRGATHEREI16_VV_M1_E32_MF4, 0x3 }, // 3472 |
| 4143 | { PseudoVRGATHEREI16_VV_M1_E64_M1_MASK, PseudoVRGATHEREI16_VV_M1_E64_M1, 0x3 }, // 3473 |
| 4144 | { PseudoVRGATHEREI16_VV_M1_E64_M2_MASK, PseudoVRGATHEREI16_VV_M1_E64_M2, 0x3 }, // 3474 |
| 4145 | { PseudoVRGATHEREI16_VV_M1_E64_MF2_MASK, PseudoVRGATHEREI16_VV_M1_E64_MF2, 0x3 }, // 3475 |
| 4146 | { PseudoVRGATHEREI16_VV_M1_E64_MF4_MASK, PseudoVRGATHEREI16_VV_M1_E64_MF4, 0x3 }, // 3476 |
| 4147 | { PseudoVRGATHEREI16_VV_M1_E8_M1_MASK, PseudoVRGATHEREI16_VV_M1_E8_M1, 0x3 }, // 3477 |
| 4148 | { PseudoVRGATHEREI16_VV_M1_E8_M2_MASK, PseudoVRGATHEREI16_VV_M1_E8_M2, 0x3 }, // 3478 |
| 4149 | { PseudoVRGATHEREI16_VV_M1_E8_MF2_MASK, PseudoVRGATHEREI16_VV_M1_E8_MF2, 0x3 }, // 3479 |
| 4150 | { PseudoVRGATHEREI16_VV_M1_E8_MF4_MASK, PseudoVRGATHEREI16_VV_M1_E8_MF4, 0x3 }, // 3480 |
| 4151 | { PseudoVRGATHEREI16_VV_M2_E16_M1_MASK, PseudoVRGATHEREI16_VV_M2_E16_M1, 0x3 }, // 3481 |
| 4152 | { PseudoVRGATHEREI16_VV_M2_E16_M2_MASK, PseudoVRGATHEREI16_VV_M2_E16_M2, 0x3 }, // 3482 |
| 4153 | { PseudoVRGATHEREI16_VV_M2_E16_M4_MASK, PseudoVRGATHEREI16_VV_M2_E16_M4, 0x3 }, // 3483 |
| 4154 | { PseudoVRGATHEREI16_VV_M2_E16_MF2_MASK, PseudoVRGATHEREI16_VV_M2_E16_MF2, 0x3 }, // 3484 |
| 4155 | { PseudoVRGATHEREI16_VV_M2_E32_M1_MASK, PseudoVRGATHEREI16_VV_M2_E32_M1, 0x3 }, // 3485 |
| 4156 | { PseudoVRGATHEREI16_VV_M2_E32_M2_MASK, PseudoVRGATHEREI16_VV_M2_E32_M2, 0x3 }, // 3486 |
| 4157 | { PseudoVRGATHEREI16_VV_M2_E32_M4_MASK, PseudoVRGATHEREI16_VV_M2_E32_M4, 0x3 }, // 3487 |
| 4158 | { PseudoVRGATHEREI16_VV_M2_E32_MF2_MASK, PseudoVRGATHEREI16_VV_M2_E32_MF2, 0x3 }, // 3488 |
| 4159 | { PseudoVRGATHEREI16_VV_M2_E64_M1_MASK, PseudoVRGATHEREI16_VV_M2_E64_M1, 0x3 }, // 3489 |
| 4160 | { PseudoVRGATHEREI16_VV_M2_E64_M2_MASK, PseudoVRGATHEREI16_VV_M2_E64_M2, 0x3 }, // 3490 |
| 4161 | { PseudoVRGATHEREI16_VV_M2_E64_M4_MASK, PseudoVRGATHEREI16_VV_M2_E64_M4, 0x3 }, // 3491 |
| 4162 | { PseudoVRGATHEREI16_VV_M2_E64_MF2_MASK, PseudoVRGATHEREI16_VV_M2_E64_MF2, 0x3 }, // 3492 |
| 4163 | { PseudoVRGATHEREI16_VV_M2_E8_M1_MASK, PseudoVRGATHEREI16_VV_M2_E8_M1, 0x3 }, // 3493 |
| 4164 | { PseudoVRGATHEREI16_VV_M2_E8_M2_MASK, PseudoVRGATHEREI16_VV_M2_E8_M2, 0x3 }, // 3494 |
| 4165 | { PseudoVRGATHEREI16_VV_M2_E8_M4_MASK, PseudoVRGATHEREI16_VV_M2_E8_M4, 0x3 }, // 3495 |
| 4166 | { PseudoVRGATHEREI16_VV_M2_E8_MF2_MASK, PseudoVRGATHEREI16_VV_M2_E8_MF2, 0x3 }, // 3496 |
| 4167 | { PseudoVRGATHEREI16_VV_M4_E16_M1_MASK, PseudoVRGATHEREI16_VV_M4_E16_M1, 0x3 }, // 3497 |
| 4168 | { PseudoVRGATHEREI16_VV_M4_E16_M2_MASK, PseudoVRGATHEREI16_VV_M4_E16_M2, 0x3 }, // 3498 |
| 4169 | { PseudoVRGATHEREI16_VV_M4_E16_M4_MASK, PseudoVRGATHEREI16_VV_M4_E16_M4, 0x3 }, // 3499 |
| 4170 | { PseudoVRGATHEREI16_VV_M4_E16_M8_MASK, PseudoVRGATHEREI16_VV_M4_E16_M8, 0x3 }, // 3500 |
| 4171 | { PseudoVRGATHEREI16_VV_M4_E32_M1_MASK, PseudoVRGATHEREI16_VV_M4_E32_M1, 0x3 }, // 3501 |
| 4172 | { PseudoVRGATHEREI16_VV_M4_E32_M2_MASK, PseudoVRGATHEREI16_VV_M4_E32_M2, 0x3 }, // 3502 |
| 4173 | { PseudoVRGATHEREI16_VV_M4_E32_M4_MASK, PseudoVRGATHEREI16_VV_M4_E32_M4, 0x3 }, // 3503 |
| 4174 | { PseudoVRGATHEREI16_VV_M4_E32_M8_MASK, PseudoVRGATHEREI16_VV_M4_E32_M8, 0x3 }, // 3504 |
| 4175 | { PseudoVRGATHEREI16_VV_M4_E64_M1_MASK, PseudoVRGATHEREI16_VV_M4_E64_M1, 0x3 }, // 3505 |
| 4176 | { PseudoVRGATHEREI16_VV_M4_E64_M2_MASK, PseudoVRGATHEREI16_VV_M4_E64_M2, 0x3 }, // 3506 |
| 4177 | { PseudoVRGATHEREI16_VV_M4_E64_M4_MASK, PseudoVRGATHEREI16_VV_M4_E64_M4, 0x3 }, // 3507 |
| 4178 | { PseudoVRGATHEREI16_VV_M4_E64_M8_MASK, PseudoVRGATHEREI16_VV_M4_E64_M8, 0x3 }, // 3508 |
| 4179 | { PseudoVRGATHEREI16_VV_M4_E8_M1_MASK, PseudoVRGATHEREI16_VV_M4_E8_M1, 0x3 }, // 3509 |
| 4180 | { PseudoVRGATHEREI16_VV_M4_E8_M2_MASK, PseudoVRGATHEREI16_VV_M4_E8_M2, 0x3 }, // 3510 |
| 4181 | { PseudoVRGATHEREI16_VV_M4_E8_M4_MASK, PseudoVRGATHEREI16_VV_M4_E8_M4, 0x3 }, // 3511 |
| 4182 | { PseudoVRGATHEREI16_VV_M4_E8_M8_MASK, PseudoVRGATHEREI16_VV_M4_E8_M8, 0x3 }, // 3512 |
| 4183 | { PseudoVRGATHEREI16_VV_M8_E16_M2_MASK, PseudoVRGATHEREI16_VV_M8_E16_M2, 0x3 }, // 3513 |
| 4184 | { PseudoVRGATHEREI16_VV_M8_E16_M4_MASK, PseudoVRGATHEREI16_VV_M8_E16_M4, 0x3 }, // 3514 |
| 4185 | { PseudoVRGATHEREI16_VV_M8_E16_M8_MASK, PseudoVRGATHEREI16_VV_M8_E16_M8, 0x3 }, // 3515 |
| 4186 | { PseudoVRGATHEREI16_VV_M8_E32_M2_MASK, PseudoVRGATHEREI16_VV_M8_E32_M2, 0x3 }, // 3516 |
| 4187 | { PseudoVRGATHEREI16_VV_M8_E32_M4_MASK, PseudoVRGATHEREI16_VV_M8_E32_M4, 0x3 }, // 3517 |
| 4188 | { PseudoVRGATHEREI16_VV_M8_E32_M8_MASK, PseudoVRGATHEREI16_VV_M8_E32_M8, 0x3 }, // 3518 |
| 4189 | { PseudoVRGATHEREI16_VV_M8_E64_M2_MASK, PseudoVRGATHEREI16_VV_M8_E64_M2, 0x3 }, // 3519 |
| 4190 | { PseudoVRGATHEREI16_VV_M8_E64_M4_MASK, PseudoVRGATHEREI16_VV_M8_E64_M4, 0x3 }, // 3520 |
| 4191 | { PseudoVRGATHEREI16_VV_M8_E64_M8_MASK, PseudoVRGATHEREI16_VV_M8_E64_M8, 0x3 }, // 3521 |
| 4192 | { PseudoVRGATHEREI16_VV_M8_E8_M2_MASK, PseudoVRGATHEREI16_VV_M8_E8_M2, 0x3 }, // 3522 |
| 4193 | { PseudoVRGATHEREI16_VV_M8_E8_M4_MASK, PseudoVRGATHEREI16_VV_M8_E8_M4, 0x3 }, // 3523 |
| 4194 | { PseudoVRGATHEREI16_VV_M8_E8_M8_MASK, PseudoVRGATHEREI16_VV_M8_E8_M8, 0x3 }, // 3524 |
| 4195 | { PseudoVRGATHEREI16_VV_MF2_E16_M1_MASK, PseudoVRGATHEREI16_VV_MF2_E16_M1, 0x3 }, // 3525 |
| 4196 | { PseudoVRGATHEREI16_VV_MF2_E16_MF2_MASK, PseudoVRGATHEREI16_VV_MF2_E16_MF2, 0x3 }, // 3526 |
| 4197 | { PseudoVRGATHEREI16_VV_MF2_E16_MF4_MASK, PseudoVRGATHEREI16_VV_MF2_E16_MF4, 0x3 }, // 3527 |
| 4198 | { PseudoVRGATHEREI16_VV_MF2_E16_MF8_MASK, PseudoVRGATHEREI16_VV_MF2_E16_MF8, 0x3 }, // 3528 |
| 4199 | { PseudoVRGATHEREI16_VV_MF2_E32_M1_MASK, PseudoVRGATHEREI16_VV_MF2_E32_M1, 0x3 }, // 3529 |
| 4200 | { PseudoVRGATHEREI16_VV_MF2_E32_MF2_MASK, PseudoVRGATHEREI16_VV_MF2_E32_MF2, 0x3 }, // 3530 |
| 4201 | { PseudoVRGATHEREI16_VV_MF2_E32_MF4_MASK, PseudoVRGATHEREI16_VV_MF2_E32_MF4, 0x3 }, // 3531 |
| 4202 | { PseudoVRGATHEREI16_VV_MF2_E32_MF8_MASK, PseudoVRGATHEREI16_VV_MF2_E32_MF8, 0x3 }, // 3532 |
| 4203 | { PseudoVRGATHEREI16_VV_MF2_E8_M1_MASK, PseudoVRGATHEREI16_VV_MF2_E8_M1, 0x3 }, // 3533 |
| 4204 | { PseudoVRGATHEREI16_VV_MF2_E8_MF2_MASK, PseudoVRGATHEREI16_VV_MF2_E8_MF2, 0x3 }, // 3534 |
| 4205 | { PseudoVRGATHEREI16_VV_MF2_E8_MF4_MASK, PseudoVRGATHEREI16_VV_MF2_E8_MF4, 0x3 }, // 3535 |
| 4206 | { PseudoVRGATHEREI16_VV_MF2_E8_MF8_MASK, PseudoVRGATHEREI16_VV_MF2_E8_MF8, 0x3 }, // 3536 |
| 4207 | { PseudoVRGATHEREI16_VV_MF4_E16_MF2_MASK, PseudoVRGATHEREI16_VV_MF4_E16_MF2, 0x3 }, // 3537 |
| 4208 | { PseudoVRGATHEREI16_VV_MF4_E16_MF4_MASK, PseudoVRGATHEREI16_VV_MF4_E16_MF4, 0x3 }, // 3538 |
| 4209 | { PseudoVRGATHEREI16_VV_MF4_E16_MF8_MASK, PseudoVRGATHEREI16_VV_MF4_E16_MF8, 0x3 }, // 3539 |
| 4210 | { PseudoVRGATHEREI16_VV_MF4_E8_MF2_MASK, PseudoVRGATHEREI16_VV_MF4_E8_MF2, 0x3 }, // 3540 |
| 4211 | { PseudoVRGATHEREI16_VV_MF4_E8_MF4_MASK, PseudoVRGATHEREI16_VV_MF4_E8_MF4, 0x3 }, // 3541 |
| 4212 | { PseudoVRGATHEREI16_VV_MF4_E8_MF8_MASK, PseudoVRGATHEREI16_VV_MF4_E8_MF8, 0x3 }, // 3542 |
| 4213 | { PseudoVRGATHEREI16_VV_MF8_E8_MF4_MASK, PseudoVRGATHEREI16_VV_MF8_E8_MF4, 0x3 }, // 3543 |
| 4214 | { PseudoVRGATHEREI16_VV_MF8_E8_MF8_MASK, PseudoVRGATHEREI16_VV_MF8_E8_MF8, 0x3 }, // 3544 |
| 4215 | { PseudoVRGATHER_VI_M1_MASK, PseudoVRGATHER_VI_M1, 0x3 }, // 3545 |
| 4216 | { PseudoVRGATHER_VI_M2_MASK, PseudoVRGATHER_VI_M2, 0x3 }, // 3546 |
| 4217 | { PseudoVRGATHER_VI_M4_MASK, PseudoVRGATHER_VI_M4, 0x3 }, // 3547 |
| 4218 | { PseudoVRGATHER_VI_M8_MASK, PseudoVRGATHER_VI_M8, 0x3 }, // 3548 |
| 4219 | { PseudoVRGATHER_VI_MF2_MASK, PseudoVRGATHER_VI_MF2, 0x3 }, // 3549 |
| 4220 | { PseudoVRGATHER_VI_MF4_MASK, PseudoVRGATHER_VI_MF4, 0x3 }, // 3550 |
| 4221 | { PseudoVRGATHER_VI_MF8_MASK, PseudoVRGATHER_VI_MF8, 0x3 }, // 3551 |
| 4222 | { PseudoVRGATHER_VV_M1_E16_MASK, PseudoVRGATHER_VV_M1_E16, 0x3 }, // 3552 |
| 4223 | { PseudoVRGATHER_VV_M1_E32_MASK, PseudoVRGATHER_VV_M1_E32, 0x3 }, // 3553 |
| 4224 | { PseudoVRGATHER_VV_M1_E64_MASK, PseudoVRGATHER_VV_M1_E64, 0x3 }, // 3554 |
| 4225 | { PseudoVRGATHER_VV_M1_E8_MASK, PseudoVRGATHER_VV_M1_E8, 0x3 }, // 3555 |
| 4226 | { PseudoVRGATHER_VV_M2_E16_MASK, PseudoVRGATHER_VV_M2_E16, 0x3 }, // 3556 |
| 4227 | { PseudoVRGATHER_VV_M2_E32_MASK, PseudoVRGATHER_VV_M2_E32, 0x3 }, // 3557 |
| 4228 | { PseudoVRGATHER_VV_M2_E64_MASK, PseudoVRGATHER_VV_M2_E64, 0x3 }, // 3558 |
| 4229 | { PseudoVRGATHER_VV_M2_E8_MASK, PseudoVRGATHER_VV_M2_E8, 0x3 }, // 3559 |
| 4230 | { PseudoVRGATHER_VV_M4_E16_MASK, PseudoVRGATHER_VV_M4_E16, 0x3 }, // 3560 |
| 4231 | { PseudoVRGATHER_VV_M4_E32_MASK, PseudoVRGATHER_VV_M4_E32, 0x3 }, // 3561 |
| 4232 | { PseudoVRGATHER_VV_M4_E64_MASK, PseudoVRGATHER_VV_M4_E64, 0x3 }, // 3562 |
| 4233 | { PseudoVRGATHER_VV_M4_E8_MASK, PseudoVRGATHER_VV_M4_E8, 0x3 }, // 3563 |
| 4234 | { PseudoVRGATHER_VV_M8_E16_MASK, PseudoVRGATHER_VV_M8_E16, 0x3 }, // 3564 |
| 4235 | { PseudoVRGATHER_VV_M8_E32_MASK, PseudoVRGATHER_VV_M8_E32, 0x3 }, // 3565 |
| 4236 | { PseudoVRGATHER_VV_M8_E64_MASK, PseudoVRGATHER_VV_M8_E64, 0x3 }, // 3566 |
| 4237 | { PseudoVRGATHER_VV_M8_E8_MASK, PseudoVRGATHER_VV_M8_E8, 0x3 }, // 3567 |
| 4238 | { PseudoVRGATHER_VV_MF2_E16_MASK, PseudoVRGATHER_VV_MF2_E16, 0x3 }, // 3568 |
| 4239 | { PseudoVRGATHER_VV_MF2_E32_MASK, PseudoVRGATHER_VV_MF2_E32, 0x3 }, // 3569 |
| 4240 | { PseudoVRGATHER_VV_MF2_E8_MASK, PseudoVRGATHER_VV_MF2_E8, 0x3 }, // 3570 |
| 4241 | { PseudoVRGATHER_VV_MF4_E16_MASK, PseudoVRGATHER_VV_MF4_E16, 0x3 }, // 3571 |
| 4242 | { PseudoVRGATHER_VV_MF4_E8_MASK, PseudoVRGATHER_VV_MF4_E8, 0x3 }, // 3572 |
| 4243 | { PseudoVRGATHER_VV_MF8_E8_MASK, PseudoVRGATHER_VV_MF8_E8, 0x3 }, // 3573 |
| 4244 | { PseudoVRGATHER_VX_M1_MASK, PseudoVRGATHER_VX_M1, 0x3 }, // 3574 |
| 4245 | { PseudoVRGATHER_VX_M2_MASK, PseudoVRGATHER_VX_M2, 0x3 }, // 3575 |
| 4246 | { PseudoVRGATHER_VX_M4_MASK, PseudoVRGATHER_VX_M4, 0x3 }, // 3576 |
| 4247 | { PseudoVRGATHER_VX_M8_MASK, PseudoVRGATHER_VX_M8, 0x3 }, // 3577 |
| 4248 | { PseudoVRGATHER_VX_MF2_MASK, PseudoVRGATHER_VX_MF2, 0x3 }, // 3578 |
| 4249 | { PseudoVRGATHER_VX_MF4_MASK, PseudoVRGATHER_VX_MF4, 0x3 }, // 3579 |
| 4250 | { PseudoVRGATHER_VX_MF8_MASK, PseudoVRGATHER_VX_MF8, 0x3 }, // 3580 |
| 4251 | { PseudoVROL_VV_M1_MASK, PseudoVROL_VV_M1, 0x3 }, // 3581 |
| 4252 | { PseudoVROL_VV_M2_MASK, PseudoVROL_VV_M2, 0x3 }, // 3582 |
| 4253 | { PseudoVROL_VV_M4_MASK, PseudoVROL_VV_M4, 0x3 }, // 3583 |
| 4254 | { PseudoVROL_VV_M8_MASK, PseudoVROL_VV_M8, 0x3 }, // 3584 |
| 4255 | { PseudoVROL_VV_MF2_MASK, PseudoVROL_VV_MF2, 0x3 }, // 3585 |
| 4256 | { PseudoVROL_VV_MF4_MASK, PseudoVROL_VV_MF4, 0x3 }, // 3586 |
| 4257 | { PseudoVROL_VV_MF8_MASK, PseudoVROL_VV_MF8, 0x3 }, // 3587 |
| 4258 | { PseudoVROL_VX_M1_MASK, PseudoVROL_VX_M1, 0x3 }, // 3588 |
| 4259 | { PseudoVROL_VX_M2_MASK, PseudoVROL_VX_M2, 0x3 }, // 3589 |
| 4260 | { PseudoVROL_VX_M4_MASK, PseudoVROL_VX_M4, 0x3 }, // 3590 |
| 4261 | { PseudoVROL_VX_M8_MASK, PseudoVROL_VX_M8, 0x3 }, // 3591 |
| 4262 | { PseudoVROL_VX_MF2_MASK, PseudoVROL_VX_MF2, 0x3 }, // 3592 |
| 4263 | { PseudoVROL_VX_MF4_MASK, PseudoVROL_VX_MF4, 0x3 }, // 3593 |
| 4264 | { PseudoVROL_VX_MF8_MASK, PseudoVROL_VX_MF8, 0x3 }, // 3594 |
| 4265 | { PseudoVROR_VI_M1_MASK, PseudoVROR_VI_M1, 0x3 }, // 3595 |
| 4266 | { PseudoVROR_VI_M2_MASK, PseudoVROR_VI_M2, 0x3 }, // 3596 |
| 4267 | { PseudoVROR_VI_M4_MASK, PseudoVROR_VI_M4, 0x3 }, // 3597 |
| 4268 | { PseudoVROR_VI_M8_MASK, PseudoVROR_VI_M8, 0x3 }, // 3598 |
| 4269 | { PseudoVROR_VI_MF2_MASK, PseudoVROR_VI_MF2, 0x3 }, // 3599 |
| 4270 | { PseudoVROR_VI_MF4_MASK, PseudoVROR_VI_MF4, 0x3 }, // 3600 |
| 4271 | { PseudoVROR_VI_MF8_MASK, PseudoVROR_VI_MF8, 0x3 }, // 3601 |
| 4272 | { PseudoVROR_VV_M1_MASK, PseudoVROR_VV_M1, 0x3 }, // 3602 |
| 4273 | { PseudoVROR_VV_M2_MASK, PseudoVROR_VV_M2, 0x3 }, // 3603 |
| 4274 | { PseudoVROR_VV_M4_MASK, PseudoVROR_VV_M4, 0x3 }, // 3604 |
| 4275 | { PseudoVROR_VV_M8_MASK, PseudoVROR_VV_M8, 0x3 }, // 3605 |
| 4276 | { PseudoVROR_VV_MF2_MASK, PseudoVROR_VV_MF2, 0x3 }, // 3606 |
| 4277 | { PseudoVROR_VV_MF4_MASK, PseudoVROR_VV_MF4, 0x3 }, // 3607 |
| 4278 | { PseudoVROR_VV_MF8_MASK, PseudoVROR_VV_MF8, 0x3 }, // 3608 |
| 4279 | { PseudoVROR_VX_M1_MASK, PseudoVROR_VX_M1, 0x3 }, // 3609 |
| 4280 | { PseudoVROR_VX_M2_MASK, PseudoVROR_VX_M2, 0x3 }, // 3610 |
| 4281 | { PseudoVROR_VX_M4_MASK, PseudoVROR_VX_M4, 0x3 }, // 3611 |
| 4282 | { PseudoVROR_VX_M8_MASK, PseudoVROR_VX_M8, 0x3 }, // 3612 |
| 4283 | { PseudoVROR_VX_MF2_MASK, PseudoVROR_VX_MF2, 0x3 }, // 3613 |
| 4284 | { PseudoVROR_VX_MF4_MASK, PseudoVROR_VX_MF4, 0x3 }, // 3614 |
| 4285 | { PseudoVROR_VX_MF8_MASK, PseudoVROR_VX_MF8, 0x3 }, // 3615 |
| 4286 | { PseudoVRSUB_VI_M1_MASK, PseudoVRSUB_VI_M1, 0x3 }, // 3616 |
| 4287 | { PseudoVRSUB_VI_M2_MASK, PseudoVRSUB_VI_M2, 0x3 }, // 3617 |
| 4288 | { PseudoVRSUB_VI_M4_MASK, PseudoVRSUB_VI_M4, 0x3 }, // 3618 |
| 4289 | { PseudoVRSUB_VI_M8_MASK, PseudoVRSUB_VI_M8, 0x3 }, // 3619 |
| 4290 | { PseudoVRSUB_VI_MF2_MASK, PseudoVRSUB_VI_MF2, 0x3 }, // 3620 |
| 4291 | { PseudoVRSUB_VI_MF4_MASK, PseudoVRSUB_VI_MF4, 0x3 }, // 3621 |
| 4292 | { PseudoVRSUB_VI_MF8_MASK, PseudoVRSUB_VI_MF8, 0x3 }, // 3622 |
| 4293 | { PseudoVRSUB_VX_M1_MASK, PseudoVRSUB_VX_M1, 0x3 }, // 3623 |
| 4294 | { PseudoVRSUB_VX_M2_MASK, PseudoVRSUB_VX_M2, 0x3 }, // 3624 |
| 4295 | { PseudoVRSUB_VX_M4_MASK, PseudoVRSUB_VX_M4, 0x3 }, // 3625 |
| 4296 | { PseudoVRSUB_VX_M8_MASK, PseudoVRSUB_VX_M8, 0x3 }, // 3626 |
| 4297 | { PseudoVRSUB_VX_MF2_MASK, PseudoVRSUB_VX_MF2, 0x3 }, // 3627 |
| 4298 | { PseudoVRSUB_VX_MF4_MASK, PseudoVRSUB_VX_MF4, 0x3 }, // 3628 |
| 4299 | { PseudoVRSUB_VX_MF8_MASK, PseudoVRSUB_VX_MF8, 0x3 }, // 3629 |
| 4300 | { PseudoVSADDU_VI_M1_MASK, PseudoVSADDU_VI_M1, 0x3 }, // 3630 |
| 4301 | { PseudoVSADDU_VI_M2_MASK, PseudoVSADDU_VI_M2, 0x3 }, // 3631 |
| 4302 | { PseudoVSADDU_VI_M4_MASK, PseudoVSADDU_VI_M4, 0x3 }, // 3632 |
| 4303 | { PseudoVSADDU_VI_M8_MASK, PseudoVSADDU_VI_M8, 0x3 }, // 3633 |
| 4304 | { PseudoVSADDU_VI_MF2_MASK, PseudoVSADDU_VI_MF2, 0x3 }, // 3634 |
| 4305 | { PseudoVSADDU_VI_MF4_MASK, PseudoVSADDU_VI_MF4, 0x3 }, // 3635 |
| 4306 | { PseudoVSADDU_VI_MF8_MASK, PseudoVSADDU_VI_MF8, 0x3 }, // 3636 |
| 4307 | { PseudoVSADDU_VV_M1_MASK, PseudoVSADDU_VV_M1, 0x3 }, // 3637 |
| 4308 | { PseudoVSADDU_VV_M2_MASK, PseudoVSADDU_VV_M2, 0x3 }, // 3638 |
| 4309 | { PseudoVSADDU_VV_M4_MASK, PseudoVSADDU_VV_M4, 0x3 }, // 3639 |
| 4310 | { PseudoVSADDU_VV_M8_MASK, PseudoVSADDU_VV_M8, 0x3 }, // 3640 |
| 4311 | { PseudoVSADDU_VV_MF2_MASK, PseudoVSADDU_VV_MF2, 0x3 }, // 3641 |
| 4312 | { PseudoVSADDU_VV_MF4_MASK, PseudoVSADDU_VV_MF4, 0x3 }, // 3642 |
| 4313 | { PseudoVSADDU_VV_MF8_MASK, PseudoVSADDU_VV_MF8, 0x3 }, // 3643 |
| 4314 | { PseudoVSADDU_VX_M1_MASK, PseudoVSADDU_VX_M1, 0x3 }, // 3644 |
| 4315 | { PseudoVSADDU_VX_M2_MASK, PseudoVSADDU_VX_M2, 0x3 }, // 3645 |
| 4316 | { PseudoVSADDU_VX_M4_MASK, PseudoVSADDU_VX_M4, 0x3 }, // 3646 |
| 4317 | { PseudoVSADDU_VX_M8_MASK, PseudoVSADDU_VX_M8, 0x3 }, // 3647 |
| 4318 | { PseudoVSADDU_VX_MF2_MASK, PseudoVSADDU_VX_MF2, 0x3 }, // 3648 |
| 4319 | { PseudoVSADDU_VX_MF4_MASK, PseudoVSADDU_VX_MF4, 0x3 }, // 3649 |
| 4320 | { PseudoVSADDU_VX_MF8_MASK, PseudoVSADDU_VX_MF8, 0x3 }, // 3650 |
| 4321 | { PseudoVSADD_VI_M1_MASK, PseudoVSADD_VI_M1, 0x3 }, // 3651 |
| 4322 | { PseudoVSADD_VI_M2_MASK, PseudoVSADD_VI_M2, 0x3 }, // 3652 |
| 4323 | { PseudoVSADD_VI_M4_MASK, PseudoVSADD_VI_M4, 0x3 }, // 3653 |
| 4324 | { PseudoVSADD_VI_M8_MASK, PseudoVSADD_VI_M8, 0x3 }, // 3654 |
| 4325 | { PseudoVSADD_VI_MF2_MASK, PseudoVSADD_VI_MF2, 0x3 }, // 3655 |
| 4326 | { PseudoVSADD_VI_MF4_MASK, PseudoVSADD_VI_MF4, 0x3 }, // 3656 |
| 4327 | { PseudoVSADD_VI_MF8_MASK, PseudoVSADD_VI_MF8, 0x3 }, // 3657 |
| 4328 | { PseudoVSADD_VV_M1_MASK, PseudoVSADD_VV_M1, 0x3 }, // 3658 |
| 4329 | { PseudoVSADD_VV_M2_MASK, PseudoVSADD_VV_M2, 0x3 }, // 3659 |
| 4330 | { PseudoVSADD_VV_M4_MASK, PseudoVSADD_VV_M4, 0x3 }, // 3660 |
| 4331 | { PseudoVSADD_VV_M8_MASK, PseudoVSADD_VV_M8, 0x3 }, // 3661 |
| 4332 | { PseudoVSADD_VV_MF2_MASK, PseudoVSADD_VV_MF2, 0x3 }, // 3662 |
| 4333 | { PseudoVSADD_VV_MF4_MASK, PseudoVSADD_VV_MF4, 0x3 }, // 3663 |
| 4334 | { PseudoVSADD_VV_MF8_MASK, PseudoVSADD_VV_MF8, 0x3 }, // 3664 |
| 4335 | { PseudoVSADD_VX_M1_MASK, PseudoVSADD_VX_M1, 0x3 }, // 3665 |
| 4336 | { PseudoVSADD_VX_M2_MASK, PseudoVSADD_VX_M2, 0x3 }, // 3666 |
| 4337 | { PseudoVSADD_VX_M4_MASK, PseudoVSADD_VX_M4, 0x3 }, // 3667 |
| 4338 | { PseudoVSADD_VX_M8_MASK, PseudoVSADD_VX_M8, 0x3 }, // 3668 |
| 4339 | { PseudoVSADD_VX_MF2_MASK, PseudoVSADD_VX_MF2, 0x3 }, // 3669 |
| 4340 | { PseudoVSADD_VX_MF4_MASK, PseudoVSADD_VX_MF4, 0x3 }, // 3670 |
| 4341 | { PseudoVSADD_VX_MF8_MASK, PseudoVSADD_VX_MF8, 0x3 }, // 3671 |
| 4342 | { PseudoVSE16_V_M1_MASK, PseudoVSE16_V_M1, 0x2 }, // 3672 |
| 4343 | { PseudoVSE16_V_M2_MASK, PseudoVSE16_V_M2, 0x2 }, // 3673 |
| 4344 | { PseudoVSE16_V_M4_MASK, PseudoVSE16_V_M4, 0x2 }, // 3674 |
| 4345 | { PseudoVSE16_V_M8_MASK, PseudoVSE16_V_M8, 0x2 }, // 3675 |
| 4346 | { PseudoVSE16_V_MF2_MASK, PseudoVSE16_V_MF2, 0x2 }, // 3676 |
| 4347 | { PseudoVSE16_V_MF4_MASK, PseudoVSE16_V_MF4, 0x2 }, // 3677 |
| 4348 | { PseudoVSE32_V_M1_MASK, PseudoVSE32_V_M1, 0x2 }, // 3678 |
| 4349 | { PseudoVSE32_V_M2_MASK, PseudoVSE32_V_M2, 0x2 }, // 3679 |
| 4350 | { PseudoVSE32_V_M4_MASK, PseudoVSE32_V_M4, 0x2 }, // 3680 |
| 4351 | { PseudoVSE32_V_M8_MASK, PseudoVSE32_V_M8, 0x2 }, // 3681 |
| 4352 | { PseudoVSE32_V_MF2_MASK, PseudoVSE32_V_MF2, 0x2 }, // 3682 |
| 4353 | { PseudoVSE64_V_M1_MASK, PseudoVSE64_V_M1, 0x2 }, // 3683 |
| 4354 | { PseudoVSE64_V_M2_MASK, PseudoVSE64_V_M2, 0x2 }, // 3684 |
| 4355 | { PseudoVSE64_V_M4_MASK, PseudoVSE64_V_M4, 0x2 }, // 3685 |
| 4356 | { PseudoVSE64_V_M8_MASK, PseudoVSE64_V_M8, 0x2 }, // 3686 |
| 4357 | { PseudoVSE8_V_M1_MASK, PseudoVSE8_V_M1, 0x2 }, // 3687 |
| 4358 | { PseudoVSE8_V_M2_MASK, PseudoVSE8_V_M2, 0x2 }, // 3688 |
| 4359 | { PseudoVSE8_V_M4_MASK, PseudoVSE8_V_M4, 0x2 }, // 3689 |
| 4360 | { PseudoVSE8_V_M8_MASK, PseudoVSE8_V_M8, 0x2 }, // 3690 |
| 4361 | { PseudoVSE8_V_MF2_MASK, PseudoVSE8_V_MF2, 0x2 }, // 3691 |
| 4362 | { PseudoVSE8_V_MF4_MASK, PseudoVSE8_V_MF4, 0x2 }, // 3692 |
| 4363 | { PseudoVSE8_V_MF8_MASK, PseudoVSE8_V_MF8, 0x2 }, // 3693 |
| 4364 | { PseudoVSEXT_VF2_M1_MASK, PseudoVSEXT_VF2_M1, 0x2 }, // 3694 |
| 4365 | { PseudoVSEXT_VF2_M2_MASK, PseudoVSEXT_VF2_M2, 0x2 }, // 3695 |
| 4366 | { PseudoVSEXT_VF2_M4_MASK, PseudoVSEXT_VF2_M4, 0x2 }, // 3696 |
| 4367 | { PseudoVSEXT_VF2_M8_MASK, PseudoVSEXT_VF2_M8, 0x2 }, // 3697 |
| 4368 | { PseudoVSEXT_VF2_MF2_MASK, PseudoVSEXT_VF2_MF2, 0x2 }, // 3698 |
| 4369 | { PseudoVSEXT_VF2_MF4_MASK, PseudoVSEXT_VF2_MF4, 0x2 }, // 3699 |
| 4370 | { PseudoVSEXT_VF4_M1_MASK, PseudoVSEXT_VF4_M1, 0x2 }, // 3700 |
| 4371 | { PseudoVSEXT_VF4_M2_MASK, PseudoVSEXT_VF4_M2, 0x2 }, // 3701 |
| 4372 | { PseudoVSEXT_VF4_M4_MASK, PseudoVSEXT_VF4_M4, 0x2 }, // 3702 |
| 4373 | { PseudoVSEXT_VF4_M8_MASK, PseudoVSEXT_VF4_M8, 0x2 }, // 3703 |
| 4374 | { PseudoVSEXT_VF4_MF2_MASK, PseudoVSEXT_VF4_MF2, 0x2 }, // 3704 |
| 4375 | { PseudoVSEXT_VF8_M1_MASK, PseudoVSEXT_VF8_M1, 0x2 }, // 3705 |
| 4376 | { PseudoVSEXT_VF8_M2_MASK, PseudoVSEXT_VF8_M2, 0x2 }, // 3706 |
| 4377 | { PseudoVSEXT_VF8_M4_MASK, PseudoVSEXT_VF8_M4, 0x2 }, // 3707 |
| 4378 | { PseudoVSEXT_VF8_M8_MASK, PseudoVSEXT_VF8_M8, 0x2 }, // 3708 |
| 4379 | { PseudoVSLIDE1DOWN_VX_M1_MASK, PseudoVSLIDE1DOWN_VX_M1, 0x3 }, // 3709 |
| 4380 | { PseudoVSLIDE1DOWN_VX_M2_MASK, PseudoVSLIDE1DOWN_VX_M2, 0x3 }, // 3710 |
| 4381 | { PseudoVSLIDE1DOWN_VX_M4_MASK, PseudoVSLIDE1DOWN_VX_M4, 0x3 }, // 3711 |
| 4382 | { PseudoVSLIDE1DOWN_VX_M8_MASK, PseudoVSLIDE1DOWN_VX_M8, 0x3 }, // 3712 |
| 4383 | { PseudoVSLIDE1DOWN_VX_MF2_MASK, PseudoVSLIDE1DOWN_VX_MF2, 0x3 }, // 3713 |
| 4384 | { PseudoVSLIDE1DOWN_VX_MF4_MASK, PseudoVSLIDE1DOWN_VX_MF4, 0x3 }, // 3714 |
| 4385 | { PseudoVSLIDE1DOWN_VX_MF8_MASK, PseudoVSLIDE1DOWN_VX_MF8, 0x3 }, // 3715 |
| 4386 | { PseudoVSLIDE1UP_VX_M1_MASK, PseudoVSLIDE1UP_VX_M1, 0x3 }, // 3716 |
| 4387 | { PseudoVSLIDE1UP_VX_M2_MASK, PseudoVSLIDE1UP_VX_M2, 0x3 }, // 3717 |
| 4388 | { PseudoVSLIDE1UP_VX_M4_MASK, PseudoVSLIDE1UP_VX_M4, 0x3 }, // 3718 |
| 4389 | { PseudoVSLIDE1UP_VX_M8_MASK, PseudoVSLIDE1UP_VX_M8, 0x3 }, // 3719 |
| 4390 | { PseudoVSLIDE1UP_VX_MF2_MASK, PseudoVSLIDE1UP_VX_MF2, 0x3 }, // 3720 |
| 4391 | { PseudoVSLIDE1UP_VX_MF4_MASK, PseudoVSLIDE1UP_VX_MF4, 0x3 }, // 3721 |
| 4392 | { PseudoVSLIDE1UP_VX_MF8_MASK, PseudoVSLIDE1UP_VX_MF8, 0x3 }, // 3722 |
| 4393 | { PseudoVSLIDEDOWN_VI_M1_MASK, PseudoVSLIDEDOWN_VI_M1, 0x3 }, // 3723 |
| 4394 | { PseudoVSLIDEDOWN_VI_M2_MASK, PseudoVSLIDEDOWN_VI_M2, 0x3 }, // 3724 |
| 4395 | { PseudoVSLIDEDOWN_VI_M4_MASK, PseudoVSLIDEDOWN_VI_M4, 0x3 }, // 3725 |
| 4396 | { PseudoVSLIDEDOWN_VI_M8_MASK, PseudoVSLIDEDOWN_VI_M8, 0x3 }, // 3726 |
| 4397 | { PseudoVSLIDEDOWN_VI_MF2_MASK, PseudoVSLIDEDOWN_VI_MF2, 0x3 }, // 3727 |
| 4398 | { PseudoVSLIDEDOWN_VI_MF4_MASK, PseudoVSLIDEDOWN_VI_MF4, 0x3 }, // 3728 |
| 4399 | { PseudoVSLIDEDOWN_VI_MF8_MASK, PseudoVSLIDEDOWN_VI_MF8, 0x3 }, // 3729 |
| 4400 | { PseudoVSLIDEDOWN_VX_M1_MASK, PseudoVSLIDEDOWN_VX_M1, 0x3 }, // 3730 |
| 4401 | { PseudoVSLIDEDOWN_VX_M2_MASK, PseudoVSLIDEDOWN_VX_M2, 0x3 }, // 3731 |
| 4402 | { PseudoVSLIDEDOWN_VX_M4_MASK, PseudoVSLIDEDOWN_VX_M4, 0x3 }, // 3732 |
| 4403 | { PseudoVSLIDEDOWN_VX_M8_MASK, PseudoVSLIDEDOWN_VX_M8, 0x3 }, // 3733 |
| 4404 | { PseudoVSLIDEDOWN_VX_MF2_MASK, PseudoVSLIDEDOWN_VX_MF2, 0x3 }, // 3734 |
| 4405 | { PseudoVSLIDEDOWN_VX_MF4_MASK, PseudoVSLIDEDOWN_VX_MF4, 0x3 }, // 3735 |
| 4406 | { PseudoVSLIDEDOWN_VX_MF8_MASK, PseudoVSLIDEDOWN_VX_MF8, 0x3 }, // 3736 |
| 4407 | { PseudoVSLIDEUP_VI_M1_MASK, PseudoVSLIDEUP_VI_M1, 0x3 }, // 3737 |
| 4408 | { PseudoVSLIDEUP_VI_M2_MASK, PseudoVSLIDEUP_VI_M2, 0x3 }, // 3738 |
| 4409 | { PseudoVSLIDEUP_VI_M4_MASK, PseudoVSLIDEUP_VI_M4, 0x3 }, // 3739 |
| 4410 | { PseudoVSLIDEUP_VI_M8_MASK, PseudoVSLIDEUP_VI_M8, 0x3 }, // 3740 |
| 4411 | { PseudoVSLIDEUP_VI_MF2_MASK, PseudoVSLIDEUP_VI_MF2, 0x3 }, // 3741 |
| 4412 | { PseudoVSLIDEUP_VI_MF4_MASK, PseudoVSLIDEUP_VI_MF4, 0x3 }, // 3742 |
| 4413 | { PseudoVSLIDEUP_VI_MF8_MASK, PseudoVSLIDEUP_VI_MF8, 0x3 }, // 3743 |
| 4414 | { PseudoVSLIDEUP_VX_M1_MASK, PseudoVSLIDEUP_VX_M1, 0x3 }, // 3744 |
| 4415 | { PseudoVSLIDEUP_VX_M2_MASK, PseudoVSLIDEUP_VX_M2, 0x3 }, // 3745 |
| 4416 | { PseudoVSLIDEUP_VX_M4_MASK, PseudoVSLIDEUP_VX_M4, 0x3 }, // 3746 |
| 4417 | { PseudoVSLIDEUP_VX_M8_MASK, PseudoVSLIDEUP_VX_M8, 0x3 }, // 3747 |
| 4418 | { PseudoVSLIDEUP_VX_MF2_MASK, PseudoVSLIDEUP_VX_MF2, 0x3 }, // 3748 |
| 4419 | { PseudoVSLIDEUP_VX_MF4_MASK, PseudoVSLIDEUP_VX_MF4, 0x3 }, // 3749 |
| 4420 | { PseudoVSLIDEUP_VX_MF8_MASK, PseudoVSLIDEUP_VX_MF8, 0x3 }, // 3750 |
| 4421 | { PseudoVSLL_VI_M1_MASK, PseudoVSLL_VI_M1, 0x3 }, // 3751 |
| 4422 | { PseudoVSLL_VI_M2_MASK, PseudoVSLL_VI_M2, 0x3 }, // 3752 |
| 4423 | { PseudoVSLL_VI_M4_MASK, PseudoVSLL_VI_M4, 0x3 }, // 3753 |
| 4424 | { PseudoVSLL_VI_M8_MASK, PseudoVSLL_VI_M8, 0x3 }, // 3754 |
| 4425 | { PseudoVSLL_VI_MF2_MASK, PseudoVSLL_VI_MF2, 0x3 }, // 3755 |
| 4426 | { PseudoVSLL_VI_MF4_MASK, PseudoVSLL_VI_MF4, 0x3 }, // 3756 |
| 4427 | { PseudoVSLL_VI_MF8_MASK, PseudoVSLL_VI_MF8, 0x3 }, // 3757 |
| 4428 | { PseudoVSLL_VV_M1_MASK, PseudoVSLL_VV_M1, 0x3 }, // 3758 |
| 4429 | { PseudoVSLL_VV_M2_MASK, PseudoVSLL_VV_M2, 0x3 }, // 3759 |
| 4430 | { PseudoVSLL_VV_M4_MASK, PseudoVSLL_VV_M4, 0x3 }, // 3760 |
| 4431 | { PseudoVSLL_VV_M8_MASK, PseudoVSLL_VV_M8, 0x3 }, // 3761 |
| 4432 | { PseudoVSLL_VV_MF2_MASK, PseudoVSLL_VV_MF2, 0x3 }, // 3762 |
| 4433 | { PseudoVSLL_VV_MF4_MASK, PseudoVSLL_VV_MF4, 0x3 }, // 3763 |
| 4434 | { PseudoVSLL_VV_MF8_MASK, PseudoVSLL_VV_MF8, 0x3 }, // 3764 |
| 4435 | { PseudoVSLL_VX_M1_MASK, PseudoVSLL_VX_M1, 0x3 }, // 3765 |
| 4436 | { PseudoVSLL_VX_M2_MASK, PseudoVSLL_VX_M2, 0x3 }, // 3766 |
| 4437 | { PseudoVSLL_VX_M4_MASK, PseudoVSLL_VX_M4, 0x3 }, // 3767 |
| 4438 | { PseudoVSLL_VX_M8_MASK, PseudoVSLL_VX_M8, 0x3 }, // 3768 |
| 4439 | { PseudoVSLL_VX_MF2_MASK, PseudoVSLL_VX_MF2, 0x3 }, // 3769 |
| 4440 | { PseudoVSLL_VX_MF4_MASK, PseudoVSLL_VX_MF4, 0x3 }, // 3770 |
| 4441 | { PseudoVSLL_VX_MF8_MASK, PseudoVSLL_VX_MF8, 0x3 }, // 3771 |
| 4442 | { PseudoVSMUL_VV_M1_MASK, PseudoVSMUL_VV_M1, 0x3 }, // 3772 |
| 4443 | { PseudoVSMUL_VV_M2_MASK, PseudoVSMUL_VV_M2, 0x3 }, // 3773 |
| 4444 | { PseudoVSMUL_VV_M4_MASK, PseudoVSMUL_VV_M4, 0x3 }, // 3774 |
| 4445 | { PseudoVSMUL_VV_M8_MASK, PseudoVSMUL_VV_M8, 0x3 }, // 3775 |
| 4446 | { PseudoVSMUL_VV_MF2_MASK, PseudoVSMUL_VV_MF2, 0x3 }, // 3776 |
| 4447 | { PseudoVSMUL_VV_MF4_MASK, PseudoVSMUL_VV_MF4, 0x3 }, // 3777 |
| 4448 | { PseudoVSMUL_VV_MF8_MASK, PseudoVSMUL_VV_MF8, 0x3 }, // 3778 |
| 4449 | { PseudoVSMUL_VX_M1_MASK, PseudoVSMUL_VX_M1, 0x3 }, // 3779 |
| 4450 | { PseudoVSMUL_VX_M2_MASK, PseudoVSMUL_VX_M2, 0x3 }, // 3780 |
| 4451 | { PseudoVSMUL_VX_M4_MASK, PseudoVSMUL_VX_M4, 0x3 }, // 3781 |
| 4452 | { PseudoVSMUL_VX_M8_MASK, PseudoVSMUL_VX_M8, 0x3 }, // 3782 |
| 4453 | { PseudoVSMUL_VX_MF2_MASK, PseudoVSMUL_VX_MF2, 0x3 }, // 3783 |
| 4454 | { PseudoVSMUL_VX_MF4_MASK, PseudoVSMUL_VX_MF4, 0x3 }, // 3784 |
| 4455 | { PseudoVSMUL_VX_MF8_MASK, PseudoVSMUL_VX_MF8, 0x3 }, // 3785 |
| 4456 | { PseudoVSOXEI16_V_M1_M1_MASK, PseudoVSOXEI16_V_M1_M1, 0x3 }, // 3786 |
| 4457 | { PseudoVSOXEI16_V_M1_M2_MASK, PseudoVSOXEI16_V_M1_M2, 0x3 }, // 3787 |
| 4458 | { PseudoVSOXEI16_V_M1_M4_MASK, PseudoVSOXEI16_V_M1_M4, 0x3 }, // 3788 |
| 4459 | { PseudoVSOXEI16_V_M1_MF2_MASK, PseudoVSOXEI16_V_M1_MF2, 0x3 }, // 3789 |
| 4460 | { PseudoVSOXEI16_V_M2_M1_MASK, PseudoVSOXEI16_V_M2_M1, 0x3 }, // 3790 |
| 4461 | { PseudoVSOXEI16_V_M2_M2_MASK, PseudoVSOXEI16_V_M2_M2, 0x3 }, // 3791 |
| 4462 | { PseudoVSOXEI16_V_M2_M4_MASK, PseudoVSOXEI16_V_M2_M4, 0x3 }, // 3792 |
| 4463 | { PseudoVSOXEI16_V_M2_M8_MASK, PseudoVSOXEI16_V_M2_M8, 0x3 }, // 3793 |
| 4464 | { PseudoVSOXEI16_V_M4_M2_MASK, PseudoVSOXEI16_V_M4_M2, 0x3 }, // 3794 |
| 4465 | { PseudoVSOXEI16_V_M4_M4_MASK, PseudoVSOXEI16_V_M4_M4, 0x3 }, // 3795 |
| 4466 | { PseudoVSOXEI16_V_M4_M8_MASK, PseudoVSOXEI16_V_M4_M8, 0x3 }, // 3796 |
| 4467 | { PseudoVSOXEI16_V_M8_M4_MASK, PseudoVSOXEI16_V_M8_M4, 0x3 }, // 3797 |
| 4468 | { PseudoVSOXEI16_V_M8_M8_MASK, PseudoVSOXEI16_V_M8_M8, 0x3 }, // 3798 |
| 4469 | { PseudoVSOXEI16_V_MF2_M1_MASK, PseudoVSOXEI16_V_MF2_M1, 0x3 }, // 3799 |
| 4470 | { PseudoVSOXEI16_V_MF2_M2_MASK, PseudoVSOXEI16_V_MF2_M2, 0x3 }, // 3800 |
| 4471 | { PseudoVSOXEI16_V_MF2_MF2_MASK, PseudoVSOXEI16_V_MF2_MF2, 0x3 }, // 3801 |
| 4472 | { PseudoVSOXEI16_V_MF2_MF4_MASK, PseudoVSOXEI16_V_MF2_MF4, 0x3 }, // 3802 |
| 4473 | { PseudoVSOXEI16_V_MF4_M1_MASK, PseudoVSOXEI16_V_MF4_M1, 0x3 }, // 3803 |
| 4474 | { PseudoVSOXEI16_V_MF4_MF2_MASK, PseudoVSOXEI16_V_MF4_MF2, 0x3 }, // 3804 |
| 4475 | { PseudoVSOXEI16_V_MF4_MF4_MASK, PseudoVSOXEI16_V_MF4_MF4, 0x3 }, // 3805 |
| 4476 | { PseudoVSOXEI16_V_MF4_MF8_MASK, PseudoVSOXEI16_V_MF4_MF8, 0x3 }, // 3806 |
| 4477 | { PseudoVSOXEI32_V_M1_M1_MASK, PseudoVSOXEI32_V_M1_M1, 0x3 }, // 3807 |
| 4478 | { PseudoVSOXEI32_V_M1_M2_MASK, PseudoVSOXEI32_V_M1_M2, 0x3 }, // 3808 |
| 4479 | { PseudoVSOXEI32_V_M1_MF2_MASK, PseudoVSOXEI32_V_M1_MF2, 0x3 }, // 3809 |
| 4480 | { PseudoVSOXEI32_V_M1_MF4_MASK, PseudoVSOXEI32_V_M1_MF4, 0x3 }, // 3810 |
| 4481 | { PseudoVSOXEI32_V_M2_M1_MASK, PseudoVSOXEI32_V_M2_M1, 0x3 }, // 3811 |
| 4482 | { PseudoVSOXEI32_V_M2_M2_MASK, PseudoVSOXEI32_V_M2_M2, 0x3 }, // 3812 |
| 4483 | { PseudoVSOXEI32_V_M2_M4_MASK, PseudoVSOXEI32_V_M2_M4, 0x3 }, // 3813 |
| 4484 | { PseudoVSOXEI32_V_M2_MF2_MASK, PseudoVSOXEI32_V_M2_MF2, 0x3 }, // 3814 |
| 4485 | { PseudoVSOXEI32_V_M4_M1_MASK, PseudoVSOXEI32_V_M4_M1, 0x3 }, // 3815 |
| 4486 | { PseudoVSOXEI32_V_M4_M2_MASK, PseudoVSOXEI32_V_M4_M2, 0x3 }, // 3816 |
| 4487 | { PseudoVSOXEI32_V_M4_M4_MASK, PseudoVSOXEI32_V_M4_M4, 0x3 }, // 3817 |
| 4488 | { PseudoVSOXEI32_V_M4_M8_MASK, PseudoVSOXEI32_V_M4_M8, 0x3 }, // 3818 |
| 4489 | { PseudoVSOXEI32_V_M8_M2_MASK, PseudoVSOXEI32_V_M8_M2, 0x3 }, // 3819 |
| 4490 | { PseudoVSOXEI32_V_M8_M4_MASK, PseudoVSOXEI32_V_M8_M4, 0x3 }, // 3820 |
| 4491 | { PseudoVSOXEI32_V_M8_M8_MASK, PseudoVSOXEI32_V_M8_M8, 0x3 }, // 3821 |
| 4492 | { PseudoVSOXEI32_V_MF2_M1_MASK, PseudoVSOXEI32_V_MF2_M1, 0x3 }, // 3822 |
| 4493 | { PseudoVSOXEI32_V_MF2_MF2_MASK, PseudoVSOXEI32_V_MF2_MF2, 0x3 }, // 3823 |
| 4494 | { PseudoVSOXEI32_V_MF2_MF4_MASK, PseudoVSOXEI32_V_MF2_MF4, 0x3 }, // 3824 |
| 4495 | { PseudoVSOXEI32_V_MF2_MF8_MASK, PseudoVSOXEI32_V_MF2_MF8, 0x3 }, // 3825 |
| 4496 | { PseudoVSOXEI64_V_M1_M1_MASK, PseudoVSOXEI64_V_M1_M1, 0x3 }, // 3826 |
| 4497 | { PseudoVSOXEI64_V_M1_MF2_MASK, PseudoVSOXEI64_V_M1_MF2, 0x3 }, // 3827 |
| 4498 | { PseudoVSOXEI64_V_M1_MF4_MASK, PseudoVSOXEI64_V_M1_MF4, 0x3 }, // 3828 |
| 4499 | { PseudoVSOXEI64_V_M1_MF8_MASK, PseudoVSOXEI64_V_M1_MF8, 0x3 }, // 3829 |
| 4500 | { PseudoVSOXEI64_V_M2_M1_MASK, PseudoVSOXEI64_V_M2_M1, 0x3 }, // 3830 |
| 4501 | { PseudoVSOXEI64_V_M2_M2_MASK, PseudoVSOXEI64_V_M2_M2, 0x3 }, // 3831 |
| 4502 | { PseudoVSOXEI64_V_M2_MF2_MASK, PseudoVSOXEI64_V_M2_MF2, 0x3 }, // 3832 |
| 4503 | { PseudoVSOXEI64_V_M2_MF4_MASK, PseudoVSOXEI64_V_M2_MF4, 0x3 }, // 3833 |
| 4504 | { PseudoVSOXEI64_V_M4_M1_MASK, PseudoVSOXEI64_V_M4_M1, 0x3 }, // 3834 |
| 4505 | { PseudoVSOXEI64_V_M4_M2_MASK, PseudoVSOXEI64_V_M4_M2, 0x3 }, // 3835 |
| 4506 | { PseudoVSOXEI64_V_M4_M4_MASK, PseudoVSOXEI64_V_M4_M4, 0x3 }, // 3836 |
| 4507 | { PseudoVSOXEI64_V_M4_MF2_MASK, PseudoVSOXEI64_V_M4_MF2, 0x3 }, // 3837 |
| 4508 | { PseudoVSOXEI64_V_M8_M1_MASK, PseudoVSOXEI64_V_M8_M1, 0x3 }, // 3838 |
| 4509 | { PseudoVSOXEI64_V_M8_M2_MASK, PseudoVSOXEI64_V_M8_M2, 0x3 }, // 3839 |
| 4510 | { PseudoVSOXEI64_V_M8_M4_MASK, PseudoVSOXEI64_V_M8_M4, 0x3 }, // 3840 |
| 4511 | { PseudoVSOXEI64_V_M8_M8_MASK, PseudoVSOXEI64_V_M8_M8, 0x3 }, // 3841 |
| 4512 | { PseudoVSOXEI8_V_M1_M1_MASK, PseudoVSOXEI8_V_M1_M1, 0x3 }, // 3842 |
| 4513 | { PseudoVSOXEI8_V_M1_M2_MASK, PseudoVSOXEI8_V_M1_M2, 0x3 }, // 3843 |
| 4514 | { PseudoVSOXEI8_V_M1_M4_MASK, PseudoVSOXEI8_V_M1_M4, 0x3 }, // 3844 |
| 4515 | { PseudoVSOXEI8_V_M1_M8_MASK, PseudoVSOXEI8_V_M1_M8, 0x3 }, // 3845 |
| 4516 | { PseudoVSOXEI8_V_M2_M2_MASK, PseudoVSOXEI8_V_M2_M2, 0x3 }, // 3846 |
| 4517 | { PseudoVSOXEI8_V_M2_M4_MASK, PseudoVSOXEI8_V_M2_M4, 0x3 }, // 3847 |
| 4518 | { PseudoVSOXEI8_V_M2_M8_MASK, PseudoVSOXEI8_V_M2_M8, 0x3 }, // 3848 |
| 4519 | { PseudoVSOXEI8_V_M4_M4_MASK, PseudoVSOXEI8_V_M4_M4, 0x3 }, // 3849 |
| 4520 | { PseudoVSOXEI8_V_M4_M8_MASK, PseudoVSOXEI8_V_M4_M8, 0x3 }, // 3850 |
| 4521 | { PseudoVSOXEI8_V_M8_M8_MASK, PseudoVSOXEI8_V_M8_M8, 0x3 }, // 3851 |
| 4522 | { PseudoVSOXEI8_V_MF2_M1_MASK, PseudoVSOXEI8_V_MF2_M1, 0x3 }, // 3852 |
| 4523 | { PseudoVSOXEI8_V_MF2_M2_MASK, PseudoVSOXEI8_V_MF2_M2, 0x3 }, // 3853 |
| 4524 | { PseudoVSOXEI8_V_MF2_M4_MASK, PseudoVSOXEI8_V_MF2_M4, 0x3 }, // 3854 |
| 4525 | { PseudoVSOXEI8_V_MF2_MF2_MASK, PseudoVSOXEI8_V_MF2_MF2, 0x3 }, // 3855 |
| 4526 | { PseudoVSOXEI8_V_MF4_M1_MASK, PseudoVSOXEI8_V_MF4_M1, 0x3 }, // 3856 |
| 4527 | { PseudoVSOXEI8_V_MF4_M2_MASK, PseudoVSOXEI8_V_MF4_M2, 0x3 }, // 3857 |
| 4528 | { PseudoVSOXEI8_V_MF4_MF2_MASK, PseudoVSOXEI8_V_MF4_MF2, 0x3 }, // 3858 |
| 4529 | { PseudoVSOXEI8_V_MF4_MF4_MASK, PseudoVSOXEI8_V_MF4_MF4, 0x3 }, // 3859 |
| 4530 | { PseudoVSOXEI8_V_MF8_M1_MASK, PseudoVSOXEI8_V_MF8_M1, 0x3 }, // 3860 |
| 4531 | { PseudoVSOXEI8_V_MF8_MF2_MASK, PseudoVSOXEI8_V_MF8_MF2, 0x3 }, // 3861 |
| 4532 | { PseudoVSOXEI8_V_MF8_MF4_MASK, PseudoVSOXEI8_V_MF8_MF4, 0x3 }, // 3862 |
| 4533 | { PseudoVSOXEI8_V_MF8_MF8_MASK, PseudoVSOXEI8_V_MF8_MF8, 0x3 }, // 3863 |
| 4534 | { PseudoVSOXSEG2EI16_V_M1_M1_MASK, PseudoVSOXSEG2EI16_V_M1_M1, 0x3 }, // 3864 |
| 4535 | { PseudoVSOXSEG2EI16_V_M1_M2_MASK, PseudoVSOXSEG2EI16_V_M1_M2, 0x3 }, // 3865 |
| 4536 | { PseudoVSOXSEG2EI16_V_M1_M4_MASK, PseudoVSOXSEG2EI16_V_M1_M4, 0x3 }, // 3866 |
| 4537 | { PseudoVSOXSEG2EI16_V_M1_MF2_MASK, PseudoVSOXSEG2EI16_V_M1_MF2, 0x3 }, // 3867 |
| 4538 | { PseudoVSOXSEG2EI16_V_M2_M1_MASK, PseudoVSOXSEG2EI16_V_M2_M1, 0x3 }, // 3868 |
| 4539 | { PseudoVSOXSEG2EI16_V_M2_M2_MASK, PseudoVSOXSEG2EI16_V_M2_M2, 0x3 }, // 3869 |
| 4540 | { PseudoVSOXSEG2EI16_V_M2_M4_MASK, PseudoVSOXSEG2EI16_V_M2_M4, 0x3 }, // 3870 |
| 4541 | { PseudoVSOXSEG2EI16_V_M4_M2_MASK, PseudoVSOXSEG2EI16_V_M4_M2, 0x3 }, // 3871 |
| 4542 | { PseudoVSOXSEG2EI16_V_M4_M4_MASK, PseudoVSOXSEG2EI16_V_M4_M4, 0x3 }, // 3872 |
| 4543 | { PseudoVSOXSEG2EI16_V_M8_M4_MASK, PseudoVSOXSEG2EI16_V_M8_M4, 0x3 }, // 3873 |
| 4544 | { PseudoVSOXSEG2EI16_V_MF2_M1_MASK, PseudoVSOXSEG2EI16_V_MF2_M1, 0x3 }, // 3874 |
| 4545 | { PseudoVSOXSEG2EI16_V_MF2_M2_MASK, PseudoVSOXSEG2EI16_V_MF2_M2, 0x3 }, // 3875 |
| 4546 | { PseudoVSOXSEG2EI16_V_MF2_MF2_MASK, PseudoVSOXSEG2EI16_V_MF2_MF2, 0x3 }, // 3876 |
| 4547 | { PseudoVSOXSEG2EI16_V_MF2_MF4_MASK, PseudoVSOXSEG2EI16_V_MF2_MF4, 0x3 }, // 3877 |
| 4548 | { PseudoVSOXSEG2EI16_V_MF4_M1_MASK, PseudoVSOXSEG2EI16_V_MF4_M1, 0x3 }, // 3878 |
| 4549 | { PseudoVSOXSEG2EI16_V_MF4_MF2_MASK, PseudoVSOXSEG2EI16_V_MF4_MF2, 0x3 }, // 3879 |
| 4550 | { PseudoVSOXSEG2EI16_V_MF4_MF4_MASK, PseudoVSOXSEG2EI16_V_MF4_MF4, 0x3 }, // 3880 |
| 4551 | { PseudoVSOXSEG2EI16_V_MF4_MF8_MASK, PseudoVSOXSEG2EI16_V_MF4_MF8, 0x3 }, // 3881 |
| 4552 | { PseudoVSOXSEG2EI32_V_M1_M1_MASK, PseudoVSOXSEG2EI32_V_M1_M1, 0x3 }, // 3882 |
| 4553 | { PseudoVSOXSEG2EI32_V_M1_M2_MASK, PseudoVSOXSEG2EI32_V_M1_M2, 0x3 }, // 3883 |
| 4554 | { PseudoVSOXSEG2EI32_V_M1_MF2_MASK, PseudoVSOXSEG2EI32_V_M1_MF2, 0x3 }, // 3884 |
| 4555 | { PseudoVSOXSEG2EI32_V_M1_MF4_MASK, PseudoVSOXSEG2EI32_V_M1_MF4, 0x3 }, // 3885 |
| 4556 | { PseudoVSOXSEG2EI32_V_M2_M1_MASK, PseudoVSOXSEG2EI32_V_M2_M1, 0x3 }, // 3886 |
| 4557 | { PseudoVSOXSEG2EI32_V_M2_M2_MASK, PseudoVSOXSEG2EI32_V_M2_M2, 0x3 }, // 3887 |
| 4558 | { PseudoVSOXSEG2EI32_V_M2_M4_MASK, PseudoVSOXSEG2EI32_V_M2_M4, 0x3 }, // 3888 |
| 4559 | { PseudoVSOXSEG2EI32_V_M2_MF2_MASK, PseudoVSOXSEG2EI32_V_M2_MF2, 0x3 }, // 3889 |
| 4560 | { PseudoVSOXSEG2EI32_V_M4_M1_MASK, PseudoVSOXSEG2EI32_V_M4_M1, 0x3 }, // 3890 |
| 4561 | { PseudoVSOXSEG2EI32_V_M4_M2_MASK, PseudoVSOXSEG2EI32_V_M4_M2, 0x3 }, // 3891 |
| 4562 | { PseudoVSOXSEG2EI32_V_M4_M4_MASK, PseudoVSOXSEG2EI32_V_M4_M4, 0x3 }, // 3892 |
| 4563 | { PseudoVSOXSEG2EI32_V_M8_M2_MASK, PseudoVSOXSEG2EI32_V_M8_M2, 0x3 }, // 3893 |
| 4564 | { PseudoVSOXSEG2EI32_V_M8_M4_MASK, PseudoVSOXSEG2EI32_V_M8_M4, 0x3 }, // 3894 |
| 4565 | { PseudoVSOXSEG2EI32_V_MF2_M1_MASK, PseudoVSOXSEG2EI32_V_MF2_M1, 0x3 }, // 3895 |
| 4566 | { PseudoVSOXSEG2EI32_V_MF2_MF2_MASK, PseudoVSOXSEG2EI32_V_MF2_MF2, 0x3 }, // 3896 |
| 4567 | { PseudoVSOXSEG2EI32_V_MF2_MF4_MASK, PseudoVSOXSEG2EI32_V_MF2_MF4, 0x3 }, // 3897 |
| 4568 | { PseudoVSOXSEG2EI32_V_MF2_MF8_MASK, PseudoVSOXSEG2EI32_V_MF2_MF8, 0x3 }, // 3898 |
| 4569 | { PseudoVSOXSEG2EI64_V_M1_M1_MASK, PseudoVSOXSEG2EI64_V_M1_M1, 0x3 }, // 3899 |
| 4570 | { PseudoVSOXSEG2EI64_V_M1_MF2_MASK, PseudoVSOXSEG2EI64_V_M1_MF2, 0x3 }, // 3900 |
| 4571 | { PseudoVSOXSEG2EI64_V_M1_MF4_MASK, PseudoVSOXSEG2EI64_V_M1_MF4, 0x3 }, // 3901 |
| 4572 | { PseudoVSOXSEG2EI64_V_M1_MF8_MASK, PseudoVSOXSEG2EI64_V_M1_MF8, 0x3 }, // 3902 |
| 4573 | { PseudoVSOXSEG2EI64_V_M2_M1_MASK, PseudoVSOXSEG2EI64_V_M2_M1, 0x3 }, // 3903 |
| 4574 | { PseudoVSOXSEG2EI64_V_M2_M2_MASK, PseudoVSOXSEG2EI64_V_M2_M2, 0x3 }, // 3904 |
| 4575 | { PseudoVSOXSEG2EI64_V_M2_MF2_MASK, PseudoVSOXSEG2EI64_V_M2_MF2, 0x3 }, // 3905 |
| 4576 | { PseudoVSOXSEG2EI64_V_M2_MF4_MASK, PseudoVSOXSEG2EI64_V_M2_MF4, 0x3 }, // 3906 |
| 4577 | { PseudoVSOXSEG2EI64_V_M4_M1_MASK, PseudoVSOXSEG2EI64_V_M4_M1, 0x3 }, // 3907 |
| 4578 | { PseudoVSOXSEG2EI64_V_M4_M2_MASK, PseudoVSOXSEG2EI64_V_M4_M2, 0x3 }, // 3908 |
| 4579 | { PseudoVSOXSEG2EI64_V_M4_M4_MASK, PseudoVSOXSEG2EI64_V_M4_M4, 0x3 }, // 3909 |
| 4580 | { PseudoVSOXSEG2EI64_V_M4_MF2_MASK, PseudoVSOXSEG2EI64_V_M4_MF2, 0x3 }, // 3910 |
| 4581 | { PseudoVSOXSEG2EI64_V_M8_M1_MASK, PseudoVSOXSEG2EI64_V_M8_M1, 0x3 }, // 3911 |
| 4582 | { PseudoVSOXSEG2EI64_V_M8_M2_MASK, PseudoVSOXSEG2EI64_V_M8_M2, 0x3 }, // 3912 |
| 4583 | { PseudoVSOXSEG2EI64_V_M8_M4_MASK, PseudoVSOXSEG2EI64_V_M8_M4, 0x3 }, // 3913 |
| 4584 | { PseudoVSOXSEG2EI8_V_M1_M1_MASK, PseudoVSOXSEG2EI8_V_M1_M1, 0x3 }, // 3914 |
| 4585 | { PseudoVSOXSEG2EI8_V_M1_M2_MASK, PseudoVSOXSEG2EI8_V_M1_M2, 0x3 }, // 3915 |
| 4586 | { PseudoVSOXSEG2EI8_V_M1_M4_MASK, PseudoVSOXSEG2EI8_V_M1_M4, 0x3 }, // 3916 |
| 4587 | { PseudoVSOXSEG2EI8_V_M2_M2_MASK, PseudoVSOXSEG2EI8_V_M2_M2, 0x3 }, // 3917 |
| 4588 | { PseudoVSOXSEG2EI8_V_M2_M4_MASK, PseudoVSOXSEG2EI8_V_M2_M4, 0x3 }, // 3918 |
| 4589 | { PseudoVSOXSEG2EI8_V_M4_M4_MASK, PseudoVSOXSEG2EI8_V_M4_M4, 0x3 }, // 3919 |
| 4590 | { PseudoVSOXSEG2EI8_V_MF2_M1_MASK, PseudoVSOXSEG2EI8_V_MF2_M1, 0x3 }, // 3920 |
| 4591 | { PseudoVSOXSEG2EI8_V_MF2_M2_MASK, PseudoVSOXSEG2EI8_V_MF2_M2, 0x3 }, // 3921 |
| 4592 | { PseudoVSOXSEG2EI8_V_MF2_M4_MASK, PseudoVSOXSEG2EI8_V_MF2_M4, 0x3 }, // 3922 |
| 4593 | { PseudoVSOXSEG2EI8_V_MF2_MF2_MASK, PseudoVSOXSEG2EI8_V_MF2_MF2, 0x3 }, // 3923 |
| 4594 | { PseudoVSOXSEG2EI8_V_MF4_M1_MASK, PseudoVSOXSEG2EI8_V_MF4_M1, 0x3 }, // 3924 |
| 4595 | { PseudoVSOXSEG2EI8_V_MF4_M2_MASK, PseudoVSOXSEG2EI8_V_MF4_M2, 0x3 }, // 3925 |
| 4596 | { PseudoVSOXSEG2EI8_V_MF4_MF2_MASK, PseudoVSOXSEG2EI8_V_MF4_MF2, 0x3 }, // 3926 |
| 4597 | { PseudoVSOXSEG2EI8_V_MF4_MF4_MASK, PseudoVSOXSEG2EI8_V_MF4_MF4, 0x3 }, // 3927 |
| 4598 | { PseudoVSOXSEG2EI8_V_MF8_M1_MASK, PseudoVSOXSEG2EI8_V_MF8_M1, 0x3 }, // 3928 |
| 4599 | { PseudoVSOXSEG2EI8_V_MF8_MF2_MASK, PseudoVSOXSEG2EI8_V_MF8_MF2, 0x3 }, // 3929 |
| 4600 | { PseudoVSOXSEG2EI8_V_MF8_MF4_MASK, PseudoVSOXSEG2EI8_V_MF8_MF4, 0x3 }, // 3930 |
| 4601 | { PseudoVSOXSEG2EI8_V_MF8_MF8_MASK, PseudoVSOXSEG2EI8_V_MF8_MF8, 0x3 }, // 3931 |
| 4602 | { PseudoVSOXSEG3EI16_V_M1_M1_MASK, PseudoVSOXSEG3EI16_V_M1_M1, 0x3 }, // 3932 |
| 4603 | { PseudoVSOXSEG3EI16_V_M1_M2_MASK, PseudoVSOXSEG3EI16_V_M1_M2, 0x3 }, // 3933 |
| 4604 | { PseudoVSOXSEG3EI16_V_M1_MF2_MASK, PseudoVSOXSEG3EI16_V_M1_MF2, 0x3 }, // 3934 |
| 4605 | { PseudoVSOXSEG3EI16_V_M2_M1_MASK, PseudoVSOXSEG3EI16_V_M2_M1, 0x3 }, // 3935 |
| 4606 | { PseudoVSOXSEG3EI16_V_M2_M2_MASK, PseudoVSOXSEG3EI16_V_M2_M2, 0x3 }, // 3936 |
| 4607 | { PseudoVSOXSEG3EI16_V_M4_M2_MASK, PseudoVSOXSEG3EI16_V_M4_M2, 0x3 }, // 3937 |
| 4608 | { PseudoVSOXSEG3EI16_V_MF2_M1_MASK, PseudoVSOXSEG3EI16_V_MF2_M1, 0x3 }, // 3938 |
| 4609 | { PseudoVSOXSEG3EI16_V_MF2_M2_MASK, PseudoVSOXSEG3EI16_V_MF2_M2, 0x3 }, // 3939 |
| 4610 | { PseudoVSOXSEG3EI16_V_MF2_MF2_MASK, PseudoVSOXSEG3EI16_V_MF2_MF2, 0x3 }, // 3940 |
| 4611 | { PseudoVSOXSEG3EI16_V_MF2_MF4_MASK, PseudoVSOXSEG3EI16_V_MF2_MF4, 0x3 }, // 3941 |
| 4612 | { PseudoVSOXSEG3EI16_V_MF4_M1_MASK, PseudoVSOXSEG3EI16_V_MF4_M1, 0x3 }, // 3942 |
| 4613 | { PseudoVSOXSEG3EI16_V_MF4_MF2_MASK, PseudoVSOXSEG3EI16_V_MF4_MF2, 0x3 }, // 3943 |
| 4614 | { PseudoVSOXSEG3EI16_V_MF4_MF4_MASK, PseudoVSOXSEG3EI16_V_MF4_MF4, 0x3 }, // 3944 |
| 4615 | { PseudoVSOXSEG3EI16_V_MF4_MF8_MASK, PseudoVSOXSEG3EI16_V_MF4_MF8, 0x3 }, // 3945 |
| 4616 | { PseudoVSOXSEG3EI32_V_M1_M1_MASK, PseudoVSOXSEG3EI32_V_M1_M1, 0x3 }, // 3946 |
| 4617 | { PseudoVSOXSEG3EI32_V_M1_M2_MASK, PseudoVSOXSEG3EI32_V_M1_M2, 0x3 }, // 3947 |
| 4618 | { PseudoVSOXSEG3EI32_V_M1_MF2_MASK, PseudoVSOXSEG3EI32_V_M1_MF2, 0x3 }, // 3948 |
| 4619 | { PseudoVSOXSEG3EI32_V_M1_MF4_MASK, PseudoVSOXSEG3EI32_V_M1_MF4, 0x3 }, // 3949 |
| 4620 | { PseudoVSOXSEG3EI32_V_M2_M1_MASK, PseudoVSOXSEG3EI32_V_M2_M1, 0x3 }, // 3950 |
| 4621 | { PseudoVSOXSEG3EI32_V_M2_M2_MASK, PseudoVSOXSEG3EI32_V_M2_M2, 0x3 }, // 3951 |
| 4622 | { PseudoVSOXSEG3EI32_V_M2_MF2_MASK, PseudoVSOXSEG3EI32_V_M2_MF2, 0x3 }, // 3952 |
| 4623 | { PseudoVSOXSEG3EI32_V_M4_M1_MASK, PseudoVSOXSEG3EI32_V_M4_M1, 0x3 }, // 3953 |
| 4624 | { PseudoVSOXSEG3EI32_V_M4_M2_MASK, PseudoVSOXSEG3EI32_V_M4_M2, 0x3 }, // 3954 |
| 4625 | { PseudoVSOXSEG3EI32_V_M8_M2_MASK, PseudoVSOXSEG3EI32_V_M8_M2, 0x3 }, // 3955 |
| 4626 | { PseudoVSOXSEG3EI32_V_MF2_M1_MASK, PseudoVSOXSEG3EI32_V_MF2_M1, 0x3 }, // 3956 |
| 4627 | { PseudoVSOXSEG3EI32_V_MF2_MF2_MASK, PseudoVSOXSEG3EI32_V_MF2_MF2, 0x3 }, // 3957 |
| 4628 | { PseudoVSOXSEG3EI32_V_MF2_MF4_MASK, PseudoVSOXSEG3EI32_V_MF2_MF4, 0x3 }, // 3958 |
| 4629 | { PseudoVSOXSEG3EI32_V_MF2_MF8_MASK, PseudoVSOXSEG3EI32_V_MF2_MF8, 0x3 }, // 3959 |
| 4630 | { PseudoVSOXSEG3EI64_V_M1_M1_MASK, PseudoVSOXSEG3EI64_V_M1_M1, 0x3 }, // 3960 |
| 4631 | { PseudoVSOXSEG3EI64_V_M1_MF2_MASK, PseudoVSOXSEG3EI64_V_M1_MF2, 0x3 }, // 3961 |
| 4632 | { PseudoVSOXSEG3EI64_V_M1_MF4_MASK, PseudoVSOXSEG3EI64_V_M1_MF4, 0x3 }, // 3962 |
| 4633 | { PseudoVSOXSEG3EI64_V_M1_MF8_MASK, PseudoVSOXSEG3EI64_V_M1_MF8, 0x3 }, // 3963 |
| 4634 | { PseudoVSOXSEG3EI64_V_M2_M1_MASK, PseudoVSOXSEG3EI64_V_M2_M1, 0x3 }, // 3964 |
| 4635 | { PseudoVSOXSEG3EI64_V_M2_M2_MASK, PseudoVSOXSEG3EI64_V_M2_M2, 0x3 }, // 3965 |
| 4636 | { PseudoVSOXSEG3EI64_V_M2_MF2_MASK, PseudoVSOXSEG3EI64_V_M2_MF2, 0x3 }, // 3966 |
| 4637 | { PseudoVSOXSEG3EI64_V_M2_MF4_MASK, PseudoVSOXSEG3EI64_V_M2_MF4, 0x3 }, // 3967 |
| 4638 | { PseudoVSOXSEG3EI64_V_M4_M1_MASK, PseudoVSOXSEG3EI64_V_M4_M1, 0x3 }, // 3968 |
| 4639 | { PseudoVSOXSEG3EI64_V_M4_M2_MASK, PseudoVSOXSEG3EI64_V_M4_M2, 0x3 }, // 3969 |
| 4640 | { PseudoVSOXSEG3EI64_V_M4_MF2_MASK, PseudoVSOXSEG3EI64_V_M4_MF2, 0x3 }, // 3970 |
| 4641 | { PseudoVSOXSEG3EI64_V_M8_M1_MASK, PseudoVSOXSEG3EI64_V_M8_M1, 0x3 }, // 3971 |
| 4642 | { PseudoVSOXSEG3EI64_V_M8_M2_MASK, PseudoVSOXSEG3EI64_V_M8_M2, 0x3 }, // 3972 |
| 4643 | { PseudoVSOXSEG3EI8_V_M1_M1_MASK, PseudoVSOXSEG3EI8_V_M1_M1, 0x3 }, // 3973 |
| 4644 | { PseudoVSOXSEG3EI8_V_M1_M2_MASK, PseudoVSOXSEG3EI8_V_M1_M2, 0x3 }, // 3974 |
| 4645 | { PseudoVSOXSEG3EI8_V_M2_M2_MASK, PseudoVSOXSEG3EI8_V_M2_M2, 0x3 }, // 3975 |
| 4646 | { PseudoVSOXSEG3EI8_V_MF2_M1_MASK, PseudoVSOXSEG3EI8_V_MF2_M1, 0x3 }, // 3976 |
| 4647 | { PseudoVSOXSEG3EI8_V_MF2_M2_MASK, PseudoVSOXSEG3EI8_V_MF2_M2, 0x3 }, // 3977 |
| 4648 | { PseudoVSOXSEG3EI8_V_MF2_MF2_MASK, PseudoVSOXSEG3EI8_V_MF2_MF2, 0x3 }, // 3978 |
| 4649 | { PseudoVSOXSEG3EI8_V_MF4_M1_MASK, PseudoVSOXSEG3EI8_V_MF4_M1, 0x3 }, // 3979 |
| 4650 | { PseudoVSOXSEG3EI8_V_MF4_M2_MASK, PseudoVSOXSEG3EI8_V_MF4_M2, 0x3 }, // 3980 |
| 4651 | { PseudoVSOXSEG3EI8_V_MF4_MF2_MASK, PseudoVSOXSEG3EI8_V_MF4_MF2, 0x3 }, // 3981 |
| 4652 | { PseudoVSOXSEG3EI8_V_MF4_MF4_MASK, PseudoVSOXSEG3EI8_V_MF4_MF4, 0x3 }, // 3982 |
| 4653 | { PseudoVSOXSEG3EI8_V_MF8_M1_MASK, PseudoVSOXSEG3EI8_V_MF8_M1, 0x3 }, // 3983 |
| 4654 | { PseudoVSOXSEG3EI8_V_MF8_MF2_MASK, PseudoVSOXSEG3EI8_V_MF8_MF2, 0x3 }, // 3984 |
| 4655 | { PseudoVSOXSEG3EI8_V_MF8_MF4_MASK, PseudoVSOXSEG3EI8_V_MF8_MF4, 0x3 }, // 3985 |
| 4656 | { PseudoVSOXSEG3EI8_V_MF8_MF8_MASK, PseudoVSOXSEG3EI8_V_MF8_MF8, 0x3 }, // 3986 |
| 4657 | { PseudoVSOXSEG4EI16_V_M1_M1_MASK, PseudoVSOXSEG4EI16_V_M1_M1, 0x3 }, // 3987 |
| 4658 | { PseudoVSOXSEG4EI16_V_M1_M2_MASK, PseudoVSOXSEG4EI16_V_M1_M2, 0x3 }, // 3988 |
| 4659 | { PseudoVSOXSEG4EI16_V_M1_MF2_MASK, PseudoVSOXSEG4EI16_V_M1_MF2, 0x3 }, // 3989 |
| 4660 | { PseudoVSOXSEG4EI16_V_M2_M1_MASK, PseudoVSOXSEG4EI16_V_M2_M1, 0x3 }, // 3990 |
| 4661 | { PseudoVSOXSEG4EI16_V_M2_M2_MASK, PseudoVSOXSEG4EI16_V_M2_M2, 0x3 }, // 3991 |
| 4662 | { PseudoVSOXSEG4EI16_V_M4_M2_MASK, PseudoVSOXSEG4EI16_V_M4_M2, 0x3 }, // 3992 |
| 4663 | { PseudoVSOXSEG4EI16_V_MF2_M1_MASK, PseudoVSOXSEG4EI16_V_MF2_M1, 0x3 }, // 3993 |
| 4664 | { PseudoVSOXSEG4EI16_V_MF2_M2_MASK, PseudoVSOXSEG4EI16_V_MF2_M2, 0x3 }, // 3994 |
| 4665 | { PseudoVSOXSEG4EI16_V_MF2_MF2_MASK, PseudoVSOXSEG4EI16_V_MF2_MF2, 0x3 }, // 3995 |
| 4666 | { PseudoVSOXSEG4EI16_V_MF2_MF4_MASK, PseudoVSOXSEG4EI16_V_MF2_MF4, 0x3 }, // 3996 |
| 4667 | { PseudoVSOXSEG4EI16_V_MF4_M1_MASK, PseudoVSOXSEG4EI16_V_MF4_M1, 0x3 }, // 3997 |
| 4668 | { PseudoVSOXSEG4EI16_V_MF4_MF2_MASK, PseudoVSOXSEG4EI16_V_MF4_MF2, 0x3 }, // 3998 |
| 4669 | { PseudoVSOXSEG4EI16_V_MF4_MF4_MASK, PseudoVSOXSEG4EI16_V_MF4_MF4, 0x3 }, // 3999 |
| 4670 | { PseudoVSOXSEG4EI16_V_MF4_MF8_MASK, PseudoVSOXSEG4EI16_V_MF4_MF8, 0x3 }, // 4000 |
| 4671 | { PseudoVSOXSEG4EI32_V_M1_M1_MASK, PseudoVSOXSEG4EI32_V_M1_M1, 0x3 }, // 4001 |
| 4672 | { PseudoVSOXSEG4EI32_V_M1_M2_MASK, PseudoVSOXSEG4EI32_V_M1_M2, 0x3 }, // 4002 |
| 4673 | { PseudoVSOXSEG4EI32_V_M1_MF2_MASK, PseudoVSOXSEG4EI32_V_M1_MF2, 0x3 }, // 4003 |
| 4674 | { PseudoVSOXSEG4EI32_V_M1_MF4_MASK, PseudoVSOXSEG4EI32_V_M1_MF4, 0x3 }, // 4004 |
| 4675 | { PseudoVSOXSEG4EI32_V_M2_M1_MASK, PseudoVSOXSEG4EI32_V_M2_M1, 0x3 }, // 4005 |
| 4676 | { PseudoVSOXSEG4EI32_V_M2_M2_MASK, PseudoVSOXSEG4EI32_V_M2_M2, 0x3 }, // 4006 |
| 4677 | { PseudoVSOXSEG4EI32_V_M2_MF2_MASK, PseudoVSOXSEG4EI32_V_M2_MF2, 0x3 }, // 4007 |
| 4678 | { PseudoVSOXSEG4EI32_V_M4_M1_MASK, PseudoVSOXSEG4EI32_V_M4_M1, 0x3 }, // 4008 |
| 4679 | { PseudoVSOXSEG4EI32_V_M4_M2_MASK, PseudoVSOXSEG4EI32_V_M4_M2, 0x3 }, // 4009 |
| 4680 | { PseudoVSOXSEG4EI32_V_M8_M2_MASK, PseudoVSOXSEG4EI32_V_M8_M2, 0x3 }, // 4010 |
| 4681 | { PseudoVSOXSEG4EI32_V_MF2_M1_MASK, PseudoVSOXSEG4EI32_V_MF2_M1, 0x3 }, // 4011 |
| 4682 | { PseudoVSOXSEG4EI32_V_MF2_MF2_MASK, PseudoVSOXSEG4EI32_V_MF2_MF2, 0x3 }, // 4012 |
| 4683 | { PseudoVSOXSEG4EI32_V_MF2_MF4_MASK, PseudoVSOXSEG4EI32_V_MF2_MF4, 0x3 }, // 4013 |
| 4684 | { PseudoVSOXSEG4EI32_V_MF2_MF8_MASK, PseudoVSOXSEG4EI32_V_MF2_MF8, 0x3 }, // 4014 |
| 4685 | { PseudoVSOXSEG4EI64_V_M1_M1_MASK, PseudoVSOXSEG4EI64_V_M1_M1, 0x3 }, // 4015 |
| 4686 | { PseudoVSOXSEG4EI64_V_M1_MF2_MASK, PseudoVSOXSEG4EI64_V_M1_MF2, 0x3 }, // 4016 |
| 4687 | { PseudoVSOXSEG4EI64_V_M1_MF4_MASK, PseudoVSOXSEG4EI64_V_M1_MF4, 0x3 }, // 4017 |
| 4688 | { PseudoVSOXSEG4EI64_V_M1_MF8_MASK, PseudoVSOXSEG4EI64_V_M1_MF8, 0x3 }, // 4018 |
| 4689 | { PseudoVSOXSEG4EI64_V_M2_M1_MASK, PseudoVSOXSEG4EI64_V_M2_M1, 0x3 }, // 4019 |
| 4690 | { PseudoVSOXSEG4EI64_V_M2_M2_MASK, PseudoVSOXSEG4EI64_V_M2_M2, 0x3 }, // 4020 |
| 4691 | { PseudoVSOXSEG4EI64_V_M2_MF2_MASK, PseudoVSOXSEG4EI64_V_M2_MF2, 0x3 }, // 4021 |
| 4692 | { PseudoVSOXSEG4EI64_V_M2_MF4_MASK, PseudoVSOXSEG4EI64_V_M2_MF4, 0x3 }, // 4022 |
| 4693 | { PseudoVSOXSEG4EI64_V_M4_M1_MASK, PseudoVSOXSEG4EI64_V_M4_M1, 0x3 }, // 4023 |
| 4694 | { PseudoVSOXSEG4EI64_V_M4_M2_MASK, PseudoVSOXSEG4EI64_V_M4_M2, 0x3 }, // 4024 |
| 4695 | { PseudoVSOXSEG4EI64_V_M4_MF2_MASK, PseudoVSOXSEG4EI64_V_M4_MF2, 0x3 }, // 4025 |
| 4696 | { PseudoVSOXSEG4EI64_V_M8_M1_MASK, PseudoVSOXSEG4EI64_V_M8_M1, 0x3 }, // 4026 |
| 4697 | { PseudoVSOXSEG4EI64_V_M8_M2_MASK, PseudoVSOXSEG4EI64_V_M8_M2, 0x3 }, // 4027 |
| 4698 | { PseudoVSOXSEG4EI8_V_M1_M1_MASK, PseudoVSOXSEG4EI8_V_M1_M1, 0x3 }, // 4028 |
| 4699 | { PseudoVSOXSEG4EI8_V_M1_M2_MASK, PseudoVSOXSEG4EI8_V_M1_M2, 0x3 }, // 4029 |
| 4700 | { PseudoVSOXSEG4EI8_V_M2_M2_MASK, PseudoVSOXSEG4EI8_V_M2_M2, 0x3 }, // 4030 |
| 4701 | { PseudoVSOXSEG4EI8_V_MF2_M1_MASK, PseudoVSOXSEG4EI8_V_MF2_M1, 0x3 }, // 4031 |
| 4702 | { PseudoVSOXSEG4EI8_V_MF2_M2_MASK, PseudoVSOXSEG4EI8_V_MF2_M2, 0x3 }, // 4032 |
| 4703 | { PseudoVSOXSEG4EI8_V_MF2_MF2_MASK, PseudoVSOXSEG4EI8_V_MF2_MF2, 0x3 }, // 4033 |
| 4704 | { PseudoVSOXSEG4EI8_V_MF4_M1_MASK, PseudoVSOXSEG4EI8_V_MF4_M1, 0x3 }, // 4034 |
| 4705 | { PseudoVSOXSEG4EI8_V_MF4_M2_MASK, PseudoVSOXSEG4EI8_V_MF4_M2, 0x3 }, // 4035 |
| 4706 | { PseudoVSOXSEG4EI8_V_MF4_MF2_MASK, PseudoVSOXSEG4EI8_V_MF4_MF2, 0x3 }, // 4036 |
| 4707 | { PseudoVSOXSEG4EI8_V_MF4_MF4_MASK, PseudoVSOXSEG4EI8_V_MF4_MF4, 0x3 }, // 4037 |
| 4708 | { PseudoVSOXSEG4EI8_V_MF8_M1_MASK, PseudoVSOXSEG4EI8_V_MF8_M1, 0x3 }, // 4038 |
| 4709 | { PseudoVSOXSEG4EI8_V_MF8_MF2_MASK, PseudoVSOXSEG4EI8_V_MF8_MF2, 0x3 }, // 4039 |
| 4710 | { PseudoVSOXSEG4EI8_V_MF8_MF4_MASK, PseudoVSOXSEG4EI8_V_MF8_MF4, 0x3 }, // 4040 |
| 4711 | { PseudoVSOXSEG4EI8_V_MF8_MF8_MASK, PseudoVSOXSEG4EI8_V_MF8_MF8, 0x3 }, // 4041 |
| 4712 | { PseudoVSOXSEG5EI16_V_M1_M1_MASK, PseudoVSOXSEG5EI16_V_M1_M1, 0x3 }, // 4042 |
| 4713 | { PseudoVSOXSEG5EI16_V_M1_MF2_MASK, PseudoVSOXSEG5EI16_V_M1_MF2, 0x3 }, // 4043 |
| 4714 | { PseudoVSOXSEG5EI16_V_M2_M1_MASK, PseudoVSOXSEG5EI16_V_M2_M1, 0x3 }, // 4044 |
| 4715 | { PseudoVSOXSEG5EI16_V_MF2_M1_MASK, PseudoVSOXSEG5EI16_V_MF2_M1, 0x3 }, // 4045 |
| 4716 | { PseudoVSOXSEG5EI16_V_MF2_MF2_MASK, PseudoVSOXSEG5EI16_V_MF2_MF2, 0x3 }, // 4046 |
| 4717 | { PseudoVSOXSEG5EI16_V_MF2_MF4_MASK, PseudoVSOXSEG5EI16_V_MF2_MF4, 0x3 }, // 4047 |
| 4718 | { PseudoVSOXSEG5EI16_V_MF4_M1_MASK, PseudoVSOXSEG5EI16_V_MF4_M1, 0x3 }, // 4048 |
| 4719 | { PseudoVSOXSEG5EI16_V_MF4_MF2_MASK, PseudoVSOXSEG5EI16_V_MF4_MF2, 0x3 }, // 4049 |
| 4720 | { PseudoVSOXSEG5EI16_V_MF4_MF4_MASK, PseudoVSOXSEG5EI16_V_MF4_MF4, 0x3 }, // 4050 |
| 4721 | { PseudoVSOXSEG5EI16_V_MF4_MF8_MASK, PseudoVSOXSEG5EI16_V_MF4_MF8, 0x3 }, // 4051 |
| 4722 | { PseudoVSOXSEG5EI32_V_M1_M1_MASK, PseudoVSOXSEG5EI32_V_M1_M1, 0x3 }, // 4052 |
| 4723 | { PseudoVSOXSEG5EI32_V_M1_MF2_MASK, PseudoVSOXSEG5EI32_V_M1_MF2, 0x3 }, // 4053 |
| 4724 | { PseudoVSOXSEG5EI32_V_M1_MF4_MASK, PseudoVSOXSEG5EI32_V_M1_MF4, 0x3 }, // 4054 |
| 4725 | { PseudoVSOXSEG5EI32_V_M2_M1_MASK, PseudoVSOXSEG5EI32_V_M2_M1, 0x3 }, // 4055 |
| 4726 | { PseudoVSOXSEG5EI32_V_M2_MF2_MASK, PseudoVSOXSEG5EI32_V_M2_MF2, 0x3 }, // 4056 |
| 4727 | { PseudoVSOXSEG5EI32_V_M4_M1_MASK, PseudoVSOXSEG5EI32_V_M4_M1, 0x3 }, // 4057 |
| 4728 | { PseudoVSOXSEG5EI32_V_MF2_M1_MASK, PseudoVSOXSEG5EI32_V_MF2_M1, 0x3 }, // 4058 |
| 4729 | { PseudoVSOXSEG5EI32_V_MF2_MF2_MASK, PseudoVSOXSEG5EI32_V_MF2_MF2, 0x3 }, // 4059 |
| 4730 | { PseudoVSOXSEG5EI32_V_MF2_MF4_MASK, PseudoVSOXSEG5EI32_V_MF2_MF4, 0x3 }, // 4060 |
| 4731 | { PseudoVSOXSEG5EI32_V_MF2_MF8_MASK, PseudoVSOXSEG5EI32_V_MF2_MF8, 0x3 }, // 4061 |
| 4732 | { PseudoVSOXSEG5EI64_V_M1_M1_MASK, PseudoVSOXSEG5EI64_V_M1_M1, 0x3 }, // 4062 |
| 4733 | { PseudoVSOXSEG5EI64_V_M1_MF2_MASK, PseudoVSOXSEG5EI64_V_M1_MF2, 0x3 }, // 4063 |
| 4734 | { PseudoVSOXSEG5EI64_V_M1_MF4_MASK, PseudoVSOXSEG5EI64_V_M1_MF4, 0x3 }, // 4064 |
| 4735 | { PseudoVSOXSEG5EI64_V_M1_MF8_MASK, PseudoVSOXSEG5EI64_V_M1_MF8, 0x3 }, // 4065 |
| 4736 | { PseudoVSOXSEG5EI64_V_M2_M1_MASK, PseudoVSOXSEG5EI64_V_M2_M1, 0x3 }, // 4066 |
| 4737 | { PseudoVSOXSEG5EI64_V_M2_MF2_MASK, PseudoVSOXSEG5EI64_V_M2_MF2, 0x3 }, // 4067 |
| 4738 | { PseudoVSOXSEG5EI64_V_M2_MF4_MASK, PseudoVSOXSEG5EI64_V_M2_MF4, 0x3 }, // 4068 |
| 4739 | { PseudoVSOXSEG5EI64_V_M4_M1_MASK, PseudoVSOXSEG5EI64_V_M4_M1, 0x3 }, // 4069 |
| 4740 | { PseudoVSOXSEG5EI64_V_M4_MF2_MASK, PseudoVSOXSEG5EI64_V_M4_MF2, 0x3 }, // 4070 |
| 4741 | { PseudoVSOXSEG5EI64_V_M8_M1_MASK, PseudoVSOXSEG5EI64_V_M8_M1, 0x3 }, // 4071 |
| 4742 | { PseudoVSOXSEG5EI8_V_M1_M1_MASK, PseudoVSOXSEG5EI8_V_M1_M1, 0x3 }, // 4072 |
| 4743 | { PseudoVSOXSEG5EI8_V_MF2_M1_MASK, PseudoVSOXSEG5EI8_V_MF2_M1, 0x3 }, // 4073 |
| 4744 | { PseudoVSOXSEG5EI8_V_MF2_MF2_MASK, PseudoVSOXSEG5EI8_V_MF2_MF2, 0x3 }, // 4074 |
| 4745 | { PseudoVSOXSEG5EI8_V_MF4_M1_MASK, PseudoVSOXSEG5EI8_V_MF4_M1, 0x3 }, // 4075 |
| 4746 | { PseudoVSOXSEG5EI8_V_MF4_MF2_MASK, PseudoVSOXSEG5EI8_V_MF4_MF2, 0x3 }, // 4076 |
| 4747 | { PseudoVSOXSEG5EI8_V_MF4_MF4_MASK, PseudoVSOXSEG5EI8_V_MF4_MF4, 0x3 }, // 4077 |
| 4748 | { PseudoVSOXSEG5EI8_V_MF8_M1_MASK, PseudoVSOXSEG5EI8_V_MF8_M1, 0x3 }, // 4078 |
| 4749 | { PseudoVSOXSEG5EI8_V_MF8_MF2_MASK, PseudoVSOXSEG5EI8_V_MF8_MF2, 0x3 }, // 4079 |
| 4750 | { PseudoVSOXSEG5EI8_V_MF8_MF4_MASK, PseudoVSOXSEG5EI8_V_MF8_MF4, 0x3 }, // 4080 |
| 4751 | { PseudoVSOXSEG5EI8_V_MF8_MF8_MASK, PseudoVSOXSEG5EI8_V_MF8_MF8, 0x3 }, // 4081 |
| 4752 | { PseudoVSOXSEG6EI16_V_M1_M1_MASK, PseudoVSOXSEG6EI16_V_M1_M1, 0x3 }, // 4082 |
| 4753 | { PseudoVSOXSEG6EI16_V_M1_MF2_MASK, PseudoVSOXSEG6EI16_V_M1_MF2, 0x3 }, // 4083 |
| 4754 | { PseudoVSOXSEG6EI16_V_M2_M1_MASK, PseudoVSOXSEG6EI16_V_M2_M1, 0x3 }, // 4084 |
| 4755 | { PseudoVSOXSEG6EI16_V_MF2_M1_MASK, PseudoVSOXSEG6EI16_V_MF2_M1, 0x3 }, // 4085 |
| 4756 | { PseudoVSOXSEG6EI16_V_MF2_MF2_MASK, PseudoVSOXSEG6EI16_V_MF2_MF2, 0x3 }, // 4086 |
| 4757 | { PseudoVSOXSEG6EI16_V_MF2_MF4_MASK, PseudoVSOXSEG6EI16_V_MF2_MF4, 0x3 }, // 4087 |
| 4758 | { PseudoVSOXSEG6EI16_V_MF4_M1_MASK, PseudoVSOXSEG6EI16_V_MF4_M1, 0x3 }, // 4088 |
| 4759 | { PseudoVSOXSEG6EI16_V_MF4_MF2_MASK, PseudoVSOXSEG6EI16_V_MF4_MF2, 0x3 }, // 4089 |
| 4760 | { PseudoVSOXSEG6EI16_V_MF4_MF4_MASK, PseudoVSOXSEG6EI16_V_MF4_MF4, 0x3 }, // 4090 |
| 4761 | { PseudoVSOXSEG6EI16_V_MF4_MF8_MASK, PseudoVSOXSEG6EI16_V_MF4_MF8, 0x3 }, // 4091 |
| 4762 | { PseudoVSOXSEG6EI32_V_M1_M1_MASK, PseudoVSOXSEG6EI32_V_M1_M1, 0x3 }, // 4092 |
| 4763 | { PseudoVSOXSEG6EI32_V_M1_MF2_MASK, PseudoVSOXSEG6EI32_V_M1_MF2, 0x3 }, // 4093 |
| 4764 | { PseudoVSOXSEG6EI32_V_M1_MF4_MASK, PseudoVSOXSEG6EI32_V_M1_MF4, 0x3 }, // 4094 |
| 4765 | { PseudoVSOXSEG6EI32_V_M2_M1_MASK, PseudoVSOXSEG6EI32_V_M2_M1, 0x3 }, // 4095 |
| 4766 | { PseudoVSOXSEG6EI32_V_M2_MF2_MASK, PseudoVSOXSEG6EI32_V_M2_MF2, 0x3 }, // 4096 |
| 4767 | { PseudoVSOXSEG6EI32_V_M4_M1_MASK, PseudoVSOXSEG6EI32_V_M4_M1, 0x3 }, // 4097 |
| 4768 | { PseudoVSOXSEG6EI32_V_MF2_M1_MASK, PseudoVSOXSEG6EI32_V_MF2_M1, 0x3 }, // 4098 |
| 4769 | { PseudoVSOXSEG6EI32_V_MF2_MF2_MASK, PseudoVSOXSEG6EI32_V_MF2_MF2, 0x3 }, // 4099 |
| 4770 | { PseudoVSOXSEG6EI32_V_MF2_MF4_MASK, PseudoVSOXSEG6EI32_V_MF2_MF4, 0x3 }, // 4100 |
| 4771 | { PseudoVSOXSEG6EI32_V_MF2_MF8_MASK, PseudoVSOXSEG6EI32_V_MF2_MF8, 0x3 }, // 4101 |
| 4772 | { PseudoVSOXSEG6EI64_V_M1_M1_MASK, PseudoVSOXSEG6EI64_V_M1_M1, 0x3 }, // 4102 |
| 4773 | { PseudoVSOXSEG6EI64_V_M1_MF2_MASK, PseudoVSOXSEG6EI64_V_M1_MF2, 0x3 }, // 4103 |
| 4774 | { PseudoVSOXSEG6EI64_V_M1_MF4_MASK, PseudoVSOXSEG6EI64_V_M1_MF4, 0x3 }, // 4104 |
| 4775 | { PseudoVSOXSEG6EI64_V_M1_MF8_MASK, PseudoVSOXSEG6EI64_V_M1_MF8, 0x3 }, // 4105 |
| 4776 | { PseudoVSOXSEG6EI64_V_M2_M1_MASK, PseudoVSOXSEG6EI64_V_M2_M1, 0x3 }, // 4106 |
| 4777 | { PseudoVSOXSEG6EI64_V_M2_MF2_MASK, PseudoVSOXSEG6EI64_V_M2_MF2, 0x3 }, // 4107 |
| 4778 | { PseudoVSOXSEG6EI64_V_M2_MF4_MASK, PseudoVSOXSEG6EI64_V_M2_MF4, 0x3 }, // 4108 |
| 4779 | { PseudoVSOXSEG6EI64_V_M4_M1_MASK, PseudoVSOXSEG6EI64_V_M4_M1, 0x3 }, // 4109 |
| 4780 | { PseudoVSOXSEG6EI64_V_M4_MF2_MASK, PseudoVSOXSEG6EI64_V_M4_MF2, 0x3 }, // 4110 |
| 4781 | { PseudoVSOXSEG6EI64_V_M8_M1_MASK, PseudoVSOXSEG6EI64_V_M8_M1, 0x3 }, // 4111 |
| 4782 | { PseudoVSOXSEG6EI8_V_M1_M1_MASK, PseudoVSOXSEG6EI8_V_M1_M1, 0x3 }, // 4112 |
| 4783 | { PseudoVSOXSEG6EI8_V_MF2_M1_MASK, PseudoVSOXSEG6EI8_V_MF2_M1, 0x3 }, // 4113 |
| 4784 | { PseudoVSOXSEG6EI8_V_MF2_MF2_MASK, PseudoVSOXSEG6EI8_V_MF2_MF2, 0x3 }, // 4114 |
| 4785 | { PseudoVSOXSEG6EI8_V_MF4_M1_MASK, PseudoVSOXSEG6EI8_V_MF4_M1, 0x3 }, // 4115 |
| 4786 | { PseudoVSOXSEG6EI8_V_MF4_MF2_MASK, PseudoVSOXSEG6EI8_V_MF4_MF2, 0x3 }, // 4116 |
| 4787 | { PseudoVSOXSEG6EI8_V_MF4_MF4_MASK, PseudoVSOXSEG6EI8_V_MF4_MF4, 0x3 }, // 4117 |
| 4788 | { PseudoVSOXSEG6EI8_V_MF8_M1_MASK, PseudoVSOXSEG6EI8_V_MF8_M1, 0x3 }, // 4118 |
| 4789 | { PseudoVSOXSEG6EI8_V_MF8_MF2_MASK, PseudoVSOXSEG6EI8_V_MF8_MF2, 0x3 }, // 4119 |
| 4790 | { PseudoVSOXSEG6EI8_V_MF8_MF4_MASK, PseudoVSOXSEG6EI8_V_MF8_MF4, 0x3 }, // 4120 |
| 4791 | { PseudoVSOXSEG6EI8_V_MF8_MF8_MASK, PseudoVSOXSEG6EI8_V_MF8_MF8, 0x3 }, // 4121 |
| 4792 | { PseudoVSOXSEG7EI16_V_M1_M1_MASK, PseudoVSOXSEG7EI16_V_M1_M1, 0x3 }, // 4122 |
| 4793 | { PseudoVSOXSEG7EI16_V_M1_MF2_MASK, PseudoVSOXSEG7EI16_V_M1_MF2, 0x3 }, // 4123 |
| 4794 | { PseudoVSOXSEG7EI16_V_M2_M1_MASK, PseudoVSOXSEG7EI16_V_M2_M1, 0x3 }, // 4124 |
| 4795 | { PseudoVSOXSEG7EI16_V_MF2_M1_MASK, PseudoVSOXSEG7EI16_V_MF2_M1, 0x3 }, // 4125 |
| 4796 | { PseudoVSOXSEG7EI16_V_MF2_MF2_MASK, PseudoVSOXSEG7EI16_V_MF2_MF2, 0x3 }, // 4126 |
| 4797 | { PseudoVSOXSEG7EI16_V_MF2_MF4_MASK, PseudoVSOXSEG7EI16_V_MF2_MF4, 0x3 }, // 4127 |
| 4798 | { PseudoVSOXSEG7EI16_V_MF4_M1_MASK, PseudoVSOXSEG7EI16_V_MF4_M1, 0x3 }, // 4128 |
| 4799 | { PseudoVSOXSEG7EI16_V_MF4_MF2_MASK, PseudoVSOXSEG7EI16_V_MF4_MF2, 0x3 }, // 4129 |
| 4800 | { PseudoVSOXSEG7EI16_V_MF4_MF4_MASK, PseudoVSOXSEG7EI16_V_MF4_MF4, 0x3 }, // 4130 |
| 4801 | { PseudoVSOXSEG7EI16_V_MF4_MF8_MASK, PseudoVSOXSEG7EI16_V_MF4_MF8, 0x3 }, // 4131 |
| 4802 | { PseudoVSOXSEG7EI32_V_M1_M1_MASK, PseudoVSOXSEG7EI32_V_M1_M1, 0x3 }, // 4132 |
| 4803 | { PseudoVSOXSEG7EI32_V_M1_MF2_MASK, PseudoVSOXSEG7EI32_V_M1_MF2, 0x3 }, // 4133 |
| 4804 | { PseudoVSOXSEG7EI32_V_M1_MF4_MASK, PseudoVSOXSEG7EI32_V_M1_MF4, 0x3 }, // 4134 |
| 4805 | { PseudoVSOXSEG7EI32_V_M2_M1_MASK, PseudoVSOXSEG7EI32_V_M2_M1, 0x3 }, // 4135 |
| 4806 | { PseudoVSOXSEG7EI32_V_M2_MF2_MASK, PseudoVSOXSEG7EI32_V_M2_MF2, 0x3 }, // 4136 |
| 4807 | { PseudoVSOXSEG7EI32_V_M4_M1_MASK, PseudoVSOXSEG7EI32_V_M4_M1, 0x3 }, // 4137 |
| 4808 | { PseudoVSOXSEG7EI32_V_MF2_M1_MASK, PseudoVSOXSEG7EI32_V_MF2_M1, 0x3 }, // 4138 |
| 4809 | { PseudoVSOXSEG7EI32_V_MF2_MF2_MASK, PseudoVSOXSEG7EI32_V_MF2_MF2, 0x3 }, // 4139 |
| 4810 | { PseudoVSOXSEG7EI32_V_MF2_MF4_MASK, PseudoVSOXSEG7EI32_V_MF2_MF4, 0x3 }, // 4140 |
| 4811 | { PseudoVSOXSEG7EI32_V_MF2_MF8_MASK, PseudoVSOXSEG7EI32_V_MF2_MF8, 0x3 }, // 4141 |
| 4812 | { PseudoVSOXSEG7EI64_V_M1_M1_MASK, PseudoVSOXSEG7EI64_V_M1_M1, 0x3 }, // 4142 |
| 4813 | { PseudoVSOXSEG7EI64_V_M1_MF2_MASK, PseudoVSOXSEG7EI64_V_M1_MF2, 0x3 }, // 4143 |
| 4814 | { PseudoVSOXSEG7EI64_V_M1_MF4_MASK, PseudoVSOXSEG7EI64_V_M1_MF4, 0x3 }, // 4144 |
| 4815 | { PseudoVSOXSEG7EI64_V_M1_MF8_MASK, PseudoVSOXSEG7EI64_V_M1_MF8, 0x3 }, // 4145 |
| 4816 | { PseudoVSOXSEG7EI64_V_M2_M1_MASK, PseudoVSOXSEG7EI64_V_M2_M1, 0x3 }, // 4146 |
| 4817 | { PseudoVSOXSEG7EI64_V_M2_MF2_MASK, PseudoVSOXSEG7EI64_V_M2_MF2, 0x3 }, // 4147 |
| 4818 | { PseudoVSOXSEG7EI64_V_M2_MF4_MASK, PseudoVSOXSEG7EI64_V_M2_MF4, 0x3 }, // 4148 |
| 4819 | { PseudoVSOXSEG7EI64_V_M4_M1_MASK, PseudoVSOXSEG7EI64_V_M4_M1, 0x3 }, // 4149 |
| 4820 | { PseudoVSOXSEG7EI64_V_M4_MF2_MASK, PseudoVSOXSEG7EI64_V_M4_MF2, 0x3 }, // 4150 |
| 4821 | { PseudoVSOXSEG7EI64_V_M8_M1_MASK, PseudoVSOXSEG7EI64_V_M8_M1, 0x3 }, // 4151 |
| 4822 | { PseudoVSOXSEG7EI8_V_M1_M1_MASK, PseudoVSOXSEG7EI8_V_M1_M1, 0x3 }, // 4152 |
| 4823 | { PseudoVSOXSEG7EI8_V_MF2_M1_MASK, PseudoVSOXSEG7EI8_V_MF2_M1, 0x3 }, // 4153 |
| 4824 | { PseudoVSOXSEG7EI8_V_MF2_MF2_MASK, PseudoVSOXSEG7EI8_V_MF2_MF2, 0x3 }, // 4154 |
| 4825 | { PseudoVSOXSEG7EI8_V_MF4_M1_MASK, PseudoVSOXSEG7EI8_V_MF4_M1, 0x3 }, // 4155 |
| 4826 | { PseudoVSOXSEG7EI8_V_MF4_MF2_MASK, PseudoVSOXSEG7EI8_V_MF4_MF2, 0x3 }, // 4156 |
| 4827 | { PseudoVSOXSEG7EI8_V_MF4_MF4_MASK, PseudoVSOXSEG7EI8_V_MF4_MF4, 0x3 }, // 4157 |
| 4828 | { PseudoVSOXSEG7EI8_V_MF8_M1_MASK, PseudoVSOXSEG7EI8_V_MF8_M1, 0x3 }, // 4158 |
| 4829 | { PseudoVSOXSEG7EI8_V_MF8_MF2_MASK, PseudoVSOXSEG7EI8_V_MF8_MF2, 0x3 }, // 4159 |
| 4830 | { PseudoVSOXSEG7EI8_V_MF8_MF4_MASK, PseudoVSOXSEG7EI8_V_MF8_MF4, 0x3 }, // 4160 |
| 4831 | { PseudoVSOXSEG7EI8_V_MF8_MF8_MASK, PseudoVSOXSEG7EI8_V_MF8_MF8, 0x3 }, // 4161 |
| 4832 | { PseudoVSOXSEG8EI16_V_M1_M1_MASK, PseudoVSOXSEG8EI16_V_M1_M1, 0x3 }, // 4162 |
| 4833 | { PseudoVSOXSEG8EI16_V_M1_MF2_MASK, PseudoVSOXSEG8EI16_V_M1_MF2, 0x3 }, // 4163 |
| 4834 | { PseudoVSOXSEG8EI16_V_M2_M1_MASK, PseudoVSOXSEG8EI16_V_M2_M1, 0x3 }, // 4164 |
| 4835 | { PseudoVSOXSEG8EI16_V_MF2_M1_MASK, PseudoVSOXSEG8EI16_V_MF2_M1, 0x3 }, // 4165 |
| 4836 | { PseudoVSOXSEG8EI16_V_MF2_MF2_MASK, PseudoVSOXSEG8EI16_V_MF2_MF2, 0x3 }, // 4166 |
| 4837 | { PseudoVSOXSEG8EI16_V_MF2_MF4_MASK, PseudoVSOXSEG8EI16_V_MF2_MF4, 0x3 }, // 4167 |
| 4838 | { PseudoVSOXSEG8EI16_V_MF4_M1_MASK, PseudoVSOXSEG8EI16_V_MF4_M1, 0x3 }, // 4168 |
| 4839 | { PseudoVSOXSEG8EI16_V_MF4_MF2_MASK, PseudoVSOXSEG8EI16_V_MF4_MF2, 0x3 }, // 4169 |
| 4840 | { PseudoVSOXSEG8EI16_V_MF4_MF4_MASK, PseudoVSOXSEG8EI16_V_MF4_MF4, 0x3 }, // 4170 |
| 4841 | { PseudoVSOXSEG8EI16_V_MF4_MF8_MASK, PseudoVSOXSEG8EI16_V_MF4_MF8, 0x3 }, // 4171 |
| 4842 | { PseudoVSOXSEG8EI32_V_M1_M1_MASK, PseudoVSOXSEG8EI32_V_M1_M1, 0x3 }, // 4172 |
| 4843 | { PseudoVSOXSEG8EI32_V_M1_MF2_MASK, PseudoVSOXSEG8EI32_V_M1_MF2, 0x3 }, // 4173 |
| 4844 | { PseudoVSOXSEG8EI32_V_M1_MF4_MASK, PseudoVSOXSEG8EI32_V_M1_MF4, 0x3 }, // 4174 |
| 4845 | { PseudoVSOXSEG8EI32_V_M2_M1_MASK, PseudoVSOXSEG8EI32_V_M2_M1, 0x3 }, // 4175 |
| 4846 | { PseudoVSOXSEG8EI32_V_M2_MF2_MASK, PseudoVSOXSEG8EI32_V_M2_MF2, 0x3 }, // 4176 |
| 4847 | { PseudoVSOXSEG8EI32_V_M4_M1_MASK, PseudoVSOXSEG8EI32_V_M4_M1, 0x3 }, // 4177 |
| 4848 | { PseudoVSOXSEG8EI32_V_MF2_M1_MASK, PseudoVSOXSEG8EI32_V_MF2_M1, 0x3 }, // 4178 |
| 4849 | { PseudoVSOXSEG8EI32_V_MF2_MF2_MASK, PseudoVSOXSEG8EI32_V_MF2_MF2, 0x3 }, // 4179 |
| 4850 | { PseudoVSOXSEG8EI32_V_MF2_MF4_MASK, PseudoVSOXSEG8EI32_V_MF2_MF4, 0x3 }, // 4180 |
| 4851 | { PseudoVSOXSEG8EI32_V_MF2_MF8_MASK, PseudoVSOXSEG8EI32_V_MF2_MF8, 0x3 }, // 4181 |
| 4852 | { PseudoVSOXSEG8EI64_V_M1_M1_MASK, PseudoVSOXSEG8EI64_V_M1_M1, 0x3 }, // 4182 |
| 4853 | { PseudoVSOXSEG8EI64_V_M1_MF2_MASK, PseudoVSOXSEG8EI64_V_M1_MF2, 0x3 }, // 4183 |
| 4854 | { PseudoVSOXSEG8EI64_V_M1_MF4_MASK, PseudoVSOXSEG8EI64_V_M1_MF4, 0x3 }, // 4184 |
| 4855 | { PseudoVSOXSEG8EI64_V_M1_MF8_MASK, PseudoVSOXSEG8EI64_V_M1_MF8, 0x3 }, // 4185 |
| 4856 | { PseudoVSOXSEG8EI64_V_M2_M1_MASK, PseudoVSOXSEG8EI64_V_M2_M1, 0x3 }, // 4186 |
| 4857 | { PseudoVSOXSEG8EI64_V_M2_MF2_MASK, PseudoVSOXSEG8EI64_V_M2_MF2, 0x3 }, // 4187 |
| 4858 | { PseudoVSOXSEG8EI64_V_M2_MF4_MASK, PseudoVSOXSEG8EI64_V_M2_MF4, 0x3 }, // 4188 |
| 4859 | { PseudoVSOXSEG8EI64_V_M4_M1_MASK, PseudoVSOXSEG8EI64_V_M4_M1, 0x3 }, // 4189 |
| 4860 | { PseudoVSOXSEG8EI64_V_M4_MF2_MASK, PseudoVSOXSEG8EI64_V_M4_MF2, 0x3 }, // 4190 |
| 4861 | { PseudoVSOXSEG8EI64_V_M8_M1_MASK, PseudoVSOXSEG8EI64_V_M8_M1, 0x3 }, // 4191 |
| 4862 | { PseudoVSOXSEG8EI8_V_M1_M1_MASK, PseudoVSOXSEG8EI8_V_M1_M1, 0x3 }, // 4192 |
| 4863 | { PseudoVSOXSEG8EI8_V_MF2_M1_MASK, PseudoVSOXSEG8EI8_V_MF2_M1, 0x3 }, // 4193 |
| 4864 | { PseudoVSOXSEG8EI8_V_MF2_MF2_MASK, PseudoVSOXSEG8EI8_V_MF2_MF2, 0x3 }, // 4194 |
| 4865 | { PseudoVSOXSEG8EI8_V_MF4_M1_MASK, PseudoVSOXSEG8EI8_V_MF4_M1, 0x3 }, // 4195 |
| 4866 | { PseudoVSOXSEG8EI8_V_MF4_MF2_MASK, PseudoVSOXSEG8EI8_V_MF4_MF2, 0x3 }, // 4196 |
| 4867 | { PseudoVSOXSEG8EI8_V_MF4_MF4_MASK, PseudoVSOXSEG8EI8_V_MF4_MF4, 0x3 }, // 4197 |
| 4868 | { PseudoVSOXSEG8EI8_V_MF8_M1_MASK, PseudoVSOXSEG8EI8_V_MF8_M1, 0x3 }, // 4198 |
| 4869 | { PseudoVSOXSEG8EI8_V_MF8_MF2_MASK, PseudoVSOXSEG8EI8_V_MF8_MF2, 0x3 }, // 4199 |
| 4870 | { PseudoVSOXSEG8EI8_V_MF8_MF4_MASK, PseudoVSOXSEG8EI8_V_MF8_MF4, 0x3 }, // 4200 |
| 4871 | { PseudoVSOXSEG8EI8_V_MF8_MF8_MASK, PseudoVSOXSEG8EI8_V_MF8_MF8, 0x3 }, // 4201 |
| 4872 | { PseudoVSRA_VI_M1_MASK, PseudoVSRA_VI_M1, 0x3 }, // 4202 |
| 4873 | { PseudoVSRA_VI_M2_MASK, PseudoVSRA_VI_M2, 0x3 }, // 4203 |
| 4874 | { PseudoVSRA_VI_M4_MASK, PseudoVSRA_VI_M4, 0x3 }, // 4204 |
| 4875 | { PseudoVSRA_VI_M8_MASK, PseudoVSRA_VI_M8, 0x3 }, // 4205 |
| 4876 | { PseudoVSRA_VI_MF2_MASK, PseudoVSRA_VI_MF2, 0x3 }, // 4206 |
| 4877 | { PseudoVSRA_VI_MF4_MASK, PseudoVSRA_VI_MF4, 0x3 }, // 4207 |
| 4878 | { PseudoVSRA_VI_MF8_MASK, PseudoVSRA_VI_MF8, 0x3 }, // 4208 |
| 4879 | { PseudoVSRA_VV_M1_MASK, PseudoVSRA_VV_M1, 0x3 }, // 4209 |
| 4880 | { PseudoVSRA_VV_M2_MASK, PseudoVSRA_VV_M2, 0x3 }, // 4210 |
| 4881 | { PseudoVSRA_VV_M4_MASK, PseudoVSRA_VV_M4, 0x3 }, // 4211 |
| 4882 | { PseudoVSRA_VV_M8_MASK, PseudoVSRA_VV_M8, 0x3 }, // 4212 |
| 4883 | { PseudoVSRA_VV_MF2_MASK, PseudoVSRA_VV_MF2, 0x3 }, // 4213 |
| 4884 | { PseudoVSRA_VV_MF4_MASK, PseudoVSRA_VV_MF4, 0x3 }, // 4214 |
| 4885 | { PseudoVSRA_VV_MF8_MASK, PseudoVSRA_VV_MF8, 0x3 }, // 4215 |
| 4886 | { PseudoVSRA_VX_M1_MASK, PseudoVSRA_VX_M1, 0x3 }, // 4216 |
| 4887 | { PseudoVSRA_VX_M2_MASK, PseudoVSRA_VX_M2, 0x3 }, // 4217 |
| 4888 | { PseudoVSRA_VX_M4_MASK, PseudoVSRA_VX_M4, 0x3 }, // 4218 |
| 4889 | { PseudoVSRA_VX_M8_MASK, PseudoVSRA_VX_M8, 0x3 }, // 4219 |
| 4890 | { PseudoVSRA_VX_MF2_MASK, PseudoVSRA_VX_MF2, 0x3 }, // 4220 |
| 4891 | { PseudoVSRA_VX_MF4_MASK, PseudoVSRA_VX_MF4, 0x3 }, // 4221 |
| 4892 | { PseudoVSRA_VX_MF8_MASK, PseudoVSRA_VX_MF8, 0x3 }, // 4222 |
| 4893 | { PseudoVSRL_VI_M1_MASK, PseudoVSRL_VI_M1, 0x3 }, // 4223 |
| 4894 | { PseudoVSRL_VI_M2_MASK, PseudoVSRL_VI_M2, 0x3 }, // 4224 |
| 4895 | { PseudoVSRL_VI_M4_MASK, PseudoVSRL_VI_M4, 0x3 }, // 4225 |
| 4896 | { PseudoVSRL_VI_M8_MASK, PseudoVSRL_VI_M8, 0x3 }, // 4226 |
| 4897 | { PseudoVSRL_VI_MF2_MASK, PseudoVSRL_VI_MF2, 0x3 }, // 4227 |
| 4898 | { PseudoVSRL_VI_MF4_MASK, PseudoVSRL_VI_MF4, 0x3 }, // 4228 |
| 4899 | { PseudoVSRL_VI_MF8_MASK, PseudoVSRL_VI_MF8, 0x3 }, // 4229 |
| 4900 | { PseudoVSRL_VV_M1_MASK, PseudoVSRL_VV_M1, 0x3 }, // 4230 |
| 4901 | { PseudoVSRL_VV_M2_MASK, PseudoVSRL_VV_M2, 0x3 }, // 4231 |
| 4902 | { PseudoVSRL_VV_M4_MASK, PseudoVSRL_VV_M4, 0x3 }, // 4232 |
| 4903 | { PseudoVSRL_VV_M8_MASK, PseudoVSRL_VV_M8, 0x3 }, // 4233 |
| 4904 | { PseudoVSRL_VV_MF2_MASK, PseudoVSRL_VV_MF2, 0x3 }, // 4234 |
| 4905 | { PseudoVSRL_VV_MF4_MASK, PseudoVSRL_VV_MF4, 0x3 }, // 4235 |
| 4906 | { PseudoVSRL_VV_MF8_MASK, PseudoVSRL_VV_MF8, 0x3 }, // 4236 |
| 4907 | { PseudoVSRL_VX_M1_MASK, PseudoVSRL_VX_M1, 0x3 }, // 4237 |
| 4908 | { PseudoVSRL_VX_M2_MASK, PseudoVSRL_VX_M2, 0x3 }, // 4238 |
| 4909 | { PseudoVSRL_VX_M4_MASK, PseudoVSRL_VX_M4, 0x3 }, // 4239 |
| 4910 | { PseudoVSRL_VX_M8_MASK, PseudoVSRL_VX_M8, 0x3 }, // 4240 |
| 4911 | { PseudoVSRL_VX_MF2_MASK, PseudoVSRL_VX_MF2, 0x3 }, // 4241 |
| 4912 | { PseudoVSRL_VX_MF4_MASK, PseudoVSRL_VX_MF4, 0x3 }, // 4242 |
| 4913 | { PseudoVSRL_VX_MF8_MASK, PseudoVSRL_VX_MF8, 0x3 }, // 4243 |
| 4914 | { PseudoVSSE16_V_M1_MASK, PseudoVSSE16_V_M1, 0x3 }, // 4244 |
| 4915 | { PseudoVSSE16_V_M2_MASK, PseudoVSSE16_V_M2, 0x3 }, // 4245 |
| 4916 | { PseudoVSSE16_V_M4_MASK, PseudoVSSE16_V_M4, 0x3 }, // 4246 |
| 4917 | { PseudoVSSE16_V_M8_MASK, PseudoVSSE16_V_M8, 0x3 }, // 4247 |
| 4918 | { PseudoVSSE16_V_MF2_MASK, PseudoVSSE16_V_MF2, 0x3 }, // 4248 |
| 4919 | { PseudoVSSE16_V_MF4_MASK, PseudoVSSE16_V_MF4, 0x3 }, // 4249 |
| 4920 | { PseudoVSSE32_V_M1_MASK, PseudoVSSE32_V_M1, 0x3 }, // 4250 |
| 4921 | { PseudoVSSE32_V_M2_MASK, PseudoVSSE32_V_M2, 0x3 }, // 4251 |
| 4922 | { PseudoVSSE32_V_M4_MASK, PseudoVSSE32_V_M4, 0x3 }, // 4252 |
| 4923 | { PseudoVSSE32_V_M8_MASK, PseudoVSSE32_V_M8, 0x3 }, // 4253 |
| 4924 | { PseudoVSSE32_V_MF2_MASK, PseudoVSSE32_V_MF2, 0x3 }, // 4254 |
| 4925 | { PseudoVSSE64_V_M1_MASK, PseudoVSSE64_V_M1, 0x3 }, // 4255 |
| 4926 | { PseudoVSSE64_V_M2_MASK, PseudoVSSE64_V_M2, 0x3 }, // 4256 |
| 4927 | { PseudoVSSE64_V_M4_MASK, PseudoVSSE64_V_M4, 0x3 }, // 4257 |
| 4928 | { PseudoVSSE64_V_M8_MASK, PseudoVSSE64_V_M8, 0x3 }, // 4258 |
| 4929 | { PseudoVSSE8_V_M1_MASK, PseudoVSSE8_V_M1, 0x3 }, // 4259 |
| 4930 | { PseudoVSSE8_V_M2_MASK, PseudoVSSE8_V_M2, 0x3 }, // 4260 |
| 4931 | { PseudoVSSE8_V_M4_MASK, PseudoVSSE8_V_M4, 0x3 }, // 4261 |
| 4932 | { PseudoVSSE8_V_M8_MASK, PseudoVSSE8_V_M8, 0x3 }, // 4262 |
| 4933 | { PseudoVSSE8_V_MF2_MASK, PseudoVSSE8_V_MF2, 0x3 }, // 4263 |
| 4934 | { PseudoVSSE8_V_MF4_MASK, PseudoVSSE8_V_MF4, 0x3 }, // 4264 |
| 4935 | { PseudoVSSE8_V_MF8_MASK, PseudoVSSE8_V_MF8, 0x3 }, // 4265 |
| 4936 | { PseudoVSSEG2E16_V_M1_MASK, PseudoVSSEG2E16_V_M1, 0x2 }, // 4266 |
| 4937 | { PseudoVSSEG2E16_V_M2_MASK, PseudoVSSEG2E16_V_M2, 0x2 }, // 4267 |
| 4938 | { PseudoVSSEG2E16_V_M4_MASK, PseudoVSSEG2E16_V_M4, 0x2 }, // 4268 |
| 4939 | { PseudoVSSEG2E16_V_MF2_MASK, PseudoVSSEG2E16_V_MF2, 0x2 }, // 4269 |
| 4940 | { PseudoVSSEG2E16_V_MF4_MASK, PseudoVSSEG2E16_V_MF4, 0x2 }, // 4270 |
| 4941 | { PseudoVSSEG2E32_V_M1_MASK, PseudoVSSEG2E32_V_M1, 0x2 }, // 4271 |
| 4942 | { PseudoVSSEG2E32_V_M2_MASK, PseudoVSSEG2E32_V_M2, 0x2 }, // 4272 |
| 4943 | { PseudoVSSEG2E32_V_M4_MASK, PseudoVSSEG2E32_V_M4, 0x2 }, // 4273 |
| 4944 | { PseudoVSSEG2E32_V_MF2_MASK, PseudoVSSEG2E32_V_MF2, 0x2 }, // 4274 |
| 4945 | { PseudoVSSEG2E64_V_M1_MASK, PseudoVSSEG2E64_V_M1, 0x2 }, // 4275 |
| 4946 | { PseudoVSSEG2E64_V_M2_MASK, PseudoVSSEG2E64_V_M2, 0x2 }, // 4276 |
| 4947 | { PseudoVSSEG2E64_V_M4_MASK, PseudoVSSEG2E64_V_M4, 0x2 }, // 4277 |
| 4948 | { PseudoVSSEG2E8_V_M1_MASK, PseudoVSSEG2E8_V_M1, 0x2 }, // 4278 |
| 4949 | { PseudoVSSEG2E8_V_M2_MASK, PseudoVSSEG2E8_V_M2, 0x2 }, // 4279 |
| 4950 | { PseudoVSSEG2E8_V_M4_MASK, PseudoVSSEG2E8_V_M4, 0x2 }, // 4280 |
| 4951 | { PseudoVSSEG2E8_V_MF2_MASK, PseudoVSSEG2E8_V_MF2, 0x2 }, // 4281 |
| 4952 | { PseudoVSSEG2E8_V_MF4_MASK, PseudoVSSEG2E8_V_MF4, 0x2 }, // 4282 |
| 4953 | { PseudoVSSEG2E8_V_MF8_MASK, PseudoVSSEG2E8_V_MF8, 0x2 }, // 4283 |
| 4954 | { PseudoVSSEG3E16_V_M1_MASK, PseudoVSSEG3E16_V_M1, 0x2 }, // 4284 |
| 4955 | { PseudoVSSEG3E16_V_M2_MASK, PseudoVSSEG3E16_V_M2, 0x2 }, // 4285 |
| 4956 | { PseudoVSSEG3E16_V_MF2_MASK, PseudoVSSEG3E16_V_MF2, 0x2 }, // 4286 |
| 4957 | { PseudoVSSEG3E16_V_MF4_MASK, PseudoVSSEG3E16_V_MF4, 0x2 }, // 4287 |
| 4958 | { PseudoVSSEG3E32_V_M1_MASK, PseudoVSSEG3E32_V_M1, 0x2 }, // 4288 |
| 4959 | { PseudoVSSEG3E32_V_M2_MASK, PseudoVSSEG3E32_V_M2, 0x2 }, // 4289 |
| 4960 | { PseudoVSSEG3E32_V_MF2_MASK, PseudoVSSEG3E32_V_MF2, 0x2 }, // 4290 |
| 4961 | { PseudoVSSEG3E64_V_M1_MASK, PseudoVSSEG3E64_V_M1, 0x2 }, // 4291 |
| 4962 | { PseudoVSSEG3E64_V_M2_MASK, PseudoVSSEG3E64_V_M2, 0x2 }, // 4292 |
| 4963 | { PseudoVSSEG3E8_V_M1_MASK, PseudoVSSEG3E8_V_M1, 0x2 }, // 4293 |
| 4964 | { PseudoVSSEG3E8_V_M2_MASK, PseudoVSSEG3E8_V_M2, 0x2 }, // 4294 |
| 4965 | { PseudoVSSEG3E8_V_MF2_MASK, PseudoVSSEG3E8_V_MF2, 0x2 }, // 4295 |
| 4966 | { PseudoVSSEG3E8_V_MF4_MASK, PseudoVSSEG3E8_V_MF4, 0x2 }, // 4296 |
| 4967 | { PseudoVSSEG3E8_V_MF8_MASK, PseudoVSSEG3E8_V_MF8, 0x2 }, // 4297 |
| 4968 | { PseudoVSSEG4E16_V_M1_MASK, PseudoVSSEG4E16_V_M1, 0x2 }, // 4298 |
| 4969 | { PseudoVSSEG4E16_V_M2_MASK, PseudoVSSEG4E16_V_M2, 0x2 }, // 4299 |
| 4970 | { PseudoVSSEG4E16_V_MF2_MASK, PseudoVSSEG4E16_V_MF2, 0x2 }, // 4300 |
| 4971 | { PseudoVSSEG4E16_V_MF4_MASK, PseudoVSSEG4E16_V_MF4, 0x2 }, // 4301 |
| 4972 | { PseudoVSSEG4E32_V_M1_MASK, PseudoVSSEG4E32_V_M1, 0x2 }, // 4302 |
| 4973 | { PseudoVSSEG4E32_V_M2_MASK, PseudoVSSEG4E32_V_M2, 0x2 }, // 4303 |
| 4974 | { PseudoVSSEG4E32_V_MF2_MASK, PseudoVSSEG4E32_V_MF2, 0x2 }, // 4304 |
| 4975 | { PseudoVSSEG4E64_V_M1_MASK, PseudoVSSEG4E64_V_M1, 0x2 }, // 4305 |
| 4976 | { PseudoVSSEG4E64_V_M2_MASK, PseudoVSSEG4E64_V_M2, 0x2 }, // 4306 |
| 4977 | { PseudoVSSEG4E8_V_M1_MASK, PseudoVSSEG4E8_V_M1, 0x2 }, // 4307 |
| 4978 | { PseudoVSSEG4E8_V_M2_MASK, PseudoVSSEG4E8_V_M2, 0x2 }, // 4308 |
| 4979 | { PseudoVSSEG4E8_V_MF2_MASK, PseudoVSSEG4E8_V_MF2, 0x2 }, // 4309 |
| 4980 | { PseudoVSSEG4E8_V_MF4_MASK, PseudoVSSEG4E8_V_MF4, 0x2 }, // 4310 |
| 4981 | { PseudoVSSEG4E8_V_MF8_MASK, PseudoVSSEG4E8_V_MF8, 0x2 }, // 4311 |
| 4982 | { PseudoVSSEG5E16_V_M1_MASK, PseudoVSSEG5E16_V_M1, 0x2 }, // 4312 |
| 4983 | { PseudoVSSEG5E16_V_MF2_MASK, PseudoVSSEG5E16_V_MF2, 0x2 }, // 4313 |
| 4984 | { PseudoVSSEG5E16_V_MF4_MASK, PseudoVSSEG5E16_V_MF4, 0x2 }, // 4314 |
| 4985 | { PseudoVSSEG5E32_V_M1_MASK, PseudoVSSEG5E32_V_M1, 0x2 }, // 4315 |
| 4986 | { PseudoVSSEG5E32_V_MF2_MASK, PseudoVSSEG5E32_V_MF2, 0x2 }, // 4316 |
| 4987 | { PseudoVSSEG5E64_V_M1_MASK, PseudoVSSEG5E64_V_M1, 0x2 }, // 4317 |
| 4988 | { PseudoVSSEG5E8_V_M1_MASK, PseudoVSSEG5E8_V_M1, 0x2 }, // 4318 |
| 4989 | { PseudoVSSEG5E8_V_MF2_MASK, PseudoVSSEG5E8_V_MF2, 0x2 }, // 4319 |
| 4990 | { PseudoVSSEG5E8_V_MF4_MASK, PseudoVSSEG5E8_V_MF4, 0x2 }, // 4320 |
| 4991 | { PseudoVSSEG5E8_V_MF8_MASK, PseudoVSSEG5E8_V_MF8, 0x2 }, // 4321 |
| 4992 | { PseudoVSSEG6E16_V_M1_MASK, PseudoVSSEG6E16_V_M1, 0x2 }, // 4322 |
| 4993 | { PseudoVSSEG6E16_V_MF2_MASK, PseudoVSSEG6E16_V_MF2, 0x2 }, // 4323 |
| 4994 | { PseudoVSSEG6E16_V_MF4_MASK, PseudoVSSEG6E16_V_MF4, 0x2 }, // 4324 |
| 4995 | { PseudoVSSEG6E32_V_M1_MASK, PseudoVSSEG6E32_V_M1, 0x2 }, // 4325 |
| 4996 | { PseudoVSSEG6E32_V_MF2_MASK, PseudoVSSEG6E32_V_MF2, 0x2 }, // 4326 |
| 4997 | { PseudoVSSEG6E64_V_M1_MASK, PseudoVSSEG6E64_V_M1, 0x2 }, // 4327 |
| 4998 | { PseudoVSSEG6E8_V_M1_MASK, PseudoVSSEG6E8_V_M1, 0x2 }, // 4328 |
| 4999 | { PseudoVSSEG6E8_V_MF2_MASK, PseudoVSSEG6E8_V_MF2, 0x2 }, // 4329 |
| 5000 | { PseudoVSSEG6E8_V_MF4_MASK, PseudoVSSEG6E8_V_MF4, 0x2 }, // 4330 |
| 5001 | { PseudoVSSEG6E8_V_MF8_MASK, PseudoVSSEG6E8_V_MF8, 0x2 }, // 4331 |
| 5002 | { PseudoVSSEG7E16_V_M1_MASK, PseudoVSSEG7E16_V_M1, 0x2 }, // 4332 |
| 5003 | { PseudoVSSEG7E16_V_MF2_MASK, PseudoVSSEG7E16_V_MF2, 0x2 }, // 4333 |
| 5004 | { PseudoVSSEG7E16_V_MF4_MASK, PseudoVSSEG7E16_V_MF4, 0x2 }, // 4334 |
| 5005 | { PseudoVSSEG7E32_V_M1_MASK, PseudoVSSEG7E32_V_M1, 0x2 }, // 4335 |
| 5006 | { PseudoVSSEG7E32_V_MF2_MASK, PseudoVSSEG7E32_V_MF2, 0x2 }, // 4336 |
| 5007 | { PseudoVSSEG7E64_V_M1_MASK, PseudoVSSEG7E64_V_M1, 0x2 }, // 4337 |
| 5008 | { PseudoVSSEG7E8_V_M1_MASK, PseudoVSSEG7E8_V_M1, 0x2 }, // 4338 |
| 5009 | { PseudoVSSEG7E8_V_MF2_MASK, PseudoVSSEG7E8_V_MF2, 0x2 }, // 4339 |
| 5010 | { PseudoVSSEG7E8_V_MF4_MASK, PseudoVSSEG7E8_V_MF4, 0x2 }, // 4340 |
| 5011 | { PseudoVSSEG7E8_V_MF8_MASK, PseudoVSSEG7E8_V_MF8, 0x2 }, // 4341 |
| 5012 | { PseudoVSSEG8E16_V_M1_MASK, PseudoVSSEG8E16_V_M1, 0x2 }, // 4342 |
| 5013 | { PseudoVSSEG8E16_V_MF2_MASK, PseudoVSSEG8E16_V_MF2, 0x2 }, // 4343 |
| 5014 | { PseudoVSSEG8E16_V_MF4_MASK, PseudoVSSEG8E16_V_MF4, 0x2 }, // 4344 |
| 5015 | { PseudoVSSEG8E32_V_M1_MASK, PseudoVSSEG8E32_V_M1, 0x2 }, // 4345 |
| 5016 | { PseudoVSSEG8E32_V_MF2_MASK, PseudoVSSEG8E32_V_MF2, 0x2 }, // 4346 |
| 5017 | { PseudoVSSEG8E64_V_M1_MASK, PseudoVSSEG8E64_V_M1, 0x2 }, // 4347 |
| 5018 | { PseudoVSSEG8E8_V_M1_MASK, PseudoVSSEG8E8_V_M1, 0x2 }, // 4348 |
| 5019 | { PseudoVSSEG8E8_V_MF2_MASK, PseudoVSSEG8E8_V_MF2, 0x2 }, // 4349 |
| 5020 | { PseudoVSSEG8E8_V_MF4_MASK, PseudoVSSEG8E8_V_MF4, 0x2 }, // 4350 |
| 5021 | { PseudoVSSEG8E8_V_MF8_MASK, PseudoVSSEG8E8_V_MF8, 0x2 }, // 4351 |
| 5022 | { PseudoVSSRA_VI_M1_MASK, PseudoVSSRA_VI_M1, 0x3 }, // 4352 |
| 5023 | { PseudoVSSRA_VI_M2_MASK, PseudoVSSRA_VI_M2, 0x3 }, // 4353 |
| 5024 | { PseudoVSSRA_VI_M4_MASK, PseudoVSSRA_VI_M4, 0x3 }, // 4354 |
| 5025 | { PseudoVSSRA_VI_M8_MASK, PseudoVSSRA_VI_M8, 0x3 }, // 4355 |
| 5026 | { PseudoVSSRA_VI_MF2_MASK, PseudoVSSRA_VI_MF2, 0x3 }, // 4356 |
| 5027 | { PseudoVSSRA_VI_MF4_MASK, PseudoVSSRA_VI_MF4, 0x3 }, // 4357 |
| 5028 | { PseudoVSSRA_VI_MF8_MASK, PseudoVSSRA_VI_MF8, 0x3 }, // 4358 |
| 5029 | { PseudoVSSRA_VV_M1_MASK, PseudoVSSRA_VV_M1, 0x3 }, // 4359 |
| 5030 | { PseudoVSSRA_VV_M2_MASK, PseudoVSSRA_VV_M2, 0x3 }, // 4360 |
| 5031 | { PseudoVSSRA_VV_M4_MASK, PseudoVSSRA_VV_M4, 0x3 }, // 4361 |
| 5032 | { PseudoVSSRA_VV_M8_MASK, PseudoVSSRA_VV_M8, 0x3 }, // 4362 |
| 5033 | { PseudoVSSRA_VV_MF2_MASK, PseudoVSSRA_VV_MF2, 0x3 }, // 4363 |
| 5034 | { PseudoVSSRA_VV_MF4_MASK, PseudoVSSRA_VV_MF4, 0x3 }, // 4364 |
| 5035 | { PseudoVSSRA_VV_MF8_MASK, PseudoVSSRA_VV_MF8, 0x3 }, // 4365 |
| 5036 | { PseudoVSSRA_VX_M1_MASK, PseudoVSSRA_VX_M1, 0x3 }, // 4366 |
| 5037 | { PseudoVSSRA_VX_M2_MASK, PseudoVSSRA_VX_M2, 0x3 }, // 4367 |
| 5038 | { PseudoVSSRA_VX_M4_MASK, PseudoVSSRA_VX_M4, 0x3 }, // 4368 |
| 5039 | { PseudoVSSRA_VX_M8_MASK, PseudoVSSRA_VX_M8, 0x3 }, // 4369 |
| 5040 | { PseudoVSSRA_VX_MF2_MASK, PseudoVSSRA_VX_MF2, 0x3 }, // 4370 |
| 5041 | { PseudoVSSRA_VX_MF4_MASK, PseudoVSSRA_VX_MF4, 0x3 }, // 4371 |
| 5042 | { PseudoVSSRA_VX_MF8_MASK, PseudoVSSRA_VX_MF8, 0x3 }, // 4372 |
| 5043 | { PseudoVSSRL_VI_M1_MASK, PseudoVSSRL_VI_M1, 0x3 }, // 4373 |
| 5044 | { PseudoVSSRL_VI_M2_MASK, PseudoVSSRL_VI_M2, 0x3 }, // 4374 |
| 5045 | { PseudoVSSRL_VI_M4_MASK, PseudoVSSRL_VI_M4, 0x3 }, // 4375 |
| 5046 | { PseudoVSSRL_VI_M8_MASK, PseudoVSSRL_VI_M8, 0x3 }, // 4376 |
| 5047 | { PseudoVSSRL_VI_MF2_MASK, PseudoVSSRL_VI_MF2, 0x3 }, // 4377 |
| 5048 | { PseudoVSSRL_VI_MF4_MASK, PseudoVSSRL_VI_MF4, 0x3 }, // 4378 |
| 5049 | { PseudoVSSRL_VI_MF8_MASK, PseudoVSSRL_VI_MF8, 0x3 }, // 4379 |
| 5050 | { PseudoVSSRL_VV_M1_MASK, PseudoVSSRL_VV_M1, 0x3 }, // 4380 |
| 5051 | { PseudoVSSRL_VV_M2_MASK, PseudoVSSRL_VV_M2, 0x3 }, // 4381 |
| 5052 | { PseudoVSSRL_VV_M4_MASK, PseudoVSSRL_VV_M4, 0x3 }, // 4382 |
| 5053 | { PseudoVSSRL_VV_M8_MASK, PseudoVSSRL_VV_M8, 0x3 }, // 4383 |
| 5054 | { PseudoVSSRL_VV_MF2_MASK, PseudoVSSRL_VV_MF2, 0x3 }, // 4384 |
| 5055 | { PseudoVSSRL_VV_MF4_MASK, PseudoVSSRL_VV_MF4, 0x3 }, // 4385 |
| 5056 | { PseudoVSSRL_VV_MF8_MASK, PseudoVSSRL_VV_MF8, 0x3 }, // 4386 |
| 5057 | { PseudoVSSRL_VX_M1_MASK, PseudoVSSRL_VX_M1, 0x3 }, // 4387 |
| 5058 | { PseudoVSSRL_VX_M2_MASK, PseudoVSSRL_VX_M2, 0x3 }, // 4388 |
| 5059 | { PseudoVSSRL_VX_M4_MASK, PseudoVSSRL_VX_M4, 0x3 }, // 4389 |
| 5060 | { PseudoVSSRL_VX_M8_MASK, PseudoVSSRL_VX_M8, 0x3 }, // 4390 |
| 5061 | { PseudoVSSRL_VX_MF2_MASK, PseudoVSSRL_VX_MF2, 0x3 }, // 4391 |
| 5062 | { PseudoVSSRL_VX_MF4_MASK, PseudoVSSRL_VX_MF4, 0x3 }, // 4392 |
| 5063 | { PseudoVSSRL_VX_MF8_MASK, PseudoVSSRL_VX_MF8, 0x3 }, // 4393 |
| 5064 | { PseudoVSSSEG2E16_V_M1_MASK, PseudoVSSSEG2E16_V_M1, 0x3 }, // 4394 |
| 5065 | { PseudoVSSSEG2E16_V_M2_MASK, PseudoVSSSEG2E16_V_M2, 0x3 }, // 4395 |
| 5066 | { PseudoVSSSEG2E16_V_M4_MASK, PseudoVSSSEG2E16_V_M4, 0x3 }, // 4396 |
| 5067 | { PseudoVSSSEG2E16_V_MF2_MASK, PseudoVSSSEG2E16_V_MF2, 0x3 }, // 4397 |
| 5068 | { PseudoVSSSEG2E16_V_MF4_MASK, PseudoVSSSEG2E16_V_MF4, 0x3 }, // 4398 |
| 5069 | { PseudoVSSSEG2E32_V_M1_MASK, PseudoVSSSEG2E32_V_M1, 0x3 }, // 4399 |
| 5070 | { PseudoVSSSEG2E32_V_M2_MASK, PseudoVSSSEG2E32_V_M2, 0x3 }, // 4400 |
| 5071 | { PseudoVSSSEG2E32_V_M4_MASK, PseudoVSSSEG2E32_V_M4, 0x3 }, // 4401 |
| 5072 | { PseudoVSSSEG2E32_V_MF2_MASK, PseudoVSSSEG2E32_V_MF2, 0x3 }, // 4402 |
| 5073 | { PseudoVSSSEG2E64_V_M1_MASK, PseudoVSSSEG2E64_V_M1, 0x3 }, // 4403 |
| 5074 | { PseudoVSSSEG2E64_V_M2_MASK, PseudoVSSSEG2E64_V_M2, 0x3 }, // 4404 |
| 5075 | { PseudoVSSSEG2E64_V_M4_MASK, PseudoVSSSEG2E64_V_M4, 0x3 }, // 4405 |
| 5076 | { PseudoVSSSEG2E8_V_M1_MASK, PseudoVSSSEG2E8_V_M1, 0x3 }, // 4406 |
| 5077 | { PseudoVSSSEG2E8_V_M2_MASK, PseudoVSSSEG2E8_V_M2, 0x3 }, // 4407 |
| 5078 | { PseudoVSSSEG2E8_V_M4_MASK, PseudoVSSSEG2E8_V_M4, 0x3 }, // 4408 |
| 5079 | { PseudoVSSSEG2E8_V_MF2_MASK, PseudoVSSSEG2E8_V_MF2, 0x3 }, // 4409 |
| 5080 | { PseudoVSSSEG2E8_V_MF4_MASK, PseudoVSSSEG2E8_V_MF4, 0x3 }, // 4410 |
| 5081 | { PseudoVSSSEG2E8_V_MF8_MASK, PseudoVSSSEG2E8_V_MF8, 0x3 }, // 4411 |
| 5082 | { PseudoVSSSEG3E16_V_M1_MASK, PseudoVSSSEG3E16_V_M1, 0x3 }, // 4412 |
| 5083 | { PseudoVSSSEG3E16_V_M2_MASK, PseudoVSSSEG3E16_V_M2, 0x3 }, // 4413 |
| 5084 | { PseudoVSSSEG3E16_V_MF2_MASK, PseudoVSSSEG3E16_V_MF2, 0x3 }, // 4414 |
| 5085 | { PseudoVSSSEG3E16_V_MF4_MASK, PseudoVSSSEG3E16_V_MF4, 0x3 }, // 4415 |
| 5086 | { PseudoVSSSEG3E32_V_M1_MASK, PseudoVSSSEG3E32_V_M1, 0x3 }, // 4416 |
| 5087 | { PseudoVSSSEG3E32_V_M2_MASK, PseudoVSSSEG3E32_V_M2, 0x3 }, // 4417 |
| 5088 | { PseudoVSSSEG3E32_V_MF2_MASK, PseudoVSSSEG3E32_V_MF2, 0x3 }, // 4418 |
| 5089 | { PseudoVSSSEG3E64_V_M1_MASK, PseudoVSSSEG3E64_V_M1, 0x3 }, // 4419 |
| 5090 | { PseudoVSSSEG3E64_V_M2_MASK, PseudoVSSSEG3E64_V_M2, 0x3 }, // 4420 |
| 5091 | { PseudoVSSSEG3E8_V_M1_MASK, PseudoVSSSEG3E8_V_M1, 0x3 }, // 4421 |
| 5092 | { PseudoVSSSEG3E8_V_M2_MASK, PseudoVSSSEG3E8_V_M2, 0x3 }, // 4422 |
| 5093 | { PseudoVSSSEG3E8_V_MF2_MASK, PseudoVSSSEG3E8_V_MF2, 0x3 }, // 4423 |
| 5094 | { PseudoVSSSEG3E8_V_MF4_MASK, PseudoVSSSEG3E8_V_MF4, 0x3 }, // 4424 |
| 5095 | { PseudoVSSSEG3E8_V_MF8_MASK, PseudoVSSSEG3E8_V_MF8, 0x3 }, // 4425 |
| 5096 | { PseudoVSSSEG4E16_V_M1_MASK, PseudoVSSSEG4E16_V_M1, 0x3 }, // 4426 |
| 5097 | { PseudoVSSSEG4E16_V_M2_MASK, PseudoVSSSEG4E16_V_M2, 0x3 }, // 4427 |
| 5098 | { PseudoVSSSEG4E16_V_MF2_MASK, PseudoVSSSEG4E16_V_MF2, 0x3 }, // 4428 |
| 5099 | { PseudoVSSSEG4E16_V_MF4_MASK, PseudoVSSSEG4E16_V_MF4, 0x3 }, // 4429 |
| 5100 | { PseudoVSSSEG4E32_V_M1_MASK, PseudoVSSSEG4E32_V_M1, 0x3 }, // 4430 |
| 5101 | { PseudoVSSSEG4E32_V_M2_MASK, PseudoVSSSEG4E32_V_M2, 0x3 }, // 4431 |
| 5102 | { PseudoVSSSEG4E32_V_MF2_MASK, PseudoVSSSEG4E32_V_MF2, 0x3 }, // 4432 |
| 5103 | { PseudoVSSSEG4E64_V_M1_MASK, PseudoVSSSEG4E64_V_M1, 0x3 }, // 4433 |
| 5104 | { PseudoVSSSEG4E64_V_M2_MASK, PseudoVSSSEG4E64_V_M2, 0x3 }, // 4434 |
| 5105 | { PseudoVSSSEG4E8_V_M1_MASK, PseudoVSSSEG4E8_V_M1, 0x3 }, // 4435 |
| 5106 | { PseudoVSSSEG4E8_V_M2_MASK, PseudoVSSSEG4E8_V_M2, 0x3 }, // 4436 |
| 5107 | { PseudoVSSSEG4E8_V_MF2_MASK, PseudoVSSSEG4E8_V_MF2, 0x3 }, // 4437 |
| 5108 | { PseudoVSSSEG4E8_V_MF4_MASK, PseudoVSSSEG4E8_V_MF4, 0x3 }, // 4438 |
| 5109 | { PseudoVSSSEG4E8_V_MF8_MASK, PseudoVSSSEG4E8_V_MF8, 0x3 }, // 4439 |
| 5110 | { PseudoVSSSEG5E16_V_M1_MASK, PseudoVSSSEG5E16_V_M1, 0x3 }, // 4440 |
| 5111 | { PseudoVSSSEG5E16_V_MF2_MASK, PseudoVSSSEG5E16_V_MF2, 0x3 }, // 4441 |
| 5112 | { PseudoVSSSEG5E16_V_MF4_MASK, PseudoVSSSEG5E16_V_MF4, 0x3 }, // 4442 |
| 5113 | { PseudoVSSSEG5E32_V_M1_MASK, PseudoVSSSEG5E32_V_M1, 0x3 }, // 4443 |
| 5114 | { PseudoVSSSEG5E32_V_MF2_MASK, PseudoVSSSEG5E32_V_MF2, 0x3 }, // 4444 |
| 5115 | { PseudoVSSSEG5E64_V_M1_MASK, PseudoVSSSEG5E64_V_M1, 0x3 }, // 4445 |
| 5116 | { PseudoVSSSEG5E8_V_M1_MASK, PseudoVSSSEG5E8_V_M1, 0x3 }, // 4446 |
| 5117 | { PseudoVSSSEG5E8_V_MF2_MASK, PseudoVSSSEG5E8_V_MF2, 0x3 }, // 4447 |
| 5118 | { PseudoVSSSEG5E8_V_MF4_MASK, PseudoVSSSEG5E8_V_MF4, 0x3 }, // 4448 |
| 5119 | { PseudoVSSSEG5E8_V_MF8_MASK, PseudoVSSSEG5E8_V_MF8, 0x3 }, // 4449 |
| 5120 | { PseudoVSSSEG6E16_V_M1_MASK, PseudoVSSSEG6E16_V_M1, 0x3 }, // 4450 |
| 5121 | { PseudoVSSSEG6E16_V_MF2_MASK, PseudoVSSSEG6E16_V_MF2, 0x3 }, // 4451 |
| 5122 | { PseudoVSSSEG6E16_V_MF4_MASK, PseudoVSSSEG6E16_V_MF4, 0x3 }, // 4452 |
| 5123 | { PseudoVSSSEG6E32_V_M1_MASK, PseudoVSSSEG6E32_V_M1, 0x3 }, // 4453 |
| 5124 | { PseudoVSSSEG6E32_V_MF2_MASK, PseudoVSSSEG6E32_V_MF2, 0x3 }, // 4454 |
| 5125 | { PseudoVSSSEG6E64_V_M1_MASK, PseudoVSSSEG6E64_V_M1, 0x3 }, // 4455 |
| 5126 | { PseudoVSSSEG6E8_V_M1_MASK, PseudoVSSSEG6E8_V_M1, 0x3 }, // 4456 |
| 5127 | { PseudoVSSSEG6E8_V_MF2_MASK, PseudoVSSSEG6E8_V_MF2, 0x3 }, // 4457 |
| 5128 | { PseudoVSSSEG6E8_V_MF4_MASK, PseudoVSSSEG6E8_V_MF4, 0x3 }, // 4458 |
| 5129 | { PseudoVSSSEG6E8_V_MF8_MASK, PseudoVSSSEG6E8_V_MF8, 0x3 }, // 4459 |
| 5130 | { PseudoVSSSEG7E16_V_M1_MASK, PseudoVSSSEG7E16_V_M1, 0x3 }, // 4460 |
| 5131 | { PseudoVSSSEG7E16_V_MF2_MASK, PseudoVSSSEG7E16_V_MF2, 0x3 }, // 4461 |
| 5132 | { PseudoVSSSEG7E16_V_MF4_MASK, PseudoVSSSEG7E16_V_MF4, 0x3 }, // 4462 |
| 5133 | { PseudoVSSSEG7E32_V_M1_MASK, PseudoVSSSEG7E32_V_M1, 0x3 }, // 4463 |
| 5134 | { PseudoVSSSEG7E32_V_MF2_MASK, PseudoVSSSEG7E32_V_MF2, 0x3 }, // 4464 |
| 5135 | { PseudoVSSSEG7E64_V_M1_MASK, PseudoVSSSEG7E64_V_M1, 0x3 }, // 4465 |
| 5136 | { PseudoVSSSEG7E8_V_M1_MASK, PseudoVSSSEG7E8_V_M1, 0x3 }, // 4466 |
| 5137 | { PseudoVSSSEG7E8_V_MF2_MASK, PseudoVSSSEG7E8_V_MF2, 0x3 }, // 4467 |
| 5138 | { PseudoVSSSEG7E8_V_MF4_MASK, PseudoVSSSEG7E8_V_MF4, 0x3 }, // 4468 |
| 5139 | { PseudoVSSSEG7E8_V_MF8_MASK, PseudoVSSSEG7E8_V_MF8, 0x3 }, // 4469 |
| 5140 | { PseudoVSSSEG8E16_V_M1_MASK, PseudoVSSSEG8E16_V_M1, 0x3 }, // 4470 |
| 5141 | { PseudoVSSSEG8E16_V_MF2_MASK, PseudoVSSSEG8E16_V_MF2, 0x3 }, // 4471 |
| 5142 | { PseudoVSSSEG8E16_V_MF4_MASK, PseudoVSSSEG8E16_V_MF4, 0x3 }, // 4472 |
| 5143 | { PseudoVSSSEG8E32_V_M1_MASK, PseudoVSSSEG8E32_V_M1, 0x3 }, // 4473 |
| 5144 | { PseudoVSSSEG8E32_V_MF2_MASK, PseudoVSSSEG8E32_V_MF2, 0x3 }, // 4474 |
| 5145 | { PseudoVSSSEG8E64_V_M1_MASK, PseudoVSSSEG8E64_V_M1, 0x3 }, // 4475 |
| 5146 | { PseudoVSSSEG8E8_V_M1_MASK, PseudoVSSSEG8E8_V_M1, 0x3 }, // 4476 |
| 5147 | { PseudoVSSSEG8E8_V_MF2_MASK, PseudoVSSSEG8E8_V_MF2, 0x3 }, // 4477 |
| 5148 | { PseudoVSSSEG8E8_V_MF4_MASK, PseudoVSSSEG8E8_V_MF4, 0x3 }, // 4478 |
| 5149 | { PseudoVSSSEG8E8_V_MF8_MASK, PseudoVSSSEG8E8_V_MF8, 0x3 }, // 4479 |
| 5150 | { PseudoVSSUBU_VV_M1_MASK, PseudoVSSUBU_VV_M1, 0x3 }, // 4480 |
| 5151 | { PseudoVSSUBU_VV_M2_MASK, PseudoVSSUBU_VV_M2, 0x3 }, // 4481 |
| 5152 | { PseudoVSSUBU_VV_M4_MASK, PseudoVSSUBU_VV_M4, 0x3 }, // 4482 |
| 5153 | { PseudoVSSUBU_VV_M8_MASK, PseudoVSSUBU_VV_M8, 0x3 }, // 4483 |
| 5154 | { PseudoVSSUBU_VV_MF2_MASK, PseudoVSSUBU_VV_MF2, 0x3 }, // 4484 |
| 5155 | { PseudoVSSUBU_VV_MF4_MASK, PseudoVSSUBU_VV_MF4, 0x3 }, // 4485 |
| 5156 | { PseudoVSSUBU_VV_MF8_MASK, PseudoVSSUBU_VV_MF8, 0x3 }, // 4486 |
| 5157 | { PseudoVSSUBU_VX_M1_MASK, PseudoVSSUBU_VX_M1, 0x3 }, // 4487 |
| 5158 | { PseudoVSSUBU_VX_M2_MASK, PseudoVSSUBU_VX_M2, 0x3 }, // 4488 |
| 5159 | { PseudoVSSUBU_VX_M4_MASK, PseudoVSSUBU_VX_M4, 0x3 }, // 4489 |
| 5160 | { PseudoVSSUBU_VX_M8_MASK, PseudoVSSUBU_VX_M8, 0x3 }, // 4490 |
| 5161 | { PseudoVSSUBU_VX_MF2_MASK, PseudoVSSUBU_VX_MF2, 0x3 }, // 4491 |
| 5162 | { PseudoVSSUBU_VX_MF4_MASK, PseudoVSSUBU_VX_MF4, 0x3 }, // 4492 |
| 5163 | { PseudoVSSUBU_VX_MF8_MASK, PseudoVSSUBU_VX_MF8, 0x3 }, // 4493 |
| 5164 | { PseudoVSSUB_VV_M1_MASK, PseudoVSSUB_VV_M1, 0x3 }, // 4494 |
| 5165 | { PseudoVSSUB_VV_M2_MASK, PseudoVSSUB_VV_M2, 0x3 }, // 4495 |
| 5166 | { PseudoVSSUB_VV_M4_MASK, PseudoVSSUB_VV_M4, 0x3 }, // 4496 |
| 5167 | { PseudoVSSUB_VV_M8_MASK, PseudoVSSUB_VV_M8, 0x3 }, // 4497 |
| 5168 | { PseudoVSSUB_VV_MF2_MASK, PseudoVSSUB_VV_MF2, 0x3 }, // 4498 |
| 5169 | { PseudoVSSUB_VV_MF4_MASK, PseudoVSSUB_VV_MF4, 0x3 }, // 4499 |
| 5170 | { PseudoVSSUB_VV_MF8_MASK, PseudoVSSUB_VV_MF8, 0x3 }, // 4500 |
| 5171 | { PseudoVSSUB_VX_M1_MASK, PseudoVSSUB_VX_M1, 0x3 }, // 4501 |
| 5172 | { PseudoVSSUB_VX_M2_MASK, PseudoVSSUB_VX_M2, 0x3 }, // 4502 |
| 5173 | { PseudoVSSUB_VX_M4_MASK, PseudoVSSUB_VX_M4, 0x3 }, // 4503 |
| 5174 | { PseudoVSSUB_VX_M8_MASK, PseudoVSSUB_VX_M8, 0x3 }, // 4504 |
| 5175 | { PseudoVSSUB_VX_MF2_MASK, PseudoVSSUB_VX_MF2, 0x3 }, // 4505 |
| 5176 | { PseudoVSSUB_VX_MF4_MASK, PseudoVSSUB_VX_MF4, 0x3 }, // 4506 |
| 5177 | { PseudoVSSUB_VX_MF8_MASK, PseudoVSSUB_VX_MF8, 0x3 }, // 4507 |
| 5178 | { PseudoVSUB_VV_M1_MASK, PseudoVSUB_VV_M1, 0x3 }, // 4508 |
| 5179 | { PseudoVSUB_VV_M2_MASK, PseudoVSUB_VV_M2, 0x3 }, // 4509 |
| 5180 | { PseudoVSUB_VV_M4_MASK, PseudoVSUB_VV_M4, 0x3 }, // 4510 |
| 5181 | { PseudoVSUB_VV_M8_MASK, PseudoVSUB_VV_M8, 0x3 }, // 4511 |
| 5182 | { PseudoVSUB_VV_MF2_MASK, PseudoVSUB_VV_MF2, 0x3 }, // 4512 |
| 5183 | { PseudoVSUB_VV_MF4_MASK, PseudoVSUB_VV_MF4, 0x3 }, // 4513 |
| 5184 | { PseudoVSUB_VV_MF8_MASK, PseudoVSUB_VV_MF8, 0x3 }, // 4514 |
| 5185 | { PseudoVSUB_VX_M1_MASK, PseudoVSUB_VX_M1, 0x3 }, // 4515 |
| 5186 | { PseudoVSUB_VX_M2_MASK, PseudoVSUB_VX_M2, 0x3 }, // 4516 |
| 5187 | { PseudoVSUB_VX_M4_MASK, PseudoVSUB_VX_M4, 0x3 }, // 4517 |
| 5188 | { PseudoVSUB_VX_M8_MASK, PseudoVSUB_VX_M8, 0x3 }, // 4518 |
| 5189 | { PseudoVSUB_VX_MF2_MASK, PseudoVSUB_VX_MF2, 0x3 }, // 4519 |
| 5190 | { PseudoVSUB_VX_MF4_MASK, PseudoVSUB_VX_MF4, 0x3 }, // 4520 |
| 5191 | { PseudoVSUB_VX_MF8_MASK, PseudoVSUB_VX_MF8, 0x3 }, // 4521 |
| 5192 | { PseudoVSUXEI16_V_M1_M1_MASK, PseudoVSUXEI16_V_M1_M1, 0x3 }, // 4522 |
| 5193 | { PseudoVSUXEI16_V_M1_M2_MASK, PseudoVSUXEI16_V_M1_M2, 0x3 }, // 4523 |
| 5194 | { PseudoVSUXEI16_V_M1_M4_MASK, PseudoVSUXEI16_V_M1_M4, 0x3 }, // 4524 |
| 5195 | { PseudoVSUXEI16_V_M1_MF2_MASK, PseudoVSUXEI16_V_M1_MF2, 0x3 }, // 4525 |
| 5196 | { PseudoVSUXEI16_V_M2_M1_MASK, PseudoVSUXEI16_V_M2_M1, 0x3 }, // 4526 |
| 5197 | { PseudoVSUXEI16_V_M2_M2_MASK, PseudoVSUXEI16_V_M2_M2, 0x3 }, // 4527 |
| 5198 | { PseudoVSUXEI16_V_M2_M4_MASK, PseudoVSUXEI16_V_M2_M4, 0x3 }, // 4528 |
| 5199 | { PseudoVSUXEI16_V_M2_M8_MASK, PseudoVSUXEI16_V_M2_M8, 0x3 }, // 4529 |
| 5200 | { PseudoVSUXEI16_V_M4_M2_MASK, PseudoVSUXEI16_V_M4_M2, 0x3 }, // 4530 |
| 5201 | { PseudoVSUXEI16_V_M4_M4_MASK, PseudoVSUXEI16_V_M4_M4, 0x3 }, // 4531 |
| 5202 | { PseudoVSUXEI16_V_M4_M8_MASK, PseudoVSUXEI16_V_M4_M8, 0x3 }, // 4532 |
| 5203 | { PseudoVSUXEI16_V_M8_M4_MASK, PseudoVSUXEI16_V_M8_M4, 0x3 }, // 4533 |
| 5204 | { PseudoVSUXEI16_V_M8_M8_MASK, PseudoVSUXEI16_V_M8_M8, 0x3 }, // 4534 |
| 5205 | { PseudoVSUXEI16_V_MF2_M1_MASK, PseudoVSUXEI16_V_MF2_M1, 0x3 }, // 4535 |
| 5206 | { PseudoVSUXEI16_V_MF2_M2_MASK, PseudoVSUXEI16_V_MF2_M2, 0x3 }, // 4536 |
| 5207 | { PseudoVSUXEI16_V_MF2_MF2_MASK, PseudoVSUXEI16_V_MF2_MF2, 0x3 }, // 4537 |
| 5208 | { PseudoVSUXEI16_V_MF2_MF4_MASK, PseudoVSUXEI16_V_MF2_MF4, 0x3 }, // 4538 |
| 5209 | { PseudoVSUXEI16_V_MF4_M1_MASK, PseudoVSUXEI16_V_MF4_M1, 0x3 }, // 4539 |
| 5210 | { PseudoVSUXEI16_V_MF4_MF2_MASK, PseudoVSUXEI16_V_MF4_MF2, 0x3 }, // 4540 |
| 5211 | { PseudoVSUXEI16_V_MF4_MF4_MASK, PseudoVSUXEI16_V_MF4_MF4, 0x3 }, // 4541 |
| 5212 | { PseudoVSUXEI16_V_MF4_MF8_MASK, PseudoVSUXEI16_V_MF4_MF8, 0x3 }, // 4542 |
| 5213 | { PseudoVSUXEI32_V_M1_M1_MASK, PseudoVSUXEI32_V_M1_M1, 0x3 }, // 4543 |
| 5214 | { PseudoVSUXEI32_V_M1_M2_MASK, PseudoVSUXEI32_V_M1_M2, 0x3 }, // 4544 |
| 5215 | { PseudoVSUXEI32_V_M1_MF2_MASK, PseudoVSUXEI32_V_M1_MF2, 0x3 }, // 4545 |
| 5216 | { PseudoVSUXEI32_V_M1_MF4_MASK, PseudoVSUXEI32_V_M1_MF4, 0x3 }, // 4546 |
| 5217 | { PseudoVSUXEI32_V_M2_M1_MASK, PseudoVSUXEI32_V_M2_M1, 0x3 }, // 4547 |
| 5218 | { PseudoVSUXEI32_V_M2_M2_MASK, PseudoVSUXEI32_V_M2_M2, 0x3 }, // 4548 |
| 5219 | { PseudoVSUXEI32_V_M2_M4_MASK, PseudoVSUXEI32_V_M2_M4, 0x3 }, // 4549 |
| 5220 | { PseudoVSUXEI32_V_M2_MF2_MASK, PseudoVSUXEI32_V_M2_MF2, 0x3 }, // 4550 |
| 5221 | { PseudoVSUXEI32_V_M4_M1_MASK, PseudoVSUXEI32_V_M4_M1, 0x3 }, // 4551 |
| 5222 | { PseudoVSUXEI32_V_M4_M2_MASK, PseudoVSUXEI32_V_M4_M2, 0x3 }, // 4552 |
| 5223 | { PseudoVSUXEI32_V_M4_M4_MASK, PseudoVSUXEI32_V_M4_M4, 0x3 }, // 4553 |
| 5224 | { PseudoVSUXEI32_V_M4_M8_MASK, PseudoVSUXEI32_V_M4_M8, 0x3 }, // 4554 |
| 5225 | { PseudoVSUXEI32_V_M8_M2_MASK, PseudoVSUXEI32_V_M8_M2, 0x3 }, // 4555 |
| 5226 | { PseudoVSUXEI32_V_M8_M4_MASK, PseudoVSUXEI32_V_M8_M4, 0x3 }, // 4556 |
| 5227 | { PseudoVSUXEI32_V_M8_M8_MASK, PseudoVSUXEI32_V_M8_M8, 0x3 }, // 4557 |
| 5228 | { PseudoVSUXEI32_V_MF2_M1_MASK, PseudoVSUXEI32_V_MF2_M1, 0x3 }, // 4558 |
| 5229 | { PseudoVSUXEI32_V_MF2_MF2_MASK, PseudoVSUXEI32_V_MF2_MF2, 0x3 }, // 4559 |
| 5230 | { PseudoVSUXEI32_V_MF2_MF4_MASK, PseudoVSUXEI32_V_MF2_MF4, 0x3 }, // 4560 |
| 5231 | { PseudoVSUXEI32_V_MF2_MF8_MASK, PseudoVSUXEI32_V_MF2_MF8, 0x3 }, // 4561 |
| 5232 | { PseudoVSUXEI64_V_M1_M1_MASK, PseudoVSUXEI64_V_M1_M1, 0x3 }, // 4562 |
| 5233 | { PseudoVSUXEI64_V_M1_MF2_MASK, PseudoVSUXEI64_V_M1_MF2, 0x3 }, // 4563 |
| 5234 | { PseudoVSUXEI64_V_M1_MF4_MASK, PseudoVSUXEI64_V_M1_MF4, 0x3 }, // 4564 |
| 5235 | { PseudoVSUXEI64_V_M1_MF8_MASK, PseudoVSUXEI64_V_M1_MF8, 0x3 }, // 4565 |
| 5236 | { PseudoVSUXEI64_V_M2_M1_MASK, PseudoVSUXEI64_V_M2_M1, 0x3 }, // 4566 |
| 5237 | { PseudoVSUXEI64_V_M2_M2_MASK, PseudoVSUXEI64_V_M2_M2, 0x3 }, // 4567 |
| 5238 | { PseudoVSUXEI64_V_M2_MF2_MASK, PseudoVSUXEI64_V_M2_MF2, 0x3 }, // 4568 |
| 5239 | { PseudoVSUXEI64_V_M2_MF4_MASK, PseudoVSUXEI64_V_M2_MF4, 0x3 }, // 4569 |
| 5240 | { PseudoVSUXEI64_V_M4_M1_MASK, PseudoVSUXEI64_V_M4_M1, 0x3 }, // 4570 |
| 5241 | { PseudoVSUXEI64_V_M4_M2_MASK, PseudoVSUXEI64_V_M4_M2, 0x3 }, // 4571 |
| 5242 | { PseudoVSUXEI64_V_M4_M4_MASK, PseudoVSUXEI64_V_M4_M4, 0x3 }, // 4572 |
| 5243 | { PseudoVSUXEI64_V_M4_MF2_MASK, PseudoVSUXEI64_V_M4_MF2, 0x3 }, // 4573 |
| 5244 | { PseudoVSUXEI64_V_M8_M1_MASK, PseudoVSUXEI64_V_M8_M1, 0x3 }, // 4574 |
| 5245 | { PseudoVSUXEI64_V_M8_M2_MASK, PseudoVSUXEI64_V_M8_M2, 0x3 }, // 4575 |
| 5246 | { PseudoVSUXEI64_V_M8_M4_MASK, PseudoVSUXEI64_V_M8_M4, 0x3 }, // 4576 |
| 5247 | { PseudoVSUXEI64_V_M8_M8_MASK, PseudoVSUXEI64_V_M8_M8, 0x3 }, // 4577 |
| 5248 | { PseudoVSUXEI8_V_M1_M1_MASK, PseudoVSUXEI8_V_M1_M1, 0x3 }, // 4578 |
| 5249 | { PseudoVSUXEI8_V_M1_M2_MASK, PseudoVSUXEI8_V_M1_M2, 0x3 }, // 4579 |
| 5250 | { PseudoVSUXEI8_V_M1_M4_MASK, PseudoVSUXEI8_V_M1_M4, 0x3 }, // 4580 |
| 5251 | { PseudoVSUXEI8_V_M1_M8_MASK, PseudoVSUXEI8_V_M1_M8, 0x3 }, // 4581 |
| 5252 | { PseudoVSUXEI8_V_M2_M2_MASK, PseudoVSUXEI8_V_M2_M2, 0x3 }, // 4582 |
| 5253 | { PseudoVSUXEI8_V_M2_M4_MASK, PseudoVSUXEI8_V_M2_M4, 0x3 }, // 4583 |
| 5254 | { PseudoVSUXEI8_V_M2_M8_MASK, PseudoVSUXEI8_V_M2_M8, 0x3 }, // 4584 |
| 5255 | { PseudoVSUXEI8_V_M4_M4_MASK, PseudoVSUXEI8_V_M4_M4, 0x3 }, // 4585 |
| 5256 | { PseudoVSUXEI8_V_M4_M8_MASK, PseudoVSUXEI8_V_M4_M8, 0x3 }, // 4586 |
| 5257 | { PseudoVSUXEI8_V_M8_M8_MASK, PseudoVSUXEI8_V_M8_M8, 0x3 }, // 4587 |
| 5258 | { PseudoVSUXEI8_V_MF2_M1_MASK, PseudoVSUXEI8_V_MF2_M1, 0x3 }, // 4588 |
| 5259 | { PseudoVSUXEI8_V_MF2_M2_MASK, PseudoVSUXEI8_V_MF2_M2, 0x3 }, // 4589 |
| 5260 | { PseudoVSUXEI8_V_MF2_M4_MASK, PseudoVSUXEI8_V_MF2_M4, 0x3 }, // 4590 |
| 5261 | { PseudoVSUXEI8_V_MF2_MF2_MASK, PseudoVSUXEI8_V_MF2_MF2, 0x3 }, // 4591 |
| 5262 | { PseudoVSUXEI8_V_MF4_M1_MASK, PseudoVSUXEI8_V_MF4_M1, 0x3 }, // 4592 |
| 5263 | { PseudoVSUXEI8_V_MF4_M2_MASK, PseudoVSUXEI8_V_MF4_M2, 0x3 }, // 4593 |
| 5264 | { PseudoVSUXEI8_V_MF4_MF2_MASK, PseudoVSUXEI8_V_MF4_MF2, 0x3 }, // 4594 |
| 5265 | { PseudoVSUXEI8_V_MF4_MF4_MASK, PseudoVSUXEI8_V_MF4_MF4, 0x3 }, // 4595 |
| 5266 | { PseudoVSUXEI8_V_MF8_M1_MASK, PseudoVSUXEI8_V_MF8_M1, 0x3 }, // 4596 |
| 5267 | { PseudoVSUXEI8_V_MF8_MF2_MASK, PseudoVSUXEI8_V_MF8_MF2, 0x3 }, // 4597 |
| 5268 | { PseudoVSUXEI8_V_MF8_MF4_MASK, PseudoVSUXEI8_V_MF8_MF4, 0x3 }, // 4598 |
| 5269 | { PseudoVSUXEI8_V_MF8_MF8_MASK, PseudoVSUXEI8_V_MF8_MF8, 0x3 }, // 4599 |
| 5270 | { PseudoVSUXSEG2EI16_V_M1_M1_MASK, PseudoVSUXSEG2EI16_V_M1_M1, 0x3 }, // 4600 |
| 5271 | { PseudoVSUXSEG2EI16_V_M1_M2_MASK, PseudoVSUXSEG2EI16_V_M1_M2, 0x3 }, // 4601 |
| 5272 | { PseudoVSUXSEG2EI16_V_M1_M4_MASK, PseudoVSUXSEG2EI16_V_M1_M4, 0x3 }, // 4602 |
| 5273 | { PseudoVSUXSEG2EI16_V_M1_MF2_MASK, PseudoVSUXSEG2EI16_V_M1_MF2, 0x3 }, // 4603 |
| 5274 | { PseudoVSUXSEG2EI16_V_M2_M1_MASK, PseudoVSUXSEG2EI16_V_M2_M1, 0x3 }, // 4604 |
| 5275 | { PseudoVSUXSEG2EI16_V_M2_M2_MASK, PseudoVSUXSEG2EI16_V_M2_M2, 0x3 }, // 4605 |
| 5276 | { PseudoVSUXSEG2EI16_V_M2_M4_MASK, PseudoVSUXSEG2EI16_V_M2_M4, 0x3 }, // 4606 |
| 5277 | { PseudoVSUXSEG2EI16_V_M4_M2_MASK, PseudoVSUXSEG2EI16_V_M4_M2, 0x3 }, // 4607 |
| 5278 | { PseudoVSUXSEG2EI16_V_M4_M4_MASK, PseudoVSUXSEG2EI16_V_M4_M4, 0x3 }, // 4608 |
| 5279 | { PseudoVSUXSEG2EI16_V_M8_M4_MASK, PseudoVSUXSEG2EI16_V_M8_M4, 0x3 }, // 4609 |
| 5280 | { PseudoVSUXSEG2EI16_V_MF2_M1_MASK, PseudoVSUXSEG2EI16_V_MF2_M1, 0x3 }, // 4610 |
| 5281 | { PseudoVSUXSEG2EI16_V_MF2_M2_MASK, PseudoVSUXSEG2EI16_V_MF2_M2, 0x3 }, // 4611 |
| 5282 | { PseudoVSUXSEG2EI16_V_MF2_MF2_MASK, PseudoVSUXSEG2EI16_V_MF2_MF2, 0x3 }, // 4612 |
| 5283 | { PseudoVSUXSEG2EI16_V_MF2_MF4_MASK, PseudoVSUXSEG2EI16_V_MF2_MF4, 0x3 }, // 4613 |
| 5284 | { PseudoVSUXSEG2EI16_V_MF4_M1_MASK, PseudoVSUXSEG2EI16_V_MF4_M1, 0x3 }, // 4614 |
| 5285 | { PseudoVSUXSEG2EI16_V_MF4_MF2_MASK, PseudoVSUXSEG2EI16_V_MF4_MF2, 0x3 }, // 4615 |
| 5286 | { PseudoVSUXSEG2EI16_V_MF4_MF4_MASK, PseudoVSUXSEG2EI16_V_MF4_MF4, 0x3 }, // 4616 |
| 5287 | { PseudoVSUXSEG2EI16_V_MF4_MF8_MASK, PseudoVSUXSEG2EI16_V_MF4_MF8, 0x3 }, // 4617 |
| 5288 | { PseudoVSUXSEG2EI32_V_M1_M1_MASK, PseudoVSUXSEG2EI32_V_M1_M1, 0x3 }, // 4618 |
| 5289 | { PseudoVSUXSEG2EI32_V_M1_M2_MASK, PseudoVSUXSEG2EI32_V_M1_M2, 0x3 }, // 4619 |
| 5290 | { PseudoVSUXSEG2EI32_V_M1_MF2_MASK, PseudoVSUXSEG2EI32_V_M1_MF2, 0x3 }, // 4620 |
| 5291 | { PseudoVSUXSEG2EI32_V_M1_MF4_MASK, PseudoVSUXSEG2EI32_V_M1_MF4, 0x3 }, // 4621 |
| 5292 | { PseudoVSUXSEG2EI32_V_M2_M1_MASK, PseudoVSUXSEG2EI32_V_M2_M1, 0x3 }, // 4622 |
| 5293 | { PseudoVSUXSEG2EI32_V_M2_M2_MASK, PseudoVSUXSEG2EI32_V_M2_M2, 0x3 }, // 4623 |
| 5294 | { PseudoVSUXSEG2EI32_V_M2_M4_MASK, PseudoVSUXSEG2EI32_V_M2_M4, 0x3 }, // 4624 |
| 5295 | { PseudoVSUXSEG2EI32_V_M2_MF2_MASK, PseudoVSUXSEG2EI32_V_M2_MF2, 0x3 }, // 4625 |
| 5296 | { PseudoVSUXSEG2EI32_V_M4_M1_MASK, PseudoVSUXSEG2EI32_V_M4_M1, 0x3 }, // 4626 |
| 5297 | { PseudoVSUXSEG2EI32_V_M4_M2_MASK, PseudoVSUXSEG2EI32_V_M4_M2, 0x3 }, // 4627 |
| 5298 | { PseudoVSUXSEG2EI32_V_M4_M4_MASK, PseudoVSUXSEG2EI32_V_M4_M4, 0x3 }, // 4628 |
| 5299 | { PseudoVSUXSEG2EI32_V_M8_M2_MASK, PseudoVSUXSEG2EI32_V_M8_M2, 0x3 }, // 4629 |
| 5300 | { PseudoVSUXSEG2EI32_V_M8_M4_MASK, PseudoVSUXSEG2EI32_V_M8_M4, 0x3 }, // 4630 |
| 5301 | { PseudoVSUXSEG2EI32_V_MF2_M1_MASK, PseudoVSUXSEG2EI32_V_MF2_M1, 0x3 }, // 4631 |
| 5302 | { PseudoVSUXSEG2EI32_V_MF2_MF2_MASK, PseudoVSUXSEG2EI32_V_MF2_MF2, 0x3 }, // 4632 |
| 5303 | { PseudoVSUXSEG2EI32_V_MF2_MF4_MASK, PseudoVSUXSEG2EI32_V_MF2_MF4, 0x3 }, // 4633 |
| 5304 | { PseudoVSUXSEG2EI32_V_MF2_MF8_MASK, PseudoVSUXSEG2EI32_V_MF2_MF8, 0x3 }, // 4634 |
| 5305 | { PseudoVSUXSEG2EI64_V_M1_M1_MASK, PseudoVSUXSEG2EI64_V_M1_M1, 0x3 }, // 4635 |
| 5306 | { PseudoVSUXSEG2EI64_V_M1_MF2_MASK, PseudoVSUXSEG2EI64_V_M1_MF2, 0x3 }, // 4636 |
| 5307 | { PseudoVSUXSEG2EI64_V_M1_MF4_MASK, PseudoVSUXSEG2EI64_V_M1_MF4, 0x3 }, // 4637 |
| 5308 | { PseudoVSUXSEG2EI64_V_M1_MF8_MASK, PseudoVSUXSEG2EI64_V_M1_MF8, 0x3 }, // 4638 |
| 5309 | { PseudoVSUXSEG2EI64_V_M2_M1_MASK, PseudoVSUXSEG2EI64_V_M2_M1, 0x3 }, // 4639 |
| 5310 | { PseudoVSUXSEG2EI64_V_M2_M2_MASK, PseudoVSUXSEG2EI64_V_M2_M2, 0x3 }, // 4640 |
| 5311 | { PseudoVSUXSEG2EI64_V_M2_MF2_MASK, PseudoVSUXSEG2EI64_V_M2_MF2, 0x3 }, // 4641 |
| 5312 | { PseudoVSUXSEG2EI64_V_M2_MF4_MASK, PseudoVSUXSEG2EI64_V_M2_MF4, 0x3 }, // 4642 |
| 5313 | { PseudoVSUXSEG2EI64_V_M4_M1_MASK, PseudoVSUXSEG2EI64_V_M4_M1, 0x3 }, // 4643 |
| 5314 | { PseudoVSUXSEG2EI64_V_M4_M2_MASK, PseudoVSUXSEG2EI64_V_M4_M2, 0x3 }, // 4644 |
| 5315 | { PseudoVSUXSEG2EI64_V_M4_M4_MASK, PseudoVSUXSEG2EI64_V_M4_M4, 0x3 }, // 4645 |
| 5316 | { PseudoVSUXSEG2EI64_V_M4_MF2_MASK, PseudoVSUXSEG2EI64_V_M4_MF2, 0x3 }, // 4646 |
| 5317 | { PseudoVSUXSEG2EI64_V_M8_M1_MASK, PseudoVSUXSEG2EI64_V_M8_M1, 0x3 }, // 4647 |
| 5318 | { PseudoVSUXSEG2EI64_V_M8_M2_MASK, PseudoVSUXSEG2EI64_V_M8_M2, 0x3 }, // 4648 |
| 5319 | { PseudoVSUXSEG2EI64_V_M8_M4_MASK, PseudoVSUXSEG2EI64_V_M8_M4, 0x3 }, // 4649 |
| 5320 | { PseudoVSUXSEG2EI8_V_M1_M1_MASK, PseudoVSUXSEG2EI8_V_M1_M1, 0x3 }, // 4650 |
| 5321 | { PseudoVSUXSEG2EI8_V_M1_M2_MASK, PseudoVSUXSEG2EI8_V_M1_M2, 0x3 }, // 4651 |
| 5322 | { PseudoVSUXSEG2EI8_V_M1_M4_MASK, PseudoVSUXSEG2EI8_V_M1_M4, 0x3 }, // 4652 |
| 5323 | { PseudoVSUXSEG2EI8_V_M2_M2_MASK, PseudoVSUXSEG2EI8_V_M2_M2, 0x3 }, // 4653 |
| 5324 | { PseudoVSUXSEG2EI8_V_M2_M4_MASK, PseudoVSUXSEG2EI8_V_M2_M4, 0x3 }, // 4654 |
| 5325 | { PseudoVSUXSEG2EI8_V_M4_M4_MASK, PseudoVSUXSEG2EI8_V_M4_M4, 0x3 }, // 4655 |
| 5326 | { PseudoVSUXSEG2EI8_V_MF2_M1_MASK, PseudoVSUXSEG2EI8_V_MF2_M1, 0x3 }, // 4656 |
| 5327 | { PseudoVSUXSEG2EI8_V_MF2_M2_MASK, PseudoVSUXSEG2EI8_V_MF2_M2, 0x3 }, // 4657 |
| 5328 | { PseudoVSUXSEG2EI8_V_MF2_M4_MASK, PseudoVSUXSEG2EI8_V_MF2_M4, 0x3 }, // 4658 |
| 5329 | { PseudoVSUXSEG2EI8_V_MF2_MF2_MASK, PseudoVSUXSEG2EI8_V_MF2_MF2, 0x3 }, // 4659 |
| 5330 | { PseudoVSUXSEG2EI8_V_MF4_M1_MASK, PseudoVSUXSEG2EI8_V_MF4_M1, 0x3 }, // 4660 |
| 5331 | { PseudoVSUXSEG2EI8_V_MF4_M2_MASK, PseudoVSUXSEG2EI8_V_MF4_M2, 0x3 }, // 4661 |
| 5332 | { PseudoVSUXSEG2EI8_V_MF4_MF2_MASK, PseudoVSUXSEG2EI8_V_MF4_MF2, 0x3 }, // 4662 |
| 5333 | { PseudoVSUXSEG2EI8_V_MF4_MF4_MASK, PseudoVSUXSEG2EI8_V_MF4_MF4, 0x3 }, // 4663 |
| 5334 | { PseudoVSUXSEG2EI8_V_MF8_M1_MASK, PseudoVSUXSEG2EI8_V_MF8_M1, 0x3 }, // 4664 |
| 5335 | { PseudoVSUXSEG2EI8_V_MF8_MF2_MASK, PseudoVSUXSEG2EI8_V_MF8_MF2, 0x3 }, // 4665 |
| 5336 | { PseudoVSUXSEG2EI8_V_MF8_MF4_MASK, PseudoVSUXSEG2EI8_V_MF8_MF4, 0x3 }, // 4666 |
| 5337 | { PseudoVSUXSEG2EI8_V_MF8_MF8_MASK, PseudoVSUXSEG2EI8_V_MF8_MF8, 0x3 }, // 4667 |
| 5338 | { PseudoVSUXSEG3EI16_V_M1_M1_MASK, PseudoVSUXSEG3EI16_V_M1_M1, 0x3 }, // 4668 |
| 5339 | { PseudoVSUXSEG3EI16_V_M1_M2_MASK, PseudoVSUXSEG3EI16_V_M1_M2, 0x3 }, // 4669 |
| 5340 | { PseudoVSUXSEG3EI16_V_M1_MF2_MASK, PseudoVSUXSEG3EI16_V_M1_MF2, 0x3 }, // 4670 |
| 5341 | { PseudoVSUXSEG3EI16_V_M2_M1_MASK, PseudoVSUXSEG3EI16_V_M2_M1, 0x3 }, // 4671 |
| 5342 | { PseudoVSUXSEG3EI16_V_M2_M2_MASK, PseudoVSUXSEG3EI16_V_M2_M2, 0x3 }, // 4672 |
| 5343 | { PseudoVSUXSEG3EI16_V_M4_M2_MASK, PseudoVSUXSEG3EI16_V_M4_M2, 0x3 }, // 4673 |
| 5344 | { PseudoVSUXSEG3EI16_V_MF2_M1_MASK, PseudoVSUXSEG3EI16_V_MF2_M1, 0x3 }, // 4674 |
| 5345 | { PseudoVSUXSEG3EI16_V_MF2_M2_MASK, PseudoVSUXSEG3EI16_V_MF2_M2, 0x3 }, // 4675 |
| 5346 | { PseudoVSUXSEG3EI16_V_MF2_MF2_MASK, PseudoVSUXSEG3EI16_V_MF2_MF2, 0x3 }, // 4676 |
| 5347 | { PseudoVSUXSEG3EI16_V_MF2_MF4_MASK, PseudoVSUXSEG3EI16_V_MF2_MF4, 0x3 }, // 4677 |
| 5348 | { PseudoVSUXSEG3EI16_V_MF4_M1_MASK, PseudoVSUXSEG3EI16_V_MF4_M1, 0x3 }, // 4678 |
| 5349 | { PseudoVSUXSEG3EI16_V_MF4_MF2_MASK, PseudoVSUXSEG3EI16_V_MF4_MF2, 0x3 }, // 4679 |
| 5350 | { PseudoVSUXSEG3EI16_V_MF4_MF4_MASK, PseudoVSUXSEG3EI16_V_MF4_MF4, 0x3 }, // 4680 |
| 5351 | { PseudoVSUXSEG3EI16_V_MF4_MF8_MASK, PseudoVSUXSEG3EI16_V_MF4_MF8, 0x3 }, // 4681 |
| 5352 | { PseudoVSUXSEG3EI32_V_M1_M1_MASK, PseudoVSUXSEG3EI32_V_M1_M1, 0x3 }, // 4682 |
| 5353 | { PseudoVSUXSEG3EI32_V_M1_M2_MASK, PseudoVSUXSEG3EI32_V_M1_M2, 0x3 }, // 4683 |
| 5354 | { PseudoVSUXSEG3EI32_V_M1_MF2_MASK, PseudoVSUXSEG3EI32_V_M1_MF2, 0x3 }, // 4684 |
| 5355 | { PseudoVSUXSEG3EI32_V_M1_MF4_MASK, PseudoVSUXSEG3EI32_V_M1_MF4, 0x3 }, // 4685 |
| 5356 | { PseudoVSUXSEG3EI32_V_M2_M1_MASK, PseudoVSUXSEG3EI32_V_M2_M1, 0x3 }, // 4686 |
| 5357 | { PseudoVSUXSEG3EI32_V_M2_M2_MASK, PseudoVSUXSEG3EI32_V_M2_M2, 0x3 }, // 4687 |
| 5358 | { PseudoVSUXSEG3EI32_V_M2_MF2_MASK, PseudoVSUXSEG3EI32_V_M2_MF2, 0x3 }, // 4688 |
| 5359 | { PseudoVSUXSEG3EI32_V_M4_M1_MASK, PseudoVSUXSEG3EI32_V_M4_M1, 0x3 }, // 4689 |
| 5360 | { PseudoVSUXSEG3EI32_V_M4_M2_MASK, PseudoVSUXSEG3EI32_V_M4_M2, 0x3 }, // 4690 |
| 5361 | { PseudoVSUXSEG3EI32_V_M8_M2_MASK, PseudoVSUXSEG3EI32_V_M8_M2, 0x3 }, // 4691 |
| 5362 | { PseudoVSUXSEG3EI32_V_MF2_M1_MASK, PseudoVSUXSEG3EI32_V_MF2_M1, 0x3 }, // 4692 |
| 5363 | { PseudoVSUXSEG3EI32_V_MF2_MF2_MASK, PseudoVSUXSEG3EI32_V_MF2_MF2, 0x3 }, // 4693 |
| 5364 | { PseudoVSUXSEG3EI32_V_MF2_MF4_MASK, PseudoVSUXSEG3EI32_V_MF2_MF4, 0x3 }, // 4694 |
| 5365 | { PseudoVSUXSEG3EI32_V_MF2_MF8_MASK, PseudoVSUXSEG3EI32_V_MF2_MF8, 0x3 }, // 4695 |
| 5366 | { PseudoVSUXSEG3EI64_V_M1_M1_MASK, PseudoVSUXSEG3EI64_V_M1_M1, 0x3 }, // 4696 |
| 5367 | { PseudoVSUXSEG3EI64_V_M1_MF2_MASK, PseudoVSUXSEG3EI64_V_M1_MF2, 0x3 }, // 4697 |
| 5368 | { PseudoVSUXSEG3EI64_V_M1_MF4_MASK, PseudoVSUXSEG3EI64_V_M1_MF4, 0x3 }, // 4698 |
| 5369 | { PseudoVSUXSEG3EI64_V_M1_MF8_MASK, PseudoVSUXSEG3EI64_V_M1_MF8, 0x3 }, // 4699 |
| 5370 | { PseudoVSUXSEG3EI64_V_M2_M1_MASK, PseudoVSUXSEG3EI64_V_M2_M1, 0x3 }, // 4700 |
| 5371 | { PseudoVSUXSEG3EI64_V_M2_M2_MASK, PseudoVSUXSEG3EI64_V_M2_M2, 0x3 }, // 4701 |
| 5372 | { PseudoVSUXSEG3EI64_V_M2_MF2_MASK, PseudoVSUXSEG3EI64_V_M2_MF2, 0x3 }, // 4702 |
| 5373 | { PseudoVSUXSEG3EI64_V_M2_MF4_MASK, PseudoVSUXSEG3EI64_V_M2_MF4, 0x3 }, // 4703 |
| 5374 | { PseudoVSUXSEG3EI64_V_M4_M1_MASK, PseudoVSUXSEG3EI64_V_M4_M1, 0x3 }, // 4704 |
| 5375 | { PseudoVSUXSEG3EI64_V_M4_M2_MASK, PseudoVSUXSEG3EI64_V_M4_M2, 0x3 }, // 4705 |
| 5376 | { PseudoVSUXSEG3EI64_V_M4_MF2_MASK, PseudoVSUXSEG3EI64_V_M4_MF2, 0x3 }, // 4706 |
| 5377 | { PseudoVSUXSEG3EI64_V_M8_M1_MASK, PseudoVSUXSEG3EI64_V_M8_M1, 0x3 }, // 4707 |
| 5378 | { PseudoVSUXSEG3EI64_V_M8_M2_MASK, PseudoVSUXSEG3EI64_V_M8_M2, 0x3 }, // 4708 |
| 5379 | { PseudoVSUXSEG3EI8_V_M1_M1_MASK, PseudoVSUXSEG3EI8_V_M1_M1, 0x3 }, // 4709 |
| 5380 | { PseudoVSUXSEG3EI8_V_M1_M2_MASK, PseudoVSUXSEG3EI8_V_M1_M2, 0x3 }, // 4710 |
| 5381 | { PseudoVSUXSEG3EI8_V_M2_M2_MASK, PseudoVSUXSEG3EI8_V_M2_M2, 0x3 }, // 4711 |
| 5382 | { PseudoVSUXSEG3EI8_V_MF2_M1_MASK, PseudoVSUXSEG3EI8_V_MF2_M1, 0x3 }, // 4712 |
| 5383 | { PseudoVSUXSEG3EI8_V_MF2_M2_MASK, PseudoVSUXSEG3EI8_V_MF2_M2, 0x3 }, // 4713 |
| 5384 | { PseudoVSUXSEG3EI8_V_MF2_MF2_MASK, PseudoVSUXSEG3EI8_V_MF2_MF2, 0x3 }, // 4714 |
| 5385 | { PseudoVSUXSEG3EI8_V_MF4_M1_MASK, PseudoVSUXSEG3EI8_V_MF4_M1, 0x3 }, // 4715 |
| 5386 | { PseudoVSUXSEG3EI8_V_MF4_M2_MASK, PseudoVSUXSEG3EI8_V_MF4_M2, 0x3 }, // 4716 |
| 5387 | { PseudoVSUXSEG3EI8_V_MF4_MF2_MASK, PseudoVSUXSEG3EI8_V_MF4_MF2, 0x3 }, // 4717 |
| 5388 | { PseudoVSUXSEG3EI8_V_MF4_MF4_MASK, PseudoVSUXSEG3EI8_V_MF4_MF4, 0x3 }, // 4718 |
| 5389 | { PseudoVSUXSEG3EI8_V_MF8_M1_MASK, PseudoVSUXSEG3EI8_V_MF8_M1, 0x3 }, // 4719 |
| 5390 | { PseudoVSUXSEG3EI8_V_MF8_MF2_MASK, PseudoVSUXSEG3EI8_V_MF8_MF2, 0x3 }, // 4720 |
| 5391 | { PseudoVSUXSEG3EI8_V_MF8_MF4_MASK, PseudoVSUXSEG3EI8_V_MF8_MF4, 0x3 }, // 4721 |
| 5392 | { PseudoVSUXSEG3EI8_V_MF8_MF8_MASK, PseudoVSUXSEG3EI8_V_MF8_MF8, 0x3 }, // 4722 |
| 5393 | { PseudoVSUXSEG4EI16_V_M1_M1_MASK, PseudoVSUXSEG4EI16_V_M1_M1, 0x3 }, // 4723 |
| 5394 | { PseudoVSUXSEG4EI16_V_M1_M2_MASK, PseudoVSUXSEG4EI16_V_M1_M2, 0x3 }, // 4724 |
| 5395 | { PseudoVSUXSEG4EI16_V_M1_MF2_MASK, PseudoVSUXSEG4EI16_V_M1_MF2, 0x3 }, // 4725 |
| 5396 | { PseudoVSUXSEG4EI16_V_M2_M1_MASK, PseudoVSUXSEG4EI16_V_M2_M1, 0x3 }, // 4726 |
| 5397 | { PseudoVSUXSEG4EI16_V_M2_M2_MASK, PseudoVSUXSEG4EI16_V_M2_M2, 0x3 }, // 4727 |
| 5398 | { PseudoVSUXSEG4EI16_V_M4_M2_MASK, PseudoVSUXSEG4EI16_V_M4_M2, 0x3 }, // 4728 |
| 5399 | { PseudoVSUXSEG4EI16_V_MF2_M1_MASK, PseudoVSUXSEG4EI16_V_MF2_M1, 0x3 }, // 4729 |
| 5400 | { PseudoVSUXSEG4EI16_V_MF2_M2_MASK, PseudoVSUXSEG4EI16_V_MF2_M2, 0x3 }, // 4730 |
| 5401 | { PseudoVSUXSEG4EI16_V_MF2_MF2_MASK, PseudoVSUXSEG4EI16_V_MF2_MF2, 0x3 }, // 4731 |
| 5402 | { PseudoVSUXSEG4EI16_V_MF2_MF4_MASK, PseudoVSUXSEG4EI16_V_MF2_MF4, 0x3 }, // 4732 |
| 5403 | { PseudoVSUXSEG4EI16_V_MF4_M1_MASK, PseudoVSUXSEG4EI16_V_MF4_M1, 0x3 }, // 4733 |
| 5404 | { PseudoVSUXSEG4EI16_V_MF4_MF2_MASK, PseudoVSUXSEG4EI16_V_MF4_MF2, 0x3 }, // 4734 |
| 5405 | { PseudoVSUXSEG4EI16_V_MF4_MF4_MASK, PseudoVSUXSEG4EI16_V_MF4_MF4, 0x3 }, // 4735 |
| 5406 | { PseudoVSUXSEG4EI16_V_MF4_MF8_MASK, PseudoVSUXSEG4EI16_V_MF4_MF8, 0x3 }, // 4736 |
| 5407 | { PseudoVSUXSEG4EI32_V_M1_M1_MASK, PseudoVSUXSEG4EI32_V_M1_M1, 0x3 }, // 4737 |
| 5408 | { PseudoVSUXSEG4EI32_V_M1_M2_MASK, PseudoVSUXSEG4EI32_V_M1_M2, 0x3 }, // 4738 |
| 5409 | { PseudoVSUXSEG4EI32_V_M1_MF2_MASK, PseudoVSUXSEG4EI32_V_M1_MF2, 0x3 }, // 4739 |
| 5410 | { PseudoVSUXSEG4EI32_V_M1_MF4_MASK, PseudoVSUXSEG4EI32_V_M1_MF4, 0x3 }, // 4740 |
| 5411 | { PseudoVSUXSEG4EI32_V_M2_M1_MASK, PseudoVSUXSEG4EI32_V_M2_M1, 0x3 }, // 4741 |
| 5412 | { PseudoVSUXSEG4EI32_V_M2_M2_MASK, PseudoVSUXSEG4EI32_V_M2_M2, 0x3 }, // 4742 |
| 5413 | { PseudoVSUXSEG4EI32_V_M2_MF2_MASK, PseudoVSUXSEG4EI32_V_M2_MF2, 0x3 }, // 4743 |
| 5414 | { PseudoVSUXSEG4EI32_V_M4_M1_MASK, PseudoVSUXSEG4EI32_V_M4_M1, 0x3 }, // 4744 |
| 5415 | { PseudoVSUXSEG4EI32_V_M4_M2_MASK, PseudoVSUXSEG4EI32_V_M4_M2, 0x3 }, // 4745 |
| 5416 | { PseudoVSUXSEG4EI32_V_M8_M2_MASK, PseudoVSUXSEG4EI32_V_M8_M2, 0x3 }, // 4746 |
| 5417 | { PseudoVSUXSEG4EI32_V_MF2_M1_MASK, PseudoVSUXSEG4EI32_V_MF2_M1, 0x3 }, // 4747 |
| 5418 | { PseudoVSUXSEG4EI32_V_MF2_MF2_MASK, PseudoVSUXSEG4EI32_V_MF2_MF2, 0x3 }, // 4748 |
| 5419 | { PseudoVSUXSEG4EI32_V_MF2_MF4_MASK, PseudoVSUXSEG4EI32_V_MF2_MF4, 0x3 }, // 4749 |
| 5420 | { PseudoVSUXSEG4EI32_V_MF2_MF8_MASK, PseudoVSUXSEG4EI32_V_MF2_MF8, 0x3 }, // 4750 |
| 5421 | { PseudoVSUXSEG4EI64_V_M1_M1_MASK, PseudoVSUXSEG4EI64_V_M1_M1, 0x3 }, // 4751 |
| 5422 | { PseudoVSUXSEG4EI64_V_M1_MF2_MASK, PseudoVSUXSEG4EI64_V_M1_MF2, 0x3 }, // 4752 |
| 5423 | { PseudoVSUXSEG4EI64_V_M1_MF4_MASK, PseudoVSUXSEG4EI64_V_M1_MF4, 0x3 }, // 4753 |
| 5424 | { PseudoVSUXSEG4EI64_V_M1_MF8_MASK, PseudoVSUXSEG4EI64_V_M1_MF8, 0x3 }, // 4754 |
| 5425 | { PseudoVSUXSEG4EI64_V_M2_M1_MASK, PseudoVSUXSEG4EI64_V_M2_M1, 0x3 }, // 4755 |
| 5426 | { PseudoVSUXSEG4EI64_V_M2_M2_MASK, PseudoVSUXSEG4EI64_V_M2_M2, 0x3 }, // 4756 |
| 5427 | { PseudoVSUXSEG4EI64_V_M2_MF2_MASK, PseudoVSUXSEG4EI64_V_M2_MF2, 0x3 }, // 4757 |
| 5428 | { PseudoVSUXSEG4EI64_V_M2_MF4_MASK, PseudoVSUXSEG4EI64_V_M2_MF4, 0x3 }, // 4758 |
| 5429 | { PseudoVSUXSEG4EI64_V_M4_M1_MASK, PseudoVSUXSEG4EI64_V_M4_M1, 0x3 }, // 4759 |
| 5430 | { PseudoVSUXSEG4EI64_V_M4_M2_MASK, PseudoVSUXSEG4EI64_V_M4_M2, 0x3 }, // 4760 |
| 5431 | { PseudoVSUXSEG4EI64_V_M4_MF2_MASK, PseudoVSUXSEG4EI64_V_M4_MF2, 0x3 }, // 4761 |
| 5432 | { PseudoVSUXSEG4EI64_V_M8_M1_MASK, PseudoVSUXSEG4EI64_V_M8_M1, 0x3 }, // 4762 |
| 5433 | { PseudoVSUXSEG4EI64_V_M8_M2_MASK, PseudoVSUXSEG4EI64_V_M8_M2, 0x3 }, // 4763 |
| 5434 | { PseudoVSUXSEG4EI8_V_M1_M1_MASK, PseudoVSUXSEG4EI8_V_M1_M1, 0x3 }, // 4764 |
| 5435 | { PseudoVSUXSEG4EI8_V_M1_M2_MASK, PseudoVSUXSEG4EI8_V_M1_M2, 0x3 }, // 4765 |
| 5436 | { PseudoVSUXSEG4EI8_V_M2_M2_MASK, PseudoVSUXSEG4EI8_V_M2_M2, 0x3 }, // 4766 |
| 5437 | { PseudoVSUXSEG4EI8_V_MF2_M1_MASK, PseudoVSUXSEG4EI8_V_MF2_M1, 0x3 }, // 4767 |
| 5438 | { PseudoVSUXSEG4EI8_V_MF2_M2_MASK, PseudoVSUXSEG4EI8_V_MF2_M2, 0x3 }, // 4768 |
| 5439 | { PseudoVSUXSEG4EI8_V_MF2_MF2_MASK, PseudoVSUXSEG4EI8_V_MF2_MF2, 0x3 }, // 4769 |
| 5440 | { PseudoVSUXSEG4EI8_V_MF4_M1_MASK, PseudoVSUXSEG4EI8_V_MF4_M1, 0x3 }, // 4770 |
| 5441 | { PseudoVSUXSEG4EI8_V_MF4_M2_MASK, PseudoVSUXSEG4EI8_V_MF4_M2, 0x3 }, // 4771 |
| 5442 | { PseudoVSUXSEG4EI8_V_MF4_MF2_MASK, PseudoVSUXSEG4EI8_V_MF4_MF2, 0x3 }, // 4772 |
| 5443 | { PseudoVSUXSEG4EI8_V_MF4_MF4_MASK, PseudoVSUXSEG4EI8_V_MF4_MF4, 0x3 }, // 4773 |
| 5444 | { PseudoVSUXSEG4EI8_V_MF8_M1_MASK, PseudoVSUXSEG4EI8_V_MF8_M1, 0x3 }, // 4774 |
| 5445 | { PseudoVSUXSEG4EI8_V_MF8_MF2_MASK, PseudoVSUXSEG4EI8_V_MF8_MF2, 0x3 }, // 4775 |
| 5446 | { PseudoVSUXSEG4EI8_V_MF8_MF4_MASK, PseudoVSUXSEG4EI8_V_MF8_MF4, 0x3 }, // 4776 |
| 5447 | { PseudoVSUXSEG4EI8_V_MF8_MF8_MASK, PseudoVSUXSEG4EI8_V_MF8_MF8, 0x3 }, // 4777 |
| 5448 | { PseudoVSUXSEG5EI16_V_M1_M1_MASK, PseudoVSUXSEG5EI16_V_M1_M1, 0x3 }, // 4778 |
| 5449 | { PseudoVSUXSEG5EI16_V_M1_MF2_MASK, PseudoVSUXSEG5EI16_V_M1_MF2, 0x3 }, // 4779 |
| 5450 | { PseudoVSUXSEG5EI16_V_M2_M1_MASK, PseudoVSUXSEG5EI16_V_M2_M1, 0x3 }, // 4780 |
| 5451 | { PseudoVSUXSEG5EI16_V_MF2_M1_MASK, PseudoVSUXSEG5EI16_V_MF2_M1, 0x3 }, // 4781 |
| 5452 | { PseudoVSUXSEG5EI16_V_MF2_MF2_MASK, PseudoVSUXSEG5EI16_V_MF2_MF2, 0x3 }, // 4782 |
| 5453 | { PseudoVSUXSEG5EI16_V_MF2_MF4_MASK, PseudoVSUXSEG5EI16_V_MF2_MF4, 0x3 }, // 4783 |
| 5454 | { PseudoVSUXSEG5EI16_V_MF4_M1_MASK, PseudoVSUXSEG5EI16_V_MF4_M1, 0x3 }, // 4784 |
| 5455 | { PseudoVSUXSEG5EI16_V_MF4_MF2_MASK, PseudoVSUXSEG5EI16_V_MF4_MF2, 0x3 }, // 4785 |
| 5456 | { PseudoVSUXSEG5EI16_V_MF4_MF4_MASK, PseudoVSUXSEG5EI16_V_MF4_MF4, 0x3 }, // 4786 |
| 5457 | { PseudoVSUXSEG5EI16_V_MF4_MF8_MASK, PseudoVSUXSEG5EI16_V_MF4_MF8, 0x3 }, // 4787 |
| 5458 | { PseudoVSUXSEG5EI32_V_M1_M1_MASK, PseudoVSUXSEG5EI32_V_M1_M1, 0x3 }, // 4788 |
| 5459 | { PseudoVSUXSEG5EI32_V_M1_MF2_MASK, PseudoVSUXSEG5EI32_V_M1_MF2, 0x3 }, // 4789 |
| 5460 | { PseudoVSUXSEG5EI32_V_M1_MF4_MASK, PseudoVSUXSEG5EI32_V_M1_MF4, 0x3 }, // 4790 |
| 5461 | { PseudoVSUXSEG5EI32_V_M2_M1_MASK, PseudoVSUXSEG5EI32_V_M2_M1, 0x3 }, // 4791 |
| 5462 | { PseudoVSUXSEG5EI32_V_M2_MF2_MASK, PseudoVSUXSEG5EI32_V_M2_MF2, 0x3 }, // 4792 |
| 5463 | { PseudoVSUXSEG5EI32_V_M4_M1_MASK, PseudoVSUXSEG5EI32_V_M4_M1, 0x3 }, // 4793 |
| 5464 | { PseudoVSUXSEG5EI32_V_MF2_M1_MASK, PseudoVSUXSEG5EI32_V_MF2_M1, 0x3 }, // 4794 |
| 5465 | { PseudoVSUXSEG5EI32_V_MF2_MF2_MASK, PseudoVSUXSEG5EI32_V_MF2_MF2, 0x3 }, // 4795 |
| 5466 | { PseudoVSUXSEG5EI32_V_MF2_MF4_MASK, PseudoVSUXSEG5EI32_V_MF2_MF4, 0x3 }, // 4796 |
| 5467 | { PseudoVSUXSEG5EI32_V_MF2_MF8_MASK, PseudoVSUXSEG5EI32_V_MF2_MF8, 0x3 }, // 4797 |
| 5468 | { PseudoVSUXSEG5EI64_V_M1_M1_MASK, PseudoVSUXSEG5EI64_V_M1_M1, 0x3 }, // 4798 |
| 5469 | { PseudoVSUXSEG5EI64_V_M1_MF2_MASK, PseudoVSUXSEG5EI64_V_M1_MF2, 0x3 }, // 4799 |
| 5470 | { PseudoVSUXSEG5EI64_V_M1_MF4_MASK, PseudoVSUXSEG5EI64_V_M1_MF4, 0x3 }, // 4800 |
| 5471 | { PseudoVSUXSEG5EI64_V_M1_MF8_MASK, PseudoVSUXSEG5EI64_V_M1_MF8, 0x3 }, // 4801 |
| 5472 | { PseudoVSUXSEG5EI64_V_M2_M1_MASK, PseudoVSUXSEG5EI64_V_M2_M1, 0x3 }, // 4802 |
| 5473 | { PseudoVSUXSEG5EI64_V_M2_MF2_MASK, PseudoVSUXSEG5EI64_V_M2_MF2, 0x3 }, // 4803 |
| 5474 | { PseudoVSUXSEG5EI64_V_M2_MF4_MASK, PseudoVSUXSEG5EI64_V_M2_MF4, 0x3 }, // 4804 |
| 5475 | { PseudoVSUXSEG5EI64_V_M4_M1_MASK, PseudoVSUXSEG5EI64_V_M4_M1, 0x3 }, // 4805 |
| 5476 | { PseudoVSUXSEG5EI64_V_M4_MF2_MASK, PseudoVSUXSEG5EI64_V_M4_MF2, 0x3 }, // 4806 |
| 5477 | { PseudoVSUXSEG5EI64_V_M8_M1_MASK, PseudoVSUXSEG5EI64_V_M8_M1, 0x3 }, // 4807 |
| 5478 | { PseudoVSUXSEG5EI8_V_M1_M1_MASK, PseudoVSUXSEG5EI8_V_M1_M1, 0x3 }, // 4808 |
| 5479 | { PseudoVSUXSEG5EI8_V_MF2_M1_MASK, PseudoVSUXSEG5EI8_V_MF2_M1, 0x3 }, // 4809 |
| 5480 | { PseudoVSUXSEG5EI8_V_MF2_MF2_MASK, PseudoVSUXSEG5EI8_V_MF2_MF2, 0x3 }, // 4810 |
| 5481 | { PseudoVSUXSEG5EI8_V_MF4_M1_MASK, PseudoVSUXSEG5EI8_V_MF4_M1, 0x3 }, // 4811 |
| 5482 | { PseudoVSUXSEG5EI8_V_MF4_MF2_MASK, PseudoVSUXSEG5EI8_V_MF4_MF2, 0x3 }, // 4812 |
| 5483 | { PseudoVSUXSEG5EI8_V_MF4_MF4_MASK, PseudoVSUXSEG5EI8_V_MF4_MF4, 0x3 }, // 4813 |
| 5484 | { PseudoVSUXSEG5EI8_V_MF8_M1_MASK, PseudoVSUXSEG5EI8_V_MF8_M1, 0x3 }, // 4814 |
| 5485 | { PseudoVSUXSEG5EI8_V_MF8_MF2_MASK, PseudoVSUXSEG5EI8_V_MF8_MF2, 0x3 }, // 4815 |
| 5486 | { PseudoVSUXSEG5EI8_V_MF8_MF4_MASK, PseudoVSUXSEG5EI8_V_MF8_MF4, 0x3 }, // 4816 |
| 5487 | { PseudoVSUXSEG5EI8_V_MF8_MF8_MASK, PseudoVSUXSEG5EI8_V_MF8_MF8, 0x3 }, // 4817 |
| 5488 | { PseudoVSUXSEG6EI16_V_M1_M1_MASK, PseudoVSUXSEG6EI16_V_M1_M1, 0x3 }, // 4818 |
| 5489 | { PseudoVSUXSEG6EI16_V_M1_MF2_MASK, PseudoVSUXSEG6EI16_V_M1_MF2, 0x3 }, // 4819 |
| 5490 | { PseudoVSUXSEG6EI16_V_M2_M1_MASK, PseudoVSUXSEG6EI16_V_M2_M1, 0x3 }, // 4820 |
| 5491 | { PseudoVSUXSEG6EI16_V_MF2_M1_MASK, PseudoVSUXSEG6EI16_V_MF2_M1, 0x3 }, // 4821 |
| 5492 | { PseudoVSUXSEG6EI16_V_MF2_MF2_MASK, PseudoVSUXSEG6EI16_V_MF2_MF2, 0x3 }, // 4822 |
| 5493 | { PseudoVSUXSEG6EI16_V_MF2_MF4_MASK, PseudoVSUXSEG6EI16_V_MF2_MF4, 0x3 }, // 4823 |
| 5494 | { PseudoVSUXSEG6EI16_V_MF4_M1_MASK, PseudoVSUXSEG6EI16_V_MF4_M1, 0x3 }, // 4824 |
| 5495 | { PseudoVSUXSEG6EI16_V_MF4_MF2_MASK, PseudoVSUXSEG6EI16_V_MF4_MF2, 0x3 }, // 4825 |
| 5496 | { PseudoVSUXSEG6EI16_V_MF4_MF4_MASK, PseudoVSUXSEG6EI16_V_MF4_MF4, 0x3 }, // 4826 |
| 5497 | { PseudoVSUXSEG6EI16_V_MF4_MF8_MASK, PseudoVSUXSEG6EI16_V_MF4_MF8, 0x3 }, // 4827 |
| 5498 | { PseudoVSUXSEG6EI32_V_M1_M1_MASK, PseudoVSUXSEG6EI32_V_M1_M1, 0x3 }, // 4828 |
| 5499 | { PseudoVSUXSEG6EI32_V_M1_MF2_MASK, PseudoVSUXSEG6EI32_V_M1_MF2, 0x3 }, // 4829 |
| 5500 | { PseudoVSUXSEG6EI32_V_M1_MF4_MASK, PseudoVSUXSEG6EI32_V_M1_MF4, 0x3 }, // 4830 |
| 5501 | { PseudoVSUXSEG6EI32_V_M2_M1_MASK, PseudoVSUXSEG6EI32_V_M2_M1, 0x3 }, // 4831 |
| 5502 | { PseudoVSUXSEG6EI32_V_M2_MF2_MASK, PseudoVSUXSEG6EI32_V_M2_MF2, 0x3 }, // 4832 |
| 5503 | { PseudoVSUXSEG6EI32_V_M4_M1_MASK, PseudoVSUXSEG6EI32_V_M4_M1, 0x3 }, // 4833 |
| 5504 | { PseudoVSUXSEG6EI32_V_MF2_M1_MASK, PseudoVSUXSEG6EI32_V_MF2_M1, 0x3 }, // 4834 |
| 5505 | { PseudoVSUXSEG6EI32_V_MF2_MF2_MASK, PseudoVSUXSEG6EI32_V_MF2_MF2, 0x3 }, // 4835 |
| 5506 | { PseudoVSUXSEG6EI32_V_MF2_MF4_MASK, PseudoVSUXSEG6EI32_V_MF2_MF4, 0x3 }, // 4836 |
| 5507 | { PseudoVSUXSEG6EI32_V_MF2_MF8_MASK, PseudoVSUXSEG6EI32_V_MF2_MF8, 0x3 }, // 4837 |
| 5508 | { PseudoVSUXSEG6EI64_V_M1_M1_MASK, PseudoVSUXSEG6EI64_V_M1_M1, 0x3 }, // 4838 |
| 5509 | { PseudoVSUXSEG6EI64_V_M1_MF2_MASK, PseudoVSUXSEG6EI64_V_M1_MF2, 0x3 }, // 4839 |
| 5510 | { PseudoVSUXSEG6EI64_V_M1_MF4_MASK, PseudoVSUXSEG6EI64_V_M1_MF4, 0x3 }, // 4840 |
| 5511 | { PseudoVSUXSEG6EI64_V_M1_MF8_MASK, PseudoVSUXSEG6EI64_V_M1_MF8, 0x3 }, // 4841 |
| 5512 | { PseudoVSUXSEG6EI64_V_M2_M1_MASK, PseudoVSUXSEG6EI64_V_M2_M1, 0x3 }, // 4842 |
| 5513 | { PseudoVSUXSEG6EI64_V_M2_MF2_MASK, PseudoVSUXSEG6EI64_V_M2_MF2, 0x3 }, // 4843 |
| 5514 | { PseudoVSUXSEG6EI64_V_M2_MF4_MASK, PseudoVSUXSEG6EI64_V_M2_MF4, 0x3 }, // 4844 |
| 5515 | { PseudoVSUXSEG6EI64_V_M4_M1_MASK, PseudoVSUXSEG6EI64_V_M4_M1, 0x3 }, // 4845 |
| 5516 | { PseudoVSUXSEG6EI64_V_M4_MF2_MASK, PseudoVSUXSEG6EI64_V_M4_MF2, 0x3 }, // 4846 |
| 5517 | { PseudoVSUXSEG6EI64_V_M8_M1_MASK, PseudoVSUXSEG6EI64_V_M8_M1, 0x3 }, // 4847 |
| 5518 | { PseudoVSUXSEG6EI8_V_M1_M1_MASK, PseudoVSUXSEG6EI8_V_M1_M1, 0x3 }, // 4848 |
| 5519 | { PseudoVSUXSEG6EI8_V_MF2_M1_MASK, PseudoVSUXSEG6EI8_V_MF2_M1, 0x3 }, // 4849 |
| 5520 | { PseudoVSUXSEG6EI8_V_MF2_MF2_MASK, PseudoVSUXSEG6EI8_V_MF2_MF2, 0x3 }, // 4850 |
| 5521 | { PseudoVSUXSEG6EI8_V_MF4_M1_MASK, PseudoVSUXSEG6EI8_V_MF4_M1, 0x3 }, // 4851 |
| 5522 | { PseudoVSUXSEG6EI8_V_MF4_MF2_MASK, PseudoVSUXSEG6EI8_V_MF4_MF2, 0x3 }, // 4852 |
| 5523 | { PseudoVSUXSEG6EI8_V_MF4_MF4_MASK, PseudoVSUXSEG6EI8_V_MF4_MF4, 0x3 }, // 4853 |
| 5524 | { PseudoVSUXSEG6EI8_V_MF8_M1_MASK, PseudoVSUXSEG6EI8_V_MF8_M1, 0x3 }, // 4854 |
| 5525 | { PseudoVSUXSEG6EI8_V_MF8_MF2_MASK, PseudoVSUXSEG6EI8_V_MF8_MF2, 0x3 }, // 4855 |
| 5526 | { PseudoVSUXSEG6EI8_V_MF8_MF4_MASK, PseudoVSUXSEG6EI8_V_MF8_MF4, 0x3 }, // 4856 |
| 5527 | { PseudoVSUXSEG6EI8_V_MF8_MF8_MASK, PseudoVSUXSEG6EI8_V_MF8_MF8, 0x3 }, // 4857 |
| 5528 | { PseudoVSUXSEG7EI16_V_M1_M1_MASK, PseudoVSUXSEG7EI16_V_M1_M1, 0x3 }, // 4858 |
| 5529 | { PseudoVSUXSEG7EI16_V_M1_MF2_MASK, PseudoVSUXSEG7EI16_V_M1_MF2, 0x3 }, // 4859 |
| 5530 | { PseudoVSUXSEG7EI16_V_M2_M1_MASK, PseudoVSUXSEG7EI16_V_M2_M1, 0x3 }, // 4860 |
| 5531 | { PseudoVSUXSEG7EI16_V_MF2_M1_MASK, PseudoVSUXSEG7EI16_V_MF2_M1, 0x3 }, // 4861 |
| 5532 | { PseudoVSUXSEG7EI16_V_MF2_MF2_MASK, PseudoVSUXSEG7EI16_V_MF2_MF2, 0x3 }, // 4862 |
| 5533 | { PseudoVSUXSEG7EI16_V_MF2_MF4_MASK, PseudoVSUXSEG7EI16_V_MF2_MF4, 0x3 }, // 4863 |
| 5534 | { PseudoVSUXSEG7EI16_V_MF4_M1_MASK, PseudoVSUXSEG7EI16_V_MF4_M1, 0x3 }, // 4864 |
| 5535 | { PseudoVSUXSEG7EI16_V_MF4_MF2_MASK, PseudoVSUXSEG7EI16_V_MF4_MF2, 0x3 }, // 4865 |
| 5536 | { PseudoVSUXSEG7EI16_V_MF4_MF4_MASK, PseudoVSUXSEG7EI16_V_MF4_MF4, 0x3 }, // 4866 |
| 5537 | { PseudoVSUXSEG7EI16_V_MF4_MF8_MASK, PseudoVSUXSEG7EI16_V_MF4_MF8, 0x3 }, // 4867 |
| 5538 | { PseudoVSUXSEG7EI32_V_M1_M1_MASK, PseudoVSUXSEG7EI32_V_M1_M1, 0x3 }, // 4868 |
| 5539 | { PseudoVSUXSEG7EI32_V_M1_MF2_MASK, PseudoVSUXSEG7EI32_V_M1_MF2, 0x3 }, // 4869 |
| 5540 | { PseudoVSUXSEG7EI32_V_M1_MF4_MASK, PseudoVSUXSEG7EI32_V_M1_MF4, 0x3 }, // 4870 |
| 5541 | { PseudoVSUXSEG7EI32_V_M2_M1_MASK, PseudoVSUXSEG7EI32_V_M2_M1, 0x3 }, // 4871 |
| 5542 | { PseudoVSUXSEG7EI32_V_M2_MF2_MASK, PseudoVSUXSEG7EI32_V_M2_MF2, 0x3 }, // 4872 |
| 5543 | { PseudoVSUXSEG7EI32_V_M4_M1_MASK, PseudoVSUXSEG7EI32_V_M4_M1, 0x3 }, // 4873 |
| 5544 | { PseudoVSUXSEG7EI32_V_MF2_M1_MASK, PseudoVSUXSEG7EI32_V_MF2_M1, 0x3 }, // 4874 |
| 5545 | { PseudoVSUXSEG7EI32_V_MF2_MF2_MASK, PseudoVSUXSEG7EI32_V_MF2_MF2, 0x3 }, // 4875 |
| 5546 | { PseudoVSUXSEG7EI32_V_MF2_MF4_MASK, PseudoVSUXSEG7EI32_V_MF2_MF4, 0x3 }, // 4876 |
| 5547 | { PseudoVSUXSEG7EI32_V_MF2_MF8_MASK, PseudoVSUXSEG7EI32_V_MF2_MF8, 0x3 }, // 4877 |
| 5548 | { PseudoVSUXSEG7EI64_V_M1_M1_MASK, PseudoVSUXSEG7EI64_V_M1_M1, 0x3 }, // 4878 |
| 5549 | { PseudoVSUXSEG7EI64_V_M1_MF2_MASK, PseudoVSUXSEG7EI64_V_M1_MF2, 0x3 }, // 4879 |
| 5550 | { PseudoVSUXSEG7EI64_V_M1_MF4_MASK, PseudoVSUXSEG7EI64_V_M1_MF4, 0x3 }, // 4880 |
| 5551 | { PseudoVSUXSEG7EI64_V_M1_MF8_MASK, PseudoVSUXSEG7EI64_V_M1_MF8, 0x3 }, // 4881 |
| 5552 | { PseudoVSUXSEG7EI64_V_M2_M1_MASK, PseudoVSUXSEG7EI64_V_M2_M1, 0x3 }, // 4882 |
| 5553 | { PseudoVSUXSEG7EI64_V_M2_MF2_MASK, PseudoVSUXSEG7EI64_V_M2_MF2, 0x3 }, // 4883 |
| 5554 | { PseudoVSUXSEG7EI64_V_M2_MF4_MASK, PseudoVSUXSEG7EI64_V_M2_MF4, 0x3 }, // 4884 |
| 5555 | { PseudoVSUXSEG7EI64_V_M4_M1_MASK, PseudoVSUXSEG7EI64_V_M4_M1, 0x3 }, // 4885 |
| 5556 | { PseudoVSUXSEG7EI64_V_M4_MF2_MASK, PseudoVSUXSEG7EI64_V_M4_MF2, 0x3 }, // 4886 |
| 5557 | { PseudoVSUXSEG7EI64_V_M8_M1_MASK, PseudoVSUXSEG7EI64_V_M8_M1, 0x3 }, // 4887 |
| 5558 | { PseudoVSUXSEG7EI8_V_M1_M1_MASK, PseudoVSUXSEG7EI8_V_M1_M1, 0x3 }, // 4888 |
| 5559 | { PseudoVSUXSEG7EI8_V_MF2_M1_MASK, PseudoVSUXSEG7EI8_V_MF2_M1, 0x3 }, // 4889 |
| 5560 | { PseudoVSUXSEG7EI8_V_MF2_MF2_MASK, PseudoVSUXSEG7EI8_V_MF2_MF2, 0x3 }, // 4890 |
| 5561 | { PseudoVSUXSEG7EI8_V_MF4_M1_MASK, PseudoVSUXSEG7EI8_V_MF4_M1, 0x3 }, // 4891 |
| 5562 | { PseudoVSUXSEG7EI8_V_MF4_MF2_MASK, PseudoVSUXSEG7EI8_V_MF4_MF2, 0x3 }, // 4892 |
| 5563 | { PseudoVSUXSEG7EI8_V_MF4_MF4_MASK, PseudoVSUXSEG7EI8_V_MF4_MF4, 0x3 }, // 4893 |
| 5564 | { PseudoVSUXSEG7EI8_V_MF8_M1_MASK, PseudoVSUXSEG7EI8_V_MF8_M1, 0x3 }, // 4894 |
| 5565 | { PseudoVSUXSEG7EI8_V_MF8_MF2_MASK, PseudoVSUXSEG7EI8_V_MF8_MF2, 0x3 }, // 4895 |
| 5566 | { PseudoVSUXSEG7EI8_V_MF8_MF4_MASK, PseudoVSUXSEG7EI8_V_MF8_MF4, 0x3 }, // 4896 |
| 5567 | { PseudoVSUXSEG7EI8_V_MF8_MF8_MASK, PseudoVSUXSEG7EI8_V_MF8_MF8, 0x3 }, // 4897 |
| 5568 | { PseudoVSUXSEG8EI16_V_M1_M1_MASK, PseudoVSUXSEG8EI16_V_M1_M1, 0x3 }, // 4898 |
| 5569 | { PseudoVSUXSEG8EI16_V_M1_MF2_MASK, PseudoVSUXSEG8EI16_V_M1_MF2, 0x3 }, // 4899 |
| 5570 | { PseudoVSUXSEG8EI16_V_M2_M1_MASK, PseudoVSUXSEG8EI16_V_M2_M1, 0x3 }, // 4900 |
| 5571 | { PseudoVSUXSEG8EI16_V_MF2_M1_MASK, PseudoVSUXSEG8EI16_V_MF2_M1, 0x3 }, // 4901 |
| 5572 | { PseudoVSUXSEG8EI16_V_MF2_MF2_MASK, PseudoVSUXSEG8EI16_V_MF2_MF2, 0x3 }, // 4902 |
| 5573 | { PseudoVSUXSEG8EI16_V_MF2_MF4_MASK, PseudoVSUXSEG8EI16_V_MF2_MF4, 0x3 }, // 4903 |
| 5574 | { PseudoVSUXSEG8EI16_V_MF4_M1_MASK, PseudoVSUXSEG8EI16_V_MF4_M1, 0x3 }, // 4904 |
| 5575 | { PseudoVSUXSEG8EI16_V_MF4_MF2_MASK, PseudoVSUXSEG8EI16_V_MF4_MF2, 0x3 }, // 4905 |
| 5576 | { PseudoVSUXSEG8EI16_V_MF4_MF4_MASK, PseudoVSUXSEG8EI16_V_MF4_MF4, 0x3 }, // 4906 |
| 5577 | { PseudoVSUXSEG8EI16_V_MF4_MF8_MASK, PseudoVSUXSEG8EI16_V_MF4_MF8, 0x3 }, // 4907 |
| 5578 | { PseudoVSUXSEG8EI32_V_M1_M1_MASK, PseudoVSUXSEG8EI32_V_M1_M1, 0x3 }, // 4908 |
| 5579 | { PseudoVSUXSEG8EI32_V_M1_MF2_MASK, PseudoVSUXSEG8EI32_V_M1_MF2, 0x3 }, // 4909 |
| 5580 | { PseudoVSUXSEG8EI32_V_M1_MF4_MASK, PseudoVSUXSEG8EI32_V_M1_MF4, 0x3 }, // 4910 |
| 5581 | { PseudoVSUXSEG8EI32_V_M2_M1_MASK, PseudoVSUXSEG8EI32_V_M2_M1, 0x3 }, // 4911 |
| 5582 | { PseudoVSUXSEG8EI32_V_M2_MF2_MASK, PseudoVSUXSEG8EI32_V_M2_MF2, 0x3 }, // 4912 |
| 5583 | { PseudoVSUXSEG8EI32_V_M4_M1_MASK, PseudoVSUXSEG8EI32_V_M4_M1, 0x3 }, // 4913 |
| 5584 | { PseudoVSUXSEG8EI32_V_MF2_M1_MASK, PseudoVSUXSEG8EI32_V_MF2_M1, 0x3 }, // 4914 |
| 5585 | { PseudoVSUXSEG8EI32_V_MF2_MF2_MASK, PseudoVSUXSEG8EI32_V_MF2_MF2, 0x3 }, // 4915 |
| 5586 | { PseudoVSUXSEG8EI32_V_MF2_MF4_MASK, PseudoVSUXSEG8EI32_V_MF2_MF4, 0x3 }, // 4916 |
| 5587 | { PseudoVSUXSEG8EI32_V_MF2_MF8_MASK, PseudoVSUXSEG8EI32_V_MF2_MF8, 0x3 }, // 4917 |
| 5588 | { PseudoVSUXSEG8EI64_V_M1_M1_MASK, PseudoVSUXSEG8EI64_V_M1_M1, 0x3 }, // 4918 |
| 5589 | { PseudoVSUXSEG8EI64_V_M1_MF2_MASK, PseudoVSUXSEG8EI64_V_M1_MF2, 0x3 }, // 4919 |
| 5590 | { PseudoVSUXSEG8EI64_V_M1_MF4_MASK, PseudoVSUXSEG8EI64_V_M1_MF4, 0x3 }, // 4920 |
| 5591 | { PseudoVSUXSEG8EI64_V_M1_MF8_MASK, PseudoVSUXSEG8EI64_V_M1_MF8, 0x3 }, // 4921 |
| 5592 | { PseudoVSUXSEG8EI64_V_M2_M1_MASK, PseudoVSUXSEG8EI64_V_M2_M1, 0x3 }, // 4922 |
| 5593 | { PseudoVSUXSEG8EI64_V_M2_MF2_MASK, PseudoVSUXSEG8EI64_V_M2_MF2, 0x3 }, // 4923 |
| 5594 | { PseudoVSUXSEG8EI64_V_M2_MF4_MASK, PseudoVSUXSEG8EI64_V_M2_MF4, 0x3 }, // 4924 |
| 5595 | { PseudoVSUXSEG8EI64_V_M4_M1_MASK, PseudoVSUXSEG8EI64_V_M4_M1, 0x3 }, // 4925 |
| 5596 | { PseudoVSUXSEG8EI64_V_M4_MF2_MASK, PseudoVSUXSEG8EI64_V_M4_MF2, 0x3 }, // 4926 |
| 5597 | { PseudoVSUXSEG8EI64_V_M8_M1_MASK, PseudoVSUXSEG8EI64_V_M8_M1, 0x3 }, // 4927 |
| 5598 | { PseudoVSUXSEG8EI8_V_M1_M1_MASK, PseudoVSUXSEG8EI8_V_M1_M1, 0x3 }, // 4928 |
| 5599 | { PseudoVSUXSEG8EI8_V_MF2_M1_MASK, PseudoVSUXSEG8EI8_V_MF2_M1, 0x3 }, // 4929 |
| 5600 | { PseudoVSUXSEG8EI8_V_MF2_MF2_MASK, PseudoVSUXSEG8EI8_V_MF2_MF2, 0x3 }, // 4930 |
| 5601 | { PseudoVSUXSEG8EI8_V_MF4_M1_MASK, PseudoVSUXSEG8EI8_V_MF4_M1, 0x3 }, // 4931 |
| 5602 | { PseudoVSUXSEG8EI8_V_MF4_MF2_MASK, PseudoVSUXSEG8EI8_V_MF4_MF2, 0x3 }, // 4932 |
| 5603 | { PseudoVSUXSEG8EI8_V_MF4_MF4_MASK, PseudoVSUXSEG8EI8_V_MF4_MF4, 0x3 }, // 4933 |
| 5604 | { PseudoVSUXSEG8EI8_V_MF8_M1_MASK, PseudoVSUXSEG8EI8_V_MF8_M1, 0x3 }, // 4934 |
| 5605 | { PseudoVSUXSEG8EI8_V_MF8_MF2_MASK, PseudoVSUXSEG8EI8_V_MF8_MF2, 0x3 }, // 4935 |
| 5606 | { PseudoVSUXSEG8EI8_V_MF8_MF4_MASK, PseudoVSUXSEG8EI8_V_MF8_MF4, 0x3 }, // 4936 |
| 5607 | { PseudoVSUXSEG8EI8_V_MF8_MF8_MASK, PseudoVSUXSEG8EI8_V_MF8_MF8, 0x3 }, // 4937 |
| 5608 | { PseudoVWADDU_VV_M1_MASK, PseudoVWADDU_VV_M1, 0x3 }, // 4938 |
| 5609 | { PseudoVWADDU_VV_M2_MASK, PseudoVWADDU_VV_M2, 0x3 }, // 4939 |
| 5610 | { PseudoVWADDU_VV_M4_MASK, PseudoVWADDU_VV_M4, 0x3 }, // 4940 |
| 5611 | { PseudoVWADDU_VV_MF2_MASK, PseudoVWADDU_VV_MF2, 0x3 }, // 4941 |
| 5612 | { PseudoVWADDU_VV_MF4_MASK, PseudoVWADDU_VV_MF4, 0x3 }, // 4942 |
| 5613 | { PseudoVWADDU_VV_MF8_MASK, PseudoVWADDU_VV_MF8, 0x3 }, // 4943 |
| 5614 | { PseudoVWADDU_VX_M1_MASK, PseudoVWADDU_VX_M1, 0x3 }, // 4944 |
| 5615 | { PseudoVWADDU_VX_M2_MASK, PseudoVWADDU_VX_M2, 0x3 }, // 4945 |
| 5616 | { PseudoVWADDU_VX_M4_MASK, PseudoVWADDU_VX_M4, 0x3 }, // 4946 |
| 5617 | { PseudoVWADDU_VX_MF2_MASK, PseudoVWADDU_VX_MF2, 0x3 }, // 4947 |
| 5618 | { PseudoVWADDU_VX_MF4_MASK, PseudoVWADDU_VX_MF4, 0x3 }, // 4948 |
| 5619 | { PseudoVWADDU_VX_MF8_MASK, PseudoVWADDU_VX_MF8, 0x3 }, // 4949 |
| 5620 | { PseudoVWADDU_WV_M1_MASK, PseudoVWADDU_WV_M1, 0x3 }, // 4950 |
| 5621 | { PseudoVWADDU_WV_M1_MASK_TIED, PseudoVWADDU_WV_M1_TIED, 0x2 }, // 4951 |
| 5622 | { PseudoVWADDU_WV_M2_MASK, PseudoVWADDU_WV_M2, 0x3 }, // 4952 |
| 5623 | { PseudoVWADDU_WV_M2_MASK_TIED, PseudoVWADDU_WV_M2_TIED, 0x2 }, // 4953 |
| 5624 | { PseudoVWADDU_WV_M4_MASK, PseudoVWADDU_WV_M4, 0x3 }, // 4954 |
| 5625 | { PseudoVWADDU_WV_M4_MASK_TIED, PseudoVWADDU_WV_M4_TIED, 0x2 }, // 4955 |
| 5626 | { PseudoVWADDU_WV_MF2_MASK, PseudoVWADDU_WV_MF2, 0x3 }, // 4956 |
| 5627 | { PseudoVWADDU_WV_MF2_MASK_TIED, PseudoVWADDU_WV_MF2_TIED, 0x2 }, // 4957 |
| 5628 | { PseudoVWADDU_WV_MF4_MASK, PseudoVWADDU_WV_MF4, 0x3 }, // 4958 |
| 5629 | { PseudoVWADDU_WV_MF4_MASK_TIED, PseudoVWADDU_WV_MF4_TIED, 0x2 }, // 4959 |
| 5630 | { PseudoVWADDU_WV_MF8_MASK, PseudoVWADDU_WV_MF8, 0x3 }, // 4960 |
| 5631 | { PseudoVWADDU_WV_MF8_MASK_TIED, PseudoVWADDU_WV_MF8_TIED, 0x2 }, // 4961 |
| 5632 | { PseudoVWADDU_WX_M1_MASK, PseudoVWADDU_WX_M1, 0x3 }, // 4962 |
| 5633 | { PseudoVWADDU_WX_M2_MASK, PseudoVWADDU_WX_M2, 0x3 }, // 4963 |
| 5634 | { PseudoVWADDU_WX_M4_MASK, PseudoVWADDU_WX_M4, 0x3 }, // 4964 |
| 5635 | { PseudoVWADDU_WX_MF2_MASK, PseudoVWADDU_WX_MF2, 0x3 }, // 4965 |
| 5636 | { PseudoVWADDU_WX_MF4_MASK, PseudoVWADDU_WX_MF4, 0x3 }, // 4966 |
| 5637 | { PseudoVWADDU_WX_MF8_MASK, PseudoVWADDU_WX_MF8, 0x3 }, // 4967 |
| 5638 | { PseudoVWADD_VV_M1_MASK, PseudoVWADD_VV_M1, 0x3 }, // 4968 |
| 5639 | { PseudoVWADD_VV_M2_MASK, PseudoVWADD_VV_M2, 0x3 }, // 4969 |
| 5640 | { PseudoVWADD_VV_M4_MASK, PseudoVWADD_VV_M4, 0x3 }, // 4970 |
| 5641 | { PseudoVWADD_VV_MF2_MASK, PseudoVWADD_VV_MF2, 0x3 }, // 4971 |
| 5642 | { PseudoVWADD_VV_MF4_MASK, PseudoVWADD_VV_MF4, 0x3 }, // 4972 |
| 5643 | { PseudoVWADD_VV_MF8_MASK, PseudoVWADD_VV_MF8, 0x3 }, // 4973 |
| 5644 | { PseudoVWADD_VX_M1_MASK, PseudoVWADD_VX_M1, 0x3 }, // 4974 |
| 5645 | { PseudoVWADD_VX_M2_MASK, PseudoVWADD_VX_M2, 0x3 }, // 4975 |
| 5646 | { PseudoVWADD_VX_M4_MASK, PseudoVWADD_VX_M4, 0x3 }, // 4976 |
| 5647 | { PseudoVWADD_VX_MF2_MASK, PseudoVWADD_VX_MF2, 0x3 }, // 4977 |
| 5648 | { PseudoVWADD_VX_MF4_MASK, PseudoVWADD_VX_MF4, 0x3 }, // 4978 |
| 5649 | { PseudoVWADD_VX_MF8_MASK, PseudoVWADD_VX_MF8, 0x3 }, // 4979 |
| 5650 | { PseudoVWADD_WV_M1_MASK, PseudoVWADD_WV_M1, 0x3 }, // 4980 |
| 5651 | { PseudoVWADD_WV_M1_MASK_TIED, PseudoVWADD_WV_M1_TIED, 0x2 }, // 4981 |
| 5652 | { PseudoVWADD_WV_M2_MASK, PseudoVWADD_WV_M2, 0x3 }, // 4982 |
| 5653 | { PseudoVWADD_WV_M2_MASK_TIED, PseudoVWADD_WV_M2_TIED, 0x2 }, // 4983 |
| 5654 | { PseudoVWADD_WV_M4_MASK, PseudoVWADD_WV_M4, 0x3 }, // 4984 |
| 5655 | { PseudoVWADD_WV_M4_MASK_TIED, PseudoVWADD_WV_M4_TIED, 0x2 }, // 4985 |
| 5656 | { PseudoVWADD_WV_MF2_MASK, PseudoVWADD_WV_MF2, 0x3 }, // 4986 |
| 5657 | { PseudoVWADD_WV_MF2_MASK_TIED, PseudoVWADD_WV_MF2_TIED, 0x2 }, // 4987 |
| 5658 | { PseudoVWADD_WV_MF4_MASK, PseudoVWADD_WV_MF4, 0x3 }, // 4988 |
| 5659 | { PseudoVWADD_WV_MF4_MASK_TIED, PseudoVWADD_WV_MF4_TIED, 0x2 }, // 4989 |
| 5660 | { PseudoVWADD_WV_MF8_MASK, PseudoVWADD_WV_MF8, 0x3 }, // 4990 |
| 5661 | { PseudoVWADD_WV_MF8_MASK_TIED, PseudoVWADD_WV_MF8_TIED, 0x2 }, // 4991 |
| 5662 | { PseudoVWADD_WX_M1_MASK, PseudoVWADD_WX_M1, 0x3 }, // 4992 |
| 5663 | { PseudoVWADD_WX_M2_MASK, PseudoVWADD_WX_M2, 0x3 }, // 4993 |
| 5664 | { PseudoVWADD_WX_M4_MASK, PseudoVWADD_WX_M4, 0x3 }, // 4994 |
| 5665 | { PseudoVWADD_WX_MF2_MASK, PseudoVWADD_WX_MF2, 0x3 }, // 4995 |
| 5666 | { PseudoVWADD_WX_MF4_MASK, PseudoVWADD_WX_MF4, 0x3 }, // 4996 |
| 5667 | { PseudoVWADD_WX_MF8_MASK, PseudoVWADD_WX_MF8, 0x3 }, // 4997 |
| 5668 | { PseudoVWMACCSU_VV_M1_MASK, PseudoVWMACCSU_VV_M1, 0x3 }, // 4998 |
| 5669 | { PseudoVWMACCSU_VV_M2_MASK, PseudoVWMACCSU_VV_M2, 0x3 }, // 4999 |
| 5670 | { PseudoVWMACCSU_VV_M4_MASK, PseudoVWMACCSU_VV_M4, 0x3 }, // 5000 |
| 5671 | { PseudoVWMACCSU_VV_MF2_MASK, PseudoVWMACCSU_VV_MF2, 0x3 }, // 5001 |
| 5672 | { PseudoVWMACCSU_VV_MF4_MASK, PseudoVWMACCSU_VV_MF4, 0x3 }, // 5002 |
| 5673 | { PseudoVWMACCSU_VV_MF8_MASK, PseudoVWMACCSU_VV_MF8, 0x3 }, // 5003 |
| 5674 | { PseudoVWMACCSU_VX_M1_MASK, PseudoVWMACCSU_VX_M1, 0x3 }, // 5004 |
| 5675 | { PseudoVWMACCSU_VX_M2_MASK, PseudoVWMACCSU_VX_M2, 0x3 }, // 5005 |
| 5676 | { PseudoVWMACCSU_VX_M4_MASK, PseudoVWMACCSU_VX_M4, 0x3 }, // 5006 |
| 5677 | { PseudoVWMACCSU_VX_MF2_MASK, PseudoVWMACCSU_VX_MF2, 0x3 }, // 5007 |
| 5678 | { PseudoVWMACCSU_VX_MF4_MASK, PseudoVWMACCSU_VX_MF4, 0x3 }, // 5008 |
| 5679 | { PseudoVWMACCSU_VX_MF8_MASK, PseudoVWMACCSU_VX_MF8, 0x3 }, // 5009 |
| 5680 | { PseudoVWMACCUS_VX_M1_MASK, PseudoVWMACCUS_VX_M1, 0x3 }, // 5010 |
| 5681 | { PseudoVWMACCUS_VX_M2_MASK, PseudoVWMACCUS_VX_M2, 0x3 }, // 5011 |
| 5682 | { PseudoVWMACCUS_VX_M4_MASK, PseudoVWMACCUS_VX_M4, 0x3 }, // 5012 |
| 5683 | { PseudoVWMACCUS_VX_MF2_MASK, PseudoVWMACCUS_VX_MF2, 0x3 }, // 5013 |
| 5684 | { PseudoVWMACCUS_VX_MF4_MASK, PseudoVWMACCUS_VX_MF4, 0x3 }, // 5014 |
| 5685 | { PseudoVWMACCUS_VX_MF8_MASK, PseudoVWMACCUS_VX_MF8, 0x3 }, // 5015 |
| 5686 | { PseudoVWMACCU_VV_M1_MASK, PseudoVWMACCU_VV_M1, 0x3 }, // 5016 |
| 5687 | { PseudoVWMACCU_VV_M2_MASK, PseudoVWMACCU_VV_M2, 0x3 }, // 5017 |
| 5688 | { PseudoVWMACCU_VV_M4_MASK, PseudoVWMACCU_VV_M4, 0x3 }, // 5018 |
| 5689 | { PseudoVWMACCU_VV_MF2_MASK, PseudoVWMACCU_VV_MF2, 0x3 }, // 5019 |
| 5690 | { PseudoVWMACCU_VV_MF4_MASK, PseudoVWMACCU_VV_MF4, 0x3 }, // 5020 |
| 5691 | { PseudoVWMACCU_VV_MF8_MASK, PseudoVWMACCU_VV_MF8, 0x3 }, // 5021 |
| 5692 | { PseudoVWMACCU_VX_M1_MASK, PseudoVWMACCU_VX_M1, 0x3 }, // 5022 |
| 5693 | { PseudoVWMACCU_VX_M2_MASK, PseudoVWMACCU_VX_M2, 0x3 }, // 5023 |
| 5694 | { PseudoVWMACCU_VX_M4_MASK, PseudoVWMACCU_VX_M4, 0x3 }, // 5024 |
| 5695 | { PseudoVWMACCU_VX_MF2_MASK, PseudoVWMACCU_VX_MF2, 0x3 }, // 5025 |
| 5696 | { PseudoVWMACCU_VX_MF4_MASK, PseudoVWMACCU_VX_MF4, 0x3 }, // 5026 |
| 5697 | { PseudoVWMACCU_VX_MF8_MASK, PseudoVWMACCU_VX_MF8, 0x3 }, // 5027 |
| 5698 | { PseudoVWMACC_VV_M1_MASK, PseudoVWMACC_VV_M1, 0x3 }, // 5028 |
| 5699 | { PseudoVWMACC_VV_M2_MASK, PseudoVWMACC_VV_M2, 0x3 }, // 5029 |
| 5700 | { PseudoVWMACC_VV_M4_MASK, PseudoVWMACC_VV_M4, 0x3 }, // 5030 |
| 5701 | { PseudoVWMACC_VV_MF2_MASK, PseudoVWMACC_VV_MF2, 0x3 }, // 5031 |
| 5702 | { PseudoVWMACC_VV_MF4_MASK, PseudoVWMACC_VV_MF4, 0x3 }, // 5032 |
| 5703 | { PseudoVWMACC_VV_MF8_MASK, PseudoVWMACC_VV_MF8, 0x3 }, // 5033 |
| 5704 | { PseudoVWMACC_VX_M1_MASK, PseudoVWMACC_VX_M1, 0x3 }, // 5034 |
| 5705 | { PseudoVWMACC_VX_M2_MASK, PseudoVWMACC_VX_M2, 0x3 }, // 5035 |
| 5706 | { PseudoVWMACC_VX_M4_MASK, PseudoVWMACC_VX_M4, 0x3 }, // 5036 |
| 5707 | { PseudoVWMACC_VX_MF2_MASK, PseudoVWMACC_VX_MF2, 0x3 }, // 5037 |
| 5708 | { PseudoVWMACC_VX_MF4_MASK, PseudoVWMACC_VX_MF4, 0x3 }, // 5038 |
| 5709 | { PseudoVWMACC_VX_MF8_MASK, PseudoVWMACC_VX_MF8, 0x3 }, // 5039 |
| 5710 | { PseudoVWMULSU_VV_M1_MASK, PseudoVWMULSU_VV_M1, 0x3 }, // 5040 |
| 5711 | { PseudoVWMULSU_VV_M2_MASK, PseudoVWMULSU_VV_M2, 0x3 }, // 5041 |
| 5712 | { PseudoVWMULSU_VV_M4_MASK, PseudoVWMULSU_VV_M4, 0x3 }, // 5042 |
| 5713 | { PseudoVWMULSU_VV_MF2_MASK, PseudoVWMULSU_VV_MF2, 0x3 }, // 5043 |
| 5714 | { PseudoVWMULSU_VV_MF4_MASK, PseudoVWMULSU_VV_MF4, 0x3 }, // 5044 |
| 5715 | { PseudoVWMULSU_VV_MF8_MASK, PseudoVWMULSU_VV_MF8, 0x3 }, // 5045 |
| 5716 | { PseudoVWMULSU_VX_M1_MASK, PseudoVWMULSU_VX_M1, 0x3 }, // 5046 |
| 5717 | { PseudoVWMULSU_VX_M2_MASK, PseudoVWMULSU_VX_M2, 0x3 }, // 5047 |
| 5718 | { PseudoVWMULSU_VX_M4_MASK, PseudoVWMULSU_VX_M4, 0x3 }, // 5048 |
| 5719 | { PseudoVWMULSU_VX_MF2_MASK, PseudoVWMULSU_VX_MF2, 0x3 }, // 5049 |
| 5720 | { PseudoVWMULSU_VX_MF4_MASK, PseudoVWMULSU_VX_MF4, 0x3 }, // 5050 |
| 5721 | { PseudoVWMULSU_VX_MF8_MASK, PseudoVWMULSU_VX_MF8, 0x3 }, // 5051 |
| 5722 | { PseudoVWMULU_VV_M1_MASK, PseudoVWMULU_VV_M1, 0x3 }, // 5052 |
| 5723 | { PseudoVWMULU_VV_M2_MASK, PseudoVWMULU_VV_M2, 0x3 }, // 5053 |
| 5724 | { PseudoVWMULU_VV_M4_MASK, PseudoVWMULU_VV_M4, 0x3 }, // 5054 |
| 5725 | { PseudoVWMULU_VV_MF2_MASK, PseudoVWMULU_VV_MF2, 0x3 }, // 5055 |
| 5726 | { PseudoVWMULU_VV_MF4_MASK, PseudoVWMULU_VV_MF4, 0x3 }, // 5056 |
| 5727 | { PseudoVWMULU_VV_MF8_MASK, PseudoVWMULU_VV_MF8, 0x3 }, // 5057 |
| 5728 | { PseudoVWMULU_VX_M1_MASK, PseudoVWMULU_VX_M1, 0x3 }, // 5058 |
| 5729 | { PseudoVWMULU_VX_M2_MASK, PseudoVWMULU_VX_M2, 0x3 }, // 5059 |
| 5730 | { PseudoVWMULU_VX_M4_MASK, PseudoVWMULU_VX_M4, 0x3 }, // 5060 |
| 5731 | { PseudoVWMULU_VX_MF2_MASK, PseudoVWMULU_VX_MF2, 0x3 }, // 5061 |
| 5732 | { PseudoVWMULU_VX_MF4_MASK, PseudoVWMULU_VX_MF4, 0x3 }, // 5062 |
| 5733 | { PseudoVWMULU_VX_MF8_MASK, PseudoVWMULU_VX_MF8, 0x3 }, // 5063 |
| 5734 | { PseudoVWMUL_VV_M1_MASK, PseudoVWMUL_VV_M1, 0x3 }, // 5064 |
| 5735 | { PseudoVWMUL_VV_M2_MASK, PseudoVWMUL_VV_M2, 0x3 }, // 5065 |
| 5736 | { PseudoVWMUL_VV_M4_MASK, PseudoVWMUL_VV_M4, 0x3 }, // 5066 |
| 5737 | { PseudoVWMUL_VV_MF2_MASK, PseudoVWMUL_VV_MF2, 0x3 }, // 5067 |
| 5738 | { PseudoVWMUL_VV_MF4_MASK, PseudoVWMUL_VV_MF4, 0x3 }, // 5068 |
| 5739 | { PseudoVWMUL_VV_MF8_MASK, PseudoVWMUL_VV_MF8, 0x3 }, // 5069 |
| 5740 | { PseudoVWMUL_VX_M1_MASK, PseudoVWMUL_VX_M1, 0x3 }, // 5070 |
| 5741 | { PseudoVWMUL_VX_M2_MASK, PseudoVWMUL_VX_M2, 0x3 }, // 5071 |
| 5742 | { PseudoVWMUL_VX_M4_MASK, PseudoVWMUL_VX_M4, 0x3 }, // 5072 |
| 5743 | { PseudoVWMUL_VX_MF2_MASK, PseudoVWMUL_VX_MF2, 0x3 }, // 5073 |
| 5744 | { PseudoVWMUL_VX_MF4_MASK, PseudoVWMUL_VX_MF4, 0x3 }, // 5074 |
| 5745 | { PseudoVWMUL_VX_MF8_MASK, PseudoVWMUL_VX_MF8, 0x3 }, // 5075 |
| 5746 | { PseudoVWREDSUMU_VS_M1_E16_MASK, PseudoVWREDSUMU_VS_M1_E16, 0x3 }, // 5076 |
| 5747 | { PseudoVWREDSUMU_VS_M1_E32_MASK, PseudoVWREDSUMU_VS_M1_E32, 0x3 }, // 5077 |
| 5748 | { PseudoVWREDSUMU_VS_M1_E8_MASK, PseudoVWREDSUMU_VS_M1_E8, 0x3 }, // 5078 |
| 5749 | { PseudoVWREDSUMU_VS_M2_E16_MASK, PseudoVWREDSUMU_VS_M2_E16, 0x3 }, // 5079 |
| 5750 | { PseudoVWREDSUMU_VS_M2_E32_MASK, PseudoVWREDSUMU_VS_M2_E32, 0x3 }, // 5080 |
| 5751 | { PseudoVWREDSUMU_VS_M2_E8_MASK, PseudoVWREDSUMU_VS_M2_E8, 0x3 }, // 5081 |
| 5752 | { PseudoVWREDSUMU_VS_M4_E16_MASK, PseudoVWREDSUMU_VS_M4_E16, 0x3 }, // 5082 |
| 5753 | { PseudoVWREDSUMU_VS_M4_E32_MASK, PseudoVWREDSUMU_VS_M4_E32, 0x3 }, // 5083 |
| 5754 | { PseudoVWREDSUMU_VS_M4_E8_MASK, PseudoVWREDSUMU_VS_M4_E8, 0x3 }, // 5084 |
| 5755 | { PseudoVWREDSUMU_VS_M8_E16_MASK, PseudoVWREDSUMU_VS_M8_E16, 0x3 }, // 5085 |
| 5756 | { PseudoVWREDSUMU_VS_M8_E32_MASK, PseudoVWREDSUMU_VS_M8_E32, 0x3 }, // 5086 |
| 5757 | { PseudoVWREDSUMU_VS_M8_E8_MASK, PseudoVWREDSUMU_VS_M8_E8, 0x3 }, // 5087 |
| 5758 | { PseudoVWREDSUMU_VS_MF2_E16_MASK, PseudoVWREDSUMU_VS_MF2_E16, 0x3 }, // 5088 |
| 5759 | { PseudoVWREDSUMU_VS_MF2_E32_MASK, PseudoVWREDSUMU_VS_MF2_E32, 0x3 }, // 5089 |
| 5760 | { PseudoVWREDSUMU_VS_MF2_E8_MASK, PseudoVWREDSUMU_VS_MF2_E8, 0x3 }, // 5090 |
| 5761 | { PseudoVWREDSUMU_VS_MF4_E16_MASK, PseudoVWREDSUMU_VS_MF4_E16, 0x3 }, // 5091 |
| 5762 | { PseudoVWREDSUMU_VS_MF4_E8_MASK, PseudoVWREDSUMU_VS_MF4_E8, 0x3 }, // 5092 |
| 5763 | { PseudoVWREDSUMU_VS_MF8_E8_MASK, PseudoVWREDSUMU_VS_MF8_E8, 0x3 }, // 5093 |
| 5764 | { PseudoVWREDSUM_VS_M1_E16_MASK, PseudoVWREDSUM_VS_M1_E16, 0x3 }, // 5094 |
| 5765 | { PseudoVWREDSUM_VS_M1_E32_MASK, PseudoVWREDSUM_VS_M1_E32, 0x3 }, // 5095 |
| 5766 | { PseudoVWREDSUM_VS_M1_E8_MASK, PseudoVWREDSUM_VS_M1_E8, 0x3 }, // 5096 |
| 5767 | { PseudoVWREDSUM_VS_M2_E16_MASK, PseudoVWREDSUM_VS_M2_E16, 0x3 }, // 5097 |
| 5768 | { PseudoVWREDSUM_VS_M2_E32_MASK, PseudoVWREDSUM_VS_M2_E32, 0x3 }, // 5098 |
| 5769 | { PseudoVWREDSUM_VS_M2_E8_MASK, PseudoVWREDSUM_VS_M2_E8, 0x3 }, // 5099 |
| 5770 | { PseudoVWREDSUM_VS_M4_E16_MASK, PseudoVWREDSUM_VS_M4_E16, 0x3 }, // 5100 |
| 5771 | { PseudoVWREDSUM_VS_M4_E32_MASK, PseudoVWREDSUM_VS_M4_E32, 0x3 }, // 5101 |
| 5772 | { PseudoVWREDSUM_VS_M4_E8_MASK, PseudoVWREDSUM_VS_M4_E8, 0x3 }, // 5102 |
| 5773 | { PseudoVWREDSUM_VS_M8_E16_MASK, PseudoVWREDSUM_VS_M8_E16, 0x3 }, // 5103 |
| 5774 | { PseudoVWREDSUM_VS_M8_E32_MASK, PseudoVWREDSUM_VS_M8_E32, 0x3 }, // 5104 |
| 5775 | { PseudoVWREDSUM_VS_M8_E8_MASK, PseudoVWREDSUM_VS_M8_E8, 0x3 }, // 5105 |
| 5776 | { PseudoVWREDSUM_VS_MF2_E16_MASK, PseudoVWREDSUM_VS_MF2_E16, 0x3 }, // 5106 |
| 5777 | { PseudoVWREDSUM_VS_MF2_E32_MASK, PseudoVWREDSUM_VS_MF2_E32, 0x3 }, // 5107 |
| 5778 | { PseudoVWREDSUM_VS_MF2_E8_MASK, PseudoVWREDSUM_VS_MF2_E8, 0x3 }, // 5108 |
| 5779 | { PseudoVWREDSUM_VS_MF4_E16_MASK, PseudoVWREDSUM_VS_MF4_E16, 0x3 }, // 5109 |
| 5780 | { PseudoVWREDSUM_VS_MF4_E8_MASK, PseudoVWREDSUM_VS_MF4_E8, 0x3 }, // 5110 |
| 5781 | { PseudoVWREDSUM_VS_MF8_E8_MASK, PseudoVWREDSUM_VS_MF8_E8, 0x3 }, // 5111 |
| 5782 | { PseudoVWSLL_VI_M1_MASK, PseudoVWSLL_VI_M1, 0x3 }, // 5112 |
| 5783 | { PseudoVWSLL_VI_M2_MASK, PseudoVWSLL_VI_M2, 0x3 }, // 5113 |
| 5784 | { PseudoVWSLL_VI_M4_MASK, PseudoVWSLL_VI_M4, 0x3 }, // 5114 |
| 5785 | { PseudoVWSLL_VI_MF2_MASK, PseudoVWSLL_VI_MF2, 0x3 }, // 5115 |
| 5786 | { PseudoVWSLL_VI_MF4_MASK, PseudoVWSLL_VI_MF4, 0x3 }, // 5116 |
| 5787 | { PseudoVWSLL_VI_MF8_MASK, PseudoVWSLL_VI_MF8, 0x3 }, // 5117 |
| 5788 | { PseudoVWSLL_VV_M1_MASK, PseudoVWSLL_VV_M1, 0x3 }, // 5118 |
| 5789 | { PseudoVWSLL_VV_M2_MASK, PseudoVWSLL_VV_M2, 0x3 }, // 5119 |
| 5790 | { PseudoVWSLL_VV_M4_MASK, PseudoVWSLL_VV_M4, 0x3 }, // 5120 |
| 5791 | { PseudoVWSLL_VV_MF2_MASK, PseudoVWSLL_VV_MF2, 0x3 }, // 5121 |
| 5792 | { PseudoVWSLL_VV_MF4_MASK, PseudoVWSLL_VV_MF4, 0x3 }, // 5122 |
| 5793 | { PseudoVWSLL_VV_MF8_MASK, PseudoVWSLL_VV_MF8, 0x3 }, // 5123 |
| 5794 | { PseudoVWSLL_VX_M1_MASK, PseudoVWSLL_VX_M1, 0x3 }, // 5124 |
| 5795 | { PseudoVWSLL_VX_M2_MASK, PseudoVWSLL_VX_M2, 0x3 }, // 5125 |
| 5796 | { PseudoVWSLL_VX_M4_MASK, PseudoVWSLL_VX_M4, 0x3 }, // 5126 |
| 5797 | { PseudoVWSLL_VX_MF2_MASK, PseudoVWSLL_VX_MF2, 0x3 }, // 5127 |
| 5798 | { PseudoVWSLL_VX_MF4_MASK, PseudoVWSLL_VX_MF4, 0x3 }, // 5128 |
| 5799 | { PseudoVWSLL_VX_MF8_MASK, PseudoVWSLL_VX_MF8, 0x3 }, // 5129 |
| 5800 | { PseudoVWSUBU_VV_M1_MASK, PseudoVWSUBU_VV_M1, 0x3 }, // 5130 |
| 5801 | { PseudoVWSUBU_VV_M2_MASK, PseudoVWSUBU_VV_M2, 0x3 }, // 5131 |
| 5802 | { PseudoVWSUBU_VV_M4_MASK, PseudoVWSUBU_VV_M4, 0x3 }, // 5132 |
| 5803 | { PseudoVWSUBU_VV_MF2_MASK, PseudoVWSUBU_VV_MF2, 0x3 }, // 5133 |
| 5804 | { PseudoVWSUBU_VV_MF4_MASK, PseudoVWSUBU_VV_MF4, 0x3 }, // 5134 |
| 5805 | { PseudoVWSUBU_VV_MF8_MASK, PseudoVWSUBU_VV_MF8, 0x3 }, // 5135 |
| 5806 | { PseudoVWSUBU_VX_M1_MASK, PseudoVWSUBU_VX_M1, 0x3 }, // 5136 |
| 5807 | { PseudoVWSUBU_VX_M2_MASK, PseudoVWSUBU_VX_M2, 0x3 }, // 5137 |
| 5808 | { PseudoVWSUBU_VX_M4_MASK, PseudoVWSUBU_VX_M4, 0x3 }, // 5138 |
| 5809 | { PseudoVWSUBU_VX_MF2_MASK, PseudoVWSUBU_VX_MF2, 0x3 }, // 5139 |
| 5810 | { PseudoVWSUBU_VX_MF4_MASK, PseudoVWSUBU_VX_MF4, 0x3 }, // 5140 |
| 5811 | { PseudoVWSUBU_VX_MF8_MASK, PseudoVWSUBU_VX_MF8, 0x3 }, // 5141 |
| 5812 | { PseudoVWSUBU_WV_M1_MASK, PseudoVWSUBU_WV_M1, 0x3 }, // 5142 |
| 5813 | { PseudoVWSUBU_WV_M1_MASK_TIED, PseudoVWSUBU_WV_M1_TIED, 0x2 }, // 5143 |
| 5814 | { PseudoVWSUBU_WV_M2_MASK, PseudoVWSUBU_WV_M2, 0x3 }, // 5144 |
| 5815 | { PseudoVWSUBU_WV_M2_MASK_TIED, PseudoVWSUBU_WV_M2_TIED, 0x2 }, // 5145 |
| 5816 | { PseudoVWSUBU_WV_M4_MASK, PseudoVWSUBU_WV_M4, 0x3 }, // 5146 |
| 5817 | { PseudoVWSUBU_WV_M4_MASK_TIED, PseudoVWSUBU_WV_M4_TIED, 0x2 }, // 5147 |
| 5818 | { PseudoVWSUBU_WV_MF2_MASK, PseudoVWSUBU_WV_MF2, 0x3 }, // 5148 |
| 5819 | { PseudoVWSUBU_WV_MF2_MASK_TIED, PseudoVWSUBU_WV_MF2_TIED, 0x2 }, // 5149 |
| 5820 | { PseudoVWSUBU_WV_MF4_MASK, PseudoVWSUBU_WV_MF4, 0x3 }, // 5150 |
| 5821 | { PseudoVWSUBU_WV_MF4_MASK_TIED, PseudoVWSUBU_WV_MF4_TIED, 0x2 }, // 5151 |
| 5822 | { PseudoVWSUBU_WV_MF8_MASK, PseudoVWSUBU_WV_MF8, 0x3 }, // 5152 |
| 5823 | { PseudoVWSUBU_WV_MF8_MASK_TIED, PseudoVWSUBU_WV_MF8_TIED, 0x2 }, // 5153 |
| 5824 | { PseudoVWSUBU_WX_M1_MASK, PseudoVWSUBU_WX_M1, 0x3 }, // 5154 |
| 5825 | { PseudoVWSUBU_WX_M2_MASK, PseudoVWSUBU_WX_M2, 0x3 }, // 5155 |
| 5826 | { PseudoVWSUBU_WX_M4_MASK, PseudoVWSUBU_WX_M4, 0x3 }, // 5156 |
| 5827 | { PseudoVWSUBU_WX_MF2_MASK, PseudoVWSUBU_WX_MF2, 0x3 }, // 5157 |
| 5828 | { PseudoVWSUBU_WX_MF4_MASK, PseudoVWSUBU_WX_MF4, 0x3 }, // 5158 |
| 5829 | { PseudoVWSUBU_WX_MF8_MASK, PseudoVWSUBU_WX_MF8, 0x3 }, // 5159 |
| 5830 | { PseudoVWSUB_VV_M1_MASK, PseudoVWSUB_VV_M1, 0x3 }, // 5160 |
| 5831 | { PseudoVWSUB_VV_M2_MASK, PseudoVWSUB_VV_M2, 0x3 }, // 5161 |
| 5832 | { PseudoVWSUB_VV_M4_MASK, PseudoVWSUB_VV_M4, 0x3 }, // 5162 |
| 5833 | { PseudoVWSUB_VV_MF2_MASK, PseudoVWSUB_VV_MF2, 0x3 }, // 5163 |
| 5834 | { PseudoVWSUB_VV_MF4_MASK, PseudoVWSUB_VV_MF4, 0x3 }, // 5164 |
| 5835 | { PseudoVWSUB_VV_MF8_MASK, PseudoVWSUB_VV_MF8, 0x3 }, // 5165 |
| 5836 | { PseudoVWSUB_VX_M1_MASK, PseudoVWSUB_VX_M1, 0x3 }, // 5166 |
| 5837 | { PseudoVWSUB_VX_M2_MASK, PseudoVWSUB_VX_M2, 0x3 }, // 5167 |
| 5838 | { PseudoVWSUB_VX_M4_MASK, PseudoVWSUB_VX_M4, 0x3 }, // 5168 |
| 5839 | { PseudoVWSUB_VX_MF2_MASK, PseudoVWSUB_VX_MF2, 0x3 }, // 5169 |
| 5840 | { PseudoVWSUB_VX_MF4_MASK, PseudoVWSUB_VX_MF4, 0x3 }, // 5170 |
| 5841 | { PseudoVWSUB_VX_MF8_MASK, PseudoVWSUB_VX_MF8, 0x3 }, // 5171 |
| 5842 | { PseudoVWSUB_WV_M1_MASK, PseudoVWSUB_WV_M1, 0x3 }, // 5172 |
| 5843 | { PseudoVWSUB_WV_M1_MASK_TIED, PseudoVWSUB_WV_M1_TIED, 0x2 }, // 5173 |
| 5844 | { PseudoVWSUB_WV_M2_MASK, PseudoVWSUB_WV_M2, 0x3 }, // 5174 |
| 5845 | { PseudoVWSUB_WV_M2_MASK_TIED, PseudoVWSUB_WV_M2_TIED, 0x2 }, // 5175 |
| 5846 | { PseudoVWSUB_WV_M4_MASK, PseudoVWSUB_WV_M4, 0x3 }, // 5176 |
| 5847 | { PseudoVWSUB_WV_M4_MASK_TIED, PseudoVWSUB_WV_M4_TIED, 0x2 }, // 5177 |
| 5848 | { PseudoVWSUB_WV_MF2_MASK, PseudoVWSUB_WV_MF2, 0x3 }, // 5178 |
| 5849 | { PseudoVWSUB_WV_MF2_MASK_TIED, PseudoVWSUB_WV_MF2_TIED, 0x2 }, // 5179 |
| 5850 | { PseudoVWSUB_WV_MF4_MASK, PseudoVWSUB_WV_MF4, 0x3 }, // 5180 |
| 5851 | { PseudoVWSUB_WV_MF4_MASK_TIED, PseudoVWSUB_WV_MF4_TIED, 0x2 }, // 5181 |
| 5852 | { PseudoVWSUB_WV_MF8_MASK, PseudoVWSUB_WV_MF8, 0x3 }, // 5182 |
| 5853 | { PseudoVWSUB_WV_MF8_MASK_TIED, PseudoVWSUB_WV_MF8_TIED, 0x2 }, // 5183 |
| 5854 | { PseudoVWSUB_WX_M1_MASK, PseudoVWSUB_WX_M1, 0x3 }, // 5184 |
| 5855 | { PseudoVWSUB_WX_M2_MASK, PseudoVWSUB_WX_M2, 0x3 }, // 5185 |
| 5856 | { PseudoVWSUB_WX_M4_MASK, PseudoVWSUB_WX_M4, 0x3 }, // 5186 |
| 5857 | { PseudoVWSUB_WX_MF2_MASK, PseudoVWSUB_WX_MF2, 0x3 }, // 5187 |
| 5858 | { PseudoVWSUB_WX_MF4_MASK, PseudoVWSUB_WX_MF4, 0x3 }, // 5188 |
| 5859 | { PseudoVWSUB_WX_MF8_MASK, PseudoVWSUB_WX_MF8, 0x3 }, // 5189 |
| 5860 | { PseudoVXOR_VI_M1_MASK, PseudoVXOR_VI_M1, 0x3 }, // 5190 |
| 5861 | { PseudoVXOR_VI_M2_MASK, PseudoVXOR_VI_M2, 0x3 }, // 5191 |
| 5862 | { PseudoVXOR_VI_M4_MASK, PseudoVXOR_VI_M4, 0x3 }, // 5192 |
| 5863 | { PseudoVXOR_VI_M8_MASK, PseudoVXOR_VI_M8, 0x3 }, // 5193 |
| 5864 | { PseudoVXOR_VI_MF2_MASK, PseudoVXOR_VI_MF2, 0x3 }, // 5194 |
| 5865 | { PseudoVXOR_VI_MF4_MASK, PseudoVXOR_VI_MF4, 0x3 }, // 5195 |
| 5866 | { PseudoVXOR_VI_MF8_MASK, PseudoVXOR_VI_MF8, 0x3 }, // 5196 |
| 5867 | { PseudoVXOR_VV_M1_MASK, PseudoVXOR_VV_M1, 0x3 }, // 5197 |
| 5868 | { PseudoVXOR_VV_M2_MASK, PseudoVXOR_VV_M2, 0x3 }, // 5198 |
| 5869 | { PseudoVXOR_VV_M4_MASK, PseudoVXOR_VV_M4, 0x3 }, // 5199 |
| 5870 | { PseudoVXOR_VV_M8_MASK, PseudoVXOR_VV_M8, 0x3 }, // 5200 |
| 5871 | { PseudoVXOR_VV_MF2_MASK, PseudoVXOR_VV_MF2, 0x3 }, // 5201 |
| 5872 | { PseudoVXOR_VV_MF4_MASK, PseudoVXOR_VV_MF4, 0x3 }, // 5202 |
| 5873 | { PseudoVXOR_VV_MF8_MASK, PseudoVXOR_VV_MF8, 0x3 }, // 5203 |
| 5874 | { PseudoVXOR_VX_M1_MASK, PseudoVXOR_VX_M1, 0x3 }, // 5204 |
| 5875 | { PseudoVXOR_VX_M2_MASK, PseudoVXOR_VX_M2, 0x3 }, // 5205 |
| 5876 | { PseudoVXOR_VX_M4_MASK, PseudoVXOR_VX_M4, 0x3 }, // 5206 |
| 5877 | { PseudoVXOR_VX_M8_MASK, PseudoVXOR_VX_M8, 0x3 }, // 5207 |
| 5878 | { PseudoVXOR_VX_MF2_MASK, PseudoVXOR_VX_MF2, 0x3 }, // 5208 |
| 5879 | { PseudoVXOR_VX_MF4_MASK, PseudoVXOR_VX_MF4, 0x3 }, // 5209 |
| 5880 | { PseudoVXOR_VX_MF8_MASK, PseudoVXOR_VX_MF8, 0x3 }, // 5210 |
| 5881 | { PseudoVZEXT_VF2_M1_MASK, PseudoVZEXT_VF2_M1, 0x2 }, // 5211 |
| 5882 | { PseudoVZEXT_VF2_M2_MASK, PseudoVZEXT_VF2_M2, 0x2 }, // 5212 |
| 5883 | { PseudoVZEXT_VF2_M4_MASK, PseudoVZEXT_VF2_M4, 0x2 }, // 5213 |
| 5884 | { PseudoVZEXT_VF2_M8_MASK, PseudoVZEXT_VF2_M8, 0x2 }, // 5214 |
| 5885 | { PseudoVZEXT_VF2_MF2_MASK, PseudoVZEXT_VF2_MF2, 0x2 }, // 5215 |
| 5886 | { PseudoVZEXT_VF2_MF4_MASK, PseudoVZEXT_VF2_MF4, 0x2 }, // 5216 |
| 5887 | { PseudoVZEXT_VF4_M1_MASK, PseudoVZEXT_VF4_M1, 0x2 }, // 5217 |
| 5888 | { PseudoVZEXT_VF4_M2_MASK, PseudoVZEXT_VF4_M2, 0x2 }, // 5218 |
| 5889 | { PseudoVZEXT_VF4_M4_MASK, PseudoVZEXT_VF4_M4, 0x2 }, // 5219 |
| 5890 | { PseudoVZEXT_VF4_M8_MASK, PseudoVZEXT_VF4_M8, 0x2 }, // 5220 |
| 5891 | { PseudoVZEXT_VF4_MF2_MASK, PseudoVZEXT_VF4_MF2, 0x2 }, // 5221 |
| 5892 | { PseudoVZEXT_VF8_M1_MASK, PseudoVZEXT_VF8_M1, 0x2 }, // 5222 |
| 5893 | { PseudoVZEXT_VF8_M2_MASK, PseudoVZEXT_VF8_M2, 0x2 }, // 5223 |
| 5894 | { PseudoVZEXT_VF8_M4_MASK, PseudoVZEXT_VF8_M4, 0x2 }, // 5224 |
| 5895 | { PseudoVZEXT_VF8_M8_MASK, PseudoVZEXT_VF8_M8, 0x2 }, // 5225 |
| 5896 | }; |
| 5897 | |
| 5898 | const RISCVMaskedPseudoInfo *getMaskedPseudoInfo(unsigned MaskedPseudo) { |
| 5899 | struct KeyType { |
| 5900 | unsigned MaskedPseudo; |
| 5901 | }; |
| 5902 | KeyType Key = {MaskedPseudo}; |
| 5903 | struct Comp { |
| 5904 | bool operator()(const RISCVMaskedPseudoInfo &LHS, const KeyType &RHS) const { |
| 5905 | if (LHS.MaskedPseudo < RHS.MaskedPseudo) |
| 5906 | return true; |
| 5907 | if (LHS.MaskedPseudo > RHS.MaskedPseudo) |
| 5908 | return false; |
| 5909 | return false; |
| 5910 | } |
| 5911 | }; |
| 5912 | auto Table = ArrayRef(RISCVMaskedPseudosTable); |
| 5913 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 5914 | if (Idx == Table.end() || |
| 5915 | Key.MaskedPseudo != Idx->MaskedPseudo) |
| 5916 | return nullptr; |
| 5917 | |
| 5918 | return &*Idx; |
| 5919 | } |
| 5920 | |
| 5921 | const RISCVMaskedPseudoInfo *lookupMaskedIntrinsicByUnmasked(unsigned UnmaskedPseudo) { |
| 5922 | struct IndexType { |
| 5923 | unsigned UnmaskedPseudo; |
| 5924 | unsigned _index; |
| 5925 | }; |
| 5926 | static const struct IndexType Index[] = { |
| 5927 | { PseudoNDS_VD4DOTSU_VV_M1, 0 }, |
| 5928 | { PseudoNDS_VD4DOTSU_VV_M2, 1 }, |
| 5929 | { PseudoNDS_VD4DOTSU_VV_M4, 2 }, |
| 5930 | { PseudoNDS_VD4DOTSU_VV_M8, 3 }, |
| 5931 | { PseudoNDS_VD4DOTSU_VV_MF2, 4 }, |
| 5932 | { PseudoNDS_VD4DOTS_VV_M1, 5 }, |
| 5933 | { PseudoNDS_VD4DOTS_VV_M2, 6 }, |
| 5934 | { PseudoNDS_VD4DOTS_VV_M4, 7 }, |
| 5935 | { PseudoNDS_VD4DOTS_VV_M8, 8 }, |
| 5936 | { PseudoNDS_VD4DOTS_VV_MF2, 9 }, |
| 5937 | { PseudoNDS_VD4DOTU_VV_M1, 10 }, |
| 5938 | { PseudoNDS_VD4DOTU_VV_M2, 11 }, |
| 5939 | { PseudoNDS_VD4DOTU_VV_M4, 12 }, |
| 5940 | { PseudoNDS_VD4DOTU_VV_M8, 13 }, |
| 5941 | { PseudoNDS_VD4DOTU_VV_MF2, 14 }, |
| 5942 | { PseudoNDS_VFPMADB_VFPR16_M1, 15 }, |
| 5943 | { PseudoNDS_VFPMADB_VFPR16_M2, 16 }, |
| 5944 | { PseudoNDS_VFPMADB_VFPR16_M4, 17 }, |
| 5945 | { PseudoNDS_VFPMADB_VFPR16_M8, 18 }, |
| 5946 | { PseudoNDS_VFPMADB_VFPR16_MF2, 19 }, |
| 5947 | { PseudoNDS_VFPMADB_VFPR16_MF4, 20 }, |
| 5948 | { PseudoNDS_VFPMADT_VFPR16_M1, 21 }, |
| 5949 | { PseudoNDS_VFPMADT_VFPR16_M2, 22 }, |
| 5950 | { PseudoNDS_VFPMADT_VFPR16_M4, 23 }, |
| 5951 | { PseudoNDS_VFPMADT_VFPR16_M8, 24 }, |
| 5952 | { PseudoNDS_VFPMADT_VFPR16_MF2, 25 }, |
| 5953 | { PseudoNDS_VFPMADT_VFPR16_MF4, 26 }, |
| 5954 | { PseudoRI_VUNZIP2A_VV_M1, 27 }, |
| 5955 | { PseudoRI_VUNZIP2A_VV_M2, 28 }, |
| 5956 | { PseudoRI_VUNZIP2A_VV_M4, 29 }, |
| 5957 | { PseudoRI_VUNZIP2A_VV_M8, 30 }, |
| 5958 | { PseudoRI_VUNZIP2A_VV_MF2, 31 }, |
| 5959 | { PseudoRI_VUNZIP2A_VV_MF4, 32 }, |
| 5960 | { PseudoRI_VUNZIP2A_VV_MF8, 33 }, |
| 5961 | { PseudoRI_VUNZIP2B_VV_M1, 34 }, |
| 5962 | { PseudoRI_VUNZIP2B_VV_M2, 35 }, |
| 5963 | { PseudoRI_VUNZIP2B_VV_M4, 36 }, |
| 5964 | { PseudoRI_VUNZIP2B_VV_M8, 37 }, |
| 5965 | { PseudoRI_VUNZIP2B_VV_MF2, 38 }, |
| 5966 | { PseudoRI_VUNZIP2B_VV_MF4, 39 }, |
| 5967 | { PseudoRI_VUNZIP2B_VV_MF8, 40 }, |
| 5968 | { PseudoRI_VZIP2A_VV_M1, 41 }, |
| 5969 | { PseudoRI_VZIP2A_VV_M2, 42 }, |
| 5970 | { PseudoRI_VZIP2A_VV_M4, 43 }, |
| 5971 | { PseudoRI_VZIP2A_VV_M8, 44 }, |
| 5972 | { PseudoRI_VZIP2A_VV_MF2, 45 }, |
| 5973 | { PseudoRI_VZIP2A_VV_MF4, 46 }, |
| 5974 | { PseudoRI_VZIP2A_VV_MF8, 47 }, |
| 5975 | { PseudoRI_VZIP2B_VV_M1, 48 }, |
| 5976 | { PseudoRI_VZIP2B_VV_M2, 49 }, |
| 5977 | { PseudoRI_VZIP2B_VV_M4, 50 }, |
| 5978 | { PseudoRI_VZIP2B_VV_M8, 51 }, |
| 5979 | { PseudoRI_VZIP2B_VV_MF2, 52 }, |
| 5980 | { PseudoRI_VZIP2B_VV_MF4, 53 }, |
| 5981 | { PseudoRI_VZIP2B_VV_MF8, 54 }, |
| 5982 | { PseudoRI_VZIPEVEN_VV_M1, 55 }, |
| 5983 | { PseudoRI_VZIPEVEN_VV_M2, 56 }, |
| 5984 | { PseudoRI_VZIPEVEN_VV_M4, 57 }, |
| 5985 | { PseudoRI_VZIPEVEN_VV_M8, 58 }, |
| 5986 | { PseudoRI_VZIPEVEN_VV_MF2, 59 }, |
| 5987 | { PseudoRI_VZIPEVEN_VV_MF4, 60 }, |
| 5988 | { PseudoRI_VZIPEVEN_VV_MF8, 61 }, |
| 5989 | { PseudoRI_VZIPODD_VV_M1, 62 }, |
| 5990 | { PseudoRI_VZIPODD_VV_M2, 63 }, |
| 5991 | { PseudoRI_VZIPODD_VV_M4, 64 }, |
| 5992 | { PseudoRI_VZIPODD_VV_M8, 65 }, |
| 5993 | { PseudoRI_VZIPODD_VV_MF2, 66 }, |
| 5994 | { PseudoRI_VZIPODD_VV_MF4, 67 }, |
| 5995 | { PseudoRI_VZIPODD_VV_MF8, 68 }, |
| 5996 | { PseudoSF_VFNRCLIP_XU_F_QF_M1, 69 }, |
| 5997 | { PseudoSF_VFNRCLIP_XU_F_QF_M2, 70 }, |
| 5998 | { PseudoSF_VFNRCLIP_XU_F_QF_MF2, 71 }, |
| 5999 | { PseudoSF_VFNRCLIP_XU_F_QF_MF4, 72 }, |
| 6000 | { PseudoSF_VFNRCLIP_XU_F_QF_MF8, 73 }, |
| 6001 | { PseudoSF_VFNRCLIP_X_F_QF_M1, 74 }, |
| 6002 | { PseudoSF_VFNRCLIP_X_F_QF_M2, 75 }, |
| 6003 | { PseudoSF_VFNRCLIP_X_F_QF_MF2, 76 }, |
| 6004 | { PseudoSF_VFNRCLIP_X_F_QF_MF4, 77 }, |
| 6005 | { PseudoSF_VFNRCLIP_X_F_QF_MF8, 78 }, |
| 6006 | { PseudoTH_VMAQASU_VV_M1, 79 }, |
| 6007 | { PseudoTH_VMAQASU_VV_M2, 80 }, |
| 6008 | { PseudoTH_VMAQASU_VV_M4, 81 }, |
| 6009 | { PseudoTH_VMAQASU_VV_M8, 82 }, |
| 6010 | { PseudoTH_VMAQASU_VV_MF2, 83 }, |
| 6011 | { PseudoTH_VMAQASU_VX_M1, 84 }, |
| 6012 | { PseudoTH_VMAQASU_VX_M2, 85 }, |
| 6013 | { PseudoTH_VMAQASU_VX_M4, 86 }, |
| 6014 | { PseudoTH_VMAQASU_VX_M8, 87 }, |
| 6015 | { PseudoTH_VMAQASU_VX_MF2, 88 }, |
| 6016 | { PseudoTH_VMAQAUS_VX_M1, 89 }, |
| 6017 | { PseudoTH_VMAQAUS_VX_M2, 90 }, |
| 6018 | { PseudoTH_VMAQAUS_VX_M4, 91 }, |
| 6019 | { PseudoTH_VMAQAUS_VX_M8, 92 }, |
| 6020 | { PseudoTH_VMAQAUS_VX_MF2, 93 }, |
| 6021 | { PseudoTH_VMAQAU_VV_M1, 94 }, |
| 6022 | { PseudoTH_VMAQAU_VV_M2, 95 }, |
| 6023 | { PseudoTH_VMAQAU_VV_M4, 96 }, |
| 6024 | { PseudoTH_VMAQAU_VV_M8, 97 }, |
| 6025 | { PseudoTH_VMAQAU_VV_MF2, 98 }, |
| 6026 | { PseudoTH_VMAQAU_VX_M1, 99 }, |
| 6027 | { PseudoTH_VMAQAU_VX_M2, 100 }, |
| 6028 | { PseudoTH_VMAQAU_VX_M4, 101 }, |
| 6029 | { PseudoTH_VMAQAU_VX_M8, 102 }, |
| 6030 | { PseudoTH_VMAQAU_VX_MF2, 103 }, |
| 6031 | { PseudoTH_VMAQA_VV_M1, 104 }, |
| 6032 | { PseudoTH_VMAQA_VV_M2, 105 }, |
| 6033 | { PseudoTH_VMAQA_VV_M4, 106 }, |
| 6034 | { PseudoTH_VMAQA_VV_M8, 107 }, |
| 6035 | { PseudoTH_VMAQA_VV_MF2, 108 }, |
| 6036 | { PseudoTH_VMAQA_VX_M1, 109 }, |
| 6037 | { PseudoTH_VMAQA_VX_M2, 110 }, |
| 6038 | { PseudoTH_VMAQA_VX_M4, 111 }, |
| 6039 | { PseudoTH_VMAQA_VX_M8, 112 }, |
| 6040 | { PseudoTH_VMAQA_VX_MF2, 113 }, |
| 6041 | { PseudoVAADDU_VV_M1, 114 }, |
| 6042 | { PseudoVAADDU_VV_M2, 115 }, |
| 6043 | { PseudoVAADDU_VV_M4, 116 }, |
| 6044 | { PseudoVAADDU_VV_M8, 117 }, |
| 6045 | { PseudoVAADDU_VV_MF2, 118 }, |
| 6046 | { PseudoVAADDU_VV_MF4, 119 }, |
| 6047 | { PseudoVAADDU_VV_MF8, 120 }, |
| 6048 | { PseudoVAADDU_VX_M1, 121 }, |
| 6049 | { PseudoVAADDU_VX_M2, 122 }, |
| 6050 | { PseudoVAADDU_VX_M4, 123 }, |
| 6051 | { PseudoVAADDU_VX_M8, 124 }, |
| 6052 | { PseudoVAADDU_VX_MF2, 125 }, |
| 6053 | { PseudoVAADDU_VX_MF4, 126 }, |
| 6054 | { PseudoVAADDU_VX_MF8, 127 }, |
| 6055 | { PseudoVAADD_VV_M1, 128 }, |
| 6056 | { PseudoVAADD_VV_M2, 129 }, |
| 6057 | { PseudoVAADD_VV_M4, 130 }, |
| 6058 | { PseudoVAADD_VV_M8, 131 }, |
| 6059 | { PseudoVAADD_VV_MF2, 132 }, |
| 6060 | { PseudoVAADD_VV_MF4, 133 }, |
| 6061 | { PseudoVAADD_VV_MF8, 134 }, |
| 6062 | { PseudoVAADD_VX_M1, 135 }, |
| 6063 | { PseudoVAADD_VX_M2, 136 }, |
| 6064 | { PseudoVAADD_VX_M4, 137 }, |
| 6065 | { PseudoVAADD_VX_M8, 138 }, |
| 6066 | { PseudoVAADD_VX_MF2, 139 }, |
| 6067 | { PseudoVAADD_VX_MF4, 140 }, |
| 6068 | { PseudoVAADD_VX_MF8, 141 }, |
| 6069 | { PseudoVADD_VI_M1, 142 }, |
| 6070 | { PseudoVADD_VI_M2, 143 }, |
| 6071 | { PseudoVADD_VI_M4, 144 }, |
| 6072 | { PseudoVADD_VI_M8, 145 }, |
| 6073 | { PseudoVADD_VI_MF2, 146 }, |
| 6074 | { PseudoVADD_VI_MF4, 147 }, |
| 6075 | { PseudoVADD_VI_MF8, 148 }, |
| 6076 | { PseudoVADD_VV_M1, 149 }, |
| 6077 | { PseudoVADD_VV_M2, 150 }, |
| 6078 | { PseudoVADD_VV_M4, 151 }, |
| 6079 | { PseudoVADD_VV_M8, 152 }, |
| 6080 | { PseudoVADD_VV_MF2, 153 }, |
| 6081 | { PseudoVADD_VV_MF4, 154 }, |
| 6082 | { PseudoVADD_VV_MF8, 155 }, |
| 6083 | { PseudoVADD_VX_M1, 156 }, |
| 6084 | { PseudoVADD_VX_M2, 157 }, |
| 6085 | { PseudoVADD_VX_M4, 158 }, |
| 6086 | { PseudoVADD_VX_M8, 159 }, |
| 6087 | { PseudoVADD_VX_MF2, 160 }, |
| 6088 | { PseudoVADD_VX_MF4, 161 }, |
| 6089 | { PseudoVADD_VX_MF8, 162 }, |
| 6090 | { PseudoVANDN_VV_M1, 163 }, |
| 6091 | { PseudoVANDN_VV_M2, 164 }, |
| 6092 | { PseudoVANDN_VV_M4, 165 }, |
| 6093 | { PseudoVANDN_VV_M8, 166 }, |
| 6094 | { PseudoVANDN_VV_MF2, 167 }, |
| 6095 | { PseudoVANDN_VV_MF4, 168 }, |
| 6096 | { PseudoVANDN_VV_MF8, 169 }, |
| 6097 | { PseudoVANDN_VX_M1, 170 }, |
| 6098 | { PseudoVANDN_VX_M2, 171 }, |
| 6099 | { PseudoVANDN_VX_M4, 172 }, |
| 6100 | { PseudoVANDN_VX_M8, 173 }, |
| 6101 | { PseudoVANDN_VX_MF2, 174 }, |
| 6102 | { PseudoVANDN_VX_MF4, 175 }, |
| 6103 | { PseudoVANDN_VX_MF8, 176 }, |
| 6104 | { PseudoVAND_VI_M1, 177 }, |
| 6105 | { PseudoVAND_VI_M2, 178 }, |
| 6106 | { PseudoVAND_VI_M4, 179 }, |
| 6107 | { PseudoVAND_VI_M8, 180 }, |
| 6108 | { PseudoVAND_VI_MF2, 181 }, |
| 6109 | { PseudoVAND_VI_MF4, 182 }, |
| 6110 | { PseudoVAND_VI_MF8, 183 }, |
| 6111 | { PseudoVAND_VV_M1, 184 }, |
| 6112 | { PseudoVAND_VV_M2, 185 }, |
| 6113 | { PseudoVAND_VV_M4, 186 }, |
| 6114 | { PseudoVAND_VV_M8, 187 }, |
| 6115 | { PseudoVAND_VV_MF2, 188 }, |
| 6116 | { PseudoVAND_VV_MF4, 189 }, |
| 6117 | { PseudoVAND_VV_MF8, 190 }, |
| 6118 | { PseudoVAND_VX_M1, 191 }, |
| 6119 | { PseudoVAND_VX_M2, 192 }, |
| 6120 | { PseudoVAND_VX_M4, 193 }, |
| 6121 | { PseudoVAND_VX_M8, 194 }, |
| 6122 | { PseudoVAND_VX_MF2, 195 }, |
| 6123 | { PseudoVAND_VX_MF4, 196 }, |
| 6124 | { PseudoVAND_VX_MF8, 197 }, |
| 6125 | { PseudoVASUBU_VV_M1, 198 }, |
| 6126 | { PseudoVASUBU_VV_M2, 199 }, |
| 6127 | { PseudoVASUBU_VV_M4, 200 }, |
| 6128 | { PseudoVASUBU_VV_M8, 201 }, |
| 6129 | { PseudoVASUBU_VV_MF2, 202 }, |
| 6130 | { PseudoVASUBU_VV_MF4, 203 }, |
| 6131 | { PseudoVASUBU_VV_MF8, 204 }, |
| 6132 | { PseudoVASUBU_VX_M1, 205 }, |
| 6133 | { PseudoVASUBU_VX_M2, 206 }, |
| 6134 | { PseudoVASUBU_VX_M4, 207 }, |
| 6135 | { PseudoVASUBU_VX_M8, 208 }, |
| 6136 | { PseudoVASUBU_VX_MF2, 209 }, |
| 6137 | { PseudoVASUBU_VX_MF4, 210 }, |
| 6138 | { PseudoVASUBU_VX_MF8, 211 }, |
| 6139 | { PseudoVASUB_VV_M1, 212 }, |
| 6140 | { PseudoVASUB_VV_M2, 213 }, |
| 6141 | { PseudoVASUB_VV_M4, 214 }, |
| 6142 | { PseudoVASUB_VV_M8, 215 }, |
| 6143 | { PseudoVASUB_VV_MF2, 216 }, |
| 6144 | { PseudoVASUB_VV_MF4, 217 }, |
| 6145 | { PseudoVASUB_VV_MF8, 218 }, |
| 6146 | { PseudoVASUB_VX_M1, 219 }, |
| 6147 | { PseudoVASUB_VX_M2, 220 }, |
| 6148 | { PseudoVASUB_VX_M4, 221 }, |
| 6149 | { PseudoVASUB_VX_M8, 222 }, |
| 6150 | { PseudoVASUB_VX_MF2, 223 }, |
| 6151 | { PseudoVASUB_VX_MF4, 224 }, |
| 6152 | { PseudoVASUB_VX_MF8, 225 }, |
| 6153 | { PseudoVBREV8_V_M1, 226 }, |
| 6154 | { PseudoVBREV8_V_M2, 227 }, |
| 6155 | { PseudoVBREV8_V_M4, 228 }, |
| 6156 | { PseudoVBREV8_V_M8, 229 }, |
| 6157 | { PseudoVBREV8_V_MF2, 230 }, |
| 6158 | { PseudoVBREV8_V_MF4, 231 }, |
| 6159 | { PseudoVBREV8_V_MF8, 232 }, |
| 6160 | { PseudoVBREV_V_M1, 233 }, |
| 6161 | { PseudoVBREV_V_M2, 234 }, |
| 6162 | { PseudoVBREV_V_M4, 235 }, |
| 6163 | { PseudoVBREV_V_M8, 236 }, |
| 6164 | { PseudoVBREV_V_MF2, 237 }, |
| 6165 | { PseudoVBREV_V_MF4, 238 }, |
| 6166 | { PseudoVBREV_V_MF8, 239 }, |
| 6167 | { PseudoVCLMULH_VV_M1, 240 }, |
| 6168 | { PseudoVCLMULH_VV_M2, 241 }, |
| 6169 | { PseudoVCLMULH_VV_M4, 242 }, |
| 6170 | { PseudoVCLMULH_VV_M8, 243 }, |
| 6171 | { PseudoVCLMULH_VV_MF2, 244 }, |
| 6172 | { PseudoVCLMULH_VV_MF4, 245 }, |
| 6173 | { PseudoVCLMULH_VV_MF8, 246 }, |
| 6174 | { PseudoVCLMULH_VX_M1, 247 }, |
| 6175 | { PseudoVCLMULH_VX_M2, 248 }, |
| 6176 | { PseudoVCLMULH_VX_M4, 249 }, |
| 6177 | { PseudoVCLMULH_VX_M8, 250 }, |
| 6178 | { PseudoVCLMULH_VX_MF2, 251 }, |
| 6179 | { PseudoVCLMULH_VX_MF4, 252 }, |
| 6180 | { PseudoVCLMULH_VX_MF8, 253 }, |
| 6181 | { PseudoVCLMUL_VV_M1, 254 }, |
| 6182 | { PseudoVCLMUL_VV_M2, 255 }, |
| 6183 | { PseudoVCLMUL_VV_M4, 256 }, |
| 6184 | { PseudoVCLMUL_VV_M8, 257 }, |
| 6185 | { PseudoVCLMUL_VV_MF2, 258 }, |
| 6186 | { PseudoVCLMUL_VV_MF4, 259 }, |
| 6187 | { PseudoVCLMUL_VV_MF8, 260 }, |
| 6188 | { PseudoVCLMUL_VX_M1, 261 }, |
| 6189 | { PseudoVCLMUL_VX_M2, 262 }, |
| 6190 | { PseudoVCLMUL_VX_M4, 263 }, |
| 6191 | { PseudoVCLMUL_VX_M8, 264 }, |
| 6192 | { PseudoVCLMUL_VX_MF2, 265 }, |
| 6193 | { PseudoVCLMUL_VX_MF4, 266 }, |
| 6194 | { PseudoVCLMUL_VX_MF8, 267 }, |
| 6195 | { PseudoVCLZ_V_M1, 268 }, |
| 6196 | { PseudoVCLZ_V_M2, 269 }, |
| 6197 | { PseudoVCLZ_V_M4, 270 }, |
| 6198 | { PseudoVCLZ_V_M8, 271 }, |
| 6199 | { PseudoVCLZ_V_MF2, 272 }, |
| 6200 | { PseudoVCLZ_V_MF4, 273 }, |
| 6201 | { PseudoVCLZ_V_MF8, 274 }, |
| 6202 | { PseudoVCPOP_M_B1, 276 }, |
| 6203 | { PseudoVCPOP_M_B16, 275 }, |
| 6204 | { PseudoVCPOP_M_B2, 277 }, |
| 6205 | { PseudoVCPOP_M_B32, 278 }, |
| 6206 | { PseudoVCPOP_M_B4, 279 }, |
| 6207 | { PseudoVCPOP_M_B64, 280 }, |
| 6208 | { PseudoVCPOP_M_B8, 281 }, |
| 6209 | { PseudoVCPOP_V_M1, 282 }, |
| 6210 | { PseudoVCPOP_V_M2, 283 }, |
| 6211 | { PseudoVCPOP_V_M4, 284 }, |
| 6212 | { PseudoVCPOP_V_M8, 285 }, |
| 6213 | { PseudoVCPOP_V_MF2, 286 }, |
| 6214 | { PseudoVCPOP_V_MF4, 287 }, |
| 6215 | { PseudoVCPOP_V_MF8, 288 }, |
| 6216 | { PseudoVCTZ_V_M1, 289 }, |
| 6217 | { PseudoVCTZ_V_M2, 290 }, |
| 6218 | { PseudoVCTZ_V_M4, 291 }, |
| 6219 | { PseudoVCTZ_V_M8, 292 }, |
| 6220 | { PseudoVCTZ_V_MF2, 293 }, |
| 6221 | { PseudoVCTZ_V_MF4, 294 }, |
| 6222 | { PseudoVCTZ_V_MF8, 295 }, |
| 6223 | { PseudoVDIVU_VV_M1_E16, 296 }, |
| 6224 | { PseudoVDIVU_VV_M1_E32, 297 }, |
| 6225 | { PseudoVDIVU_VV_M1_E64, 298 }, |
| 6226 | { PseudoVDIVU_VV_M1_E8, 299 }, |
| 6227 | { PseudoVDIVU_VV_M2_E16, 300 }, |
| 6228 | { PseudoVDIVU_VV_M2_E32, 301 }, |
| 6229 | { PseudoVDIVU_VV_M2_E64, 302 }, |
| 6230 | { PseudoVDIVU_VV_M2_E8, 303 }, |
| 6231 | { PseudoVDIVU_VV_M4_E16, 304 }, |
| 6232 | { PseudoVDIVU_VV_M4_E32, 305 }, |
| 6233 | { PseudoVDIVU_VV_M4_E64, 306 }, |
| 6234 | { PseudoVDIVU_VV_M4_E8, 307 }, |
| 6235 | { PseudoVDIVU_VV_M8_E16, 308 }, |
| 6236 | { PseudoVDIVU_VV_M8_E32, 309 }, |
| 6237 | { PseudoVDIVU_VV_M8_E64, 310 }, |
| 6238 | { PseudoVDIVU_VV_M8_E8, 311 }, |
| 6239 | { PseudoVDIVU_VV_MF2_E16, 312 }, |
| 6240 | { PseudoVDIVU_VV_MF2_E32, 313 }, |
| 6241 | { PseudoVDIVU_VV_MF2_E8, 314 }, |
| 6242 | { PseudoVDIVU_VV_MF4_E16, 315 }, |
| 6243 | { PseudoVDIVU_VV_MF4_E8, 316 }, |
| 6244 | { PseudoVDIVU_VV_MF8_E8, 317 }, |
| 6245 | { PseudoVDIVU_VX_M1_E16, 318 }, |
| 6246 | { PseudoVDIVU_VX_M1_E32, 319 }, |
| 6247 | { PseudoVDIVU_VX_M1_E64, 320 }, |
| 6248 | { PseudoVDIVU_VX_M1_E8, 321 }, |
| 6249 | { PseudoVDIVU_VX_M2_E16, 322 }, |
| 6250 | { PseudoVDIVU_VX_M2_E32, 323 }, |
| 6251 | { PseudoVDIVU_VX_M2_E64, 324 }, |
| 6252 | { PseudoVDIVU_VX_M2_E8, 325 }, |
| 6253 | { PseudoVDIVU_VX_M4_E16, 326 }, |
| 6254 | { PseudoVDIVU_VX_M4_E32, 327 }, |
| 6255 | { PseudoVDIVU_VX_M4_E64, 328 }, |
| 6256 | { PseudoVDIVU_VX_M4_E8, 329 }, |
| 6257 | { PseudoVDIVU_VX_M8_E16, 330 }, |
| 6258 | { PseudoVDIVU_VX_M8_E32, 331 }, |
| 6259 | { PseudoVDIVU_VX_M8_E64, 332 }, |
| 6260 | { PseudoVDIVU_VX_M8_E8, 333 }, |
| 6261 | { PseudoVDIVU_VX_MF2_E16, 334 }, |
| 6262 | { PseudoVDIVU_VX_MF2_E32, 335 }, |
| 6263 | { PseudoVDIVU_VX_MF2_E8, 336 }, |
| 6264 | { PseudoVDIVU_VX_MF4_E16, 337 }, |
| 6265 | { PseudoVDIVU_VX_MF4_E8, 338 }, |
| 6266 | { PseudoVDIVU_VX_MF8_E8, 339 }, |
| 6267 | { PseudoVDIV_VV_M1_E16, 340 }, |
| 6268 | { PseudoVDIV_VV_M1_E32, 341 }, |
| 6269 | { PseudoVDIV_VV_M1_E64, 342 }, |
| 6270 | { PseudoVDIV_VV_M1_E8, 343 }, |
| 6271 | { PseudoVDIV_VV_M2_E16, 344 }, |
| 6272 | { PseudoVDIV_VV_M2_E32, 345 }, |
| 6273 | { PseudoVDIV_VV_M2_E64, 346 }, |
| 6274 | { PseudoVDIV_VV_M2_E8, 347 }, |
| 6275 | { PseudoVDIV_VV_M4_E16, 348 }, |
| 6276 | { PseudoVDIV_VV_M4_E32, 349 }, |
| 6277 | { PseudoVDIV_VV_M4_E64, 350 }, |
| 6278 | { PseudoVDIV_VV_M4_E8, 351 }, |
| 6279 | { PseudoVDIV_VV_M8_E16, 352 }, |
| 6280 | { PseudoVDIV_VV_M8_E32, 353 }, |
| 6281 | { PseudoVDIV_VV_M8_E64, 354 }, |
| 6282 | { PseudoVDIV_VV_M8_E8, 355 }, |
| 6283 | { PseudoVDIV_VV_MF2_E16, 356 }, |
| 6284 | { PseudoVDIV_VV_MF2_E32, 357 }, |
| 6285 | { PseudoVDIV_VV_MF2_E8, 358 }, |
| 6286 | { PseudoVDIV_VV_MF4_E16, 359 }, |
| 6287 | { PseudoVDIV_VV_MF4_E8, 360 }, |
| 6288 | { PseudoVDIV_VV_MF8_E8, 361 }, |
| 6289 | { PseudoVDIV_VX_M1_E16, 362 }, |
| 6290 | { PseudoVDIV_VX_M1_E32, 363 }, |
| 6291 | { PseudoVDIV_VX_M1_E64, 364 }, |
| 6292 | { PseudoVDIV_VX_M1_E8, 365 }, |
| 6293 | { PseudoVDIV_VX_M2_E16, 366 }, |
| 6294 | { PseudoVDIV_VX_M2_E32, 367 }, |
| 6295 | { PseudoVDIV_VX_M2_E64, 368 }, |
| 6296 | { PseudoVDIV_VX_M2_E8, 369 }, |
| 6297 | { PseudoVDIV_VX_M4_E16, 370 }, |
| 6298 | { PseudoVDIV_VX_M4_E32, 371 }, |
| 6299 | { PseudoVDIV_VX_M4_E64, 372 }, |
| 6300 | { PseudoVDIV_VX_M4_E8, 373 }, |
| 6301 | { PseudoVDIV_VX_M8_E16, 374 }, |
| 6302 | { PseudoVDIV_VX_M8_E32, 375 }, |
| 6303 | { PseudoVDIV_VX_M8_E64, 376 }, |
| 6304 | { PseudoVDIV_VX_M8_E8, 377 }, |
| 6305 | { PseudoVDIV_VX_MF2_E16, 378 }, |
| 6306 | { PseudoVDIV_VX_MF2_E32, 379 }, |
| 6307 | { PseudoVDIV_VX_MF2_E8, 380 }, |
| 6308 | { PseudoVDIV_VX_MF4_E16, 381 }, |
| 6309 | { PseudoVDIV_VX_MF4_E8, 382 }, |
| 6310 | { PseudoVDIV_VX_MF8_E8, 383 }, |
| 6311 | { PseudoVFADD_VFPR16_M1_E16, 384 }, |
| 6312 | { PseudoVFADD_VFPR16_M2_E16, 385 }, |
| 6313 | { PseudoVFADD_VFPR16_M4_E16, 386 }, |
| 6314 | { PseudoVFADD_VFPR16_M8_E16, 387 }, |
| 6315 | { PseudoVFADD_VFPR16_MF2_E16, 388 }, |
| 6316 | { PseudoVFADD_VFPR16_MF4_E16, 389 }, |
| 6317 | { PseudoVFADD_VFPR32_M1_E32, 390 }, |
| 6318 | { PseudoVFADD_VFPR32_M2_E32, 391 }, |
| 6319 | { PseudoVFADD_VFPR32_M4_E32, 392 }, |
| 6320 | { PseudoVFADD_VFPR32_M8_E32, 393 }, |
| 6321 | { PseudoVFADD_VFPR32_MF2_E32, 394 }, |
| 6322 | { PseudoVFADD_VFPR64_M1_E64, 395 }, |
| 6323 | { PseudoVFADD_VFPR64_M2_E64, 396 }, |
| 6324 | { PseudoVFADD_VFPR64_M4_E64, 397 }, |
| 6325 | { PseudoVFADD_VFPR64_M8_E64, 398 }, |
| 6326 | { PseudoVFADD_VV_M1_E16, 399 }, |
| 6327 | { PseudoVFADD_VV_M1_E32, 400 }, |
| 6328 | { PseudoVFADD_VV_M1_E64, 401 }, |
| 6329 | { PseudoVFADD_VV_M2_E16, 402 }, |
| 6330 | { PseudoVFADD_VV_M2_E32, 403 }, |
| 6331 | { PseudoVFADD_VV_M2_E64, 404 }, |
| 6332 | { PseudoVFADD_VV_M4_E16, 405 }, |
| 6333 | { PseudoVFADD_VV_M4_E32, 406 }, |
| 6334 | { PseudoVFADD_VV_M4_E64, 407 }, |
| 6335 | { PseudoVFADD_VV_M8_E16, 408 }, |
| 6336 | { PseudoVFADD_VV_M8_E32, 409 }, |
| 6337 | { PseudoVFADD_VV_M8_E64, 410 }, |
| 6338 | { PseudoVFADD_VV_MF2_E16, 411 }, |
| 6339 | { PseudoVFADD_VV_MF2_E32, 412 }, |
| 6340 | { PseudoVFADD_VV_MF4_E16, 413 }, |
| 6341 | { PseudoVFCLASS_V_M1, 414 }, |
| 6342 | { PseudoVFCLASS_V_M2, 415 }, |
| 6343 | { PseudoVFCLASS_V_M4, 416 }, |
| 6344 | { PseudoVFCLASS_V_M8, 417 }, |
| 6345 | { PseudoVFCLASS_V_MF2, 418 }, |
| 6346 | { PseudoVFCLASS_V_MF4, 419 }, |
| 6347 | { PseudoVFCVT_F_XU_V_M1_E16, 420 }, |
| 6348 | { PseudoVFCVT_F_XU_V_M1_E32, 421 }, |
| 6349 | { PseudoVFCVT_F_XU_V_M1_E64, 422 }, |
| 6350 | { PseudoVFCVT_F_XU_V_M2_E16, 423 }, |
| 6351 | { PseudoVFCVT_F_XU_V_M2_E32, 424 }, |
| 6352 | { PseudoVFCVT_F_XU_V_M2_E64, 425 }, |
| 6353 | { PseudoVFCVT_F_XU_V_M4_E16, 426 }, |
| 6354 | { PseudoVFCVT_F_XU_V_M4_E32, 427 }, |
| 6355 | { PseudoVFCVT_F_XU_V_M4_E64, 428 }, |
| 6356 | { PseudoVFCVT_F_XU_V_M8_E16, 429 }, |
| 6357 | { PseudoVFCVT_F_XU_V_M8_E32, 430 }, |
| 6358 | { PseudoVFCVT_F_XU_V_M8_E64, 431 }, |
| 6359 | { PseudoVFCVT_F_XU_V_MF2_E16, 432 }, |
| 6360 | { PseudoVFCVT_F_XU_V_MF2_E32, 433 }, |
| 6361 | { PseudoVFCVT_F_XU_V_MF4_E16, 434 }, |
| 6362 | { PseudoVFCVT_F_X_V_M1_E16, 435 }, |
| 6363 | { PseudoVFCVT_F_X_V_M1_E32, 436 }, |
| 6364 | { PseudoVFCVT_F_X_V_M1_E64, 437 }, |
| 6365 | { PseudoVFCVT_F_X_V_M2_E16, 438 }, |
| 6366 | { PseudoVFCVT_F_X_V_M2_E32, 439 }, |
| 6367 | { PseudoVFCVT_F_X_V_M2_E64, 440 }, |
| 6368 | { PseudoVFCVT_F_X_V_M4_E16, 441 }, |
| 6369 | { PseudoVFCVT_F_X_V_M4_E32, 442 }, |
| 6370 | { PseudoVFCVT_F_X_V_M4_E64, 443 }, |
| 6371 | { PseudoVFCVT_F_X_V_M8_E16, 444 }, |
| 6372 | { PseudoVFCVT_F_X_V_M8_E32, 445 }, |
| 6373 | { PseudoVFCVT_F_X_V_M8_E64, 446 }, |
| 6374 | { PseudoVFCVT_F_X_V_MF2_E16, 447 }, |
| 6375 | { PseudoVFCVT_F_X_V_MF2_E32, 448 }, |
| 6376 | { PseudoVFCVT_F_X_V_MF4_E16, 449 }, |
| 6377 | { PseudoVFCVT_RTZ_XU_F_V_M1, 450 }, |
| 6378 | { PseudoVFCVT_RTZ_XU_F_V_M2, 451 }, |
| 6379 | { PseudoVFCVT_RTZ_XU_F_V_M4, 452 }, |
| 6380 | { PseudoVFCVT_RTZ_XU_F_V_M8, 453 }, |
| 6381 | { PseudoVFCVT_RTZ_XU_F_V_MF2, 454 }, |
| 6382 | { PseudoVFCVT_RTZ_XU_F_V_MF4, 455 }, |
| 6383 | { PseudoVFCVT_RTZ_X_F_V_M1, 456 }, |
| 6384 | { PseudoVFCVT_RTZ_X_F_V_M2, 457 }, |
| 6385 | { PseudoVFCVT_RTZ_X_F_V_M4, 458 }, |
| 6386 | { PseudoVFCVT_RTZ_X_F_V_M8, 459 }, |
| 6387 | { PseudoVFCVT_RTZ_X_F_V_MF2, 460 }, |
| 6388 | { PseudoVFCVT_RTZ_X_F_V_MF4, 461 }, |
| 6389 | { PseudoVFCVT_XU_F_V_M1, 462 }, |
| 6390 | { PseudoVFCVT_XU_F_V_M2, 463 }, |
| 6391 | { PseudoVFCVT_XU_F_V_M4, 464 }, |
| 6392 | { PseudoVFCVT_XU_F_V_M8, 465 }, |
| 6393 | { PseudoVFCVT_XU_F_V_MF2, 466 }, |
| 6394 | { PseudoVFCVT_XU_F_V_MF4, 467 }, |
| 6395 | { PseudoVFCVT_X_F_V_M1, 468 }, |
| 6396 | { PseudoVFCVT_X_F_V_M2, 469 }, |
| 6397 | { PseudoVFCVT_X_F_V_M4, 470 }, |
| 6398 | { PseudoVFCVT_X_F_V_M8, 471 }, |
| 6399 | { PseudoVFCVT_X_F_V_MF2, 472 }, |
| 6400 | { PseudoVFCVT_X_F_V_MF4, 473 }, |
| 6401 | { PseudoVFDIV_VFPR16_M1_E16, 474 }, |
| 6402 | { PseudoVFDIV_VFPR16_M2_E16, 475 }, |
| 6403 | { PseudoVFDIV_VFPR16_M4_E16, 476 }, |
| 6404 | { PseudoVFDIV_VFPR16_M8_E16, 477 }, |
| 6405 | { PseudoVFDIV_VFPR16_MF2_E16, 478 }, |
| 6406 | { PseudoVFDIV_VFPR16_MF4_E16, 479 }, |
| 6407 | { PseudoVFDIV_VFPR32_M1_E32, 480 }, |
| 6408 | { PseudoVFDIV_VFPR32_M2_E32, 481 }, |
| 6409 | { PseudoVFDIV_VFPR32_M4_E32, 482 }, |
| 6410 | { PseudoVFDIV_VFPR32_M8_E32, 483 }, |
| 6411 | { PseudoVFDIV_VFPR32_MF2_E32, 484 }, |
| 6412 | { PseudoVFDIV_VFPR64_M1_E64, 485 }, |
| 6413 | { PseudoVFDIV_VFPR64_M2_E64, 486 }, |
| 6414 | { PseudoVFDIV_VFPR64_M4_E64, 487 }, |
| 6415 | { PseudoVFDIV_VFPR64_M8_E64, 488 }, |
| 6416 | { PseudoVFDIV_VV_M1_E16, 489 }, |
| 6417 | { PseudoVFDIV_VV_M1_E32, 490 }, |
| 6418 | { PseudoVFDIV_VV_M1_E64, 491 }, |
| 6419 | { PseudoVFDIV_VV_M2_E16, 492 }, |
| 6420 | { PseudoVFDIV_VV_M2_E32, 493 }, |
| 6421 | { PseudoVFDIV_VV_M2_E64, 494 }, |
| 6422 | { PseudoVFDIV_VV_M4_E16, 495 }, |
| 6423 | { PseudoVFDIV_VV_M4_E32, 496 }, |
| 6424 | { PseudoVFDIV_VV_M4_E64, 497 }, |
| 6425 | { PseudoVFDIV_VV_M8_E16, 498 }, |
| 6426 | { PseudoVFDIV_VV_M8_E32, 499 }, |
| 6427 | { PseudoVFDIV_VV_M8_E64, 500 }, |
| 6428 | { PseudoVFDIV_VV_MF2_E16, 501 }, |
| 6429 | { PseudoVFDIV_VV_MF2_E32, 502 }, |
| 6430 | { PseudoVFDIV_VV_MF4_E16, 503 }, |
| 6431 | { PseudoVFIRST_M_B1, 505 }, |
| 6432 | { PseudoVFIRST_M_B16, 504 }, |
| 6433 | { PseudoVFIRST_M_B2, 506 }, |
| 6434 | { PseudoVFIRST_M_B32, 507 }, |
| 6435 | { PseudoVFIRST_M_B4, 508 }, |
| 6436 | { PseudoVFIRST_M_B64, 509 }, |
| 6437 | { PseudoVFIRST_M_B8, 510 }, |
| 6438 | { PseudoVFMACC_VFPR16_M1_E16, 511 }, |
| 6439 | { PseudoVFMACC_VFPR16_M2_E16, 512 }, |
| 6440 | { PseudoVFMACC_VFPR16_M4_E16, 513 }, |
| 6441 | { PseudoVFMACC_VFPR16_M8_E16, 514 }, |
| 6442 | { PseudoVFMACC_VFPR16_MF2_E16, 515 }, |
| 6443 | { PseudoVFMACC_VFPR16_MF4_E16, 516 }, |
| 6444 | { PseudoVFMACC_VFPR32_M1_E32, 517 }, |
| 6445 | { PseudoVFMACC_VFPR32_M2_E32, 518 }, |
| 6446 | { PseudoVFMACC_VFPR32_M4_E32, 519 }, |
| 6447 | { PseudoVFMACC_VFPR32_M8_E32, 520 }, |
| 6448 | { PseudoVFMACC_VFPR32_MF2_E32, 521 }, |
| 6449 | { PseudoVFMACC_VFPR64_M1_E64, 522 }, |
| 6450 | { PseudoVFMACC_VFPR64_M2_E64, 523 }, |
| 6451 | { PseudoVFMACC_VFPR64_M4_E64, 524 }, |
| 6452 | { PseudoVFMACC_VFPR64_M8_E64, 525 }, |
| 6453 | { PseudoVFMACC_VV_M1_E16, 526 }, |
| 6454 | { PseudoVFMACC_VV_M1_E32, 527 }, |
| 6455 | { PseudoVFMACC_VV_M1_E64, 528 }, |
| 6456 | { PseudoVFMACC_VV_M2_E16, 529 }, |
| 6457 | { PseudoVFMACC_VV_M2_E32, 530 }, |
| 6458 | { PseudoVFMACC_VV_M2_E64, 531 }, |
| 6459 | { PseudoVFMACC_VV_M4_E16, 532 }, |
| 6460 | { PseudoVFMACC_VV_M4_E32, 533 }, |
| 6461 | { PseudoVFMACC_VV_M4_E64, 534 }, |
| 6462 | { PseudoVFMACC_VV_M8_E16, 535 }, |
| 6463 | { PseudoVFMACC_VV_M8_E32, 536 }, |
| 6464 | { PseudoVFMACC_VV_M8_E64, 537 }, |
| 6465 | { PseudoVFMACC_VV_MF2_E16, 538 }, |
| 6466 | { PseudoVFMACC_VV_MF2_E32, 539 }, |
| 6467 | { PseudoVFMACC_VV_MF4_E16, 540 }, |
| 6468 | { PseudoVFMADD_VFPR16_M1_E16, 541 }, |
| 6469 | { PseudoVFMADD_VFPR16_M2_E16, 542 }, |
| 6470 | { PseudoVFMADD_VFPR16_M4_E16, 543 }, |
| 6471 | { PseudoVFMADD_VFPR16_M8_E16, 544 }, |
| 6472 | { PseudoVFMADD_VFPR16_MF2_E16, 545 }, |
| 6473 | { PseudoVFMADD_VFPR16_MF4_E16, 546 }, |
| 6474 | { PseudoVFMADD_VFPR32_M1_E32, 547 }, |
| 6475 | { PseudoVFMADD_VFPR32_M2_E32, 548 }, |
| 6476 | { PseudoVFMADD_VFPR32_M4_E32, 549 }, |
| 6477 | { PseudoVFMADD_VFPR32_M8_E32, 550 }, |
| 6478 | { PseudoVFMADD_VFPR32_MF2_E32, 551 }, |
| 6479 | { PseudoVFMADD_VFPR64_M1_E64, 552 }, |
| 6480 | { PseudoVFMADD_VFPR64_M2_E64, 553 }, |
| 6481 | { PseudoVFMADD_VFPR64_M4_E64, 554 }, |
| 6482 | { PseudoVFMADD_VFPR64_M8_E64, 555 }, |
| 6483 | { PseudoVFMADD_VV_M1_E16, 556 }, |
| 6484 | { PseudoVFMADD_VV_M1_E32, 557 }, |
| 6485 | { PseudoVFMADD_VV_M1_E64, 558 }, |
| 6486 | { PseudoVFMADD_VV_M2_E16, 559 }, |
| 6487 | { PseudoVFMADD_VV_M2_E32, 560 }, |
| 6488 | { PseudoVFMADD_VV_M2_E64, 561 }, |
| 6489 | { PseudoVFMADD_VV_M4_E16, 562 }, |
| 6490 | { PseudoVFMADD_VV_M4_E32, 563 }, |
| 6491 | { PseudoVFMADD_VV_M4_E64, 564 }, |
| 6492 | { PseudoVFMADD_VV_M8_E16, 565 }, |
| 6493 | { PseudoVFMADD_VV_M8_E32, 566 }, |
| 6494 | { PseudoVFMADD_VV_M8_E64, 567 }, |
| 6495 | { PseudoVFMADD_VV_MF2_E16, 568 }, |
| 6496 | { PseudoVFMADD_VV_MF2_E32, 569 }, |
| 6497 | { PseudoVFMADD_VV_MF4_E16, 570 }, |
| 6498 | { PseudoVFMAX_VFPR16_M1_E16, 571 }, |
| 6499 | { PseudoVFMAX_VFPR16_M2_E16, 572 }, |
| 6500 | { PseudoVFMAX_VFPR16_M4_E16, 573 }, |
| 6501 | { PseudoVFMAX_VFPR16_M8_E16, 574 }, |
| 6502 | { PseudoVFMAX_VFPR16_MF2_E16, 575 }, |
| 6503 | { PseudoVFMAX_VFPR16_MF4_E16, 576 }, |
| 6504 | { PseudoVFMAX_VFPR32_M1_E32, 577 }, |
| 6505 | { PseudoVFMAX_VFPR32_M2_E32, 578 }, |
| 6506 | { PseudoVFMAX_VFPR32_M4_E32, 579 }, |
| 6507 | { PseudoVFMAX_VFPR32_M8_E32, 580 }, |
| 6508 | { PseudoVFMAX_VFPR32_MF2_E32, 581 }, |
| 6509 | { PseudoVFMAX_VFPR64_M1_E64, 582 }, |
| 6510 | { PseudoVFMAX_VFPR64_M2_E64, 583 }, |
| 6511 | { PseudoVFMAX_VFPR64_M4_E64, 584 }, |
| 6512 | { PseudoVFMAX_VFPR64_M8_E64, 585 }, |
| 6513 | { PseudoVFMAX_VV_M1_E16, 586 }, |
| 6514 | { PseudoVFMAX_VV_M1_E32, 587 }, |
| 6515 | { PseudoVFMAX_VV_M1_E64, 588 }, |
| 6516 | { PseudoVFMAX_VV_M2_E16, 589 }, |
| 6517 | { PseudoVFMAX_VV_M2_E32, 590 }, |
| 6518 | { PseudoVFMAX_VV_M2_E64, 591 }, |
| 6519 | { PseudoVFMAX_VV_M4_E16, 592 }, |
| 6520 | { PseudoVFMAX_VV_M4_E32, 593 }, |
| 6521 | { PseudoVFMAX_VV_M4_E64, 594 }, |
| 6522 | { PseudoVFMAX_VV_M8_E16, 595 }, |
| 6523 | { PseudoVFMAX_VV_M8_E32, 596 }, |
| 6524 | { PseudoVFMAX_VV_M8_E64, 597 }, |
| 6525 | { PseudoVFMAX_VV_MF2_E16, 598 }, |
| 6526 | { PseudoVFMAX_VV_MF2_E32, 599 }, |
| 6527 | { PseudoVFMAX_VV_MF4_E16, 600 }, |
| 6528 | { PseudoVFMIN_VFPR16_M1_E16, 601 }, |
| 6529 | { PseudoVFMIN_VFPR16_M2_E16, 602 }, |
| 6530 | { PseudoVFMIN_VFPR16_M4_E16, 603 }, |
| 6531 | { PseudoVFMIN_VFPR16_M8_E16, 604 }, |
| 6532 | { PseudoVFMIN_VFPR16_MF2_E16, 605 }, |
| 6533 | { PseudoVFMIN_VFPR16_MF4_E16, 606 }, |
| 6534 | { PseudoVFMIN_VFPR32_M1_E32, 607 }, |
| 6535 | { PseudoVFMIN_VFPR32_M2_E32, 608 }, |
| 6536 | { PseudoVFMIN_VFPR32_M4_E32, 609 }, |
| 6537 | { PseudoVFMIN_VFPR32_M8_E32, 610 }, |
| 6538 | { PseudoVFMIN_VFPR32_MF2_E32, 611 }, |
| 6539 | { PseudoVFMIN_VFPR64_M1_E64, 612 }, |
| 6540 | { PseudoVFMIN_VFPR64_M2_E64, 613 }, |
| 6541 | { PseudoVFMIN_VFPR64_M4_E64, 614 }, |
| 6542 | { PseudoVFMIN_VFPR64_M8_E64, 615 }, |
| 6543 | { PseudoVFMIN_VV_M1_E16, 616 }, |
| 6544 | { PseudoVFMIN_VV_M1_E32, 617 }, |
| 6545 | { PseudoVFMIN_VV_M1_E64, 618 }, |
| 6546 | { PseudoVFMIN_VV_M2_E16, 619 }, |
| 6547 | { PseudoVFMIN_VV_M2_E32, 620 }, |
| 6548 | { PseudoVFMIN_VV_M2_E64, 621 }, |
| 6549 | { PseudoVFMIN_VV_M4_E16, 622 }, |
| 6550 | { PseudoVFMIN_VV_M4_E32, 623 }, |
| 6551 | { PseudoVFMIN_VV_M4_E64, 624 }, |
| 6552 | { PseudoVFMIN_VV_M8_E16, 625 }, |
| 6553 | { PseudoVFMIN_VV_M8_E32, 626 }, |
| 6554 | { PseudoVFMIN_VV_M8_E64, 627 }, |
| 6555 | { PseudoVFMIN_VV_MF2_E16, 628 }, |
| 6556 | { PseudoVFMIN_VV_MF2_E32, 629 }, |
| 6557 | { PseudoVFMIN_VV_MF4_E16, 630 }, |
| 6558 | { PseudoVFMSAC_VFPR16_M1_E16, 631 }, |
| 6559 | { PseudoVFMSAC_VFPR16_M2_E16, 632 }, |
| 6560 | { PseudoVFMSAC_VFPR16_M4_E16, 633 }, |
| 6561 | { PseudoVFMSAC_VFPR16_M8_E16, 634 }, |
| 6562 | { PseudoVFMSAC_VFPR16_MF2_E16, 635 }, |
| 6563 | { PseudoVFMSAC_VFPR16_MF4_E16, 636 }, |
| 6564 | { PseudoVFMSAC_VFPR32_M1_E32, 637 }, |
| 6565 | { PseudoVFMSAC_VFPR32_M2_E32, 638 }, |
| 6566 | { PseudoVFMSAC_VFPR32_M4_E32, 639 }, |
| 6567 | { PseudoVFMSAC_VFPR32_M8_E32, 640 }, |
| 6568 | { PseudoVFMSAC_VFPR32_MF2_E32, 641 }, |
| 6569 | { PseudoVFMSAC_VFPR64_M1_E64, 642 }, |
| 6570 | { PseudoVFMSAC_VFPR64_M2_E64, 643 }, |
| 6571 | { PseudoVFMSAC_VFPR64_M4_E64, 644 }, |
| 6572 | { PseudoVFMSAC_VFPR64_M8_E64, 645 }, |
| 6573 | { PseudoVFMSAC_VV_M1_E16, 646 }, |
| 6574 | { PseudoVFMSAC_VV_M1_E32, 647 }, |
| 6575 | { PseudoVFMSAC_VV_M1_E64, 648 }, |
| 6576 | { PseudoVFMSAC_VV_M2_E16, 649 }, |
| 6577 | { PseudoVFMSAC_VV_M2_E32, 650 }, |
| 6578 | { PseudoVFMSAC_VV_M2_E64, 651 }, |
| 6579 | { PseudoVFMSAC_VV_M4_E16, 652 }, |
| 6580 | { PseudoVFMSAC_VV_M4_E32, 653 }, |
| 6581 | { PseudoVFMSAC_VV_M4_E64, 654 }, |
| 6582 | { PseudoVFMSAC_VV_M8_E16, 655 }, |
| 6583 | { PseudoVFMSAC_VV_M8_E32, 656 }, |
| 6584 | { PseudoVFMSAC_VV_M8_E64, 657 }, |
| 6585 | { PseudoVFMSAC_VV_MF2_E16, 658 }, |
| 6586 | { PseudoVFMSAC_VV_MF2_E32, 659 }, |
| 6587 | { PseudoVFMSAC_VV_MF4_E16, 660 }, |
| 6588 | { PseudoVFMSUB_VFPR16_M1_E16, 661 }, |
| 6589 | { PseudoVFMSUB_VFPR16_M2_E16, 662 }, |
| 6590 | { PseudoVFMSUB_VFPR16_M4_E16, 663 }, |
| 6591 | { PseudoVFMSUB_VFPR16_M8_E16, 664 }, |
| 6592 | { PseudoVFMSUB_VFPR16_MF2_E16, 665 }, |
| 6593 | { PseudoVFMSUB_VFPR16_MF4_E16, 666 }, |
| 6594 | { PseudoVFMSUB_VFPR32_M1_E32, 667 }, |
| 6595 | { PseudoVFMSUB_VFPR32_M2_E32, 668 }, |
| 6596 | { PseudoVFMSUB_VFPR32_M4_E32, 669 }, |
| 6597 | { PseudoVFMSUB_VFPR32_M8_E32, 670 }, |
| 6598 | { PseudoVFMSUB_VFPR32_MF2_E32, 671 }, |
| 6599 | { PseudoVFMSUB_VFPR64_M1_E64, 672 }, |
| 6600 | { PseudoVFMSUB_VFPR64_M2_E64, 673 }, |
| 6601 | { PseudoVFMSUB_VFPR64_M4_E64, 674 }, |
| 6602 | { PseudoVFMSUB_VFPR64_M8_E64, 675 }, |
| 6603 | { PseudoVFMSUB_VV_M1_E16, 676 }, |
| 6604 | { PseudoVFMSUB_VV_M1_E32, 677 }, |
| 6605 | { PseudoVFMSUB_VV_M1_E64, 678 }, |
| 6606 | { PseudoVFMSUB_VV_M2_E16, 679 }, |
| 6607 | { PseudoVFMSUB_VV_M2_E32, 680 }, |
| 6608 | { PseudoVFMSUB_VV_M2_E64, 681 }, |
| 6609 | { PseudoVFMSUB_VV_M4_E16, 682 }, |
| 6610 | { PseudoVFMSUB_VV_M4_E32, 683 }, |
| 6611 | { PseudoVFMSUB_VV_M4_E64, 684 }, |
| 6612 | { PseudoVFMSUB_VV_M8_E16, 685 }, |
| 6613 | { PseudoVFMSUB_VV_M8_E32, 686 }, |
| 6614 | { PseudoVFMSUB_VV_M8_E64, 687 }, |
| 6615 | { PseudoVFMSUB_VV_MF2_E16, 688 }, |
| 6616 | { PseudoVFMSUB_VV_MF2_E32, 689 }, |
| 6617 | { PseudoVFMSUB_VV_MF4_E16, 690 }, |
| 6618 | { PseudoVFMUL_VFPR16_M1_E16, 691 }, |
| 6619 | { PseudoVFMUL_VFPR16_M2_E16, 692 }, |
| 6620 | { PseudoVFMUL_VFPR16_M4_E16, 693 }, |
| 6621 | { PseudoVFMUL_VFPR16_M8_E16, 694 }, |
| 6622 | { PseudoVFMUL_VFPR16_MF2_E16, 695 }, |
| 6623 | { PseudoVFMUL_VFPR16_MF4_E16, 696 }, |
| 6624 | { PseudoVFMUL_VFPR32_M1_E32, 697 }, |
| 6625 | { PseudoVFMUL_VFPR32_M2_E32, 698 }, |
| 6626 | { PseudoVFMUL_VFPR32_M4_E32, 699 }, |
| 6627 | { PseudoVFMUL_VFPR32_M8_E32, 700 }, |
| 6628 | { PseudoVFMUL_VFPR32_MF2_E32, 701 }, |
| 6629 | { PseudoVFMUL_VFPR64_M1_E64, 702 }, |
| 6630 | { PseudoVFMUL_VFPR64_M2_E64, 703 }, |
| 6631 | { PseudoVFMUL_VFPR64_M4_E64, 704 }, |
| 6632 | { PseudoVFMUL_VFPR64_M8_E64, 705 }, |
| 6633 | { PseudoVFMUL_VV_M1_E16, 706 }, |
| 6634 | { PseudoVFMUL_VV_M1_E32, 707 }, |
| 6635 | { PseudoVFMUL_VV_M1_E64, 708 }, |
| 6636 | { PseudoVFMUL_VV_M2_E16, 709 }, |
| 6637 | { PseudoVFMUL_VV_M2_E32, 710 }, |
| 6638 | { PseudoVFMUL_VV_M2_E64, 711 }, |
| 6639 | { PseudoVFMUL_VV_M4_E16, 712 }, |
| 6640 | { PseudoVFMUL_VV_M4_E32, 713 }, |
| 6641 | { PseudoVFMUL_VV_M4_E64, 714 }, |
| 6642 | { PseudoVFMUL_VV_M8_E16, 715 }, |
| 6643 | { PseudoVFMUL_VV_M8_E32, 716 }, |
| 6644 | { PseudoVFMUL_VV_M8_E64, 717 }, |
| 6645 | { PseudoVFMUL_VV_MF2_E16, 718 }, |
| 6646 | { PseudoVFMUL_VV_MF2_E32, 719 }, |
| 6647 | { PseudoVFMUL_VV_MF4_E16, 720 }, |
| 6648 | { PseudoVFNCVTBF16_F_F_W_M1_E16, 721 }, |
| 6649 | { PseudoVFNCVTBF16_F_F_W_M1_E32, 722 }, |
| 6650 | { PseudoVFNCVTBF16_F_F_W_M2_E16, 723 }, |
| 6651 | { PseudoVFNCVTBF16_F_F_W_M2_E32, 724 }, |
| 6652 | { PseudoVFNCVTBF16_F_F_W_M4_E16, 725 }, |
| 6653 | { PseudoVFNCVTBF16_F_F_W_M4_E32, 726 }, |
| 6654 | { PseudoVFNCVTBF16_F_F_W_MF2_E16, 727 }, |
| 6655 | { PseudoVFNCVTBF16_F_F_W_MF2_E32, 728 }, |
| 6656 | { PseudoVFNCVTBF16_F_F_W_MF4_E16, 729 }, |
| 6657 | { PseudoVFNCVT_F_F_W_M1_E16, 730 }, |
| 6658 | { PseudoVFNCVT_F_F_W_M1_E32, 731 }, |
| 6659 | { PseudoVFNCVT_F_F_W_M2_E16, 732 }, |
| 6660 | { PseudoVFNCVT_F_F_W_M2_E32, 733 }, |
| 6661 | { PseudoVFNCVT_F_F_W_M4_E16, 734 }, |
| 6662 | { PseudoVFNCVT_F_F_W_M4_E32, 735 }, |
| 6663 | { PseudoVFNCVT_F_F_W_MF2_E16, 736 }, |
| 6664 | { PseudoVFNCVT_F_F_W_MF2_E32, 737 }, |
| 6665 | { PseudoVFNCVT_F_F_W_MF4_E16, 738 }, |
| 6666 | { PseudoVFNCVT_F_XU_W_M1_E16, 739 }, |
| 6667 | { PseudoVFNCVT_F_XU_W_M1_E32, 740 }, |
| 6668 | { PseudoVFNCVT_F_XU_W_M2_E16, 741 }, |
| 6669 | { PseudoVFNCVT_F_XU_W_M2_E32, 742 }, |
| 6670 | { PseudoVFNCVT_F_XU_W_M4_E16, 743 }, |
| 6671 | { PseudoVFNCVT_F_XU_W_M4_E32, 744 }, |
| 6672 | { PseudoVFNCVT_F_XU_W_MF2_E16, 745 }, |
| 6673 | { PseudoVFNCVT_F_XU_W_MF2_E32, 746 }, |
| 6674 | { PseudoVFNCVT_F_XU_W_MF4_E16, 747 }, |
| 6675 | { PseudoVFNCVT_F_X_W_M1_E16, 748 }, |
| 6676 | { PseudoVFNCVT_F_X_W_M1_E32, 749 }, |
| 6677 | { PseudoVFNCVT_F_X_W_M2_E16, 750 }, |
| 6678 | { PseudoVFNCVT_F_X_W_M2_E32, 751 }, |
| 6679 | { PseudoVFNCVT_F_X_W_M4_E16, 752 }, |
| 6680 | { PseudoVFNCVT_F_X_W_M4_E32, 753 }, |
| 6681 | { PseudoVFNCVT_F_X_W_MF2_E16, 754 }, |
| 6682 | { PseudoVFNCVT_F_X_W_MF2_E32, 755 }, |
| 6683 | { PseudoVFNCVT_F_X_W_MF4_E16, 756 }, |
| 6684 | { PseudoVFNCVT_ROD_F_F_W_M1_E16, 757 }, |
| 6685 | { PseudoVFNCVT_ROD_F_F_W_M1_E32, 758 }, |
| 6686 | { PseudoVFNCVT_ROD_F_F_W_M2_E16, 759 }, |
| 6687 | { PseudoVFNCVT_ROD_F_F_W_M2_E32, 760 }, |
| 6688 | { PseudoVFNCVT_ROD_F_F_W_M4_E16, 761 }, |
| 6689 | { PseudoVFNCVT_ROD_F_F_W_M4_E32, 762 }, |
| 6690 | { PseudoVFNCVT_ROD_F_F_W_MF2_E16, 763 }, |
| 6691 | { PseudoVFNCVT_ROD_F_F_W_MF2_E32, 764 }, |
| 6692 | { PseudoVFNCVT_ROD_F_F_W_MF4_E16, 765 }, |
| 6693 | { PseudoVFNCVT_RTZ_XU_F_W_M1, 766 }, |
| 6694 | { PseudoVFNCVT_RTZ_XU_F_W_M2, 767 }, |
| 6695 | { PseudoVFNCVT_RTZ_XU_F_W_M4, 768 }, |
| 6696 | { PseudoVFNCVT_RTZ_XU_F_W_MF2, 769 }, |
| 6697 | { PseudoVFNCVT_RTZ_XU_F_W_MF4, 770 }, |
| 6698 | { PseudoVFNCVT_RTZ_XU_F_W_MF8, 771 }, |
| 6699 | { PseudoVFNCVT_RTZ_X_F_W_M1, 772 }, |
| 6700 | { PseudoVFNCVT_RTZ_X_F_W_M2, 773 }, |
| 6701 | { PseudoVFNCVT_RTZ_X_F_W_M4, 774 }, |
| 6702 | { PseudoVFNCVT_RTZ_X_F_W_MF2, 775 }, |
| 6703 | { PseudoVFNCVT_RTZ_X_F_W_MF4, 776 }, |
| 6704 | { PseudoVFNCVT_RTZ_X_F_W_MF8, 777 }, |
| 6705 | { PseudoVFNCVT_XU_F_W_M1, 778 }, |
| 6706 | { PseudoVFNCVT_XU_F_W_M2, 779 }, |
| 6707 | { PseudoVFNCVT_XU_F_W_M4, 780 }, |
| 6708 | { PseudoVFNCVT_XU_F_W_MF2, 781 }, |
| 6709 | { PseudoVFNCVT_XU_F_W_MF4, 782 }, |
| 6710 | { PseudoVFNCVT_XU_F_W_MF8, 783 }, |
| 6711 | { PseudoVFNCVT_X_F_W_M1, 784 }, |
| 6712 | { PseudoVFNCVT_X_F_W_M2, 785 }, |
| 6713 | { PseudoVFNCVT_X_F_W_M4, 786 }, |
| 6714 | { PseudoVFNCVT_X_F_W_MF2, 787 }, |
| 6715 | { PseudoVFNCVT_X_F_W_MF4, 788 }, |
| 6716 | { PseudoVFNCVT_X_F_W_MF8, 789 }, |
| 6717 | { PseudoVFNMACC_VFPR16_M1_E16, 790 }, |
| 6718 | { PseudoVFNMACC_VFPR16_M2_E16, 791 }, |
| 6719 | { PseudoVFNMACC_VFPR16_M4_E16, 792 }, |
| 6720 | { PseudoVFNMACC_VFPR16_M8_E16, 793 }, |
| 6721 | { PseudoVFNMACC_VFPR16_MF2_E16, 794 }, |
| 6722 | { PseudoVFNMACC_VFPR16_MF4_E16, 795 }, |
| 6723 | { PseudoVFNMACC_VFPR32_M1_E32, 796 }, |
| 6724 | { PseudoVFNMACC_VFPR32_M2_E32, 797 }, |
| 6725 | { PseudoVFNMACC_VFPR32_M4_E32, 798 }, |
| 6726 | { PseudoVFNMACC_VFPR32_M8_E32, 799 }, |
| 6727 | { PseudoVFNMACC_VFPR32_MF2_E32, 800 }, |
| 6728 | { PseudoVFNMACC_VFPR64_M1_E64, 801 }, |
| 6729 | { PseudoVFNMACC_VFPR64_M2_E64, 802 }, |
| 6730 | { PseudoVFNMACC_VFPR64_M4_E64, 803 }, |
| 6731 | { PseudoVFNMACC_VFPR64_M8_E64, 804 }, |
| 6732 | { PseudoVFNMACC_VV_M1_E16, 805 }, |
| 6733 | { PseudoVFNMACC_VV_M1_E32, 806 }, |
| 6734 | { PseudoVFNMACC_VV_M1_E64, 807 }, |
| 6735 | { PseudoVFNMACC_VV_M2_E16, 808 }, |
| 6736 | { PseudoVFNMACC_VV_M2_E32, 809 }, |
| 6737 | { PseudoVFNMACC_VV_M2_E64, 810 }, |
| 6738 | { PseudoVFNMACC_VV_M4_E16, 811 }, |
| 6739 | { PseudoVFNMACC_VV_M4_E32, 812 }, |
| 6740 | { PseudoVFNMACC_VV_M4_E64, 813 }, |
| 6741 | { PseudoVFNMACC_VV_M8_E16, 814 }, |
| 6742 | { PseudoVFNMACC_VV_M8_E32, 815 }, |
| 6743 | { PseudoVFNMACC_VV_M8_E64, 816 }, |
| 6744 | { PseudoVFNMACC_VV_MF2_E16, 817 }, |
| 6745 | { PseudoVFNMACC_VV_MF2_E32, 818 }, |
| 6746 | { PseudoVFNMACC_VV_MF4_E16, 819 }, |
| 6747 | { PseudoVFNMADD_VFPR16_M1_E16, 820 }, |
| 6748 | { PseudoVFNMADD_VFPR16_M2_E16, 821 }, |
| 6749 | { PseudoVFNMADD_VFPR16_M4_E16, 822 }, |
| 6750 | { PseudoVFNMADD_VFPR16_M8_E16, 823 }, |
| 6751 | { PseudoVFNMADD_VFPR16_MF2_E16, 824 }, |
| 6752 | { PseudoVFNMADD_VFPR16_MF4_E16, 825 }, |
| 6753 | { PseudoVFNMADD_VFPR32_M1_E32, 826 }, |
| 6754 | { PseudoVFNMADD_VFPR32_M2_E32, 827 }, |
| 6755 | { PseudoVFNMADD_VFPR32_M4_E32, 828 }, |
| 6756 | { PseudoVFNMADD_VFPR32_M8_E32, 829 }, |
| 6757 | { PseudoVFNMADD_VFPR32_MF2_E32, 830 }, |
| 6758 | { PseudoVFNMADD_VFPR64_M1_E64, 831 }, |
| 6759 | { PseudoVFNMADD_VFPR64_M2_E64, 832 }, |
| 6760 | { PseudoVFNMADD_VFPR64_M4_E64, 833 }, |
| 6761 | { PseudoVFNMADD_VFPR64_M8_E64, 834 }, |
| 6762 | { PseudoVFNMADD_VV_M1_E16, 835 }, |
| 6763 | { PseudoVFNMADD_VV_M1_E32, 836 }, |
| 6764 | { PseudoVFNMADD_VV_M1_E64, 837 }, |
| 6765 | { PseudoVFNMADD_VV_M2_E16, 838 }, |
| 6766 | { PseudoVFNMADD_VV_M2_E32, 839 }, |
| 6767 | { PseudoVFNMADD_VV_M2_E64, 840 }, |
| 6768 | { PseudoVFNMADD_VV_M4_E16, 841 }, |
| 6769 | { PseudoVFNMADD_VV_M4_E32, 842 }, |
| 6770 | { PseudoVFNMADD_VV_M4_E64, 843 }, |
| 6771 | { PseudoVFNMADD_VV_M8_E16, 844 }, |
| 6772 | { PseudoVFNMADD_VV_M8_E32, 845 }, |
| 6773 | { PseudoVFNMADD_VV_M8_E64, 846 }, |
| 6774 | { PseudoVFNMADD_VV_MF2_E16, 847 }, |
| 6775 | { PseudoVFNMADD_VV_MF2_E32, 848 }, |
| 6776 | { PseudoVFNMADD_VV_MF4_E16, 849 }, |
| 6777 | { PseudoVFNMSAC_VFPR16_M1_E16, 850 }, |
| 6778 | { PseudoVFNMSAC_VFPR16_M2_E16, 851 }, |
| 6779 | { PseudoVFNMSAC_VFPR16_M4_E16, 852 }, |
| 6780 | { PseudoVFNMSAC_VFPR16_M8_E16, 853 }, |
| 6781 | { PseudoVFNMSAC_VFPR16_MF2_E16, 854 }, |
| 6782 | { PseudoVFNMSAC_VFPR16_MF4_E16, 855 }, |
| 6783 | { PseudoVFNMSAC_VFPR32_M1_E32, 856 }, |
| 6784 | { PseudoVFNMSAC_VFPR32_M2_E32, 857 }, |
| 6785 | { PseudoVFNMSAC_VFPR32_M4_E32, 858 }, |
| 6786 | { PseudoVFNMSAC_VFPR32_M8_E32, 859 }, |
| 6787 | { PseudoVFNMSAC_VFPR32_MF2_E32, 860 }, |
| 6788 | { PseudoVFNMSAC_VFPR64_M1_E64, 861 }, |
| 6789 | { PseudoVFNMSAC_VFPR64_M2_E64, 862 }, |
| 6790 | { PseudoVFNMSAC_VFPR64_M4_E64, 863 }, |
| 6791 | { PseudoVFNMSAC_VFPR64_M8_E64, 864 }, |
| 6792 | { PseudoVFNMSAC_VV_M1_E16, 865 }, |
| 6793 | { PseudoVFNMSAC_VV_M1_E32, 866 }, |
| 6794 | { PseudoVFNMSAC_VV_M1_E64, 867 }, |
| 6795 | { PseudoVFNMSAC_VV_M2_E16, 868 }, |
| 6796 | { PseudoVFNMSAC_VV_M2_E32, 869 }, |
| 6797 | { PseudoVFNMSAC_VV_M2_E64, 870 }, |
| 6798 | { PseudoVFNMSAC_VV_M4_E16, 871 }, |
| 6799 | { PseudoVFNMSAC_VV_M4_E32, 872 }, |
| 6800 | { PseudoVFNMSAC_VV_M4_E64, 873 }, |
| 6801 | { PseudoVFNMSAC_VV_M8_E16, 874 }, |
| 6802 | { PseudoVFNMSAC_VV_M8_E32, 875 }, |
| 6803 | { PseudoVFNMSAC_VV_M8_E64, 876 }, |
| 6804 | { PseudoVFNMSAC_VV_MF2_E16, 877 }, |
| 6805 | { PseudoVFNMSAC_VV_MF2_E32, 878 }, |
| 6806 | { PseudoVFNMSAC_VV_MF4_E16, 879 }, |
| 6807 | { PseudoVFNMSUB_VFPR16_M1_E16, 880 }, |
| 6808 | { PseudoVFNMSUB_VFPR16_M2_E16, 881 }, |
| 6809 | { PseudoVFNMSUB_VFPR16_M4_E16, 882 }, |
| 6810 | { PseudoVFNMSUB_VFPR16_M8_E16, 883 }, |
| 6811 | { PseudoVFNMSUB_VFPR16_MF2_E16, 884 }, |
| 6812 | { PseudoVFNMSUB_VFPR16_MF4_E16, 885 }, |
| 6813 | { PseudoVFNMSUB_VFPR32_M1_E32, 886 }, |
| 6814 | { PseudoVFNMSUB_VFPR32_M2_E32, 887 }, |
| 6815 | { PseudoVFNMSUB_VFPR32_M4_E32, 888 }, |
| 6816 | { PseudoVFNMSUB_VFPR32_M8_E32, 889 }, |
| 6817 | { PseudoVFNMSUB_VFPR32_MF2_E32, 890 }, |
| 6818 | { PseudoVFNMSUB_VFPR64_M1_E64, 891 }, |
| 6819 | { PseudoVFNMSUB_VFPR64_M2_E64, 892 }, |
| 6820 | { PseudoVFNMSUB_VFPR64_M4_E64, 893 }, |
| 6821 | { PseudoVFNMSUB_VFPR64_M8_E64, 894 }, |
| 6822 | { PseudoVFNMSUB_VV_M1_E16, 895 }, |
| 6823 | { PseudoVFNMSUB_VV_M1_E32, 896 }, |
| 6824 | { PseudoVFNMSUB_VV_M1_E64, 897 }, |
| 6825 | { PseudoVFNMSUB_VV_M2_E16, 898 }, |
| 6826 | { PseudoVFNMSUB_VV_M2_E32, 899 }, |
| 6827 | { PseudoVFNMSUB_VV_M2_E64, 900 }, |
| 6828 | { PseudoVFNMSUB_VV_M4_E16, 901 }, |
| 6829 | { PseudoVFNMSUB_VV_M4_E32, 902 }, |
| 6830 | { PseudoVFNMSUB_VV_M4_E64, 903 }, |
| 6831 | { PseudoVFNMSUB_VV_M8_E16, 904 }, |
| 6832 | { PseudoVFNMSUB_VV_M8_E32, 905 }, |
| 6833 | { PseudoVFNMSUB_VV_M8_E64, 906 }, |
| 6834 | { PseudoVFNMSUB_VV_MF2_E16, 907 }, |
| 6835 | { PseudoVFNMSUB_VV_MF2_E32, 908 }, |
| 6836 | { PseudoVFNMSUB_VV_MF4_E16, 909 }, |
| 6837 | { PseudoVFRDIV_VFPR16_M1_E16, 910 }, |
| 6838 | { PseudoVFRDIV_VFPR16_M2_E16, 911 }, |
| 6839 | { PseudoVFRDIV_VFPR16_M4_E16, 912 }, |
| 6840 | { PseudoVFRDIV_VFPR16_M8_E16, 913 }, |
| 6841 | { PseudoVFRDIV_VFPR16_MF2_E16, 914 }, |
| 6842 | { PseudoVFRDIV_VFPR16_MF4_E16, 915 }, |
| 6843 | { PseudoVFRDIV_VFPR32_M1_E32, 916 }, |
| 6844 | { PseudoVFRDIV_VFPR32_M2_E32, 917 }, |
| 6845 | { PseudoVFRDIV_VFPR32_M4_E32, 918 }, |
| 6846 | { PseudoVFRDIV_VFPR32_M8_E32, 919 }, |
| 6847 | { PseudoVFRDIV_VFPR32_MF2_E32, 920 }, |
| 6848 | { PseudoVFRDIV_VFPR64_M1_E64, 921 }, |
| 6849 | { PseudoVFRDIV_VFPR64_M2_E64, 922 }, |
| 6850 | { PseudoVFRDIV_VFPR64_M4_E64, 923 }, |
| 6851 | { PseudoVFRDIV_VFPR64_M8_E64, 924 }, |
| 6852 | { PseudoVFREC7_V_M1_E16, 925 }, |
| 6853 | { PseudoVFREC7_V_M1_E32, 926 }, |
| 6854 | { PseudoVFREC7_V_M1_E64, 927 }, |
| 6855 | { PseudoVFREC7_V_M2_E16, 928 }, |
| 6856 | { PseudoVFREC7_V_M2_E32, 929 }, |
| 6857 | { PseudoVFREC7_V_M2_E64, 930 }, |
| 6858 | { PseudoVFREC7_V_M4_E16, 931 }, |
| 6859 | { PseudoVFREC7_V_M4_E32, 932 }, |
| 6860 | { PseudoVFREC7_V_M4_E64, 933 }, |
| 6861 | { PseudoVFREC7_V_M8_E16, 934 }, |
| 6862 | { PseudoVFREC7_V_M8_E32, 935 }, |
| 6863 | { PseudoVFREC7_V_M8_E64, 936 }, |
| 6864 | { PseudoVFREC7_V_MF2_E16, 937 }, |
| 6865 | { PseudoVFREC7_V_MF2_E32, 938 }, |
| 6866 | { PseudoVFREC7_V_MF4_E16, 939 }, |
| 6867 | { PseudoVFREDMAX_VS_M1_E16, 940 }, |
| 6868 | { PseudoVFREDMAX_VS_M1_E32, 941 }, |
| 6869 | { PseudoVFREDMAX_VS_M1_E64, 942 }, |
| 6870 | { PseudoVFREDMAX_VS_M2_E16, 943 }, |
| 6871 | { PseudoVFREDMAX_VS_M2_E32, 944 }, |
| 6872 | { PseudoVFREDMAX_VS_M2_E64, 945 }, |
| 6873 | { PseudoVFREDMAX_VS_M4_E16, 946 }, |
| 6874 | { PseudoVFREDMAX_VS_M4_E32, 947 }, |
| 6875 | { PseudoVFREDMAX_VS_M4_E64, 948 }, |
| 6876 | { PseudoVFREDMAX_VS_M8_E16, 949 }, |
| 6877 | { PseudoVFREDMAX_VS_M8_E32, 950 }, |
| 6878 | { PseudoVFREDMAX_VS_M8_E64, 951 }, |
| 6879 | { PseudoVFREDMAX_VS_MF2_E16, 952 }, |
| 6880 | { PseudoVFREDMAX_VS_MF2_E32, 953 }, |
| 6881 | { PseudoVFREDMAX_VS_MF4_E16, 954 }, |
| 6882 | { PseudoVFREDMIN_VS_M1_E16, 955 }, |
| 6883 | { PseudoVFREDMIN_VS_M1_E32, 956 }, |
| 6884 | { PseudoVFREDMIN_VS_M1_E64, 957 }, |
| 6885 | { PseudoVFREDMIN_VS_M2_E16, 958 }, |
| 6886 | { PseudoVFREDMIN_VS_M2_E32, 959 }, |
| 6887 | { PseudoVFREDMIN_VS_M2_E64, 960 }, |
| 6888 | { PseudoVFREDMIN_VS_M4_E16, 961 }, |
| 6889 | { PseudoVFREDMIN_VS_M4_E32, 962 }, |
| 6890 | { PseudoVFREDMIN_VS_M4_E64, 963 }, |
| 6891 | { PseudoVFREDMIN_VS_M8_E16, 964 }, |
| 6892 | { PseudoVFREDMIN_VS_M8_E32, 965 }, |
| 6893 | { PseudoVFREDMIN_VS_M8_E64, 966 }, |
| 6894 | { PseudoVFREDMIN_VS_MF2_E16, 967 }, |
| 6895 | { PseudoVFREDMIN_VS_MF2_E32, 968 }, |
| 6896 | { PseudoVFREDMIN_VS_MF4_E16, 969 }, |
| 6897 | { PseudoVFREDOSUM_VS_M1_E16, 970 }, |
| 6898 | { PseudoVFREDOSUM_VS_M1_E32, 971 }, |
| 6899 | { PseudoVFREDOSUM_VS_M1_E64, 972 }, |
| 6900 | { PseudoVFREDOSUM_VS_M2_E16, 973 }, |
| 6901 | { PseudoVFREDOSUM_VS_M2_E32, 974 }, |
| 6902 | { PseudoVFREDOSUM_VS_M2_E64, 975 }, |
| 6903 | { PseudoVFREDOSUM_VS_M4_E16, 976 }, |
| 6904 | { PseudoVFREDOSUM_VS_M4_E32, 977 }, |
| 6905 | { PseudoVFREDOSUM_VS_M4_E64, 978 }, |
| 6906 | { PseudoVFREDOSUM_VS_M8_E16, 979 }, |
| 6907 | { PseudoVFREDOSUM_VS_M8_E32, 980 }, |
| 6908 | { PseudoVFREDOSUM_VS_M8_E64, 981 }, |
| 6909 | { PseudoVFREDOSUM_VS_MF2_E16, 982 }, |
| 6910 | { PseudoVFREDOSUM_VS_MF2_E32, 983 }, |
| 6911 | { PseudoVFREDOSUM_VS_MF4_E16, 984 }, |
| 6912 | { PseudoVFREDUSUM_VS_M1_E16, 985 }, |
| 6913 | { PseudoVFREDUSUM_VS_M1_E32, 986 }, |
| 6914 | { PseudoVFREDUSUM_VS_M1_E64, 987 }, |
| 6915 | { PseudoVFREDUSUM_VS_M2_E16, 988 }, |
| 6916 | { PseudoVFREDUSUM_VS_M2_E32, 989 }, |
| 6917 | { PseudoVFREDUSUM_VS_M2_E64, 990 }, |
| 6918 | { PseudoVFREDUSUM_VS_M4_E16, 991 }, |
| 6919 | { PseudoVFREDUSUM_VS_M4_E32, 992 }, |
| 6920 | { PseudoVFREDUSUM_VS_M4_E64, 993 }, |
| 6921 | { PseudoVFREDUSUM_VS_M8_E16, 994 }, |
| 6922 | { PseudoVFREDUSUM_VS_M8_E32, 995 }, |
| 6923 | { PseudoVFREDUSUM_VS_M8_E64, 996 }, |
| 6924 | { PseudoVFREDUSUM_VS_MF2_E16, 997 }, |
| 6925 | { PseudoVFREDUSUM_VS_MF2_E32, 998 }, |
| 6926 | { PseudoVFREDUSUM_VS_MF4_E16, 999 }, |
| 6927 | { PseudoVFRSQRT7_V_M1_E16, 1000 }, |
| 6928 | { PseudoVFRSQRT7_V_M1_E32, 1001 }, |
| 6929 | { PseudoVFRSQRT7_V_M1_E64, 1002 }, |
| 6930 | { PseudoVFRSQRT7_V_M2_E16, 1003 }, |
| 6931 | { PseudoVFRSQRT7_V_M2_E32, 1004 }, |
| 6932 | { PseudoVFRSQRT7_V_M2_E64, 1005 }, |
| 6933 | { PseudoVFRSQRT7_V_M4_E16, 1006 }, |
| 6934 | { PseudoVFRSQRT7_V_M4_E32, 1007 }, |
| 6935 | { PseudoVFRSQRT7_V_M4_E64, 1008 }, |
| 6936 | { PseudoVFRSQRT7_V_M8_E16, 1009 }, |
| 6937 | { PseudoVFRSQRT7_V_M8_E32, 1010 }, |
| 6938 | { PseudoVFRSQRT7_V_M8_E64, 1011 }, |
| 6939 | { PseudoVFRSQRT7_V_MF2_E16, 1012 }, |
| 6940 | { PseudoVFRSQRT7_V_MF2_E32, 1013 }, |
| 6941 | { PseudoVFRSQRT7_V_MF4_E16, 1014 }, |
| 6942 | { PseudoVFRSUB_VFPR16_M1_E16, 1015 }, |
| 6943 | { PseudoVFRSUB_VFPR16_M2_E16, 1016 }, |
| 6944 | { PseudoVFRSUB_VFPR16_M4_E16, 1017 }, |
| 6945 | { PseudoVFRSUB_VFPR16_M8_E16, 1018 }, |
| 6946 | { PseudoVFRSUB_VFPR16_MF2_E16, 1019 }, |
| 6947 | { PseudoVFRSUB_VFPR16_MF4_E16, 1020 }, |
| 6948 | { PseudoVFRSUB_VFPR32_M1_E32, 1021 }, |
| 6949 | { PseudoVFRSUB_VFPR32_M2_E32, 1022 }, |
| 6950 | { PseudoVFRSUB_VFPR32_M4_E32, 1023 }, |
| 6951 | { PseudoVFRSUB_VFPR32_M8_E32, 1024 }, |
| 6952 | { PseudoVFRSUB_VFPR32_MF2_E32, 1025 }, |
| 6953 | { PseudoVFRSUB_VFPR64_M1_E64, 1026 }, |
| 6954 | { PseudoVFRSUB_VFPR64_M2_E64, 1027 }, |
| 6955 | { PseudoVFRSUB_VFPR64_M4_E64, 1028 }, |
| 6956 | { PseudoVFRSUB_VFPR64_M8_E64, 1029 }, |
| 6957 | { PseudoVFSGNJN_VFPR16_M1_E16, 1030 }, |
| 6958 | { PseudoVFSGNJN_VFPR16_M2_E16, 1031 }, |
| 6959 | { PseudoVFSGNJN_VFPR16_M4_E16, 1032 }, |
| 6960 | { PseudoVFSGNJN_VFPR16_M8_E16, 1033 }, |
| 6961 | { PseudoVFSGNJN_VFPR16_MF2_E16, 1034 }, |
| 6962 | { PseudoVFSGNJN_VFPR16_MF4_E16, 1035 }, |
| 6963 | { PseudoVFSGNJN_VFPR32_M1_E32, 1036 }, |
| 6964 | { PseudoVFSGNJN_VFPR32_M2_E32, 1037 }, |
| 6965 | { PseudoVFSGNJN_VFPR32_M4_E32, 1038 }, |
| 6966 | { PseudoVFSGNJN_VFPR32_M8_E32, 1039 }, |
| 6967 | { PseudoVFSGNJN_VFPR32_MF2_E32, 1040 }, |
| 6968 | { PseudoVFSGNJN_VFPR64_M1_E64, 1041 }, |
| 6969 | { PseudoVFSGNJN_VFPR64_M2_E64, 1042 }, |
| 6970 | { PseudoVFSGNJN_VFPR64_M4_E64, 1043 }, |
| 6971 | { PseudoVFSGNJN_VFPR64_M8_E64, 1044 }, |
| 6972 | { PseudoVFSGNJN_VV_M1_E16, 1045 }, |
| 6973 | { PseudoVFSGNJN_VV_M1_E32, 1046 }, |
| 6974 | { PseudoVFSGNJN_VV_M1_E64, 1047 }, |
| 6975 | { PseudoVFSGNJN_VV_M2_E16, 1048 }, |
| 6976 | { PseudoVFSGNJN_VV_M2_E32, 1049 }, |
| 6977 | { PseudoVFSGNJN_VV_M2_E64, 1050 }, |
| 6978 | { PseudoVFSGNJN_VV_M4_E16, 1051 }, |
| 6979 | { PseudoVFSGNJN_VV_M4_E32, 1052 }, |
| 6980 | { PseudoVFSGNJN_VV_M4_E64, 1053 }, |
| 6981 | { PseudoVFSGNJN_VV_M8_E16, 1054 }, |
| 6982 | { PseudoVFSGNJN_VV_M8_E32, 1055 }, |
| 6983 | { PseudoVFSGNJN_VV_M8_E64, 1056 }, |
| 6984 | { PseudoVFSGNJN_VV_MF2_E16, 1057 }, |
| 6985 | { PseudoVFSGNJN_VV_MF2_E32, 1058 }, |
| 6986 | { PseudoVFSGNJN_VV_MF4_E16, 1059 }, |
| 6987 | { PseudoVFSGNJX_VFPR16_M1_E16, 1060 }, |
| 6988 | { PseudoVFSGNJX_VFPR16_M2_E16, 1061 }, |
| 6989 | { PseudoVFSGNJX_VFPR16_M4_E16, 1062 }, |
| 6990 | { PseudoVFSGNJX_VFPR16_M8_E16, 1063 }, |
| 6991 | { PseudoVFSGNJX_VFPR16_MF2_E16, 1064 }, |
| 6992 | { PseudoVFSGNJX_VFPR16_MF4_E16, 1065 }, |
| 6993 | { PseudoVFSGNJX_VFPR32_M1_E32, 1066 }, |
| 6994 | { PseudoVFSGNJX_VFPR32_M2_E32, 1067 }, |
| 6995 | { PseudoVFSGNJX_VFPR32_M4_E32, 1068 }, |
| 6996 | { PseudoVFSGNJX_VFPR32_M8_E32, 1069 }, |
| 6997 | { PseudoVFSGNJX_VFPR32_MF2_E32, 1070 }, |
| 6998 | { PseudoVFSGNJX_VFPR64_M1_E64, 1071 }, |
| 6999 | { PseudoVFSGNJX_VFPR64_M2_E64, 1072 }, |
| 7000 | { PseudoVFSGNJX_VFPR64_M4_E64, 1073 }, |
| 7001 | { PseudoVFSGNJX_VFPR64_M8_E64, 1074 }, |
| 7002 | { PseudoVFSGNJX_VV_M1_E16, 1075 }, |
| 7003 | { PseudoVFSGNJX_VV_M1_E32, 1076 }, |
| 7004 | { PseudoVFSGNJX_VV_M1_E64, 1077 }, |
| 7005 | { PseudoVFSGNJX_VV_M2_E16, 1078 }, |
| 7006 | { PseudoVFSGNJX_VV_M2_E32, 1079 }, |
| 7007 | { PseudoVFSGNJX_VV_M2_E64, 1080 }, |
| 7008 | { PseudoVFSGNJX_VV_M4_E16, 1081 }, |
| 7009 | { PseudoVFSGNJX_VV_M4_E32, 1082 }, |
| 7010 | { PseudoVFSGNJX_VV_M4_E64, 1083 }, |
| 7011 | { PseudoVFSGNJX_VV_M8_E16, 1084 }, |
| 7012 | { PseudoVFSGNJX_VV_M8_E32, 1085 }, |
| 7013 | { PseudoVFSGNJX_VV_M8_E64, 1086 }, |
| 7014 | { PseudoVFSGNJX_VV_MF2_E16, 1087 }, |
| 7015 | { PseudoVFSGNJX_VV_MF2_E32, 1088 }, |
| 7016 | { PseudoVFSGNJX_VV_MF4_E16, 1089 }, |
| 7017 | { PseudoVFSGNJ_VFPR16_M1_E16, 1090 }, |
| 7018 | { PseudoVFSGNJ_VFPR16_M2_E16, 1091 }, |
| 7019 | { PseudoVFSGNJ_VFPR16_M4_E16, 1092 }, |
| 7020 | { PseudoVFSGNJ_VFPR16_M8_E16, 1093 }, |
| 7021 | { PseudoVFSGNJ_VFPR16_MF2_E16, 1094 }, |
| 7022 | { PseudoVFSGNJ_VFPR16_MF4_E16, 1095 }, |
| 7023 | { PseudoVFSGNJ_VFPR32_M1_E32, 1096 }, |
| 7024 | { PseudoVFSGNJ_VFPR32_M2_E32, 1097 }, |
| 7025 | { PseudoVFSGNJ_VFPR32_M4_E32, 1098 }, |
| 7026 | { PseudoVFSGNJ_VFPR32_M8_E32, 1099 }, |
| 7027 | { PseudoVFSGNJ_VFPR32_MF2_E32, 1100 }, |
| 7028 | { PseudoVFSGNJ_VFPR64_M1_E64, 1101 }, |
| 7029 | { PseudoVFSGNJ_VFPR64_M2_E64, 1102 }, |
| 7030 | { PseudoVFSGNJ_VFPR64_M4_E64, 1103 }, |
| 7031 | { PseudoVFSGNJ_VFPR64_M8_E64, 1104 }, |
| 7032 | { PseudoVFSGNJ_VV_M1_E16, 1105 }, |
| 7033 | { PseudoVFSGNJ_VV_M1_E32, 1106 }, |
| 7034 | { PseudoVFSGNJ_VV_M1_E64, 1107 }, |
| 7035 | { PseudoVFSGNJ_VV_M2_E16, 1108 }, |
| 7036 | { PseudoVFSGNJ_VV_M2_E32, 1109 }, |
| 7037 | { PseudoVFSGNJ_VV_M2_E64, 1110 }, |
| 7038 | { PseudoVFSGNJ_VV_M4_E16, 1111 }, |
| 7039 | { PseudoVFSGNJ_VV_M4_E32, 1112 }, |
| 7040 | { PseudoVFSGNJ_VV_M4_E64, 1113 }, |
| 7041 | { PseudoVFSGNJ_VV_M8_E16, 1114 }, |
| 7042 | { PseudoVFSGNJ_VV_M8_E32, 1115 }, |
| 7043 | { PseudoVFSGNJ_VV_M8_E64, 1116 }, |
| 7044 | { PseudoVFSGNJ_VV_MF2_E16, 1117 }, |
| 7045 | { PseudoVFSGNJ_VV_MF2_E32, 1118 }, |
| 7046 | { PseudoVFSGNJ_VV_MF4_E16, 1119 }, |
| 7047 | { PseudoVFSLIDE1DOWN_VFPR16_M1, 1120 }, |
| 7048 | { PseudoVFSLIDE1DOWN_VFPR16_M2, 1121 }, |
| 7049 | { PseudoVFSLIDE1DOWN_VFPR16_M4, 1122 }, |
| 7050 | { PseudoVFSLIDE1DOWN_VFPR16_M8, 1123 }, |
| 7051 | { PseudoVFSLIDE1DOWN_VFPR16_MF2, 1124 }, |
| 7052 | { PseudoVFSLIDE1DOWN_VFPR16_MF4, 1125 }, |
| 7053 | { PseudoVFSLIDE1DOWN_VFPR32_M1, 1126 }, |
| 7054 | { PseudoVFSLIDE1DOWN_VFPR32_M2, 1127 }, |
| 7055 | { PseudoVFSLIDE1DOWN_VFPR32_M4, 1128 }, |
| 7056 | { PseudoVFSLIDE1DOWN_VFPR32_M8, 1129 }, |
| 7057 | { PseudoVFSLIDE1DOWN_VFPR32_MF2, 1130 }, |
| 7058 | { PseudoVFSLIDE1DOWN_VFPR64_M1, 1131 }, |
| 7059 | { PseudoVFSLIDE1DOWN_VFPR64_M2, 1132 }, |
| 7060 | { PseudoVFSLIDE1DOWN_VFPR64_M4, 1133 }, |
| 7061 | { PseudoVFSLIDE1DOWN_VFPR64_M8, 1134 }, |
| 7062 | { PseudoVFSLIDE1UP_VFPR16_M1, 1135 }, |
| 7063 | { PseudoVFSLIDE1UP_VFPR16_M2, 1136 }, |
| 7064 | { PseudoVFSLIDE1UP_VFPR16_M4, 1137 }, |
| 7065 | { PseudoVFSLIDE1UP_VFPR16_M8, 1138 }, |
| 7066 | { PseudoVFSLIDE1UP_VFPR16_MF2, 1139 }, |
| 7067 | { PseudoVFSLIDE1UP_VFPR16_MF4, 1140 }, |
| 7068 | { PseudoVFSLIDE1UP_VFPR32_M1, 1141 }, |
| 7069 | { PseudoVFSLIDE1UP_VFPR32_M2, 1142 }, |
| 7070 | { PseudoVFSLIDE1UP_VFPR32_M4, 1143 }, |
| 7071 | { PseudoVFSLIDE1UP_VFPR32_M8, 1144 }, |
| 7072 | { PseudoVFSLIDE1UP_VFPR32_MF2, 1145 }, |
| 7073 | { PseudoVFSLIDE1UP_VFPR64_M1, 1146 }, |
| 7074 | { PseudoVFSLIDE1UP_VFPR64_M2, 1147 }, |
| 7075 | { PseudoVFSLIDE1UP_VFPR64_M4, 1148 }, |
| 7076 | { PseudoVFSLIDE1UP_VFPR64_M8, 1149 }, |
| 7077 | { PseudoVFSQRT_V_M1_E16, 1150 }, |
| 7078 | { PseudoVFSQRT_V_M1_E32, 1151 }, |
| 7079 | { PseudoVFSQRT_V_M1_E64, 1152 }, |
| 7080 | { PseudoVFSQRT_V_M2_E16, 1153 }, |
| 7081 | { PseudoVFSQRT_V_M2_E32, 1154 }, |
| 7082 | { PseudoVFSQRT_V_M2_E64, 1155 }, |
| 7083 | { PseudoVFSQRT_V_M4_E16, 1156 }, |
| 7084 | { PseudoVFSQRT_V_M4_E32, 1157 }, |
| 7085 | { PseudoVFSQRT_V_M4_E64, 1158 }, |
| 7086 | { PseudoVFSQRT_V_M8_E16, 1159 }, |
| 7087 | { PseudoVFSQRT_V_M8_E32, 1160 }, |
| 7088 | { PseudoVFSQRT_V_M8_E64, 1161 }, |
| 7089 | { PseudoVFSQRT_V_MF2_E16, 1162 }, |
| 7090 | { PseudoVFSQRT_V_MF2_E32, 1163 }, |
| 7091 | { PseudoVFSQRT_V_MF4_E16, 1164 }, |
| 7092 | { PseudoVFSUB_VFPR16_M1_E16, 1165 }, |
| 7093 | { PseudoVFSUB_VFPR16_M2_E16, 1166 }, |
| 7094 | { PseudoVFSUB_VFPR16_M4_E16, 1167 }, |
| 7095 | { PseudoVFSUB_VFPR16_M8_E16, 1168 }, |
| 7096 | { PseudoVFSUB_VFPR16_MF2_E16, 1169 }, |
| 7097 | { PseudoVFSUB_VFPR16_MF4_E16, 1170 }, |
| 7098 | { PseudoVFSUB_VFPR32_M1_E32, 1171 }, |
| 7099 | { PseudoVFSUB_VFPR32_M2_E32, 1172 }, |
| 7100 | { PseudoVFSUB_VFPR32_M4_E32, 1173 }, |
| 7101 | { PseudoVFSUB_VFPR32_M8_E32, 1174 }, |
| 7102 | { PseudoVFSUB_VFPR32_MF2_E32, 1175 }, |
| 7103 | { PseudoVFSUB_VFPR64_M1_E64, 1176 }, |
| 7104 | { PseudoVFSUB_VFPR64_M2_E64, 1177 }, |
| 7105 | { PseudoVFSUB_VFPR64_M4_E64, 1178 }, |
| 7106 | { PseudoVFSUB_VFPR64_M8_E64, 1179 }, |
| 7107 | { PseudoVFSUB_VV_M1_E16, 1180 }, |
| 7108 | { PseudoVFSUB_VV_M1_E32, 1181 }, |
| 7109 | { PseudoVFSUB_VV_M1_E64, 1182 }, |
| 7110 | { PseudoVFSUB_VV_M2_E16, 1183 }, |
| 7111 | { PseudoVFSUB_VV_M2_E32, 1184 }, |
| 7112 | { PseudoVFSUB_VV_M2_E64, 1185 }, |
| 7113 | { PseudoVFSUB_VV_M4_E16, 1186 }, |
| 7114 | { PseudoVFSUB_VV_M4_E32, 1187 }, |
| 7115 | { PseudoVFSUB_VV_M4_E64, 1188 }, |
| 7116 | { PseudoVFSUB_VV_M8_E16, 1189 }, |
| 7117 | { PseudoVFSUB_VV_M8_E32, 1190 }, |
| 7118 | { PseudoVFSUB_VV_M8_E64, 1191 }, |
| 7119 | { PseudoVFSUB_VV_MF2_E16, 1192 }, |
| 7120 | { PseudoVFSUB_VV_MF2_E32, 1193 }, |
| 7121 | { PseudoVFSUB_VV_MF4_E16, 1194 }, |
| 7122 | { PseudoVFWADD_VFPR16_M1_E16, 1195 }, |
| 7123 | { PseudoVFWADD_VFPR16_M2_E16, 1196 }, |
| 7124 | { PseudoVFWADD_VFPR16_M4_E16, 1197 }, |
| 7125 | { PseudoVFWADD_VFPR16_MF2_E16, 1198 }, |
| 7126 | { PseudoVFWADD_VFPR16_MF4_E16, 1199 }, |
| 7127 | { PseudoVFWADD_VFPR32_M1_E32, 1200 }, |
| 7128 | { PseudoVFWADD_VFPR32_M2_E32, 1201 }, |
| 7129 | { PseudoVFWADD_VFPR32_M4_E32, 1202 }, |
| 7130 | { PseudoVFWADD_VFPR32_MF2_E32, 1203 }, |
| 7131 | { PseudoVFWADD_VV_M1_E16, 1204 }, |
| 7132 | { PseudoVFWADD_VV_M1_E32, 1205 }, |
| 7133 | { PseudoVFWADD_VV_M2_E16, 1206 }, |
| 7134 | { PseudoVFWADD_VV_M2_E32, 1207 }, |
| 7135 | { PseudoVFWADD_VV_M4_E16, 1208 }, |
| 7136 | { PseudoVFWADD_VV_M4_E32, 1209 }, |
| 7137 | { PseudoVFWADD_VV_MF2_E16, 1210 }, |
| 7138 | { PseudoVFWADD_VV_MF2_E32, 1211 }, |
| 7139 | { PseudoVFWADD_VV_MF4_E16, 1212 }, |
| 7140 | { PseudoVFWADD_WFPR16_M1_E16, 1213 }, |
| 7141 | { PseudoVFWADD_WFPR16_M2_E16, 1214 }, |
| 7142 | { PseudoVFWADD_WFPR16_M4_E16, 1215 }, |
| 7143 | { PseudoVFWADD_WFPR16_MF2_E16, 1216 }, |
| 7144 | { PseudoVFWADD_WFPR16_MF4_E16, 1217 }, |
| 7145 | { PseudoVFWADD_WFPR32_M1_E32, 1218 }, |
| 7146 | { PseudoVFWADD_WFPR32_M2_E32, 1219 }, |
| 7147 | { PseudoVFWADD_WFPR32_M4_E32, 1220 }, |
| 7148 | { PseudoVFWADD_WFPR32_MF2_E32, 1221 }, |
| 7149 | { PseudoVFWADD_WV_M1_E16, 1222 }, |
| 7150 | { PseudoVFWADD_WV_M1_E16_TIED, 1223 }, |
| 7151 | { PseudoVFWADD_WV_M1_E32, 1224 }, |
| 7152 | { PseudoVFWADD_WV_M1_E32_TIED, 1225 }, |
| 7153 | { PseudoVFWADD_WV_M2_E16, 1226 }, |
| 7154 | { PseudoVFWADD_WV_M2_E16_TIED, 1227 }, |
| 7155 | { PseudoVFWADD_WV_M2_E32, 1228 }, |
| 7156 | { PseudoVFWADD_WV_M2_E32_TIED, 1229 }, |
| 7157 | { PseudoVFWADD_WV_M4_E16, 1230 }, |
| 7158 | { PseudoVFWADD_WV_M4_E16_TIED, 1231 }, |
| 7159 | { PseudoVFWADD_WV_M4_E32, 1232 }, |
| 7160 | { PseudoVFWADD_WV_M4_E32_TIED, 1233 }, |
| 7161 | { PseudoVFWADD_WV_MF2_E16, 1234 }, |
| 7162 | { PseudoVFWADD_WV_MF2_E16_TIED, 1235 }, |
| 7163 | { PseudoVFWADD_WV_MF2_E32, 1236 }, |
| 7164 | { PseudoVFWADD_WV_MF2_E32_TIED, 1237 }, |
| 7165 | { PseudoVFWADD_WV_MF4_E16, 1238 }, |
| 7166 | { PseudoVFWADD_WV_MF4_E16_TIED, 1239 }, |
| 7167 | { PseudoVFWCVTBF16_F_F_V_M1_E16, 1240 }, |
| 7168 | { PseudoVFWCVTBF16_F_F_V_M1_E32, 1241 }, |
| 7169 | { PseudoVFWCVTBF16_F_F_V_M2_E16, 1242 }, |
| 7170 | { PseudoVFWCVTBF16_F_F_V_M2_E32, 1243 }, |
| 7171 | { PseudoVFWCVTBF16_F_F_V_M4_E16, 1244 }, |
| 7172 | { PseudoVFWCVTBF16_F_F_V_M4_E32, 1245 }, |
| 7173 | { PseudoVFWCVTBF16_F_F_V_MF2_E16, 1246 }, |
| 7174 | { PseudoVFWCVTBF16_F_F_V_MF2_E32, 1247 }, |
| 7175 | { PseudoVFWCVTBF16_F_F_V_MF4_E16, 1248 }, |
| 7176 | { PseudoVFWCVT_F_F_V_M1_E16, 1249 }, |
| 7177 | { PseudoVFWCVT_F_F_V_M1_E32, 1250 }, |
| 7178 | { PseudoVFWCVT_F_F_V_M2_E16, 1251 }, |
| 7179 | { PseudoVFWCVT_F_F_V_M2_E32, 1252 }, |
| 7180 | { PseudoVFWCVT_F_F_V_M4_E16, 1253 }, |
| 7181 | { PseudoVFWCVT_F_F_V_M4_E32, 1254 }, |
| 7182 | { PseudoVFWCVT_F_F_V_MF2_E16, 1255 }, |
| 7183 | { PseudoVFWCVT_F_F_V_MF2_E32, 1256 }, |
| 7184 | { PseudoVFWCVT_F_F_V_MF4_E16, 1257 }, |
| 7185 | { PseudoVFWCVT_F_XU_V_M1_E16, 1258 }, |
| 7186 | { PseudoVFWCVT_F_XU_V_M1_E32, 1259 }, |
| 7187 | { PseudoVFWCVT_F_XU_V_M1_E8, 1260 }, |
| 7188 | { PseudoVFWCVT_F_XU_V_M2_E16, 1261 }, |
| 7189 | { PseudoVFWCVT_F_XU_V_M2_E32, 1262 }, |
| 7190 | { PseudoVFWCVT_F_XU_V_M2_E8, 1263 }, |
| 7191 | { PseudoVFWCVT_F_XU_V_M4_E16, 1264 }, |
| 7192 | { PseudoVFWCVT_F_XU_V_M4_E32, 1265 }, |
| 7193 | { PseudoVFWCVT_F_XU_V_M4_E8, 1266 }, |
| 7194 | { PseudoVFWCVT_F_XU_V_MF2_E16, 1267 }, |
| 7195 | { PseudoVFWCVT_F_XU_V_MF2_E32, 1268 }, |
| 7196 | { PseudoVFWCVT_F_XU_V_MF2_E8, 1269 }, |
| 7197 | { PseudoVFWCVT_F_XU_V_MF4_E16, 1270 }, |
| 7198 | { PseudoVFWCVT_F_XU_V_MF4_E8, 1271 }, |
| 7199 | { PseudoVFWCVT_F_XU_V_MF8_E8, 1272 }, |
| 7200 | { PseudoVFWCVT_F_X_V_M1_E16, 1273 }, |
| 7201 | { PseudoVFWCVT_F_X_V_M1_E32, 1274 }, |
| 7202 | { PseudoVFWCVT_F_X_V_M1_E8, 1275 }, |
| 7203 | { PseudoVFWCVT_F_X_V_M2_E16, 1276 }, |
| 7204 | { PseudoVFWCVT_F_X_V_M2_E32, 1277 }, |
| 7205 | { PseudoVFWCVT_F_X_V_M2_E8, 1278 }, |
| 7206 | { PseudoVFWCVT_F_X_V_M4_E16, 1279 }, |
| 7207 | { PseudoVFWCVT_F_X_V_M4_E32, 1280 }, |
| 7208 | { PseudoVFWCVT_F_X_V_M4_E8, 1281 }, |
| 7209 | { PseudoVFWCVT_F_X_V_MF2_E16, 1282 }, |
| 7210 | { PseudoVFWCVT_F_X_V_MF2_E32, 1283 }, |
| 7211 | { PseudoVFWCVT_F_X_V_MF2_E8, 1284 }, |
| 7212 | { PseudoVFWCVT_F_X_V_MF4_E16, 1285 }, |
| 7213 | { PseudoVFWCVT_F_X_V_MF4_E8, 1286 }, |
| 7214 | { PseudoVFWCVT_F_X_V_MF8_E8, 1287 }, |
| 7215 | { PseudoVFWCVT_RTZ_XU_F_V_M1, 1288 }, |
| 7216 | { PseudoVFWCVT_RTZ_XU_F_V_M2, 1289 }, |
| 7217 | { PseudoVFWCVT_RTZ_XU_F_V_M4, 1290 }, |
| 7218 | { PseudoVFWCVT_RTZ_XU_F_V_MF2, 1291 }, |
| 7219 | { PseudoVFWCVT_RTZ_XU_F_V_MF4, 1292 }, |
| 7220 | { PseudoVFWCVT_RTZ_X_F_V_M1, 1293 }, |
| 7221 | { PseudoVFWCVT_RTZ_X_F_V_M2, 1294 }, |
| 7222 | { PseudoVFWCVT_RTZ_X_F_V_M4, 1295 }, |
| 7223 | { PseudoVFWCVT_RTZ_X_F_V_MF2, 1296 }, |
| 7224 | { PseudoVFWCVT_RTZ_X_F_V_MF4, 1297 }, |
| 7225 | { PseudoVFWCVT_XU_F_V_M1, 1298 }, |
| 7226 | { PseudoVFWCVT_XU_F_V_M2, 1299 }, |
| 7227 | { PseudoVFWCVT_XU_F_V_M4, 1300 }, |
| 7228 | { PseudoVFWCVT_XU_F_V_MF2, 1301 }, |
| 7229 | { PseudoVFWCVT_XU_F_V_MF4, 1302 }, |
| 7230 | { PseudoVFWCVT_X_F_V_M1, 1303 }, |
| 7231 | { PseudoVFWCVT_X_F_V_M2, 1304 }, |
| 7232 | { PseudoVFWCVT_X_F_V_M4, 1305 }, |
| 7233 | { PseudoVFWCVT_X_F_V_MF2, 1306 }, |
| 7234 | { PseudoVFWCVT_X_F_V_MF4, 1307 }, |
| 7235 | { PseudoVFWMACCBF16_VFPR16_M1_E16, 1308 }, |
| 7236 | { PseudoVFWMACCBF16_VFPR16_M2_E16, 1309 }, |
| 7237 | { PseudoVFWMACCBF16_VFPR16_M4_E16, 1310 }, |
| 7238 | { PseudoVFWMACCBF16_VFPR16_MF2_E16, 1311 }, |
| 7239 | { PseudoVFWMACCBF16_VFPR16_MF4_E16, 1312 }, |
| 7240 | { PseudoVFWMACCBF16_VV_M1_E16, 1313 }, |
| 7241 | { PseudoVFWMACCBF16_VV_M1_E32, 1314 }, |
| 7242 | { PseudoVFWMACCBF16_VV_M2_E16, 1315 }, |
| 7243 | { PseudoVFWMACCBF16_VV_M2_E32, 1316 }, |
| 7244 | { PseudoVFWMACCBF16_VV_M4_E16, 1317 }, |
| 7245 | { PseudoVFWMACCBF16_VV_M4_E32, 1318 }, |
| 7246 | { PseudoVFWMACCBF16_VV_MF2_E16, 1319 }, |
| 7247 | { PseudoVFWMACCBF16_VV_MF2_E32, 1320 }, |
| 7248 | { PseudoVFWMACCBF16_VV_MF4_E16, 1321 }, |
| 7249 | { PseudoVFWMACC_VFPR16_M1_E16, 1322 }, |
| 7250 | { PseudoVFWMACC_VFPR16_M2_E16, 1323 }, |
| 7251 | { PseudoVFWMACC_VFPR16_M4_E16, 1324 }, |
| 7252 | { PseudoVFWMACC_VFPR16_MF2_E16, 1325 }, |
| 7253 | { PseudoVFWMACC_VFPR16_MF4_E16, 1326 }, |
| 7254 | { PseudoVFWMACC_VFPR32_M1_E32, 1327 }, |
| 7255 | { PseudoVFWMACC_VFPR32_M2_E32, 1328 }, |
| 7256 | { PseudoVFWMACC_VFPR32_M4_E32, 1329 }, |
| 7257 | { PseudoVFWMACC_VFPR32_MF2_E32, 1330 }, |
| 7258 | { PseudoVFWMACC_VV_M1_E16, 1331 }, |
| 7259 | { PseudoVFWMACC_VV_M1_E32, 1332 }, |
| 7260 | { PseudoVFWMACC_VV_M2_E16, 1333 }, |
| 7261 | { PseudoVFWMACC_VV_M2_E32, 1334 }, |
| 7262 | { PseudoVFWMACC_VV_M4_E16, 1335 }, |
| 7263 | { PseudoVFWMACC_VV_M4_E32, 1336 }, |
| 7264 | { PseudoVFWMACC_VV_MF2_E16, 1337 }, |
| 7265 | { PseudoVFWMACC_VV_MF2_E32, 1338 }, |
| 7266 | { PseudoVFWMACC_VV_MF4_E16, 1339 }, |
| 7267 | { PseudoVFWMSAC_VFPR16_M1_E16, 1340 }, |
| 7268 | { PseudoVFWMSAC_VFPR16_M2_E16, 1341 }, |
| 7269 | { PseudoVFWMSAC_VFPR16_M4_E16, 1342 }, |
| 7270 | { PseudoVFWMSAC_VFPR16_MF2_E16, 1343 }, |
| 7271 | { PseudoVFWMSAC_VFPR16_MF4_E16, 1344 }, |
| 7272 | { PseudoVFWMSAC_VFPR32_M1_E32, 1345 }, |
| 7273 | { PseudoVFWMSAC_VFPR32_M2_E32, 1346 }, |
| 7274 | { PseudoVFWMSAC_VFPR32_M4_E32, 1347 }, |
| 7275 | { PseudoVFWMSAC_VFPR32_MF2_E32, 1348 }, |
| 7276 | { PseudoVFWMSAC_VV_M1_E16, 1349 }, |
| 7277 | { PseudoVFWMSAC_VV_M1_E32, 1350 }, |
| 7278 | { PseudoVFWMSAC_VV_M2_E16, 1351 }, |
| 7279 | { PseudoVFWMSAC_VV_M2_E32, 1352 }, |
| 7280 | { PseudoVFWMSAC_VV_M4_E16, 1353 }, |
| 7281 | { PseudoVFWMSAC_VV_M4_E32, 1354 }, |
| 7282 | { PseudoVFWMSAC_VV_MF2_E16, 1355 }, |
| 7283 | { PseudoVFWMSAC_VV_MF2_E32, 1356 }, |
| 7284 | { PseudoVFWMSAC_VV_MF4_E16, 1357 }, |
| 7285 | { PseudoVFWMUL_VFPR16_M1_E16, 1358 }, |
| 7286 | { PseudoVFWMUL_VFPR16_M2_E16, 1359 }, |
| 7287 | { PseudoVFWMUL_VFPR16_M4_E16, 1360 }, |
| 7288 | { PseudoVFWMUL_VFPR16_MF2_E16, 1361 }, |
| 7289 | { PseudoVFWMUL_VFPR16_MF4_E16, 1362 }, |
| 7290 | { PseudoVFWMUL_VFPR32_M1_E32, 1363 }, |
| 7291 | { PseudoVFWMUL_VFPR32_M2_E32, 1364 }, |
| 7292 | { PseudoVFWMUL_VFPR32_M4_E32, 1365 }, |
| 7293 | { PseudoVFWMUL_VFPR32_MF2_E32, 1366 }, |
| 7294 | { PseudoVFWMUL_VV_M1_E16, 1367 }, |
| 7295 | { PseudoVFWMUL_VV_M1_E32, 1368 }, |
| 7296 | { PseudoVFWMUL_VV_M2_E16, 1369 }, |
| 7297 | { PseudoVFWMUL_VV_M2_E32, 1370 }, |
| 7298 | { PseudoVFWMUL_VV_M4_E16, 1371 }, |
| 7299 | { PseudoVFWMUL_VV_M4_E32, 1372 }, |
| 7300 | { PseudoVFWMUL_VV_MF2_E16, 1373 }, |
| 7301 | { PseudoVFWMUL_VV_MF2_E32, 1374 }, |
| 7302 | { PseudoVFWMUL_VV_MF4_E16, 1375 }, |
| 7303 | { PseudoVFWNMACC_VFPR16_M1_E16, 1376 }, |
| 7304 | { PseudoVFWNMACC_VFPR16_M2_E16, 1377 }, |
| 7305 | { PseudoVFWNMACC_VFPR16_M4_E16, 1378 }, |
| 7306 | { PseudoVFWNMACC_VFPR16_MF2_E16, 1379 }, |
| 7307 | { PseudoVFWNMACC_VFPR16_MF4_E16, 1380 }, |
| 7308 | { PseudoVFWNMACC_VFPR32_M1_E32, 1381 }, |
| 7309 | { PseudoVFWNMACC_VFPR32_M2_E32, 1382 }, |
| 7310 | { PseudoVFWNMACC_VFPR32_M4_E32, 1383 }, |
| 7311 | { PseudoVFWNMACC_VFPR32_MF2_E32, 1384 }, |
| 7312 | { PseudoVFWNMACC_VV_M1_E16, 1385 }, |
| 7313 | { PseudoVFWNMACC_VV_M1_E32, 1386 }, |
| 7314 | { PseudoVFWNMACC_VV_M2_E16, 1387 }, |
| 7315 | { PseudoVFWNMACC_VV_M2_E32, 1388 }, |
| 7316 | { PseudoVFWNMACC_VV_M4_E16, 1389 }, |
| 7317 | { PseudoVFWNMACC_VV_M4_E32, 1390 }, |
| 7318 | { PseudoVFWNMACC_VV_MF2_E16, 1391 }, |
| 7319 | { PseudoVFWNMACC_VV_MF2_E32, 1392 }, |
| 7320 | { PseudoVFWNMACC_VV_MF4_E16, 1393 }, |
| 7321 | { PseudoVFWNMSAC_VFPR16_M1_E16, 1394 }, |
| 7322 | { PseudoVFWNMSAC_VFPR16_M2_E16, 1395 }, |
| 7323 | { PseudoVFWNMSAC_VFPR16_M4_E16, 1396 }, |
| 7324 | { PseudoVFWNMSAC_VFPR16_MF2_E16, 1397 }, |
| 7325 | { PseudoVFWNMSAC_VFPR16_MF4_E16, 1398 }, |
| 7326 | { PseudoVFWNMSAC_VFPR32_M1_E32, 1399 }, |
| 7327 | { PseudoVFWNMSAC_VFPR32_M2_E32, 1400 }, |
| 7328 | { PseudoVFWNMSAC_VFPR32_M4_E32, 1401 }, |
| 7329 | { PseudoVFWNMSAC_VFPR32_MF2_E32, 1402 }, |
| 7330 | { PseudoVFWNMSAC_VV_M1_E16, 1403 }, |
| 7331 | { PseudoVFWNMSAC_VV_M1_E32, 1404 }, |
| 7332 | { PseudoVFWNMSAC_VV_M2_E16, 1405 }, |
| 7333 | { PseudoVFWNMSAC_VV_M2_E32, 1406 }, |
| 7334 | { PseudoVFWNMSAC_VV_M4_E16, 1407 }, |
| 7335 | { PseudoVFWNMSAC_VV_M4_E32, 1408 }, |
| 7336 | { PseudoVFWNMSAC_VV_MF2_E16, 1409 }, |
| 7337 | { PseudoVFWNMSAC_VV_MF2_E32, 1410 }, |
| 7338 | { PseudoVFWNMSAC_VV_MF4_E16, 1411 }, |
| 7339 | { PseudoVFWREDOSUM_VS_M1_E16, 1412 }, |
| 7340 | { PseudoVFWREDOSUM_VS_M1_E32, 1413 }, |
| 7341 | { PseudoVFWREDOSUM_VS_M2_E16, 1414 }, |
| 7342 | { PseudoVFWREDOSUM_VS_M2_E32, 1415 }, |
| 7343 | { PseudoVFWREDOSUM_VS_M4_E16, 1416 }, |
| 7344 | { PseudoVFWREDOSUM_VS_M4_E32, 1417 }, |
| 7345 | { PseudoVFWREDOSUM_VS_M8_E16, 1418 }, |
| 7346 | { PseudoVFWREDOSUM_VS_M8_E32, 1419 }, |
| 7347 | { PseudoVFWREDOSUM_VS_MF2_E16, 1420 }, |
| 7348 | { PseudoVFWREDOSUM_VS_MF2_E32, 1421 }, |
| 7349 | { PseudoVFWREDOSUM_VS_MF4_E16, 1422 }, |
| 7350 | { PseudoVFWREDUSUM_VS_M1_E16, 1423 }, |
| 7351 | { PseudoVFWREDUSUM_VS_M1_E32, 1424 }, |
| 7352 | { PseudoVFWREDUSUM_VS_M2_E16, 1425 }, |
| 7353 | { PseudoVFWREDUSUM_VS_M2_E32, 1426 }, |
| 7354 | { PseudoVFWREDUSUM_VS_M4_E16, 1427 }, |
| 7355 | { PseudoVFWREDUSUM_VS_M4_E32, 1428 }, |
| 7356 | { PseudoVFWREDUSUM_VS_M8_E16, 1429 }, |
| 7357 | { PseudoVFWREDUSUM_VS_M8_E32, 1430 }, |
| 7358 | { PseudoVFWREDUSUM_VS_MF2_E16, 1431 }, |
| 7359 | { PseudoVFWREDUSUM_VS_MF2_E32, 1432 }, |
| 7360 | { PseudoVFWREDUSUM_VS_MF4_E16, 1433 }, |
| 7361 | { PseudoVFWSUB_VFPR16_M1_E16, 1434 }, |
| 7362 | { PseudoVFWSUB_VFPR16_M2_E16, 1435 }, |
| 7363 | { PseudoVFWSUB_VFPR16_M4_E16, 1436 }, |
| 7364 | { PseudoVFWSUB_VFPR16_MF2_E16, 1437 }, |
| 7365 | { PseudoVFWSUB_VFPR16_MF4_E16, 1438 }, |
| 7366 | { PseudoVFWSUB_VFPR32_M1_E32, 1439 }, |
| 7367 | { PseudoVFWSUB_VFPR32_M2_E32, 1440 }, |
| 7368 | { PseudoVFWSUB_VFPR32_M4_E32, 1441 }, |
| 7369 | { PseudoVFWSUB_VFPR32_MF2_E32, 1442 }, |
| 7370 | { PseudoVFWSUB_VV_M1_E16, 1443 }, |
| 7371 | { PseudoVFWSUB_VV_M1_E32, 1444 }, |
| 7372 | { PseudoVFWSUB_VV_M2_E16, 1445 }, |
| 7373 | { PseudoVFWSUB_VV_M2_E32, 1446 }, |
| 7374 | { PseudoVFWSUB_VV_M4_E16, 1447 }, |
| 7375 | { PseudoVFWSUB_VV_M4_E32, 1448 }, |
| 7376 | { PseudoVFWSUB_VV_MF2_E16, 1449 }, |
| 7377 | { PseudoVFWSUB_VV_MF2_E32, 1450 }, |
| 7378 | { PseudoVFWSUB_VV_MF4_E16, 1451 }, |
| 7379 | { PseudoVFWSUB_WFPR16_M1_E16, 1452 }, |
| 7380 | { PseudoVFWSUB_WFPR16_M2_E16, 1453 }, |
| 7381 | { PseudoVFWSUB_WFPR16_M4_E16, 1454 }, |
| 7382 | { PseudoVFWSUB_WFPR16_MF2_E16, 1455 }, |
| 7383 | { PseudoVFWSUB_WFPR16_MF4_E16, 1456 }, |
| 7384 | { PseudoVFWSUB_WFPR32_M1_E32, 1457 }, |
| 7385 | { PseudoVFWSUB_WFPR32_M2_E32, 1458 }, |
| 7386 | { PseudoVFWSUB_WFPR32_M4_E32, 1459 }, |
| 7387 | { PseudoVFWSUB_WFPR32_MF2_E32, 1460 }, |
| 7388 | { PseudoVFWSUB_WV_M1_E16, 1461 }, |
| 7389 | { PseudoVFWSUB_WV_M1_E16_TIED, 1462 }, |
| 7390 | { PseudoVFWSUB_WV_M1_E32, 1463 }, |
| 7391 | { PseudoVFWSUB_WV_M1_E32_TIED, 1464 }, |
| 7392 | { PseudoVFWSUB_WV_M2_E16, 1465 }, |
| 7393 | { PseudoVFWSUB_WV_M2_E16_TIED, 1466 }, |
| 7394 | { PseudoVFWSUB_WV_M2_E32, 1467 }, |
| 7395 | { PseudoVFWSUB_WV_M2_E32_TIED, 1468 }, |
| 7396 | { PseudoVFWSUB_WV_M4_E16, 1469 }, |
| 7397 | { PseudoVFWSUB_WV_M4_E16_TIED, 1470 }, |
| 7398 | { PseudoVFWSUB_WV_M4_E32, 1471 }, |
| 7399 | { PseudoVFWSUB_WV_M4_E32_TIED, 1472 }, |
| 7400 | { PseudoVFWSUB_WV_MF2_E16, 1473 }, |
| 7401 | { PseudoVFWSUB_WV_MF2_E16_TIED, 1474 }, |
| 7402 | { PseudoVFWSUB_WV_MF2_E32, 1475 }, |
| 7403 | { PseudoVFWSUB_WV_MF2_E32_TIED, 1476 }, |
| 7404 | { PseudoVFWSUB_WV_MF4_E16, 1477 }, |
| 7405 | { PseudoVFWSUB_WV_MF4_E16_TIED, 1478 }, |
| 7406 | { PseudoVID_V_M1, 1479 }, |
| 7407 | { PseudoVID_V_M2, 1480 }, |
| 7408 | { PseudoVID_V_M4, 1481 }, |
| 7409 | { PseudoVID_V_M8, 1482 }, |
| 7410 | { PseudoVID_V_MF2, 1483 }, |
| 7411 | { PseudoVID_V_MF4, 1484 }, |
| 7412 | { PseudoVID_V_MF8, 1485 }, |
| 7413 | { PseudoVIOTA_M_M1, 1486 }, |
| 7414 | { PseudoVIOTA_M_M2, 1487 }, |
| 7415 | { PseudoVIOTA_M_M4, 1488 }, |
| 7416 | { PseudoVIOTA_M_M8, 1489 }, |
| 7417 | { PseudoVIOTA_M_MF2, 1490 }, |
| 7418 | { PseudoVIOTA_M_MF4, 1491 }, |
| 7419 | { PseudoVIOTA_M_MF8, 1492 }, |
| 7420 | { PseudoVLE16FF_V_M1, 1493 }, |
| 7421 | { PseudoVLE16FF_V_M2, 1494 }, |
| 7422 | { PseudoVLE16FF_V_M4, 1495 }, |
| 7423 | { PseudoVLE16FF_V_M8, 1496 }, |
| 7424 | { PseudoVLE16FF_V_MF2, 1497 }, |
| 7425 | { PseudoVLE16FF_V_MF4, 1498 }, |
| 7426 | { PseudoVLE16_V_M1, 1499 }, |
| 7427 | { PseudoVLE16_V_M2, 1500 }, |
| 7428 | { PseudoVLE16_V_M4, 1501 }, |
| 7429 | { PseudoVLE16_V_M8, 1502 }, |
| 7430 | { PseudoVLE16_V_MF2, 1503 }, |
| 7431 | { PseudoVLE16_V_MF4, 1504 }, |
| 7432 | { PseudoVLE32FF_V_M1, 1505 }, |
| 7433 | { PseudoVLE32FF_V_M2, 1506 }, |
| 7434 | { PseudoVLE32FF_V_M4, 1507 }, |
| 7435 | { PseudoVLE32FF_V_M8, 1508 }, |
| 7436 | { PseudoVLE32FF_V_MF2, 1509 }, |
| 7437 | { PseudoVLE32_V_M1, 1510 }, |
| 7438 | { PseudoVLE32_V_M2, 1511 }, |
| 7439 | { PseudoVLE32_V_M4, 1512 }, |
| 7440 | { PseudoVLE32_V_M8, 1513 }, |
| 7441 | { PseudoVLE32_V_MF2, 1514 }, |
| 7442 | { PseudoVLE64FF_V_M1, 1515 }, |
| 7443 | { PseudoVLE64FF_V_M2, 1516 }, |
| 7444 | { PseudoVLE64FF_V_M4, 1517 }, |
| 7445 | { PseudoVLE64FF_V_M8, 1518 }, |
| 7446 | { PseudoVLE64_V_M1, 1519 }, |
| 7447 | { PseudoVLE64_V_M2, 1520 }, |
| 7448 | { PseudoVLE64_V_M4, 1521 }, |
| 7449 | { PseudoVLE64_V_M8, 1522 }, |
| 7450 | { PseudoVLE8FF_V_M1, 1523 }, |
| 7451 | { PseudoVLE8FF_V_M2, 1524 }, |
| 7452 | { PseudoVLE8FF_V_M4, 1525 }, |
| 7453 | { PseudoVLE8FF_V_M8, 1526 }, |
| 7454 | { PseudoVLE8FF_V_MF2, 1527 }, |
| 7455 | { PseudoVLE8FF_V_MF4, 1528 }, |
| 7456 | { PseudoVLE8FF_V_MF8, 1529 }, |
| 7457 | { PseudoVLE8_V_M1, 1530 }, |
| 7458 | { PseudoVLE8_V_M2, 1531 }, |
| 7459 | { PseudoVLE8_V_M4, 1532 }, |
| 7460 | { PseudoVLE8_V_M8, 1533 }, |
| 7461 | { PseudoVLE8_V_MF2, 1534 }, |
| 7462 | { PseudoVLE8_V_MF4, 1535 }, |
| 7463 | { PseudoVLE8_V_MF8, 1536 }, |
| 7464 | { PseudoVLOXEI16_V_M1_M1, 1537 }, |
| 7465 | { PseudoVLOXEI16_V_M1_M2, 1538 }, |
| 7466 | { PseudoVLOXEI16_V_M1_M4, 1539 }, |
| 7467 | { PseudoVLOXEI16_V_M1_MF2, 1540 }, |
| 7468 | { PseudoVLOXEI16_V_M2_M1, 1541 }, |
| 7469 | { PseudoVLOXEI16_V_M2_M2, 1542 }, |
| 7470 | { PseudoVLOXEI16_V_M2_M4, 1543 }, |
| 7471 | { PseudoVLOXEI16_V_M2_M8, 1544 }, |
| 7472 | { PseudoVLOXEI16_V_M4_M2, 1545 }, |
| 7473 | { PseudoVLOXEI16_V_M4_M4, 1546 }, |
| 7474 | { PseudoVLOXEI16_V_M4_M8, 1547 }, |
| 7475 | { PseudoVLOXEI16_V_M8_M4, 1548 }, |
| 7476 | { PseudoVLOXEI16_V_M8_M8, 1549 }, |
| 7477 | { PseudoVLOXEI16_V_MF2_M1, 1550 }, |
| 7478 | { PseudoVLOXEI16_V_MF2_M2, 1551 }, |
| 7479 | { PseudoVLOXEI16_V_MF2_MF2, 1552 }, |
| 7480 | { PseudoVLOXEI16_V_MF2_MF4, 1553 }, |
| 7481 | { PseudoVLOXEI16_V_MF4_M1, 1554 }, |
| 7482 | { PseudoVLOXEI16_V_MF4_MF2, 1555 }, |
| 7483 | { PseudoVLOXEI16_V_MF4_MF4, 1556 }, |
| 7484 | { PseudoVLOXEI16_V_MF4_MF8, 1557 }, |
| 7485 | { PseudoVLOXEI32_V_M1_M1, 1558 }, |
| 7486 | { PseudoVLOXEI32_V_M1_M2, 1559 }, |
| 7487 | { PseudoVLOXEI32_V_M1_MF2, 1560 }, |
| 7488 | { PseudoVLOXEI32_V_M1_MF4, 1561 }, |
| 7489 | { PseudoVLOXEI32_V_M2_M1, 1562 }, |
| 7490 | { PseudoVLOXEI32_V_M2_M2, 1563 }, |
| 7491 | { PseudoVLOXEI32_V_M2_M4, 1564 }, |
| 7492 | { PseudoVLOXEI32_V_M2_MF2, 1565 }, |
| 7493 | { PseudoVLOXEI32_V_M4_M1, 1566 }, |
| 7494 | { PseudoVLOXEI32_V_M4_M2, 1567 }, |
| 7495 | { PseudoVLOXEI32_V_M4_M4, 1568 }, |
| 7496 | { PseudoVLOXEI32_V_M4_M8, 1569 }, |
| 7497 | { PseudoVLOXEI32_V_M8_M2, 1570 }, |
| 7498 | { PseudoVLOXEI32_V_M8_M4, 1571 }, |
| 7499 | { PseudoVLOXEI32_V_M8_M8, 1572 }, |
| 7500 | { PseudoVLOXEI32_V_MF2_M1, 1573 }, |
| 7501 | { PseudoVLOXEI32_V_MF2_MF2, 1574 }, |
| 7502 | { PseudoVLOXEI32_V_MF2_MF4, 1575 }, |
| 7503 | { PseudoVLOXEI32_V_MF2_MF8, 1576 }, |
| 7504 | { PseudoVLOXEI64_V_M1_M1, 1577 }, |
| 7505 | { PseudoVLOXEI64_V_M1_MF2, 1578 }, |
| 7506 | { PseudoVLOXEI64_V_M1_MF4, 1579 }, |
| 7507 | { PseudoVLOXEI64_V_M1_MF8, 1580 }, |
| 7508 | { PseudoVLOXEI64_V_M2_M1, 1581 }, |
| 7509 | { PseudoVLOXEI64_V_M2_M2, 1582 }, |
| 7510 | { PseudoVLOXEI64_V_M2_MF2, 1583 }, |
| 7511 | { PseudoVLOXEI64_V_M2_MF4, 1584 }, |
| 7512 | { PseudoVLOXEI64_V_M4_M1, 1585 }, |
| 7513 | { PseudoVLOXEI64_V_M4_M2, 1586 }, |
| 7514 | { PseudoVLOXEI64_V_M4_M4, 1587 }, |
| 7515 | { PseudoVLOXEI64_V_M4_MF2, 1588 }, |
| 7516 | { PseudoVLOXEI64_V_M8_M1, 1589 }, |
| 7517 | { PseudoVLOXEI64_V_M8_M2, 1590 }, |
| 7518 | { PseudoVLOXEI64_V_M8_M4, 1591 }, |
| 7519 | { PseudoVLOXEI64_V_M8_M8, 1592 }, |
| 7520 | { PseudoVLOXEI8_V_M1_M1, 1593 }, |
| 7521 | { PseudoVLOXEI8_V_M1_M2, 1594 }, |
| 7522 | { PseudoVLOXEI8_V_M1_M4, 1595 }, |
| 7523 | { PseudoVLOXEI8_V_M1_M8, 1596 }, |
| 7524 | { PseudoVLOXEI8_V_M2_M2, 1597 }, |
| 7525 | { PseudoVLOXEI8_V_M2_M4, 1598 }, |
| 7526 | { PseudoVLOXEI8_V_M2_M8, 1599 }, |
| 7527 | { PseudoVLOXEI8_V_M4_M4, 1600 }, |
| 7528 | { PseudoVLOXEI8_V_M4_M8, 1601 }, |
| 7529 | { PseudoVLOXEI8_V_M8_M8, 1602 }, |
| 7530 | { PseudoVLOXEI8_V_MF2_M1, 1603 }, |
| 7531 | { PseudoVLOXEI8_V_MF2_M2, 1604 }, |
| 7532 | { PseudoVLOXEI8_V_MF2_M4, 1605 }, |
| 7533 | { PseudoVLOXEI8_V_MF2_MF2, 1606 }, |
| 7534 | { PseudoVLOXEI8_V_MF4_M1, 1607 }, |
| 7535 | { PseudoVLOXEI8_V_MF4_M2, 1608 }, |
| 7536 | { PseudoVLOXEI8_V_MF4_MF2, 1609 }, |
| 7537 | { PseudoVLOXEI8_V_MF4_MF4, 1610 }, |
| 7538 | { PseudoVLOXEI8_V_MF8_M1, 1611 }, |
| 7539 | { PseudoVLOXEI8_V_MF8_MF2, 1612 }, |
| 7540 | { PseudoVLOXEI8_V_MF8_MF4, 1613 }, |
| 7541 | { PseudoVLOXEI8_V_MF8_MF8, 1614 }, |
| 7542 | { PseudoVLOXSEG2EI16_V_M1_M1, 1615 }, |
| 7543 | { PseudoVLOXSEG2EI16_V_M1_M2, 1616 }, |
| 7544 | { PseudoVLOXSEG2EI16_V_M1_M4, 1617 }, |
| 7545 | { PseudoVLOXSEG2EI16_V_M1_MF2, 1618 }, |
| 7546 | { PseudoVLOXSEG2EI16_V_M2_M1, 1619 }, |
| 7547 | { PseudoVLOXSEG2EI16_V_M2_M2, 1620 }, |
| 7548 | { PseudoVLOXSEG2EI16_V_M2_M4, 1621 }, |
| 7549 | { PseudoVLOXSEG2EI16_V_M4_M2, 1622 }, |
| 7550 | { PseudoVLOXSEG2EI16_V_M4_M4, 1623 }, |
| 7551 | { PseudoVLOXSEG2EI16_V_M8_M4, 1624 }, |
| 7552 | { PseudoVLOXSEG2EI16_V_MF2_M1, 1625 }, |
| 7553 | { PseudoVLOXSEG2EI16_V_MF2_M2, 1626 }, |
| 7554 | { PseudoVLOXSEG2EI16_V_MF2_MF2, 1627 }, |
| 7555 | { PseudoVLOXSEG2EI16_V_MF2_MF4, 1628 }, |
| 7556 | { PseudoVLOXSEG2EI16_V_MF4_M1, 1629 }, |
| 7557 | { PseudoVLOXSEG2EI16_V_MF4_MF2, 1630 }, |
| 7558 | { PseudoVLOXSEG2EI16_V_MF4_MF4, 1631 }, |
| 7559 | { PseudoVLOXSEG2EI16_V_MF4_MF8, 1632 }, |
| 7560 | { PseudoVLOXSEG2EI32_V_M1_M1, 1633 }, |
| 7561 | { PseudoVLOXSEG2EI32_V_M1_M2, 1634 }, |
| 7562 | { PseudoVLOXSEG2EI32_V_M1_MF2, 1635 }, |
| 7563 | { PseudoVLOXSEG2EI32_V_M1_MF4, 1636 }, |
| 7564 | { PseudoVLOXSEG2EI32_V_M2_M1, 1637 }, |
| 7565 | { PseudoVLOXSEG2EI32_V_M2_M2, 1638 }, |
| 7566 | { PseudoVLOXSEG2EI32_V_M2_M4, 1639 }, |
| 7567 | { PseudoVLOXSEG2EI32_V_M2_MF2, 1640 }, |
| 7568 | { PseudoVLOXSEG2EI32_V_M4_M1, 1641 }, |
| 7569 | { PseudoVLOXSEG2EI32_V_M4_M2, 1642 }, |
| 7570 | { PseudoVLOXSEG2EI32_V_M4_M4, 1643 }, |
| 7571 | { PseudoVLOXSEG2EI32_V_M8_M2, 1644 }, |
| 7572 | { PseudoVLOXSEG2EI32_V_M8_M4, 1645 }, |
| 7573 | { PseudoVLOXSEG2EI32_V_MF2_M1, 1646 }, |
| 7574 | { PseudoVLOXSEG2EI32_V_MF2_MF2, 1647 }, |
| 7575 | { PseudoVLOXSEG2EI32_V_MF2_MF4, 1648 }, |
| 7576 | { PseudoVLOXSEG2EI32_V_MF2_MF8, 1649 }, |
| 7577 | { PseudoVLOXSEG2EI64_V_M1_M1, 1650 }, |
| 7578 | { PseudoVLOXSEG2EI64_V_M1_MF2, 1651 }, |
| 7579 | { PseudoVLOXSEG2EI64_V_M1_MF4, 1652 }, |
| 7580 | { PseudoVLOXSEG2EI64_V_M1_MF8, 1653 }, |
| 7581 | { PseudoVLOXSEG2EI64_V_M2_M1, 1654 }, |
| 7582 | { PseudoVLOXSEG2EI64_V_M2_M2, 1655 }, |
| 7583 | { PseudoVLOXSEG2EI64_V_M2_MF2, 1656 }, |
| 7584 | { PseudoVLOXSEG2EI64_V_M2_MF4, 1657 }, |
| 7585 | { PseudoVLOXSEG2EI64_V_M4_M1, 1658 }, |
| 7586 | { PseudoVLOXSEG2EI64_V_M4_M2, 1659 }, |
| 7587 | { PseudoVLOXSEG2EI64_V_M4_M4, 1660 }, |
| 7588 | { PseudoVLOXSEG2EI64_V_M4_MF2, 1661 }, |
| 7589 | { PseudoVLOXSEG2EI64_V_M8_M1, 1662 }, |
| 7590 | { PseudoVLOXSEG2EI64_V_M8_M2, 1663 }, |
| 7591 | { PseudoVLOXSEG2EI64_V_M8_M4, 1664 }, |
| 7592 | { PseudoVLOXSEG2EI8_V_M1_M1, 1665 }, |
| 7593 | { PseudoVLOXSEG2EI8_V_M1_M2, 1666 }, |
| 7594 | { PseudoVLOXSEG2EI8_V_M1_M4, 1667 }, |
| 7595 | { PseudoVLOXSEG2EI8_V_M2_M2, 1668 }, |
| 7596 | { PseudoVLOXSEG2EI8_V_M2_M4, 1669 }, |
| 7597 | { PseudoVLOXSEG2EI8_V_M4_M4, 1670 }, |
| 7598 | { PseudoVLOXSEG2EI8_V_MF2_M1, 1671 }, |
| 7599 | { PseudoVLOXSEG2EI8_V_MF2_M2, 1672 }, |
| 7600 | { PseudoVLOXSEG2EI8_V_MF2_M4, 1673 }, |
| 7601 | { PseudoVLOXSEG2EI8_V_MF2_MF2, 1674 }, |
| 7602 | { PseudoVLOXSEG2EI8_V_MF4_M1, 1675 }, |
| 7603 | { PseudoVLOXSEG2EI8_V_MF4_M2, 1676 }, |
| 7604 | { PseudoVLOXSEG2EI8_V_MF4_MF2, 1677 }, |
| 7605 | { PseudoVLOXSEG2EI8_V_MF4_MF4, 1678 }, |
| 7606 | { PseudoVLOXSEG2EI8_V_MF8_M1, 1679 }, |
| 7607 | { PseudoVLOXSEG2EI8_V_MF8_MF2, 1680 }, |
| 7608 | { PseudoVLOXSEG2EI8_V_MF8_MF4, 1681 }, |
| 7609 | { PseudoVLOXSEG2EI8_V_MF8_MF8, 1682 }, |
| 7610 | { PseudoVLOXSEG3EI16_V_M1_M1, 1683 }, |
| 7611 | { PseudoVLOXSEG3EI16_V_M1_M2, 1684 }, |
| 7612 | { PseudoVLOXSEG3EI16_V_M1_MF2, 1685 }, |
| 7613 | { PseudoVLOXSEG3EI16_V_M2_M1, 1686 }, |
| 7614 | { PseudoVLOXSEG3EI16_V_M2_M2, 1687 }, |
| 7615 | { PseudoVLOXSEG3EI16_V_M4_M2, 1688 }, |
| 7616 | { PseudoVLOXSEG3EI16_V_MF2_M1, 1689 }, |
| 7617 | { PseudoVLOXSEG3EI16_V_MF2_M2, 1690 }, |
| 7618 | { PseudoVLOXSEG3EI16_V_MF2_MF2, 1691 }, |
| 7619 | { PseudoVLOXSEG3EI16_V_MF2_MF4, 1692 }, |
| 7620 | { PseudoVLOXSEG3EI16_V_MF4_M1, 1693 }, |
| 7621 | { PseudoVLOXSEG3EI16_V_MF4_MF2, 1694 }, |
| 7622 | { PseudoVLOXSEG3EI16_V_MF4_MF4, 1695 }, |
| 7623 | { PseudoVLOXSEG3EI16_V_MF4_MF8, 1696 }, |
| 7624 | { PseudoVLOXSEG3EI32_V_M1_M1, 1697 }, |
| 7625 | { PseudoVLOXSEG3EI32_V_M1_M2, 1698 }, |
| 7626 | { PseudoVLOXSEG3EI32_V_M1_MF2, 1699 }, |
| 7627 | { PseudoVLOXSEG3EI32_V_M1_MF4, 1700 }, |
| 7628 | { PseudoVLOXSEG3EI32_V_M2_M1, 1701 }, |
| 7629 | { PseudoVLOXSEG3EI32_V_M2_M2, 1702 }, |
| 7630 | { PseudoVLOXSEG3EI32_V_M2_MF2, 1703 }, |
| 7631 | { PseudoVLOXSEG3EI32_V_M4_M1, 1704 }, |
| 7632 | { PseudoVLOXSEG3EI32_V_M4_M2, 1705 }, |
| 7633 | { PseudoVLOXSEG3EI32_V_M8_M2, 1706 }, |
| 7634 | { PseudoVLOXSEG3EI32_V_MF2_M1, 1707 }, |
| 7635 | { PseudoVLOXSEG3EI32_V_MF2_MF2, 1708 }, |
| 7636 | { PseudoVLOXSEG3EI32_V_MF2_MF4, 1709 }, |
| 7637 | { PseudoVLOXSEG3EI32_V_MF2_MF8, 1710 }, |
| 7638 | { PseudoVLOXSEG3EI64_V_M1_M1, 1711 }, |
| 7639 | { PseudoVLOXSEG3EI64_V_M1_MF2, 1712 }, |
| 7640 | { PseudoVLOXSEG3EI64_V_M1_MF4, 1713 }, |
| 7641 | { PseudoVLOXSEG3EI64_V_M1_MF8, 1714 }, |
| 7642 | { PseudoVLOXSEG3EI64_V_M2_M1, 1715 }, |
| 7643 | { PseudoVLOXSEG3EI64_V_M2_M2, 1716 }, |
| 7644 | { PseudoVLOXSEG3EI64_V_M2_MF2, 1717 }, |
| 7645 | { PseudoVLOXSEG3EI64_V_M2_MF4, 1718 }, |
| 7646 | { PseudoVLOXSEG3EI64_V_M4_M1, 1719 }, |
| 7647 | { PseudoVLOXSEG3EI64_V_M4_M2, 1720 }, |
| 7648 | { PseudoVLOXSEG3EI64_V_M4_MF2, 1721 }, |
| 7649 | { PseudoVLOXSEG3EI64_V_M8_M1, 1722 }, |
| 7650 | { PseudoVLOXSEG3EI64_V_M8_M2, 1723 }, |
| 7651 | { PseudoVLOXSEG3EI8_V_M1_M1, 1724 }, |
| 7652 | { PseudoVLOXSEG3EI8_V_M1_M2, 1725 }, |
| 7653 | { PseudoVLOXSEG3EI8_V_M2_M2, 1726 }, |
| 7654 | { PseudoVLOXSEG3EI8_V_MF2_M1, 1727 }, |
| 7655 | { PseudoVLOXSEG3EI8_V_MF2_M2, 1728 }, |
| 7656 | { PseudoVLOXSEG3EI8_V_MF2_MF2, 1729 }, |
| 7657 | { PseudoVLOXSEG3EI8_V_MF4_M1, 1730 }, |
| 7658 | { PseudoVLOXSEG3EI8_V_MF4_M2, 1731 }, |
| 7659 | { PseudoVLOXSEG3EI8_V_MF4_MF2, 1732 }, |
| 7660 | { PseudoVLOXSEG3EI8_V_MF4_MF4, 1733 }, |
| 7661 | { PseudoVLOXSEG3EI8_V_MF8_M1, 1734 }, |
| 7662 | { PseudoVLOXSEG3EI8_V_MF8_MF2, 1735 }, |
| 7663 | { PseudoVLOXSEG3EI8_V_MF8_MF4, 1736 }, |
| 7664 | { PseudoVLOXSEG3EI8_V_MF8_MF8, 1737 }, |
| 7665 | { PseudoVLOXSEG4EI16_V_M1_M1, 1738 }, |
| 7666 | { PseudoVLOXSEG4EI16_V_M1_M2, 1739 }, |
| 7667 | { PseudoVLOXSEG4EI16_V_M1_MF2, 1740 }, |
| 7668 | { PseudoVLOXSEG4EI16_V_M2_M1, 1741 }, |
| 7669 | { PseudoVLOXSEG4EI16_V_M2_M2, 1742 }, |
| 7670 | { PseudoVLOXSEG4EI16_V_M4_M2, 1743 }, |
| 7671 | { PseudoVLOXSEG4EI16_V_MF2_M1, 1744 }, |
| 7672 | { PseudoVLOXSEG4EI16_V_MF2_M2, 1745 }, |
| 7673 | { PseudoVLOXSEG4EI16_V_MF2_MF2, 1746 }, |
| 7674 | { PseudoVLOXSEG4EI16_V_MF2_MF4, 1747 }, |
| 7675 | { PseudoVLOXSEG4EI16_V_MF4_M1, 1748 }, |
| 7676 | { PseudoVLOXSEG4EI16_V_MF4_MF2, 1749 }, |
| 7677 | { PseudoVLOXSEG4EI16_V_MF4_MF4, 1750 }, |
| 7678 | { PseudoVLOXSEG4EI16_V_MF4_MF8, 1751 }, |
| 7679 | { PseudoVLOXSEG4EI32_V_M1_M1, 1752 }, |
| 7680 | { PseudoVLOXSEG4EI32_V_M1_M2, 1753 }, |
| 7681 | { PseudoVLOXSEG4EI32_V_M1_MF2, 1754 }, |
| 7682 | { PseudoVLOXSEG4EI32_V_M1_MF4, 1755 }, |
| 7683 | { PseudoVLOXSEG4EI32_V_M2_M1, 1756 }, |
| 7684 | { PseudoVLOXSEG4EI32_V_M2_M2, 1757 }, |
| 7685 | { PseudoVLOXSEG4EI32_V_M2_MF2, 1758 }, |
| 7686 | { PseudoVLOXSEG4EI32_V_M4_M1, 1759 }, |
| 7687 | { PseudoVLOXSEG4EI32_V_M4_M2, 1760 }, |
| 7688 | { PseudoVLOXSEG4EI32_V_M8_M2, 1761 }, |
| 7689 | { PseudoVLOXSEG4EI32_V_MF2_M1, 1762 }, |
| 7690 | { PseudoVLOXSEG4EI32_V_MF2_MF2, 1763 }, |
| 7691 | { PseudoVLOXSEG4EI32_V_MF2_MF4, 1764 }, |
| 7692 | { PseudoVLOXSEG4EI32_V_MF2_MF8, 1765 }, |
| 7693 | { PseudoVLOXSEG4EI64_V_M1_M1, 1766 }, |
| 7694 | { PseudoVLOXSEG4EI64_V_M1_MF2, 1767 }, |
| 7695 | { PseudoVLOXSEG4EI64_V_M1_MF4, 1768 }, |
| 7696 | { PseudoVLOXSEG4EI64_V_M1_MF8, 1769 }, |
| 7697 | { PseudoVLOXSEG4EI64_V_M2_M1, 1770 }, |
| 7698 | { PseudoVLOXSEG4EI64_V_M2_M2, 1771 }, |
| 7699 | { PseudoVLOXSEG4EI64_V_M2_MF2, 1772 }, |
| 7700 | { PseudoVLOXSEG4EI64_V_M2_MF4, 1773 }, |
| 7701 | { PseudoVLOXSEG4EI64_V_M4_M1, 1774 }, |
| 7702 | { PseudoVLOXSEG4EI64_V_M4_M2, 1775 }, |
| 7703 | { PseudoVLOXSEG4EI64_V_M4_MF2, 1776 }, |
| 7704 | { PseudoVLOXSEG4EI64_V_M8_M1, 1777 }, |
| 7705 | { PseudoVLOXSEG4EI64_V_M8_M2, 1778 }, |
| 7706 | { PseudoVLOXSEG4EI8_V_M1_M1, 1779 }, |
| 7707 | { PseudoVLOXSEG4EI8_V_M1_M2, 1780 }, |
| 7708 | { PseudoVLOXSEG4EI8_V_M2_M2, 1781 }, |
| 7709 | { PseudoVLOXSEG4EI8_V_MF2_M1, 1782 }, |
| 7710 | { PseudoVLOXSEG4EI8_V_MF2_M2, 1783 }, |
| 7711 | { PseudoVLOXSEG4EI8_V_MF2_MF2, 1784 }, |
| 7712 | { PseudoVLOXSEG4EI8_V_MF4_M1, 1785 }, |
| 7713 | { PseudoVLOXSEG4EI8_V_MF4_M2, 1786 }, |
| 7714 | { PseudoVLOXSEG4EI8_V_MF4_MF2, 1787 }, |
| 7715 | { PseudoVLOXSEG4EI8_V_MF4_MF4, 1788 }, |
| 7716 | { PseudoVLOXSEG4EI8_V_MF8_M1, 1789 }, |
| 7717 | { PseudoVLOXSEG4EI8_V_MF8_MF2, 1790 }, |
| 7718 | { PseudoVLOXSEG4EI8_V_MF8_MF4, 1791 }, |
| 7719 | { PseudoVLOXSEG4EI8_V_MF8_MF8, 1792 }, |
| 7720 | { PseudoVLOXSEG5EI16_V_M1_M1, 1793 }, |
| 7721 | { PseudoVLOXSEG5EI16_V_M1_MF2, 1794 }, |
| 7722 | { PseudoVLOXSEG5EI16_V_M2_M1, 1795 }, |
| 7723 | { PseudoVLOXSEG5EI16_V_MF2_M1, 1796 }, |
| 7724 | { PseudoVLOXSEG5EI16_V_MF2_MF2, 1797 }, |
| 7725 | { PseudoVLOXSEG5EI16_V_MF2_MF4, 1798 }, |
| 7726 | { PseudoVLOXSEG5EI16_V_MF4_M1, 1799 }, |
| 7727 | { PseudoVLOXSEG5EI16_V_MF4_MF2, 1800 }, |
| 7728 | { PseudoVLOXSEG5EI16_V_MF4_MF4, 1801 }, |
| 7729 | { PseudoVLOXSEG5EI16_V_MF4_MF8, 1802 }, |
| 7730 | { PseudoVLOXSEG5EI32_V_M1_M1, 1803 }, |
| 7731 | { PseudoVLOXSEG5EI32_V_M1_MF2, 1804 }, |
| 7732 | { PseudoVLOXSEG5EI32_V_M1_MF4, 1805 }, |
| 7733 | { PseudoVLOXSEG5EI32_V_M2_M1, 1806 }, |
| 7734 | { PseudoVLOXSEG5EI32_V_M2_MF2, 1807 }, |
| 7735 | { PseudoVLOXSEG5EI32_V_M4_M1, 1808 }, |
| 7736 | { PseudoVLOXSEG5EI32_V_MF2_M1, 1809 }, |
| 7737 | { PseudoVLOXSEG5EI32_V_MF2_MF2, 1810 }, |
| 7738 | { PseudoVLOXSEG5EI32_V_MF2_MF4, 1811 }, |
| 7739 | { PseudoVLOXSEG5EI32_V_MF2_MF8, 1812 }, |
| 7740 | { PseudoVLOXSEG5EI64_V_M1_M1, 1813 }, |
| 7741 | { PseudoVLOXSEG5EI64_V_M1_MF2, 1814 }, |
| 7742 | { PseudoVLOXSEG5EI64_V_M1_MF4, 1815 }, |
| 7743 | { PseudoVLOXSEG5EI64_V_M1_MF8, 1816 }, |
| 7744 | { PseudoVLOXSEG5EI64_V_M2_M1, 1817 }, |
| 7745 | { PseudoVLOXSEG5EI64_V_M2_MF2, 1818 }, |
| 7746 | { PseudoVLOXSEG5EI64_V_M2_MF4, 1819 }, |
| 7747 | { PseudoVLOXSEG5EI64_V_M4_M1, 1820 }, |
| 7748 | { PseudoVLOXSEG5EI64_V_M4_MF2, 1821 }, |
| 7749 | { PseudoVLOXSEG5EI64_V_M8_M1, 1822 }, |
| 7750 | { PseudoVLOXSEG5EI8_V_M1_M1, 1823 }, |
| 7751 | { PseudoVLOXSEG5EI8_V_MF2_M1, 1824 }, |
| 7752 | { PseudoVLOXSEG5EI8_V_MF2_MF2, 1825 }, |
| 7753 | { PseudoVLOXSEG5EI8_V_MF4_M1, 1826 }, |
| 7754 | { PseudoVLOXSEG5EI8_V_MF4_MF2, 1827 }, |
| 7755 | { PseudoVLOXSEG5EI8_V_MF4_MF4, 1828 }, |
| 7756 | { PseudoVLOXSEG5EI8_V_MF8_M1, 1829 }, |
| 7757 | { PseudoVLOXSEG5EI8_V_MF8_MF2, 1830 }, |
| 7758 | { PseudoVLOXSEG5EI8_V_MF8_MF4, 1831 }, |
| 7759 | { PseudoVLOXSEG5EI8_V_MF8_MF8, 1832 }, |
| 7760 | { PseudoVLOXSEG6EI16_V_M1_M1, 1833 }, |
| 7761 | { PseudoVLOXSEG6EI16_V_M1_MF2, 1834 }, |
| 7762 | { PseudoVLOXSEG6EI16_V_M2_M1, 1835 }, |
| 7763 | { PseudoVLOXSEG6EI16_V_MF2_M1, 1836 }, |
| 7764 | { PseudoVLOXSEG6EI16_V_MF2_MF2, 1837 }, |
| 7765 | { PseudoVLOXSEG6EI16_V_MF2_MF4, 1838 }, |
| 7766 | { PseudoVLOXSEG6EI16_V_MF4_M1, 1839 }, |
| 7767 | { PseudoVLOXSEG6EI16_V_MF4_MF2, 1840 }, |
| 7768 | { PseudoVLOXSEG6EI16_V_MF4_MF4, 1841 }, |
| 7769 | { PseudoVLOXSEG6EI16_V_MF4_MF8, 1842 }, |
| 7770 | { PseudoVLOXSEG6EI32_V_M1_M1, 1843 }, |
| 7771 | { PseudoVLOXSEG6EI32_V_M1_MF2, 1844 }, |
| 7772 | { PseudoVLOXSEG6EI32_V_M1_MF4, 1845 }, |
| 7773 | { PseudoVLOXSEG6EI32_V_M2_M1, 1846 }, |
| 7774 | { PseudoVLOXSEG6EI32_V_M2_MF2, 1847 }, |
| 7775 | { PseudoVLOXSEG6EI32_V_M4_M1, 1848 }, |
| 7776 | { PseudoVLOXSEG6EI32_V_MF2_M1, 1849 }, |
| 7777 | { PseudoVLOXSEG6EI32_V_MF2_MF2, 1850 }, |
| 7778 | { PseudoVLOXSEG6EI32_V_MF2_MF4, 1851 }, |
| 7779 | { PseudoVLOXSEG6EI32_V_MF2_MF8, 1852 }, |
| 7780 | { PseudoVLOXSEG6EI64_V_M1_M1, 1853 }, |
| 7781 | { PseudoVLOXSEG6EI64_V_M1_MF2, 1854 }, |
| 7782 | { PseudoVLOXSEG6EI64_V_M1_MF4, 1855 }, |
| 7783 | { PseudoVLOXSEG6EI64_V_M1_MF8, 1856 }, |
| 7784 | { PseudoVLOXSEG6EI64_V_M2_M1, 1857 }, |
| 7785 | { PseudoVLOXSEG6EI64_V_M2_MF2, 1858 }, |
| 7786 | { PseudoVLOXSEG6EI64_V_M2_MF4, 1859 }, |
| 7787 | { PseudoVLOXSEG6EI64_V_M4_M1, 1860 }, |
| 7788 | { PseudoVLOXSEG6EI64_V_M4_MF2, 1861 }, |
| 7789 | { PseudoVLOXSEG6EI64_V_M8_M1, 1862 }, |
| 7790 | { PseudoVLOXSEG6EI8_V_M1_M1, 1863 }, |
| 7791 | { PseudoVLOXSEG6EI8_V_MF2_M1, 1864 }, |
| 7792 | { PseudoVLOXSEG6EI8_V_MF2_MF2, 1865 }, |
| 7793 | { PseudoVLOXSEG6EI8_V_MF4_M1, 1866 }, |
| 7794 | { PseudoVLOXSEG6EI8_V_MF4_MF2, 1867 }, |
| 7795 | { PseudoVLOXSEG6EI8_V_MF4_MF4, 1868 }, |
| 7796 | { PseudoVLOXSEG6EI8_V_MF8_M1, 1869 }, |
| 7797 | { PseudoVLOXSEG6EI8_V_MF8_MF2, 1870 }, |
| 7798 | { PseudoVLOXSEG6EI8_V_MF8_MF4, 1871 }, |
| 7799 | { PseudoVLOXSEG6EI8_V_MF8_MF8, 1872 }, |
| 7800 | { PseudoVLOXSEG7EI16_V_M1_M1, 1873 }, |
| 7801 | { PseudoVLOXSEG7EI16_V_M1_MF2, 1874 }, |
| 7802 | { PseudoVLOXSEG7EI16_V_M2_M1, 1875 }, |
| 7803 | { PseudoVLOXSEG7EI16_V_MF2_M1, 1876 }, |
| 7804 | { PseudoVLOXSEG7EI16_V_MF2_MF2, 1877 }, |
| 7805 | { PseudoVLOXSEG7EI16_V_MF2_MF4, 1878 }, |
| 7806 | { PseudoVLOXSEG7EI16_V_MF4_M1, 1879 }, |
| 7807 | { PseudoVLOXSEG7EI16_V_MF4_MF2, 1880 }, |
| 7808 | { PseudoVLOXSEG7EI16_V_MF4_MF4, 1881 }, |
| 7809 | { PseudoVLOXSEG7EI16_V_MF4_MF8, 1882 }, |
| 7810 | { PseudoVLOXSEG7EI32_V_M1_M1, 1883 }, |
| 7811 | { PseudoVLOXSEG7EI32_V_M1_MF2, 1884 }, |
| 7812 | { PseudoVLOXSEG7EI32_V_M1_MF4, 1885 }, |
| 7813 | { PseudoVLOXSEG7EI32_V_M2_M1, 1886 }, |
| 7814 | { PseudoVLOXSEG7EI32_V_M2_MF2, 1887 }, |
| 7815 | { PseudoVLOXSEG7EI32_V_M4_M1, 1888 }, |
| 7816 | { PseudoVLOXSEG7EI32_V_MF2_M1, 1889 }, |
| 7817 | { PseudoVLOXSEG7EI32_V_MF2_MF2, 1890 }, |
| 7818 | { PseudoVLOXSEG7EI32_V_MF2_MF4, 1891 }, |
| 7819 | { PseudoVLOXSEG7EI32_V_MF2_MF8, 1892 }, |
| 7820 | { PseudoVLOXSEG7EI64_V_M1_M1, 1893 }, |
| 7821 | { PseudoVLOXSEG7EI64_V_M1_MF2, 1894 }, |
| 7822 | { PseudoVLOXSEG7EI64_V_M1_MF4, 1895 }, |
| 7823 | { PseudoVLOXSEG7EI64_V_M1_MF8, 1896 }, |
| 7824 | { PseudoVLOXSEG7EI64_V_M2_M1, 1897 }, |
| 7825 | { PseudoVLOXSEG7EI64_V_M2_MF2, 1898 }, |
| 7826 | { PseudoVLOXSEG7EI64_V_M2_MF4, 1899 }, |
| 7827 | { PseudoVLOXSEG7EI64_V_M4_M1, 1900 }, |
| 7828 | { PseudoVLOXSEG7EI64_V_M4_MF2, 1901 }, |
| 7829 | { PseudoVLOXSEG7EI64_V_M8_M1, 1902 }, |
| 7830 | { PseudoVLOXSEG7EI8_V_M1_M1, 1903 }, |
| 7831 | { PseudoVLOXSEG7EI8_V_MF2_M1, 1904 }, |
| 7832 | { PseudoVLOXSEG7EI8_V_MF2_MF2, 1905 }, |
| 7833 | { PseudoVLOXSEG7EI8_V_MF4_M1, 1906 }, |
| 7834 | { PseudoVLOXSEG7EI8_V_MF4_MF2, 1907 }, |
| 7835 | { PseudoVLOXSEG7EI8_V_MF4_MF4, 1908 }, |
| 7836 | { PseudoVLOXSEG7EI8_V_MF8_M1, 1909 }, |
| 7837 | { PseudoVLOXSEG7EI8_V_MF8_MF2, 1910 }, |
| 7838 | { PseudoVLOXSEG7EI8_V_MF8_MF4, 1911 }, |
| 7839 | { PseudoVLOXSEG7EI8_V_MF8_MF8, 1912 }, |
| 7840 | { PseudoVLOXSEG8EI16_V_M1_M1, 1913 }, |
| 7841 | { PseudoVLOXSEG8EI16_V_M1_MF2, 1914 }, |
| 7842 | { PseudoVLOXSEG8EI16_V_M2_M1, 1915 }, |
| 7843 | { PseudoVLOXSEG8EI16_V_MF2_M1, 1916 }, |
| 7844 | { PseudoVLOXSEG8EI16_V_MF2_MF2, 1917 }, |
| 7845 | { PseudoVLOXSEG8EI16_V_MF2_MF4, 1918 }, |
| 7846 | { PseudoVLOXSEG8EI16_V_MF4_M1, 1919 }, |
| 7847 | { PseudoVLOXSEG8EI16_V_MF4_MF2, 1920 }, |
| 7848 | { PseudoVLOXSEG8EI16_V_MF4_MF4, 1921 }, |
| 7849 | { PseudoVLOXSEG8EI16_V_MF4_MF8, 1922 }, |
| 7850 | { PseudoVLOXSEG8EI32_V_M1_M1, 1923 }, |
| 7851 | { PseudoVLOXSEG8EI32_V_M1_MF2, 1924 }, |
| 7852 | { PseudoVLOXSEG8EI32_V_M1_MF4, 1925 }, |
| 7853 | { PseudoVLOXSEG8EI32_V_M2_M1, 1926 }, |
| 7854 | { PseudoVLOXSEG8EI32_V_M2_MF2, 1927 }, |
| 7855 | { PseudoVLOXSEG8EI32_V_M4_M1, 1928 }, |
| 7856 | { PseudoVLOXSEG8EI32_V_MF2_M1, 1929 }, |
| 7857 | { PseudoVLOXSEG8EI32_V_MF2_MF2, 1930 }, |
| 7858 | { PseudoVLOXSEG8EI32_V_MF2_MF4, 1931 }, |
| 7859 | { PseudoVLOXSEG8EI32_V_MF2_MF8, 1932 }, |
| 7860 | { PseudoVLOXSEG8EI64_V_M1_M1, 1933 }, |
| 7861 | { PseudoVLOXSEG8EI64_V_M1_MF2, 1934 }, |
| 7862 | { PseudoVLOXSEG8EI64_V_M1_MF4, 1935 }, |
| 7863 | { PseudoVLOXSEG8EI64_V_M1_MF8, 1936 }, |
| 7864 | { PseudoVLOXSEG8EI64_V_M2_M1, 1937 }, |
| 7865 | { PseudoVLOXSEG8EI64_V_M2_MF2, 1938 }, |
| 7866 | { PseudoVLOXSEG8EI64_V_M2_MF4, 1939 }, |
| 7867 | { PseudoVLOXSEG8EI64_V_M4_M1, 1940 }, |
| 7868 | { PseudoVLOXSEG8EI64_V_M4_MF2, 1941 }, |
| 7869 | { PseudoVLOXSEG8EI64_V_M8_M1, 1942 }, |
| 7870 | { PseudoVLOXSEG8EI8_V_M1_M1, 1943 }, |
| 7871 | { PseudoVLOXSEG8EI8_V_MF2_M1, 1944 }, |
| 7872 | { PseudoVLOXSEG8EI8_V_MF2_MF2, 1945 }, |
| 7873 | { PseudoVLOXSEG8EI8_V_MF4_M1, 1946 }, |
| 7874 | { PseudoVLOXSEG8EI8_V_MF4_MF2, 1947 }, |
| 7875 | { PseudoVLOXSEG8EI8_V_MF4_MF4, 1948 }, |
| 7876 | { PseudoVLOXSEG8EI8_V_MF8_M1, 1949 }, |
| 7877 | { PseudoVLOXSEG8EI8_V_MF8_MF2, 1950 }, |
| 7878 | { PseudoVLOXSEG8EI8_V_MF8_MF4, 1951 }, |
| 7879 | { PseudoVLOXSEG8EI8_V_MF8_MF8, 1952 }, |
| 7880 | { PseudoVLSE16_V_M1, 1953 }, |
| 7881 | { PseudoVLSE16_V_M2, 1954 }, |
| 7882 | { PseudoVLSE16_V_M4, 1955 }, |
| 7883 | { PseudoVLSE16_V_M8, 1956 }, |
| 7884 | { PseudoVLSE16_V_MF2, 1957 }, |
| 7885 | { PseudoVLSE16_V_MF4, 1958 }, |
| 7886 | { PseudoVLSE32_V_M1, 1959 }, |
| 7887 | { PseudoVLSE32_V_M2, 1960 }, |
| 7888 | { PseudoVLSE32_V_M4, 1961 }, |
| 7889 | { PseudoVLSE32_V_M8, 1962 }, |
| 7890 | { PseudoVLSE32_V_MF2, 1963 }, |
| 7891 | { PseudoVLSE64_V_M1, 1964 }, |
| 7892 | { PseudoVLSE64_V_M2, 1965 }, |
| 7893 | { PseudoVLSE64_V_M4, 1966 }, |
| 7894 | { PseudoVLSE64_V_M8, 1967 }, |
| 7895 | { PseudoVLSE8_V_M1, 1968 }, |
| 7896 | { PseudoVLSE8_V_M2, 1969 }, |
| 7897 | { PseudoVLSE8_V_M4, 1970 }, |
| 7898 | { PseudoVLSE8_V_M8, 1971 }, |
| 7899 | { PseudoVLSE8_V_MF2, 1972 }, |
| 7900 | { PseudoVLSE8_V_MF4, 1973 }, |
| 7901 | { PseudoVLSE8_V_MF8, 1974 }, |
| 7902 | { PseudoVLSEG2E16FF_V_M1, 1975 }, |
| 7903 | { PseudoVLSEG2E16FF_V_M2, 1976 }, |
| 7904 | { PseudoVLSEG2E16FF_V_M4, 1977 }, |
| 7905 | { PseudoVLSEG2E16FF_V_MF2, 1978 }, |
| 7906 | { PseudoVLSEG2E16FF_V_MF4, 1979 }, |
| 7907 | { PseudoVLSEG2E16_V_M1, 1980 }, |
| 7908 | { PseudoVLSEG2E16_V_M2, 1981 }, |
| 7909 | { PseudoVLSEG2E16_V_M4, 1982 }, |
| 7910 | { PseudoVLSEG2E16_V_MF2, 1983 }, |
| 7911 | { PseudoVLSEG2E16_V_MF4, 1984 }, |
| 7912 | { PseudoVLSEG2E32FF_V_M1, 1985 }, |
| 7913 | { PseudoVLSEG2E32FF_V_M2, 1986 }, |
| 7914 | { PseudoVLSEG2E32FF_V_M4, 1987 }, |
| 7915 | { PseudoVLSEG2E32FF_V_MF2, 1988 }, |
| 7916 | { PseudoVLSEG2E32_V_M1, 1989 }, |
| 7917 | { PseudoVLSEG2E32_V_M2, 1990 }, |
| 7918 | { PseudoVLSEG2E32_V_M4, 1991 }, |
| 7919 | { PseudoVLSEG2E32_V_MF2, 1992 }, |
| 7920 | { PseudoVLSEG2E64FF_V_M1, 1993 }, |
| 7921 | { PseudoVLSEG2E64FF_V_M2, 1994 }, |
| 7922 | { PseudoVLSEG2E64FF_V_M4, 1995 }, |
| 7923 | { PseudoVLSEG2E64_V_M1, 1996 }, |
| 7924 | { PseudoVLSEG2E64_V_M2, 1997 }, |
| 7925 | { PseudoVLSEG2E64_V_M4, 1998 }, |
| 7926 | { PseudoVLSEG2E8FF_V_M1, 1999 }, |
| 7927 | { PseudoVLSEG2E8FF_V_M2, 2000 }, |
| 7928 | { PseudoVLSEG2E8FF_V_M4, 2001 }, |
| 7929 | { PseudoVLSEG2E8FF_V_MF2, 2002 }, |
| 7930 | { PseudoVLSEG2E8FF_V_MF4, 2003 }, |
| 7931 | { PseudoVLSEG2E8FF_V_MF8, 2004 }, |
| 7932 | { PseudoVLSEG2E8_V_M1, 2005 }, |
| 7933 | { PseudoVLSEG2E8_V_M2, 2006 }, |
| 7934 | { PseudoVLSEG2E8_V_M4, 2007 }, |
| 7935 | { PseudoVLSEG2E8_V_MF2, 2008 }, |
| 7936 | { PseudoVLSEG2E8_V_MF4, 2009 }, |
| 7937 | { PseudoVLSEG2E8_V_MF8, 2010 }, |
| 7938 | { PseudoVLSEG3E16FF_V_M1, 2011 }, |
| 7939 | { PseudoVLSEG3E16FF_V_M2, 2012 }, |
| 7940 | { PseudoVLSEG3E16FF_V_MF2, 2013 }, |
| 7941 | { PseudoVLSEG3E16FF_V_MF4, 2014 }, |
| 7942 | { PseudoVLSEG3E16_V_M1, 2015 }, |
| 7943 | { PseudoVLSEG3E16_V_M2, 2016 }, |
| 7944 | { PseudoVLSEG3E16_V_MF2, 2017 }, |
| 7945 | { PseudoVLSEG3E16_V_MF4, 2018 }, |
| 7946 | { PseudoVLSEG3E32FF_V_M1, 2019 }, |
| 7947 | { PseudoVLSEG3E32FF_V_M2, 2020 }, |
| 7948 | { PseudoVLSEG3E32FF_V_MF2, 2021 }, |
| 7949 | { PseudoVLSEG3E32_V_M1, 2022 }, |
| 7950 | { PseudoVLSEG3E32_V_M2, 2023 }, |
| 7951 | { PseudoVLSEG3E32_V_MF2, 2024 }, |
| 7952 | { PseudoVLSEG3E64FF_V_M1, 2025 }, |
| 7953 | { PseudoVLSEG3E64FF_V_M2, 2026 }, |
| 7954 | { PseudoVLSEG3E64_V_M1, 2027 }, |
| 7955 | { PseudoVLSEG3E64_V_M2, 2028 }, |
| 7956 | { PseudoVLSEG3E8FF_V_M1, 2029 }, |
| 7957 | { PseudoVLSEG3E8FF_V_M2, 2030 }, |
| 7958 | { PseudoVLSEG3E8FF_V_MF2, 2031 }, |
| 7959 | { PseudoVLSEG3E8FF_V_MF4, 2032 }, |
| 7960 | { PseudoVLSEG3E8FF_V_MF8, 2033 }, |
| 7961 | { PseudoVLSEG3E8_V_M1, 2034 }, |
| 7962 | { PseudoVLSEG3E8_V_M2, 2035 }, |
| 7963 | { PseudoVLSEG3E8_V_MF2, 2036 }, |
| 7964 | { PseudoVLSEG3E8_V_MF4, 2037 }, |
| 7965 | { PseudoVLSEG3E8_V_MF8, 2038 }, |
| 7966 | { PseudoVLSEG4E16FF_V_M1, 2039 }, |
| 7967 | { PseudoVLSEG4E16FF_V_M2, 2040 }, |
| 7968 | { PseudoVLSEG4E16FF_V_MF2, 2041 }, |
| 7969 | { PseudoVLSEG4E16FF_V_MF4, 2042 }, |
| 7970 | { PseudoVLSEG4E16_V_M1, 2043 }, |
| 7971 | { PseudoVLSEG4E16_V_M2, 2044 }, |
| 7972 | { PseudoVLSEG4E16_V_MF2, 2045 }, |
| 7973 | { PseudoVLSEG4E16_V_MF4, 2046 }, |
| 7974 | { PseudoVLSEG4E32FF_V_M1, 2047 }, |
| 7975 | { PseudoVLSEG4E32FF_V_M2, 2048 }, |
| 7976 | { PseudoVLSEG4E32FF_V_MF2, 2049 }, |
| 7977 | { PseudoVLSEG4E32_V_M1, 2050 }, |
| 7978 | { PseudoVLSEG4E32_V_M2, 2051 }, |
| 7979 | { PseudoVLSEG4E32_V_MF2, 2052 }, |
| 7980 | { PseudoVLSEG4E64FF_V_M1, 2053 }, |
| 7981 | { PseudoVLSEG4E64FF_V_M2, 2054 }, |
| 7982 | { PseudoVLSEG4E64_V_M1, 2055 }, |
| 7983 | { PseudoVLSEG4E64_V_M2, 2056 }, |
| 7984 | { PseudoVLSEG4E8FF_V_M1, 2057 }, |
| 7985 | { PseudoVLSEG4E8FF_V_M2, 2058 }, |
| 7986 | { PseudoVLSEG4E8FF_V_MF2, 2059 }, |
| 7987 | { PseudoVLSEG4E8FF_V_MF4, 2060 }, |
| 7988 | { PseudoVLSEG4E8FF_V_MF8, 2061 }, |
| 7989 | { PseudoVLSEG4E8_V_M1, 2062 }, |
| 7990 | { PseudoVLSEG4E8_V_M2, 2063 }, |
| 7991 | { PseudoVLSEG4E8_V_MF2, 2064 }, |
| 7992 | { PseudoVLSEG4E8_V_MF4, 2065 }, |
| 7993 | { PseudoVLSEG4E8_V_MF8, 2066 }, |
| 7994 | { PseudoVLSEG5E16FF_V_M1, 2067 }, |
| 7995 | { PseudoVLSEG5E16FF_V_MF2, 2068 }, |
| 7996 | { PseudoVLSEG5E16FF_V_MF4, 2069 }, |
| 7997 | { PseudoVLSEG5E16_V_M1, 2070 }, |
| 7998 | { PseudoVLSEG5E16_V_MF2, 2071 }, |
| 7999 | { PseudoVLSEG5E16_V_MF4, 2072 }, |
| 8000 | { PseudoVLSEG5E32FF_V_M1, 2073 }, |
| 8001 | { PseudoVLSEG5E32FF_V_MF2, 2074 }, |
| 8002 | { PseudoVLSEG5E32_V_M1, 2075 }, |
| 8003 | { PseudoVLSEG5E32_V_MF2, 2076 }, |
| 8004 | { PseudoVLSEG5E64FF_V_M1, 2077 }, |
| 8005 | { PseudoVLSEG5E64_V_M1, 2078 }, |
| 8006 | { PseudoVLSEG5E8FF_V_M1, 2079 }, |
| 8007 | { PseudoVLSEG5E8FF_V_MF2, 2080 }, |
| 8008 | { PseudoVLSEG5E8FF_V_MF4, 2081 }, |
| 8009 | { PseudoVLSEG5E8FF_V_MF8, 2082 }, |
| 8010 | { PseudoVLSEG5E8_V_M1, 2083 }, |
| 8011 | { PseudoVLSEG5E8_V_MF2, 2084 }, |
| 8012 | { PseudoVLSEG5E8_V_MF4, 2085 }, |
| 8013 | { PseudoVLSEG5E8_V_MF8, 2086 }, |
| 8014 | { PseudoVLSEG6E16FF_V_M1, 2087 }, |
| 8015 | { PseudoVLSEG6E16FF_V_MF2, 2088 }, |
| 8016 | { PseudoVLSEG6E16FF_V_MF4, 2089 }, |
| 8017 | { PseudoVLSEG6E16_V_M1, 2090 }, |
| 8018 | { PseudoVLSEG6E16_V_MF2, 2091 }, |
| 8019 | { PseudoVLSEG6E16_V_MF4, 2092 }, |
| 8020 | { PseudoVLSEG6E32FF_V_M1, 2093 }, |
| 8021 | { PseudoVLSEG6E32FF_V_MF2, 2094 }, |
| 8022 | { PseudoVLSEG6E32_V_M1, 2095 }, |
| 8023 | { PseudoVLSEG6E32_V_MF2, 2096 }, |
| 8024 | { PseudoVLSEG6E64FF_V_M1, 2097 }, |
| 8025 | { PseudoVLSEG6E64_V_M1, 2098 }, |
| 8026 | { PseudoVLSEG6E8FF_V_M1, 2099 }, |
| 8027 | { PseudoVLSEG6E8FF_V_MF2, 2100 }, |
| 8028 | { PseudoVLSEG6E8FF_V_MF4, 2101 }, |
| 8029 | { PseudoVLSEG6E8FF_V_MF8, 2102 }, |
| 8030 | { PseudoVLSEG6E8_V_M1, 2103 }, |
| 8031 | { PseudoVLSEG6E8_V_MF2, 2104 }, |
| 8032 | { PseudoVLSEG6E8_V_MF4, 2105 }, |
| 8033 | { PseudoVLSEG6E8_V_MF8, 2106 }, |
| 8034 | { PseudoVLSEG7E16FF_V_M1, 2107 }, |
| 8035 | { PseudoVLSEG7E16FF_V_MF2, 2108 }, |
| 8036 | { PseudoVLSEG7E16FF_V_MF4, 2109 }, |
| 8037 | { PseudoVLSEG7E16_V_M1, 2110 }, |
| 8038 | { PseudoVLSEG7E16_V_MF2, 2111 }, |
| 8039 | { PseudoVLSEG7E16_V_MF4, 2112 }, |
| 8040 | { PseudoVLSEG7E32FF_V_M1, 2113 }, |
| 8041 | { PseudoVLSEG7E32FF_V_MF2, 2114 }, |
| 8042 | { PseudoVLSEG7E32_V_M1, 2115 }, |
| 8043 | { PseudoVLSEG7E32_V_MF2, 2116 }, |
| 8044 | { PseudoVLSEG7E64FF_V_M1, 2117 }, |
| 8045 | { PseudoVLSEG7E64_V_M1, 2118 }, |
| 8046 | { PseudoVLSEG7E8FF_V_M1, 2119 }, |
| 8047 | { PseudoVLSEG7E8FF_V_MF2, 2120 }, |
| 8048 | { PseudoVLSEG7E8FF_V_MF4, 2121 }, |
| 8049 | { PseudoVLSEG7E8FF_V_MF8, 2122 }, |
| 8050 | { PseudoVLSEG7E8_V_M1, 2123 }, |
| 8051 | { PseudoVLSEG7E8_V_MF2, 2124 }, |
| 8052 | { PseudoVLSEG7E8_V_MF4, 2125 }, |
| 8053 | { PseudoVLSEG7E8_V_MF8, 2126 }, |
| 8054 | { PseudoVLSEG8E16FF_V_M1, 2127 }, |
| 8055 | { PseudoVLSEG8E16FF_V_MF2, 2128 }, |
| 8056 | { PseudoVLSEG8E16FF_V_MF4, 2129 }, |
| 8057 | { PseudoVLSEG8E16_V_M1, 2130 }, |
| 8058 | { PseudoVLSEG8E16_V_MF2, 2131 }, |
| 8059 | { PseudoVLSEG8E16_V_MF4, 2132 }, |
| 8060 | { PseudoVLSEG8E32FF_V_M1, 2133 }, |
| 8061 | { PseudoVLSEG8E32FF_V_MF2, 2134 }, |
| 8062 | { PseudoVLSEG8E32_V_M1, 2135 }, |
| 8063 | { PseudoVLSEG8E32_V_MF2, 2136 }, |
| 8064 | { PseudoVLSEG8E64FF_V_M1, 2137 }, |
| 8065 | { PseudoVLSEG8E64_V_M1, 2138 }, |
| 8066 | { PseudoVLSEG8E8FF_V_M1, 2139 }, |
| 8067 | { PseudoVLSEG8E8FF_V_MF2, 2140 }, |
| 8068 | { PseudoVLSEG8E8FF_V_MF4, 2141 }, |
| 8069 | { PseudoVLSEG8E8FF_V_MF8, 2142 }, |
| 8070 | { PseudoVLSEG8E8_V_M1, 2143 }, |
| 8071 | { PseudoVLSEG8E8_V_MF2, 2144 }, |
| 8072 | { PseudoVLSEG8E8_V_MF4, 2145 }, |
| 8073 | { PseudoVLSEG8E8_V_MF8, 2146 }, |
| 8074 | { PseudoVLSSEG2E16_V_M1, 2147 }, |
| 8075 | { PseudoVLSSEG2E16_V_M2, 2148 }, |
| 8076 | { PseudoVLSSEG2E16_V_M4, 2149 }, |
| 8077 | { PseudoVLSSEG2E16_V_MF2, 2150 }, |
| 8078 | { PseudoVLSSEG2E16_V_MF4, 2151 }, |
| 8079 | { PseudoVLSSEG2E32_V_M1, 2152 }, |
| 8080 | { PseudoVLSSEG2E32_V_M2, 2153 }, |
| 8081 | { PseudoVLSSEG2E32_V_M4, 2154 }, |
| 8082 | { PseudoVLSSEG2E32_V_MF2, 2155 }, |
| 8083 | { PseudoVLSSEG2E64_V_M1, 2156 }, |
| 8084 | { PseudoVLSSEG2E64_V_M2, 2157 }, |
| 8085 | { PseudoVLSSEG2E64_V_M4, 2158 }, |
| 8086 | { PseudoVLSSEG2E8_V_M1, 2159 }, |
| 8087 | { PseudoVLSSEG2E8_V_M2, 2160 }, |
| 8088 | { PseudoVLSSEG2E8_V_M4, 2161 }, |
| 8089 | { PseudoVLSSEG2E8_V_MF2, 2162 }, |
| 8090 | { PseudoVLSSEG2E8_V_MF4, 2163 }, |
| 8091 | { PseudoVLSSEG2E8_V_MF8, 2164 }, |
| 8092 | { PseudoVLSSEG3E16_V_M1, 2165 }, |
| 8093 | { PseudoVLSSEG3E16_V_M2, 2166 }, |
| 8094 | { PseudoVLSSEG3E16_V_MF2, 2167 }, |
| 8095 | { PseudoVLSSEG3E16_V_MF4, 2168 }, |
| 8096 | { PseudoVLSSEG3E32_V_M1, 2169 }, |
| 8097 | { PseudoVLSSEG3E32_V_M2, 2170 }, |
| 8098 | { PseudoVLSSEG3E32_V_MF2, 2171 }, |
| 8099 | { PseudoVLSSEG3E64_V_M1, 2172 }, |
| 8100 | { PseudoVLSSEG3E64_V_M2, 2173 }, |
| 8101 | { PseudoVLSSEG3E8_V_M1, 2174 }, |
| 8102 | { PseudoVLSSEG3E8_V_M2, 2175 }, |
| 8103 | { PseudoVLSSEG3E8_V_MF2, 2176 }, |
| 8104 | { PseudoVLSSEG3E8_V_MF4, 2177 }, |
| 8105 | { PseudoVLSSEG3E8_V_MF8, 2178 }, |
| 8106 | { PseudoVLSSEG4E16_V_M1, 2179 }, |
| 8107 | { PseudoVLSSEG4E16_V_M2, 2180 }, |
| 8108 | { PseudoVLSSEG4E16_V_MF2, 2181 }, |
| 8109 | { PseudoVLSSEG4E16_V_MF4, 2182 }, |
| 8110 | { PseudoVLSSEG4E32_V_M1, 2183 }, |
| 8111 | { PseudoVLSSEG4E32_V_M2, 2184 }, |
| 8112 | { PseudoVLSSEG4E32_V_MF2, 2185 }, |
| 8113 | { PseudoVLSSEG4E64_V_M1, 2186 }, |
| 8114 | { PseudoVLSSEG4E64_V_M2, 2187 }, |
| 8115 | { PseudoVLSSEG4E8_V_M1, 2188 }, |
| 8116 | { PseudoVLSSEG4E8_V_M2, 2189 }, |
| 8117 | { PseudoVLSSEG4E8_V_MF2, 2190 }, |
| 8118 | { PseudoVLSSEG4E8_V_MF4, 2191 }, |
| 8119 | { PseudoVLSSEG4E8_V_MF8, 2192 }, |
| 8120 | { PseudoVLSSEG5E16_V_M1, 2193 }, |
| 8121 | { PseudoVLSSEG5E16_V_MF2, 2194 }, |
| 8122 | { PseudoVLSSEG5E16_V_MF4, 2195 }, |
| 8123 | { PseudoVLSSEG5E32_V_M1, 2196 }, |
| 8124 | { PseudoVLSSEG5E32_V_MF2, 2197 }, |
| 8125 | { PseudoVLSSEG5E64_V_M1, 2198 }, |
| 8126 | { PseudoVLSSEG5E8_V_M1, 2199 }, |
| 8127 | { PseudoVLSSEG5E8_V_MF2, 2200 }, |
| 8128 | { PseudoVLSSEG5E8_V_MF4, 2201 }, |
| 8129 | { PseudoVLSSEG5E8_V_MF8, 2202 }, |
| 8130 | { PseudoVLSSEG6E16_V_M1, 2203 }, |
| 8131 | { PseudoVLSSEG6E16_V_MF2, 2204 }, |
| 8132 | { PseudoVLSSEG6E16_V_MF4, 2205 }, |
| 8133 | { PseudoVLSSEG6E32_V_M1, 2206 }, |
| 8134 | { PseudoVLSSEG6E32_V_MF2, 2207 }, |
| 8135 | { PseudoVLSSEG6E64_V_M1, 2208 }, |
| 8136 | { PseudoVLSSEG6E8_V_M1, 2209 }, |
| 8137 | { PseudoVLSSEG6E8_V_MF2, 2210 }, |
| 8138 | { PseudoVLSSEG6E8_V_MF4, 2211 }, |
| 8139 | { PseudoVLSSEG6E8_V_MF8, 2212 }, |
| 8140 | { PseudoVLSSEG7E16_V_M1, 2213 }, |
| 8141 | { PseudoVLSSEG7E16_V_MF2, 2214 }, |
| 8142 | { PseudoVLSSEG7E16_V_MF4, 2215 }, |
| 8143 | { PseudoVLSSEG7E32_V_M1, 2216 }, |
| 8144 | { PseudoVLSSEG7E32_V_MF2, 2217 }, |
| 8145 | { PseudoVLSSEG7E64_V_M1, 2218 }, |
| 8146 | { PseudoVLSSEG7E8_V_M1, 2219 }, |
| 8147 | { PseudoVLSSEG7E8_V_MF2, 2220 }, |
| 8148 | { PseudoVLSSEG7E8_V_MF4, 2221 }, |
| 8149 | { PseudoVLSSEG7E8_V_MF8, 2222 }, |
| 8150 | { PseudoVLSSEG8E16_V_M1, 2223 }, |
| 8151 | { PseudoVLSSEG8E16_V_MF2, 2224 }, |
| 8152 | { PseudoVLSSEG8E16_V_MF4, 2225 }, |
| 8153 | { PseudoVLSSEG8E32_V_M1, 2226 }, |
| 8154 | { PseudoVLSSEG8E32_V_MF2, 2227 }, |
| 8155 | { PseudoVLSSEG8E64_V_M1, 2228 }, |
| 8156 | { PseudoVLSSEG8E8_V_M1, 2229 }, |
| 8157 | { PseudoVLSSEG8E8_V_MF2, 2230 }, |
| 8158 | { PseudoVLSSEG8E8_V_MF4, 2231 }, |
| 8159 | { PseudoVLSSEG8E8_V_MF8, 2232 }, |
| 8160 | { PseudoVLUXEI16_V_M1_M1, 2233 }, |
| 8161 | { PseudoVLUXEI16_V_M1_M2, 2234 }, |
| 8162 | { PseudoVLUXEI16_V_M1_M4, 2235 }, |
| 8163 | { PseudoVLUXEI16_V_M1_MF2, 2236 }, |
| 8164 | { PseudoVLUXEI16_V_M2_M1, 2237 }, |
| 8165 | { PseudoVLUXEI16_V_M2_M2, 2238 }, |
| 8166 | { PseudoVLUXEI16_V_M2_M4, 2239 }, |
| 8167 | { PseudoVLUXEI16_V_M2_M8, 2240 }, |
| 8168 | { PseudoVLUXEI16_V_M4_M2, 2241 }, |
| 8169 | { PseudoVLUXEI16_V_M4_M4, 2242 }, |
| 8170 | { PseudoVLUXEI16_V_M4_M8, 2243 }, |
| 8171 | { PseudoVLUXEI16_V_M8_M4, 2244 }, |
| 8172 | { PseudoVLUXEI16_V_M8_M8, 2245 }, |
| 8173 | { PseudoVLUXEI16_V_MF2_M1, 2246 }, |
| 8174 | { PseudoVLUXEI16_V_MF2_M2, 2247 }, |
| 8175 | { PseudoVLUXEI16_V_MF2_MF2, 2248 }, |
| 8176 | { PseudoVLUXEI16_V_MF2_MF4, 2249 }, |
| 8177 | { PseudoVLUXEI16_V_MF4_M1, 2250 }, |
| 8178 | { PseudoVLUXEI16_V_MF4_MF2, 2251 }, |
| 8179 | { PseudoVLUXEI16_V_MF4_MF4, 2252 }, |
| 8180 | { PseudoVLUXEI16_V_MF4_MF8, 2253 }, |
| 8181 | { PseudoVLUXEI32_V_M1_M1, 2254 }, |
| 8182 | { PseudoVLUXEI32_V_M1_M2, 2255 }, |
| 8183 | { PseudoVLUXEI32_V_M1_MF2, 2256 }, |
| 8184 | { PseudoVLUXEI32_V_M1_MF4, 2257 }, |
| 8185 | { PseudoVLUXEI32_V_M2_M1, 2258 }, |
| 8186 | { PseudoVLUXEI32_V_M2_M2, 2259 }, |
| 8187 | { PseudoVLUXEI32_V_M2_M4, 2260 }, |
| 8188 | { PseudoVLUXEI32_V_M2_MF2, 2261 }, |
| 8189 | { PseudoVLUXEI32_V_M4_M1, 2262 }, |
| 8190 | { PseudoVLUXEI32_V_M4_M2, 2263 }, |
| 8191 | { PseudoVLUXEI32_V_M4_M4, 2264 }, |
| 8192 | { PseudoVLUXEI32_V_M4_M8, 2265 }, |
| 8193 | { PseudoVLUXEI32_V_M8_M2, 2266 }, |
| 8194 | { PseudoVLUXEI32_V_M8_M4, 2267 }, |
| 8195 | { PseudoVLUXEI32_V_M8_M8, 2268 }, |
| 8196 | { PseudoVLUXEI32_V_MF2_M1, 2269 }, |
| 8197 | { PseudoVLUXEI32_V_MF2_MF2, 2270 }, |
| 8198 | { PseudoVLUXEI32_V_MF2_MF4, 2271 }, |
| 8199 | { PseudoVLUXEI32_V_MF2_MF8, 2272 }, |
| 8200 | { PseudoVLUXEI64_V_M1_M1, 2273 }, |
| 8201 | { PseudoVLUXEI64_V_M1_MF2, 2274 }, |
| 8202 | { PseudoVLUXEI64_V_M1_MF4, 2275 }, |
| 8203 | { PseudoVLUXEI64_V_M1_MF8, 2276 }, |
| 8204 | { PseudoVLUXEI64_V_M2_M1, 2277 }, |
| 8205 | { PseudoVLUXEI64_V_M2_M2, 2278 }, |
| 8206 | { PseudoVLUXEI64_V_M2_MF2, 2279 }, |
| 8207 | { PseudoVLUXEI64_V_M2_MF4, 2280 }, |
| 8208 | { PseudoVLUXEI64_V_M4_M1, 2281 }, |
| 8209 | { PseudoVLUXEI64_V_M4_M2, 2282 }, |
| 8210 | { PseudoVLUXEI64_V_M4_M4, 2283 }, |
| 8211 | { PseudoVLUXEI64_V_M4_MF2, 2284 }, |
| 8212 | { PseudoVLUXEI64_V_M8_M1, 2285 }, |
| 8213 | { PseudoVLUXEI64_V_M8_M2, 2286 }, |
| 8214 | { PseudoVLUXEI64_V_M8_M4, 2287 }, |
| 8215 | { PseudoVLUXEI64_V_M8_M8, 2288 }, |
| 8216 | { PseudoVLUXEI8_V_M1_M1, 2289 }, |
| 8217 | { PseudoVLUXEI8_V_M1_M2, 2290 }, |
| 8218 | { PseudoVLUXEI8_V_M1_M4, 2291 }, |
| 8219 | { PseudoVLUXEI8_V_M1_M8, 2292 }, |
| 8220 | { PseudoVLUXEI8_V_M2_M2, 2293 }, |
| 8221 | { PseudoVLUXEI8_V_M2_M4, 2294 }, |
| 8222 | { PseudoVLUXEI8_V_M2_M8, 2295 }, |
| 8223 | { PseudoVLUXEI8_V_M4_M4, 2296 }, |
| 8224 | { PseudoVLUXEI8_V_M4_M8, 2297 }, |
| 8225 | { PseudoVLUXEI8_V_M8_M8, 2298 }, |
| 8226 | { PseudoVLUXEI8_V_MF2_M1, 2299 }, |
| 8227 | { PseudoVLUXEI8_V_MF2_M2, 2300 }, |
| 8228 | { PseudoVLUXEI8_V_MF2_M4, 2301 }, |
| 8229 | { PseudoVLUXEI8_V_MF2_MF2, 2302 }, |
| 8230 | { PseudoVLUXEI8_V_MF4_M1, 2303 }, |
| 8231 | { PseudoVLUXEI8_V_MF4_M2, 2304 }, |
| 8232 | { PseudoVLUXEI8_V_MF4_MF2, 2305 }, |
| 8233 | { PseudoVLUXEI8_V_MF4_MF4, 2306 }, |
| 8234 | { PseudoVLUXEI8_V_MF8_M1, 2307 }, |
| 8235 | { PseudoVLUXEI8_V_MF8_MF2, 2308 }, |
| 8236 | { PseudoVLUXEI8_V_MF8_MF4, 2309 }, |
| 8237 | { PseudoVLUXEI8_V_MF8_MF8, 2310 }, |
| 8238 | { PseudoVLUXSEG2EI16_V_M1_M1, 2311 }, |
| 8239 | { PseudoVLUXSEG2EI16_V_M1_M2, 2312 }, |
| 8240 | { PseudoVLUXSEG2EI16_V_M1_M4, 2313 }, |
| 8241 | { PseudoVLUXSEG2EI16_V_M1_MF2, 2314 }, |
| 8242 | { PseudoVLUXSEG2EI16_V_M2_M1, 2315 }, |
| 8243 | { PseudoVLUXSEG2EI16_V_M2_M2, 2316 }, |
| 8244 | { PseudoVLUXSEG2EI16_V_M2_M4, 2317 }, |
| 8245 | { PseudoVLUXSEG2EI16_V_M4_M2, 2318 }, |
| 8246 | { PseudoVLUXSEG2EI16_V_M4_M4, 2319 }, |
| 8247 | { PseudoVLUXSEG2EI16_V_M8_M4, 2320 }, |
| 8248 | { PseudoVLUXSEG2EI16_V_MF2_M1, 2321 }, |
| 8249 | { PseudoVLUXSEG2EI16_V_MF2_M2, 2322 }, |
| 8250 | { PseudoVLUXSEG2EI16_V_MF2_MF2, 2323 }, |
| 8251 | { PseudoVLUXSEG2EI16_V_MF2_MF4, 2324 }, |
| 8252 | { PseudoVLUXSEG2EI16_V_MF4_M1, 2325 }, |
| 8253 | { PseudoVLUXSEG2EI16_V_MF4_MF2, 2326 }, |
| 8254 | { PseudoVLUXSEG2EI16_V_MF4_MF4, 2327 }, |
| 8255 | { PseudoVLUXSEG2EI16_V_MF4_MF8, 2328 }, |
| 8256 | { PseudoVLUXSEG2EI32_V_M1_M1, 2329 }, |
| 8257 | { PseudoVLUXSEG2EI32_V_M1_M2, 2330 }, |
| 8258 | { PseudoVLUXSEG2EI32_V_M1_MF2, 2331 }, |
| 8259 | { PseudoVLUXSEG2EI32_V_M1_MF4, 2332 }, |
| 8260 | { PseudoVLUXSEG2EI32_V_M2_M1, 2333 }, |
| 8261 | { PseudoVLUXSEG2EI32_V_M2_M2, 2334 }, |
| 8262 | { PseudoVLUXSEG2EI32_V_M2_M4, 2335 }, |
| 8263 | { PseudoVLUXSEG2EI32_V_M2_MF2, 2336 }, |
| 8264 | { PseudoVLUXSEG2EI32_V_M4_M1, 2337 }, |
| 8265 | { PseudoVLUXSEG2EI32_V_M4_M2, 2338 }, |
| 8266 | { PseudoVLUXSEG2EI32_V_M4_M4, 2339 }, |
| 8267 | { PseudoVLUXSEG2EI32_V_M8_M2, 2340 }, |
| 8268 | { PseudoVLUXSEG2EI32_V_M8_M4, 2341 }, |
| 8269 | { PseudoVLUXSEG2EI32_V_MF2_M1, 2342 }, |
| 8270 | { PseudoVLUXSEG2EI32_V_MF2_MF2, 2343 }, |
| 8271 | { PseudoVLUXSEG2EI32_V_MF2_MF4, 2344 }, |
| 8272 | { PseudoVLUXSEG2EI32_V_MF2_MF8, 2345 }, |
| 8273 | { PseudoVLUXSEG2EI64_V_M1_M1, 2346 }, |
| 8274 | { PseudoVLUXSEG2EI64_V_M1_MF2, 2347 }, |
| 8275 | { PseudoVLUXSEG2EI64_V_M1_MF4, 2348 }, |
| 8276 | { PseudoVLUXSEG2EI64_V_M1_MF8, 2349 }, |
| 8277 | { PseudoVLUXSEG2EI64_V_M2_M1, 2350 }, |
| 8278 | { PseudoVLUXSEG2EI64_V_M2_M2, 2351 }, |
| 8279 | { PseudoVLUXSEG2EI64_V_M2_MF2, 2352 }, |
| 8280 | { PseudoVLUXSEG2EI64_V_M2_MF4, 2353 }, |
| 8281 | { PseudoVLUXSEG2EI64_V_M4_M1, 2354 }, |
| 8282 | { PseudoVLUXSEG2EI64_V_M4_M2, 2355 }, |
| 8283 | { PseudoVLUXSEG2EI64_V_M4_M4, 2356 }, |
| 8284 | { PseudoVLUXSEG2EI64_V_M4_MF2, 2357 }, |
| 8285 | { PseudoVLUXSEG2EI64_V_M8_M1, 2358 }, |
| 8286 | { PseudoVLUXSEG2EI64_V_M8_M2, 2359 }, |
| 8287 | { PseudoVLUXSEG2EI64_V_M8_M4, 2360 }, |
| 8288 | { PseudoVLUXSEG2EI8_V_M1_M1, 2361 }, |
| 8289 | { PseudoVLUXSEG2EI8_V_M1_M2, 2362 }, |
| 8290 | { PseudoVLUXSEG2EI8_V_M1_M4, 2363 }, |
| 8291 | { PseudoVLUXSEG2EI8_V_M2_M2, 2364 }, |
| 8292 | { PseudoVLUXSEG2EI8_V_M2_M4, 2365 }, |
| 8293 | { PseudoVLUXSEG2EI8_V_M4_M4, 2366 }, |
| 8294 | { PseudoVLUXSEG2EI8_V_MF2_M1, 2367 }, |
| 8295 | { PseudoVLUXSEG2EI8_V_MF2_M2, 2368 }, |
| 8296 | { PseudoVLUXSEG2EI8_V_MF2_M4, 2369 }, |
| 8297 | { PseudoVLUXSEG2EI8_V_MF2_MF2, 2370 }, |
| 8298 | { PseudoVLUXSEG2EI8_V_MF4_M1, 2371 }, |
| 8299 | { PseudoVLUXSEG2EI8_V_MF4_M2, 2372 }, |
| 8300 | { PseudoVLUXSEG2EI8_V_MF4_MF2, 2373 }, |
| 8301 | { PseudoVLUXSEG2EI8_V_MF4_MF4, 2374 }, |
| 8302 | { PseudoVLUXSEG2EI8_V_MF8_M1, 2375 }, |
| 8303 | { PseudoVLUXSEG2EI8_V_MF8_MF2, 2376 }, |
| 8304 | { PseudoVLUXSEG2EI8_V_MF8_MF4, 2377 }, |
| 8305 | { PseudoVLUXSEG2EI8_V_MF8_MF8, 2378 }, |
| 8306 | { PseudoVLUXSEG3EI16_V_M1_M1, 2379 }, |
| 8307 | { PseudoVLUXSEG3EI16_V_M1_M2, 2380 }, |
| 8308 | { PseudoVLUXSEG3EI16_V_M1_MF2, 2381 }, |
| 8309 | { PseudoVLUXSEG3EI16_V_M2_M1, 2382 }, |
| 8310 | { PseudoVLUXSEG3EI16_V_M2_M2, 2383 }, |
| 8311 | { PseudoVLUXSEG3EI16_V_M4_M2, 2384 }, |
| 8312 | { PseudoVLUXSEG3EI16_V_MF2_M1, 2385 }, |
| 8313 | { PseudoVLUXSEG3EI16_V_MF2_M2, 2386 }, |
| 8314 | { PseudoVLUXSEG3EI16_V_MF2_MF2, 2387 }, |
| 8315 | { PseudoVLUXSEG3EI16_V_MF2_MF4, 2388 }, |
| 8316 | { PseudoVLUXSEG3EI16_V_MF4_M1, 2389 }, |
| 8317 | { PseudoVLUXSEG3EI16_V_MF4_MF2, 2390 }, |
| 8318 | { PseudoVLUXSEG3EI16_V_MF4_MF4, 2391 }, |
| 8319 | { PseudoVLUXSEG3EI16_V_MF4_MF8, 2392 }, |
| 8320 | { PseudoVLUXSEG3EI32_V_M1_M1, 2393 }, |
| 8321 | { PseudoVLUXSEG3EI32_V_M1_M2, 2394 }, |
| 8322 | { PseudoVLUXSEG3EI32_V_M1_MF2, 2395 }, |
| 8323 | { PseudoVLUXSEG3EI32_V_M1_MF4, 2396 }, |
| 8324 | { PseudoVLUXSEG3EI32_V_M2_M1, 2397 }, |
| 8325 | { PseudoVLUXSEG3EI32_V_M2_M2, 2398 }, |
| 8326 | { PseudoVLUXSEG3EI32_V_M2_MF2, 2399 }, |
| 8327 | { PseudoVLUXSEG3EI32_V_M4_M1, 2400 }, |
| 8328 | { PseudoVLUXSEG3EI32_V_M4_M2, 2401 }, |
| 8329 | { PseudoVLUXSEG3EI32_V_M8_M2, 2402 }, |
| 8330 | { PseudoVLUXSEG3EI32_V_MF2_M1, 2403 }, |
| 8331 | { PseudoVLUXSEG3EI32_V_MF2_MF2, 2404 }, |
| 8332 | { PseudoVLUXSEG3EI32_V_MF2_MF4, 2405 }, |
| 8333 | { PseudoVLUXSEG3EI32_V_MF2_MF8, 2406 }, |
| 8334 | { PseudoVLUXSEG3EI64_V_M1_M1, 2407 }, |
| 8335 | { PseudoVLUXSEG3EI64_V_M1_MF2, 2408 }, |
| 8336 | { PseudoVLUXSEG3EI64_V_M1_MF4, 2409 }, |
| 8337 | { PseudoVLUXSEG3EI64_V_M1_MF8, 2410 }, |
| 8338 | { PseudoVLUXSEG3EI64_V_M2_M1, 2411 }, |
| 8339 | { PseudoVLUXSEG3EI64_V_M2_M2, 2412 }, |
| 8340 | { PseudoVLUXSEG3EI64_V_M2_MF2, 2413 }, |
| 8341 | { PseudoVLUXSEG3EI64_V_M2_MF4, 2414 }, |
| 8342 | { PseudoVLUXSEG3EI64_V_M4_M1, 2415 }, |
| 8343 | { PseudoVLUXSEG3EI64_V_M4_M2, 2416 }, |
| 8344 | { PseudoVLUXSEG3EI64_V_M4_MF2, 2417 }, |
| 8345 | { PseudoVLUXSEG3EI64_V_M8_M1, 2418 }, |
| 8346 | { PseudoVLUXSEG3EI64_V_M8_M2, 2419 }, |
| 8347 | { PseudoVLUXSEG3EI8_V_M1_M1, 2420 }, |
| 8348 | { PseudoVLUXSEG3EI8_V_M1_M2, 2421 }, |
| 8349 | { PseudoVLUXSEG3EI8_V_M2_M2, 2422 }, |
| 8350 | { PseudoVLUXSEG3EI8_V_MF2_M1, 2423 }, |
| 8351 | { PseudoVLUXSEG3EI8_V_MF2_M2, 2424 }, |
| 8352 | { PseudoVLUXSEG3EI8_V_MF2_MF2, 2425 }, |
| 8353 | { PseudoVLUXSEG3EI8_V_MF4_M1, 2426 }, |
| 8354 | { PseudoVLUXSEG3EI8_V_MF4_M2, 2427 }, |
| 8355 | { PseudoVLUXSEG3EI8_V_MF4_MF2, 2428 }, |
| 8356 | { PseudoVLUXSEG3EI8_V_MF4_MF4, 2429 }, |
| 8357 | { PseudoVLUXSEG3EI8_V_MF8_M1, 2430 }, |
| 8358 | { PseudoVLUXSEG3EI8_V_MF8_MF2, 2431 }, |
| 8359 | { PseudoVLUXSEG3EI8_V_MF8_MF4, 2432 }, |
| 8360 | { PseudoVLUXSEG3EI8_V_MF8_MF8, 2433 }, |
| 8361 | { PseudoVLUXSEG4EI16_V_M1_M1, 2434 }, |
| 8362 | { PseudoVLUXSEG4EI16_V_M1_M2, 2435 }, |
| 8363 | { PseudoVLUXSEG4EI16_V_M1_MF2, 2436 }, |
| 8364 | { PseudoVLUXSEG4EI16_V_M2_M1, 2437 }, |
| 8365 | { PseudoVLUXSEG4EI16_V_M2_M2, 2438 }, |
| 8366 | { PseudoVLUXSEG4EI16_V_M4_M2, 2439 }, |
| 8367 | { PseudoVLUXSEG4EI16_V_MF2_M1, 2440 }, |
| 8368 | { PseudoVLUXSEG4EI16_V_MF2_M2, 2441 }, |
| 8369 | { PseudoVLUXSEG4EI16_V_MF2_MF2, 2442 }, |
| 8370 | { PseudoVLUXSEG4EI16_V_MF2_MF4, 2443 }, |
| 8371 | { PseudoVLUXSEG4EI16_V_MF4_M1, 2444 }, |
| 8372 | { PseudoVLUXSEG4EI16_V_MF4_MF2, 2445 }, |
| 8373 | { PseudoVLUXSEG4EI16_V_MF4_MF4, 2446 }, |
| 8374 | { PseudoVLUXSEG4EI16_V_MF4_MF8, 2447 }, |
| 8375 | { PseudoVLUXSEG4EI32_V_M1_M1, 2448 }, |
| 8376 | { PseudoVLUXSEG4EI32_V_M1_M2, 2449 }, |
| 8377 | { PseudoVLUXSEG4EI32_V_M1_MF2, 2450 }, |
| 8378 | { PseudoVLUXSEG4EI32_V_M1_MF4, 2451 }, |
| 8379 | { PseudoVLUXSEG4EI32_V_M2_M1, 2452 }, |
| 8380 | { PseudoVLUXSEG4EI32_V_M2_M2, 2453 }, |
| 8381 | { PseudoVLUXSEG4EI32_V_M2_MF2, 2454 }, |
| 8382 | { PseudoVLUXSEG4EI32_V_M4_M1, 2455 }, |
| 8383 | { PseudoVLUXSEG4EI32_V_M4_M2, 2456 }, |
| 8384 | { PseudoVLUXSEG4EI32_V_M8_M2, 2457 }, |
| 8385 | { PseudoVLUXSEG4EI32_V_MF2_M1, 2458 }, |
| 8386 | { PseudoVLUXSEG4EI32_V_MF2_MF2, 2459 }, |
| 8387 | { PseudoVLUXSEG4EI32_V_MF2_MF4, 2460 }, |
| 8388 | { PseudoVLUXSEG4EI32_V_MF2_MF8, 2461 }, |
| 8389 | { PseudoVLUXSEG4EI64_V_M1_M1, 2462 }, |
| 8390 | { PseudoVLUXSEG4EI64_V_M1_MF2, 2463 }, |
| 8391 | { PseudoVLUXSEG4EI64_V_M1_MF4, 2464 }, |
| 8392 | { PseudoVLUXSEG4EI64_V_M1_MF8, 2465 }, |
| 8393 | { PseudoVLUXSEG4EI64_V_M2_M1, 2466 }, |
| 8394 | { PseudoVLUXSEG4EI64_V_M2_M2, 2467 }, |
| 8395 | { PseudoVLUXSEG4EI64_V_M2_MF2, 2468 }, |
| 8396 | { PseudoVLUXSEG4EI64_V_M2_MF4, 2469 }, |
| 8397 | { PseudoVLUXSEG4EI64_V_M4_M1, 2470 }, |
| 8398 | { PseudoVLUXSEG4EI64_V_M4_M2, 2471 }, |
| 8399 | { PseudoVLUXSEG4EI64_V_M4_MF2, 2472 }, |
| 8400 | { PseudoVLUXSEG4EI64_V_M8_M1, 2473 }, |
| 8401 | { PseudoVLUXSEG4EI64_V_M8_M2, 2474 }, |
| 8402 | { PseudoVLUXSEG4EI8_V_M1_M1, 2475 }, |
| 8403 | { PseudoVLUXSEG4EI8_V_M1_M2, 2476 }, |
| 8404 | { PseudoVLUXSEG4EI8_V_M2_M2, 2477 }, |
| 8405 | { PseudoVLUXSEG4EI8_V_MF2_M1, 2478 }, |
| 8406 | { PseudoVLUXSEG4EI8_V_MF2_M2, 2479 }, |
| 8407 | { PseudoVLUXSEG4EI8_V_MF2_MF2, 2480 }, |
| 8408 | { PseudoVLUXSEG4EI8_V_MF4_M1, 2481 }, |
| 8409 | { PseudoVLUXSEG4EI8_V_MF4_M2, 2482 }, |
| 8410 | { PseudoVLUXSEG4EI8_V_MF4_MF2, 2483 }, |
| 8411 | { PseudoVLUXSEG4EI8_V_MF4_MF4, 2484 }, |
| 8412 | { PseudoVLUXSEG4EI8_V_MF8_M1, 2485 }, |
| 8413 | { PseudoVLUXSEG4EI8_V_MF8_MF2, 2486 }, |
| 8414 | { PseudoVLUXSEG4EI8_V_MF8_MF4, 2487 }, |
| 8415 | { PseudoVLUXSEG4EI8_V_MF8_MF8, 2488 }, |
| 8416 | { PseudoVLUXSEG5EI16_V_M1_M1, 2489 }, |
| 8417 | { PseudoVLUXSEG5EI16_V_M1_MF2, 2490 }, |
| 8418 | { PseudoVLUXSEG5EI16_V_M2_M1, 2491 }, |
| 8419 | { PseudoVLUXSEG5EI16_V_MF2_M1, 2492 }, |
| 8420 | { PseudoVLUXSEG5EI16_V_MF2_MF2, 2493 }, |
| 8421 | { PseudoVLUXSEG5EI16_V_MF2_MF4, 2494 }, |
| 8422 | { PseudoVLUXSEG5EI16_V_MF4_M1, 2495 }, |
| 8423 | { PseudoVLUXSEG5EI16_V_MF4_MF2, 2496 }, |
| 8424 | { PseudoVLUXSEG5EI16_V_MF4_MF4, 2497 }, |
| 8425 | { PseudoVLUXSEG5EI16_V_MF4_MF8, 2498 }, |
| 8426 | { PseudoVLUXSEG5EI32_V_M1_M1, 2499 }, |
| 8427 | { PseudoVLUXSEG5EI32_V_M1_MF2, 2500 }, |
| 8428 | { PseudoVLUXSEG5EI32_V_M1_MF4, 2501 }, |
| 8429 | { PseudoVLUXSEG5EI32_V_M2_M1, 2502 }, |
| 8430 | { PseudoVLUXSEG5EI32_V_M2_MF2, 2503 }, |
| 8431 | { PseudoVLUXSEG5EI32_V_M4_M1, 2504 }, |
| 8432 | { PseudoVLUXSEG5EI32_V_MF2_M1, 2505 }, |
| 8433 | { PseudoVLUXSEG5EI32_V_MF2_MF2, 2506 }, |
| 8434 | { PseudoVLUXSEG5EI32_V_MF2_MF4, 2507 }, |
| 8435 | { PseudoVLUXSEG5EI32_V_MF2_MF8, 2508 }, |
| 8436 | { PseudoVLUXSEG5EI64_V_M1_M1, 2509 }, |
| 8437 | { PseudoVLUXSEG5EI64_V_M1_MF2, 2510 }, |
| 8438 | { PseudoVLUXSEG5EI64_V_M1_MF4, 2511 }, |
| 8439 | { PseudoVLUXSEG5EI64_V_M1_MF8, 2512 }, |
| 8440 | { PseudoVLUXSEG5EI64_V_M2_M1, 2513 }, |
| 8441 | { PseudoVLUXSEG5EI64_V_M2_MF2, 2514 }, |
| 8442 | { PseudoVLUXSEG5EI64_V_M2_MF4, 2515 }, |
| 8443 | { PseudoVLUXSEG5EI64_V_M4_M1, 2516 }, |
| 8444 | { PseudoVLUXSEG5EI64_V_M4_MF2, 2517 }, |
| 8445 | { PseudoVLUXSEG5EI64_V_M8_M1, 2518 }, |
| 8446 | { PseudoVLUXSEG5EI8_V_M1_M1, 2519 }, |
| 8447 | { PseudoVLUXSEG5EI8_V_MF2_M1, 2520 }, |
| 8448 | { PseudoVLUXSEG5EI8_V_MF2_MF2, 2521 }, |
| 8449 | { PseudoVLUXSEG5EI8_V_MF4_M1, 2522 }, |
| 8450 | { PseudoVLUXSEG5EI8_V_MF4_MF2, 2523 }, |
| 8451 | { PseudoVLUXSEG5EI8_V_MF4_MF4, 2524 }, |
| 8452 | { PseudoVLUXSEG5EI8_V_MF8_M1, 2525 }, |
| 8453 | { PseudoVLUXSEG5EI8_V_MF8_MF2, 2526 }, |
| 8454 | { PseudoVLUXSEG5EI8_V_MF8_MF4, 2527 }, |
| 8455 | { PseudoVLUXSEG5EI8_V_MF8_MF8, 2528 }, |
| 8456 | { PseudoVLUXSEG6EI16_V_M1_M1, 2529 }, |
| 8457 | { PseudoVLUXSEG6EI16_V_M1_MF2, 2530 }, |
| 8458 | { PseudoVLUXSEG6EI16_V_M2_M1, 2531 }, |
| 8459 | { PseudoVLUXSEG6EI16_V_MF2_M1, 2532 }, |
| 8460 | { PseudoVLUXSEG6EI16_V_MF2_MF2, 2533 }, |
| 8461 | { PseudoVLUXSEG6EI16_V_MF2_MF4, 2534 }, |
| 8462 | { PseudoVLUXSEG6EI16_V_MF4_M1, 2535 }, |
| 8463 | { PseudoVLUXSEG6EI16_V_MF4_MF2, 2536 }, |
| 8464 | { PseudoVLUXSEG6EI16_V_MF4_MF4, 2537 }, |
| 8465 | { PseudoVLUXSEG6EI16_V_MF4_MF8, 2538 }, |
| 8466 | { PseudoVLUXSEG6EI32_V_M1_M1, 2539 }, |
| 8467 | { PseudoVLUXSEG6EI32_V_M1_MF2, 2540 }, |
| 8468 | { PseudoVLUXSEG6EI32_V_M1_MF4, 2541 }, |
| 8469 | { PseudoVLUXSEG6EI32_V_M2_M1, 2542 }, |
| 8470 | { PseudoVLUXSEG6EI32_V_M2_MF2, 2543 }, |
| 8471 | { PseudoVLUXSEG6EI32_V_M4_M1, 2544 }, |
| 8472 | { PseudoVLUXSEG6EI32_V_MF2_M1, 2545 }, |
| 8473 | { PseudoVLUXSEG6EI32_V_MF2_MF2, 2546 }, |
| 8474 | { PseudoVLUXSEG6EI32_V_MF2_MF4, 2547 }, |
| 8475 | { PseudoVLUXSEG6EI32_V_MF2_MF8, 2548 }, |
| 8476 | { PseudoVLUXSEG6EI64_V_M1_M1, 2549 }, |
| 8477 | { PseudoVLUXSEG6EI64_V_M1_MF2, 2550 }, |
| 8478 | { PseudoVLUXSEG6EI64_V_M1_MF4, 2551 }, |
| 8479 | { PseudoVLUXSEG6EI64_V_M1_MF8, 2552 }, |
| 8480 | { PseudoVLUXSEG6EI64_V_M2_M1, 2553 }, |
| 8481 | { PseudoVLUXSEG6EI64_V_M2_MF2, 2554 }, |
| 8482 | { PseudoVLUXSEG6EI64_V_M2_MF4, 2555 }, |
| 8483 | { PseudoVLUXSEG6EI64_V_M4_M1, 2556 }, |
| 8484 | { PseudoVLUXSEG6EI64_V_M4_MF2, 2557 }, |
| 8485 | { PseudoVLUXSEG6EI64_V_M8_M1, 2558 }, |
| 8486 | { PseudoVLUXSEG6EI8_V_M1_M1, 2559 }, |
| 8487 | { PseudoVLUXSEG6EI8_V_MF2_M1, 2560 }, |
| 8488 | { PseudoVLUXSEG6EI8_V_MF2_MF2, 2561 }, |
| 8489 | { PseudoVLUXSEG6EI8_V_MF4_M1, 2562 }, |
| 8490 | { PseudoVLUXSEG6EI8_V_MF4_MF2, 2563 }, |
| 8491 | { PseudoVLUXSEG6EI8_V_MF4_MF4, 2564 }, |
| 8492 | { PseudoVLUXSEG6EI8_V_MF8_M1, 2565 }, |
| 8493 | { PseudoVLUXSEG6EI8_V_MF8_MF2, 2566 }, |
| 8494 | { PseudoVLUXSEG6EI8_V_MF8_MF4, 2567 }, |
| 8495 | { PseudoVLUXSEG6EI8_V_MF8_MF8, 2568 }, |
| 8496 | { PseudoVLUXSEG7EI16_V_M1_M1, 2569 }, |
| 8497 | { PseudoVLUXSEG7EI16_V_M1_MF2, 2570 }, |
| 8498 | { PseudoVLUXSEG7EI16_V_M2_M1, 2571 }, |
| 8499 | { PseudoVLUXSEG7EI16_V_MF2_M1, 2572 }, |
| 8500 | { PseudoVLUXSEG7EI16_V_MF2_MF2, 2573 }, |
| 8501 | { PseudoVLUXSEG7EI16_V_MF2_MF4, 2574 }, |
| 8502 | { PseudoVLUXSEG7EI16_V_MF4_M1, 2575 }, |
| 8503 | { PseudoVLUXSEG7EI16_V_MF4_MF2, 2576 }, |
| 8504 | { PseudoVLUXSEG7EI16_V_MF4_MF4, 2577 }, |
| 8505 | { PseudoVLUXSEG7EI16_V_MF4_MF8, 2578 }, |
| 8506 | { PseudoVLUXSEG7EI32_V_M1_M1, 2579 }, |
| 8507 | { PseudoVLUXSEG7EI32_V_M1_MF2, 2580 }, |
| 8508 | { PseudoVLUXSEG7EI32_V_M1_MF4, 2581 }, |
| 8509 | { PseudoVLUXSEG7EI32_V_M2_M1, 2582 }, |
| 8510 | { PseudoVLUXSEG7EI32_V_M2_MF2, 2583 }, |
| 8511 | { PseudoVLUXSEG7EI32_V_M4_M1, 2584 }, |
| 8512 | { PseudoVLUXSEG7EI32_V_MF2_M1, 2585 }, |
| 8513 | { PseudoVLUXSEG7EI32_V_MF2_MF2, 2586 }, |
| 8514 | { PseudoVLUXSEG7EI32_V_MF2_MF4, 2587 }, |
| 8515 | { PseudoVLUXSEG7EI32_V_MF2_MF8, 2588 }, |
| 8516 | { PseudoVLUXSEG7EI64_V_M1_M1, 2589 }, |
| 8517 | { PseudoVLUXSEG7EI64_V_M1_MF2, 2590 }, |
| 8518 | { PseudoVLUXSEG7EI64_V_M1_MF4, 2591 }, |
| 8519 | { PseudoVLUXSEG7EI64_V_M1_MF8, 2592 }, |
| 8520 | { PseudoVLUXSEG7EI64_V_M2_M1, 2593 }, |
| 8521 | { PseudoVLUXSEG7EI64_V_M2_MF2, 2594 }, |
| 8522 | { PseudoVLUXSEG7EI64_V_M2_MF4, 2595 }, |
| 8523 | { PseudoVLUXSEG7EI64_V_M4_M1, 2596 }, |
| 8524 | { PseudoVLUXSEG7EI64_V_M4_MF2, 2597 }, |
| 8525 | { PseudoVLUXSEG7EI64_V_M8_M1, 2598 }, |
| 8526 | { PseudoVLUXSEG7EI8_V_M1_M1, 2599 }, |
| 8527 | { PseudoVLUXSEG7EI8_V_MF2_M1, 2600 }, |
| 8528 | { PseudoVLUXSEG7EI8_V_MF2_MF2, 2601 }, |
| 8529 | { PseudoVLUXSEG7EI8_V_MF4_M1, 2602 }, |
| 8530 | { PseudoVLUXSEG7EI8_V_MF4_MF2, 2603 }, |
| 8531 | { PseudoVLUXSEG7EI8_V_MF4_MF4, 2604 }, |
| 8532 | { PseudoVLUXSEG7EI8_V_MF8_M1, 2605 }, |
| 8533 | { PseudoVLUXSEG7EI8_V_MF8_MF2, 2606 }, |
| 8534 | { PseudoVLUXSEG7EI8_V_MF8_MF4, 2607 }, |
| 8535 | { PseudoVLUXSEG7EI8_V_MF8_MF8, 2608 }, |
| 8536 | { PseudoVLUXSEG8EI16_V_M1_M1, 2609 }, |
| 8537 | { PseudoVLUXSEG8EI16_V_M1_MF2, 2610 }, |
| 8538 | { PseudoVLUXSEG8EI16_V_M2_M1, 2611 }, |
| 8539 | { PseudoVLUXSEG8EI16_V_MF2_M1, 2612 }, |
| 8540 | { PseudoVLUXSEG8EI16_V_MF2_MF2, 2613 }, |
| 8541 | { PseudoVLUXSEG8EI16_V_MF2_MF4, 2614 }, |
| 8542 | { PseudoVLUXSEG8EI16_V_MF4_M1, 2615 }, |
| 8543 | { PseudoVLUXSEG8EI16_V_MF4_MF2, 2616 }, |
| 8544 | { PseudoVLUXSEG8EI16_V_MF4_MF4, 2617 }, |
| 8545 | { PseudoVLUXSEG8EI16_V_MF4_MF8, 2618 }, |
| 8546 | { PseudoVLUXSEG8EI32_V_M1_M1, 2619 }, |
| 8547 | { PseudoVLUXSEG8EI32_V_M1_MF2, 2620 }, |
| 8548 | { PseudoVLUXSEG8EI32_V_M1_MF4, 2621 }, |
| 8549 | { PseudoVLUXSEG8EI32_V_M2_M1, 2622 }, |
| 8550 | { PseudoVLUXSEG8EI32_V_M2_MF2, 2623 }, |
| 8551 | { PseudoVLUXSEG8EI32_V_M4_M1, 2624 }, |
| 8552 | { PseudoVLUXSEG8EI32_V_MF2_M1, 2625 }, |
| 8553 | { PseudoVLUXSEG8EI32_V_MF2_MF2, 2626 }, |
| 8554 | { PseudoVLUXSEG8EI32_V_MF2_MF4, 2627 }, |
| 8555 | { PseudoVLUXSEG8EI32_V_MF2_MF8, 2628 }, |
| 8556 | { PseudoVLUXSEG8EI64_V_M1_M1, 2629 }, |
| 8557 | { PseudoVLUXSEG8EI64_V_M1_MF2, 2630 }, |
| 8558 | { PseudoVLUXSEG8EI64_V_M1_MF4, 2631 }, |
| 8559 | { PseudoVLUXSEG8EI64_V_M1_MF8, 2632 }, |
| 8560 | { PseudoVLUXSEG8EI64_V_M2_M1, 2633 }, |
| 8561 | { PseudoVLUXSEG8EI64_V_M2_MF2, 2634 }, |
| 8562 | { PseudoVLUXSEG8EI64_V_M2_MF4, 2635 }, |
| 8563 | { PseudoVLUXSEG8EI64_V_M4_M1, 2636 }, |
| 8564 | { PseudoVLUXSEG8EI64_V_M4_MF2, 2637 }, |
| 8565 | { PseudoVLUXSEG8EI64_V_M8_M1, 2638 }, |
| 8566 | { PseudoVLUXSEG8EI8_V_M1_M1, 2639 }, |
| 8567 | { PseudoVLUXSEG8EI8_V_MF2_M1, 2640 }, |
| 8568 | { PseudoVLUXSEG8EI8_V_MF2_MF2, 2641 }, |
| 8569 | { PseudoVLUXSEG8EI8_V_MF4_M1, 2642 }, |
| 8570 | { PseudoVLUXSEG8EI8_V_MF4_MF2, 2643 }, |
| 8571 | { PseudoVLUXSEG8EI8_V_MF4_MF4, 2644 }, |
| 8572 | { PseudoVLUXSEG8EI8_V_MF8_M1, 2645 }, |
| 8573 | { PseudoVLUXSEG8EI8_V_MF8_MF2, 2646 }, |
| 8574 | { PseudoVLUXSEG8EI8_V_MF8_MF4, 2647 }, |
| 8575 | { PseudoVLUXSEG8EI8_V_MF8_MF8, 2648 }, |
| 8576 | { PseudoVMACC_VV_M1, 2649 }, |
| 8577 | { PseudoVMACC_VV_M2, 2650 }, |
| 8578 | { PseudoVMACC_VV_M4, 2651 }, |
| 8579 | { PseudoVMACC_VV_M8, 2652 }, |
| 8580 | { PseudoVMACC_VV_MF2, 2653 }, |
| 8581 | { PseudoVMACC_VV_MF4, 2654 }, |
| 8582 | { PseudoVMACC_VV_MF8, 2655 }, |
| 8583 | { PseudoVMACC_VX_M1, 2656 }, |
| 8584 | { PseudoVMACC_VX_M2, 2657 }, |
| 8585 | { PseudoVMACC_VX_M4, 2658 }, |
| 8586 | { PseudoVMACC_VX_M8, 2659 }, |
| 8587 | { PseudoVMACC_VX_MF2, 2660 }, |
| 8588 | { PseudoVMACC_VX_MF4, 2661 }, |
| 8589 | { PseudoVMACC_VX_MF8, 2662 }, |
| 8590 | { PseudoVMADD_VV_M1, 2663 }, |
| 8591 | { PseudoVMADD_VV_M2, 2664 }, |
| 8592 | { PseudoVMADD_VV_M4, 2665 }, |
| 8593 | { PseudoVMADD_VV_M8, 2666 }, |
| 8594 | { PseudoVMADD_VV_MF2, 2667 }, |
| 8595 | { PseudoVMADD_VV_MF4, 2668 }, |
| 8596 | { PseudoVMADD_VV_MF8, 2669 }, |
| 8597 | { PseudoVMADD_VX_M1, 2670 }, |
| 8598 | { PseudoVMADD_VX_M2, 2671 }, |
| 8599 | { PseudoVMADD_VX_M4, 2672 }, |
| 8600 | { PseudoVMADD_VX_M8, 2673 }, |
| 8601 | { PseudoVMADD_VX_MF2, 2674 }, |
| 8602 | { PseudoVMADD_VX_MF4, 2675 }, |
| 8603 | { PseudoVMADD_VX_MF8, 2676 }, |
| 8604 | { PseudoVMAXU_VV_M1, 2677 }, |
| 8605 | { PseudoVMAXU_VV_M2, 2678 }, |
| 8606 | { PseudoVMAXU_VV_M4, 2679 }, |
| 8607 | { PseudoVMAXU_VV_M8, 2680 }, |
| 8608 | { PseudoVMAXU_VV_MF2, 2681 }, |
| 8609 | { PseudoVMAXU_VV_MF4, 2682 }, |
| 8610 | { PseudoVMAXU_VV_MF8, 2683 }, |
| 8611 | { PseudoVMAXU_VX_M1, 2684 }, |
| 8612 | { PseudoVMAXU_VX_M2, 2685 }, |
| 8613 | { PseudoVMAXU_VX_M4, 2686 }, |
| 8614 | { PseudoVMAXU_VX_M8, 2687 }, |
| 8615 | { PseudoVMAXU_VX_MF2, 2688 }, |
| 8616 | { PseudoVMAXU_VX_MF4, 2689 }, |
| 8617 | { PseudoVMAXU_VX_MF8, 2690 }, |
| 8618 | { PseudoVMAX_VV_M1, 2691 }, |
| 8619 | { PseudoVMAX_VV_M2, 2692 }, |
| 8620 | { PseudoVMAX_VV_M4, 2693 }, |
| 8621 | { PseudoVMAX_VV_M8, 2694 }, |
| 8622 | { PseudoVMAX_VV_MF2, 2695 }, |
| 8623 | { PseudoVMAX_VV_MF4, 2696 }, |
| 8624 | { PseudoVMAX_VV_MF8, 2697 }, |
| 8625 | { PseudoVMAX_VX_M1, 2698 }, |
| 8626 | { PseudoVMAX_VX_M2, 2699 }, |
| 8627 | { PseudoVMAX_VX_M4, 2700 }, |
| 8628 | { PseudoVMAX_VX_M8, 2701 }, |
| 8629 | { PseudoVMAX_VX_MF2, 2702 }, |
| 8630 | { PseudoVMAX_VX_MF4, 2703 }, |
| 8631 | { PseudoVMAX_VX_MF8, 2704 }, |
| 8632 | { PseudoVMFEQ_VFPR16_M1, 2705 }, |
| 8633 | { PseudoVMFEQ_VFPR16_M2, 2706 }, |
| 8634 | { PseudoVMFEQ_VFPR16_M4, 2707 }, |
| 8635 | { PseudoVMFEQ_VFPR16_M8, 2708 }, |
| 8636 | { PseudoVMFEQ_VFPR16_MF2, 2709 }, |
| 8637 | { PseudoVMFEQ_VFPR16_MF4, 2710 }, |
| 8638 | { PseudoVMFEQ_VFPR32_M1, 2711 }, |
| 8639 | { PseudoVMFEQ_VFPR32_M2, 2712 }, |
| 8640 | { PseudoVMFEQ_VFPR32_M4, 2713 }, |
| 8641 | { PseudoVMFEQ_VFPR32_M8, 2714 }, |
| 8642 | { PseudoVMFEQ_VFPR32_MF2, 2715 }, |
| 8643 | { PseudoVMFEQ_VFPR64_M1, 2716 }, |
| 8644 | { PseudoVMFEQ_VFPR64_M2, 2717 }, |
| 8645 | { PseudoVMFEQ_VFPR64_M4, 2718 }, |
| 8646 | { PseudoVMFEQ_VFPR64_M8, 2719 }, |
| 8647 | { PseudoVMFEQ_VV_M1, 2720 }, |
| 8648 | { PseudoVMFEQ_VV_M2, 2721 }, |
| 8649 | { PseudoVMFEQ_VV_M4, 2722 }, |
| 8650 | { PseudoVMFEQ_VV_M8, 2723 }, |
| 8651 | { PseudoVMFEQ_VV_MF2, 2724 }, |
| 8652 | { PseudoVMFEQ_VV_MF4, 2725 }, |
| 8653 | { PseudoVMFGE_VFPR16_M1, 2726 }, |
| 8654 | { PseudoVMFGE_VFPR16_M2, 2727 }, |
| 8655 | { PseudoVMFGE_VFPR16_M4, 2728 }, |
| 8656 | { PseudoVMFGE_VFPR16_M8, 2729 }, |
| 8657 | { PseudoVMFGE_VFPR16_MF2, 2730 }, |
| 8658 | { PseudoVMFGE_VFPR16_MF4, 2731 }, |
| 8659 | { PseudoVMFGE_VFPR32_M1, 2732 }, |
| 8660 | { PseudoVMFGE_VFPR32_M2, 2733 }, |
| 8661 | { PseudoVMFGE_VFPR32_M4, 2734 }, |
| 8662 | { PseudoVMFGE_VFPR32_M8, 2735 }, |
| 8663 | { PseudoVMFGE_VFPR32_MF2, 2736 }, |
| 8664 | { PseudoVMFGE_VFPR64_M1, 2737 }, |
| 8665 | { PseudoVMFGE_VFPR64_M2, 2738 }, |
| 8666 | { PseudoVMFGE_VFPR64_M4, 2739 }, |
| 8667 | { PseudoVMFGE_VFPR64_M8, 2740 }, |
| 8668 | { PseudoVMFGT_VFPR16_M1, 2741 }, |
| 8669 | { PseudoVMFGT_VFPR16_M2, 2742 }, |
| 8670 | { PseudoVMFGT_VFPR16_M4, 2743 }, |
| 8671 | { PseudoVMFGT_VFPR16_M8, 2744 }, |
| 8672 | { PseudoVMFGT_VFPR16_MF2, 2745 }, |
| 8673 | { PseudoVMFGT_VFPR16_MF4, 2746 }, |
| 8674 | { PseudoVMFGT_VFPR32_M1, 2747 }, |
| 8675 | { PseudoVMFGT_VFPR32_M2, 2748 }, |
| 8676 | { PseudoVMFGT_VFPR32_M4, 2749 }, |
| 8677 | { PseudoVMFGT_VFPR32_M8, 2750 }, |
| 8678 | { PseudoVMFGT_VFPR32_MF2, 2751 }, |
| 8679 | { PseudoVMFGT_VFPR64_M1, 2752 }, |
| 8680 | { PseudoVMFGT_VFPR64_M2, 2753 }, |
| 8681 | { PseudoVMFGT_VFPR64_M4, 2754 }, |
| 8682 | { PseudoVMFGT_VFPR64_M8, 2755 }, |
| 8683 | { PseudoVMFLE_VFPR16_M1, 2756 }, |
| 8684 | { PseudoVMFLE_VFPR16_M2, 2757 }, |
| 8685 | { PseudoVMFLE_VFPR16_M4, 2758 }, |
| 8686 | { PseudoVMFLE_VFPR16_M8, 2759 }, |
| 8687 | { PseudoVMFLE_VFPR16_MF2, 2760 }, |
| 8688 | { PseudoVMFLE_VFPR16_MF4, 2761 }, |
| 8689 | { PseudoVMFLE_VFPR32_M1, 2762 }, |
| 8690 | { PseudoVMFLE_VFPR32_M2, 2763 }, |
| 8691 | { PseudoVMFLE_VFPR32_M4, 2764 }, |
| 8692 | { PseudoVMFLE_VFPR32_M8, 2765 }, |
| 8693 | { PseudoVMFLE_VFPR32_MF2, 2766 }, |
| 8694 | { PseudoVMFLE_VFPR64_M1, 2767 }, |
| 8695 | { PseudoVMFLE_VFPR64_M2, 2768 }, |
| 8696 | { PseudoVMFLE_VFPR64_M4, 2769 }, |
| 8697 | { PseudoVMFLE_VFPR64_M8, 2770 }, |
| 8698 | { PseudoVMFLE_VV_M1, 2771 }, |
| 8699 | { PseudoVMFLE_VV_M2, 2772 }, |
| 8700 | { PseudoVMFLE_VV_M4, 2773 }, |
| 8701 | { PseudoVMFLE_VV_M8, 2774 }, |
| 8702 | { PseudoVMFLE_VV_MF2, 2775 }, |
| 8703 | { PseudoVMFLE_VV_MF4, 2776 }, |
| 8704 | { PseudoVMFLT_VFPR16_M1, 2777 }, |
| 8705 | { PseudoVMFLT_VFPR16_M2, 2778 }, |
| 8706 | { PseudoVMFLT_VFPR16_M4, 2779 }, |
| 8707 | { PseudoVMFLT_VFPR16_M8, 2780 }, |
| 8708 | { PseudoVMFLT_VFPR16_MF2, 2781 }, |
| 8709 | { PseudoVMFLT_VFPR16_MF4, 2782 }, |
| 8710 | { PseudoVMFLT_VFPR32_M1, 2783 }, |
| 8711 | { PseudoVMFLT_VFPR32_M2, 2784 }, |
| 8712 | { PseudoVMFLT_VFPR32_M4, 2785 }, |
| 8713 | { PseudoVMFLT_VFPR32_M8, 2786 }, |
| 8714 | { PseudoVMFLT_VFPR32_MF2, 2787 }, |
| 8715 | { PseudoVMFLT_VFPR64_M1, 2788 }, |
| 8716 | { PseudoVMFLT_VFPR64_M2, 2789 }, |
| 8717 | { PseudoVMFLT_VFPR64_M4, 2790 }, |
| 8718 | { PseudoVMFLT_VFPR64_M8, 2791 }, |
| 8719 | { PseudoVMFLT_VV_M1, 2792 }, |
| 8720 | { PseudoVMFLT_VV_M2, 2793 }, |
| 8721 | { PseudoVMFLT_VV_M4, 2794 }, |
| 8722 | { PseudoVMFLT_VV_M8, 2795 }, |
| 8723 | { PseudoVMFLT_VV_MF2, 2796 }, |
| 8724 | { PseudoVMFLT_VV_MF4, 2797 }, |
| 8725 | { PseudoVMFNE_VFPR16_M1, 2798 }, |
| 8726 | { PseudoVMFNE_VFPR16_M2, 2799 }, |
| 8727 | { PseudoVMFNE_VFPR16_M4, 2800 }, |
| 8728 | { PseudoVMFNE_VFPR16_M8, 2801 }, |
| 8729 | { PseudoVMFNE_VFPR16_MF2, 2802 }, |
| 8730 | { PseudoVMFNE_VFPR16_MF4, 2803 }, |
| 8731 | { PseudoVMFNE_VFPR32_M1, 2804 }, |
| 8732 | { PseudoVMFNE_VFPR32_M2, 2805 }, |
| 8733 | { PseudoVMFNE_VFPR32_M4, 2806 }, |
| 8734 | { PseudoVMFNE_VFPR32_M8, 2807 }, |
| 8735 | { PseudoVMFNE_VFPR32_MF2, 2808 }, |
| 8736 | { PseudoVMFNE_VFPR64_M1, 2809 }, |
| 8737 | { PseudoVMFNE_VFPR64_M2, 2810 }, |
| 8738 | { PseudoVMFNE_VFPR64_M4, 2811 }, |
| 8739 | { PseudoVMFNE_VFPR64_M8, 2812 }, |
| 8740 | { PseudoVMFNE_VV_M1, 2813 }, |
| 8741 | { PseudoVMFNE_VV_M2, 2814 }, |
| 8742 | { PseudoVMFNE_VV_M4, 2815 }, |
| 8743 | { PseudoVMFNE_VV_M8, 2816 }, |
| 8744 | { PseudoVMFNE_VV_MF2, 2817 }, |
| 8745 | { PseudoVMFNE_VV_MF4, 2818 }, |
| 8746 | { PseudoVMINU_VV_M1, 2819 }, |
| 8747 | { PseudoVMINU_VV_M2, 2820 }, |
| 8748 | { PseudoVMINU_VV_M4, 2821 }, |
| 8749 | { PseudoVMINU_VV_M8, 2822 }, |
| 8750 | { PseudoVMINU_VV_MF2, 2823 }, |
| 8751 | { PseudoVMINU_VV_MF4, 2824 }, |
| 8752 | { PseudoVMINU_VV_MF8, 2825 }, |
| 8753 | { PseudoVMINU_VX_M1, 2826 }, |
| 8754 | { PseudoVMINU_VX_M2, 2827 }, |
| 8755 | { PseudoVMINU_VX_M4, 2828 }, |
| 8756 | { PseudoVMINU_VX_M8, 2829 }, |
| 8757 | { PseudoVMINU_VX_MF2, 2830 }, |
| 8758 | { PseudoVMINU_VX_MF4, 2831 }, |
| 8759 | { PseudoVMINU_VX_MF8, 2832 }, |
| 8760 | { PseudoVMIN_VV_M1, 2833 }, |
| 8761 | { PseudoVMIN_VV_M2, 2834 }, |
| 8762 | { PseudoVMIN_VV_M4, 2835 }, |
| 8763 | { PseudoVMIN_VV_M8, 2836 }, |
| 8764 | { PseudoVMIN_VV_MF2, 2837 }, |
| 8765 | { PseudoVMIN_VV_MF4, 2838 }, |
| 8766 | { PseudoVMIN_VV_MF8, 2839 }, |
| 8767 | { PseudoVMIN_VX_M1, 2840 }, |
| 8768 | { PseudoVMIN_VX_M2, 2841 }, |
| 8769 | { PseudoVMIN_VX_M4, 2842 }, |
| 8770 | { PseudoVMIN_VX_M8, 2843 }, |
| 8771 | { PseudoVMIN_VX_MF2, 2844 }, |
| 8772 | { PseudoVMIN_VX_MF4, 2845 }, |
| 8773 | { PseudoVMIN_VX_MF8, 2846 }, |
| 8774 | { PseudoVMSEQ_VI_M1, 2847 }, |
| 8775 | { PseudoVMSEQ_VI_M2, 2848 }, |
| 8776 | { PseudoVMSEQ_VI_M4, 2849 }, |
| 8777 | { PseudoVMSEQ_VI_M8, 2850 }, |
| 8778 | { PseudoVMSEQ_VI_MF2, 2851 }, |
| 8779 | { PseudoVMSEQ_VI_MF4, 2852 }, |
| 8780 | { PseudoVMSEQ_VI_MF8, 2853 }, |
| 8781 | { PseudoVMSEQ_VV_M1, 2854 }, |
| 8782 | { PseudoVMSEQ_VV_M2, 2855 }, |
| 8783 | { PseudoVMSEQ_VV_M4, 2856 }, |
| 8784 | { PseudoVMSEQ_VV_M8, 2857 }, |
| 8785 | { PseudoVMSEQ_VV_MF2, 2858 }, |
| 8786 | { PseudoVMSEQ_VV_MF4, 2859 }, |
| 8787 | { PseudoVMSEQ_VV_MF8, 2860 }, |
| 8788 | { PseudoVMSEQ_VX_M1, 2861 }, |
| 8789 | { PseudoVMSEQ_VX_M2, 2862 }, |
| 8790 | { PseudoVMSEQ_VX_M4, 2863 }, |
| 8791 | { PseudoVMSEQ_VX_M8, 2864 }, |
| 8792 | { PseudoVMSEQ_VX_MF2, 2865 }, |
| 8793 | { PseudoVMSEQ_VX_MF4, 2866 }, |
| 8794 | { PseudoVMSEQ_VX_MF8, 2867 }, |
| 8795 | { PseudoVMSGTU_VI_M1, 2868 }, |
| 8796 | { PseudoVMSGTU_VI_M2, 2869 }, |
| 8797 | { PseudoVMSGTU_VI_M4, 2870 }, |
| 8798 | { PseudoVMSGTU_VI_M8, 2871 }, |
| 8799 | { PseudoVMSGTU_VI_MF2, 2872 }, |
| 8800 | { PseudoVMSGTU_VI_MF4, 2873 }, |
| 8801 | { PseudoVMSGTU_VI_MF8, 2874 }, |
| 8802 | { PseudoVMSGTU_VX_M1, 2875 }, |
| 8803 | { PseudoVMSGTU_VX_M2, 2876 }, |
| 8804 | { PseudoVMSGTU_VX_M4, 2877 }, |
| 8805 | { PseudoVMSGTU_VX_M8, 2878 }, |
| 8806 | { PseudoVMSGTU_VX_MF2, 2879 }, |
| 8807 | { PseudoVMSGTU_VX_MF4, 2880 }, |
| 8808 | { PseudoVMSGTU_VX_MF8, 2881 }, |
| 8809 | { PseudoVMSGT_VI_M1, 2882 }, |
| 8810 | { PseudoVMSGT_VI_M2, 2883 }, |
| 8811 | { PseudoVMSGT_VI_M4, 2884 }, |
| 8812 | { PseudoVMSGT_VI_M8, 2885 }, |
| 8813 | { PseudoVMSGT_VI_MF2, 2886 }, |
| 8814 | { PseudoVMSGT_VI_MF4, 2887 }, |
| 8815 | { PseudoVMSGT_VI_MF8, 2888 }, |
| 8816 | { PseudoVMSGT_VX_M1, 2889 }, |
| 8817 | { PseudoVMSGT_VX_M2, 2890 }, |
| 8818 | { PseudoVMSGT_VX_M4, 2891 }, |
| 8819 | { PseudoVMSGT_VX_M8, 2892 }, |
| 8820 | { PseudoVMSGT_VX_MF2, 2893 }, |
| 8821 | { PseudoVMSGT_VX_MF4, 2894 }, |
| 8822 | { PseudoVMSGT_VX_MF8, 2895 }, |
| 8823 | { PseudoVMSLEU_VI_M1, 2896 }, |
| 8824 | { PseudoVMSLEU_VI_M2, 2897 }, |
| 8825 | { PseudoVMSLEU_VI_M4, 2898 }, |
| 8826 | { PseudoVMSLEU_VI_M8, 2899 }, |
| 8827 | { PseudoVMSLEU_VI_MF2, 2900 }, |
| 8828 | { PseudoVMSLEU_VI_MF4, 2901 }, |
| 8829 | { PseudoVMSLEU_VI_MF8, 2902 }, |
| 8830 | { PseudoVMSLEU_VV_M1, 2903 }, |
| 8831 | { PseudoVMSLEU_VV_M2, 2904 }, |
| 8832 | { PseudoVMSLEU_VV_M4, 2905 }, |
| 8833 | { PseudoVMSLEU_VV_M8, 2906 }, |
| 8834 | { PseudoVMSLEU_VV_MF2, 2907 }, |
| 8835 | { PseudoVMSLEU_VV_MF4, 2908 }, |
| 8836 | { PseudoVMSLEU_VV_MF8, 2909 }, |
| 8837 | { PseudoVMSLEU_VX_M1, 2910 }, |
| 8838 | { PseudoVMSLEU_VX_M2, 2911 }, |
| 8839 | { PseudoVMSLEU_VX_M4, 2912 }, |
| 8840 | { PseudoVMSLEU_VX_M8, 2913 }, |
| 8841 | { PseudoVMSLEU_VX_MF2, 2914 }, |
| 8842 | { PseudoVMSLEU_VX_MF4, 2915 }, |
| 8843 | { PseudoVMSLEU_VX_MF8, 2916 }, |
| 8844 | { PseudoVMSLE_VI_M1, 2917 }, |
| 8845 | { PseudoVMSLE_VI_M2, 2918 }, |
| 8846 | { PseudoVMSLE_VI_M4, 2919 }, |
| 8847 | { PseudoVMSLE_VI_M8, 2920 }, |
| 8848 | { PseudoVMSLE_VI_MF2, 2921 }, |
| 8849 | { PseudoVMSLE_VI_MF4, 2922 }, |
| 8850 | { PseudoVMSLE_VI_MF8, 2923 }, |
| 8851 | { PseudoVMSLE_VV_M1, 2924 }, |
| 8852 | { PseudoVMSLE_VV_M2, 2925 }, |
| 8853 | { PseudoVMSLE_VV_M4, 2926 }, |
| 8854 | { PseudoVMSLE_VV_M8, 2927 }, |
| 8855 | { PseudoVMSLE_VV_MF2, 2928 }, |
| 8856 | { PseudoVMSLE_VV_MF4, 2929 }, |
| 8857 | { PseudoVMSLE_VV_MF8, 2930 }, |
| 8858 | { PseudoVMSLE_VX_M1, 2931 }, |
| 8859 | { PseudoVMSLE_VX_M2, 2932 }, |
| 8860 | { PseudoVMSLE_VX_M4, 2933 }, |
| 8861 | { PseudoVMSLE_VX_M8, 2934 }, |
| 8862 | { PseudoVMSLE_VX_MF2, 2935 }, |
| 8863 | { PseudoVMSLE_VX_MF4, 2936 }, |
| 8864 | { PseudoVMSLE_VX_MF8, 2937 }, |
| 8865 | { PseudoVMSLTU_VV_M1, 2938 }, |
| 8866 | { PseudoVMSLTU_VV_M2, 2939 }, |
| 8867 | { PseudoVMSLTU_VV_M4, 2940 }, |
| 8868 | { PseudoVMSLTU_VV_M8, 2941 }, |
| 8869 | { PseudoVMSLTU_VV_MF2, 2942 }, |
| 8870 | { PseudoVMSLTU_VV_MF4, 2943 }, |
| 8871 | { PseudoVMSLTU_VV_MF8, 2944 }, |
| 8872 | { PseudoVMSLTU_VX_M1, 2945 }, |
| 8873 | { PseudoVMSLTU_VX_M2, 2946 }, |
| 8874 | { PseudoVMSLTU_VX_M4, 2947 }, |
| 8875 | { PseudoVMSLTU_VX_M8, 2948 }, |
| 8876 | { PseudoVMSLTU_VX_MF2, 2949 }, |
| 8877 | { PseudoVMSLTU_VX_MF4, 2950 }, |
| 8878 | { PseudoVMSLTU_VX_MF8, 2951 }, |
| 8879 | { PseudoVMSLT_VV_M1, 2952 }, |
| 8880 | { PseudoVMSLT_VV_M2, 2953 }, |
| 8881 | { PseudoVMSLT_VV_M4, 2954 }, |
| 8882 | { PseudoVMSLT_VV_M8, 2955 }, |
| 8883 | { PseudoVMSLT_VV_MF2, 2956 }, |
| 8884 | { PseudoVMSLT_VV_MF4, 2957 }, |
| 8885 | { PseudoVMSLT_VV_MF8, 2958 }, |
| 8886 | { PseudoVMSLT_VX_M1, 2959 }, |
| 8887 | { PseudoVMSLT_VX_M2, 2960 }, |
| 8888 | { PseudoVMSLT_VX_M4, 2961 }, |
| 8889 | { PseudoVMSLT_VX_M8, 2962 }, |
| 8890 | { PseudoVMSLT_VX_MF2, 2963 }, |
| 8891 | { PseudoVMSLT_VX_MF4, 2964 }, |
| 8892 | { PseudoVMSLT_VX_MF8, 2965 }, |
| 8893 | { PseudoVMSNE_VI_M1, 2966 }, |
| 8894 | { PseudoVMSNE_VI_M2, 2967 }, |
| 8895 | { PseudoVMSNE_VI_M4, 2968 }, |
| 8896 | { PseudoVMSNE_VI_M8, 2969 }, |
| 8897 | { PseudoVMSNE_VI_MF2, 2970 }, |
| 8898 | { PseudoVMSNE_VI_MF4, 2971 }, |
| 8899 | { PseudoVMSNE_VI_MF8, 2972 }, |
| 8900 | { PseudoVMSNE_VV_M1, 2973 }, |
| 8901 | { PseudoVMSNE_VV_M2, 2974 }, |
| 8902 | { PseudoVMSNE_VV_M4, 2975 }, |
| 8903 | { PseudoVMSNE_VV_M8, 2976 }, |
| 8904 | { PseudoVMSNE_VV_MF2, 2977 }, |
| 8905 | { PseudoVMSNE_VV_MF4, 2978 }, |
| 8906 | { PseudoVMSNE_VV_MF8, 2979 }, |
| 8907 | { PseudoVMSNE_VX_M1, 2980 }, |
| 8908 | { PseudoVMSNE_VX_M2, 2981 }, |
| 8909 | { PseudoVMSNE_VX_M4, 2982 }, |
| 8910 | { PseudoVMSNE_VX_M8, 2983 }, |
| 8911 | { PseudoVMSNE_VX_MF2, 2984 }, |
| 8912 | { PseudoVMSNE_VX_MF4, 2985 }, |
| 8913 | { PseudoVMSNE_VX_MF8, 2986 }, |
| 8914 | { PseudoVMULHSU_VV_M1, 2987 }, |
| 8915 | { PseudoVMULHSU_VV_M2, 2988 }, |
| 8916 | { PseudoVMULHSU_VV_M4, 2989 }, |
| 8917 | { PseudoVMULHSU_VV_M8, 2990 }, |
| 8918 | { PseudoVMULHSU_VV_MF2, 2991 }, |
| 8919 | { PseudoVMULHSU_VV_MF4, 2992 }, |
| 8920 | { PseudoVMULHSU_VV_MF8, 2993 }, |
| 8921 | { PseudoVMULHSU_VX_M1, 2994 }, |
| 8922 | { PseudoVMULHSU_VX_M2, 2995 }, |
| 8923 | { PseudoVMULHSU_VX_M4, 2996 }, |
| 8924 | { PseudoVMULHSU_VX_M8, 2997 }, |
| 8925 | { PseudoVMULHSU_VX_MF2, 2998 }, |
| 8926 | { PseudoVMULHSU_VX_MF4, 2999 }, |
| 8927 | { PseudoVMULHSU_VX_MF8, 3000 }, |
| 8928 | { PseudoVMULHU_VV_M1, 3001 }, |
| 8929 | { PseudoVMULHU_VV_M2, 3002 }, |
| 8930 | { PseudoVMULHU_VV_M4, 3003 }, |
| 8931 | { PseudoVMULHU_VV_M8, 3004 }, |
| 8932 | { PseudoVMULHU_VV_MF2, 3005 }, |
| 8933 | { PseudoVMULHU_VV_MF4, 3006 }, |
| 8934 | { PseudoVMULHU_VV_MF8, 3007 }, |
| 8935 | { PseudoVMULHU_VX_M1, 3008 }, |
| 8936 | { PseudoVMULHU_VX_M2, 3009 }, |
| 8937 | { PseudoVMULHU_VX_M4, 3010 }, |
| 8938 | { PseudoVMULHU_VX_M8, 3011 }, |
| 8939 | { PseudoVMULHU_VX_MF2, 3012 }, |
| 8940 | { PseudoVMULHU_VX_MF4, 3013 }, |
| 8941 | { PseudoVMULHU_VX_MF8, 3014 }, |
| 8942 | { PseudoVMULH_VV_M1, 3015 }, |
| 8943 | { PseudoVMULH_VV_M2, 3016 }, |
| 8944 | { PseudoVMULH_VV_M4, 3017 }, |
| 8945 | { PseudoVMULH_VV_M8, 3018 }, |
| 8946 | { PseudoVMULH_VV_MF2, 3019 }, |
| 8947 | { PseudoVMULH_VV_MF4, 3020 }, |
| 8948 | { PseudoVMULH_VV_MF8, 3021 }, |
| 8949 | { PseudoVMULH_VX_M1, 3022 }, |
| 8950 | { PseudoVMULH_VX_M2, 3023 }, |
| 8951 | { PseudoVMULH_VX_M4, 3024 }, |
| 8952 | { PseudoVMULH_VX_M8, 3025 }, |
| 8953 | { PseudoVMULH_VX_MF2, 3026 }, |
| 8954 | { PseudoVMULH_VX_MF4, 3027 }, |
| 8955 | { PseudoVMULH_VX_MF8, 3028 }, |
| 8956 | { PseudoVMUL_VV_M1, 3029 }, |
| 8957 | { PseudoVMUL_VV_M2, 3030 }, |
| 8958 | { PseudoVMUL_VV_M4, 3031 }, |
| 8959 | { PseudoVMUL_VV_M8, 3032 }, |
| 8960 | { PseudoVMUL_VV_MF2, 3033 }, |
| 8961 | { PseudoVMUL_VV_MF4, 3034 }, |
| 8962 | { PseudoVMUL_VV_MF8, 3035 }, |
| 8963 | { PseudoVMUL_VX_M1, 3036 }, |
| 8964 | { PseudoVMUL_VX_M2, 3037 }, |
| 8965 | { PseudoVMUL_VX_M4, 3038 }, |
| 8966 | { PseudoVMUL_VX_M8, 3039 }, |
| 8967 | { PseudoVMUL_VX_MF2, 3040 }, |
| 8968 | { PseudoVMUL_VX_MF4, 3041 }, |
| 8969 | { PseudoVMUL_VX_MF8, 3042 }, |
| 8970 | { PseudoVNCLIPU_WI_M1, 3043 }, |
| 8971 | { PseudoVNCLIPU_WI_M2, 3044 }, |
| 8972 | { PseudoVNCLIPU_WI_M4, 3045 }, |
| 8973 | { PseudoVNCLIPU_WI_MF2, 3046 }, |
| 8974 | { PseudoVNCLIPU_WI_MF4, 3047 }, |
| 8975 | { PseudoVNCLIPU_WI_MF8, 3048 }, |
| 8976 | { PseudoVNCLIPU_WV_M1, 3049 }, |
| 8977 | { PseudoVNCLIPU_WV_M2, 3050 }, |
| 8978 | { PseudoVNCLIPU_WV_M4, 3051 }, |
| 8979 | { PseudoVNCLIPU_WV_MF2, 3052 }, |
| 8980 | { PseudoVNCLIPU_WV_MF4, 3053 }, |
| 8981 | { PseudoVNCLIPU_WV_MF8, 3054 }, |
| 8982 | { PseudoVNCLIPU_WX_M1, 3055 }, |
| 8983 | { PseudoVNCLIPU_WX_M2, 3056 }, |
| 8984 | { PseudoVNCLIPU_WX_M4, 3057 }, |
| 8985 | { PseudoVNCLIPU_WX_MF2, 3058 }, |
| 8986 | { PseudoVNCLIPU_WX_MF4, 3059 }, |
| 8987 | { PseudoVNCLIPU_WX_MF8, 3060 }, |
| 8988 | { PseudoVNCLIP_WI_M1, 3061 }, |
| 8989 | { PseudoVNCLIP_WI_M2, 3062 }, |
| 8990 | { PseudoVNCLIP_WI_M4, 3063 }, |
| 8991 | { PseudoVNCLIP_WI_MF2, 3064 }, |
| 8992 | { PseudoVNCLIP_WI_MF4, 3065 }, |
| 8993 | { PseudoVNCLIP_WI_MF8, 3066 }, |
| 8994 | { PseudoVNCLIP_WV_M1, 3067 }, |
| 8995 | { PseudoVNCLIP_WV_M2, 3068 }, |
| 8996 | { PseudoVNCLIP_WV_M4, 3069 }, |
| 8997 | { PseudoVNCLIP_WV_MF2, 3070 }, |
| 8998 | { PseudoVNCLIP_WV_MF4, 3071 }, |
| 8999 | { PseudoVNCLIP_WV_MF8, 3072 }, |
| 9000 | { PseudoVNCLIP_WX_M1, 3073 }, |
| 9001 | { PseudoVNCLIP_WX_M2, 3074 }, |
| 9002 | { PseudoVNCLIP_WX_M4, 3075 }, |
| 9003 | { PseudoVNCLIP_WX_MF2, 3076 }, |
| 9004 | { PseudoVNCLIP_WX_MF4, 3077 }, |
| 9005 | { PseudoVNCLIP_WX_MF8, 3078 }, |
| 9006 | { PseudoVNMSAC_VV_M1, 3079 }, |
| 9007 | { PseudoVNMSAC_VV_M2, 3080 }, |
| 9008 | { PseudoVNMSAC_VV_M4, 3081 }, |
| 9009 | { PseudoVNMSAC_VV_M8, 3082 }, |
| 9010 | { PseudoVNMSAC_VV_MF2, 3083 }, |
| 9011 | { PseudoVNMSAC_VV_MF4, 3084 }, |
| 9012 | { PseudoVNMSAC_VV_MF8, 3085 }, |
| 9013 | { PseudoVNMSAC_VX_M1, 3086 }, |
| 9014 | { PseudoVNMSAC_VX_M2, 3087 }, |
| 9015 | { PseudoVNMSAC_VX_M4, 3088 }, |
| 9016 | { PseudoVNMSAC_VX_M8, 3089 }, |
| 9017 | { PseudoVNMSAC_VX_MF2, 3090 }, |
| 9018 | { PseudoVNMSAC_VX_MF4, 3091 }, |
| 9019 | { PseudoVNMSAC_VX_MF8, 3092 }, |
| 9020 | { PseudoVNMSUB_VV_M1, 3093 }, |
| 9021 | { PseudoVNMSUB_VV_M2, 3094 }, |
| 9022 | { PseudoVNMSUB_VV_M4, 3095 }, |
| 9023 | { PseudoVNMSUB_VV_M8, 3096 }, |
| 9024 | { PseudoVNMSUB_VV_MF2, 3097 }, |
| 9025 | { PseudoVNMSUB_VV_MF4, 3098 }, |
| 9026 | { PseudoVNMSUB_VV_MF8, 3099 }, |
| 9027 | { PseudoVNMSUB_VX_M1, 3100 }, |
| 9028 | { PseudoVNMSUB_VX_M2, 3101 }, |
| 9029 | { PseudoVNMSUB_VX_M4, 3102 }, |
| 9030 | { PseudoVNMSUB_VX_M8, 3103 }, |
| 9031 | { PseudoVNMSUB_VX_MF2, 3104 }, |
| 9032 | { PseudoVNMSUB_VX_MF4, 3105 }, |
| 9033 | { PseudoVNMSUB_VX_MF8, 3106 }, |
| 9034 | { PseudoVNSRA_WI_M1, 3107 }, |
| 9035 | { PseudoVNSRA_WI_M2, 3108 }, |
| 9036 | { PseudoVNSRA_WI_M4, 3109 }, |
| 9037 | { PseudoVNSRA_WI_MF2, 3110 }, |
| 9038 | { PseudoVNSRA_WI_MF4, 3111 }, |
| 9039 | { PseudoVNSRA_WI_MF8, 3112 }, |
| 9040 | { PseudoVNSRA_WV_M1, 3113 }, |
| 9041 | { PseudoVNSRA_WV_M2, 3114 }, |
| 9042 | { PseudoVNSRA_WV_M4, 3115 }, |
| 9043 | { PseudoVNSRA_WV_MF2, 3116 }, |
| 9044 | { PseudoVNSRA_WV_MF4, 3117 }, |
| 9045 | { PseudoVNSRA_WV_MF8, 3118 }, |
| 9046 | { PseudoVNSRA_WX_M1, 3119 }, |
| 9047 | { PseudoVNSRA_WX_M2, 3120 }, |
| 9048 | { PseudoVNSRA_WX_M4, 3121 }, |
| 9049 | { PseudoVNSRA_WX_MF2, 3122 }, |
| 9050 | { PseudoVNSRA_WX_MF4, 3123 }, |
| 9051 | { PseudoVNSRA_WX_MF8, 3124 }, |
| 9052 | { PseudoVNSRL_WI_M1, 3125 }, |
| 9053 | { PseudoVNSRL_WI_M2, 3126 }, |
| 9054 | { PseudoVNSRL_WI_M4, 3127 }, |
| 9055 | { PseudoVNSRL_WI_MF2, 3128 }, |
| 9056 | { PseudoVNSRL_WI_MF4, 3129 }, |
| 9057 | { PseudoVNSRL_WI_MF8, 3130 }, |
| 9058 | { PseudoVNSRL_WV_M1, 3131 }, |
| 9059 | { PseudoVNSRL_WV_M2, 3132 }, |
| 9060 | { PseudoVNSRL_WV_M4, 3133 }, |
| 9061 | { PseudoVNSRL_WV_MF2, 3134 }, |
| 9062 | { PseudoVNSRL_WV_MF4, 3135 }, |
| 9063 | { PseudoVNSRL_WV_MF8, 3136 }, |
| 9064 | { PseudoVNSRL_WX_M1, 3137 }, |
| 9065 | { PseudoVNSRL_WX_M2, 3138 }, |
| 9066 | { PseudoVNSRL_WX_M4, 3139 }, |
| 9067 | { PseudoVNSRL_WX_MF2, 3140 }, |
| 9068 | { PseudoVNSRL_WX_MF4, 3141 }, |
| 9069 | { PseudoVNSRL_WX_MF8, 3142 }, |
| 9070 | { PseudoVOR_VI_M1, 3143 }, |
| 9071 | { PseudoVOR_VI_M2, 3144 }, |
| 9072 | { PseudoVOR_VI_M4, 3145 }, |
| 9073 | { PseudoVOR_VI_M8, 3146 }, |
| 9074 | { PseudoVOR_VI_MF2, 3147 }, |
| 9075 | { PseudoVOR_VI_MF4, 3148 }, |
| 9076 | { PseudoVOR_VI_MF8, 3149 }, |
| 9077 | { PseudoVOR_VV_M1, 3150 }, |
| 9078 | { PseudoVOR_VV_M2, 3151 }, |
| 9079 | { PseudoVOR_VV_M4, 3152 }, |
| 9080 | { PseudoVOR_VV_M8, 3153 }, |
| 9081 | { PseudoVOR_VV_MF2, 3154 }, |
| 9082 | { PseudoVOR_VV_MF4, 3155 }, |
| 9083 | { PseudoVOR_VV_MF8, 3156 }, |
| 9084 | { PseudoVOR_VX_M1, 3157 }, |
| 9085 | { PseudoVOR_VX_M2, 3158 }, |
| 9086 | { PseudoVOR_VX_M4, 3159 }, |
| 9087 | { PseudoVOR_VX_M8, 3160 }, |
| 9088 | { PseudoVOR_VX_MF2, 3161 }, |
| 9089 | { PseudoVOR_VX_MF4, 3162 }, |
| 9090 | { PseudoVOR_VX_MF8, 3163 }, |
| 9091 | { PseudoVQDOTSU_VV_M1, 3164 }, |
| 9092 | { PseudoVQDOTSU_VV_M2, 3165 }, |
| 9093 | { PseudoVQDOTSU_VV_M4, 3166 }, |
| 9094 | { PseudoVQDOTSU_VV_M8, 3167 }, |
| 9095 | { PseudoVQDOTSU_VV_MF2, 3168 }, |
| 9096 | { PseudoVQDOTSU_VX_M1, 3169 }, |
| 9097 | { PseudoVQDOTSU_VX_M2, 3170 }, |
| 9098 | { PseudoVQDOTSU_VX_M4, 3171 }, |
| 9099 | { PseudoVQDOTSU_VX_M8, 3172 }, |
| 9100 | { PseudoVQDOTSU_VX_MF2, 3173 }, |
| 9101 | { PseudoVQDOTU_VV_M1, 3174 }, |
| 9102 | { PseudoVQDOTU_VV_M2, 3175 }, |
| 9103 | { PseudoVQDOTU_VV_M4, 3176 }, |
| 9104 | { PseudoVQDOTU_VV_M8, 3177 }, |
| 9105 | { PseudoVQDOTU_VV_MF2, 3178 }, |
| 9106 | { PseudoVQDOTU_VX_M1, 3179 }, |
| 9107 | { PseudoVQDOTU_VX_M2, 3180 }, |
| 9108 | { PseudoVQDOTU_VX_M4, 3181 }, |
| 9109 | { PseudoVQDOTU_VX_M8, 3182 }, |
| 9110 | { PseudoVQDOTU_VX_MF2, 3183 }, |
| 9111 | { PseudoVQDOT_VV_M1, 3184 }, |
| 9112 | { PseudoVQDOT_VV_M2, 3185 }, |
| 9113 | { PseudoVQDOT_VV_M4, 3186 }, |
| 9114 | { PseudoVQDOT_VV_M8, 3187 }, |
| 9115 | { PseudoVQDOT_VV_MF2, 3188 }, |
| 9116 | { PseudoVQDOT_VX_M1, 3189 }, |
| 9117 | { PseudoVQDOT_VX_M2, 3190 }, |
| 9118 | { PseudoVQDOT_VX_M4, 3191 }, |
| 9119 | { PseudoVQDOT_VX_M8, 3192 }, |
| 9120 | { PseudoVQDOT_VX_MF2, 3193 }, |
| 9121 | { PseudoVREDAND_VS_M1_E16, 3194 }, |
| 9122 | { PseudoVREDAND_VS_M1_E32, 3195 }, |
| 9123 | { PseudoVREDAND_VS_M1_E64, 3196 }, |
| 9124 | { PseudoVREDAND_VS_M1_E8, 3197 }, |
| 9125 | { PseudoVREDAND_VS_M2_E16, 3198 }, |
| 9126 | { PseudoVREDAND_VS_M2_E32, 3199 }, |
| 9127 | { PseudoVREDAND_VS_M2_E64, 3200 }, |
| 9128 | { PseudoVREDAND_VS_M2_E8, 3201 }, |
| 9129 | { PseudoVREDAND_VS_M4_E16, 3202 }, |
| 9130 | { PseudoVREDAND_VS_M4_E32, 3203 }, |
| 9131 | { PseudoVREDAND_VS_M4_E64, 3204 }, |
| 9132 | { PseudoVREDAND_VS_M4_E8, 3205 }, |
| 9133 | { PseudoVREDAND_VS_M8_E16, 3206 }, |
| 9134 | { PseudoVREDAND_VS_M8_E32, 3207 }, |
| 9135 | { PseudoVREDAND_VS_M8_E64, 3208 }, |
| 9136 | { PseudoVREDAND_VS_M8_E8, 3209 }, |
| 9137 | { PseudoVREDAND_VS_MF2_E16, 3210 }, |
| 9138 | { PseudoVREDAND_VS_MF2_E32, 3211 }, |
| 9139 | { PseudoVREDAND_VS_MF2_E8, 3212 }, |
| 9140 | { PseudoVREDAND_VS_MF4_E16, 3213 }, |
| 9141 | { PseudoVREDAND_VS_MF4_E8, 3214 }, |
| 9142 | { PseudoVREDAND_VS_MF8_E8, 3215 }, |
| 9143 | { PseudoVREDMAXU_VS_M1_E16, 3216 }, |
| 9144 | { PseudoVREDMAXU_VS_M1_E32, 3217 }, |
| 9145 | { PseudoVREDMAXU_VS_M1_E64, 3218 }, |
| 9146 | { PseudoVREDMAXU_VS_M1_E8, 3219 }, |
| 9147 | { PseudoVREDMAXU_VS_M2_E16, 3220 }, |
| 9148 | { PseudoVREDMAXU_VS_M2_E32, 3221 }, |
| 9149 | { PseudoVREDMAXU_VS_M2_E64, 3222 }, |
| 9150 | { PseudoVREDMAXU_VS_M2_E8, 3223 }, |
| 9151 | { PseudoVREDMAXU_VS_M4_E16, 3224 }, |
| 9152 | { PseudoVREDMAXU_VS_M4_E32, 3225 }, |
| 9153 | { PseudoVREDMAXU_VS_M4_E64, 3226 }, |
| 9154 | { PseudoVREDMAXU_VS_M4_E8, 3227 }, |
| 9155 | { PseudoVREDMAXU_VS_M8_E16, 3228 }, |
| 9156 | { PseudoVREDMAXU_VS_M8_E32, 3229 }, |
| 9157 | { PseudoVREDMAXU_VS_M8_E64, 3230 }, |
| 9158 | { PseudoVREDMAXU_VS_M8_E8, 3231 }, |
| 9159 | { PseudoVREDMAXU_VS_MF2_E16, 3232 }, |
| 9160 | { PseudoVREDMAXU_VS_MF2_E32, 3233 }, |
| 9161 | { PseudoVREDMAXU_VS_MF2_E8, 3234 }, |
| 9162 | { PseudoVREDMAXU_VS_MF4_E16, 3235 }, |
| 9163 | { PseudoVREDMAXU_VS_MF4_E8, 3236 }, |
| 9164 | { PseudoVREDMAXU_VS_MF8_E8, 3237 }, |
| 9165 | { PseudoVREDMAX_VS_M1_E16, 3238 }, |
| 9166 | { PseudoVREDMAX_VS_M1_E32, 3239 }, |
| 9167 | { PseudoVREDMAX_VS_M1_E64, 3240 }, |
| 9168 | { PseudoVREDMAX_VS_M1_E8, 3241 }, |
| 9169 | { PseudoVREDMAX_VS_M2_E16, 3242 }, |
| 9170 | { PseudoVREDMAX_VS_M2_E32, 3243 }, |
| 9171 | { PseudoVREDMAX_VS_M2_E64, 3244 }, |
| 9172 | { PseudoVREDMAX_VS_M2_E8, 3245 }, |
| 9173 | { PseudoVREDMAX_VS_M4_E16, 3246 }, |
| 9174 | { PseudoVREDMAX_VS_M4_E32, 3247 }, |
| 9175 | { PseudoVREDMAX_VS_M4_E64, 3248 }, |
| 9176 | { PseudoVREDMAX_VS_M4_E8, 3249 }, |
| 9177 | { PseudoVREDMAX_VS_M8_E16, 3250 }, |
| 9178 | { PseudoVREDMAX_VS_M8_E32, 3251 }, |
| 9179 | { PseudoVREDMAX_VS_M8_E64, 3252 }, |
| 9180 | { PseudoVREDMAX_VS_M8_E8, 3253 }, |
| 9181 | { PseudoVREDMAX_VS_MF2_E16, 3254 }, |
| 9182 | { PseudoVREDMAX_VS_MF2_E32, 3255 }, |
| 9183 | { PseudoVREDMAX_VS_MF2_E8, 3256 }, |
| 9184 | { PseudoVREDMAX_VS_MF4_E16, 3257 }, |
| 9185 | { PseudoVREDMAX_VS_MF4_E8, 3258 }, |
| 9186 | { PseudoVREDMAX_VS_MF8_E8, 3259 }, |
| 9187 | { PseudoVREDMINU_VS_M1_E16, 3260 }, |
| 9188 | { PseudoVREDMINU_VS_M1_E32, 3261 }, |
| 9189 | { PseudoVREDMINU_VS_M1_E64, 3262 }, |
| 9190 | { PseudoVREDMINU_VS_M1_E8, 3263 }, |
| 9191 | { PseudoVREDMINU_VS_M2_E16, 3264 }, |
| 9192 | { PseudoVREDMINU_VS_M2_E32, 3265 }, |
| 9193 | { PseudoVREDMINU_VS_M2_E64, 3266 }, |
| 9194 | { PseudoVREDMINU_VS_M2_E8, 3267 }, |
| 9195 | { PseudoVREDMINU_VS_M4_E16, 3268 }, |
| 9196 | { PseudoVREDMINU_VS_M4_E32, 3269 }, |
| 9197 | { PseudoVREDMINU_VS_M4_E64, 3270 }, |
| 9198 | { PseudoVREDMINU_VS_M4_E8, 3271 }, |
| 9199 | { PseudoVREDMINU_VS_M8_E16, 3272 }, |
| 9200 | { PseudoVREDMINU_VS_M8_E32, 3273 }, |
| 9201 | { PseudoVREDMINU_VS_M8_E64, 3274 }, |
| 9202 | { PseudoVREDMINU_VS_M8_E8, 3275 }, |
| 9203 | { PseudoVREDMINU_VS_MF2_E16, 3276 }, |
| 9204 | { PseudoVREDMINU_VS_MF2_E32, 3277 }, |
| 9205 | { PseudoVREDMINU_VS_MF2_E8, 3278 }, |
| 9206 | { PseudoVREDMINU_VS_MF4_E16, 3279 }, |
| 9207 | { PseudoVREDMINU_VS_MF4_E8, 3280 }, |
| 9208 | { PseudoVREDMINU_VS_MF8_E8, 3281 }, |
| 9209 | { PseudoVREDMIN_VS_M1_E16, 3282 }, |
| 9210 | { PseudoVREDMIN_VS_M1_E32, 3283 }, |
| 9211 | { PseudoVREDMIN_VS_M1_E64, 3284 }, |
| 9212 | { PseudoVREDMIN_VS_M1_E8, 3285 }, |
| 9213 | { PseudoVREDMIN_VS_M2_E16, 3286 }, |
| 9214 | { PseudoVREDMIN_VS_M2_E32, 3287 }, |
| 9215 | { PseudoVREDMIN_VS_M2_E64, 3288 }, |
| 9216 | { PseudoVREDMIN_VS_M2_E8, 3289 }, |
| 9217 | { PseudoVREDMIN_VS_M4_E16, 3290 }, |
| 9218 | { PseudoVREDMIN_VS_M4_E32, 3291 }, |
| 9219 | { PseudoVREDMIN_VS_M4_E64, 3292 }, |
| 9220 | { PseudoVREDMIN_VS_M4_E8, 3293 }, |
| 9221 | { PseudoVREDMIN_VS_M8_E16, 3294 }, |
| 9222 | { PseudoVREDMIN_VS_M8_E32, 3295 }, |
| 9223 | { PseudoVREDMIN_VS_M8_E64, 3296 }, |
| 9224 | { PseudoVREDMIN_VS_M8_E8, 3297 }, |
| 9225 | { PseudoVREDMIN_VS_MF2_E16, 3298 }, |
| 9226 | { PseudoVREDMIN_VS_MF2_E32, 3299 }, |
| 9227 | { PseudoVREDMIN_VS_MF2_E8, 3300 }, |
| 9228 | { PseudoVREDMIN_VS_MF4_E16, 3301 }, |
| 9229 | { PseudoVREDMIN_VS_MF4_E8, 3302 }, |
| 9230 | { PseudoVREDMIN_VS_MF8_E8, 3303 }, |
| 9231 | { PseudoVREDOR_VS_M1_E16, 3304 }, |
| 9232 | { PseudoVREDOR_VS_M1_E32, 3305 }, |
| 9233 | { PseudoVREDOR_VS_M1_E64, 3306 }, |
| 9234 | { PseudoVREDOR_VS_M1_E8, 3307 }, |
| 9235 | { PseudoVREDOR_VS_M2_E16, 3308 }, |
| 9236 | { PseudoVREDOR_VS_M2_E32, 3309 }, |
| 9237 | { PseudoVREDOR_VS_M2_E64, 3310 }, |
| 9238 | { PseudoVREDOR_VS_M2_E8, 3311 }, |
| 9239 | { PseudoVREDOR_VS_M4_E16, 3312 }, |
| 9240 | { PseudoVREDOR_VS_M4_E32, 3313 }, |
| 9241 | { PseudoVREDOR_VS_M4_E64, 3314 }, |
| 9242 | { PseudoVREDOR_VS_M4_E8, 3315 }, |
| 9243 | { PseudoVREDOR_VS_M8_E16, 3316 }, |
| 9244 | { PseudoVREDOR_VS_M8_E32, 3317 }, |
| 9245 | { PseudoVREDOR_VS_M8_E64, 3318 }, |
| 9246 | { PseudoVREDOR_VS_M8_E8, 3319 }, |
| 9247 | { PseudoVREDOR_VS_MF2_E16, 3320 }, |
| 9248 | { PseudoVREDOR_VS_MF2_E32, 3321 }, |
| 9249 | { PseudoVREDOR_VS_MF2_E8, 3322 }, |
| 9250 | { PseudoVREDOR_VS_MF4_E16, 3323 }, |
| 9251 | { PseudoVREDOR_VS_MF4_E8, 3324 }, |
| 9252 | { PseudoVREDOR_VS_MF8_E8, 3325 }, |
| 9253 | { PseudoVREDSUM_VS_M1_E16, 3326 }, |
| 9254 | { PseudoVREDSUM_VS_M1_E32, 3327 }, |
| 9255 | { PseudoVREDSUM_VS_M1_E64, 3328 }, |
| 9256 | { PseudoVREDSUM_VS_M1_E8, 3329 }, |
| 9257 | { PseudoVREDSUM_VS_M2_E16, 3330 }, |
| 9258 | { PseudoVREDSUM_VS_M2_E32, 3331 }, |
| 9259 | { PseudoVREDSUM_VS_M2_E64, 3332 }, |
| 9260 | { PseudoVREDSUM_VS_M2_E8, 3333 }, |
| 9261 | { PseudoVREDSUM_VS_M4_E16, 3334 }, |
| 9262 | { PseudoVREDSUM_VS_M4_E32, 3335 }, |
| 9263 | { PseudoVREDSUM_VS_M4_E64, 3336 }, |
| 9264 | { PseudoVREDSUM_VS_M4_E8, 3337 }, |
| 9265 | { PseudoVREDSUM_VS_M8_E16, 3338 }, |
| 9266 | { PseudoVREDSUM_VS_M8_E32, 3339 }, |
| 9267 | { PseudoVREDSUM_VS_M8_E64, 3340 }, |
| 9268 | { PseudoVREDSUM_VS_M8_E8, 3341 }, |
| 9269 | { PseudoVREDSUM_VS_MF2_E16, 3342 }, |
| 9270 | { PseudoVREDSUM_VS_MF2_E32, 3343 }, |
| 9271 | { PseudoVREDSUM_VS_MF2_E8, 3344 }, |
| 9272 | { PseudoVREDSUM_VS_MF4_E16, 3345 }, |
| 9273 | { PseudoVREDSUM_VS_MF4_E8, 3346 }, |
| 9274 | { PseudoVREDSUM_VS_MF8_E8, 3347 }, |
| 9275 | { PseudoVREDXOR_VS_M1_E16, 3348 }, |
| 9276 | { PseudoVREDXOR_VS_M1_E32, 3349 }, |
| 9277 | { PseudoVREDXOR_VS_M1_E64, 3350 }, |
| 9278 | { PseudoVREDXOR_VS_M1_E8, 3351 }, |
| 9279 | { PseudoVREDXOR_VS_M2_E16, 3352 }, |
| 9280 | { PseudoVREDXOR_VS_M2_E32, 3353 }, |
| 9281 | { PseudoVREDXOR_VS_M2_E64, 3354 }, |
| 9282 | { PseudoVREDXOR_VS_M2_E8, 3355 }, |
| 9283 | { PseudoVREDXOR_VS_M4_E16, 3356 }, |
| 9284 | { PseudoVREDXOR_VS_M4_E32, 3357 }, |
| 9285 | { PseudoVREDXOR_VS_M4_E64, 3358 }, |
| 9286 | { PseudoVREDXOR_VS_M4_E8, 3359 }, |
| 9287 | { PseudoVREDXOR_VS_M8_E16, 3360 }, |
| 9288 | { PseudoVREDXOR_VS_M8_E32, 3361 }, |
| 9289 | { PseudoVREDXOR_VS_M8_E64, 3362 }, |
| 9290 | { PseudoVREDXOR_VS_M8_E8, 3363 }, |
| 9291 | { PseudoVREDXOR_VS_MF2_E16, 3364 }, |
| 9292 | { PseudoVREDXOR_VS_MF2_E32, 3365 }, |
| 9293 | { PseudoVREDXOR_VS_MF2_E8, 3366 }, |
| 9294 | { PseudoVREDXOR_VS_MF4_E16, 3367 }, |
| 9295 | { PseudoVREDXOR_VS_MF4_E8, 3368 }, |
| 9296 | { PseudoVREDXOR_VS_MF8_E8, 3369 }, |
| 9297 | { PseudoVREMU_VV_M1_E16, 3370 }, |
| 9298 | { PseudoVREMU_VV_M1_E32, 3371 }, |
| 9299 | { PseudoVREMU_VV_M1_E64, 3372 }, |
| 9300 | { PseudoVREMU_VV_M1_E8, 3373 }, |
| 9301 | { PseudoVREMU_VV_M2_E16, 3374 }, |
| 9302 | { PseudoVREMU_VV_M2_E32, 3375 }, |
| 9303 | { PseudoVREMU_VV_M2_E64, 3376 }, |
| 9304 | { PseudoVREMU_VV_M2_E8, 3377 }, |
| 9305 | { PseudoVREMU_VV_M4_E16, 3378 }, |
| 9306 | { PseudoVREMU_VV_M4_E32, 3379 }, |
| 9307 | { PseudoVREMU_VV_M4_E64, 3380 }, |
| 9308 | { PseudoVREMU_VV_M4_E8, 3381 }, |
| 9309 | { PseudoVREMU_VV_M8_E16, 3382 }, |
| 9310 | { PseudoVREMU_VV_M8_E32, 3383 }, |
| 9311 | { PseudoVREMU_VV_M8_E64, 3384 }, |
| 9312 | { PseudoVREMU_VV_M8_E8, 3385 }, |
| 9313 | { PseudoVREMU_VV_MF2_E16, 3386 }, |
| 9314 | { PseudoVREMU_VV_MF2_E32, 3387 }, |
| 9315 | { PseudoVREMU_VV_MF2_E8, 3388 }, |
| 9316 | { PseudoVREMU_VV_MF4_E16, 3389 }, |
| 9317 | { PseudoVREMU_VV_MF4_E8, 3390 }, |
| 9318 | { PseudoVREMU_VV_MF8_E8, 3391 }, |
| 9319 | { PseudoVREMU_VX_M1_E16, 3392 }, |
| 9320 | { PseudoVREMU_VX_M1_E32, 3393 }, |
| 9321 | { PseudoVREMU_VX_M1_E64, 3394 }, |
| 9322 | { PseudoVREMU_VX_M1_E8, 3395 }, |
| 9323 | { PseudoVREMU_VX_M2_E16, 3396 }, |
| 9324 | { PseudoVREMU_VX_M2_E32, 3397 }, |
| 9325 | { PseudoVREMU_VX_M2_E64, 3398 }, |
| 9326 | { PseudoVREMU_VX_M2_E8, 3399 }, |
| 9327 | { PseudoVREMU_VX_M4_E16, 3400 }, |
| 9328 | { PseudoVREMU_VX_M4_E32, 3401 }, |
| 9329 | { PseudoVREMU_VX_M4_E64, 3402 }, |
| 9330 | { PseudoVREMU_VX_M4_E8, 3403 }, |
| 9331 | { PseudoVREMU_VX_M8_E16, 3404 }, |
| 9332 | { PseudoVREMU_VX_M8_E32, 3405 }, |
| 9333 | { PseudoVREMU_VX_M8_E64, 3406 }, |
| 9334 | { PseudoVREMU_VX_M8_E8, 3407 }, |
| 9335 | { PseudoVREMU_VX_MF2_E16, 3408 }, |
| 9336 | { PseudoVREMU_VX_MF2_E32, 3409 }, |
| 9337 | { PseudoVREMU_VX_MF2_E8, 3410 }, |
| 9338 | { PseudoVREMU_VX_MF4_E16, 3411 }, |
| 9339 | { PseudoVREMU_VX_MF4_E8, 3412 }, |
| 9340 | { PseudoVREMU_VX_MF8_E8, 3413 }, |
| 9341 | { PseudoVREM_VV_M1_E16, 3414 }, |
| 9342 | { PseudoVREM_VV_M1_E32, 3415 }, |
| 9343 | { PseudoVREM_VV_M1_E64, 3416 }, |
| 9344 | { PseudoVREM_VV_M1_E8, 3417 }, |
| 9345 | { PseudoVREM_VV_M2_E16, 3418 }, |
| 9346 | { PseudoVREM_VV_M2_E32, 3419 }, |
| 9347 | { PseudoVREM_VV_M2_E64, 3420 }, |
| 9348 | { PseudoVREM_VV_M2_E8, 3421 }, |
| 9349 | { PseudoVREM_VV_M4_E16, 3422 }, |
| 9350 | { PseudoVREM_VV_M4_E32, 3423 }, |
| 9351 | { PseudoVREM_VV_M4_E64, 3424 }, |
| 9352 | { PseudoVREM_VV_M4_E8, 3425 }, |
| 9353 | { PseudoVREM_VV_M8_E16, 3426 }, |
| 9354 | { PseudoVREM_VV_M8_E32, 3427 }, |
| 9355 | { PseudoVREM_VV_M8_E64, 3428 }, |
| 9356 | { PseudoVREM_VV_M8_E8, 3429 }, |
| 9357 | { PseudoVREM_VV_MF2_E16, 3430 }, |
| 9358 | { PseudoVREM_VV_MF2_E32, 3431 }, |
| 9359 | { PseudoVREM_VV_MF2_E8, 3432 }, |
| 9360 | { PseudoVREM_VV_MF4_E16, 3433 }, |
| 9361 | { PseudoVREM_VV_MF4_E8, 3434 }, |
| 9362 | { PseudoVREM_VV_MF8_E8, 3435 }, |
| 9363 | { PseudoVREM_VX_M1_E16, 3436 }, |
| 9364 | { PseudoVREM_VX_M1_E32, 3437 }, |
| 9365 | { PseudoVREM_VX_M1_E64, 3438 }, |
| 9366 | { PseudoVREM_VX_M1_E8, 3439 }, |
| 9367 | { PseudoVREM_VX_M2_E16, 3440 }, |
| 9368 | { PseudoVREM_VX_M2_E32, 3441 }, |
| 9369 | { PseudoVREM_VX_M2_E64, 3442 }, |
| 9370 | { PseudoVREM_VX_M2_E8, 3443 }, |
| 9371 | { PseudoVREM_VX_M4_E16, 3444 }, |
| 9372 | { PseudoVREM_VX_M4_E32, 3445 }, |
| 9373 | { PseudoVREM_VX_M4_E64, 3446 }, |
| 9374 | { PseudoVREM_VX_M4_E8, 3447 }, |
| 9375 | { PseudoVREM_VX_M8_E16, 3448 }, |
| 9376 | { PseudoVREM_VX_M8_E32, 3449 }, |
| 9377 | { PseudoVREM_VX_M8_E64, 3450 }, |
| 9378 | { PseudoVREM_VX_M8_E8, 3451 }, |
| 9379 | { PseudoVREM_VX_MF2_E16, 3452 }, |
| 9380 | { PseudoVREM_VX_MF2_E32, 3453 }, |
| 9381 | { PseudoVREM_VX_MF2_E8, 3454 }, |
| 9382 | { PseudoVREM_VX_MF4_E16, 3455 }, |
| 9383 | { PseudoVREM_VX_MF4_E8, 3456 }, |
| 9384 | { PseudoVREM_VX_MF8_E8, 3457 }, |
| 9385 | { PseudoVREV8_V_M1, 3458 }, |
| 9386 | { PseudoVREV8_V_M2, 3459 }, |
| 9387 | { PseudoVREV8_V_M4, 3460 }, |
| 9388 | { PseudoVREV8_V_M8, 3461 }, |
| 9389 | { PseudoVREV8_V_MF2, 3462 }, |
| 9390 | { PseudoVREV8_V_MF4, 3463 }, |
| 9391 | { PseudoVREV8_V_MF8, 3464 }, |
| 9392 | { PseudoVRGATHEREI16_VV_M1_E16_M1, 3465 }, |
| 9393 | { PseudoVRGATHEREI16_VV_M1_E16_M2, 3466 }, |
| 9394 | { PseudoVRGATHEREI16_VV_M1_E16_MF2, 3467 }, |
| 9395 | { PseudoVRGATHEREI16_VV_M1_E16_MF4, 3468 }, |
| 9396 | { PseudoVRGATHEREI16_VV_M1_E32_M1, 3469 }, |
| 9397 | { PseudoVRGATHEREI16_VV_M1_E32_M2, 3470 }, |
| 9398 | { PseudoVRGATHEREI16_VV_M1_E32_MF2, 3471 }, |
| 9399 | { PseudoVRGATHEREI16_VV_M1_E32_MF4, 3472 }, |
| 9400 | { PseudoVRGATHEREI16_VV_M1_E64_M1, 3473 }, |
| 9401 | { PseudoVRGATHEREI16_VV_M1_E64_M2, 3474 }, |
| 9402 | { PseudoVRGATHEREI16_VV_M1_E64_MF2, 3475 }, |
| 9403 | { PseudoVRGATHEREI16_VV_M1_E64_MF4, 3476 }, |
| 9404 | { PseudoVRGATHEREI16_VV_M1_E8_M1, 3477 }, |
| 9405 | { PseudoVRGATHEREI16_VV_M1_E8_M2, 3478 }, |
| 9406 | { PseudoVRGATHEREI16_VV_M1_E8_MF2, 3479 }, |
| 9407 | { PseudoVRGATHEREI16_VV_M1_E8_MF4, 3480 }, |
| 9408 | { PseudoVRGATHEREI16_VV_M2_E16_M1, 3481 }, |
| 9409 | { PseudoVRGATHEREI16_VV_M2_E16_M2, 3482 }, |
| 9410 | { PseudoVRGATHEREI16_VV_M2_E16_M4, 3483 }, |
| 9411 | { PseudoVRGATHEREI16_VV_M2_E16_MF2, 3484 }, |
| 9412 | { PseudoVRGATHEREI16_VV_M2_E32_M1, 3485 }, |
| 9413 | { PseudoVRGATHEREI16_VV_M2_E32_M2, 3486 }, |
| 9414 | { PseudoVRGATHEREI16_VV_M2_E32_M4, 3487 }, |
| 9415 | { PseudoVRGATHEREI16_VV_M2_E32_MF2, 3488 }, |
| 9416 | { PseudoVRGATHEREI16_VV_M2_E64_M1, 3489 }, |
| 9417 | { PseudoVRGATHEREI16_VV_M2_E64_M2, 3490 }, |
| 9418 | { PseudoVRGATHEREI16_VV_M2_E64_M4, 3491 }, |
| 9419 | { PseudoVRGATHEREI16_VV_M2_E64_MF2, 3492 }, |
| 9420 | { PseudoVRGATHEREI16_VV_M2_E8_M1, 3493 }, |
| 9421 | { PseudoVRGATHEREI16_VV_M2_E8_M2, 3494 }, |
| 9422 | { PseudoVRGATHEREI16_VV_M2_E8_M4, 3495 }, |
| 9423 | { PseudoVRGATHEREI16_VV_M2_E8_MF2, 3496 }, |
| 9424 | { PseudoVRGATHEREI16_VV_M4_E16_M1, 3497 }, |
| 9425 | { PseudoVRGATHEREI16_VV_M4_E16_M2, 3498 }, |
| 9426 | { PseudoVRGATHEREI16_VV_M4_E16_M4, 3499 }, |
| 9427 | { PseudoVRGATHEREI16_VV_M4_E16_M8, 3500 }, |
| 9428 | { PseudoVRGATHEREI16_VV_M4_E32_M1, 3501 }, |
| 9429 | { PseudoVRGATHEREI16_VV_M4_E32_M2, 3502 }, |
| 9430 | { PseudoVRGATHEREI16_VV_M4_E32_M4, 3503 }, |
| 9431 | { PseudoVRGATHEREI16_VV_M4_E32_M8, 3504 }, |
| 9432 | { PseudoVRGATHEREI16_VV_M4_E64_M1, 3505 }, |
| 9433 | { PseudoVRGATHEREI16_VV_M4_E64_M2, 3506 }, |
| 9434 | { PseudoVRGATHEREI16_VV_M4_E64_M4, 3507 }, |
| 9435 | { PseudoVRGATHEREI16_VV_M4_E64_M8, 3508 }, |
| 9436 | { PseudoVRGATHEREI16_VV_M4_E8_M1, 3509 }, |
| 9437 | { PseudoVRGATHEREI16_VV_M4_E8_M2, 3510 }, |
| 9438 | { PseudoVRGATHEREI16_VV_M4_E8_M4, 3511 }, |
| 9439 | { PseudoVRGATHEREI16_VV_M4_E8_M8, 3512 }, |
| 9440 | { PseudoVRGATHEREI16_VV_M8_E16_M2, 3513 }, |
| 9441 | { PseudoVRGATHEREI16_VV_M8_E16_M4, 3514 }, |
| 9442 | { PseudoVRGATHEREI16_VV_M8_E16_M8, 3515 }, |
| 9443 | { PseudoVRGATHEREI16_VV_M8_E32_M2, 3516 }, |
| 9444 | { PseudoVRGATHEREI16_VV_M8_E32_M4, 3517 }, |
| 9445 | { PseudoVRGATHEREI16_VV_M8_E32_M8, 3518 }, |
| 9446 | { PseudoVRGATHEREI16_VV_M8_E64_M2, 3519 }, |
| 9447 | { PseudoVRGATHEREI16_VV_M8_E64_M4, 3520 }, |
| 9448 | { PseudoVRGATHEREI16_VV_M8_E64_M8, 3521 }, |
| 9449 | { PseudoVRGATHEREI16_VV_M8_E8_M2, 3522 }, |
| 9450 | { PseudoVRGATHEREI16_VV_M8_E8_M4, 3523 }, |
| 9451 | { PseudoVRGATHEREI16_VV_M8_E8_M8, 3524 }, |
| 9452 | { PseudoVRGATHEREI16_VV_MF2_E16_M1, 3525 }, |
| 9453 | { PseudoVRGATHEREI16_VV_MF2_E16_MF2, 3526 }, |
| 9454 | { PseudoVRGATHEREI16_VV_MF2_E16_MF4, 3527 }, |
| 9455 | { PseudoVRGATHEREI16_VV_MF2_E16_MF8, 3528 }, |
| 9456 | { PseudoVRGATHEREI16_VV_MF2_E32_M1, 3529 }, |
| 9457 | { PseudoVRGATHEREI16_VV_MF2_E32_MF2, 3530 }, |
| 9458 | { PseudoVRGATHEREI16_VV_MF2_E32_MF4, 3531 }, |
| 9459 | { PseudoVRGATHEREI16_VV_MF2_E32_MF8, 3532 }, |
| 9460 | { PseudoVRGATHEREI16_VV_MF2_E8_M1, 3533 }, |
| 9461 | { PseudoVRGATHEREI16_VV_MF2_E8_MF2, 3534 }, |
| 9462 | { PseudoVRGATHEREI16_VV_MF2_E8_MF4, 3535 }, |
| 9463 | { PseudoVRGATHEREI16_VV_MF2_E8_MF8, 3536 }, |
| 9464 | { PseudoVRGATHEREI16_VV_MF4_E16_MF2, 3537 }, |
| 9465 | { PseudoVRGATHEREI16_VV_MF4_E16_MF4, 3538 }, |
| 9466 | { PseudoVRGATHEREI16_VV_MF4_E16_MF8, 3539 }, |
| 9467 | { PseudoVRGATHEREI16_VV_MF4_E8_MF2, 3540 }, |
| 9468 | { PseudoVRGATHEREI16_VV_MF4_E8_MF4, 3541 }, |
| 9469 | { PseudoVRGATHEREI16_VV_MF4_E8_MF8, 3542 }, |
| 9470 | { PseudoVRGATHEREI16_VV_MF8_E8_MF4, 3543 }, |
| 9471 | { PseudoVRGATHEREI16_VV_MF8_E8_MF8, 3544 }, |
| 9472 | { PseudoVRGATHER_VI_M1, 3545 }, |
| 9473 | { PseudoVRGATHER_VI_M2, 3546 }, |
| 9474 | { PseudoVRGATHER_VI_M4, 3547 }, |
| 9475 | { PseudoVRGATHER_VI_M8, 3548 }, |
| 9476 | { PseudoVRGATHER_VI_MF2, 3549 }, |
| 9477 | { PseudoVRGATHER_VI_MF4, 3550 }, |
| 9478 | { PseudoVRGATHER_VI_MF8, 3551 }, |
| 9479 | { PseudoVRGATHER_VV_M1_E16, 3552 }, |
| 9480 | { PseudoVRGATHER_VV_M1_E32, 3553 }, |
| 9481 | { PseudoVRGATHER_VV_M1_E64, 3554 }, |
| 9482 | { PseudoVRGATHER_VV_M1_E8, 3555 }, |
| 9483 | { PseudoVRGATHER_VV_M2_E16, 3556 }, |
| 9484 | { PseudoVRGATHER_VV_M2_E32, 3557 }, |
| 9485 | { PseudoVRGATHER_VV_M2_E64, 3558 }, |
| 9486 | { PseudoVRGATHER_VV_M2_E8, 3559 }, |
| 9487 | { PseudoVRGATHER_VV_M4_E16, 3560 }, |
| 9488 | { PseudoVRGATHER_VV_M4_E32, 3561 }, |
| 9489 | { PseudoVRGATHER_VV_M4_E64, 3562 }, |
| 9490 | { PseudoVRGATHER_VV_M4_E8, 3563 }, |
| 9491 | { PseudoVRGATHER_VV_M8_E16, 3564 }, |
| 9492 | { PseudoVRGATHER_VV_M8_E32, 3565 }, |
| 9493 | { PseudoVRGATHER_VV_M8_E64, 3566 }, |
| 9494 | { PseudoVRGATHER_VV_M8_E8, 3567 }, |
| 9495 | { PseudoVRGATHER_VV_MF2_E16, 3568 }, |
| 9496 | { PseudoVRGATHER_VV_MF2_E32, 3569 }, |
| 9497 | { PseudoVRGATHER_VV_MF2_E8, 3570 }, |
| 9498 | { PseudoVRGATHER_VV_MF4_E16, 3571 }, |
| 9499 | { PseudoVRGATHER_VV_MF4_E8, 3572 }, |
| 9500 | { PseudoVRGATHER_VV_MF8_E8, 3573 }, |
| 9501 | { PseudoVRGATHER_VX_M1, 3574 }, |
| 9502 | { PseudoVRGATHER_VX_M2, 3575 }, |
| 9503 | { PseudoVRGATHER_VX_M4, 3576 }, |
| 9504 | { PseudoVRGATHER_VX_M8, 3577 }, |
| 9505 | { PseudoVRGATHER_VX_MF2, 3578 }, |
| 9506 | { PseudoVRGATHER_VX_MF4, 3579 }, |
| 9507 | { PseudoVRGATHER_VX_MF8, 3580 }, |
| 9508 | { PseudoVROL_VV_M1, 3581 }, |
| 9509 | { PseudoVROL_VV_M2, 3582 }, |
| 9510 | { PseudoVROL_VV_M4, 3583 }, |
| 9511 | { PseudoVROL_VV_M8, 3584 }, |
| 9512 | { PseudoVROL_VV_MF2, 3585 }, |
| 9513 | { PseudoVROL_VV_MF4, 3586 }, |
| 9514 | { PseudoVROL_VV_MF8, 3587 }, |
| 9515 | { PseudoVROL_VX_M1, 3588 }, |
| 9516 | { PseudoVROL_VX_M2, 3589 }, |
| 9517 | { PseudoVROL_VX_M4, 3590 }, |
| 9518 | { PseudoVROL_VX_M8, 3591 }, |
| 9519 | { PseudoVROL_VX_MF2, 3592 }, |
| 9520 | { PseudoVROL_VX_MF4, 3593 }, |
| 9521 | { PseudoVROL_VX_MF8, 3594 }, |
| 9522 | { PseudoVROR_VI_M1, 3595 }, |
| 9523 | { PseudoVROR_VI_M2, 3596 }, |
| 9524 | { PseudoVROR_VI_M4, 3597 }, |
| 9525 | { PseudoVROR_VI_M8, 3598 }, |
| 9526 | { PseudoVROR_VI_MF2, 3599 }, |
| 9527 | { PseudoVROR_VI_MF4, 3600 }, |
| 9528 | { PseudoVROR_VI_MF8, 3601 }, |
| 9529 | { PseudoVROR_VV_M1, 3602 }, |
| 9530 | { PseudoVROR_VV_M2, 3603 }, |
| 9531 | { PseudoVROR_VV_M4, 3604 }, |
| 9532 | { PseudoVROR_VV_M8, 3605 }, |
| 9533 | { PseudoVROR_VV_MF2, 3606 }, |
| 9534 | { PseudoVROR_VV_MF4, 3607 }, |
| 9535 | { PseudoVROR_VV_MF8, 3608 }, |
| 9536 | { PseudoVROR_VX_M1, 3609 }, |
| 9537 | { PseudoVROR_VX_M2, 3610 }, |
| 9538 | { PseudoVROR_VX_M4, 3611 }, |
| 9539 | { PseudoVROR_VX_M8, 3612 }, |
| 9540 | { PseudoVROR_VX_MF2, 3613 }, |
| 9541 | { PseudoVROR_VX_MF4, 3614 }, |
| 9542 | { PseudoVROR_VX_MF8, 3615 }, |
| 9543 | { PseudoVRSUB_VI_M1, 3616 }, |
| 9544 | { PseudoVRSUB_VI_M2, 3617 }, |
| 9545 | { PseudoVRSUB_VI_M4, 3618 }, |
| 9546 | { PseudoVRSUB_VI_M8, 3619 }, |
| 9547 | { PseudoVRSUB_VI_MF2, 3620 }, |
| 9548 | { PseudoVRSUB_VI_MF4, 3621 }, |
| 9549 | { PseudoVRSUB_VI_MF8, 3622 }, |
| 9550 | { PseudoVRSUB_VX_M1, 3623 }, |
| 9551 | { PseudoVRSUB_VX_M2, 3624 }, |
| 9552 | { PseudoVRSUB_VX_M4, 3625 }, |
| 9553 | { PseudoVRSUB_VX_M8, 3626 }, |
| 9554 | { PseudoVRSUB_VX_MF2, 3627 }, |
| 9555 | { PseudoVRSUB_VX_MF4, 3628 }, |
| 9556 | { PseudoVRSUB_VX_MF8, 3629 }, |
| 9557 | { PseudoVSADDU_VI_M1, 3630 }, |
| 9558 | { PseudoVSADDU_VI_M2, 3631 }, |
| 9559 | { PseudoVSADDU_VI_M4, 3632 }, |
| 9560 | { PseudoVSADDU_VI_M8, 3633 }, |
| 9561 | { PseudoVSADDU_VI_MF2, 3634 }, |
| 9562 | { PseudoVSADDU_VI_MF4, 3635 }, |
| 9563 | { PseudoVSADDU_VI_MF8, 3636 }, |
| 9564 | { PseudoVSADDU_VV_M1, 3637 }, |
| 9565 | { PseudoVSADDU_VV_M2, 3638 }, |
| 9566 | { PseudoVSADDU_VV_M4, 3639 }, |
| 9567 | { PseudoVSADDU_VV_M8, 3640 }, |
| 9568 | { PseudoVSADDU_VV_MF2, 3641 }, |
| 9569 | { PseudoVSADDU_VV_MF4, 3642 }, |
| 9570 | { PseudoVSADDU_VV_MF8, 3643 }, |
| 9571 | { PseudoVSADDU_VX_M1, 3644 }, |
| 9572 | { PseudoVSADDU_VX_M2, 3645 }, |
| 9573 | { PseudoVSADDU_VX_M4, 3646 }, |
| 9574 | { PseudoVSADDU_VX_M8, 3647 }, |
| 9575 | { PseudoVSADDU_VX_MF2, 3648 }, |
| 9576 | { PseudoVSADDU_VX_MF4, 3649 }, |
| 9577 | { PseudoVSADDU_VX_MF8, 3650 }, |
| 9578 | { PseudoVSADD_VI_M1, 3651 }, |
| 9579 | { PseudoVSADD_VI_M2, 3652 }, |
| 9580 | { PseudoVSADD_VI_M4, 3653 }, |
| 9581 | { PseudoVSADD_VI_M8, 3654 }, |
| 9582 | { PseudoVSADD_VI_MF2, 3655 }, |
| 9583 | { PseudoVSADD_VI_MF4, 3656 }, |
| 9584 | { PseudoVSADD_VI_MF8, 3657 }, |
| 9585 | { PseudoVSADD_VV_M1, 3658 }, |
| 9586 | { PseudoVSADD_VV_M2, 3659 }, |
| 9587 | { PseudoVSADD_VV_M4, 3660 }, |
| 9588 | { PseudoVSADD_VV_M8, 3661 }, |
| 9589 | { PseudoVSADD_VV_MF2, 3662 }, |
| 9590 | { PseudoVSADD_VV_MF4, 3663 }, |
| 9591 | { PseudoVSADD_VV_MF8, 3664 }, |
| 9592 | { PseudoVSADD_VX_M1, 3665 }, |
| 9593 | { PseudoVSADD_VX_M2, 3666 }, |
| 9594 | { PseudoVSADD_VX_M4, 3667 }, |
| 9595 | { PseudoVSADD_VX_M8, 3668 }, |
| 9596 | { PseudoVSADD_VX_MF2, 3669 }, |
| 9597 | { PseudoVSADD_VX_MF4, 3670 }, |
| 9598 | { PseudoVSADD_VX_MF8, 3671 }, |
| 9599 | { PseudoVSE16_V_M1, 3672 }, |
| 9600 | { PseudoVSE16_V_M2, 3673 }, |
| 9601 | { PseudoVSE16_V_M4, 3674 }, |
| 9602 | { PseudoVSE16_V_M8, 3675 }, |
| 9603 | { PseudoVSE16_V_MF2, 3676 }, |
| 9604 | { PseudoVSE16_V_MF4, 3677 }, |
| 9605 | { PseudoVSE32_V_M1, 3678 }, |
| 9606 | { PseudoVSE32_V_M2, 3679 }, |
| 9607 | { PseudoVSE32_V_M4, 3680 }, |
| 9608 | { PseudoVSE32_V_M8, 3681 }, |
| 9609 | { PseudoVSE32_V_MF2, 3682 }, |
| 9610 | { PseudoVSE64_V_M1, 3683 }, |
| 9611 | { PseudoVSE64_V_M2, 3684 }, |
| 9612 | { PseudoVSE64_V_M4, 3685 }, |
| 9613 | { PseudoVSE64_V_M8, 3686 }, |
| 9614 | { PseudoVSE8_V_M1, 3687 }, |
| 9615 | { PseudoVSE8_V_M2, 3688 }, |
| 9616 | { PseudoVSE8_V_M4, 3689 }, |
| 9617 | { PseudoVSE8_V_M8, 3690 }, |
| 9618 | { PseudoVSE8_V_MF2, 3691 }, |
| 9619 | { PseudoVSE8_V_MF4, 3692 }, |
| 9620 | { PseudoVSE8_V_MF8, 3693 }, |
| 9621 | { PseudoVSEXT_VF2_M1, 3694 }, |
| 9622 | { PseudoVSEXT_VF2_M2, 3695 }, |
| 9623 | { PseudoVSEXT_VF2_M4, 3696 }, |
| 9624 | { PseudoVSEXT_VF2_M8, 3697 }, |
| 9625 | { PseudoVSEXT_VF2_MF2, 3698 }, |
| 9626 | { PseudoVSEXT_VF2_MF4, 3699 }, |
| 9627 | { PseudoVSEXT_VF4_M1, 3700 }, |
| 9628 | { PseudoVSEXT_VF4_M2, 3701 }, |
| 9629 | { PseudoVSEXT_VF4_M4, 3702 }, |
| 9630 | { PseudoVSEXT_VF4_M8, 3703 }, |
| 9631 | { PseudoVSEXT_VF4_MF2, 3704 }, |
| 9632 | { PseudoVSEXT_VF8_M1, 3705 }, |
| 9633 | { PseudoVSEXT_VF8_M2, 3706 }, |
| 9634 | { PseudoVSEXT_VF8_M4, 3707 }, |
| 9635 | { PseudoVSEXT_VF8_M8, 3708 }, |
| 9636 | { PseudoVSLIDE1DOWN_VX_M1, 3709 }, |
| 9637 | { PseudoVSLIDE1DOWN_VX_M2, 3710 }, |
| 9638 | { PseudoVSLIDE1DOWN_VX_M4, 3711 }, |
| 9639 | { PseudoVSLIDE1DOWN_VX_M8, 3712 }, |
| 9640 | { PseudoVSLIDE1DOWN_VX_MF2, 3713 }, |
| 9641 | { PseudoVSLIDE1DOWN_VX_MF4, 3714 }, |
| 9642 | { PseudoVSLIDE1DOWN_VX_MF8, 3715 }, |
| 9643 | { PseudoVSLIDE1UP_VX_M1, 3716 }, |
| 9644 | { PseudoVSLIDE1UP_VX_M2, 3717 }, |
| 9645 | { PseudoVSLIDE1UP_VX_M4, 3718 }, |
| 9646 | { PseudoVSLIDE1UP_VX_M8, 3719 }, |
| 9647 | { PseudoVSLIDE1UP_VX_MF2, 3720 }, |
| 9648 | { PseudoVSLIDE1UP_VX_MF4, 3721 }, |
| 9649 | { PseudoVSLIDE1UP_VX_MF8, 3722 }, |
| 9650 | { PseudoVSLIDEDOWN_VI_M1, 3723 }, |
| 9651 | { PseudoVSLIDEDOWN_VI_M2, 3724 }, |
| 9652 | { PseudoVSLIDEDOWN_VI_M4, 3725 }, |
| 9653 | { PseudoVSLIDEDOWN_VI_M8, 3726 }, |
| 9654 | { PseudoVSLIDEDOWN_VI_MF2, 3727 }, |
| 9655 | { PseudoVSLIDEDOWN_VI_MF4, 3728 }, |
| 9656 | { PseudoVSLIDEDOWN_VI_MF8, 3729 }, |
| 9657 | { PseudoVSLIDEDOWN_VX_M1, 3730 }, |
| 9658 | { PseudoVSLIDEDOWN_VX_M2, 3731 }, |
| 9659 | { PseudoVSLIDEDOWN_VX_M4, 3732 }, |
| 9660 | { PseudoVSLIDEDOWN_VX_M8, 3733 }, |
| 9661 | { PseudoVSLIDEDOWN_VX_MF2, 3734 }, |
| 9662 | { PseudoVSLIDEDOWN_VX_MF4, 3735 }, |
| 9663 | { PseudoVSLIDEDOWN_VX_MF8, 3736 }, |
| 9664 | { PseudoVSLIDEUP_VI_M1, 3737 }, |
| 9665 | { PseudoVSLIDEUP_VI_M2, 3738 }, |
| 9666 | { PseudoVSLIDEUP_VI_M4, 3739 }, |
| 9667 | { PseudoVSLIDEUP_VI_M8, 3740 }, |
| 9668 | { PseudoVSLIDEUP_VI_MF2, 3741 }, |
| 9669 | { PseudoVSLIDEUP_VI_MF4, 3742 }, |
| 9670 | { PseudoVSLIDEUP_VI_MF8, 3743 }, |
| 9671 | { PseudoVSLIDEUP_VX_M1, 3744 }, |
| 9672 | { PseudoVSLIDEUP_VX_M2, 3745 }, |
| 9673 | { PseudoVSLIDEUP_VX_M4, 3746 }, |
| 9674 | { PseudoVSLIDEUP_VX_M8, 3747 }, |
| 9675 | { PseudoVSLIDEUP_VX_MF2, 3748 }, |
| 9676 | { PseudoVSLIDEUP_VX_MF4, 3749 }, |
| 9677 | { PseudoVSLIDEUP_VX_MF8, 3750 }, |
| 9678 | { PseudoVSLL_VI_M1, 3751 }, |
| 9679 | { PseudoVSLL_VI_M2, 3752 }, |
| 9680 | { PseudoVSLL_VI_M4, 3753 }, |
| 9681 | { PseudoVSLL_VI_M8, 3754 }, |
| 9682 | { PseudoVSLL_VI_MF2, 3755 }, |
| 9683 | { PseudoVSLL_VI_MF4, 3756 }, |
| 9684 | { PseudoVSLL_VI_MF8, 3757 }, |
| 9685 | { PseudoVSLL_VV_M1, 3758 }, |
| 9686 | { PseudoVSLL_VV_M2, 3759 }, |
| 9687 | { PseudoVSLL_VV_M4, 3760 }, |
| 9688 | { PseudoVSLL_VV_M8, 3761 }, |
| 9689 | { PseudoVSLL_VV_MF2, 3762 }, |
| 9690 | { PseudoVSLL_VV_MF4, 3763 }, |
| 9691 | { PseudoVSLL_VV_MF8, 3764 }, |
| 9692 | { PseudoVSLL_VX_M1, 3765 }, |
| 9693 | { PseudoVSLL_VX_M2, 3766 }, |
| 9694 | { PseudoVSLL_VX_M4, 3767 }, |
| 9695 | { PseudoVSLL_VX_M8, 3768 }, |
| 9696 | { PseudoVSLL_VX_MF2, 3769 }, |
| 9697 | { PseudoVSLL_VX_MF4, 3770 }, |
| 9698 | { PseudoVSLL_VX_MF8, 3771 }, |
| 9699 | { PseudoVSMUL_VV_M1, 3772 }, |
| 9700 | { PseudoVSMUL_VV_M2, 3773 }, |
| 9701 | { PseudoVSMUL_VV_M4, 3774 }, |
| 9702 | { PseudoVSMUL_VV_M8, 3775 }, |
| 9703 | { PseudoVSMUL_VV_MF2, 3776 }, |
| 9704 | { PseudoVSMUL_VV_MF4, 3777 }, |
| 9705 | { PseudoVSMUL_VV_MF8, 3778 }, |
| 9706 | { PseudoVSMUL_VX_M1, 3779 }, |
| 9707 | { PseudoVSMUL_VX_M2, 3780 }, |
| 9708 | { PseudoVSMUL_VX_M4, 3781 }, |
| 9709 | { PseudoVSMUL_VX_M8, 3782 }, |
| 9710 | { PseudoVSMUL_VX_MF2, 3783 }, |
| 9711 | { PseudoVSMUL_VX_MF4, 3784 }, |
| 9712 | { PseudoVSMUL_VX_MF8, 3785 }, |
| 9713 | { PseudoVSOXEI16_V_M1_M1, 3786 }, |
| 9714 | { PseudoVSOXEI16_V_M1_M2, 3787 }, |
| 9715 | { PseudoVSOXEI16_V_M1_M4, 3788 }, |
| 9716 | { PseudoVSOXEI16_V_M1_MF2, 3789 }, |
| 9717 | { PseudoVSOXEI16_V_M2_M1, 3790 }, |
| 9718 | { PseudoVSOXEI16_V_M2_M2, 3791 }, |
| 9719 | { PseudoVSOXEI16_V_M2_M4, 3792 }, |
| 9720 | { PseudoVSOXEI16_V_M2_M8, 3793 }, |
| 9721 | { PseudoVSOXEI16_V_M4_M2, 3794 }, |
| 9722 | { PseudoVSOXEI16_V_M4_M4, 3795 }, |
| 9723 | { PseudoVSOXEI16_V_M4_M8, 3796 }, |
| 9724 | { PseudoVSOXEI16_V_M8_M4, 3797 }, |
| 9725 | { PseudoVSOXEI16_V_M8_M8, 3798 }, |
| 9726 | { PseudoVSOXEI16_V_MF2_M1, 3799 }, |
| 9727 | { PseudoVSOXEI16_V_MF2_M2, 3800 }, |
| 9728 | { PseudoVSOXEI16_V_MF2_MF2, 3801 }, |
| 9729 | { PseudoVSOXEI16_V_MF2_MF4, 3802 }, |
| 9730 | { PseudoVSOXEI16_V_MF4_M1, 3803 }, |
| 9731 | { PseudoVSOXEI16_V_MF4_MF2, 3804 }, |
| 9732 | { PseudoVSOXEI16_V_MF4_MF4, 3805 }, |
| 9733 | { PseudoVSOXEI16_V_MF4_MF8, 3806 }, |
| 9734 | { PseudoVSOXEI32_V_M1_M1, 3807 }, |
| 9735 | { PseudoVSOXEI32_V_M1_M2, 3808 }, |
| 9736 | { PseudoVSOXEI32_V_M1_MF2, 3809 }, |
| 9737 | { PseudoVSOXEI32_V_M1_MF4, 3810 }, |
| 9738 | { PseudoVSOXEI32_V_M2_M1, 3811 }, |
| 9739 | { PseudoVSOXEI32_V_M2_M2, 3812 }, |
| 9740 | { PseudoVSOXEI32_V_M2_M4, 3813 }, |
| 9741 | { PseudoVSOXEI32_V_M2_MF2, 3814 }, |
| 9742 | { PseudoVSOXEI32_V_M4_M1, 3815 }, |
| 9743 | { PseudoVSOXEI32_V_M4_M2, 3816 }, |
| 9744 | { PseudoVSOXEI32_V_M4_M4, 3817 }, |
| 9745 | { PseudoVSOXEI32_V_M4_M8, 3818 }, |
| 9746 | { PseudoVSOXEI32_V_M8_M2, 3819 }, |
| 9747 | { PseudoVSOXEI32_V_M8_M4, 3820 }, |
| 9748 | { PseudoVSOXEI32_V_M8_M8, 3821 }, |
| 9749 | { PseudoVSOXEI32_V_MF2_M1, 3822 }, |
| 9750 | { PseudoVSOXEI32_V_MF2_MF2, 3823 }, |
| 9751 | { PseudoVSOXEI32_V_MF2_MF4, 3824 }, |
| 9752 | { PseudoVSOXEI32_V_MF2_MF8, 3825 }, |
| 9753 | { PseudoVSOXEI64_V_M1_M1, 3826 }, |
| 9754 | { PseudoVSOXEI64_V_M1_MF2, 3827 }, |
| 9755 | { PseudoVSOXEI64_V_M1_MF4, 3828 }, |
| 9756 | { PseudoVSOXEI64_V_M1_MF8, 3829 }, |
| 9757 | { PseudoVSOXEI64_V_M2_M1, 3830 }, |
| 9758 | { PseudoVSOXEI64_V_M2_M2, 3831 }, |
| 9759 | { PseudoVSOXEI64_V_M2_MF2, 3832 }, |
| 9760 | { PseudoVSOXEI64_V_M2_MF4, 3833 }, |
| 9761 | { PseudoVSOXEI64_V_M4_M1, 3834 }, |
| 9762 | { PseudoVSOXEI64_V_M4_M2, 3835 }, |
| 9763 | { PseudoVSOXEI64_V_M4_M4, 3836 }, |
| 9764 | { PseudoVSOXEI64_V_M4_MF2, 3837 }, |
| 9765 | { PseudoVSOXEI64_V_M8_M1, 3838 }, |
| 9766 | { PseudoVSOXEI64_V_M8_M2, 3839 }, |
| 9767 | { PseudoVSOXEI64_V_M8_M4, 3840 }, |
| 9768 | { PseudoVSOXEI64_V_M8_M8, 3841 }, |
| 9769 | { PseudoVSOXEI8_V_M1_M1, 3842 }, |
| 9770 | { PseudoVSOXEI8_V_M1_M2, 3843 }, |
| 9771 | { PseudoVSOXEI8_V_M1_M4, 3844 }, |
| 9772 | { PseudoVSOXEI8_V_M1_M8, 3845 }, |
| 9773 | { PseudoVSOXEI8_V_M2_M2, 3846 }, |
| 9774 | { PseudoVSOXEI8_V_M2_M4, 3847 }, |
| 9775 | { PseudoVSOXEI8_V_M2_M8, 3848 }, |
| 9776 | { PseudoVSOXEI8_V_M4_M4, 3849 }, |
| 9777 | { PseudoVSOXEI8_V_M4_M8, 3850 }, |
| 9778 | { PseudoVSOXEI8_V_M8_M8, 3851 }, |
| 9779 | { PseudoVSOXEI8_V_MF2_M1, 3852 }, |
| 9780 | { PseudoVSOXEI8_V_MF2_M2, 3853 }, |
| 9781 | { PseudoVSOXEI8_V_MF2_M4, 3854 }, |
| 9782 | { PseudoVSOXEI8_V_MF2_MF2, 3855 }, |
| 9783 | { PseudoVSOXEI8_V_MF4_M1, 3856 }, |
| 9784 | { PseudoVSOXEI8_V_MF4_M2, 3857 }, |
| 9785 | { PseudoVSOXEI8_V_MF4_MF2, 3858 }, |
| 9786 | { PseudoVSOXEI8_V_MF4_MF4, 3859 }, |
| 9787 | { PseudoVSOXEI8_V_MF8_M1, 3860 }, |
| 9788 | { PseudoVSOXEI8_V_MF8_MF2, 3861 }, |
| 9789 | { PseudoVSOXEI8_V_MF8_MF4, 3862 }, |
| 9790 | { PseudoVSOXEI8_V_MF8_MF8, 3863 }, |
| 9791 | { PseudoVSOXSEG2EI16_V_M1_M1, 3864 }, |
| 9792 | { PseudoVSOXSEG2EI16_V_M1_M2, 3865 }, |
| 9793 | { PseudoVSOXSEG2EI16_V_M1_M4, 3866 }, |
| 9794 | { PseudoVSOXSEG2EI16_V_M1_MF2, 3867 }, |
| 9795 | { PseudoVSOXSEG2EI16_V_M2_M1, 3868 }, |
| 9796 | { PseudoVSOXSEG2EI16_V_M2_M2, 3869 }, |
| 9797 | { PseudoVSOXSEG2EI16_V_M2_M4, 3870 }, |
| 9798 | { PseudoVSOXSEG2EI16_V_M4_M2, 3871 }, |
| 9799 | { PseudoVSOXSEG2EI16_V_M4_M4, 3872 }, |
| 9800 | { PseudoVSOXSEG2EI16_V_M8_M4, 3873 }, |
| 9801 | { PseudoVSOXSEG2EI16_V_MF2_M1, 3874 }, |
| 9802 | { PseudoVSOXSEG2EI16_V_MF2_M2, 3875 }, |
| 9803 | { PseudoVSOXSEG2EI16_V_MF2_MF2, 3876 }, |
| 9804 | { PseudoVSOXSEG2EI16_V_MF2_MF4, 3877 }, |
| 9805 | { PseudoVSOXSEG2EI16_V_MF4_M1, 3878 }, |
| 9806 | { PseudoVSOXSEG2EI16_V_MF4_MF2, 3879 }, |
| 9807 | { PseudoVSOXSEG2EI16_V_MF4_MF4, 3880 }, |
| 9808 | { PseudoVSOXSEG2EI16_V_MF4_MF8, 3881 }, |
| 9809 | { PseudoVSOXSEG2EI32_V_M1_M1, 3882 }, |
| 9810 | { PseudoVSOXSEG2EI32_V_M1_M2, 3883 }, |
| 9811 | { PseudoVSOXSEG2EI32_V_M1_MF2, 3884 }, |
| 9812 | { PseudoVSOXSEG2EI32_V_M1_MF4, 3885 }, |
| 9813 | { PseudoVSOXSEG2EI32_V_M2_M1, 3886 }, |
| 9814 | { PseudoVSOXSEG2EI32_V_M2_M2, 3887 }, |
| 9815 | { PseudoVSOXSEG2EI32_V_M2_M4, 3888 }, |
| 9816 | { PseudoVSOXSEG2EI32_V_M2_MF2, 3889 }, |
| 9817 | { PseudoVSOXSEG2EI32_V_M4_M1, 3890 }, |
| 9818 | { PseudoVSOXSEG2EI32_V_M4_M2, 3891 }, |
| 9819 | { PseudoVSOXSEG2EI32_V_M4_M4, 3892 }, |
| 9820 | { PseudoVSOXSEG2EI32_V_M8_M2, 3893 }, |
| 9821 | { PseudoVSOXSEG2EI32_V_M8_M4, 3894 }, |
| 9822 | { PseudoVSOXSEG2EI32_V_MF2_M1, 3895 }, |
| 9823 | { PseudoVSOXSEG2EI32_V_MF2_MF2, 3896 }, |
| 9824 | { PseudoVSOXSEG2EI32_V_MF2_MF4, 3897 }, |
| 9825 | { PseudoVSOXSEG2EI32_V_MF2_MF8, 3898 }, |
| 9826 | { PseudoVSOXSEG2EI64_V_M1_M1, 3899 }, |
| 9827 | { PseudoVSOXSEG2EI64_V_M1_MF2, 3900 }, |
| 9828 | { PseudoVSOXSEG2EI64_V_M1_MF4, 3901 }, |
| 9829 | { PseudoVSOXSEG2EI64_V_M1_MF8, 3902 }, |
| 9830 | { PseudoVSOXSEG2EI64_V_M2_M1, 3903 }, |
| 9831 | { PseudoVSOXSEG2EI64_V_M2_M2, 3904 }, |
| 9832 | { PseudoVSOXSEG2EI64_V_M2_MF2, 3905 }, |
| 9833 | { PseudoVSOXSEG2EI64_V_M2_MF4, 3906 }, |
| 9834 | { PseudoVSOXSEG2EI64_V_M4_M1, 3907 }, |
| 9835 | { PseudoVSOXSEG2EI64_V_M4_M2, 3908 }, |
| 9836 | { PseudoVSOXSEG2EI64_V_M4_M4, 3909 }, |
| 9837 | { PseudoVSOXSEG2EI64_V_M4_MF2, 3910 }, |
| 9838 | { PseudoVSOXSEG2EI64_V_M8_M1, 3911 }, |
| 9839 | { PseudoVSOXSEG2EI64_V_M8_M2, 3912 }, |
| 9840 | { PseudoVSOXSEG2EI64_V_M8_M4, 3913 }, |
| 9841 | { PseudoVSOXSEG2EI8_V_M1_M1, 3914 }, |
| 9842 | { PseudoVSOXSEG2EI8_V_M1_M2, 3915 }, |
| 9843 | { PseudoVSOXSEG2EI8_V_M1_M4, 3916 }, |
| 9844 | { PseudoVSOXSEG2EI8_V_M2_M2, 3917 }, |
| 9845 | { PseudoVSOXSEG2EI8_V_M2_M4, 3918 }, |
| 9846 | { PseudoVSOXSEG2EI8_V_M4_M4, 3919 }, |
| 9847 | { PseudoVSOXSEG2EI8_V_MF2_M1, 3920 }, |
| 9848 | { PseudoVSOXSEG2EI8_V_MF2_M2, 3921 }, |
| 9849 | { PseudoVSOXSEG2EI8_V_MF2_M4, 3922 }, |
| 9850 | { PseudoVSOXSEG2EI8_V_MF2_MF2, 3923 }, |
| 9851 | { PseudoVSOXSEG2EI8_V_MF4_M1, 3924 }, |
| 9852 | { PseudoVSOXSEG2EI8_V_MF4_M2, 3925 }, |
| 9853 | { PseudoVSOXSEG2EI8_V_MF4_MF2, 3926 }, |
| 9854 | { PseudoVSOXSEG2EI8_V_MF4_MF4, 3927 }, |
| 9855 | { PseudoVSOXSEG2EI8_V_MF8_M1, 3928 }, |
| 9856 | { PseudoVSOXSEG2EI8_V_MF8_MF2, 3929 }, |
| 9857 | { PseudoVSOXSEG2EI8_V_MF8_MF4, 3930 }, |
| 9858 | { PseudoVSOXSEG2EI8_V_MF8_MF8, 3931 }, |
| 9859 | { PseudoVSOXSEG3EI16_V_M1_M1, 3932 }, |
| 9860 | { PseudoVSOXSEG3EI16_V_M1_M2, 3933 }, |
| 9861 | { PseudoVSOXSEG3EI16_V_M1_MF2, 3934 }, |
| 9862 | { PseudoVSOXSEG3EI16_V_M2_M1, 3935 }, |
| 9863 | { PseudoVSOXSEG3EI16_V_M2_M2, 3936 }, |
| 9864 | { PseudoVSOXSEG3EI16_V_M4_M2, 3937 }, |
| 9865 | { PseudoVSOXSEG3EI16_V_MF2_M1, 3938 }, |
| 9866 | { PseudoVSOXSEG3EI16_V_MF2_M2, 3939 }, |
| 9867 | { PseudoVSOXSEG3EI16_V_MF2_MF2, 3940 }, |
| 9868 | { PseudoVSOXSEG3EI16_V_MF2_MF4, 3941 }, |
| 9869 | { PseudoVSOXSEG3EI16_V_MF4_M1, 3942 }, |
| 9870 | { PseudoVSOXSEG3EI16_V_MF4_MF2, 3943 }, |
| 9871 | { PseudoVSOXSEG3EI16_V_MF4_MF4, 3944 }, |
| 9872 | { PseudoVSOXSEG3EI16_V_MF4_MF8, 3945 }, |
| 9873 | { PseudoVSOXSEG3EI32_V_M1_M1, 3946 }, |
| 9874 | { PseudoVSOXSEG3EI32_V_M1_M2, 3947 }, |
| 9875 | { PseudoVSOXSEG3EI32_V_M1_MF2, 3948 }, |
| 9876 | { PseudoVSOXSEG3EI32_V_M1_MF4, 3949 }, |
| 9877 | { PseudoVSOXSEG3EI32_V_M2_M1, 3950 }, |
| 9878 | { PseudoVSOXSEG3EI32_V_M2_M2, 3951 }, |
| 9879 | { PseudoVSOXSEG3EI32_V_M2_MF2, 3952 }, |
| 9880 | { PseudoVSOXSEG3EI32_V_M4_M1, 3953 }, |
| 9881 | { PseudoVSOXSEG3EI32_V_M4_M2, 3954 }, |
| 9882 | { PseudoVSOXSEG3EI32_V_M8_M2, 3955 }, |
| 9883 | { PseudoVSOXSEG3EI32_V_MF2_M1, 3956 }, |
| 9884 | { PseudoVSOXSEG3EI32_V_MF2_MF2, 3957 }, |
| 9885 | { PseudoVSOXSEG3EI32_V_MF2_MF4, 3958 }, |
| 9886 | { PseudoVSOXSEG3EI32_V_MF2_MF8, 3959 }, |
| 9887 | { PseudoVSOXSEG3EI64_V_M1_M1, 3960 }, |
| 9888 | { PseudoVSOXSEG3EI64_V_M1_MF2, 3961 }, |
| 9889 | { PseudoVSOXSEG3EI64_V_M1_MF4, 3962 }, |
| 9890 | { PseudoVSOXSEG3EI64_V_M1_MF8, 3963 }, |
| 9891 | { PseudoVSOXSEG3EI64_V_M2_M1, 3964 }, |
| 9892 | { PseudoVSOXSEG3EI64_V_M2_M2, 3965 }, |
| 9893 | { PseudoVSOXSEG3EI64_V_M2_MF2, 3966 }, |
| 9894 | { PseudoVSOXSEG3EI64_V_M2_MF4, 3967 }, |
| 9895 | { PseudoVSOXSEG3EI64_V_M4_M1, 3968 }, |
| 9896 | { PseudoVSOXSEG3EI64_V_M4_M2, 3969 }, |
| 9897 | { PseudoVSOXSEG3EI64_V_M4_MF2, 3970 }, |
| 9898 | { PseudoVSOXSEG3EI64_V_M8_M1, 3971 }, |
| 9899 | { PseudoVSOXSEG3EI64_V_M8_M2, 3972 }, |
| 9900 | { PseudoVSOXSEG3EI8_V_M1_M1, 3973 }, |
| 9901 | { PseudoVSOXSEG3EI8_V_M1_M2, 3974 }, |
| 9902 | { PseudoVSOXSEG3EI8_V_M2_M2, 3975 }, |
| 9903 | { PseudoVSOXSEG3EI8_V_MF2_M1, 3976 }, |
| 9904 | { PseudoVSOXSEG3EI8_V_MF2_M2, 3977 }, |
| 9905 | { PseudoVSOXSEG3EI8_V_MF2_MF2, 3978 }, |
| 9906 | { PseudoVSOXSEG3EI8_V_MF4_M1, 3979 }, |
| 9907 | { PseudoVSOXSEG3EI8_V_MF4_M2, 3980 }, |
| 9908 | { PseudoVSOXSEG3EI8_V_MF4_MF2, 3981 }, |
| 9909 | { PseudoVSOXSEG3EI8_V_MF4_MF4, 3982 }, |
| 9910 | { PseudoVSOXSEG3EI8_V_MF8_M1, 3983 }, |
| 9911 | { PseudoVSOXSEG3EI8_V_MF8_MF2, 3984 }, |
| 9912 | { PseudoVSOXSEG3EI8_V_MF8_MF4, 3985 }, |
| 9913 | { PseudoVSOXSEG3EI8_V_MF8_MF8, 3986 }, |
| 9914 | { PseudoVSOXSEG4EI16_V_M1_M1, 3987 }, |
| 9915 | { PseudoVSOXSEG4EI16_V_M1_M2, 3988 }, |
| 9916 | { PseudoVSOXSEG4EI16_V_M1_MF2, 3989 }, |
| 9917 | { PseudoVSOXSEG4EI16_V_M2_M1, 3990 }, |
| 9918 | { PseudoVSOXSEG4EI16_V_M2_M2, 3991 }, |
| 9919 | { PseudoVSOXSEG4EI16_V_M4_M2, 3992 }, |
| 9920 | { PseudoVSOXSEG4EI16_V_MF2_M1, 3993 }, |
| 9921 | { PseudoVSOXSEG4EI16_V_MF2_M2, 3994 }, |
| 9922 | { PseudoVSOXSEG4EI16_V_MF2_MF2, 3995 }, |
| 9923 | { PseudoVSOXSEG4EI16_V_MF2_MF4, 3996 }, |
| 9924 | { PseudoVSOXSEG4EI16_V_MF4_M1, 3997 }, |
| 9925 | { PseudoVSOXSEG4EI16_V_MF4_MF2, 3998 }, |
| 9926 | { PseudoVSOXSEG4EI16_V_MF4_MF4, 3999 }, |
| 9927 | { PseudoVSOXSEG4EI16_V_MF4_MF8, 4000 }, |
| 9928 | { PseudoVSOXSEG4EI32_V_M1_M1, 4001 }, |
| 9929 | { PseudoVSOXSEG4EI32_V_M1_M2, 4002 }, |
| 9930 | { PseudoVSOXSEG4EI32_V_M1_MF2, 4003 }, |
| 9931 | { PseudoVSOXSEG4EI32_V_M1_MF4, 4004 }, |
| 9932 | { PseudoVSOXSEG4EI32_V_M2_M1, 4005 }, |
| 9933 | { PseudoVSOXSEG4EI32_V_M2_M2, 4006 }, |
| 9934 | { PseudoVSOXSEG4EI32_V_M2_MF2, 4007 }, |
| 9935 | { PseudoVSOXSEG4EI32_V_M4_M1, 4008 }, |
| 9936 | { PseudoVSOXSEG4EI32_V_M4_M2, 4009 }, |
| 9937 | { PseudoVSOXSEG4EI32_V_M8_M2, 4010 }, |
| 9938 | { PseudoVSOXSEG4EI32_V_MF2_M1, 4011 }, |
| 9939 | { PseudoVSOXSEG4EI32_V_MF2_MF2, 4012 }, |
| 9940 | { PseudoVSOXSEG4EI32_V_MF2_MF4, 4013 }, |
| 9941 | { PseudoVSOXSEG4EI32_V_MF2_MF8, 4014 }, |
| 9942 | { PseudoVSOXSEG4EI64_V_M1_M1, 4015 }, |
| 9943 | { PseudoVSOXSEG4EI64_V_M1_MF2, 4016 }, |
| 9944 | { PseudoVSOXSEG4EI64_V_M1_MF4, 4017 }, |
| 9945 | { PseudoVSOXSEG4EI64_V_M1_MF8, 4018 }, |
| 9946 | { PseudoVSOXSEG4EI64_V_M2_M1, 4019 }, |
| 9947 | { PseudoVSOXSEG4EI64_V_M2_M2, 4020 }, |
| 9948 | { PseudoVSOXSEG4EI64_V_M2_MF2, 4021 }, |
| 9949 | { PseudoVSOXSEG4EI64_V_M2_MF4, 4022 }, |
| 9950 | { PseudoVSOXSEG4EI64_V_M4_M1, 4023 }, |
| 9951 | { PseudoVSOXSEG4EI64_V_M4_M2, 4024 }, |
| 9952 | { PseudoVSOXSEG4EI64_V_M4_MF2, 4025 }, |
| 9953 | { PseudoVSOXSEG4EI64_V_M8_M1, 4026 }, |
| 9954 | { PseudoVSOXSEG4EI64_V_M8_M2, 4027 }, |
| 9955 | { PseudoVSOXSEG4EI8_V_M1_M1, 4028 }, |
| 9956 | { PseudoVSOXSEG4EI8_V_M1_M2, 4029 }, |
| 9957 | { PseudoVSOXSEG4EI8_V_M2_M2, 4030 }, |
| 9958 | { PseudoVSOXSEG4EI8_V_MF2_M1, 4031 }, |
| 9959 | { PseudoVSOXSEG4EI8_V_MF2_M2, 4032 }, |
| 9960 | { PseudoVSOXSEG4EI8_V_MF2_MF2, 4033 }, |
| 9961 | { PseudoVSOXSEG4EI8_V_MF4_M1, 4034 }, |
| 9962 | { PseudoVSOXSEG4EI8_V_MF4_M2, 4035 }, |
| 9963 | { PseudoVSOXSEG4EI8_V_MF4_MF2, 4036 }, |
| 9964 | { PseudoVSOXSEG4EI8_V_MF4_MF4, 4037 }, |
| 9965 | { PseudoVSOXSEG4EI8_V_MF8_M1, 4038 }, |
| 9966 | { PseudoVSOXSEG4EI8_V_MF8_MF2, 4039 }, |
| 9967 | { PseudoVSOXSEG4EI8_V_MF8_MF4, 4040 }, |
| 9968 | { PseudoVSOXSEG4EI8_V_MF8_MF8, 4041 }, |
| 9969 | { PseudoVSOXSEG5EI16_V_M1_M1, 4042 }, |
| 9970 | { PseudoVSOXSEG5EI16_V_M1_MF2, 4043 }, |
| 9971 | { PseudoVSOXSEG5EI16_V_M2_M1, 4044 }, |
| 9972 | { PseudoVSOXSEG5EI16_V_MF2_M1, 4045 }, |
| 9973 | { PseudoVSOXSEG5EI16_V_MF2_MF2, 4046 }, |
| 9974 | { PseudoVSOXSEG5EI16_V_MF2_MF4, 4047 }, |
| 9975 | { PseudoVSOXSEG5EI16_V_MF4_M1, 4048 }, |
| 9976 | { PseudoVSOXSEG5EI16_V_MF4_MF2, 4049 }, |
| 9977 | { PseudoVSOXSEG5EI16_V_MF4_MF4, 4050 }, |
| 9978 | { PseudoVSOXSEG5EI16_V_MF4_MF8, 4051 }, |
| 9979 | { PseudoVSOXSEG5EI32_V_M1_M1, 4052 }, |
| 9980 | { PseudoVSOXSEG5EI32_V_M1_MF2, 4053 }, |
| 9981 | { PseudoVSOXSEG5EI32_V_M1_MF4, 4054 }, |
| 9982 | { PseudoVSOXSEG5EI32_V_M2_M1, 4055 }, |
| 9983 | { PseudoVSOXSEG5EI32_V_M2_MF2, 4056 }, |
| 9984 | { PseudoVSOXSEG5EI32_V_M4_M1, 4057 }, |
| 9985 | { PseudoVSOXSEG5EI32_V_MF2_M1, 4058 }, |
| 9986 | { PseudoVSOXSEG5EI32_V_MF2_MF2, 4059 }, |
| 9987 | { PseudoVSOXSEG5EI32_V_MF2_MF4, 4060 }, |
| 9988 | { PseudoVSOXSEG5EI32_V_MF2_MF8, 4061 }, |
| 9989 | { PseudoVSOXSEG5EI64_V_M1_M1, 4062 }, |
| 9990 | { PseudoVSOXSEG5EI64_V_M1_MF2, 4063 }, |
| 9991 | { PseudoVSOXSEG5EI64_V_M1_MF4, 4064 }, |
| 9992 | { PseudoVSOXSEG5EI64_V_M1_MF8, 4065 }, |
| 9993 | { PseudoVSOXSEG5EI64_V_M2_M1, 4066 }, |
| 9994 | { PseudoVSOXSEG5EI64_V_M2_MF2, 4067 }, |
| 9995 | { PseudoVSOXSEG5EI64_V_M2_MF4, 4068 }, |
| 9996 | { PseudoVSOXSEG5EI64_V_M4_M1, 4069 }, |
| 9997 | { PseudoVSOXSEG5EI64_V_M4_MF2, 4070 }, |
| 9998 | { PseudoVSOXSEG5EI64_V_M8_M1, 4071 }, |
| 9999 | { PseudoVSOXSEG5EI8_V_M1_M1, 4072 }, |
| 10000 | { PseudoVSOXSEG5EI8_V_MF2_M1, 4073 }, |
| 10001 | { PseudoVSOXSEG5EI8_V_MF2_MF2, 4074 }, |
| 10002 | { PseudoVSOXSEG5EI8_V_MF4_M1, 4075 }, |
| 10003 | { PseudoVSOXSEG5EI8_V_MF4_MF2, 4076 }, |
| 10004 | { PseudoVSOXSEG5EI8_V_MF4_MF4, 4077 }, |
| 10005 | { PseudoVSOXSEG5EI8_V_MF8_M1, 4078 }, |
| 10006 | { PseudoVSOXSEG5EI8_V_MF8_MF2, 4079 }, |
| 10007 | { PseudoVSOXSEG5EI8_V_MF8_MF4, 4080 }, |
| 10008 | { PseudoVSOXSEG5EI8_V_MF8_MF8, 4081 }, |
| 10009 | { PseudoVSOXSEG6EI16_V_M1_M1, 4082 }, |
| 10010 | { PseudoVSOXSEG6EI16_V_M1_MF2, 4083 }, |
| 10011 | { PseudoVSOXSEG6EI16_V_M2_M1, 4084 }, |
| 10012 | { PseudoVSOXSEG6EI16_V_MF2_M1, 4085 }, |
| 10013 | { PseudoVSOXSEG6EI16_V_MF2_MF2, 4086 }, |
| 10014 | { PseudoVSOXSEG6EI16_V_MF2_MF4, 4087 }, |
| 10015 | { PseudoVSOXSEG6EI16_V_MF4_M1, 4088 }, |
| 10016 | { PseudoVSOXSEG6EI16_V_MF4_MF2, 4089 }, |
| 10017 | { PseudoVSOXSEG6EI16_V_MF4_MF4, 4090 }, |
| 10018 | { PseudoVSOXSEG6EI16_V_MF4_MF8, 4091 }, |
| 10019 | { PseudoVSOXSEG6EI32_V_M1_M1, 4092 }, |
| 10020 | { PseudoVSOXSEG6EI32_V_M1_MF2, 4093 }, |
| 10021 | { PseudoVSOXSEG6EI32_V_M1_MF4, 4094 }, |
| 10022 | { PseudoVSOXSEG6EI32_V_M2_M1, 4095 }, |
| 10023 | { PseudoVSOXSEG6EI32_V_M2_MF2, 4096 }, |
| 10024 | { PseudoVSOXSEG6EI32_V_M4_M1, 4097 }, |
| 10025 | { PseudoVSOXSEG6EI32_V_MF2_M1, 4098 }, |
| 10026 | { PseudoVSOXSEG6EI32_V_MF2_MF2, 4099 }, |
| 10027 | { PseudoVSOXSEG6EI32_V_MF2_MF4, 4100 }, |
| 10028 | { PseudoVSOXSEG6EI32_V_MF2_MF8, 4101 }, |
| 10029 | { PseudoVSOXSEG6EI64_V_M1_M1, 4102 }, |
| 10030 | { PseudoVSOXSEG6EI64_V_M1_MF2, 4103 }, |
| 10031 | { PseudoVSOXSEG6EI64_V_M1_MF4, 4104 }, |
| 10032 | { PseudoVSOXSEG6EI64_V_M1_MF8, 4105 }, |
| 10033 | { PseudoVSOXSEG6EI64_V_M2_M1, 4106 }, |
| 10034 | { PseudoVSOXSEG6EI64_V_M2_MF2, 4107 }, |
| 10035 | { PseudoVSOXSEG6EI64_V_M2_MF4, 4108 }, |
| 10036 | { PseudoVSOXSEG6EI64_V_M4_M1, 4109 }, |
| 10037 | { PseudoVSOXSEG6EI64_V_M4_MF2, 4110 }, |
| 10038 | { PseudoVSOXSEG6EI64_V_M8_M1, 4111 }, |
| 10039 | { PseudoVSOXSEG6EI8_V_M1_M1, 4112 }, |
| 10040 | { PseudoVSOXSEG6EI8_V_MF2_M1, 4113 }, |
| 10041 | { PseudoVSOXSEG6EI8_V_MF2_MF2, 4114 }, |
| 10042 | { PseudoVSOXSEG6EI8_V_MF4_M1, 4115 }, |
| 10043 | { PseudoVSOXSEG6EI8_V_MF4_MF2, 4116 }, |
| 10044 | { PseudoVSOXSEG6EI8_V_MF4_MF4, 4117 }, |
| 10045 | { PseudoVSOXSEG6EI8_V_MF8_M1, 4118 }, |
| 10046 | { PseudoVSOXSEG6EI8_V_MF8_MF2, 4119 }, |
| 10047 | { PseudoVSOXSEG6EI8_V_MF8_MF4, 4120 }, |
| 10048 | { PseudoVSOXSEG6EI8_V_MF8_MF8, 4121 }, |
| 10049 | { PseudoVSOXSEG7EI16_V_M1_M1, 4122 }, |
| 10050 | { PseudoVSOXSEG7EI16_V_M1_MF2, 4123 }, |
| 10051 | { PseudoVSOXSEG7EI16_V_M2_M1, 4124 }, |
| 10052 | { PseudoVSOXSEG7EI16_V_MF2_M1, 4125 }, |
| 10053 | { PseudoVSOXSEG7EI16_V_MF2_MF2, 4126 }, |
| 10054 | { PseudoVSOXSEG7EI16_V_MF2_MF4, 4127 }, |
| 10055 | { PseudoVSOXSEG7EI16_V_MF4_M1, 4128 }, |
| 10056 | { PseudoVSOXSEG7EI16_V_MF4_MF2, 4129 }, |
| 10057 | { PseudoVSOXSEG7EI16_V_MF4_MF4, 4130 }, |
| 10058 | { PseudoVSOXSEG7EI16_V_MF4_MF8, 4131 }, |
| 10059 | { PseudoVSOXSEG7EI32_V_M1_M1, 4132 }, |
| 10060 | { PseudoVSOXSEG7EI32_V_M1_MF2, 4133 }, |
| 10061 | { PseudoVSOXSEG7EI32_V_M1_MF4, 4134 }, |
| 10062 | { PseudoVSOXSEG7EI32_V_M2_M1, 4135 }, |
| 10063 | { PseudoVSOXSEG7EI32_V_M2_MF2, 4136 }, |
| 10064 | { PseudoVSOXSEG7EI32_V_M4_M1, 4137 }, |
| 10065 | { PseudoVSOXSEG7EI32_V_MF2_M1, 4138 }, |
| 10066 | { PseudoVSOXSEG7EI32_V_MF2_MF2, 4139 }, |
| 10067 | { PseudoVSOXSEG7EI32_V_MF2_MF4, 4140 }, |
| 10068 | { PseudoVSOXSEG7EI32_V_MF2_MF8, 4141 }, |
| 10069 | { PseudoVSOXSEG7EI64_V_M1_M1, 4142 }, |
| 10070 | { PseudoVSOXSEG7EI64_V_M1_MF2, 4143 }, |
| 10071 | { PseudoVSOXSEG7EI64_V_M1_MF4, 4144 }, |
| 10072 | { PseudoVSOXSEG7EI64_V_M1_MF8, 4145 }, |
| 10073 | { PseudoVSOXSEG7EI64_V_M2_M1, 4146 }, |
| 10074 | { PseudoVSOXSEG7EI64_V_M2_MF2, 4147 }, |
| 10075 | { PseudoVSOXSEG7EI64_V_M2_MF4, 4148 }, |
| 10076 | { PseudoVSOXSEG7EI64_V_M4_M1, 4149 }, |
| 10077 | { PseudoVSOXSEG7EI64_V_M4_MF2, 4150 }, |
| 10078 | { PseudoVSOXSEG7EI64_V_M8_M1, 4151 }, |
| 10079 | { PseudoVSOXSEG7EI8_V_M1_M1, 4152 }, |
| 10080 | { PseudoVSOXSEG7EI8_V_MF2_M1, 4153 }, |
| 10081 | { PseudoVSOXSEG7EI8_V_MF2_MF2, 4154 }, |
| 10082 | { PseudoVSOXSEG7EI8_V_MF4_M1, 4155 }, |
| 10083 | { PseudoVSOXSEG7EI8_V_MF4_MF2, 4156 }, |
| 10084 | { PseudoVSOXSEG7EI8_V_MF4_MF4, 4157 }, |
| 10085 | { PseudoVSOXSEG7EI8_V_MF8_M1, 4158 }, |
| 10086 | { PseudoVSOXSEG7EI8_V_MF8_MF2, 4159 }, |
| 10087 | { PseudoVSOXSEG7EI8_V_MF8_MF4, 4160 }, |
| 10088 | { PseudoVSOXSEG7EI8_V_MF8_MF8, 4161 }, |
| 10089 | { PseudoVSOXSEG8EI16_V_M1_M1, 4162 }, |
| 10090 | { PseudoVSOXSEG8EI16_V_M1_MF2, 4163 }, |
| 10091 | { PseudoVSOXSEG8EI16_V_M2_M1, 4164 }, |
| 10092 | { PseudoVSOXSEG8EI16_V_MF2_M1, 4165 }, |
| 10093 | { PseudoVSOXSEG8EI16_V_MF2_MF2, 4166 }, |
| 10094 | { PseudoVSOXSEG8EI16_V_MF2_MF4, 4167 }, |
| 10095 | { PseudoVSOXSEG8EI16_V_MF4_M1, 4168 }, |
| 10096 | { PseudoVSOXSEG8EI16_V_MF4_MF2, 4169 }, |
| 10097 | { PseudoVSOXSEG8EI16_V_MF4_MF4, 4170 }, |
| 10098 | { PseudoVSOXSEG8EI16_V_MF4_MF8, 4171 }, |
| 10099 | { PseudoVSOXSEG8EI32_V_M1_M1, 4172 }, |
| 10100 | { PseudoVSOXSEG8EI32_V_M1_MF2, 4173 }, |
| 10101 | { PseudoVSOXSEG8EI32_V_M1_MF4, 4174 }, |
| 10102 | { PseudoVSOXSEG8EI32_V_M2_M1, 4175 }, |
| 10103 | { PseudoVSOXSEG8EI32_V_M2_MF2, 4176 }, |
| 10104 | { PseudoVSOXSEG8EI32_V_M4_M1, 4177 }, |
| 10105 | { PseudoVSOXSEG8EI32_V_MF2_M1, 4178 }, |
| 10106 | { PseudoVSOXSEG8EI32_V_MF2_MF2, 4179 }, |
| 10107 | { PseudoVSOXSEG8EI32_V_MF2_MF4, 4180 }, |
| 10108 | { PseudoVSOXSEG8EI32_V_MF2_MF8, 4181 }, |
| 10109 | { PseudoVSOXSEG8EI64_V_M1_M1, 4182 }, |
| 10110 | { PseudoVSOXSEG8EI64_V_M1_MF2, 4183 }, |
| 10111 | { PseudoVSOXSEG8EI64_V_M1_MF4, 4184 }, |
| 10112 | { PseudoVSOXSEG8EI64_V_M1_MF8, 4185 }, |
| 10113 | { PseudoVSOXSEG8EI64_V_M2_M1, 4186 }, |
| 10114 | { PseudoVSOXSEG8EI64_V_M2_MF2, 4187 }, |
| 10115 | { PseudoVSOXSEG8EI64_V_M2_MF4, 4188 }, |
| 10116 | { PseudoVSOXSEG8EI64_V_M4_M1, 4189 }, |
| 10117 | { PseudoVSOXSEG8EI64_V_M4_MF2, 4190 }, |
| 10118 | { PseudoVSOXSEG8EI64_V_M8_M1, 4191 }, |
| 10119 | { PseudoVSOXSEG8EI8_V_M1_M1, 4192 }, |
| 10120 | { PseudoVSOXSEG8EI8_V_MF2_M1, 4193 }, |
| 10121 | { PseudoVSOXSEG8EI8_V_MF2_MF2, 4194 }, |
| 10122 | { PseudoVSOXSEG8EI8_V_MF4_M1, 4195 }, |
| 10123 | { PseudoVSOXSEG8EI8_V_MF4_MF2, 4196 }, |
| 10124 | { PseudoVSOXSEG8EI8_V_MF4_MF4, 4197 }, |
| 10125 | { PseudoVSOXSEG8EI8_V_MF8_M1, 4198 }, |
| 10126 | { PseudoVSOXSEG8EI8_V_MF8_MF2, 4199 }, |
| 10127 | { PseudoVSOXSEG8EI8_V_MF8_MF4, 4200 }, |
| 10128 | { PseudoVSOXSEG8EI8_V_MF8_MF8, 4201 }, |
| 10129 | { PseudoVSRA_VI_M1, 4202 }, |
| 10130 | { PseudoVSRA_VI_M2, 4203 }, |
| 10131 | { PseudoVSRA_VI_M4, 4204 }, |
| 10132 | { PseudoVSRA_VI_M8, 4205 }, |
| 10133 | { PseudoVSRA_VI_MF2, 4206 }, |
| 10134 | { PseudoVSRA_VI_MF4, 4207 }, |
| 10135 | { PseudoVSRA_VI_MF8, 4208 }, |
| 10136 | { PseudoVSRA_VV_M1, 4209 }, |
| 10137 | { PseudoVSRA_VV_M2, 4210 }, |
| 10138 | { PseudoVSRA_VV_M4, 4211 }, |
| 10139 | { PseudoVSRA_VV_M8, 4212 }, |
| 10140 | { PseudoVSRA_VV_MF2, 4213 }, |
| 10141 | { PseudoVSRA_VV_MF4, 4214 }, |
| 10142 | { PseudoVSRA_VV_MF8, 4215 }, |
| 10143 | { PseudoVSRA_VX_M1, 4216 }, |
| 10144 | { PseudoVSRA_VX_M2, 4217 }, |
| 10145 | { PseudoVSRA_VX_M4, 4218 }, |
| 10146 | { PseudoVSRA_VX_M8, 4219 }, |
| 10147 | { PseudoVSRA_VX_MF2, 4220 }, |
| 10148 | { PseudoVSRA_VX_MF4, 4221 }, |
| 10149 | { PseudoVSRA_VX_MF8, 4222 }, |
| 10150 | { PseudoVSRL_VI_M1, 4223 }, |
| 10151 | { PseudoVSRL_VI_M2, 4224 }, |
| 10152 | { PseudoVSRL_VI_M4, 4225 }, |
| 10153 | { PseudoVSRL_VI_M8, 4226 }, |
| 10154 | { PseudoVSRL_VI_MF2, 4227 }, |
| 10155 | { PseudoVSRL_VI_MF4, 4228 }, |
| 10156 | { PseudoVSRL_VI_MF8, 4229 }, |
| 10157 | { PseudoVSRL_VV_M1, 4230 }, |
| 10158 | { PseudoVSRL_VV_M2, 4231 }, |
| 10159 | { PseudoVSRL_VV_M4, 4232 }, |
| 10160 | { PseudoVSRL_VV_M8, 4233 }, |
| 10161 | { PseudoVSRL_VV_MF2, 4234 }, |
| 10162 | { PseudoVSRL_VV_MF4, 4235 }, |
| 10163 | { PseudoVSRL_VV_MF8, 4236 }, |
| 10164 | { PseudoVSRL_VX_M1, 4237 }, |
| 10165 | { PseudoVSRL_VX_M2, 4238 }, |
| 10166 | { PseudoVSRL_VX_M4, 4239 }, |
| 10167 | { PseudoVSRL_VX_M8, 4240 }, |
| 10168 | { PseudoVSRL_VX_MF2, 4241 }, |
| 10169 | { PseudoVSRL_VX_MF4, 4242 }, |
| 10170 | { PseudoVSRL_VX_MF8, 4243 }, |
| 10171 | { PseudoVSSE16_V_M1, 4244 }, |
| 10172 | { PseudoVSSE16_V_M2, 4245 }, |
| 10173 | { PseudoVSSE16_V_M4, 4246 }, |
| 10174 | { PseudoVSSE16_V_M8, 4247 }, |
| 10175 | { PseudoVSSE16_V_MF2, 4248 }, |
| 10176 | { PseudoVSSE16_V_MF4, 4249 }, |
| 10177 | { PseudoVSSE32_V_M1, 4250 }, |
| 10178 | { PseudoVSSE32_V_M2, 4251 }, |
| 10179 | { PseudoVSSE32_V_M4, 4252 }, |
| 10180 | { PseudoVSSE32_V_M8, 4253 }, |
| 10181 | { PseudoVSSE32_V_MF2, 4254 }, |
| 10182 | { PseudoVSSE64_V_M1, 4255 }, |
| 10183 | { PseudoVSSE64_V_M2, 4256 }, |
| 10184 | { PseudoVSSE64_V_M4, 4257 }, |
| 10185 | { PseudoVSSE64_V_M8, 4258 }, |
| 10186 | { PseudoVSSE8_V_M1, 4259 }, |
| 10187 | { PseudoVSSE8_V_M2, 4260 }, |
| 10188 | { PseudoVSSE8_V_M4, 4261 }, |
| 10189 | { PseudoVSSE8_V_M8, 4262 }, |
| 10190 | { PseudoVSSE8_V_MF2, 4263 }, |
| 10191 | { PseudoVSSE8_V_MF4, 4264 }, |
| 10192 | { PseudoVSSE8_V_MF8, 4265 }, |
| 10193 | { PseudoVSSEG2E16_V_M1, 4266 }, |
| 10194 | { PseudoVSSEG2E16_V_M2, 4267 }, |
| 10195 | { PseudoVSSEG2E16_V_M4, 4268 }, |
| 10196 | { PseudoVSSEG2E16_V_MF2, 4269 }, |
| 10197 | { PseudoVSSEG2E16_V_MF4, 4270 }, |
| 10198 | { PseudoVSSEG2E32_V_M1, 4271 }, |
| 10199 | { PseudoVSSEG2E32_V_M2, 4272 }, |
| 10200 | { PseudoVSSEG2E32_V_M4, 4273 }, |
| 10201 | { PseudoVSSEG2E32_V_MF2, 4274 }, |
| 10202 | { PseudoVSSEG2E64_V_M1, 4275 }, |
| 10203 | { PseudoVSSEG2E64_V_M2, 4276 }, |
| 10204 | { PseudoVSSEG2E64_V_M4, 4277 }, |
| 10205 | { PseudoVSSEG2E8_V_M1, 4278 }, |
| 10206 | { PseudoVSSEG2E8_V_M2, 4279 }, |
| 10207 | { PseudoVSSEG2E8_V_M4, 4280 }, |
| 10208 | { PseudoVSSEG2E8_V_MF2, 4281 }, |
| 10209 | { PseudoVSSEG2E8_V_MF4, 4282 }, |
| 10210 | { PseudoVSSEG2E8_V_MF8, 4283 }, |
| 10211 | { PseudoVSSEG3E16_V_M1, 4284 }, |
| 10212 | { PseudoVSSEG3E16_V_M2, 4285 }, |
| 10213 | { PseudoVSSEG3E16_V_MF2, 4286 }, |
| 10214 | { PseudoVSSEG3E16_V_MF4, 4287 }, |
| 10215 | { PseudoVSSEG3E32_V_M1, 4288 }, |
| 10216 | { PseudoVSSEG3E32_V_M2, 4289 }, |
| 10217 | { PseudoVSSEG3E32_V_MF2, 4290 }, |
| 10218 | { PseudoVSSEG3E64_V_M1, 4291 }, |
| 10219 | { PseudoVSSEG3E64_V_M2, 4292 }, |
| 10220 | { PseudoVSSEG3E8_V_M1, 4293 }, |
| 10221 | { PseudoVSSEG3E8_V_M2, 4294 }, |
| 10222 | { PseudoVSSEG3E8_V_MF2, 4295 }, |
| 10223 | { PseudoVSSEG3E8_V_MF4, 4296 }, |
| 10224 | { PseudoVSSEG3E8_V_MF8, 4297 }, |
| 10225 | { PseudoVSSEG4E16_V_M1, 4298 }, |
| 10226 | { PseudoVSSEG4E16_V_M2, 4299 }, |
| 10227 | { PseudoVSSEG4E16_V_MF2, 4300 }, |
| 10228 | { PseudoVSSEG4E16_V_MF4, 4301 }, |
| 10229 | { PseudoVSSEG4E32_V_M1, 4302 }, |
| 10230 | { PseudoVSSEG4E32_V_M2, 4303 }, |
| 10231 | { PseudoVSSEG4E32_V_MF2, 4304 }, |
| 10232 | { PseudoVSSEG4E64_V_M1, 4305 }, |
| 10233 | { PseudoVSSEG4E64_V_M2, 4306 }, |
| 10234 | { PseudoVSSEG4E8_V_M1, 4307 }, |
| 10235 | { PseudoVSSEG4E8_V_M2, 4308 }, |
| 10236 | { PseudoVSSEG4E8_V_MF2, 4309 }, |
| 10237 | { PseudoVSSEG4E8_V_MF4, 4310 }, |
| 10238 | { PseudoVSSEG4E8_V_MF8, 4311 }, |
| 10239 | { PseudoVSSEG5E16_V_M1, 4312 }, |
| 10240 | { PseudoVSSEG5E16_V_MF2, 4313 }, |
| 10241 | { PseudoVSSEG5E16_V_MF4, 4314 }, |
| 10242 | { PseudoVSSEG5E32_V_M1, 4315 }, |
| 10243 | { PseudoVSSEG5E32_V_MF2, 4316 }, |
| 10244 | { PseudoVSSEG5E64_V_M1, 4317 }, |
| 10245 | { PseudoVSSEG5E8_V_M1, 4318 }, |
| 10246 | { PseudoVSSEG5E8_V_MF2, 4319 }, |
| 10247 | { PseudoVSSEG5E8_V_MF4, 4320 }, |
| 10248 | { PseudoVSSEG5E8_V_MF8, 4321 }, |
| 10249 | { PseudoVSSEG6E16_V_M1, 4322 }, |
| 10250 | { PseudoVSSEG6E16_V_MF2, 4323 }, |
| 10251 | { PseudoVSSEG6E16_V_MF4, 4324 }, |
| 10252 | { PseudoVSSEG6E32_V_M1, 4325 }, |
| 10253 | { PseudoVSSEG6E32_V_MF2, 4326 }, |
| 10254 | { PseudoVSSEG6E64_V_M1, 4327 }, |
| 10255 | { PseudoVSSEG6E8_V_M1, 4328 }, |
| 10256 | { PseudoVSSEG6E8_V_MF2, 4329 }, |
| 10257 | { PseudoVSSEG6E8_V_MF4, 4330 }, |
| 10258 | { PseudoVSSEG6E8_V_MF8, 4331 }, |
| 10259 | { PseudoVSSEG7E16_V_M1, 4332 }, |
| 10260 | { PseudoVSSEG7E16_V_MF2, 4333 }, |
| 10261 | { PseudoVSSEG7E16_V_MF4, 4334 }, |
| 10262 | { PseudoVSSEG7E32_V_M1, 4335 }, |
| 10263 | { PseudoVSSEG7E32_V_MF2, 4336 }, |
| 10264 | { PseudoVSSEG7E64_V_M1, 4337 }, |
| 10265 | { PseudoVSSEG7E8_V_M1, 4338 }, |
| 10266 | { PseudoVSSEG7E8_V_MF2, 4339 }, |
| 10267 | { PseudoVSSEG7E8_V_MF4, 4340 }, |
| 10268 | { PseudoVSSEG7E8_V_MF8, 4341 }, |
| 10269 | { PseudoVSSEG8E16_V_M1, 4342 }, |
| 10270 | { PseudoVSSEG8E16_V_MF2, 4343 }, |
| 10271 | { PseudoVSSEG8E16_V_MF4, 4344 }, |
| 10272 | { PseudoVSSEG8E32_V_M1, 4345 }, |
| 10273 | { PseudoVSSEG8E32_V_MF2, 4346 }, |
| 10274 | { PseudoVSSEG8E64_V_M1, 4347 }, |
| 10275 | { PseudoVSSEG8E8_V_M1, 4348 }, |
| 10276 | { PseudoVSSEG8E8_V_MF2, 4349 }, |
| 10277 | { PseudoVSSEG8E8_V_MF4, 4350 }, |
| 10278 | { PseudoVSSEG8E8_V_MF8, 4351 }, |
| 10279 | { PseudoVSSRA_VI_M1, 4352 }, |
| 10280 | { PseudoVSSRA_VI_M2, 4353 }, |
| 10281 | { PseudoVSSRA_VI_M4, 4354 }, |
| 10282 | { PseudoVSSRA_VI_M8, 4355 }, |
| 10283 | { PseudoVSSRA_VI_MF2, 4356 }, |
| 10284 | { PseudoVSSRA_VI_MF4, 4357 }, |
| 10285 | { PseudoVSSRA_VI_MF8, 4358 }, |
| 10286 | { PseudoVSSRA_VV_M1, 4359 }, |
| 10287 | { PseudoVSSRA_VV_M2, 4360 }, |
| 10288 | { PseudoVSSRA_VV_M4, 4361 }, |
| 10289 | { PseudoVSSRA_VV_M8, 4362 }, |
| 10290 | { PseudoVSSRA_VV_MF2, 4363 }, |
| 10291 | { PseudoVSSRA_VV_MF4, 4364 }, |
| 10292 | { PseudoVSSRA_VV_MF8, 4365 }, |
| 10293 | { PseudoVSSRA_VX_M1, 4366 }, |
| 10294 | { PseudoVSSRA_VX_M2, 4367 }, |
| 10295 | { PseudoVSSRA_VX_M4, 4368 }, |
| 10296 | { PseudoVSSRA_VX_M8, 4369 }, |
| 10297 | { PseudoVSSRA_VX_MF2, 4370 }, |
| 10298 | { PseudoVSSRA_VX_MF4, 4371 }, |
| 10299 | { PseudoVSSRA_VX_MF8, 4372 }, |
| 10300 | { PseudoVSSRL_VI_M1, 4373 }, |
| 10301 | { PseudoVSSRL_VI_M2, 4374 }, |
| 10302 | { PseudoVSSRL_VI_M4, 4375 }, |
| 10303 | { PseudoVSSRL_VI_M8, 4376 }, |
| 10304 | { PseudoVSSRL_VI_MF2, 4377 }, |
| 10305 | { PseudoVSSRL_VI_MF4, 4378 }, |
| 10306 | { PseudoVSSRL_VI_MF8, 4379 }, |
| 10307 | { PseudoVSSRL_VV_M1, 4380 }, |
| 10308 | { PseudoVSSRL_VV_M2, 4381 }, |
| 10309 | { PseudoVSSRL_VV_M4, 4382 }, |
| 10310 | { PseudoVSSRL_VV_M8, 4383 }, |
| 10311 | { PseudoVSSRL_VV_MF2, 4384 }, |
| 10312 | { PseudoVSSRL_VV_MF4, 4385 }, |
| 10313 | { PseudoVSSRL_VV_MF8, 4386 }, |
| 10314 | { PseudoVSSRL_VX_M1, 4387 }, |
| 10315 | { PseudoVSSRL_VX_M2, 4388 }, |
| 10316 | { PseudoVSSRL_VX_M4, 4389 }, |
| 10317 | { PseudoVSSRL_VX_M8, 4390 }, |
| 10318 | { PseudoVSSRL_VX_MF2, 4391 }, |
| 10319 | { PseudoVSSRL_VX_MF4, 4392 }, |
| 10320 | { PseudoVSSRL_VX_MF8, 4393 }, |
| 10321 | { PseudoVSSSEG2E16_V_M1, 4394 }, |
| 10322 | { PseudoVSSSEG2E16_V_M2, 4395 }, |
| 10323 | { PseudoVSSSEG2E16_V_M4, 4396 }, |
| 10324 | { PseudoVSSSEG2E16_V_MF2, 4397 }, |
| 10325 | { PseudoVSSSEG2E16_V_MF4, 4398 }, |
| 10326 | { PseudoVSSSEG2E32_V_M1, 4399 }, |
| 10327 | { PseudoVSSSEG2E32_V_M2, 4400 }, |
| 10328 | { PseudoVSSSEG2E32_V_M4, 4401 }, |
| 10329 | { PseudoVSSSEG2E32_V_MF2, 4402 }, |
| 10330 | { PseudoVSSSEG2E64_V_M1, 4403 }, |
| 10331 | { PseudoVSSSEG2E64_V_M2, 4404 }, |
| 10332 | { PseudoVSSSEG2E64_V_M4, 4405 }, |
| 10333 | { PseudoVSSSEG2E8_V_M1, 4406 }, |
| 10334 | { PseudoVSSSEG2E8_V_M2, 4407 }, |
| 10335 | { PseudoVSSSEG2E8_V_M4, 4408 }, |
| 10336 | { PseudoVSSSEG2E8_V_MF2, 4409 }, |
| 10337 | { PseudoVSSSEG2E8_V_MF4, 4410 }, |
| 10338 | { PseudoVSSSEG2E8_V_MF8, 4411 }, |
| 10339 | { PseudoVSSSEG3E16_V_M1, 4412 }, |
| 10340 | { PseudoVSSSEG3E16_V_M2, 4413 }, |
| 10341 | { PseudoVSSSEG3E16_V_MF2, 4414 }, |
| 10342 | { PseudoVSSSEG3E16_V_MF4, 4415 }, |
| 10343 | { PseudoVSSSEG3E32_V_M1, 4416 }, |
| 10344 | { PseudoVSSSEG3E32_V_M2, 4417 }, |
| 10345 | { PseudoVSSSEG3E32_V_MF2, 4418 }, |
| 10346 | { PseudoVSSSEG3E64_V_M1, 4419 }, |
| 10347 | { PseudoVSSSEG3E64_V_M2, 4420 }, |
| 10348 | { PseudoVSSSEG3E8_V_M1, 4421 }, |
| 10349 | { PseudoVSSSEG3E8_V_M2, 4422 }, |
| 10350 | { PseudoVSSSEG3E8_V_MF2, 4423 }, |
| 10351 | { PseudoVSSSEG3E8_V_MF4, 4424 }, |
| 10352 | { PseudoVSSSEG3E8_V_MF8, 4425 }, |
| 10353 | { PseudoVSSSEG4E16_V_M1, 4426 }, |
| 10354 | { PseudoVSSSEG4E16_V_M2, 4427 }, |
| 10355 | { PseudoVSSSEG4E16_V_MF2, 4428 }, |
| 10356 | { PseudoVSSSEG4E16_V_MF4, 4429 }, |
| 10357 | { PseudoVSSSEG4E32_V_M1, 4430 }, |
| 10358 | { PseudoVSSSEG4E32_V_M2, 4431 }, |
| 10359 | { PseudoVSSSEG4E32_V_MF2, 4432 }, |
| 10360 | { PseudoVSSSEG4E64_V_M1, 4433 }, |
| 10361 | { PseudoVSSSEG4E64_V_M2, 4434 }, |
| 10362 | { PseudoVSSSEG4E8_V_M1, 4435 }, |
| 10363 | { PseudoVSSSEG4E8_V_M2, 4436 }, |
| 10364 | { PseudoVSSSEG4E8_V_MF2, 4437 }, |
| 10365 | { PseudoVSSSEG4E8_V_MF4, 4438 }, |
| 10366 | { PseudoVSSSEG4E8_V_MF8, 4439 }, |
| 10367 | { PseudoVSSSEG5E16_V_M1, 4440 }, |
| 10368 | { PseudoVSSSEG5E16_V_MF2, 4441 }, |
| 10369 | { PseudoVSSSEG5E16_V_MF4, 4442 }, |
| 10370 | { PseudoVSSSEG5E32_V_M1, 4443 }, |
| 10371 | { PseudoVSSSEG5E32_V_MF2, 4444 }, |
| 10372 | { PseudoVSSSEG5E64_V_M1, 4445 }, |
| 10373 | { PseudoVSSSEG5E8_V_M1, 4446 }, |
| 10374 | { PseudoVSSSEG5E8_V_MF2, 4447 }, |
| 10375 | { PseudoVSSSEG5E8_V_MF4, 4448 }, |
| 10376 | { PseudoVSSSEG5E8_V_MF8, 4449 }, |
| 10377 | { PseudoVSSSEG6E16_V_M1, 4450 }, |
| 10378 | { PseudoVSSSEG6E16_V_MF2, 4451 }, |
| 10379 | { PseudoVSSSEG6E16_V_MF4, 4452 }, |
| 10380 | { PseudoVSSSEG6E32_V_M1, 4453 }, |
| 10381 | { PseudoVSSSEG6E32_V_MF2, 4454 }, |
| 10382 | { PseudoVSSSEG6E64_V_M1, 4455 }, |
| 10383 | { PseudoVSSSEG6E8_V_M1, 4456 }, |
| 10384 | { PseudoVSSSEG6E8_V_MF2, 4457 }, |
| 10385 | { PseudoVSSSEG6E8_V_MF4, 4458 }, |
| 10386 | { PseudoVSSSEG6E8_V_MF8, 4459 }, |
| 10387 | { PseudoVSSSEG7E16_V_M1, 4460 }, |
| 10388 | { PseudoVSSSEG7E16_V_MF2, 4461 }, |
| 10389 | { PseudoVSSSEG7E16_V_MF4, 4462 }, |
| 10390 | { PseudoVSSSEG7E32_V_M1, 4463 }, |
| 10391 | { PseudoVSSSEG7E32_V_MF2, 4464 }, |
| 10392 | { PseudoVSSSEG7E64_V_M1, 4465 }, |
| 10393 | { PseudoVSSSEG7E8_V_M1, 4466 }, |
| 10394 | { PseudoVSSSEG7E8_V_MF2, 4467 }, |
| 10395 | { PseudoVSSSEG7E8_V_MF4, 4468 }, |
| 10396 | { PseudoVSSSEG7E8_V_MF8, 4469 }, |
| 10397 | { PseudoVSSSEG8E16_V_M1, 4470 }, |
| 10398 | { PseudoVSSSEG8E16_V_MF2, 4471 }, |
| 10399 | { PseudoVSSSEG8E16_V_MF4, 4472 }, |
| 10400 | { PseudoVSSSEG8E32_V_M1, 4473 }, |
| 10401 | { PseudoVSSSEG8E32_V_MF2, 4474 }, |
| 10402 | { PseudoVSSSEG8E64_V_M1, 4475 }, |
| 10403 | { PseudoVSSSEG8E8_V_M1, 4476 }, |
| 10404 | { PseudoVSSSEG8E8_V_MF2, 4477 }, |
| 10405 | { PseudoVSSSEG8E8_V_MF4, 4478 }, |
| 10406 | { PseudoVSSSEG8E8_V_MF8, 4479 }, |
| 10407 | { PseudoVSSUBU_VV_M1, 4480 }, |
| 10408 | { PseudoVSSUBU_VV_M2, 4481 }, |
| 10409 | { PseudoVSSUBU_VV_M4, 4482 }, |
| 10410 | { PseudoVSSUBU_VV_M8, 4483 }, |
| 10411 | { PseudoVSSUBU_VV_MF2, 4484 }, |
| 10412 | { PseudoVSSUBU_VV_MF4, 4485 }, |
| 10413 | { PseudoVSSUBU_VV_MF8, 4486 }, |
| 10414 | { PseudoVSSUBU_VX_M1, 4487 }, |
| 10415 | { PseudoVSSUBU_VX_M2, 4488 }, |
| 10416 | { PseudoVSSUBU_VX_M4, 4489 }, |
| 10417 | { PseudoVSSUBU_VX_M8, 4490 }, |
| 10418 | { PseudoVSSUBU_VX_MF2, 4491 }, |
| 10419 | { PseudoVSSUBU_VX_MF4, 4492 }, |
| 10420 | { PseudoVSSUBU_VX_MF8, 4493 }, |
| 10421 | { PseudoVSSUB_VV_M1, 4494 }, |
| 10422 | { PseudoVSSUB_VV_M2, 4495 }, |
| 10423 | { PseudoVSSUB_VV_M4, 4496 }, |
| 10424 | { PseudoVSSUB_VV_M8, 4497 }, |
| 10425 | { PseudoVSSUB_VV_MF2, 4498 }, |
| 10426 | { PseudoVSSUB_VV_MF4, 4499 }, |
| 10427 | { PseudoVSSUB_VV_MF8, 4500 }, |
| 10428 | { PseudoVSSUB_VX_M1, 4501 }, |
| 10429 | { PseudoVSSUB_VX_M2, 4502 }, |
| 10430 | { PseudoVSSUB_VX_M4, 4503 }, |
| 10431 | { PseudoVSSUB_VX_M8, 4504 }, |
| 10432 | { PseudoVSSUB_VX_MF2, 4505 }, |
| 10433 | { PseudoVSSUB_VX_MF4, 4506 }, |
| 10434 | { PseudoVSSUB_VX_MF8, 4507 }, |
| 10435 | { PseudoVSUB_VV_M1, 4508 }, |
| 10436 | { PseudoVSUB_VV_M2, 4509 }, |
| 10437 | { PseudoVSUB_VV_M4, 4510 }, |
| 10438 | { PseudoVSUB_VV_M8, 4511 }, |
| 10439 | { PseudoVSUB_VV_MF2, 4512 }, |
| 10440 | { PseudoVSUB_VV_MF4, 4513 }, |
| 10441 | { PseudoVSUB_VV_MF8, 4514 }, |
| 10442 | { PseudoVSUB_VX_M1, 4515 }, |
| 10443 | { PseudoVSUB_VX_M2, 4516 }, |
| 10444 | { PseudoVSUB_VX_M4, 4517 }, |
| 10445 | { PseudoVSUB_VX_M8, 4518 }, |
| 10446 | { PseudoVSUB_VX_MF2, 4519 }, |
| 10447 | { PseudoVSUB_VX_MF4, 4520 }, |
| 10448 | { PseudoVSUB_VX_MF8, 4521 }, |
| 10449 | { PseudoVSUXEI16_V_M1_M1, 4522 }, |
| 10450 | { PseudoVSUXEI16_V_M1_M2, 4523 }, |
| 10451 | { PseudoVSUXEI16_V_M1_M4, 4524 }, |
| 10452 | { PseudoVSUXEI16_V_M1_MF2, 4525 }, |
| 10453 | { PseudoVSUXEI16_V_M2_M1, 4526 }, |
| 10454 | { PseudoVSUXEI16_V_M2_M2, 4527 }, |
| 10455 | { PseudoVSUXEI16_V_M2_M4, 4528 }, |
| 10456 | { PseudoVSUXEI16_V_M2_M8, 4529 }, |
| 10457 | { PseudoVSUXEI16_V_M4_M2, 4530 }, |
| 10458 | { PseudoVSUXEI16_V_M4_M4, 4531 }, |
| 10459 | { PseudoVSUXEI16_V_M4_M8, 4532 }, |
| 10460 | { PseudoVSUXEI16_V_M8_M4, 4533 }, |
| 10461 | { PseudoVSUXEI16_V_M8_M8, 4534 }, |
| 10462 | { PseudoVSUXEI16_V_MF2_M1, 4535 }, |
| 10463 | { PseudoVSUXEI16_V_MF2_M2, 4536 }, |
| 10464 | { PseudoVSUXEI16_V_MF2_MF2, 4537 }, |
| 10465 | { PseudoVSUXEI16_V_MF2_MF4, 4538 }, |
| 10466 | { PseudoVSUXEI16_V_MF4_M1, 4539 }, |
| 10467 | { PseudoVSUXEI16_V_MF4_MF2, 4540 }, |
| 10468 | { PseudoVSUXEI16_V_MF4_MF4, 4541 }, |
| 10469 | { PseudoVSUXEI16_V_MF4_MF8, 4542 }, |
| 10470 | { PseudoVSUXEI32_V_M1_M1, 4543 }, |
| 10471 | { PseudoVSUXEI32_V_M1_M2, 4544 }, |
| 10472 | { PseudoVSUXEI32_V_M1_MF2, 4545 }, |
| 10473 | { PseudoVSUXEI32_V_M1_MF4, 4546 }, |
| 10474 | { PseudoVSUXEI32_V_M2_M1, 4547 }, |
| 10475 | { PseudoVSUXEI32_V_M2_M2, 4548 }, |
| 10476 | { PseudoVSUXEI32_V_M2_M4, 4549 }, |
| 10477 | { PseudoVSUXEI32_V_M2_MF2, 4550 }, |
| 10478 | { PseudoVSUXEI32_V_M4_M1, 4551 }, |
| 10479 | { PseudoVSUXEI32_V_M4_M2, 4552 }, |
| 10480 | { PseudoVSUXEI32_V_M4_M4, 4553 }, |
| 10481 | { PseudoVSUXEI32_V_M4_M8, 4554 }, |
| 10482 | { PseudoVSUXEI32_V_M8_M2, 4555 }, |
| 10483 | { PseudoVSUXEI32_V_M8_M4, 4556 }, |
| 10484 | { PseudoVSUXEI32_V_M8_M8, 4557 }, |
| 10485 | { PseudoVSUXEI32_V_MF2_M1, 4558 }, |
| 10486 | { PseudoVSUXEI32_V_MF2_MF2, 4559 }, |
| 10487 | { PseudoVSUXEI32_V_MF2_MF4, 4560 }, |
| 10488 | { PseudoVSUXEI32_V_MF2_MF8, 4561 }, |
| 10489 | { PseudoVSUXEI64_V_M1_M1, 4562 }, |
| 10490 | { PseudoVSUXEI64_V_M1_MF2, 4563 }, |
| 10491 | { PseudoVSUXEI64_V_M1_MF4, 4564 }, |
| 10492 | { PseudoVSUXEI64_V_M1_MF8, 4565 }, |
| 10493 | { PseudoVSUXEI64_V_M2_M1, 4566 }, |
| 10494 | { PseudoVSUXEI64_V_M2_M2, 4567 }, |
| 10495 | { PseudoVSUXEI64_V_M2_MF2, 4568 }, |
| 10496 | { PseudoVSUXEI64_V_M2_MF4, 4569 }, |
| 10497 | { PseudoVSUXEI64_V_M4_M1, 4570 }, |
| 10498 | { PseudoVSUXEI64_V_M4_M2, 4571 }, |
| 10499 | { PseudoVSUXEI64_V_M4_M4, 4572 }, |
| 10500 | { PseudoVSUXEI64_V_M4_MF2, 4573 }, |
| 10501 | { PseudoVSUXEI64_V_M8_M1, 4574 }, |
| 10502 | { PseudoVSUXEI64_V_M8_M2, 4575 }, |
| 10503 | { PseudoVSUXEI64_V_M8_M4, 4576 }, |
| 10504 | { PseudoVSUXEI64_V_M8_M8, 4577 }, |
| 10505 | { PseudoVSUXEI8_V_M1_M1, 4578 }, |
| 10506 | { PseudoVSUXEI8_V_M1_M2, 4579 }, |
| 10507 | { PseudoVSUXEI8_V_M1_M4, 4580 }, |
| 10508 | { PseudoVSUXEI8_V_M1_M8, 4581 }, |
| 10509 | { PseudoVSUXEI8_V_M2_M2, 4582 }, |
| 10510 | { PseudoVSUXEI8_V_M2_M4, 4583 }, |
| 10511 | { PseudoVSUXEI8_V_M2_M8, 4584 }, |
| 10512 | { PseudoVSUXEI8_V_M4_M4, 4585 }, |
| 10513 | { PseudoVSUXEI8_V_M4_M8, 4586 }, |
| 10514 | { PseudoVSUXEI8_V_M8_M8, 4587 }, |
| 10515 | { PseudoVSUXEI8_V_MF2_M1, 4588 }, |
| 10516 | { PseudoVSUXEI8_V_MF2_M2, 4589 }, |
| 10517 | { PseudoVSUXEI8_V_MF2_M4, 4590 }, |
| 10518 | { PseudoVSUXEI8_V_MF2_MF2, 4591 }, |
| 10519 | { PseudoVSUXEI8_V_MF4_M1, 4592 }, |
| 10520 | { PseudoVSUXEI8_V_MF4_M2, 4593 }, |
| 10521 | { PseudoVSUXEI8_V_MF4_MF2, 4594 }, |
| 10522 | { PseudoVSUXEI8_V_MF4_MF4, 4595 }, |
| 10523 | { PseudoVSUXEI8_V_MF8_M1, 4596 }, |
| 10524 | { PseudoVSUXEI8_V_MF8_MF2, 4597 }, |
| 10525 | { PseudoVSUXEI8_V_MF8_MF4, 4598 }, |
| 10526 | { PseudoVSUXEI8_V_MF8_MF8, 4599 }, |
| 10527 | { PseudoVSUXSEG2EI16_V_M1_M1, 4600 }, |
| 10528 | { PseudoVSUXSEG2EI16_V_M1_M2, 4601 }, |
| 10529 | { PseudoVSUXSEG2EI16_V_M1_M4, 4602 }, |
| 10530 | { PseudoVSUXSEG2EI16_V_M1_MF2, 4603 }, |
| 10531 | { PseudoVSUXSEG2EI16_V_M2_M1, 4604 }, |
| 10532 | { PseudoVSUXSEG2EI16_V_M2_M2, 4605 }, |
| 10533 | { PseudoVSUXSEG2EI16_V_M2_M4, 4606 }, |
| 10534 | { PseudoVSUXSEG2EI16_V_M4_M2, 4607 }, |
| 10535 | { PseudoVSUXSEG2EI16_V_M4_M4, 4608 }, |
| 10536 | { PseudoVSUXSEG2EI16_V_M8_M4, 4609 }, |
| 10537 | { PseudoVSUXSEG2EI16_V_MF2_M1, 4610 }, |
| 10538 | { PseudoVSUXSEG2EI16_V_MF2_M2, 4611 }, |
| 10539 | { PseudoVSUXSEG2EI16_V_MF2_MF2, 4612 }, |
| 10540 | { PseudoVSUXSEG2EI16_V_MF2_MF4, 4613 }, |
| 10541 | { PseudoVSUXSEG2EI16_V_MF4_M1, 4614 }, |
| 10542 | { PseudoVSUXSEG2EI16_V_MF4_MF2, 4615 }, |
| 10543 | { PseudoVSUXSEG2EI16_V_MF4_MF4, 4616 }, |
| 10544 | { PseudoVSUXSEG2EI16_V_MF4_MF8, 4617 }, |
| 10545 | { PseudoVSUXSEG2EI32_V_M1_M1, 4618 }, |
| 10546 | { PseudoVSUXSEG2EI32_V_M1_M2, 4619 }, |
| 10547 | { PseudoVSUXSEG2EI32_V_M1_MF2, 4620 }, |
| 10548 | { PseudoVSUXSEG2EI32_V_M1_MF4, 4621 }, |
| 10549 | { PseudoVSUXSEG2EI32_V_M2_M1, 4622 }, |
| 10550 | { PseudoVSUXSEG2EI32_V_M2_M2, 4623 }, |
| 10551 | { PseudoVSUXSEG2EI32_V_M2_M4, 4624 }, |
| 10552 | { PseudoVSUXSEG2EI32_V_M2_MF2, 4625 }, |
| 10553 | { PseudoVSUXSEG2EI32_V_M4_M1, 4626 }, |
| 10554 | { PseudoVSUXSEG2EI32_V_M4_M2, 4627 }, |
| 10555 | { PseudoVSUXSEG2EI32_V_M4_M4, 4628 }, |
| 10556 | { PseudoVSUXSEG2EI32_V_M8_M2, 4629 }, |
| 10557 | { PseudoVSUXSEG2EI32_V_M8_M4, 4630 }, |
| 10558 | { PseudoVSUXSEG2EI32_V_MF2_M1, 4631 }, |
| 10559 | { PseudoVSUXSEG2EI32_V_MF2_MF2, 4632 }, |
| 10560 | { PseudoVSUXSEG2EI32_V_MF2_MF4, 4633 }, |
| 10561 | { PseudoVSUXSEG2EI32_V_MF2_MF8, 4634 }, |
| 10562 | { PseudoVSUXSEG2EI64_V_M1_M1, 4635 }, |
| 10563 | { PseudoVSUXSEG2EI64_V_M1_MF2, 4636 }, |
| 10564 | { PseudoVSUXSEG2EI64_V_M1_MF4, 4637 }, |
| 10565 | { PseudoVSUXSEG2EI64_V_M1_MF8, 4638 }, |
| 10566 | { PseudoVSUXSEG2EI64_V_M2_M1, 4639 }, |
| 10567 | { PseudoVSUXSEG2EI64_V_M2_M2, 4640 }, |
| 10568 | { PseudoVSUXSEG2EI64_V_M2_MF2, 4641 }, |
| 10569 | { PseudoVSUXSEG2EI64_V_M2_MF4, 4642 }, |
| 10570 | { PseudoVSUXSEG2EI64_V_M4_M1, 4643 }, |
| 10571 | { PseudoVSUXSEG2EI64_V_M4_M2, 4644 }, |
| 10572 | { PseudoVSUXSEG2EI64_V_M4_M4, 4645 }, |
| 10573 | { PseudoVSUXSEG2EI64_V_M4_MF2, 4646 }, |
| 10574 | { PseudoVSUXSEG2EI64_V_M8_M1, 4647 }, |
| 10575 | { PseudoVSUXSEG2EI64_V_M8_M2, 4648 }, |
| 10576 | { PseudoVSUXSEG2EI64_V_M8_M4, 4649 }, |
| 10577 | { PseudoVSUXSEG2EI8_V_M1_M1, 4650 }, |
| 10578 | { PseudoVSUXSEG2EI8_V_M1_M2, 4651 }, |
| 10579 | { PseudoVSUXSEG2EI8_V_M1_M4, 4652 }, |
| 10580 | { PseudoVSUXSEG2EI8_V_M2_M2, 4653 }, |
| 10581 | { PseudoVSUXSEG2EI8_V_M2_M4, 4654 }, |
| 10582 | { PseudoVSUXSEG2EI8_V_M4_M4, 4655 }, |
| 10583 | { PseudoVSUXSEG2EI8_V_MF2_M1, 4656 }, |
| 10584 | { PseudoVSUXSEG2EI8_V_MF2_M2, 4657 }, |
| 10585 | { PseudoVSUXSEG2EI8_V_MF2_M4, 4658 }, |
| 10586 | { PseudoVSUXSEG2EI8_V_MF2_MF2, 4659 }, |
| 10587 | { PseudoVSUXSEG2EI8_V_MF4_M1, 4660 }, |
| 10588 | { PseudoVSUXSEG2EI8_V_MF4_M2, 4661 }, |
| 10589 | { PseudoVSUXSEG2EI8_V_MF4_MF2, 4662 }, |
| 10590 | { PseudoVSUXSEG2EI8_V_MF4_MF4, 4663 }, |
| 10591 | { PseudoVSUXSEG2EI8_V_MF8_M1, 4664 }, |
| 10592 | { PseudoVSUXSEG2EI8_V_MF8_MF2, 4665 }, |
| 10593 | { PseudoVSUXSEG2EI8_V_MF8_MF4, 4666 }, |
| 10594 | { PseudoVSUXSEG2EI8_V_MF8_MF8, 4667 }, |
| 10595 | { PseudoVSUXSEG3EI16_V_M1_M1, 4668 }, |
| 10596 | { PseudoVSUXSEG3EI16_V_M1_M2, 4669 }, |
| 10597 | { PseudoVSUXSEG3EI16_V_M1_MF2, 4670 }, |
| 10598 | { PseudoVSUXSEG3EI16_V_M2_M1, 4671 }, |
| 10599 | { PseudoVSUXSEG3EI16_V_M2_M2, 4672 }, |
| 10600 | { PseudoVSUXSEG3EI16_V_M4_M2, 4673 }, |
| 10601 | { PseudoVSUXSEG3EI16_V_MF2_M1, 4674 }, |
| 10602 | { PseudoVSUXSEG3EI16_V_MF2_M2, 4675 }, |
| 10603 | { PseudoVSUXSEG3EI16_V_MF2_MF2, 4676 }, |
| 10604 | { PseudoVSUXSEG3EI16_V_MF2_MF4, 4677 }, |
| 10605 | { PseudoVSUXSEG3EI16_V_MF4_M1, 4678 }, |
| 10606 | { PseudoVSUXSEG3EI16_V_MF4_MF2, 4679 }, |
| 10607 | { PseudoVSUXSEG3EI16_V_MF4_MF4, 4680 }, |
| 10608 | { PseudoVSUXSEG3EI16_V_MF4_MF8, 4681 }, |
| 10609 | { PseudoVSUXSEG3EI32_V_M1_M1, 4682 }, |
| 10610 | { PseudoVSUXSEG3EI32_V_M1_M2, 4683 }, |
| 10611 | { PseudoVSUXSEG3EI32_V_M1_MF2, 4684 }, |
| 10612 | { PseudoVSUXSEG3EI32_V_M1_MF4, 4685 }, |
| 10613 | { PseudoVSUXSEG3EI32_V_M2_M1, 4686 }, |
| 10614 | { PseudoVSUXSEG3EI32_V_M2_M2, 4687 }, |
| 10615 | { PseudoVSUXSEG3EI32_V_M2_MF2, 4688 }, |
| 10616 | { PseudoVSUXSEG3EI32_V_M4_M1, 4689 }, |
| 10617 | { PseudoVSUXSEG3EI32_V_M4_M2, 4690 }, |
| 10618 | { PseudoVSUXSEG3EI32_V_M8_M2, 4691 }, |
| 10619 | { PseudoVSUXSEG3EI32_V_MF2_M1, 4692 }, |
| 10620 | { PseudoVSUXSEG3EI32_V_MF2_MF2, 4693 }, |
| 10621 | { PseudoVSUXSEG3EI32_V_MF2_MF4, 4694 }, |
| 10622 | { PseudoVSUXSEG3EI32_V_MF2_MF8, 4695 }, |
| 10623 | { PseudoVSUXSEG3EI64_V_M1_M1, 4696 }, |
| 10624 | { PseudoVSUXSEG3EI64_V_M1_MF2, 4697 }, |
| 10625 | { PseudoVSUXSEG3EI64_V_M1_MF4, 4698 }, |
| 10626 | { PseudoVSUXSEG3EI64_V_M1_MF8, 4699 }, |
| 10627 | { PseudoVSUXSEG3EI64_V_M2_M1, 4700 }, |
| 10628 | { PseudoVSUXSEG3EI64_V_M2_M2, 4701 }, |
| 10629 | { PseudoVSUXSEG3EI64_V_M2_MF2, 4702 }, |
| 10630 | { PseudoVSUXSEG3EI64_V_M2_MF4, 4703 }, |
| 10631 | { PseudoVSUXSEG3EI64_V_M4_M1, 4704 }, |
| 10632 | { PseudoVSUXSEG3EI64_V_M4_M2, 4705 }, |
| 10633 | { PseudoVSUXSEG3EI64_V_M4_MF2, 4706 }, |
| 10634 | { PseudoVSUXSEG3EI64_V_M8_M1, 4707 }, |
| 10635 | { PseudoVSUXSEG3EI64_V_M8_M2, 4708 }, |
| 10636 | { PseudoVSUXSEG3EI8_V_M1_M1, 4709 }, |
| 10637 | { PseudoVSUXSEG3EI8_V_M1_M2, 4710 }, |
| 10638 | { PseudoVSUXSEG3EI8_V_M2_M2, 4711 }, |
| 10639 | { PseudoVSUXSEG3EI8_V_MF2_M1, 4712 }, |
| 10640 | { PseudoVSUXSEG3EI8_V_MF2_M2, 4713 }, |
| 10641 | { PseudoVSUXSEG3EI8_V_MF2_MF2, 4714 }, |
| 10642 | { PseudoVSUXSEG3EI8_V_MF4_M1, 4715 }, |
| 10643 | { PseudoVSUXSEG3EI8_V_MF4_M2, 4716 }, |
| 10644 | { PseudoVSUXSEG3EI8_V_MF4_MF2, 4717 }, |
| 10645 | { PseudoVSUXSEG3EI8_V_MF4_MF4, 4718 }, |
| 10646 | { PseudoVSUXSEG3EI8_V_MF8_M1, 4719 }, |
| 10647 | { PseudoVSUXSEG3EI8_V_MF8_MF2, 4720 }, |
| 10648 | { PseudoVSUXSEG3EI8_V_MF8_MF4, 4721 }, |
| 10649 | { PseudoVSUXSEG3EI8_V_MF8_MF8, 4722 }, |
| 10650 | { PseudoVSUXSEG4EI16_V_M1_M1, 4723 }, |
| 10651 | { PseudoVSUXSEG4EI16_V_M1_M2, 4724 }, |
| 10652 | { PseudoVSUXSEG4EI16_V_M1_MF2, 4725 }, |
| 10653 | { PseudoVSUXSEG4EI16_V_M2_M1, 4726 }, |
| 10654 | { PseudoVSUXSEG4EI16_V_M2_M2, 4727 }, |
| 10655 | { PseudoVSUXSEG4EI16_V_M4_M2, 4728 }, |
| 10656 | { PseudoVSUXSEG4EI16_V_MF2_M1, 4729 }, |
| 10657 | { PseudoVSUXSEG4EI16_V_MF2_M2, 4730 }, |
| 10658 | { PseudoVSUXSEG4EI16_V_MF2_MF2, 4731 }, |
| 10659 | { PseudoVSUXSEG4EI16_V_MF2_MF4, 4732 }, |
| 10660 | { PseudoVSUXSEG4EI16_V_MF4_M1, 4733 }, |
| 10661 | { PseudoVSUXSEG4EI16_V_MF4_MF2, 4734 }, |
| 10662 | { PseudoVSUXSEG4EI16_V_MF4_MF4, 4735 }, |
| 10663 | { PseudoVSUXSEG4EI16_V_MF4_MF8, 4736 }, |
| 10664 | { PseudoVSUXSEG4EI32_V_M1_M1, 4737 }, |
| 10665 | { PseudoVSUXSEG4EI32_V_M1_M2, 4738 }, |
| 10666 | { PseudoVSUXSEG4EI32_V_M1_MF2, 4739 }, |
| 10667 | { PseudoVSUXSEG4EI32_V_M1_MF4, 4740 }, |
| 10668 | { PseudoVSUXSEG4EI32_V_M2_M1, 4741 }, |
| 10669 | { PseudoVSUXSEG4EI32_V_M2_M2, 4742 }, |
| 10670 | { PseudoVSUXSEG4EI32_V_M2_MF2, 4743 }, |
| 10671 | { PseudoVSUXSEG4EI32_V_M4_M1, 4744 }, |
| 10672 | { PseudoVSUXSEG4EI32_V_M4_M2, 4745 }, |
| 10673 | { PseudoVSUXSEG4EI32_V_M8_M2, 4746 }, |
| 10674 | { PseudoVSUXSEG4EI32_V_MF2_M1, 4747 }, |
| 10675 | { PseudoVSUXSEG4EI32_V_MF2_MF2, 4748 }, |
| 10676 | { PseudoVSUXSEG4EI32_V_MF2_MF4, 4749 }, |
| 10677 | { PseudoVSUXSEG4EI32_V_MF2_MF8, 4750 }, |
| 10678 | { PseudoVSUXSEG4EI64_V_M1_M1, 4751 }, |
| 10679 | { PseudoVSUXSEG4EI64_V_M1_MF2, 4752 }, |
| 10680 | { PseudoVSUXSEG4EI64_V_M1_MF4, 4753 }, |
| 10681 | { PseudoVSUXSEG4EI64_V_M1_MF8, 4754 }, |
| 10682 | { PseudoVSUXSEG4EI64_V_M2_M1, 4755 }, |
| 10683 | { PseudoVSUXSEG4EI64_V_M2_M2, 4756 }, |
| 10684 | { PseudoVSUXSEG4EI64_V_M2_MF2, 4757 }, |
| 10685 | { PseudoVSUXSEG4EI64_V_M2_MF4, 4758 }, |
| 10686 | { PseudoVSUXSEG4EI64_V_M4_M1, 4759 }, |
| 10687 | { PseudoVSUXSEG4EI64_V_M4_M2, 4760 }, |
| 10688 | { PseudoVSUXSEG4EI64_V_M4_MF2, 4761 }, |
| 10689 | { PseudoVSUXSEG4EI64_V_M8_M1, 4762 }, |
| 10690 | { PseudoVSUXSEG4EI64_V_M8_M2, 4763 }, |
| 10691 | { PseudoVSUXSEG4EI8_V_M1_M1, 4764 }, |
| 10692 | { PseudoVSUXSEG4EI8_V_M1_M2, 4765 }, |
| 10693 | { PseudoVSUXSEG4EI8_V_M2_M2, 4766 }, |
| 10694 | { PseudoVSUXSEG4EI8_V_MF2_M1, 4767 }, |
| 10695 | { PseudoVSUXSEG4EI8_V_MF2_M2, 4768 }, |
| 10696 | { PseudoVSUXSEG4EI8_V_MF2_MF2, 4769 }, |
| 10697 | { PseudoVSUXSEG4EI8_V_MF4_M1, 4770 }, |
| 10698 | { PseudoVSUXSEG4EI8_V_MF4_M2, 4771 }, |
| 10699 | { PseudoVSUXSEG4EI8_V_MF4_MF2, 4772 }, |
| 10700 | { PseudoVSUXSEG4EI8_V_MF4_MF4, 4773 }, |
| 10701 | { PseudoVSUXSEG4EI8_V_MF8_M1, 4774 }, |
| 10702 | { PseudoVSUXSEG4EI8_V_MF8_MF2, 4775 }, |
| 10703 | { PseudoVSUXSEG4EI8_V_MF8_MF4, 4776 }, |
| 10704 | { PseudoVSUXSEG4EI8_V_MF8_MF8, 4777 }, |
| 10705 | { PseudoVSUXSEG5EI16_V_M1_M1, 4778 }, |
| 10706 | { PseudoVSUXSEG5EI16_V_M1_MF2, 4779 }, |
| 10707 | { PseudoVSUXSEG5EI16_V_M2_M1, 4780 }, |
| 10708 | { PseudoVSUXSEG5EI16_V_MF2_M1, 4781 }, |
| 10709 | { PseudoVSUXSEG5EI16_V_MF2_MF2, 4782 }, |
| 10710 | { PseudoVSUXSEG5EI16_V_MF2_MF4, 4783 }, |
| 10711 | { PseudoVSUXSEG5EI16_V_MF4_M1, 4784 }, |
| 10712 | { PseudoVSUXSEG5EI16_V_MF4_MF2, 4785 }, |
| 10713 | { PseudoVSUXSEG5EI16_V_MF4_MF4, 4786 }, |
| 10714 | { PseudoVSUXSEG5EI16_V_MF4_MF8, 4787 }, |
| 10715 | { PseudoVSUXSEG5EI32_V_M1_M1, 4788 }, |
| 10716 | { PseudoVSUXSEG5EI32_V_M1_MF2, 4789 }, |
| 10717 | { PseudoVSUXSEG5EI32_V_M1_MF4, 4790 }, |
| 10718 | { PseudoVSUXSEG5EI32_V_M2_M1, 4791 }, |
| 10719 | { PseudoVSUXSEG5EI32_V_M2_MF2, 4792 }, |
| 10720 | { PseudoVSUXSEG5EI32_V_M4_M1, 4793 }, |
| 10721 | { PseudoVSUXSEG5EI32_V_MF2_M1, 4794 }, |
| 10722 | { PseudoVSUXSEG5EI32_V_MF2_MF2, 4795 }, |
| 10723 | { PseudoVSUXSEG5EI32_V_MF2_MF4, 4796 }, |
| 10724 | { PseudoVSUXSEG5EI32_V_MF2_MF8, 4797 }, |
| 10725 | { PseudoVSUXSEG5EI64_V_M1_M1, 4798 }, |
| 10726 | { PseudoVSUXSEG5EI64_V_M1_MF2, 4799 }, |
| 10727 | { PseudoVSUXSEG5EI64_V_M1_MF4, 4800 }, |
| 10728 | { PseudoVSUXSEG5EI64_V_M1_MF8, 4801 }, |
| 10729 | { PseudoVSUXSEG5EI64_V_M2_M1, 4802 }, |
| 10730 | { PseudoVSUXSEG5EI64_V_M2_MF2, 4803 }, |
| 10731 | { PseudoVSUXSEG5EI64_V_M2_MF4, 4804 }, |
| 10732 | { PseudoVSUXSEG5EI64_V_M4_M1, 4805 }, |
| 10733 | { PseudoVSUXSEG5EI64_V_M4_MF2, 4806 }, |
| 10734 | { PseudoVSUXSEG5EI64_V_M8_M1, 4807 }, |
| 10735 | { PseudoVSUXSEG5EI8_V_M1_M1, 4808 }, |
| 10736 | { PseudoVSUXSEG5EI8_V_MF2_M1, 4809 }, |
| 10737 | { PseudoVSUXSEG5EI8_V_MF2_MF2, 4810 }, |
| 10738 | { PseudoVSUXSEG5EI8_V_MF4_M1, 4811 }, |
| 10739 | { PseudoVSUXSEG5EI8_V_MF4_MF2, 4812 }, |
| 10740 | { PseudoVSUXSEG5EI8_V_MF4_MF4, 4813 }, |
| 10741 | { PseudoVSUXSEG5EI8_V_MF8_M1, 4814 }, |
| 10742 | { PseudoVSUXSEG5EI8_V_MF8_MF2, 4815 }, |
| 10743 | { PseudoVSUXSEG5EI8_V_MF8_MF4, 4816 }, |
| 10744 | { PseudoVSUXSEG5EI8_V_MF8_MF8, 4817 }, |
| 10745 | { PseudoVSUXSEG6EI16_V_M1_M1, 4818 }, |
| 10746 | { PseudoVSUXSEG6EI16_V_M1_MF2, 4819 }, |
| 10747 | { PseudoVSUXSEG6EI16_V_M2_M1, 4820 }, |
| 10748 | { PseudoVSUXSEG6EI16_V_MF2_M1, 4821 }, |
| 10749 | { PseudoVSUXSEG6EI16_V_MF2_MF2, 4822 }, |
| 10750 | { PseudoVSUXSEG6EI16_V_MF2_MF4, 4823 }, |
| 10751 | { PseudoVSUXSEG6EI16_V_MF4_M1, 4824 }, |
| 10752 | { PseudoVSUXSEG6EI16_V_MF4_MF2, 4825 }, |
| 10753 | { PseudoVSUXSEG6EI16_V_MF4_MF4, 4826 }, |
| 10754 | { PseudoVSUXSEG6EI16_V_MF4_MF8, 4827 }, |
| 10755 | { PseudoVSUXSEG6EI32_V_M1_M1, 4828 }, |
| 10756 | { PseudoVSUXSEG6EI32_V_M1_MF2, 4829 }, |
| 10757 | { PseudoVSUXSEG6EI32_V_M1_MF4, 4830 }, |
| 10758 | { PseudoVSUXSEG6EI32_V_M2_M1, 4831 }, |
| 10759 | { PseudoVSUXSEG6EI32_V_M2_MF2, 4832 }, |
| 10760 | { PseudoVSUXSEG6EI32_V_M4_M1, 4833 }, |
| 10761 | { PseudoVSUXSEG6EI32_V_MF2_M1, 4834 }, |
| 10762 | { PseudoVSUXSEG6EI32_V_MF2_MF2, 4835 }, |
| 10763 | { PseudoVSUXSEG6EI32_V_MF2_MF4, 4836 }, |
| 10764 | { PseudoVSUXSEG6EI32_V_MF2_MF8, 4837 }, |
| 10765 | { PseudoVSUXSEG6EI64_V_M1_M1, 4838 }, |
| 10766 | { PseudoVSUXSEG6EI64_V_M1_MF2, 4839 }, |
| 10767 | { PseudoVSUXSEG6EI64_V_M1_MF4, 4840 }, |
| 10768 | { PseudoVSUXSEG6EI64_V_M1_MF8, 4841 }, |
| 10769 | { PseudoVSUXSEG6EI64_V_M2_M1, 4842 }, |
| 10770 | { PseudoVSUXSEG6EI64_V_M2_MF2, 4843 }, |
| 10771 | { PseudoVSUXSEG6EI64_V_M2_MF4, 4844 }, |
| 10772 | { PseudoVSUXSEG6EI64_V_M4_M1, 4845 }, |
| 10773 | { PseudoVSUXSEG6EI64_V_M4_MF2, 4846 }, |
| 10774 | { PseudoVSUXSEG6EI64_V_M8_M1, 4847 }, |
| 10775 | { PseudoVSUXSEG6EI8_V_M1_M1, 4848 }, |
| 10776 | { PseudoVSUXSEG6EI8_V_MF2_M1, 4849 }, |
| 10777 | { PseudoVSUXSEG6EI8_V_MF2_MF2, 4850 }, |
| 10778 | { PseudoVSUXSEG6EI8_V_MF4_M1, 4851 }, |
| 10779 | { PseudoVSUXSEG6EI8_V_MF4_MF2, 4852 }, |
| 10780 | { PseudoVSUXSEG6EI8_V_MF4_MF4, 4853 }, |
| 10781 | { PseudoVSUXSEG6EI8_V_MF8_M1, 4854 }, |
| 10782 | { PseudoVSUXSEG6EI8_V_MF8_MF2, 4855 }, |
| 10783 | { PseudoVSUXSEG6EI8_V_MF8_MF4, 4856 }, |
| 10784 | { PseudoVSUXSEG6EI8_V_MF8_MF8, 4857 }, |
| 10785 | { PseudoVSUXSEG7EI16_V_M1_M1, 4858 }, |
| 10786 | { PseudoVSUXSEG7EI16_V_M1_MF2, 4859 }, |
| 10787 | { PseudoVSUXSEG7EI16_V_M2_M1, 4860 }, |
| 10788 | { PseudoVSUXSEG7EI16_V_MF2_M1, 4861 }, |
| 10789 | { PseudoVSUXSEG7EI16_V_MF2_MF2, 4862 }, |
| 10790 | { PseudoVSUXSEG7EI16_V_MF2_MF4, 4863 }, |
| 10791 | { PseudoVSUXSEG7EI16_V_MF4_M1, 4864 }, |
| 10792 | { PseudoVSUXSEG7EI16_V_MF4_MF2, 4865 }, |
| 10793 | { PseudoVSUXSEG7EI16_V_MF4_MF4, 4866 }, |
| 10794 | { PseudoVSUXSEG7EI16_V_MF4_MF8, 4867 }, |
| 10795 | { PseudoVSUXSEG7EI32_V_M1_M1, 4868 }, |
| 10796 | { PseudoVSUXSEG7EI32_V_M1_MF2, 4869 }, |
| 10797 | { PseudoVSUXSEG7EI32_V_M1_MF4, 4870 }, |
| 10798 | { PseudoVSUXSEG7EI32_V_M2_M1, 4871 }, |
| 10799 | { PseudoVSUXSEG7EI32_V_M2_MF2, 4872 }, |
| 10800 | { PseudoVSUXSEG7EI32_V_M4_M1, 4873 }, |
| 10801 | { PseudoVSUXSEG7EI32_V_MF2_M1, 4874 }, |
| 10802 | { PseudoVSUXSEG7EI32_V_MF2_MF2, 4875 }, |
| 10803 | { PseudoVSUXSEG7EI32_V_MF2_MF4, 4876 }, |
| 10804 | { PseudoVSUXSEG7EI32_V_MF2_MF8, 4877 }, |
| 10805 | { PseudoVSUXSEG7EI64_V_M1_M1, 4878 }, |
| 10806 | { PseudoVSUXSEG7EI64_V_M1_MF2, 4879 }, |
| 10807 | { PseudoVSUXSEG7EI64_V_M1_MF4, 4880 }, |
| 10808 | { PseudoVSUXSEG7EI64_V_M1_MF8, 4881 }, |
| 10809 | { PseudoVSUXSEG7EI64_V_M2_M1, 4882 }, |
| 10810 | { PseudoVSUXSEG7EI64_V_M2_MF2, 4883 }, |
| 10811 | { PseudoVSUXSEG7EI64_V_M2_MF4, 4884 }, |
| 10812 | { PseudoVSUXSEG7EI64_V_M4_M1, 4885 }, |
| 10813 | { PseudoVSUXSEG7EI64_V_M4_MF2, 4886 }, |
| 10814 | { PseudoVSUXSEG7EI64_V_M8_M1, 4887 }, |
| 10815 | { PseudoVSUXSEG7EI8_V_M1_M1, 4888 }, |
| 10816 | { PseudoVSUXSEG7EI8_V_MF2_M1, 4889 }, |
| 10817 | { PseudoVSUXSEG7EI8_V_MF2_MF2, 4890 }, |
| 10818 | { PseudoVSUXSEG7EI8_V_MF4_M1, 4891 }, |
| 10819 | { PseudoVSUXSEG7EI8_V_MF4_MF2, 4892 }, |
| 10820 | { PseudoVSUXSEG7EI8_V_MF4_MF4, 4893 }, |
| 10821 | { PseudoVSUXSEG7EI8_V_MF8_M1, 4894 }, |
| 10822 | { PseudoVSUXSEG7EI8_V_MF8_MF2, 4895 }, |
| 10823 | { PseudoVSUXSEG7EI8_V_MF8_MF4, 4896 }, |
| 10824 | { PseudoVSUXSEG7EI8_V_MF8_MF8, 4897 }, |
| 10825 | { PseudoVSUXSEG8EI16_V_M1_M1, 4898 }, |
| 10826 | { PseudoVSUXSEG8EI16_V_M1_MF2, 4899 }, |
| 10827 | { PseudoVSUXSEG8EI16_V_M2_M1, 4900 }, |
| 10828 | { PseudoVSUXSEG8EI16_V_MF2_M1, 4901 }, |
| 10829 | { PseudoVSUXSEG8EI16_V_MF2_MF2, 4902 }, |
| 10830 | { PseudoVSUXSEG8EI16_V_MF2_MF4, 4903 }, |
| 10831 | { PseudoVSUXSEG8EI16_V_MF4_M1, 4904 }, |
| 10832 | { PseudoVSUXSEG8EI16_V_MF4_MF2, 4905 }, |
| 10833 | { PseudoVSUXSEG8EI16_V_MF4_MF4, 4906 }, |
| 10834 | { PseudoVSUXSEG8EI16_V_MF4_MF8, 4907 }, |
| 10835 | { PseudoVSUXSEG8EI32_V_M1_M1, 4908 }, |
| 10836 | { PseudoVSUXSEG8EI32_V_M1_MF2, 4909 }, |
| 10837 | { PseudoVSUXSEG8EI32_V_M1_MF4, 4910 }, |
| 10838 | { PseudoVSUXSEG8EI32_V_M2_M1, 4911 }, |
| 10839 | { PseudoVSUXSEG8EI32_V_M2_MF2, 4912 }, |
| 10840 | { PseudoVSUXSEG8EI32_V_M4_M1, 4913 }, |
| 10841 | { PseudoVSUXSEG8EI32_V_MF2_M1, 4914 }, |
| 10842 | { PseudoVSUXSEG8EI32_V_MF2_MF2, 4915 }, |
| 10843 | { PseudoVSUXSEG8EI32_V_MF2_MF4, 4916 }, |
| 10844 | { PseudoVSUXSEG8EI32_V_MF2_MF8, 4917 }, |
| 10845 | { PseudoVSUXSEG8EI64_V_M1_M1, 4918 }, |
| 10846 | { PseudoVSUXSEG8EI64_V_M1_MF2, 4919 }, |
| 10847 | { PseudoVSUXSEG8EI64_V_M1_MF4, 4920 }, |
| 10848 | { PseudoVSUXSEG8EI64_V_M1_MF8, 4921 }, |
| 10849 | { PseudoVSUXSEG8EI64_V_M2_M1, 4922 }, |
| 10850 | { PseudoVSUXSEG8EI64_V_M2_MF2, 4923 }, |
| 10851 | { PseudoVSUXSEG8EI64_V_M2_MF4, 4924 }, |
| 10852 | { PseudoVSUXSEG8EI64_V_M4_M1, 4925 }, |
| 10853 | { PseudoVSUXSEG8EI64_V_M4_MF2, 4926 }, |
| 10854 | { PseudoVSUXSEG8EI64_V_M8_M1, 4927 }, |
| 10855 | { PseudoVSUXSEG8EI8_V_M1_M1, 4928 }, |
| 10856 | { PseudoVSUXSEG8EI8_V_MF2_M1, 4929 }, |
| 10857 | { PseudoVSUXSEG8EI8_V_MF2_MF2, 4930 }, |
| 10858 | { PseudoVSUXSEG8EI8_V_MF4_M1, 4931 }, |
| 10859 | { PseudoVSUXSEG8EI8_V_MF4_MF2, 4932 }, |
| 10860 | { PseudoVSUXSEG8EI8_V_MF4_MF4, 4933 }, |
| 10861 | { PseudoVSUXSEG8EI8_V_MF8_M1, 4934 }, |
| 10862 | { PseudoVSUXSEG8EI8_V_MF8_MF2, 4935 }, |
| 10863 | { PseudoVSUXSEG8EI8_V_MF8_MF4, 4936 }, |
| 10864 | { PseudoVSUXSEG8EI8_V_MF8_MF8, 4937 }, |
| 10865 | { PseudoVWADDU_VV_M1, 4938 }, |
| 10866 | { PseudoVWADDU_VV_M2, 4939 }, |
| 10867 | { PseudoVWADDU_VV_M4, 4940 }, |
| 10868 | { PseudoVWADDU_VV_MF2, 4941 }, |
| 10869 | { PseudoVWADDU_VV_MF4, 4942 }, |
| 10870 | { PseudoVWADDU_VV_MF8, 4943 }, |
| 10871 | { PseudoVWADDU_VX_M1, 4944 }, |
| 10872 | { PseudoVWADDU_VX_M2, 4945 }, |
| 10873 | { PseudoVWADDU_VX_M4, 4946 }, |
| 10874 | { PseudoVWADDU_VX_MF2, 4947 }, |
| 10875 | { PseudoVWADDU_VX_MF4, 4948 }, |
| 10876 | { PseudoVWADDU_VX_MF8, 4949 }, |
| 10877 | { PseudoVWADDU_WV_M1, 4950 }, |
| 10878 | { PseudoVWADDU_WV_M1_TIED, 4951 }, |
| 10879 | { PseudoVWADDU_WV_M2, 4952 }, |
| 10880 | { PseudoVWADDU_WV_M2_TIED, 4953 }, |
| 10881 | { PseudoVWADDU_WV_M4, 4954 }, |
| 10882 | { PseudoVWADDU_WV_M4_TIED, 4955 }, |
| 10883 | { PseudoVWADDU_WV_MF2, 4956 }, |
| 10884 | { PseudoVWADDU_WV_MF2_TIED, 4957 }, |
| 10885 | { PseudoVWADDU_WV_MF4, 4958 }, |
| 10886 | { PseudoVWADDU_WV_MF4_TIED, 4959 }, |
| 10887 | { PseudoVWADDU_WV_MF8, 4960 }, |
| 10888 | { PseudoVWADDU_WV_MF8_TIED, 4961 }, |
| 10889 | { PseudoVWADDU_WX_M1, 4962 }, |
| 10890 | { PseudoVWADDU_WX_M2, 4963 }, |
| 10891 | { PseudoVWADDU_WX_M4, 4964 }, |
| 10892 | { PseudoVWADDU_WX_MF2, 4965 }, |
| 10893 | { PseudoVWADDU_WX_MF4, 4966 }, |
| 10894 | { PseudoVWADDU_WX_MF8, 4967 }, |
| 10895 | { PseudoVWADD_VV_M1, 4968 }, |
| 10896 | { PseudoVWADD_VV_M2, 4969 }, |
| 10897 | { PseudoVWADD_VV_M4, 4970 }, |
| 10898 | { PseudoVWADD_VV_MF2, 4971 }, |
| 10899 | { PseudoVWADD_VV_MF4, 4972 }, |
| 10900 | { PseudoVWADD_VV_MF8, 4973 }, |
| 10901 | { PseudoVWADD_VX_M1, 4974 }, |
| 10902 | { PseudoVWADD_VX_M2, 4975 }, |
| 10903 | { PseudoVWADD_VX_M4, 4976 }, |
| 10904 | { PseudoVWADD_VX_MF2, 4977 }, |
| 10905 | { PseudoVWADD_VX_MF4, 4978 }, |
| 10906 | { PseudoVWADD_VX_MF8, 4979 }, |
| 10907 | { PseudoVWADD_WV_M1, 4980 }, |
| 10908 | { PseudoVWADD_WV_M1_TIED, 4981 }, |
| 10909 | { PseudoVWADD_WV_M2, 4982 }, |
| 10910 | { PseudoVWADD_WV_M2_TIED, 4983 }, |
| 10911 | { PseudoVWADD_WV_M4, 4984 }, |
| 10912 | { PseudoVWADD_WV_M4_TIED, 4985 }, |
| 10913 | { PseudoVWADD_WV_MF2, 4986 }, |
| 10914 | { PseudoVWADD_WV_MF2_TIED, 4987 }, |
| 10915 | { PseudoVWADD_WV_MF4, 4988 }, |
| 10916 | { PseudoVWADD_WV_MF4_TIED, 4989 }, |
| 10917 | { PseudoVWADD_WV_MF8, 4990 }, |
| 10918 | { PseudoVWADD_WV_MF8_TIED, 4991 }, |
| 10919 | { PseudoVWADD_WX_M1, 4992 }, |
| 10920 | { PseudoVWADD_WX_M2, 4993 }, |
| 10921 | { PseudoVWADD_WX_M4, 4994 }, |
| 10922 | { PseudoVWADD_WX_MF2, 4995 }, |
| 10923 | { PseudoVWADD_WX_MF4, 4996 }, |
| 10924 | { PseudoVWADD_WX_MF8, 4997 }, |
| 10925 | { PseudoVWMACCSU_VV_M1, 4998 }, |
| 10926 | { PseudoVWMACCSU_VV_M2, 4999 }, |
| 10927 | { PseudoVWMACCSU_VV_M4, 5000 }, |
| 10928 | { PseudoVWMACCSU_VV_MF2, 5001 }, |
| 10929 | { PseudoVWMACCSU_VV_MF4, 5002 }, |
| 10930 | { PseudoVWMACCSU_VV_MF8, 5003 }, |
| 10931 | { PseudoVWMACCSU_VX_M1, 5004 }, |
| 10932 | { PseudoVWMACCSU_VX_M2, 5005 }, |
| 10933 | { PseudoVWMACCSU_VX_M4, 5006 }, |
| 10934 | { PseudoVWMACCSU_VX_MF2, 5007 }, |
| 10935 | { PseudoVWMACCSU_VX_MF4, 5008 }, |
| 10936 | { PseudoVWMACCSU_VX_MF8, 5009 }, |
| 10937 | { PseudoVWMACCUS_VX_M1, 5010 }, |
| 10938 | { PseudoVWMACCUS_VX_M2, 5011 }, |
| 10939 | { PseudoVWMACCUS_VX_M4, 5012 }, |
| 10940 | { PseudoVWMACCUS_VX_MF2, 5013 }, |
| 10941 | { PseudoVWMACCUS_VX_MF4, 5014 }, |
| 10942 | { PseudoVWMACCUS_VX_MF8, 5015 }, |
| 10943 | { PseudoVWMACCU_VV_M1, 5016 }, |
| 10944 | { PseudoVWMACCU_VV_M2, 5017 }, |
| 10945 | { PseudoVWMACCU_VV_M4, 5018 }, |
| 10946 | { PseudoVWMACCU_VV_MF2, 5019 }, |
| 10947 | { PseudoVWMACCU_VV_MF4, 5020 }, |
| 10948 | { PseudoVWMACCU_VV_MF8, 5021 }, |
| 10949 | { PseudoVWMACCU_VX_M1, 5022 }, |
| 10950 | { PseudoVWMACCU_VX_M2, 5023 }, |
| 10951 | { PseudoVWMACCU_VX_M4, 5024 }, |
| 10952 | { PseudoVWMACCU_VX_MF2, 5025 }, |
| 10953 | { PseudoVWMACCU_VX_MF4, 5026 }, |
| 10954 | { PseudoVWMACCU_VX_MF8, 5027 }, |
| 10955 | { PseudoVWMACC_VV_M1, 5028 }, |
| 10956 | { PseudoVWMACC_VV_M2, 5029 }, |
| 10957 | { PseudoVWMACC_VV_M4, 5030 }, |
| 10958 | { PseudoVWMACC_VV_MF2, 5031 }, |
| 10959 | { PseudoVWMACC_VV_MF4, 5032 }, |
| 10960 | { PseudoVWMACC_VV_MF8, 5033 }, |
| 10961 | { PseudoVWMACC_VX_M1, 5034 }, |
| 10962 | { PseudoVWMACC_VX_M2, 5035 }, |
| 10963 | { PseudoVWMACC_VX_M4, 5036 }, |
| 10964 | { PseudoVWMACC_VX_MF2, 5037 }, |
| 10965 | { PseudoVWMACC_VX_MF4, 5038 }, |
| 10966 | { PseudoVWMACC_VX_MF8, 5039 }, |
| 10967 | { PseudoVWMULSU_VV_M1, 5040 }, |
| 10968 | { PseudoVWMULSU_VV_M2, 5041 }, |
| 10969 | { PseudoVWMULSU_VV_M4, 5042 }, |
| 10970 | { PseudoVWMULSU_VV_MF2, 5043 }, |
| 10971 | { PseudoVWMULSU_VV_MF4, 5044 }, |
| 10972 | { PseudoVWMULSU_VV_MF8, 5045 }, |
| 10973 | { PseudoVWMULSU_VX_M1, 5046 }, |
| 10974 | { PseudoVWMULSU_VX_M2, 5047 }, |
| 10975 | { PseudoVWMULSU_VX_M4, 5048 }, |
| 10976 | { PseudoVWMULSU_VX_MF2, 5049 }, |
| 10977 | { PseudoVWMULSU_VX_MF4, 5050 }, |
| 10978 | { PseudoVWMULSU_VX_MF8, 5051 }, |
| 10979 | { PseudoVWMULU_VV_M1, 5052 }, |
| 10980 | { PseudoVWMULU_VV_M2, 5053 }, |
| 10981 | { PseudoVWMULU_VV_M4, 5054 }, |
| 10982 | { PseudoVWMULU_VV_MF2, 5055 }, |
| 10983 | { PseudoVWMULU_VV_MF4, 5056 }, |
| 10984 | { PseudoVWMULU_VV_MF8, 5057 }, |
| 10985 | { PseudoVWMULU_VX_M1, 5058 }, |
| 10986 | { PseudoVWMULU_VX_M2, 5059 }, |
| 10987 | { PseudoVWMULU_VX_M4, 5060 }, |
| 10988 | { PseudoVWMULU_VX_MF2, 5061 }, |
| 10989 | { PseudoVWMULU_VX_MF4, 5062 }, |
| 10990 | { PseudoVWMULU_VX_MF8, 5063 }, |
| 10991 | { PseudoVWMUL_VV_M1, 5064 }, |
| 10992 | { PseudoVWMUL_VV_M2, 5065 }, |
| 10993 | { PseudoVWMUL_VV_M4, 5066 }, |
| 10994 | { PseudoVWMUL_VV_MF2, 5067 }, |
| 10995 | { PseudoVWMUL_VV_MF4, 5068 }, |
| 10996 | { PseudoVWMUL_VV_MF8, 5069 }, |
| 10997 | { PseudoVWMUL_VX_M1, 5070 }, |
| 10998 | { PseudoVWMUL_VX_M2, 5071 }, |
| 10999 | { PseudoVWMUL_VX_M4, 5072 }, |
| 11000 | { PseudoVWMUL_VX_MF2, 5073 }, |
| 11001 | { PseudoVWMUL_VX_MF4, 5074 }, |
| 11002 | { PseudoVWMUL_VX_MF8, 5075 }, |
| 11003 | { PseudoVWREDSUMU_VS_M1_E16, 5076 }, |
| 11004 | { PseudoVWREDSUMU_VS_M1_E32, 5077 }, |
| 11005 | { PseudoVWREDSUMU_VS_M1_E8, 5078 }, |
| 11006 | { PseudoVWREDSUMU_VS_M2_E16, 5079 }, |
| 11007 | { PseudoVWREDSUMU_VS_M2_E32, 5080 }, |
| 11008 | { PseudoVWREDSUMU_VS_M2_E8, 5081 }, |
| 11009 | { PseudoVWREDSUMU_VS_M4_E16, 5082 }, |
| 11010 | { PseudoVWREDSUMU_VS_M4_E32, 5083 }, |
| 11011 | { PseudoVWREDSUMU_VS_M4_E8, 5084 }, |
| 11012 | { PseudoVWREDSUMU_VS_M8_E16, 5085 }, |
| 11013 | { PseudoVWREDSUMU_VS_M8_E32, 5086 }, |
| 11014 | { PseudoVWREDSUMU_VS_M8_E8, 5087 }, |
| 11015 | { PseudoVWREDSUMU_VS_MF2_E16, 5088 }, |
| 11016 | { PseudoVWREDSUMU_VS_MF2_E32, 5089 }, |
| 11017 | { PseudoVWREDSUMU_VS_MF2_E8, 5090 }, |
| 11018 | { PseudoVWREDSUMU_VS_MF4_E16, 5091 }, |
| 11019 | { PseudoVWREDSUMU_VS_MF4_E8, 5092 }, |
| 11020 | { PseudoVWREDSUMU_VS_MF8_E8, 5093 }, |
| 11021 | { PseudoVWREDSUM_VS_M1_E16, 5094 }, |
| 11022 | { PseudoVWREDSUM_VS_M1_E32, 5095 }, |
| 11023 | { PseudoVWREDSUM_VS_M1_E8, 5096 }, |
| 11024 | { PseudoVWREDSUM_VS_M2_E16, 5097 }, |
| 11025 | { PseudoVWREDSUM_VS_M2_E32, 5098 }, |
| 11026 | { PseudoVWREDSUM_VS_M2_E8, 5099 }, |
| 11027 | { PseudoVWREDSUM_VS_M4_E16, 5100 }, |
| 11028 | { PseudoVWREDSUM_VS_M4_E32, 5101 }, |
| 11029 | { PseudoVWREDSUM_VS_M4_E8, 5102 }, |
| 11030 | { PseudoVWREDSUM_VS_M8_E16, 5103 }, |
| 11031 | { PseudoVWREDSUM_VS_M8_E32, 5104 }, |
| 11032 | { PseudoVWREDSUM_VS_M8_E8, 5105 }, |
| 11033 | { PseudoVWREDSUM_VS_MF2_E16, 5106 }, |
| 11034 | { PseudoVWREDSUM_VS_MF2_E32, 5107 }, |
| 11035 | { PseudoVWREDSUM_VS_MF2_E8, 5108 }, |
| 11036 | { PseudoVWREDSUM_VS_MF4_E16, 5109 }, |
| 11037 | { PseudoVWREDSUM_VS_MF4_E8, 5110 }, |
| 11038 | { PseudoVWREDSUM_VS_MF8_E8, 5111 }, |
| 11039 | { PseudoVWSLL_VI_M1, 5112 }, |
| 11040 | { PseudoVWSLL_VI_M2, 5113 }, |
| 11041 | { PseudoVWSLL_VI_M4, 5114 }, |
| 11042 | { PseudoVWSLL_VI_MF2, 5115 }, |
| 11043 | { PseudoVWSLL_VI_MF4, 5116 }, |
| 11044 | { PseudoVWSLL_VI_MF8, 5117 }, |
| 11045 | { PseudoVWSLL_VV_M1, 5118 }, |
| 11046 | { PseudoVWSLL_VV_M2, 5119 }, |
| 11047 | { PseudoVWSLL_VV_M4, 5120 }, |
| 11048 | { PseudoVWSLL_VV_MF2, 5121 }, |
| 11049 | { PseudoVWSLL_VV_MF4, 5122 }, |
| 11050 | { PseudoVWSLL_VV_MF8, 5123 }, |
| 11051 | { PseudoVWSLL_VX_M1, 5124 }, |
| 11052 | { PseudoVWSLL_VX_M2, 5125 }, |
| 11053 | { PseudoVWSLL_VX_M4, 5126 }, |
| 11054 | { PseudoVWSLL_VX_MF2, 5127 }, |
| 11055 | { PseudoVWSLL_VX_MF4, 5128 }, |
| 11056 | { PseudoVWSLL_VX_MF8, 5129 }, |
| 11057 | { PseudoVWSUBU_VV_M1, 5130 }, |
| 11058 | { PseudoVWSUBU_VV_M2, 5131 }, |
| 11059 | { PseudoVWSUBU_VV_M4, 5132 }, |
| 11060 | { PseudoVWSUBU_VV_MF2, 5133 }, |
| 11061 | { PseudoVWSUBU_VV_MF4, 5134 }, |
| 11062 | { PseudoVWSUBU_VV_MF8, 5135 }, |
| 11063 | { PseudoVWSUBU_VX_M1, 5136 }, |
| 11064 | { PseudoVWSUBU_VX_M2, 5137 }, |
| 11065 | { PseudoVWSUBU_VX_M4, 5138 }, |
| 11066 | { PseudoVWSUBU_VX_MF2, 5139 }, |
| 11067 | { PseudoVWSUBU_VX_MF4, 5140 }, |
| 11068 | { PseudoVWSUBU_VX_MF8, 5141 }, |
| 11069 | { PseudoVWSUBU_WV_M1, 5142 }, |
| 11070 | { PseudoVWSUBU_WV_M1_TIED, 5143 }, |
| 11071 | { PseudoVWSUBU_WV_M2, 5144 }, |
| 11072 | { PseudoVWSUBU_WV_M2_TIED, 5145 }, |
| 11073 | { PseudoVWSUBU_WV_M4, 5146 }, |
| 11074 | { PseudoVWSUBU_WV_M4_TIED, 5147 }, |
| 11075 | { PseudoVWSUBU_WV_MF2, 5148 }, |
| 11076 | { PseudoVWSUBU_WV_MF2_TIED, 5149 }, |
| 11077 | { PseudoVWSUBU_WV_MF4, 5150 }, |
| 11078 | { PseudoVWSUBU_WV_MF4_TIED, 5151 }, |
| 11079 | { PseudoVWSUBU_WV_MF8, 5152 }, |
| 11080 | { PseudoVWSUBU_WV_MF8_TIED, 5153 }, |
| 11081 | { PseudoVWSUBU_WX_M1, 5154 }, |
| 11082 | { PseudoVWSUBU_WX_M2, 5155 }, |
| 11083 | { PseudoVWSUBU_WX_M4, 5156 }, |
| 11084 | { PseudoVWSUBU_WX_MF2, 5157 }, |
| 11085 | { PseudoVWSUBU_WX_MF4, 5158 }, |
| 11086 | { PseudoVWSUBU_WX_MF8, 5159 }, |
| 11087 | { PseudoVWSUB_VV_M1, 5160 }, |
| 11088 | { PseudoVWSUB_VV_M2, 5161 }, |
| 11089 | { PseudoVWSUB_VV_M4, 5162 }, |
| 11090 | { PseudoVWSUB_VV_MF2, 5163 }, |
| 11091 | { PseudoVWSUB_VV_MF4, 5164 }, |
| 11092 | { PseudoVWSUB_VV_MF8, 5165 }, |
| 11093 | { PseudoVWSUB_VX_M1, 5166 }, |
| 11094 | { PseudoVWSUB_VX_M2, 5167 }, |
| 11095 | { PseudoVWSUB_VX_M4, 5168 }, |
| 11096 | { PseudoVWSUB_VX_MF2, 5169 }, |
| 11097 | { PseudoVWSUB_VX_MF4, 5170 }, |
| 11098 | { PseudoVWSUB_VX_MF8, 5171 }, |
| 11099 | { PseudoVWSUB_WV_M1, 5172 }, |
| 11100 | { PseudoVWSUB_WV_M1_TIED, 5173 }, |
| 11101 | { PseudoVWSUB_WV_M2, 5174 }, |
| 11102 | { PseudoVWSUB_WV_M2_TIED, 5175 }, |
| 11103 | { PseudoVWSUB_WV_M4, 5176 }, |
| 11104 | { PseudoVWSUB_WV_M4_TIED, 5177 }, |
| 11105 | { PseudoVWSUB_WV_MF2, 5178 }, |
| 11106 | { PseudoVWSUB_WV_MF2_TIED, 5179 }, |
| 11107 | { PseudoVWSUB_WV_MF4, 5180 }, |
| 11108 | { PseudoVWSUB_WV_MF4_TIED, 5181 }, |
| 11109 | { PseudoVWSUB_WV_MF8, 5182 }, |
| 11110 | { PseudoVWSUB_WV_MF8_TIED, 5183 }, |
| 11111 | { PseudoVWSUB_WX_M1, 5184 }, |
| 11112 | { PseudoVWSUB_WX_M2, 5185 }, |
| 11113 | { PseudoVWSUB_WX_M4, 5186 }, |
| 11114 | { PseudoVWSUB_WX_MF2, 5187 }, |
| 11115 | { PseudoVWSUB_WX_MF4, 5188 }, |
| 11116 | { PseudoVWSUB_WX_MF8, 5189 }, |
| 11117 | { PseudoVXOR_VI_M1, 5190 }, |
| 11118 | { PseudoVXOR_VI_M2, 5191 }, |
| 11119 | { PseudoVXOR_VI_M4, 5192 }, |
| 11120 | { PseudoVXOR_VI_M8, 5193 }, |
| 11121 | { PseudoVXOR_VI_MF2, 5194 }, |
| 11122 | { PseudoVXOR_VI_MF4, 5195 }, |
| 11123 | { PseudoVXOR_VI_MF8, 5196 }, |
| 11124 | { PseudoVXOR_VV_M1, 5197 }, |
| 11125 | { PseudoVXOR_VV_M2, 5198 }, |
| 11126 | { PseudoVXOR_VV_M4, 5199 }, |
| 11127 | { PseudoVXOR_VV_M8, 5200 }, |
| 11128 | { PseudoVXOR_VV_MF2, 5201 }, |
| 11129 | { PseudoVXOR_VV_MF4, 5202 }, |
| 11130 | { PseudoVXOR_VV_MF8, 5203 }, |
| 11131 | { PseudoVXOR_VX_M1, 5204 }, |
| 11132 | { PseudoVXOR_VX_M2, 5205 }, |
| 11133 | { PseudoVXOR_VX_M4, 5206 }, |
| 11134 | { PseudoVXOR_VX_M8, 5207 }, |
| 11135 | { PseudoVXOR_VX_MF2, 5208 }, |
| 11136 | { PseudoVXOR_VX_MF4, 5209 }, |
| 11137 | { PseudoVXOR_VX_MF8, 5210 }, |
| 11138 | { PseudoVZEXT_VF2_M1, 5211 }, |
| 11139 | { PseudoVZEXT_VF2_M2, 5212 }, |
| 11140 | { PseudoVZEXT_VF2_M4, 5213 }, |
| 11141 | { PseudoVZEXT_VF2_M8, 5214 }, |
| 11142 | { PseudoVZEXT_VF2_MF2, 5215 }, |
| 11143 | { PseudoVZEXT_VF2_MF4, 5216 }, |
| 11144 | { PseudoVZEXT_VF4_M1, 5217 }, |
| 11145 | { PseudoVZEXT_VF4_M2, 5218 }, |
| 11146 | { PseudoVZEXT_VF4_M4, 5219 }, |
| 11147 | { PseudoVZEXT_VF4_M8, 5220 }, |
| 11148 | { PseudoVZEXT_VF4_MF2, 5221 }, |
| 11149 | { PseudoVZEXT_VF8_M1, 5222 }, |
| 11150 | { PseudoVZEXT_VF8_M2, 5223 }, |
| 11151 | { PseudoVZEXT_VF8_M4, 5224 }, |
| 11152 | { PseudoVZEXT_VF8_M8, 5225 }, |
| 11153 | }; |
| 11154 | |
| 11155 | struct KeyType { |
| 11156 | unsigned UnmaskedPseudo; |
| 11157 | }; |
| 11158 | KeyType Key = {UnmaskedPseudo}; |
| 11159 | struct Comp { |
| 11160 | bool operator()(const IndexType &LHS, const KeyType &RHS) const { |
| 11161 | if (LHS.UnmaskedPseudo < RHS.UnmaskedPseudo) |
| 11162 | return true; |
| 11163 | if (LHS.UnmaskedPseudo > RHS.UnmaskedPseudo) |
| 11164 | return false; |
| 11165 | return false; |
| 11166 | } |
| 11167 | }; |
| 11168 | auto Table = ArrayRef(Index); |
| 11169 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 11170 | if (Idx == Table.end() || |
| 11171 | Key.UnmaskedPseudo != Idx->UnmaskedPseudo) |
| 11172 | return nullptr; |
| 11173 | |
| 11174 | return &RISCVMaskedPseudosTable[Idx->_index]; |
| 11175 | } |
| 11176 | #endif |
| 11177 | |
| 11178 | #ifdef GET_RISCVOpcodesList_DECL |
| 11179 | const RISCVOpcode *lookupRISCVOpcodeByValue(uint8_t Value); |
| 11180 | const RISCVOpcode *lookupRISCVOpcodeByName(StringRef Name); |
| 11181 | #endif |
| 11182 | |
| 11183 | #ifdef GET_RISCVOpcodesList_IMPL |
| 11184 | constexpr RISCVOpcode RISCVOpcodesList[] = { |
| 11185 | { "LOAD" , 0x3 }, // 0 |
| 11186 | { "LOAD_FP" , 0x7 }, // 1 |
| 11187 | { "CUSTOM_0" , 0xB }, // 2 |
| 11188 | { "MISC_MEM" , 0xF }, // 3 |
| 11189 | { "OP_IMM" , 0x13 }, // 4 |
| 11190 | { "AUIPC" , 0x17 }, // 5 |
| 11191 | { "OP_IMM_32" , 0x1B }, // 6 |
| 11192 | { "STORE" , 0x23 }, // 7 |
| 11193 | { "STORE_FP" , 0x27 }, // 8 |
| 11194 | { "CUSTOM_1" , 0x2B }, // 9 |
| 11195 | { "AMO" , 0x2F }, // 10 |
| 11196 | { "OP" , 0x33 }, // 11 |
| 11197 | { "LUI" , 0x37 }, // 12 |
| 11198 | { "OP_32" , 0x3B }, // 13 |
| 11199 | { "MADD" , 0x43 }, // 14 |
| 11200 | { "MSUB" , 0x47 }, // 15 |
| 11201 | { "NMSUB" , 0x4B }, // 16 |
| 11202 | { "NMADD" , 0x4F }, // 17 |
| 11203 | { "OP_FP" , 0x53 }, // 18 |
| 11204 | { "OP_V" , 0x57 }, // 19 |
| 11205 | { "CUSTOM_2" , 0x5B }, // 20 |
| 11206 | { "BRANCH" , 0x63 }, // 21 |
| 11207 | { "JALR" , 0x67 }, // 22 |
| 11208 | { "JAL" , 0x6F }, // 23 |
| 11209 | { "SYSTEM" , 0x73 }, // 24 |
| 11210 | { "OP_VE" , 0x77 }, // 25 |
| 11211 | { "CUSTOM_3" , 0x7B }, // 26 |
| 11212 | }; |
| 11213 | |
| 11214 | const RISCVOpcode *lookupRISCVOpcodeByValue(uint8_t Value) { |
| 11215 | struct KeyType { |
| 11216 | uint8_t Value; |
| 11217 | }; |
| 11218 | KeyType Key = {Value}; |
| 11219 | struct Comp { |
| 11220 | bool operator()(const RISCVOpcode &LHS, const KeyType &RHS) const { |
| 11221 | if (LHS.Value < RHS.Value) |
| 11222 | return true; |
| 11223 | if (LHS.Value > RHS.Value) |
| 11224 | return false; |
| 11225 | return false; |
| 11226 | } |
| 11227 | }; |
| 11228 | auto Table = ArrayRef(RISCVOpcodesList); |
| 11229 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 11230 | if (Idx == Table.end() || |
| 11231 | Key.Value != Idx->Value) |
| 11232 | return nullptr; |
| 11233 | |
| 11234 | return &*Idx; |
| 11235 | } |
| 11236 | |
| 11237 | const RISCVOpcode *lookupRISCVOpcodeByName(StringRef Name) { |
| 11238 | struct IndexType { |
| 11239 | const char * Name; |
| 11240 | unsigned _index; |
| 11241 | }; |
| 11242 | static const struct IndexType Index[] = { |
| 11243 | { "AMO" , 10 }, |
| 11244 | { "AUIPC" , 5 }, |
| 11245 | { "BRANCH" , 21 }, |
| 11246 | { "CUSTOM_0" , 2 }, |
| 11247 | { "CUSTOM_1" , 9 }, |
| 11248 | { "CUSTOM_2" , 20 }, |
| 11249 | { "CUSTOM_3" , 26 }, |
| 11250 | { "JAL" , 23 }, |
| 11251 | { "JALR" , 22 }, |
| 11252 | { "LOAD" , 0 }, |
| 11253 | { "LOAD_FP" , 1 }, |
| 11254 | { "LUI" , 12 }, |
| 11255 | { "MADD" , 14 }, |
| 11256 | { "MISC_MEM" , 3 }, |
| 11257 | { "MSUB" , 15 }, |
| 11258 | { "NMADD" , 17 }, |
| 11259 | { "NMSUB" , 16 }, |
| 11260 | { "OP" , 11 }, |
| 11261 | { "OP_32" , 13 }, |
| 11262 | { "OP_FP" , 18 }, |
| 11263 | { "OP_IMM" , 4 }, |
| 11264 | { "OP_IMM_32" , 6 }, |
| 11265 | { "OP_V" , 19 }, |
| 11266 | { "OP_VE" , 25 }, |
| 11267 | { "STORE" , 7 }, |
| 11268 | { "STORE_FP" , 8 }, |
| 11269 | { "SYSTEM" , 24 }, |
| 11270 | }; |
| 11271 | |
| 11272 | struct KeyType { |
| 11273 | std::string Name; |
| 11274 | }; |
| 11275 | KeyType Key = {Name.upper()}; |
| 11276 | struct Comp { |
| 11277 | bool operator()(const IndexType &LHS, const KeyType &RHS) const { |
| 11278 | int CmpName = StringRef(LHS.Name).compare(RHS.Name); |
| 11279 | if (CmpName < 0) return true; |
| 11280 | if (CmpName > 0) return false; |
| 11281 | return false; |
| 11282 | } |
| 11283 | }; |
| 11284 | auto Table = ArrayRef(Index); |
| 11285 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 11286 | if (Idx == Table.end() || |
| 11287 | Key.Name != Idx->Name) |
| 11288 | return nullptr; |
| 11289 | |
| 11290 | return &RISCVOpcodesList[Idx->_index]; |
| 11291 | } |
| 11292 | #endif |
| 11293 | |
| 11294 | #ifdef GET_RISCVTuneInfoTable_DECL |
| 11295 | const RISCVTuneInfo *getRISCVTuneInfo(StringRef Name); |
| 11296 | #endif |
| 11297 | |
| 11298 | #ifdef GET_RISCVTuneInfoTable_IMPL |
| 11299 | constexpr RISCVTuneInfo RISCVTuneInfoTable[] = { |
| 11300 | { "generic" , 0x1, 0x1, 0x0, 0x0, 0x1, 0xFFFFFFFF, 0x5, 0x6, 0x4, 0x8, 0x0, 0x4, 0x8, 0x4, 0x8, 0x4, 0x8, MISched::TopDown }, // 0 |
| 11301 | { "generic-ooo" , 0x1, 0x1, 0x0, 0x0, 0x1, 0xFFFFFFFF, 0x5, 0x6, 0x4, 0x8, 0x0, 0x4, 0x8, 0x4, 0x8, 0x4, 0x8, MISched::TopDown }, // 1 |
| 11302 | { "generic-rv32" , 0x1, 0x1, 0x0, 0x0, 0x1, 0xFFFFFFFF, 0x5, 0x6, 0x4, 0x8, 0x0, 0x4, 0x8, 0x4, 0x8, 0x4, 0x8, MISched::TopDown }, // 2 |
| 11303 | { "generic-rv64" , 0x1, 0x1, 0x0, 0x0, 0x1, 0xFFFFFFFF, 0x5, 0x6, 0x4, 0x8, 0x0, 0x4, 0x8, 0x4, 0x8, 0x4, 0x8, MISched::TopDown }, // 3 |
| 11304 | }; |
| 11305 | |
| 11306 | const RISCVTuneInfo *getRISCVTuneInfo(StringRef Name) { |
| 11307 | struct IndexType { |
| 11308 | const char * Name; |
| 11309 | unsigned _index; |
| 11310 | }; |
| 11311 | static const struct IndexType Index[] = { |
| 11312 | { "GENERIC" , 0 }, |
| 11313 | { "GENERIC-OOO" , 1 }, |
| 11314 | { "GENERIC-RV32" , 2 }, |
| 11315 | { "GENERIC-RV64" , 3 }, |
| 11316 | }; |
| 11317 | |
| 11318 | struct KeyType { |
| 11319 | std::string Name; |
| 11320 | }; |
| 11321 | KeyType Key = {Name.upper()}; |
| 11322 | struct Comp { |
| 11323 | bool operator()(const IndexType &LHS, const KeyType &RHS) const { |
| 11324 | int CmpName = StringRef(LHS.Name).compare(RHS.Name); |
| 11325 | if (CmpName < 0) return true; |
| 11326 | if (CmpName > 0) return false; |
| 11327 | return false; |
| 11328 | } |
| 11329 | }; |
| 11330 | auto Table = ArrayRef(Index); |
| 11331 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 11332 | if (Idx == Table.end() || |
| 11333 | Key.Name != Idx->Name) |
| 11334 | return nullptr; |
| 11335 | |
| 11336 | return &RISCVTuneInfoTable[Idx->_index]; |
| 11337 | } |
| 11338 | #endif |
| 11339 | |
| 11340 | #ifdef GET_RISCVVIntrinsicsTable_DECL |
| 11341 | const RISCVVIntrinsicInfo *getRISCVVIntrinsicInfo(unsigned IntrinsicID); |
| 11342 | #endif |
| 11343 | |
| 11344 | #ifdef GET_RISCVVIntrinsicsTable_IMPL |
| 11345 | constexpr RISCVVIntrinsicInfo RISCVVIntrinsicsTable[] = { |
| 11346 | { Intrinsic::riscv_nds_vd4dots, 0x1, 0x3 }, // 0 |
| 11347 | { Intrinsic::riscv_nds_vd4dots_mask, 0x1, 0x4 }, // 1 |
| 11348 | { Intrinsic::riscv_nds_vd4dotsu, 0x1, 0x3 }, // 2 |
| 11349 | { Intrinsic::riscv_nds_vd4dotsu_mask, 0x1, 0x4 }, // 3 |
| 11350 | { Intrinsic::riscv_nds_vd4dotu, 0x1, 0x3 }, // 4 |
| 11351 | { Intrinsic::riscv_nds_vd4dotu_mask, 0x1, 0x4 }, // 5 |
| 11352 | { Intrinsic::riscv_nds_vfncvt_bf16_s, 0xF, 0x3 }, // 6 |
| 11353 | { Intrinsic::riscv_nds_vfpmadb, 0x2, 0x4 }, // 7 |
| 11354 | { Intrinsic::riscv_nds_vfpmadb_mask, 0x2, 0x5 }, // 8 |
| 11355 | { Intrinsic::riscv_nds_vfpmadt, 0x2, 0x4 }, // 9 |
| 11356 | { Intrinsic::riscv_nds_vfpmadt_mask, 0x2, 0x5 }, // 10 |
| 11357 | { Intrinsic::riscv_nds_vfwcvt_s_bf16, 0xF, 0x2 }, // 11 |
| 11358 | { Intrinsic::riscv_sf_vc_fv_se, 0x3, 0x4 }, // 12 |
| 11359 | { Intrinsic::riscv_sf_vc_fvv_se, 0x3, 0x4 }, // 13 |
| 11360 | { Intrinsic::riscv_sf_vc_fvw_se, 0x3, 0x4 }, // 14 |
| 11361 | { Intrinsic::riscv_sf_vc_i_se, 0xF, 0x6 }, // 15 |
| 11362 | { Intrinsic::riscv_sf_vc_iv_se, 0xF, 0x4 }, // 16 |
| 11363 | { Intrinsic::riscv_sf_vc_ivv_se, 0xF, 0x4 }, // 17 |
| 11364 | { Intrinsic::riscv_sf_vc_ivw_se, 0xF, 0x4 }, // 18 |
| 11365 | { Intrinsic::riscv_sf_vc_v_fv, 0x2, 0x3 }, // 19 |
| 11366 | { Intrinsic::riscv_sf_vc_v_fv_se, 0x2, 0x3 }, // 20 |
| 11367 | { Intrinsic::riscv_sf_vc_v_fvv, 0x3, 0x4 }, // 21 |
| 11368 | { Intrinsic::riscv_sf_vc_v_fvv_se, 0x3, 0x4 }, // 22 |
| 11369 | { Intrinsic::riscv_sf_vc_v_fvw, 0x3, 0x4 }, // 23 |
| 11370 | { Intrinsic::riscv_sf_vc_v_fvw_se, 0x3, 0x4 }, // 24 |
| 11371 | { Intrinsic::riscv_sf_vc_v_i, 0xF, 0x3 }, // 25 |
| 11372 | { Intrinsic::riscv_sf_vc_v_i_se, 0xF, 0x3 }, // 26 |
| 11373 | { Intrinsic::riscv_sf_vc_v_iv, 0xF, 0x3 }, // 27 |
| 11374 | { Intrinsic::riscv_sf_vc_v_iv_se, 0xF, 0x3 }, // 28 |
| 11375 | { Intrinsic::riscv_sf_vc_v_ivv, 0xF, 0x4 }, // 29 |
| 11376 | { Intrinsic::riscv_sf_vc_v_ivv_se, 0xF, 0x4 }, // 30 |
| 11377 | { Intrinsic::riscv_sf_vc_v_ivw, 0xF, 0x4 }, // 31 |
| 11378 | { Intrinsic::riscv_sf_vc_v_ivw_se, 0xF, 0x4 }, // 32 |
| 11379 | { Intrinsic::riscv_sf_vc_v_vv, 0x2, 0x3 }, // 33 |
| 11380 | { Intrinsic::riscv_sf_vc_v_vv_se, 0x2, 0x3 }, // 34 |
| 11381 | { Intrinsic::riscv_sf_vc_v_vvv, 0x3, 0x4 }, // 35 |
| 11382 | { Intrinsic::riscv_sf_vc_v_vvv_se, 0x3, 0x4 }, // 36 |
| 11383 | { Intrinsic::riscv_sf_vc_v_vvw, 0x3, 0x4 }, // 37 |
| 11384 | { Intrinsic::riscv_sf_vc_v_vvw_se, 0x3, 0x4 }, // 38 |
| 11385 | { Intrinsic::riscv_sf_vc_v_x, 0x2, 0x3 }, // 39 |
| 11386 | { Intrinsic::riscv_sf_vc_v_x_se, 0x2, 0x3 }, // 40 |
| 11387 | { Intrinsic::riscv_sf_vc_v_xv, 0x2, 0x3 }, // 41 |
| 11388 | { Intrinsic::riscv_sf_vc_v_xv_se, 0x2, 0x3 }, // 42 |
| 11389 | { Intrinsic::riscv_sf_vc_v_xvv, 0x3, 0x4 }, // 43 |
| 11390 | { Intrinsic::riscv_sf_vc_v_xvv_se, 0x3, 0x4 }, // 44 |
| 11391 | { Intrinsic::riscv_sf_vc_v_xvw, 0x3, 0x4 }, // 45 |
| 11392 | { Intrinsic::riscv_sf_vc_v_xvw_se, 0x3, 0x4 }, // 46 |
| 11393 | { Intrinsic::riscv_sf_vc_vv_se, 0x3, 0x4 }, // 47 |
| 11394 | { Intrinsic::riscv_sf_vc_vvv_se, 0x3, 0x4 }, // 48 |
| 11395 | { Intrinsic::riscv_sf_vc_vvw_se, 0x3, 0x4 }, // 49 |
| 11396 | { Intrinsic::riscv_sf_vc_x_se, 0x3, 0x6 }, // 50 |
| 11397 | { Intrinsic::riscv_sf_vc_xv_se, 0x3, 0x4 }, // 51 |
| 11398 | { Intrinsic::riscv_sf_vc_xvv_se, 0x3, 0x4 }, // 52 |
| 11399 | { Intrinsic::riscv_sf_vc_xvw_se, 0x3, 0x4 }, // 53 |
| 11400 | { Intrinsic::riscv_sf_vfnrclip_x_f_qf, 0xF, 0x4 }, // 54 |
| 11401 | { Intrinsic::riscv_sf_vfnrclip_x_f_qf_mask, 0xF, 0x5 }, // 55 |
| 11402 | { Intrinsic::riscv_sf_vfnrclip_xu_f_qf, 0xF, 0x4 }, // 56 |
| 11403 | { Intrinsic::riscv_sf_vfnrclip_xu_f_qf_mask, 0xF, 0x5 }, // 57 |
| 11404 | { Intrinsic::riscv_sf_vfwmacc_4x4x4, 0xF, 0x3 }, // 58 |
| 11405 | { Intrinsic::riscv_sf_vqmacc_2x8x2, 0xF, 0x3 }, // 59 |
| 11406 | { Intrinsic::riscv_sf_vqmacc_4x8x4, 0xF, 0x3 }, // 60 |
| 11407 | { Intrinsic::riscv_sf_vqmaccsu_2x8x2, 0xF, 0x3 }, // 61 |
| 11408 | { Intrinsic::riscv_sf_vqmaccsu_4x8x4, 0xF, 0x3 }, // 62 |
| 11409 | { Intrinsic::riscv_sf_vqmaccu_2x8x2, 0xF, 0x3 }, // 63 |
| 11410 | { Intrinsic::riscv_sf_vqmaccu_4x8x4, 0xF, 0x3 }, // 64 |
| 11411 | { Intrinsic::riscv_sf_vqmaccus_2x8x2, 0xF, 0x3 }, // 65 |
| 11412 | { Intrinsic::riscv_sf_vqmaccus_4x8x4, 0xF, 0x3 }, // 66 |
| 11413 | { Intrinsic::riscv_th_vmaqa, 0x1, 0x3 }, // 67 |
| 11414 | { Intrinsic::riscv_th_vmaqa_mask, 0x1, 0x4 }, // 68 |
| 11415 | { Intrinsic::riscv_th_vmaqasu, 0x1, 0x3 }, // 69 |
| 11416 | { Intrinsic::riscv_th_vmaqasu_mask, 0x1, 0x4 }, // 70 |
| 11417 | { Intrinsic::riscv_th_vmaqau, 0x1, 0x3 }, // 71 |
| 11418 | { Intrinsic::riscv_th_vmaqau_mask, 0x1, 0x4 }, // 72 |
| 11419 | { Intrinsic::riscv_th_vmaqaus, 0x1, 0x3 }, // 73 |
| 11420 | { Intrinsic::riscv_th_vmaqaus_mask, 0x1, 0x4 }, // 74 |
| 11421 | { Intrinsic::riscv_vaadd, 0x2, 0x4 }, // 75 |
| 11422 | { Intrinsic::riscv_vaadd_mask, 0x2, 0x5 }, // 76 |
| 11423 | { Intrinsic::riscv_vaaddu, 0x2, 0x4 }, // 77 |
| 11424 | { Intrinsic::riscv_vaaddu_mask, 0x2, 0x5 }, // 78 |
| 11425 | { Intrinsic::riscv_vadc, 0x2, 0x4 }, // 79 |
| 11426 | { Intrinsic::riscv_vadd, 0x2, 0x3 }, // 80 |
| 11427 | { Intrinsic::riscv_vadd_mask, 0x2, 0x4 }, // 81 |
| 11428 | { Intrinsic::riscv_vaesdf_vs, 0xF, 0x2 }, // 82 |
| 11429 | { Intrinsic::riscv_vaesdf_vv, 0xF, 0x2 }, // 83 |
| 11430 | { Intrinsic::riscv_vaesdm_vs, 0xF, 0x2 }, // 84 |
| 11431 | { Intrinsic::riscv_vaesdm_vv, 0xF, 0x2 }, // 85 |
| 11432 | { Intrinsic::riscv_vaesef_vs, 0xF, 0x2 }, // 86 |
| 11433 | { Intrinsic::riscv_vaesef_vv, 0xF, 0x2 }, // 87 |
| 11434 | { Intrinsic::riscv_vaesem_vs, 0xF, 0x2 }, // 88 |
| 11435 | { Intrinsic::riscv_vaesem_vv, 0xF, 0x2 }, // 89 |
| 11436 | { Intrinsic::riscv_vaeskf1, 0x2, 0x3 }, // 90 |
| 11437 | { Intrinsic::riscv_vaeskf2, 0x2, 0x3 }, // 91 |
| 11438 | { Intrinsic::riscv_vaesz_vs, 0xF, 0x2 }, // 92 |
| 11439 | { Intrinsic::riscv_vand, 0x2, 0x3 }, // 93 |
| 11440 | { Intrinsic::riscv_vand_mask, 0x2, 0x4 }, // 94 |
| 11441 | { Intrinsic::riscv_vandn, 0x2, 0x3 }, // 95 |
| 11442 | { Intrinsic::riscv_vandn_mask, 0x2, 0x4 }, // 96 |
| 11443 | { Intrinsic::riscv_vasub, 0x2, 0x4 }, // 97 |
| 11444 | { Intrinsic::riscv_vasub_mask, 0x2, 0x5 }, // 98 |
| 11445 | { Intrinsic::riscv_vasubu, 0x2, 0x4 }, // 99 |
| 11446 | { Intrinsic::riscv_vasubu_mask, 0x2, 0x5 }, // 100 |
| 11447 | { Intrinsic::riscv_vbrev, 0xF, 0x2 }, // 101 |
| 11448 | { Intrinsic::riscv_vbrev_mask, 0xF, 0x3 }, // 102 |
| 11449 | { Intrinsic::riscv_vbrev8, 0xF, 0x2 }, // 103 |
| 11450 | { Intrinsic::riscv_vbrev8_mask, 0xF, 0x3 }, // 104 |
| 11451 | { Intrinsic::riscv_vclmul, 0x2, 0x3 }, // 105 |
| 11452 | { Intrinsic::riscv_vclmul_mask, 0x2, 0x4 }, // 106 |
| 11453 | { Intrinsic::riscv_vclmulh, 0x2, 0x3 }, // 107 |
| 11454 | { Intrinsic::riscv_vclmulh_mask, 0x2, 0x4 }, // 108 |
| 11455 | { Intrinsic::riscv_vclz, 0xF, 0x2 }, // 109 |
| 11456 | { Intrinsic::riscv_vclz_mask, 0xF, 0x3 }, // 110 |
| 11457 | { Intrinsic::riscv_vcompress, 0xF, 0x3 }, // 111 |
| 11458 | { Intrinsic::riscv_vcpop, 0xF, 0x1 }, // 112 |
| 11459 | { Intrinsic::riscv_vcpop_mask, 0xF, 0x2 }, // 113 |
| 11460 | { Intrinsic::riscv_vcpopv, 0xF, 0x2 }, // 114 |
| 11461 | { Intrinsic::riscv_vcpopv_mask, 0xF, 0x3 }, // 115 |
| 11462 | { Intrinsic::riscv_vctz, 0xF, 0x2 }, // 116 |
| 11463 | { Intrinsic::riscv_vctz_mask, 0xF, 0x3 }, // 117 |
| 11464 | { Intrinsic::riscv_vdiv, 0x2, 0x3 }, // 118 |
| 11465 | { Intrinsic::riscv_vdiv_mask, 0x2, 0x4 }, // 119 |
| 11466 | { Intrinsic::riscv_vdivu, 0x2, 0x3 }, // 120 |
| 11467 | { Intrinsic::riscv_vdivu_mask, 0x2, 0x4 }, // 121 |
| 11468 | { Intrinsic::riscv_vfadd, 0x2, 0x4 }, // 122 |
| 11469 | { Intrinsic::riscv_vfadd_mask, 0x2, 0x5 }, // 123 |
| 11470 | { Intrinsic::riscv_vfclass, 0xF, 0x1 }, // 124 |
| 11471 | { Intrinsic::riscv_vfclass_mask, 0xF, 0x3 }, // 125 |
| 11472 | { Intrinsic::riscv_vfcvt_f_x_v, 0xF, 0x3 }, // 126 |
| 11473 | { Intrinsic::riscv_vfcvt_f_x_v_mask, 0xF, 0x4 }, // 127 |
| 11474 | { Intrinsic::riscv_vfcvt_f_xu_v, 0xF, 0x3 }, // 128 |
| 11475 | { Intrinsic::riscv_vfcvt_f_xu_v_mask, 0xF, 0x4 }, // 129 |
| 11476 | { Intrinsic::riscv_vfcvt_rtz_x_f_v, 0xF, 0x2 }, // 130 |
| 11477 | { Intrinsic::riscv_vfcvt_rtz_x_f_v_mask, 0xF, 0x3 }, // 131 |
| 11478 | { Intrinsic::riscv_vfcvt_rtz_xu_f_v, 0xF, 0x2 }, // 132 |
| 11479 | { Intrinsic::riscv_vfcvt_rtz_xu_f_v_mask, 0xF, 0x3 }, // 133 |
| 11480 | { Intrinsic::riscv_vfcvt_x_f_v, 0xF, 0x3 }, // 134 |
| 11481 | { Intrinsic::riscv_vfcvt_x_f_v_mask, 0xF, 0x4 }, // 135 |
| 11482 | { Intrinsic::riscv_vfcvt_xu_f_v, 0xF, 0x3 }, // 136 |
| 11483 | { Intrinsic::riscv_vfcvt_xu_f_v_mask, 0xF, 0x4 }, // 137 |
| 11484 | { Intrinsic::riscv_vfdiv, 0x2, 0x4 }, // 138 |
| 11485 | { Intrinsic::riscv_vfdiv_mask, 0x2, 0x5 }, // 139 |
| 11486 | { Intrinsic::riscv_vfirst, 0xF, 0x1 }, // 140 |
| 11487 | { Intrinsic::riscv_vfirst_mask, 0xF, 0x2 }, // 141 |
| 11488 | { Intrinsic::riscv_vfmacc, 0x1, 0x4 }, // 142 |
| 11489 | { Intrinsic::riscv_vfmacc_mask, 0x1, 0x5 }, // 143 |
| 11490 | { Intrinsic::riscv_vfmadd, 0x1, 0x4 }, // 144 |
| 11491 | { Intrinsic::riscv_vfmadd_mask, 0x1, 0x5 }, // 145 |
| 11492 | { Intrinsic::riscv_vfmax, 0x2, 0x3 }, // 146 |
| 11493 | { Intrinsic::riscv_vfmax_mask, 0x2, 0x4 }, // 147 |
| 11494 | { Intrinsic::riscv_vfmerge, 0x2, 0x4 }, // 148 |
| 11495 | { Intrinsic::riscv_vfmin, 0x2, 0x3 }, // 149 |
| 11496 | { Intrinsic::riscv_vfmin_mask, 0x2, 0x4 }, // 150 |
| 11497 | { Intrinsic::riscv_vfmsac, 0x1, 0x4 }, // 151 |
| 11498 | { Intrinsic::riscv_vfmsac_mask, 0x1, 0x5 }, // 152 |
| 11499 | { Intrinsic::riscv_vfmsub, 0x1, 0x4 }, // 153 |
| 11500 | { Intrinsic::riscv_vfmsub_mask, 0x1, 0x5 }, // 154 |
| 11501 | { Intrinsic::riscv_vfmul, 0x2, 0x4 }, // 155 |
| 11502 | { Intrinsic::riscv_vfmul_mask, 0x2, 0x5 }, // 156 |
| 11503 | { Intrinsic::riscv_vfmv_f_s, 0xF, 0x1F }, // 157 |
| 11504 | { Intrinsic::riscv_vfmv_s_f, 0xF, 0x2 }, // 158 |
| 11505 | { Intrinsic::riscv_vfmv_v_f, 0xF, 0x2 }, // 159 |
| 11506 | { Intrinsic::riscv_vfncvt_f_f_w, 0xF, 0x3 }, // 160 |
| 11507 | { Intrinsic::riscv_vfncvt_f_f_w_mask, 0xF, 0x4 }, // 161 |
| 11508 | { Intrinsic::riscv_vfncvt_f_x_w, 0xF, 0x3 }, // 162 |
| 11509 | { Intrinsic::riscv_vfncvt_f_x_w_mask, 0xF, 0x4 }, // 163 |
| 11510 | { Intrinsic::riscv_vfncvt_f_xu_w, 0xF, 0x3 }, // 164 |
| 11511 | { Intrinsic::riscv_vfncvt_f_xu_w_mask, 0xF, 0x4 }, // 165 |
| 11512 | { Intrinsic::riscv_vfncvt_rod_f_f_w, 0xF, 0x2 }, // 166 |
| 11513 | { Intrinsic::riscv_vfncvt_rod_f_f_w_mask, 0xF, 0x3 }, // 167 |
| 11514 | { Intrinsic::riscv_vfncvt_rtz_x_f_w, 0xF, 0x2 }, // 168 |
| 11515 | { Intrinsic::riscv_vfncvt_rtz_x_f_w_mask, 0xF, 0x3 }, // 169 |
| 11516 | { Intrinsic::riscv_vfncvt_rtz_xu_f_w, 0xF, 0x2 }, // 170 |
| 11517 | { Intrinsic::riscv_vfncvt_rtz_xu_f_w_mask, 0xF, 0x3 }, // 171 |
| 11518 | { Intrinsic::riscv_vfncvt_x_f_w, 0xF, 0x3 }, // 172 |
| 11519 | { Intrinsic::riscv_vfncvt_x_f_w_mask, 0xF, 0x4 }, // 173 |
| 11520 | { Intrinsic::riscv_vfncvt_xu_f_w, 0xF, 0x3 }, // 174 |
| 11521 | { Intrinsic::riscv_vfncvt_xu_f_w_mask, 0xF, 0x4 }, // 175 |
| 11522 | { Intrinsic::riscv_vfncvtbf16_f_f_w, 0xF, 0x3 }, // 176 |
| 11523 | { Intrinsic::riscv_vfncvtbf16_f_f_w_mask, 0xF, 0x4 }, // 177 |
| 11524 | { Intrinsic::riscv_vfnmacc, 0x1, 0x4 }, // 178 |
| 11525 | { Intrinsic::riscv_vfnmacc_mask, 0x1, 0x5 }, // 179 |
| 11526 | { Intrinsic::riscv_vfnmadd, 0x1, 0x4 }, // 180 |
| 11527 | { Intrinsic::riscv_vfnmadd_mask, 0x1, 0x5 }, // 181 |
| 11528 | { Intrinsic::riscv_vfnmsac, 0x1, 0x4 }, // 182 |
| 11529 | { Intrinsic::riscv_vfnmsac_mask, 0x1, 0x5 }, // 183 |
| 11530 | { Intrinsic::riscv_vfnmsub, 0x1, 0x4 }, // 184 |
| 11531 | { Intrinsic::riscv_vfnmsub_mask, 0x1, 0x5 }, // 185 |
| 11532 | { Intrinsic::riscv_vfrdiv, 0x2, 0x4 }, // 186 |
| 11533 | { Intrinsic::riscv_vfrdiv_mask, 0x2, 0x5 }, // 187 |
| 11534 | { Intrinsic::riscv_vfrec7, 0xF, 0x3 }, // 188 |
| 11535 | { Intrinsic::riscv_vfrec7_mask, 0xF, 0x4 }, // 189 |
| 11536 | { Intrinsic::riscv_vfredmax, 0xF, 0x3 }, // 190 |
| 11537 | { Intrinsic::riscv_vfredmax_mask, 0xF, 0x4 }, // 191 |
| 11538 | { Intrinsic::riscv_vfredmin, 0xF, 0x3 }, // 192 |
| 11539 | { Intrinsic::riscv_vfredmin_mask, 0xF, 0x4 }, // 193 |
| 11540 | { Intrinsic::riscv_vfredosum, 0xF, 0x4 }, // 194 |
| 11541 | { Intrinsic::riscv_vfredosum_mask, 0xF, 0x5 }, // 195 |
| 11542 | { Intrinsic::riscv_vfredusum, 0xF, 0x4 }, // 196 |
| 11543 | { Intrinsic::riscv_vfredusum_mask, 0xF, 0x5 }, // 197 |
| 11544 | { Intrinsic::riscv_vfrsqrt7, 0xF, 0x2 }, // 198 |
| 11545 | { Intrinsic::riscv_vfrsqrt7_mask, 0xF, 0x3 }, // 199 |
| 11546 | { Intrinsic::riscv_vfrsub, 0x2, 0x4 }, // 200 |
| 11547 | { Intrinsic::riscv_vfrsub_mask, 0x2, 0x5 }, // 201 |
| 11548 | { Intrinsic::riscv_vfsgnj, 0x2, 0x3 }, // 202 |
| 11549 | { Intrinsic::riscv_vfsgnj_mask, 0x2, 0x4 }, // 203 |
| 11550 | { Intrinsic::riscv_vfsgnjn, 0x2, 0x3 }, // 204 |
| 11551 | { Intrinsic::riscv_vfsgnjn_mask, 0x2, 0x4 }, // 205 |
| 11552 | { Intrinsic::riscv_vfsgnjx, 0x2, 0x3 }, // 206 |
| 11553 | { Intrinsic::riscv_vfsgnjx_mask, 0x2, 0x4 }, // 207 |
| 11554 | { Intrinsic::riscv_vfslide1down, 0x2, 0x3 }, // 208 |
| 11555 | { Intrinsic::riscv_vfslide1down_mask, 0x2, 0x4 }, // 209 |
| 11556 | { Intrinsic::riscv_vfslide1up, 0x2, 0x3 }, // 210 |
| 11557 | { Intrinsic::riscv_vfslide1up_mask, 0x2, 0x4 }, // 211 |
| 11558 | { Intrinsic::riscv_vfsqrt, 0xF, 0x3 }, // 212 |
| 11559 | { Intrinsic::riscv_vfsqrt_mask, 0xF, 0x4 }, // 213 |
| 11560 | { Intrinsic::riscv_vfsub, 0x2, 0x4 }, // 214 |
| 11561 | { Intrinsic::riscv_vfsub_mask, 0x2, 0x5 }, // 215 |
| 11562 | { Intrinsic::riscv_vfwadd, 0x2, 0x4 }, // 216 |
| 11563 | { Intrinsic::riscv_vfwadd_mask, 0x2, 0x5 }, // 217 |
| 11564 | { Intrinsic::riscv_vfwadd_w, 0x2, 0x4 }, // 218 |
| 11565 | { Intrinsic::riscv_vfwadd_w_mask, 0x2, 0x5 }, // 219 |
| 11566 | { Intrinsic::riscv_vfwcvt_f_f_v, 0xF, 0x2 }, // 220 |
| 11567 | { Intrinsic::riscv_vfwcvt_f_f_v_mask, 0xF, 0x3 }, // 221 |
| 11568 | { Intrinsic::riscv_vfwcvt_f_x_v, 0xF, 0x2 }, // 222 |
| 11569 | { Intrinsic::riscv_vfwcvt_f_x_v_mask, 0xF, 0x3 }, // 223 |
| 11570 | { Intrinsic::riscv_vfwcvt_f_xu_v, 0xF, 0x2 }, // 224 |
| 11571 | { Intrinsic::riscv_vfwcvt_f_xu_v_mask, 0xF, 0x3 }, // 225 |
| 11572 | { Intrinsic::riscv_vfwcvt_rtz_x_f_v, 0xF, 0x2 }, // 226 |
| 11573 | { Intrinsic::riscv_vfwcvt_rtz_x_f_v_mask, 0xF, 0x3 }, // 227 |
| 11574 | { Intrinsic::riscv_vfwcvt_rtz_xu_f_v, 0xF, 0x2 }, // 228 |
| 11575 | { Intrinsic::riscv_vfwcvt_rtz_xu_f_v_mask, 0xF, 0x3 }, // 229 |
| 11576 | { Intrinsic::riscv_vfwcvt_x_f_v, 0xF, 0x3 }, // 230 |
| 11577 | { Intrinsic::riscv_vfwcvt_x_f_v_mask, 0xF, 0x4 }, // 231 |
| 11578 | { Intrinsic::riscv_vfwcvt_xu_f_v, 0xF, 0x3 }, // 232 |
| 11579 | { Intrinsic::riscv_vfwcvt_xu_f_v_mask, 0xF, 0x4 }, // 233 |
| 11580 | { Intrinsic::riscv_vfwcvtbf16_f_f_v, 0xF, 0x2 }, // 234 |
| 11581 | { Intrinsic::riscv_vfwcvtbf16_f_f_v_mask, 0xF, 0x3 }, // 235 |
| 11582 | { Intrinsic::riscv_vfwmacc, 0x1, 0x4 }, // 236 |
| 11583 | { Intrinsic::riscv_vfwmacc_mask, 0x1, 0x5 }, // 237 |
| 11584 | { Intrinsic::riscv_vfwmaccbf16, 0x1, 0x4 }, // 238 |
| 11585 | { Intrinsic::riscv_vfwmaccbf16_mask, 0x1, 0x5 }, // 239 |
| 11586 | { Intrinsic::riscv_vfwmsac, 0x1, 0x4 }, // 240 |
| 11587 | { Intrinsic::riscv_vfwmsac_mask, 0x1, 0x5 }, // 241 |
| 11588 | { Intrinsic::riscv_vfwmul, 0x2, 0x4 }, // 242 |
| 11589 | { Intrinsic::riscv_vfwmul_mask, 0x2, 0x5 }, // 243 |
| 11590 | { Intrinsic::riscv_vfwnmacc, 0x1, 0x4 }, // 244 |
| 11591 | { Intrinsic::riscv_vfwnmacc_mask, 0x1, 0x5 }, // 245 |
| 11592 | { Intrinsic::riscv_vfwnmsac, 0x1, 0x4 }, // 246 |
| 11593 | { Intrinsic::riscv_vfwnmsac_mask, 0x1, 0x5 }, // 247 |
| 11594 | { Intrinsic::riscv_vfwredosum, 0xF, 0x4 }, // 248 |
| 11595 | { Intrinsic::riscv_vfwredosum_mask, 0xF, 0x5 }, // 249 |
| 11596 | { Intrinsic::riscv_vfwredusum, 0xF, 0x4 }, // 250 |
| 11597 | { Intrinsic::riscv_vfwredusum_mask, 0xF, 0x5 }, // 251 |
| 11598 | { Intrinsic::riscv_vfwsub, 0x2, 0x4 }, // 252 |
| 11599 | { Intrinsic::riscv_vfwsub_mask, 0x2, 0x5 }, // 253 |
| 11600 | { Intrinsic::riscv_vfwsub_w, 0x2, 0x4 }, // 254 |
| 11601 | { Intrinsic::riscv_vfwsub_w_mask, 0x2, 0x5 }, // 255 |
| 11602 | { Intrinsic::riscv_vghsh, 0x2, 0x3 }, // 256 |
| 11603 | { Intrinsic::riscv_vgmul_vv, 0xF, 0x2 }, // 257 |
| 11604 | { Intrinsic::riscv_vid, 0xF, 0x1 }, // 258 |
| 11605 | { Intrinsic::riscv_vid_mask, 0xF, 0x2 }, // 259 |
| 11606 | { Intrinsic::riscv_viota, 0xF, 0x2 }, // 260 |
| 11607 | { Intrinsic::riscv_viota_mask, 0xF, 0x3 }, // 261 |
| 11608 | { Intrinsic::riscv_vle, 0xF, 0x2 }, // 262 |
| 11609 | { Intrinsic::riscv_vle_mask, 0xF, 0x3 }, // 263 |
| 11610 | { Intrinsic::riscv_vleff, 0xF, 0x2 }, // 264 |
| 11611 | { Intrinsic::riscv_vleff_mask, 0xF, 0x3 }, // 265 |
| 11612 | { Intrinsic::riscv_vlm, 0xF, 0x1 }, // 266 |
| 11613 | { Intrinsic::riscv_vloxei, 0xF, 0x3 }, // 267 |
| 11614 | { Intrinsic::riscv_vloxei_mask, 0xF, 0x4 }, // 268 |
| 11615 | { Intrinsic::riscv_vloxseg2, 0xF, 0x3 }, // 269 |
| 11616 | { Intrinsic::riscv_vloxseg2_mask, 0xF, 0x4 }, // 270 |
| 11617 | { Intrinsic::riscv_vloxseg3, 0xF, 0x3 }, // 271 |
| 11618 | { Intrinsic::riscv_vloxseg3_mask, 0xF, 0x4 }, // 272 |
| 11619 | { Intrinsic::riscv_vloxseg4, 0xF, 0x3 }, // 273 |
| 11620 | { Intrinsic::riscv_vloxseg4_mask, 0xF, 0x4 }, // 274 |
| 11621 | { Intrinsic::riscv_vloxseg5, 0xF, 0x3 }, // 275 |
| 11622 | { Intrinsic::riscv_vloxseg5_mask, 0xF, 0x4 }, // 276 |
| 11623 | { Intrinsic::riscv_vloxseg6, 0xF, 0x3 }, // 277 |
| 11624 | { Intrinsic::riscv_vloxseg6_mask, 0xF, 0x4 }, // 278 |
| 11625 | { Intrinsic::riscv_vloxseg7, 0xF, 0x3 }, // 279 |
| 11626 | { Intrinsic::riscv_vloxseg7_mask, 0xF, 0x4 }, // 280 |
| 11627 | { Intrinsic::riscv_vloxseg8, 0xF, 0x3 }, // 281 |
| 11628 | { Intrinsic::riscv_vloxseg8_mask, 0xF, 0x4 }, // 282 |
| 11629 | { Intrinsic::riscv_vlse, 0xF, 0x3 }, // 283 |
| 11630 | { Intrinsic::riscv_vlse_mask, 0xF, 0x4 }, // 284 |
| 11631 | { Intrinsic::riscv_vlseg2, 0xF, 0x2 }, // 285 |
| 11632 | { Intrinsic::riscv_vlseg2_mask, 0xF, 0x3 }, // 286 |
| 11633 | { Intrinsic::riscv_vlseg2ff, 0xF, 0x2 }, // 287 |
| 11634 | { Intrinsic::riscv_vlseg2ff_mask, 0xF, 0x3 }, // 288 |
| 11635 | { Intrinsic::riscv_vlseg3, 0xF, 0x2 }, // 289 |
| 11636 | { Intrinsic::riscv_vlseg3_mask, 0xF, 0x3 }, // 290 |
| 11637 | { Intrinsic::riscv_vlseg3ff, 0xF, 0x2 }, // 291 |
| 11638 | { Intrinsic::riscv_vlseg3ff_mask, 0xF, 0x3 }, // 292 |
| 11639 | { Intrinsic::riscv_vlseg4, 0xF, 0x2 }, // 293 |
| 11640 | { Intrinsic::riscv_vlseg4_mask, 0xF, 0x3 }, // 294 |
| 11641 | { Intrinsic::riscv_vlseg4ff, 0xF, 0x2 }, // 295 |
| 11642 | { Intrinsic::riscv_vlseg4ff_mask, 0xF, 0x3 }, // 296 |
| 11643 | { Intrinsic::riscv_vlseg5, 0xF, 0x2 }, // 297 |
| 11644 | { Intrinsic::riscv_vlseg5_mask, 0xF, 0x3 }, // 298 |
| 11645 | { Intrinsic::riscv_vlseg5ff, 0xF, 0x2 }, // 299 |
| 11646 | { Intrinsic::riscv_vlseg5ff_mask, 0xF, 0x3 }, // 300 |
| 11647 | { Intrinsic::riscv_vlseg6, 0xF, 0x2 }, // 301 |
| 11648 | { Intrinsic::riscv_vlseg6_mask, 0xF, 0x3 }, // 302 |
| 11649 | { Intrinsic::riscv_vlseg6ff, 0xF, 0x2 }, // 303 |
| 11650 | { Intrinsic::riscv_vlseg6ff_mask, 0xF, 0x3 }, // 304 |
| 11651 | { Intrinsic::riscv_vlseg7, 0xF, 0x2 }, // 305 |
| 11652 | { Intrinsic::riscv_vlseg7_mask, 0xF, 0x3 }, // 306 |
| 11653 | { Intrinsic::riscv_vlseg7ff, 0xF, 0x2 }, // 307 |
| 11654 | { Intrinsic::riscv_vlseg7ff_mask, 0xF, 0x3 }, // 308 |
| 11655 | { Intrinsic::riscv_vlseg8, 0xF, 0x2 }, // 309 |
| 11656 | { Intrinsic::riscv_vlseg8_mask, 0xF, 0x3 }, // 310 |
| 11657 | { Intrinsic::riscv_vlseg8ff, 0xF, 0x2 }, // 311 |
| 11658 | { Intrinsic::riscv_vlseg8ff_mask, 0xF, 0x3 }, // 312 |
| 11659 | { Intrinsic::riscv_vlsseg2, 0xF, 0x3 }, // 313 |
| 11660 | { Intrinsic::riscv_vlsseg2_mask, 0xF, 0x4 }, // 314 |
| 11661 | { Intrinsic::riscv_vlsseg3, 0xF, 0x3 }, // 315 |
| 11662 | { Intrinsic::riscv_vlsseg3_mask, 0xF, 0x4 }, // 316 |
| 11663 | { Intrinsic::riscv_vlsseg4, 0xF, 0x3 }, // 317 |
| 11664 | { Intrinsic::riscv_vlsseg4_mask, 0xF, 0x4 }, // 318 |
| 11665 | { Intrinsic::riscv_vlsseg5, 0xF, 0x3 }, // 319 |
| 11666 | { Intrinsic::riscv_vlsseg5_mask, 0xF, 0x4 }, // 320 |
| 11667 | { Intrinsic::riscv_vlsseg6, 0xF, 0x3 }, // 321 |
| 11668 | { Intrinsic::riscv_vlsseg6_mask, 0xF, 0x4 }, // 322 |
| 11669 | { Intrinsic::riscv_vlsseg7, 0xF, 0x3 }, // 323 |
| 11670 | { Intrinsic::riscv_vlsseg7_mask, 0xF, 0x4 }, // 324 |
| 11671 | { Intrinsic::riscv_vlsseg8, 0xF, 0x3 }, // 325 |
| 11672 | { Intrinsic::riscv_vlsseg8_mask, 0xF, 0x4 }, // 326 |
| 11673 | { Intrinsic::riscv_vluxei, 0xF, 0x3 }, // 327 |
| 11674 | { Intrinsic::riscv_vluxei_mask, 0xF, 0x4 }, // 328 |
| 11675 | { Intrinsic::riscv_vluxseg2, 0xF, 0x3 }, // 329 |
| 11676 | { Intrinsic::riscv_vluxseg2_mask, 0xF, 0x4 }, // 330 |
| 11677 | { Intrinsic::riscv_vluxseg3, 0xF, 0x3 }, // 331 |
| 11678 | { Intrinsic::riscv_vluxseg3_mask, 0xF, 0x4 }, // 332 |
| 11679 | { Intrinsic::riscv_vluxseg4, 0xF, 0x3 }, // 333 |
| 11680 | { Intrinsic::riscv_vluxseg4_mask, 0xF, 0x4 }, // 334 |
| 11681 | { Intrinsic::riscv_vluxseg5, 0xF, 0x3 }, // 335 |
| 11682 | { Intrinsic::riscv_vluxseg5_mask, 0xF, 0x4 }, // 336 |
| 11683 | { Intrinsic::riscv_vluxseg6, 0xF, 0x3 }, // 337 |
| 11684 | { Intrinsic::riscv_vluxseg6_mask, 0xF, 0x4 }, // 338 |
| 11685 | { Intrinsic::riscv_vluxseg7, 0xF, 0x3 }, // 339 |
| 11686 | { Intrinsic::riscv_vluxseg7_mask, 0xF, 0x4 }, // 340 |
| 11687 | { Intrinsic::riscv_vluxseg8, 0xF, 0x3 }, // 341 |
| 11688 | { Intrinsic::riscv_vluxseg8_mask, 0xF, 0x4 }, // 342 |
| 11689 | { Intrinsic::riscv_vmacc, 0x1, 0x3 }, // 343 |
| 11690 | { Intrinsic::riscv_vmacc_mask, 0x1, 0x4 }, // 344 |
| 11691 | { Intrinsic::riscv_vmadc, 0x1, 0x2 }, // 345 |
| 11692 | { Intrinsic::riscv_vmadc_carry_in, 0x1, 0x3 }, // 346 |
| 11693 | { Intrinsic::riscv_vmadd, 0x1, 0x3 }, // 347 |
| 11694 | { Intrinsic::riscv_vmadd_mask, 0x1, 0x4 }, // 348 |
| 11695 | { Intrinsic::riscv_vmand, 0xF, 0x2 }, // 349 |
| 11696 | { Intrinsic::riscv_vmandn, 0xF, 0x2 }, // 350 |
| 11697 | { Intrinsic::riscv_vmax, 0x2, 0x3 }, // 351 |
| 11698 | { Intrinsic::riscv_vmax_mask, 0x2, 0x4 }, // 352 |
| 11699 | { Intrinsic::riscv_vmaxu, 0x2, 0x3 }, // 353 |
| 11700 | { Intrinsic::riscv_vmaxu_mask, 0x2, 0x4 }, // 354 |
| 11701 | { Intrinsic::riscv_vmclr, 0xF, 0x1 }, // 355 |
| 11702 | { Intrinsic::riscv_vmerge, 0x2, 0x4 }, // 356 |
| 11703 | { Intrinsic::riscv_vmfeq, 0x1, 0x2 }, // 357 |
| 11704 | { Intrinsic::riscv_vmfeq_mask, 0x2, 0x4 }, // 358 |
| 11705 | { Intrinsic::riscv_vmfge, 0x1, 0x2 }, // 359 |
| 11706 | { Intrinsic::riscv_vmfge_mask, 0x2, 0x4 }, // 360 |
| 11707 | { Intrinsic::riscv_vmfgt, 0x1, 0x2 }, // 361 |
| 11708 | { Intrinsic::riscv_vmfgt_mask, 0x2, 0x4 }, // 362 |
| 11709 | { Intrinsic::riscv_vmfle, 0x1, 0x2 }, // 363 |
| 11710 | { Intrinsic::riscv_vmfle_mask, 0x2, 0x4 }, // 364 |
| 11711 | { Intrinsic::riscv_vmflt, 0x1, 0x2 }, // 365 |
| 11712 | { Intrinsic::riscv_vmflt_mask, 0x2, 0x4 }, // 366 |
| 11713 | { Intrinsic::riscv_vmfne, 0x1, 0x2 }, // 367 |
| 11714 | { Intrinsic::riscv_vmfne_mask, 0x2, 0x4 }, // 368 |
| 11715 | { Intrinsic::riscv_vmin, 0x2, 0x3 }, // 369 |
| 11716 | { Intrinsic::riscv_vmin_mask, 0x2, 0x4 }, // 370 |
| 11717 | { Intrinsic::riscv_vminu, 0x2, 0x3 }, // 371 |
| 11718 | { Intrinsic::riscv_vminu_mask, 0x2, 0x4 }, // 372 |
| 11719 | { Intrinsic::riscv_vmnand, 0xF, 0x2 }, // 373 |
| 11720 | { Intrinsic::riscv_vmnor, 0xF, 0x2 }, // 374 |
| 11721 | { Intrinsic::riscv_vmor, 0xF, 0x2 }, // 375 |
| 11722 | { Intrinsic::riscv_vmorn, 0xF, 0x2 }, // 376 |
| 11723 | { Intrinsic::riscv_vmsbc, 0x1, 0x2 }, // 377 |
| 11724 | { Intrinsic::riscv_vmsbc_borrow_in, 0x1, 0x3 }, // 378 |
| 11725 | { Intrinsic::riscv_vmsbf, 0xF, 0x1 }, // 379 |
| 11726 | { Intrinsic::riscv_vmsbf_mask, 0xF, 0x3 }, // 380 |
| 11727 | { Intrinsic::riscv_vmseq, 0x1, 0x2 }, // 381 |
| 11728 | { Intrinsic::riscv_vmseq_mask, 0x2, 0x4 }, // 382 |
| 11729 | { Intrinsic::riscv_vmset, 0xF, 0x1 }, // 383 |
| 11730 | { Intrinsic::riscv_vmsge, 0x1, 0x2 }, // 384 |
| 11731 | { Intrinsic::riscv_vmsge_mask, 0x2, 0x4 }, // 385 |
| 11732 | { Intrinsic::riscv_vmsgeu, 0x1, 0x2 }, // 386 |
| 11733 | { Intrinsic::riscv_vmsgeu_mask, 0x2, 0x4 }, // 387 |
| 11734 | { Intrinsic::riscv_vmsgt, 0x1, 0x2 }, // 388 |
| 11735 | { Intrinsic::riscv_vmsgt_mask, 0x2, 0x4 }, // 389 |
| 11736 | { Intrinsic::riscv_vmsgtu, 0x1, 0x2 }, // 390 |
| 11737 | { Intrinsic::riscv_vmsgtu_mask, 0x2, 0x4 }, // 391 |
| 11738 | { Intrinsic::riscv_vmsif, 0xF, 0x1 }, // 392 |
| 11739 | { Intrinsic::riscv_vmsif_mask, 0xF, 0x3 }, // 393 |
| 11740 | { Intrinsic::riscv_vmsle, 0x1, 0x2 }, // 394 |
| 11741 | { Intrinsic::riscv_vmsle_mask, 0x2, 0x4 }, // 395 |
| 11742 | { Intrinsic::riscv_vmsleu, 0x1, 0x2 }, // 396 |
| 11743 | { Intrinsic::riscv_vmsleu_mask, 0x2, 0x4 }, // 397 |
| 11744 | { Intrinsic::riscv_vmslt, 0x1, 0x2 }, // 398 |
| 11745 | { Intrinsic::riscv_vmslt_mask, 0x2, 0x4 }, // 399 |
| 11746 | { Intrinsic::riscv_vmsltu, 0x1, 0x2 }, // 400 |
| 11747 | { Intrinsic::riscv_vmsltu_mask, 0x2, 0x4 }, // 401 |
| 11748 | { Intrinsic::riscv_vmsne, 0x1, 0x2 }, // 402 |
| 11749 | { Intrinsic::riscv_vmsne_mask, 0x2, 0x4 }, // 403 |
| 11750 | { Intrinsic::riscv_vmsof, 0xF, 0x1 }, // 404 |
| 11751 | { Intrinsic::riscv_vmsof_mask, 0xF, 0x3 }, // 405 |
| 11752 | { Intrinsic::riscv_vmul, 0x2, 0x3 }, // 406 |
| 11753 | { Intrinsic::riscv_vmul_mask, 0x2, 0x4 }, // 407 |
| 11754 | { Intrinsic::riscv_vmulh, 0x2, 0x3 }, // 408 |
| 11755 | { Intrinsic::riscv_vmulh_mask, 0x2, 0x4 }, // 409 |
| 11756 | { Intrinsic::riscv_vmulhsu, 0x2, 0x3 }, // 410 |
| 11757 | { Intrinsic::riscv_vmulhsu_mask, 0x2, 0x4 }, // 411 |
| 11758 | { Intrinsic::riscv_vmulhu, 0x2, 0x3 }, // 412 |
| 11759 | { Intrinsic::riscv_vmulhu_mask, 0x2, 0x4 }, // 413 |
| 11760 | { Intrinsic::riscv_vmv_s_x, 0xF, 0x2 }, // 414 |
| 11761 | { Intrinsic::riscv_vmv_v_v, 0xF, 0x2 }, // 415 |
| 11762 | { Intrinsic::riscv_vmv_v_x, 0xF, 0x2 }, // 416 |
| 11763 | { Intrinsic::riscv_vmv_x_s, 0xF, 0x1F }, // 417 |
| 11764 | { Intrinsic::riscv_vmxnor, 0xF, 0x2 }, // 418 |
| 11765 | { Intrinsic::riscv_vmxor, 0xF, 0x2 }, // 419 |
| 11766 | { Intrinsic::riscv_vnclip, 0xF, 0x4 }, // 420 |
| 11767 | { Intrinsic::riscv_vnclip_mask, 0xF, 0x5 }, // 421 |
| 11768 | { Intrinsic::riscv_vnclipu, 0xF, 0x4 }, // 422 |
| 11769 | { Intrinsic::riscv_vnclipu_mask, 0xF, 0x5 }, // 423 |
| 11770 | { Intrinsic::riscv_vnmsac, 0x1, 0x3 }, // 424 |
| 11771 | { Intrinsic::riscv_vnmsac_mask, 0x1, 0x4 }, // 425 |
| 11772 | { Intrinsic::riscv_vnmsub, 0x1, 0x3 }, // 426 |
| 11773 | { Intrinsic::riscv_vnmsub_mask, 0x1, 0x4 }, // 427 |
| 11774 | { Intrinsic::riscv_vnsra, 0xF, 0x3 }, // 428 |
| 11775 | { Intrinsic::riscv_vnsra_mask, 0xF, 0x4 }, // 429 |
| 11776 | { Intrinsic::riscv_vnsrl, 0xF, 0x3 }, // 430 |
| 11777 | { Intrinsic::riscv_vnsrl_mask, 0xF, 0x4 }, // 431 |
| 11778 | { Intrinsic::riscv_vor, 0x2, 0x3 }, // 432 |
| 11779 | { Intrinsic::riscv_vor_mask, 0x2, 0x4 }, // 433 |
| 11780 | { Intrinsic::riscv_vredand, 0xF, 0x3 }, // 434 |
| 11781 | { Intrinsic::riscv_vredand_mask, 0xF, 0x4 }, // 435 |
| 11782 | { Intrinsic::riscv_vredmax, 0xF, 0x3 }, // 436 |
| 11783 | { Intrinsic::riscv_vredmax_mask, 0xF, 0x4 }, // 437 |
| 11784 | { Intrinsic::riscv_vredmaxu, 0xF, 0x3 }, // 438 |
| 11785 | { Intrinsic::riscv_vredmaxu_mask, 0xF, 0x4 }, // 439 |
| 11786 | { Intrinsic::riscv_vredmin, 0xF, 0x3 }, // 440 |
| 11787 | { Intrinsic::riscv_vredmin_mask, 0xF, 0x4 }, // 441 |
| 11788 | { Intrinsic::riscv_vredminu, 0xF, 0x3 }, // 442 |
| 11789 | { Intrinsic::riscv_vredminu_mask, 0xF, 0x4 }, // 443 |
| 11790 | { Intrinsic::riscv_vredor, 0xF, 0x3 }, // 444 |
| 11791 | { Intrinsic::riscv_vredor_mask, 0xF, 0x4 }, // 445 |
| 11792 | { Intrinsic::riscv_vredsum, 0xF, 0x3 }, // 446 |
| 11793 | { Intrinsic::riscv_vredsum_mask, 0xF, 0x4 }, // 447 |
| 11794 | { Intrinsic::riscv_vredxor, 0xF, 0x3 }, // 448 |
| 11795 | { Intrinsic::riscv_vredxor_mask, 0xF, 0x4 }, // 449 |
| 11796 | { Intrinsic::riscv_vrem, 0x2, 0x3 }, // 450 |
| 11797 | { Intrinsic::riscv_vrem_mask, 0x2, 0x4 }, // 451 |
| 11798 | { Intrinsic::riscv_vremu, 0x2, 0x3 }, // 452 |
| 11799 | { Intrinsic::riscv_vremu_mask, 0x2, 0x4 }, // 453 |
| 11800 | { Intrinsic::riscv_vrev8, 0xF, 0x2 }, // 454 |
| 11801 | { Intrinsic::riscv_vrev8_mask, 0xF, 0x3 }, // 455 |
| 11802 | { Intrinsic::riscv_vrgather_vv, 0xF, 0x3 }, // 456 |
| 11803 | { Intrinsic::riscv_vrgather_vv_mask, 0xF, 0x4 }, // 457 |
| 11804 | { Intrinsic::riscv_vrgather_vx, 0xF, 0x3 }, // 458 |
| 11805 | { Intrinsic::riscv_vrgather_vx_mask, 0xF, 0x4 }, // 459 |
| 11806 | { Intrinsic::riscv_vrgatherei16_vv, 0xF, 0x3 }, // 460 |
| 11807 | { Intrinsic::riscv_vrgatherei16_vv_mask, 0xF, 0x4 }, // 461 |
| 11808 | { Intrinsic::riscv_vrol, 0x2, 0x3 }, // 462 |
| 11809 | { Intrinsic::riscv_vrol_mask, 0x2, 0x4 }, // 463 |
| 11810 | { Intrinsic::riscv_vror, 0x2, 0x3 }, // 464 |
| 11811 | { Intrinsic::riscv_vror_mask, 0x2, 0x4 }, // 465 |
| 11812 | { Intrinsic::riscv_vrsub, 0x2, 0x3 }, // 466 |
| 11813 | { Intrinsic::riscv_vrsub_mask, 0x2, 0x4 }, // 467 |
| 11814 | { Intrinsic::riscv_vsadd, 0x2, 0x3 }, // 468 |
| 11815 | { Intrinsic::riscv_vsadd_mask, 0x2, 0x4 }, // 469 |
| 11816 | { Intrinsic::riscv_vsaddu, 0x2, 0x3 }, // 470 |
| 11817 | { Intrinsic::riscv_vsaddu_mask, 0x2, 0x4 }, // 471 |
| 11818 | { Intrinsic::riscv_vsbc, 0x2, 0x4 }, // 472 |
| 11819 | { Intrinsic::riscv_vse, 0xF, 0x2 }, // 473 |
| 11820 | { Intrinsic::riscv_vse_mask, 0xF, 0x3 }, // 474 |
| 11821 | { Intrinsic::riscv_vsext, 0xF, 0x2 }, // 475 |
| 11822 | { Intrinsic::riscv_vsext_mask, 0xF, 0x3 }, // 476 |
| 11823 | { Intrinsic::riscv_vsha2ch, 0x2, 0x3 }, // 477 |
| 11824 | { Intrinsic::riscv_vsha2cl, 0x2, 0x3 }, // 478 |
| 11825 | { Intrinsic::riscv_vsha2ms, 0x2, 0x3 }, // 479 |
| 11826 | { Intrinsic::riscv_vslide1down, 0x2, 0x3 }, // 480 |
| 11827 | { Intrinsic::riscv_vslide1down_mask, 0x2, 0x4 }, // 481 |
| 11828 | { Intrinsic::riscv_vslide1up, 0x2, 0x3 }, // 482 |
| 11829 | { Intrinsic::riscv_vslide1up_mask, 0x2, 0x4 }, // 483 |
| 11830 | { Intrinsic::riscv_vslidedown, 0xF, 0x3 }, // 484 |
| 11831 | { Intrinsic::riscv_vslidedown_mask, 0xF, 0x4 }, // 485 |
| 11832 | { Intrinsic::riscv_vslideup, 0xF, 0x3 }, // 486 |
| 11833 | { Intrinsic::riscv_vslideup_mask, 0xF, 0x4 }, // 487 |
| 11834 | { Intrinsic::riscv_vsll, 0xF, 0x3 }, // 488 |
| 11835 | { Intrinsic::riscv_vsll_mask, 0xF, 0x4 }, // 489 |
| 11836 | { Intrinsic::riscv_vsm, 0xF, 0x2 }, // 490 |
| 11837 | { Intrinsic::riscv_vsm3c, 0x2, 0x3 }, // 491 |
| 11838 | { Intrinsic::riscv_vsm3me, 0x2, 0x3 }, // 492 |
| 11839 | { Intrinsic::riscv_vsm4k, 0x2, 0x3 }, // 493 |
| 11840 | { Intrinsic::riscv_vsm4r_vs, 0xF, 0x2 }, // 494 |
| 11841 | { Intrinsic::riscv_vsm4r_vv, 0xF, 0x2 }, // 495 |
| 11842 | { Intrinsic::riscv_vsmul, 0x2, 0x4 }, // 496 |
| 11843 | { Intrinsic::riscv_vsmul_mask, 0x2, 0x5 }, // 497 |
| 11844 | { Intrinsic::riscv_vsoxei, 0xF, 0x3 }, // 498 |
| 11845 | { Intrinsic::riscv_vsoxei_mask, 0xF, 0x4 }, // 499 |
| 11846 | { Intrinsic::riscv_vsoxseg2, 0xF, 0x3 }, // 500 |
| 11847 | { Intrinsic::riscv_vsoxseg2_mask, 0xF, 0x4 }, // 501 |
| 11848 | { Intrinsic::riscv_vsoxseg3, 0xF, 0x3 }, // 502 |
| 11849 | { Intrinsic::riscv_vsoxseg3_mask, 0xF, 0x4 }, // 503 |
| 11850 | { Intrinsic::riscv_vsoxseg4, 0xF, 0x3 }, // 504 |
| 11851 | { Intrinsic::riscv_vsoxseg4_mask, 0xF, 0x4 }, // 505 |
| 11852 | { Intrinsic::riscv_vsoxseg5, 0xF, 0x3 }, // 506 |
| 11853 | { Intrinsic::riscv_vsoxseg5_mask, 0xF, 0x4 }, // 507 |
| 11854 | { Intrinsic::riscv_vsoxseg6, 0xF, 0x3 }, // 508 |
| 11855 | { Intrinsic::riscv_vsoxseg6_mask, 0xF, 0x4 }, // 509 |
| 11856 | { Intrinsic::riscv_vsoxseg7, 0xF, 0x3 }, // 510 |
| 11857 | { Intrinsic::riscv_vsoxseg7_mask, 0xF, 0x4 }, // 511 |
| 11858 | { Intrinsic::riscv_vsoxseg8, 0xF, 0x3 }, // 512 |
| 11859 | { Intrinsic::riscv_vsoxseg8_mask, 0xF, 0x4 }, // 513 |
| 11860 | { Intrinsic::riscv_vsra, 0xF, 0x3 }, // 514 |
| 11861 | { Intrinsic::riscv_vsra_mask, 0xF, 0x4 }, // 515 |
| 11862 | { Intrinsic::riscv_vsrl, 0xF, 0x3 }, // 516 |
| 11863 | { Intrinsic::riscv_vsrl_mask, 0xF, 0x4 }, // 517 |
| 11864 | { Intrinsic::riscv_vsse, 0xF, 0x3 }, // 518 |
| 11865 | { Intrinsic::riscv_vsse_mask, 0xF, 0x4 }, // 519 |
| 11866 | { Intrinsic::riscv_vsseg2, 0xF, 0x2 }, // 520 |
| 11867 | { Intrinsic::riscv_vsseg2_mask, 0xF, 0x3 }, // 521 |
| 11868 | { Intrinsic::riscv_vsseg3, 0xF, 0x2 }, // 522 |
| 11869 | { Intrinsic::riscv_vsseg3_mask, 0xF, 0x3 }, // 523 |
| 11870 | { Intrinsic::riscv_vsseg4, 0xF, 0x2 }, // 524 |
| 11871 | { Intrinsic::riscv_vsseg4_mask, 0xF, 0x3 }, // 525 |
| 11872 | { Intrinsic::riscv_vsseg5, 0xF, 0x2 }, // 526 |
| 11873 | { Intrinsic::riscv_vsseg5_mask, 0xF, 0x3 }, // 527 |
| 11874 | { Intrinsic::riscv_vsseg6, 0xF, 0x2 }, // 528 |
| 11875 | { Intrinsic::riscv_vsseg6_mask, 0xF, 0x3 }, // 529 |
| 11876 | { Intrinsic::riscv_vsseg7, 0xF, 0x2 }, // 530 |
| 11877 | { Intrinsic::riscv_vsseg7_mask, 0xF, 0x3 }, // 531 |
| 11878 | { Intrinsic::riscv_vsseg8, 0xF, 0x2 }, // 532 |
| 11879 | { Intrinsic::riscv_vsseg8_mask, 0xF, 0x3 }, // 533 |
| 11880 | { Intrinsic::riscv_vssra, 0xF, 0x4 }, // 534 |
| 11881 | { Intrinsic::riscv_vssra_mask, 0xF, 0x5 }, // 535 |
| 11882 | { Intrinsic::riscv_vssrl, 0xF, 0x4 }, // 536 |
| 11883 | { Intrinsic::riscv_vssrl_mask, 0xF, 0x5 }, // 537 |
| 11884 | { Intrinsic::riscv_vssseg2, 0xF, 0x3 }, // 538 |
| 11885 | { Intrinsic::riscv_vssseg2_mask, 0xF, 0x4 }, // 539 |
| 11886 | { Intrinsic::riscv_vssseg3, 0xF, 0x3 }, // 540 |
| 11887 | { Intrinsic::riscv_vssseg3_mask, 0xF, 0x4 }, // 541 |
| 11888 | { Intrinsic::riscv_vssseg4, 0xF, 0x3 }, // 542 |
| 11889 | { Intrinsic::riscv_vssseg4_mask, 0xF, 0x4 }, // 543 |
| 11890 | { Intrinsic::riscv_vssseg5, 0xF, 0x3 }, // 544 |
| 11891 | { Intrinsic::riscv_vssseg5_mask, 0xF, 0x4 }, // 545 |
| 11892 | { Intrinsic::riscv_vssseg6, 0xF, 0x3 }, // 546 |
| 11893 | { Intrinsic::riscv_vssseg6_mask, 0xF, 0x4 }, // 547 |
| 11894 | { Intrinsic::riscv_vssseg7, 0xF, 0x3 }, // 548 |
| 11895 | { Intrinsic::riscv_vssseg7_mask, 0xF, 0x4 }, // 549 |
| 11896 | { Intrinsic::riscv_vssseg8, 0xF, 0x3 }, // 550 |
| 11897 | { Intrinsic::riscv_vssseg8_mask, 0xF, 0x4 }, // 551 |
| 11898 | { Intrinsic::riscv_vssub, 0x2, 0x3 }, // 552 |
| 11899 | { Intrinsic::riscv_vssub_mask, 0x2, 0x4 }, // 553 |
| 11900 | { Intrinsic::riscv_vssubu, 0x2, 0x3 }, // 554 |
| 11901 | { Intrinsic::riscv_vssubu_mask, 0x2, 0x4 }, // 555 |
| 11902 | { Intrinsic::riscv_vsub, 0x2, 0x3 }, // 556 |
| 11903 | { Intrinsic::riscv_vsub_mask, 0x2, 0x4 }, // 557 |
| 11904 | { Intrinsic::riscv_vsuxei, 0xF, 0x3 }, // 558 |
| 11905 | { Intrinsic::riscv_vsuxei_mask, 0xF, 0x4 }, // 559 |
| 11906 | { Intrinsic::riscv_vsuxseg2, 0xF, 0x3 }, // 560 |
| 11907 | { Intrinsic::riscv_vsuxseg2_mask, 0xF, 0x4 }, // 561 |
| 11908 | { Intrinsic::riscv_vsuxseg3, 0xF, 0x3 }, // 562 |
| 11909 | { Intrinsic::riscv_vsuxseg3_mask, 0xF, 0x4 }, // 563 |
| 11910 | { Intrinsic::riscv_vsuxseg4, 0xF, 0x3 }, // 564 |
| 11911 | { Intrinsic::riscv_vsuxseg4_mask, 0xF, 0x4 }, // 565 |
| 11912 | { Intrinsic::riscv_vsuxseg5, 0xF, 0x3 }, // 566 |
| 11913 | { Intrinsic::riscv_vsuxseg5_mask, 0xF, 0x4 }, // 567 |
| 11914 | { Intrinsic::riscv_vsuxseg6, 0xF, 0x3 }, // 568 |
| 11915 | { Intrinsic::riscv_vsuxseg6_mask, 0xF, 0x4 }, // 569 |
| 11916 | { Intrinsic::riscv_vsuxseg7, 0xF, 0x3 }, // 570 |
| 11917 | { Intrinsic::riscv_vsuxseg7_mask, 0xF, 0x4 }, // 571 |
| 11918 | { Intrinsic::riscv_vsuxseg8, 0xF, 0x3 }, // 572 |
| 11919 | { Intrinsic::riscv_vsuxseg8_mask, 0xF, 0x4 }, // 573 |
| 11920 | { Intrinsic::riscv_vwadd, 0x2, 0x3 }, // 574 |
| 11921 | { Intrinsic::riscv_vwadd_mask, 0x2, 0x4 }, // 575 |
| 11922 | { Intrinsic::riscv_vwadd_w, 0x2, 0x3 }, // 576 |
| 11923 | { Intrinsic::riscv_vwadd_w_mask, 0x2, 0x4 }, // 577 |
| 11924 | { Intrinsic::riscv_vwaddu, 0x2, 0x3 }, // 578 |
| 11925 | { Intrinsic::riscv_vwaddu_mask, 0x2, 0x4 }, // 579 |
| 11926 | { Intrinsic::riscv_vwaddu_w, 0x2, 0x3 }, // 580 |
| 11927 | { Intrinsic::riscv_vwaddu_w_mask, 0x2, 0x4 }, // 581 |
| 11928 | { Intrinsic::riscv_vwmacc, 0x1, 0x3 }, // 582 |
| 11929 | { Intrinsic::riscv_vwmacc_mask, 0x1, 0x4 }, // 583 |
| 11930 | { Intrinsic::riscv_vwmaccsu, 0x1, 0x3 }, // 584 |
| 11931 | { Intrinsic::riscv_vwmaccsu_mask, 0x1, 0x4 }, // 585 |
| 11932 | { Intrinsic::riscv_vwmaccu, 0x1, 0x3 }, // 586 |
| 11933 | { Intrinsic::riscv_vwmaccu_mask, 0x1, 0x4 }, // 587 |
| 11934 | { Intrinsic::riscv_vwmaccus, 0x1, 0x3 }, // 588 |
| 11935 | { Intrinsic::riscv_vwmaccus_mask, 0x1, 0x4 }, // 589 |
| 11936 | { Intrinsic::riscv_vwmul, 0x2, 0x3 }, // 590 |
| 11937 | { Intrinsic::riscv_vwmul_mask, 0x2, 0x4 }, // 591 |
| 11938 | { Intrinsic::riscv_vwmulsu, 0x2, 0x3 }, // 592 |
| 11939 | { Intrinsic::riscv_vwmulsu_mask, 0x2, 0x4 }, // 593 |
| 11940 | { Intrinsic::riscv_vwmulu, 0x2, 0x3 }, // 594 |
| 11941 | { Intrinsic::riscv_vwmulu_mask, 0x2, 0x4 }, // 595 |
| 11942 | { Intrinsic::riscv_vwredsum, 0xF, 0x3 }, // 596 |
| 11943 | { Intrinsic::riscv_vwredsum_mask, 0xF, 0x4 }, // 597 |
| 11944 | { Intrinsic::riscv_vwredsumu, 0xF, 0x3 }, // 598 |
| 11945 | { Intrinsic::riscv_vwredsumu_mask, 0xF, 0x4 }, // 599 |
| 11946 | { Intrinsic::riscv_vwsll, 0x2, 0x3 }, // 600 |
| 11947 | { Intrinsic::riscv_vwsll_mask, 0x2, 0x4 }, // 601 |
| 11948 | { Intrinsic::riscv_vwsub, 0x2, 0x3 }, // 602 |
| 11949 | { Intrinsic::riscv_vwsub_mask, 0x2, 0x4 }, // 603 |
| 11950 | { Intrinsic::riscv_vwsub_w, 0x2, 0x3 }, // 604 |
| 11951 | { Intrinsic::riscv_vwsub_w_mask, 0x2, 0x4 }, // 605 |
| 11952 | { Intrinsic::riscv_vwsubu, 0x2, 0x3 }, // 606 |
| 11953 | { Intrinsic::riscv_vwsubu_mask, 0x2, 0x4 }, // 607 |
| 11954 | { Intrinsic::riscv_vwsubu_w, 0x2, 0x3 }, // 608 |
| 11955 | { Intrinsic::riscv_vwsubu_w_mask, 0x2, 0x4 }, // 609 |
| 11956 | { Intrinsic::riscv_vxor, 0x2, 0x3 }, // 610 |
| 11957 | { Intrinsic::riscv_vxor_mask, 0x2, 0x4 }, // 611 |
| 11958 | { Intrinsic::riscv_vzext, 0xF, 0x2 }, // 612 |
| 11959 | { Intrinsic::riscv_vzext_mask, 0xF, 0x3 }, // 613 |
| 11960 | }; |
| 11961 | |
| 11962 | const RISCVVIntrinsicInfo *getRISCVVIntrinsicInfo(unsigned IntrinsicID) { |
| 11963 | struct KeyType { |
| 11964 | unsigned IntrinsicID; |
| 11965 | }; |
| 11966 | KeyType Key = {IntrinsicID}; |
| 11967 | struct Comp { |
| 11968 | bool operator()(const RISCVVIntrinsicInfo &LHS, const KeyType &RHS) const { |
| 11969 | if (LHS.IntrinsicID < RHS.IntrinsicID) |
| 11970 | return true; |
| 11971 | if (LHS.IntrinsicID > RHS.IntrinsicID) |
| 11972 | return false; |
| 11973 | return false; |
| 11974 | } |
| 11975 | }; |
| 11976 | auto Table = ArrayRef(RISCVVIntrinsicsTable); |
| 11977 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 11978 | if (Idx == Table.end() || |
| 11979 | Key.IntrinsicID != Idx->IntrinsicID) |
| 11980 | return nullptr; |
| 11981 | |
| 11982 | return &*Idx; |
| 11983 | } |
| 11984 | #endif |
| 11985 | |
| 11986 | #ifdef GET_RISCVVInversePseudosTable_DECL |
| 11987 | const PseudoInfo *getBaseInfo(unsigned BaseInstr, uint8_t VLMul, uint8_t SEW); |
| 11988 | #endif |
| 11989 | |
| 11990 | #ifdef GET_RISCVVInversePseudosTable_IMPL |
| 11991 | constexpr PseudoInfo RISCVVInversePseudosTable[] = { |
| 11992 | { PseudoNDS_VD4DOTSU_VV_M1, NDS_VD4DOTSU_VV, 0x0, 0x0 }, // 0 |
| 11993 | { PseudoNDS_VD4DOTSU_VV_M2, NDS_VD4DOTSU_VV, 0x1, 0x0 }, // 1 |
| 11994 | { PseudoNDS_VD4DOTSU_VV_M4, NDS_VD4DOTSU_VV, 0x2, 0x0 }, // 2 |
| 11995 | { PseudoNDS_VD4DOTSU_VV_M8, NDS_VD4DOTSU_VV, 0x3, 0x0 }, // 3 |
| 11996 | { PseudoNDS_VD4DOTSU_VV_MF2, NDS_VD4DOTSU_VV, 0x7, 0x0 }, // 4 |
| 11997 | { PseudoNDS_VD4DOTS_VV_M1, NDS_VD4DOTS_VV, 0x0, 0x0 }, // 5 |
| 11998 | { PseudoNDS_VD4DOTS_VV_M2, NDS_VD4DOTS_VV, 0x1, 0x0 }, // 6 |
| 11999 | { PseudoNDS_VD4DOTS_VV_M4, NDS_VD4DOTS_VV, 0x2, 0x0 }, // 7 |
| 12000 | { PseudoNDS_VD4DOTS_VV_M8, NDS_VD4DOTS_VV, 0x3, 0x0 }, // 8 |
| 12001 | { PseudoNDS_VD4DOTS_VV_MF2, NDS_VD4DOTS_VV, 0x7, 0x0 }, // 9 |
| 12002 | { PseudoNDS_VD4DOTU_VV_M1, NDS_VD4DOTU_VV, 0x0, 0x0 }, // 10 |
| 12003 | { PseudoNDS_VD4DOTU_VV_M2, NDS_VD4DOTU_VV, 0x1, 0x0 }, // 11 |
| 12004 | { PseudoNDS_VD4DOTU_VV_M4, NDS_VD4DOTU_VV, 0x2, 0x0 }, // 12 |
| 12005 | { PseudoNDS_VD4DOTU_VV_M8, NDS_VD4DOTU_VV, 0x3, 0x0 }, // 13 |
| 12006 | { PseudoNDS_VD4DOTU_VV_MF2, NDS_VD4DOTU_VV, 0x7, 0x0 }, // 14 |
| 12007 | { PseudoNDS_VFNCVT_BF16_S_M1, NDS_VFNCVT_BF16_S, 0x0, 0x10 }, // 15 |
| 12008 | { PseudoNDS_VFNCVT_BF16_S_M2, NDS_VFNCVT_BF16_S, 0x1, 0x10 }, // 16 |
| 12009 | { PseudoNDS_VFNCVT_BF16_S_M4, NDS_VFNCVT_BF16_S, 0x2, 0x10 }, // 17 |
| 12010 | { PseudoNDS_VFNCVT_BF16_S_MF4, NDS_VFNCVT_BF16_S, 0x6, 0x10 }, // 18 |
| 12011 | { PseudoNDS_VFNCVT_BF16_S_MF2, NDS_VFNCVT_BF16_S, 0x7, 0x10 }, // 19 |
| 12012 | { PseudoNDS_VFPMADB_VFPR16_M1, NDS_VFPMADB_VF, 0x0, 0x0 }, // 20 |
| 12013 | { PseudoNDS_VFPMADB_VFPR16_M2, NDS_VFPMADB_VF, 0x1, 0x0 }, // 21 |
| 12014 | { PseudoNDS_VFPMADB_VFPR16_M4, NDS_VFPMADB_VF, 0x2, 0x0 }, // 22 |
| 12015 | { PseudoNDS_VFPMADB_VFPR16_M8, NDS_VFPMADB_VF, 0x3, 0x0 }, // 23 |
| 12016 | { PseudoNDS_VFPMADB_VFPR16_MF4, NDS_VFPMADB_VF, 0x6, 0x0 }, // 24 |
| 12017 | { PseudoNDS_VFPMADB_VFPR16_MF2, NDS_VFPMADB_VF, 0x7, 0x0 }, // 25 |
| 12018 | { PseudoNDS_VFPMADT_VFPR16_M1, NDS_VFPMADT_VF, 0x0, 0x0 }, // 26 |
| 12019 | { PseudoNDS_VFPMADT_VFPR16_M2, NDS_VFPMADT_VF, 0x1, 0x0 }, // 27 |
| 12020 | { PseudoNDS_VFPMADT_VFPR16_M4, NDS_VFPMADT_VF, 0x2, 0x0 }, // 28 |
| 12021 | { PseudoNDS_VFPMADT_VFPR16_M8, NDS_VFPMADT_VF, 0x3, 0x0 }, // 29 |
| 12022 | { PseudoNDS_VFPMADT_VFPR16_MF4, NDS_VFPMADT_VF, 0x6, 0x0 }, // 30 |
| 12023 | { PseudoNDS_VFPMADT_VFPR16_MF2, NDS_VFPMADT_VF, 0x7, 0x0 }, // 31 |
| 12024 | { PseudoNDS_VFWCVT_S_BF16_M1, NDS_VFWCVT_S_BF16, 0x0, 0x10 }, // 32 |
| 12025 | { PseudoNDS_VFWCVT_S_BF16_M2, NDS_VFWCVT_S_BF16, 0x1, 0x10 }, // 33 |
| 12026 | { PseudoNDS_VFWCVT_S_BF16_M4, NDS_VFWCVT_S_BF16, 0x2, 0x10 }, // 34 |
| 12027 | { PseudoNDS_VFWCVT_S_BF16_MF4, NDS_VFWCVT_S_BF16, 0x6, 0x10 }, // 35 |
| 12028 | { PseudoNDS_VFWCVT_S_BF16_MF2, NDS_VFWCVT_S_BF16, 0x7, 0x10 }, // 36 |
| 12029 | { PseudoRI_VEXTRACT_M1, RI_VEXTRACT, 0x0, 0x0 }, // 37 |
| 12030 | { PseudoRI_VEXTRACT_M2, RI_VEXTRACT, 0x1, 0x0 }, // 38 |
| 12031 | { PseudoRI_VEXTRACT_M4, RI_VEXTRACT, 0x2, 0x0 }, // 39 |
| 12032 | { PseudoRI_VEXTRACT_M8, RI_VEXTRACT, 0x3, 0x0 }, // 40 |
| 12033 | { PseudoRI_VEXTRACT_MF8, RI_VEXTRACT, 0x5, 0x0 }, // 41 |
| 12034 | { PseudoRI_VEXTRACT_MF4, RI_VEXTRACT, 0x6, 0x0 }, // 42 |
| 12035 | { PseudoRI_VEXTRACT_MF2, RI_VEXTRACT, 0x7, 0x0 }, // 43 |
| 12036 | { PseudoRI_VINSERT_M1, RI_VINSERT, 0x0, 0x0 }, // 44 |
| 12037 | { PseudoRI_VINSERT_M2, RI_VINSERT, 0x1, 0x0 }, // 45 |
| 12038 | { PseudoRI_VINSERT_M4, RI_VINSERT, 0x2, 0x0 }, // 46 |
| 12039 | { PseudoRI_VINSERT_M8, RI_VINSERT, 0x3, 0x0 }, // 47 |
| 12040 | { PseudoRI_VINSERT_MF8, RI_VINSERT, 0x5, 0x0 }, // 48 |
| 12041 | { PseudoRI_VINSERT_MF4, RI_VINSERT, 0x6, 0x0 }, // 49 |
| 12042 | { PseudoRI_VINSERT_MF2, RI_VINSERT, 0x7, 0x0 }, // 50 |
| 12043 | { PseudoRI_VUNZIP2A_VV_M1, RI_VUNZIP2A_VV, 0x0, 0x0 }, // 51 |
| 12044 | { PseudoRI_VUNZIP2A_VV_M2, RI_VUNZIP2A_VV, 0x1, 0x0 }, // 52 |
| 12045 | { PseudoRI_VUNZIP2A_VV_M4, RI_VUNZIP2A_VV, 0x2, 0x0 }, // 53 |
| 12046 | { PseudoRI_VUNZIP2A_VV_M8, RI_VUNZIP2A_VV, 0x3, 0x0 }, // 54 |
| 12047 | { PseudoRI_VUNZIP2A_VV_MF8, RI_VUNZIP2A_VV, 0x5, 0x0 }, // 55 |
| 12048 | { PseudoRI_VUNZIP2A_VV_MF4, RI_VUNZIP2A_VV, 0x6, 0x0 }, // 56 |
| 12049 | { PseudoRI_VUNZIP2A_VV_MF2, RI_VUNZIP2A_VV, 0x7, 0x0 }, // 57 |
| 12050 | { PseudoRI_VUNZIP2B_VV_M1, RI_VUNZIP2B_VV, 0x0, 0x0 }, // 58 |
| 12051 | { PseudoRI_VUNZIP2B_VV_M2, RI_VUNZIP2B_VV, 0x1, 0x0 }, // 59 |
| 12052 | { PseudoRI_VUNZIP2B_VV_M4, RI_VUNZIP2B_VV, 0x2, 0x0 }, // 60 |
| 12053 | { PseudoRI_VUNZIP2B_VV_M8, RI_VUNZIP2B_VV, 0x3, 0x0 }, // 61 |
| 12054 | { PseudoRI_VUNZIP2B_VV_MF8, RI_VUNZIP2B_VV, 0x5, 0x0 }, // 62 |
| 12055 | { PseudoRI_VUNZIP2B_VV_MF4, RI_VUNZIP2B_VV, 0x6, 0x0 }, // 63 |
| 12056 | { PseudoRI_VUNZIP2B_VV_MF2, RI_VUNZIP2B_VV, 0x7, 0x0 }, // 64 |
| 12057 | { PseudoRI_VZIP2A_VV_M1, RI_VZIP2A_VV, 0x0, 0x0 }, // 65 |
| 12058 | { PseudoRI_VZIP2A_VV_M2, RI_VZIP2A_VV, 0x1, 0x0 }, // 66 |
| 12059 | { PseudoRI_VZIP2A_VV_M4, RI_VZIP2A_VV, 0x2, 0x0 }, // 67 |
| 12060 | { PseudoRI_VZIP2A_VV_M8, RI_VZIP2A_VV, 0x3, 0x0 }, // 68 |
| 12061 | { PseudoRI_VZIP2A_VV_MF8, RI_VZIP2A_VV, 0x5, 0x0 }, // 69 |
| 12062 | { PseudoRI_VZIP2A_VV_MF4, RI_VZIP2A_VV, 0x6, 0x0 }, // 70 |
| 12063 | { PseudoRI_VZIP2A_VV_MF2, RI_VZIP2A_VV, 0x7, 0x0 }, // 71 |
| 12064 | { PseudoRI_VZIP2B_VV_M1, RI_VZIP2B_VV, 0x0, 0x0 }, // 72 |
| 12065 | { PseudoRI_VZIP2B_VV_M2, RI_VZIP2B_VV, 0x1, 0x0 }, // 73 |
| 12066 | { PseudoRI_VZIP2B_VV_M4, RI_VZIP2B_VV, 0x2, 0x0 }, // 74 |
| 12067 | { PseudoRI_VZIP2B_VV_M8, RI_VZIP2B_VV, 0x3, 0x0 }, // 75 |
| 12068 | { PseudoRI_VZIP2B_VV_MF8, RI_VZIP2B_VV, 0x5, 0x0 }, // 76 |
| 12069 | { PseudoRI_VZIP2B_VV_MF4, RI_VZIP2B_VV, 0x6, 0x0 }, // 77 |
| 12070 | { PseudoRI_VZIP2B_VV_MF2, RI_VZIP2B_VV, 0x7, 0x0 }, // 78 |
| 12071 | { PseudoRI_VZIPEVEN_VV_M1, RI_VZIPEVEN_VV, 0x0, 0x0 }, // 79 |
| 12072 | { PseudoRI_VZIPEVEN_VV_M2, RI_VZIPEVEN_VV, 0x1, 0x0 }, // 80 |
| 12073 | { PseudoRI_VZIPEVEN_VV_M4, RI_VZIPEVEN_VV, 0x2, 0x0 }, // 81 |
| 12074 | { PseudoRI_VZIPEVEN_VV_M8, RI_VZIPEVEN_VV, 0x3, 0x0 }, // 82 |
| 12075 | { PseudoRI_VZIPEVEN_VV_MF8, RI_VZIPEVEN_VV, 0x5, 0x0 }, // 83 |
| 12076 | { PseudoRI_VZIPEVEN_VV_MF4, RI_VZIPEVEN_VV, 0x6, 0x0 }, // 84 |
| 12077 | { PseudoRI_VZIPEVEN_VV_MF2, RI_VZIPEVEN_VV, 0x7, 0x0 }, // 85 |
| 12078 | { PseudoRI_VZIPODD_VV_M1, RI_VZIPODD_VV, 0x0, 0x0 }, // 86 |
| 12079 | { PseudoRI_VZIPODD_VV_M2, RI_VZIPODD_VV, 0x1, 0x0 }, // 87 |
| 12080 | { PseudoRI_VZIPODD_VV_M4, RI_VZIPODD_VV, 0x2, 0x0 }, // 88 |
| 12081 | { PseudoRI_VZIPODD_VV_M8, RI_VZIPODD_VV, 0x3, 0x0 }, // 89 |
| 12082 | { PseudoRI_VZIPODD_VV_MF8, RI_VZIPODD_VV, 0x5, 0x0 }, // 90 |
| 12083 | { PseudoRI_VZIPODD_VV_MF4, RI_VZIPODD_VV, 0x6, 0x0 }, // 91 |
| 12084 | { PseudoRI_VZIPODD_VV_MF2, RI_VZIPODD_VV, 0x7, 0x0 }, // 92 |
| 12085 | { PseudoSF_VC_FPR16V_SE_M1, SF_VC_FV, 0x0, 0x0 }, // 93 |
| 12086 | { PseudoSF_VC_FPR32V_SE_M1, SF_VC_FV, 0x0, 0x0 }, // 94 |
| 12087 | { PseudoSF_VC_FPR64V_SE_M1, SF_VC_FV, 0x0, 0x0 }, // 95 |
| 12088 | { PseudoSF_VC_FPR16V_SE_M2, SF_VC_FV, 0x1, 0x0 }, // 96 |
| 12089 | { PseudoSF_VC_FPR32V_SE_M2, SF_VC_FV, 0x1, 0x0 }, // 97 |
| 12090 | { PseudoSF_VC_FPR64V_SE_M2, SF_VC_FV, 0x1, 0x0 }, // 98 |
| 12091 | { PseudoSF_VC_FPR16V_SE_M4, SF_VC_FV, 0x2, 0x0 }, // 99 |
| 12092 | { PseudoSF_VC_FPR32V_SE_M4, SF_VC_FV, 0x2, 0x0 }, // 100 |
| 12093 | { PseudoSF_VC_FPR64V_SE_M4, SF_VC_FV, 0x2, 0x0 }, // 101 |
| 12094 | { PseudoSF_VC_FPR16V_SE_M8, SF_VC_FV, 0x3, 0x0 }, // 102 |
| 12095 | { PseudoSF_VC_FPR32V_SE_M8, SF_VC_FV, 0x3, 0x0 }, // 103 |
| 12096 | { PseudoSF_VC_FPR64V_SE_M8, SF_VC_FV, 0x3, 0x0 }, // 104 |
| 12097 | { PseudoSF_VC_FPR16V_SE_MF4, SF_VC_FV, 0x6, 0x0 }, // 105 |
| 12098 | { PseudoSF_VC_FPR16V_SE_MF2, SF_VC_FV, 0x7, 0x0 }, // 106 |
| 12099 | { PseudoSF_VC_FPR32V_SE_MF2, SF_VC_FV, 0x7, 0x0 }, // 107 |
| 12100 | { PseudoSF_VC_FPR16VV_SE_M1, SF_VC_FVV, 0x0, 0x0 }, // 108 |
| 12101 | { PseudoSF_VC_FPR32VV_SE_M1, SF_VC_FVV, 0x0, 0x0 }, // 109 |
| 12102 | { PseudoSF_VC_FPR64VV_SE_M1, SF_VC_FVV, 0x0, 0x0 }, // 110 |
| 12103 | { PseudoSF_VC_FPR16VV_SE_M2, SF_VC_FVV, 0x1, 0x0 }, // 111 |
| 12104 | { PseudoSF_VC_FPR32VV_SE_M2, SF_VC_FVV, 0x1, 0x0 }, // 112 |
| 12105 | { PseudoSF_VC_FPR64VV_SE_M2, SF_VC_FVV, 0x1, 0x0 }, // 113 |
| 12106 | { PseudoSF_VC_FPR16VV_SE_M4, SF_VC_FVV, 0x2, 0x0 }, // 114 |
| 12107 | { PseudoSF_VC_FPR32VV_SE_M4, SF_VC_FVV, 0x2, 0x0 }, // 115 |
| 12108 | { PseudoSF_VC_FPR64VV_SE_M4, SF_VC_FVV, 0x2, 0x0 }, // 116 |
| 12109 | { PseudoSF_VC_FPR16VV_SE_M8, SF_VC_FVV, 0x3, 0x0 }, // 117 |
| 12110 | { PseudoSF_VC_FPR32VV_SE_M8, SF_VC_FVV, 0x3, 0x0 }, // 118 |
| 12111 | { PseudoSF_VC_FPR64VV_SE_M8, SF_VC_FVV, 0x3, 0x0 }, // 119 |
| 12112 | { PseudoSF_VC_FPR16VV_SE_MF4, SF_VC_FVV, 0x6, 0x0 }, // 120 |
| 12113 | { PseudoSF_VC_FPR16VV_SE_MF2, SF_VC_FVV, 0x7, 0x0 }, // 121 |
| 12114 | { PseudoSF_VC_FPR32VV_SE_MF2, SF_VC_FVV, 0x7, 0x0 }, // 122 |
| 12115 | { PseudoSF_VC_FPR16VW_SE_M1, SF_VC_FVW, 0x0, 0x0 }, // 123 |
| 12116 | { PseudoSF_VC_FPR32VW_SE_M1, SF_VC_FVW, 0x0, 0x0 }, // 124 |
| 12117 | { PseudoSF_VC_FPR16VW_SE_M2, SF_VC_FVW, 0x1, 0x0 }, // 125 |
| 12118 | { PseudoSF_VC_FPR32VW_SE_M2, SF_VC_FVW, 0x1, 0x0 }, // 126 |
| 12119 | { PseudoSF_VC_FPR16VW_SE_M4, SF_VC_FVW, 0x2, 0x0 }, // 127 |
| 12120 | { PseudoSF_VC_FPR32VW_SE_M4, SF_VC_FVW, 0x2, 0x0 }, // 128 |
| 12121 | { PseudoSF_VC_FPR16VW_SE_M8, SF_VC_FVW, 0x3, 0x0 }, // 129 |
| 12122 | { PseudoSF_VC_FPR32VW_SE_M8, SF_VC_FVW, 0x3, 0x0 }, // 130 |
| 12123 | { PseudoSF_VC_FPR16VW_SE_MF4, SF_VC_FVW, 0x6, 0x0 }, // 131 |
| 12124 | { PseudoSF_VC_FPR16VW_SE_MF2, SF_VC_FVW, 0x7, 0x0 }, // 132 |
| 12125 | { PseudoSF_VC_FPR32VW_SE_MF2, SF_VC_FVW, 0x7, 0x0 }, // 133 |
| 12126 | { PseudoSF_VC_I_SE_M1, SF_VC_I, 0x0, 0x0 }, // 134 |
| 12127 | { PseudoSF_VC_I_SE_M2, SF_VC_I, 0x1, 0x0 }, // 135 |
| 12128 | { PseudoSF_VC_I_SE_M4, SF_VC_I, 0x2, 0x0 }, // 136 |
| 12129 | { PseudoSF_VC_I_SE_M8, SF_VC_I, 0x3, 0x0 }, // 137 |
| 12130 | { PseudoSF_VC_I_SE_MF8, SF_VC_I, 0x5, 0x0 }, // 138 |
| 12131 | { PseudoSF_VC_I_SE_MF4, SF_VC_I, 0x6, 0x0 }, // 139 |
| 12132 | { PseudoSF_VC_I_SE_MF2, SF_VC_I, 0x7, 0x0 }, // 140 |
| 12133 | { PseudoSF_VC_IV_SE_M1, SF_VC_IV, 0x0, 0x0 }, // 141 |
| 12134 | { PseudoSF_VC_IV_SE_M2, SF_VC_IV, 0x1, 0x0 }, // 142 |
| 12135 | { PseudoSF_VC_IV_SE_M4, SF_VC_IV, 0x2, 0x0 }, // 143 |
| 12136 | { PseudoSF_VC_IV_SE_M8, SF_VC_IV, 0x3, 0x0 }, // 144 |
| 12137 | { PseudoSF_VC_IV_SE_MF8, SF_VC_IV, 0x5, 0x0 }, // 145 |
| 12138 | { PseudoSF_VC_IV_SE_MF4, SF_VC_IV, 0x6, 0x0 }, // 146 |
| 12139 | { PseudoSF_VC_IV_SE_MF2, SF_VC_IV, 0x7, 0x0 }, // 147 |
| 12140 | { PseudoSF_VC_IVV_SE_M1, SF_VC_IVV, 0x0, 0x0 }, // 148 |
| 12141 | { PseudoSF_VC_IVV_SE_M2, SF_VC_IVV, 0x1, 0x0 }, // 149 |
| 12142 | { PseudoSF_VC_IVV_SE_M4, SF_VC_IVV, 0x2, 0x0 }, // 150 |
| 12143 | { PseudoSF_VC_IVV_SE_M8, SF_VC_IVV, 0x3, 0x0 }, // 151 |
| 12144 | { PseudoSF_VC_IVV_SE_MF8, SF_VC_IVV, 0x5, 0x0 }, // 152 |
| 12145 | { PseudoSF_VC_IVV_SE_MF4, SF_VC_IVV, 0x6, 0x0 }, // 153 |
| 12146 | { PseudoSF_VC_IVV_SE_MF2, SF_VC_IVV, 0x7, 0x0 }, // 154 |
| 12147 | { PseudoSF_VC_IVW_SE_M1, SF_VC_IVW, 0x0, 0x0 }, // 155 |
| 12148 | { PseudoSF_VC_IVW_SE_M2, SF_VC_IVW, 0x1, 0x0 }, // 156 |
| 12149 | { PseudoSF_VC_IVW_SE_M4, SF_VC_IVW, 0x2, 0x0 }, // 157 |
| 12150 | { PseudoSF_VC_IVW_SE_MF8, SF_VC_IVW, 0x5, 0x0 }, // 158 |
| 12151 | { PseudoSF_VC_IVW_SE_MF4, SF_VC_IVW, 0x6, 0x0 }, // 159 |
| 12152 | { PseudoSF_VC_IVW_SE_MF2, SF_VC_IVW, 0x7, 0x0 }, // 160 |
| 12153 | { PseudoSF_VC_VV_SE_M1, SF_VC_VV, 0x0, 0x0 }, // 161 |
| 12154 | { PseudoSF_VC_VV_SE_M2, SF_VC_VV, 0x1, 0x0 }, // 162 |
| 12155 | { PseudoSF_VC_VV_SE_M4, SF_VC_VV, 0x2, 0x0 }, // 163 |
| 12156 | { PseudoSF_VC_VV_SE_M8, SF_VC_VV, 0x3, 0x0 }, // 164 |
| 12157 | { PseudoSF_VC_VV_SE_MF8, SF_VC_VV, 0x5, 0x0 }, // 165 |
| 12158 | { PseudoSF_VC_VV_SE_MF4, SF_VC_VV, 0x6, 0x0 }, // 166 |
| 12159 | { PseudoSF_VC_VV_SE_MF2, SF_VC_VV, 0x7, 0x0 }, // 167 |
| 12160 | { PseudoSF_VC_VVV_SE_M1, SF_VC_VVV, 0x0, 0x0 }, // 168 |
| 12161 | { PseudoSF_VC_VVV_SE_M2, SF_VC_VVV, 0x1, 0x0 }, // 169 |
| 12162 | { PseudoSF_VC_VVV_SE_M4, SF_VC_VVV, 0x2, 0x0 }, // 170 |
| 12163 | { PseudoSF_VC_VVV_SE_M8, SF_VC_VVV, 0x3, 0x0 }, // 171 |
| 12164 | { PseudoSF_VC_VVV_SE_MF8, SF_VC_VVV, 0x5, 0x0 }, // 172 |
| 12165 | { PseudoSF_VC_VVV_SE_MF4, SF_VC_VVV, 0x6, 0x0 }, // 173 |
| 12166 | { PseudoSF_VC_VVV_SE_MF2, SF_VC_VVV, 0x7, 0x0 }, // 174 |
| 12167 | { PseudoSF_VC_VVW_SE_M1, SF_VC_VVW, 0x0, 0x0 }, // 175 |
| 12168 | { PseudoSF_VC_VVW_SE_M2, SF_VC_VVW, 0x1, 0x0 }, // 176 |
| 12169 | { PseudoSF_VC_VVW_SE_M4, SF_VC_VVW, 0x2, 0x0 }, // 177 |
| 12170 | { PseudoSF_VC_VVW_SE_MF8, SF_VC_VVW, 0x5, 0x0 }, // 178 |
| 12171 | { PseudoSF_VC_VVW_SE_MF4, SF_VC_VVW, 0x6, 0x0 }, // 179 |
| 12172 | { PseudoSF_VC_VVW_SE_MF2, SF_VC_VVW, 0x7, 0x0 }, // 180 |
| 12173 | { PseudoSF_VC_V_FPR16V_M1, SF_VC_V_FV, 0x0, 0x0 }, // 181 |
| 12174 | { PseudoSF_VC_V_FPR16V_SE_M1, SF_VC_V_FV, 0x0, 0x0 }, // 182 |
| 12175 | { PseudoSF_VC_V_FPR32V_M1, SF_VC_V_FV, 0x0, 0x0 }, // 183 |
| 12176 | { PseudoSF_VC_V_FPR32V_SE_M1, SF_VC_V_FV, 0x0, 0x0 }, // 184 |
| 12177 | { PseudoSF_VC_V_FPR64V_M1, SF_VC_V_FV, 0x0, 0x0 }, // 185 |
| 12178 | { PseudoSF_VC_V_FPR64V_SE_M1, SF_VC_V_FV, 0x0, 0x0 }, // 186 |
| 12179 | { PseudoSF_VC_V_FPR16V_M2, SF_VC_V_FV, 0x1, 0x0 }, // 187 |
| 12180 | { PseudoSF_VC_V_FPR16V_SE_M2, SF_VC_V_FV, 0x1, 0x0 }, // 188 |
| 12181 | { PseudoSF_VC_V_FPR32V_M2, SF_VC_V_FV, 0x1, 0x0 }, // 189 |
| 12182 | { PseudoSF_VC_V_FPR32V_SE_M2, SF_VC_V_FV, 0x1, 0x0 }, // 190 |
| 12183 | { PseudoSF_VC_V_FPR64V_M2, SF_VC_V_FV, 0x1, 0x0 }, // 191 |
| 12184 | { PseudoSF_VC_V_FPR64V_SE_M2, SF_VC_V_FV, 0x1, 0x0 }, // 192 |
| 12185 | { PseudoSF_VC_V_FPR16V_M4, SF_VC_V_FV, 0x2, 0x0 }, // 193 |
| 12186 | { PseudoSF_VC_V_FPR16V_SE_M4, SF_VC_V_FV, 0x2, 0x0 }, // 194 |
| 12187 | { PseudoSF_VC_V_FPR32V_M4, SF_VC_V_FV, 0x2, 0x0 }, // 195 |
| 12188 | { PseudoSF_VC_V_FPR32V_SE_M4, SF_VC_V_FV, 0x2, 0x0 }, // 196 |
| 12189 | { PseudoSF_VC_V_FPR64V_M4, SF_VC_V_FV, 0x2, 0x0 }, // 197 |
| 12190 | { PseudoSF_VC_V_FPR64V_SE_M4, SF_VC_V_FV, 0x2, 0x0 }, // 198 |
| 12191 | { PseudoSF_VC_V_FPR16V_M8, SF_VC_V_FV, 0x3, 0x0 }, // 199 |
| 12192 | { PseudoSF_VC_V_FPR16V_SE_M8, SF_VC_V_FV, 0x3, 0x0 }, // 200 |
| 12193 | { PseudoSF_VC_V_FPR32V_M8, SF_VC_V_FV, 0x3, 0x0 }, // 201 |
| 12194 | { PseudoSF_VC_V_FPR32V_SE_M8, SF_VC_V_FV, 0x3, 0x0 }, // 202 |
| 12195 | { PseudoSF_VC_V_FPR64V_M8, SF_VC_V_FV, 0x3, 0x0 }, // 203 |
| 12196 | { PseudoSF_VC_V_FPR64V_SE_M8, SF_VC_V_FV, 0x3, 0x0 }, // 204 |
| 12197 | { PseudoSF_VC_V_FPR16V_MF4, SF_VC_V_FV, 0x6, 0x0 }, // 205 |
| 12198 | { PseudoSF_VC_V_FPR16V_SE_MF4, SF_VC_V_FV, 0x6, 0x0 }, // 206 |
| 12199 | { PseudoSF_VC_V_FPR16V_MF2, SF_VC_V_FV, 0x7, 0x0 }, // 207 |
| 12200 | { PseudoSF_VC_V_FPR16V_SE_MF2, SF_VC_V_FV, 0x7, 0x0 }, // 208 |
| 12201 | { PseudoSF_VC_V_FPR32V_MF2, SF_VC_V_FV, 0x7, 0x0 }, // 209 |
| 12202 | { PseudoSF_VC_V_FPR32V_SE_MF2, SF_VC_V_FV, 0x7, 0x0 }, // 210 |
| 12203 | { PseudoSF_VC_V_FPR16VV_M1, SF_VC_V_FVV, 0x0, 0x0 }, // 211 |
| 12204 | { PseudoSF_VC_V_FPR16VV_SE_M1, SF_VC_V_FVV, 0x0, 0x0 }, // 212 |
| 12205 | { PseudoSF_VC_V_FPR32VV_M1, SF_VC_V_FVV, 0x0, 0x0 }, // 213 |
| 12206 | { PseudoSF_VC_V_FPR32VV_SE_M1, SF_VC_V_FVV, 0x0, 0x0 }, // 214 |
| 12207 | { PseudoSF_VC_V_FPR64VV_M1, SF_VC_V_FVV, 0x0, 0x0 }, // 215 |
| 12208 | { PseudoSF_VC_V_FPR64VV_SE_M1, SF_VC_V_FVV, 0x0, 0x0 }, // 216 |
| 12209 | { PseudoSF_VC_V_FPR16VV_M2, SF_VC_V_FVV, 0x1, 0x0 }, // 217 |
| 12210 | { PseudoSF_VC_V_FPR16VV_SE_M2, SF_VC_V_FVV, 0x1, 0x0 }, // 218 |
| 12211 | { PseudoSF_VC_V_FPR32VV_M2, SF_VC_V_FVV, 0x1, 0x0 }, // 219 |
| 12212 | { PseudoSF_VC_V_FPR32VV_SE_M2, SF_VC_V_FVV, 0x1, 0x0 }, // 220 |
| 12213 | { PseudoSF_VC_V_FPR64VV_M2, SF_VC_V_FVV, 0x1, 0x0 }, // 221 |
| 12214 | { PseudoSF_VC_V_FPR64VV_SE_M2, SF_VC_V_FVV, 0x1, 0x0 }, // 222 |
| 12215 | { PseudoSF_VC_V_FPR16VV_M4, SF_VC_V_FVV, 0x2, 0x0 }, // 223 |
| 12216 | { PseudoSF_VC_V_FPR16VV_SE_M4, SF_VC_V_FVV, 0x2, 0x0 }, // 224 |
| 12217 | { PseudoSF_VC_V_FPR32VV_M4, SF_VC_V_FVV, 0x2, 0x0 }, // 225 |
| 12218 | { PseudoSF_VC_V_FPR32VV_SE_M4, SF_VC_V_FVV, 0x2, 0x0 }, // 226 |
| 12219 | { PseudoSF_VC_V_FPR64VV_M4, SF_VC_V_FVV, 0x2, 0x0 }, // 227 |
| 12220 | { PseudoSF_VC_V_FPR64VV_SE_M4, SF_VC_V_FVV, 0x2, 0x0 }, // 228 |
| 12221 | { PseudoSF_VC_V_FPR16VV_M8, SF_VC_V_FVV, 0x3, 0x0 }, // 229 |
| 12222 | { PseudoSF_VC_V_FPR16VV_SE_M8, SF_VC_V_FVV, 0x3, 0x0 }, // 230 |
| 12223 | { PseudoSF_VC_V_FPR32VV_M8, SF_VC_V_FVV, 0x3, 0x0 }, // 231 |
| 12224 | { PseudoSF_VC_V_FPR32VV_SE_M8, SF_VC_V_FVV, 0x3, 0x0 }, // 232 |
| 12225 | { PseudoSF_VC_V_FPR64VV_M8, SF_VC_V_FVV, 0x3, 0x0 }, // 233 |
| 12226 | { PseudoSF_VC_V_FPR64VV_SE_M8, SF_VC_V_FVV, 0x3, 0x0 }, // 234 |
| 12227 | { PseudoSF_VC_V_FPR16VV_MF4, SF_VC_V_FVV, 0x6, 0x0 }, // 235 |
| 12228 | { PseudoSF_VC_V_FPR16VV_SE_MF4, SF_VC_V_FVV, 0x6, 0x0 }, // 236 |
| 12229 | { PseudoSF_VC_V_FPR16VV_MF2, SF_VC_V_FVV, 0x7, 0x0 }, // 237 |
| 12230 | { PseudoSF_VC_V_FPR16VV_SE_MF2, SF_VC_V_FVV, 0x7, 0x0 }, // 238 |
| 12231 | { PseudoSF_VC_V_FPR32VV_MF2, SF_VC_V_FVV, 0x7, 0x0 }, // 239 |
| 12232 | { PseudoSF_VC_V_FPR32VV_SE_MF2, SF_VC_V_FVV, 0x7, 0x0 }, // 240 |
| 12233 | { PseudoSF_VC_V_FPR16VW_M1, SF_VC_V_FVW, 0x0, 0x0 }, // 241 |
| 12234 | { PseudoSF_VC_V_FPR16VW_SE_M1, SF_VC_V_FVW, 0x0, 0x0 }, // 242 |
| 12235 | { PseudoSF_VC_V_FPR32VW_M1, SF_VC_V_FVW, 0x0, 0x0 }, // 243 |
| 12236 | { PseudoSF_VC_V_FPR32VW_SE_M1, SF_VC_V_FVW, 0x0, 0x0 }, // 244 |
| 12237 | { PseudoSF_VC_V_FPR16VW_M2, SF_VC_V_FVW, 0x1, 0x0 }, // 245 |
| 12238 | { PseudoSF_VC_V_FPR16VW_SE_M2, SF_VC_V_FVW, 0x1, 0x0 }, // 246 |
| 12239 | { PseudoSF_VC_V_FPR32VW_M2, SF_VC_V_FVW, 0x1, 0x0 }, // 247 |
| 12240 | { PseudoSF_VC_V_FPR32VW_SE_M2, SF_VC_V_FVW, 0x1, 0x0 }, // 248 |
| 12241 | { PseudoSF_VC_V_FPR16VW_M4, SF_VC_V_FVW, 0x2, 0x0 }, // 249 |
| 12242 | { PseudoSF_VC_V_FPR16VW_SE_M4, SF_VC_V_FVW, 0x2, 0x0 }, // 250 |
| 12243 | { PseudoSF_VC_V_FPR32VW_M4, SF_VC_V_FVW, 0x2, 0x0 }, // 251 |
| 12244 | { PseudoSF_VC_V_FPR32VW_SE_M4, SF_VC_V_FVW, 0x2, 0x0 }, // 252 |
| 12245 | { PseudoSF_VC_V_FPR16VW_M8, SF_VC_V_FVW, 0x3, 0x0 }, // 253 |
| 12246 | { PseudoSF_VC_V_FPR16VW_SE_M8, SF_VC_V_FVW, 0x3, 0x0 }, // 254 |
| 12247 | { PseudoSF_VC_V_FPR32VW_M8, SF_VC_V_FVW, 0x3, 0x0 }, // 255 |
| 12248 | { PseudoSF_VC_V_FPR32VW_SE_M8, SF_VC_V_FVW, 0x3, 0x0 }, // 256 |
| 12249 | { PseudoSF_VC_V_FPR16VW_MF4, SF_VC_V_FVW, 0x6, 0x0 }, // 257 |
| 12250 | { PseudoSF_VC_V_FPR16VW_SE_MF4, SF_VC_V_FVW, 0x6, 0x0 }, // 258 |
| 12251 | { PseudoSF_VC_V_FPR16VW_MF2, SF_VC_V_FVW, 0x7, 0x0 }, // 259 |
| 12252 | { PseudoSF_VC_V_FPR16VW_SE_MF2, SF_VC_V_FVW, 0x7, 0x0 }, // 260 |
| 12253 | { PseudoSF_VC_V_FPR32VW_MF2, SF_VC_V_FVW, 0x7, 0x0 }, // 261 |
| 12254 | { PseudoSF_VC_V_FPR32VW_SE_MF2, SF_VC_V_FVW, 0x7, 0x0 }, // 262 |
| 12255 | { PseudoSF_VC_V_I_M1, SF_VC_V_I, 0x0, 0x0 }, // 263 |
| 12256 | { PseudoSF_VC_V_I_SE_M1, SF_VC_V_I, 0x0, 0x0 }, // 264 |
| 12257 | { PseudoSF_VC_V_I_M2, SF_VC_V_I, 0x1, 0x0 }, // 265 |
| 12258 | { PseudoSF_VC_V_I_SE_M2, SF_VC_V_I, 0x1, 0x0 }, // 266 |
| 12259 | { PseudoSF_VC_V_I_M4, SF_VC_V_I, 0x2, 0x0 }, // 267 |
| 12260 | { PseudoSF_VC_V_I_SE_M4, SF_VC_V_I, 0x2, 0x0 }, // 268 |
| 12261 | { PseudoSF_VC_V_I_M8, SF_VC_V_I, 0x3, 0x0 }, // 269 |
| 12262 | { PseudoSF_VC_V_I_SE_M8, SF_VC_V_I, 0x3, 0x0 }, // 270 |
| 12263 | { PseudoSF_VC_V_I_MF8, SF_VC_V_I, 0x5, 0x0 }, // 271 |
| 12264 | { PseudoSF_VC_V_I_SE_MF8, SF_VC_V_I, 0x5, 0x0 }, // 272 |
| 12265 | { PseudoSF_VC_V_I_MF4, SF_VC_V_I, 0x6, 0x0 }, // 273 |
| 12266 | { PseudoSF_VC_V_I_SE_MF4, SF_VC_V_I, 0x6, 0x0 }, // 274 |
| 12267 | { PseudoSF_VC_V_I_MF2, SF_VC_V_I, 0x7, 0x0 }, // 275 |
| 12268 | { PseudoSF_VC_V_I_SE_MF2, SF_VC_V_I, 0x7, 0x0 }, // 276 |
| 12269 | { PseudoSF_VC_V_IV_M1, SF_VC_V_IV, 0x0, 0x0 }, // 277 |
| 12270 | { PseudoSF_VC_V_IV_SE_M1, SF_VC_V_IV, 0x0, 0x0 }, // 278 |
| 12271 | { PseudoSF_VC_V_IV_M2, SF_VC_V_IV, 0x1, 0x0 }, // 279 |
| 12272 | { PseudoSF_VC_V_IV_SE_M2, SF_VC_V_IV, 0x1, 0x0 }, // 280 |
| 12273 | { PseudoSF_VC_V_IV_M4, SF_VC_V_IV, 0x2, 0x0 }, // 281 |
| 12274 | { PseudoSF_VC_V_IV_SE_M4, SF_VC_V_IV, 0x2, 0x0 }, // 282 |
| 12275 | { PseudoSF_VC_V_IV_M8, SF_VC_V_IV, 0x3, 0x0 }, // 283 |
| 12276 | { PseudoSF_VC_V_IV_SE_M8, SF_VC_V_IV, 0x3, 0x0 }, // 284 |
| 12277 | { PseudoSF_VC_V_IV_MF8, SF_VC_V_IV, 0x5, 0x0 }, // 285 |
| 12278 | { PseudoSF_VC_V_IV_SE_MF8, SF_VC_V_IV, 0x5, 0x0 }, // 286 |
| 12279 | { PseudoSF_VC_V_IV_MF4, SF_VC_V_IV, 0x6, 0x0 }, // 287 |
| 12280 | { PseudoSF_VC_V_IV_SE_MF4, SF_VC_V_IV, 0x6, 0x0 }, // 288 |
| 12281 | { PseudoSF_VC_V_IV_MF2, SF_VC_V_IV, 0x7, 0x0 }, // 289 |
| 12282 | { PseudoSF_VC_V_IV_SE_MF2, SF_VC_V_IV, 0x7, 0x0 }, // 290 |
| 12283 | { PseudoSF_VC_V_IVV_M1, SF_VC_V_IVV, 0x0, 0x0 }, // 291 |
| 12284 | { PseudoSF_VC_V_IVV_SE_M1, SF_VC_V_IVV, 0x0, 0x0 }, // 292 |
| 12285 | { PseudoSF_VC_V_IVV_M2, SF_VC_V_IVV, 0x1, 0x0 }, // 293 |
| 12286 | { PseudoSF_VC_V_IVV_SE_M2, SF_VC_V_IVV, 0x1, 0x0 }, // 294 |
| 12287 | { PseudoSF_VC_V_IVV_M4, SF_VC_V_IVV, 0x2, 0x0 }, // 295 |
| 12288 | { PseudoSF_VC_V_IVV_SE_M4, SF_VC_V_IVV, 0x2, 0x0 }, // 296 |
| 12289 | { PseudoSF_VC_V_IVV_M8, SF_VC_V_IVV, 0x3, 0x0 }, // 297 |
| 12290 | { PseudoSF_VC_V_IVV_SE_M8, SF_VC_V_IVV, 0x3, 0x0 }, // 298 |
| 12291 | { PseudoSF_VC_V_IVV_MF8, SF_VC_V_IVV, 0x5, 0x0 }, // 299 |
| 12292 | { PseudoSF_VC_V_IVV_SE_MF8, SF_VC_V_IVV, 0x5, 0x0 }, // 300 |
| 12293 | { PseudoSF_VC_V_IVV_MF4, SF_VC_V_IVV, 0x6, 0x0 }, // 301 |
| 12294 | { PseudoSF_VC_V_IVV_SE_MF4, SF_VC_V_IVV, 0x6, 0x0 }, // 302 |
| 12295 | { PseudoSF_VC_V_IVV_MF2, SF_VC_V_IVV, 0x7, 0x0 }, // 303 |
| 12296 | { PseudoSF_VC_V_IVV_SE_MF2, SF_VC_V_IVV, 0x7, 0x0 }, // 304 |
| 12297 | { PseudoSF_VC_V_IVW_M1, SF_VC_V_IVW, 0x0, 0x0 }, // 305 |
| 12298 | { PseudoSF_VC_V_IVW_SE_M1, SF_VC_V_IVW, 0x0, 0x0 }, // 306 |
| 12299 | { PseudoSF_VC_V_IVW_M2, SF_VC_V_IVW, 0x1, 0x0 }, // 307 |
| 12300 | { PseudoSF_VC_V_IVW_SE_M2, SF_VC_V_IVW, 0x1, 0x0 }, // 308 |
| 12301 | { PseudoSF_VC_V_IVW_M4, SF_VC_V_IVW, 0x2, 0x0 }, // 309 |
| 12302 | { PseudoSF_VC_V_IVW_SE_M4, SF_VC_V_IVW, 0x2, 0x0 }, // 310 |
| 12303 | { PseudoSF_VC_V_IVW_MF8, SF_VC_V_IVW, 0x5, 0x0 }, // 311 |
| 12304 | { PseudoSF_VC_V_IVW_SE_MF8, SF_VC_V_IVW, 0x5, 0x0 }, // 312 |
| 12305 | { PseudoSF_VC_V_IVW_MF4, SF_VC_V_IVW, 0x6, 0x0 }, // 313 |
| 12306 | { PseudoSF_VC_V_IVW_SE_MF4, SF_VC_V_IVW, 0x6, 0x0 }, // 314 |
| 12307 | { PseudoSF_VC_V_IVW_MF2, SF_VC_V_IVW, 0x7, 0x0 }, // 315 |
| 12308 | { PseudoSF_VC_V_IVW_SE_MF2, SF_VC_V_IVW, 0x7, 0x0 }, // 316 |
| 12309 | { PseudoSF_VC_V_VV_M1, SF_VC_V_VV, 0x0, 0x0 }, // 317 |
| 12310 | { PseudoSF_VC_V_VV_SE_M1, SF_VC_V_VV, 0x0, 0x0 }, // 318 |
| 12311 | { PseudoSF_VC_V_VV_M2, SF_VC_V_VV, 0x1, 0x0 }, // 319 |
| 12312 | { PseudoSF_VC_V_VV_SE_M2, SF_VC_V_VV, 0x1, 0x0 }, // 320 |
| 12313 | { PseudoSF_VC_V_VV_M4, SF_VC_V_VV, 0x2, 0x0 }, // 321 |
| 12314 | { PseudoSF_VC_V_VV_SE_M4, SF_VC_V_VV, 0x2, 0x0 }, // 322 |
| 12315 | { PseudoSF_VC_V_VV_M8, SF_VC_V_VV, 0x3, 0x0 }, // 323 |
| 12316 | { PseudoSF_VC_V_VV_SE_M8, SF_VC_V_VV, 0x3, 0x0 }, // 324 |
| 12317 | { PseudoSF_VC_V_VV_MF8, SF_VC_V_VV, 0x5, 0x0 }, // 325 |
| 12318 | { PseudoSF_VC_V_VV_SE_MF8, SF_VC_V_VV, 0x5, 0x0 }, // 326 |
| 12319 | { PseudoSF_VC_V_VV_MF4, SF_VC_V_VV, 0x6, 0x0 }, // 327 |
| 12320 | { PseudoSF_VC_V_VV_SE_MF4, SF_VC_V_VV, 0x6, 0x0 }, // 328 |
| 12321 | { PseudoSF_VC_V_VV_MF2, SF_VC_V_VV, 0x7, 0x0 }, // 329 |
| 12322 | { PseudoSF_VC_V_VV_SE_MF2, SF_VC_V_VV, 0x7, 0x0 }, // 330 |
| 12323 | { PseudoSF_VC_V_VVV_M1, SF_VC_V_VVV, 0x0, 0x0 }, // 331 |
| 12324 | { PseudoSF_VC_V_VVV_SE_M1, SF_VC_V_VVV, 0x0, 0x0 }, // 332 |
| 12325 | { PseudoSF_VC_V_VVV_M2, SF_VC_V_VVV, 0x1, 0x0 }, // 333 |
| 12326 | { PseudoSF_VC_V_VVV_SE_M2, SF_VC_V_VVV, 0x1, 0x0 }, // 334 |
| 12327 | { PseudoSF_VC_V_VVV_M4, SF_VC_V_VVV, 0x2, 0x0 }, // 335 |
| 12328 | { PseudoSF_VC_V_VVV_SE_M4, SF_VC_V_VVV, 0x2, 0x0 }, // 336 |
| 12329 | { PseudoSF_VC_V_VVV_M8, SF_VC_V_VVV, 0x3, 0x0 }, // 337 |
| 12330 | { PseudoSF_VC_V_VVV_SE_M8, SF_VC_V_VVV, 0x3, 0x0 }, // 338 |
| 12331 | { PseudoSF_VC_V_VVV_MF8, SF_VC_V_VVV, 0x5, 0x0 }, // 339 |
| 12332 | { PseudoSF_VC_V_VVV_SE_MF8, SF_VC_V_VVV, 0x5, 0x0 }, // 340 |
| 12333 | { PseudoSF_VC_V_VVV_MF4, SF_VC_V_VVV, 0x6, 0x0 }, // 341 |
| 12334 | { PseudoSF_VC_V_VVV_SE_MF4, SF_VC_V_VVV, 0x6, 0x0 }, // 342 |
| 12335 | { PseudoSF_VC_V_VVV_MF2, SF_VC_V_VVV, 0x7, 0x0 }, // 343 |
| 12336 | { PseudoSF_VC_V_VVV_SE_MF2, SF_VC_V_VVV, 0x7, 0x0 }, // 344 |
| 12337 | { PseudoSF_VC_V_VVW_M1, SF_VC_V_VVW, 0x0, 0x0 }, // 345 |
| 12338 | { PseudoSF_VC_V_VVW_SE_M1, SF_VC_V_VVW, 0x0, 0x0 }, // 346 |
| 12339 | { PseudoSF_VC_V_VVW_M2, SF_VC_V_VVW, 0x1, 0x0 }, // 347 |
| 12340 | { PseudoSF_VC_V_VVW_SE_M2, SF_VC_V_VVW, 0x1, 0x0 }, // 348 |
| 12341 | { PseudoSF_VC_V_VVW_M4, SF_VC_V_VVW, 0x2, 0x0 }, // 349 |
| 12342 | { PseudoSF_VC_V_VVW_SE_M4, SF_VC_V_VVW, 0x2, 0x0 }, // 350 |
| 12343 | { PseudoSF_VC_V_VVW_MF8, SF_VC_V_VVW, 0x5, 0x0 }, // 351 |
| 12344 | { PseudoSF_VC_V_VVW_SE_MF8, SF_VC_V_VVW, 0x5, 0x0 }, // 352 |
| 12345 | { PseudoSF_VC_V_VVW_MF4, SF_VC_V_VVW, 0x6, 0x0 }, // 353 |
| 12346 | { PseudoSF_VC_V_VVW_SE_MF4, SF_VC_V_VVW, 0x6, 0x0 }, // 354 |
| 12347 | { PseudoSF_VC_V_VVW_MF2, SF_VC_V_VVW, 0x7, 0x0 }, // 355 |
| 12348 | { PseudoSF_VC_V_VVW_SE_MF2, SF_VC_V_VVW, 0x7, 0x0 }, // 356 |
| 12349 | { PseudoSF_VC_V_X_M1, SF_VC_V_X, 0x0, 0x0 }, // 357 |
| 12350 | { PseudoSF_VC_V_X_SE_M1, SF_VC_V_X, 0x0, 0x0 }, // 358 |
| 12351 | { PseudoSF_VC_V_X_M2, SF_VC_V_X, 0x1, 0x0 }, // 359 |
| 12352 | { PseudoSF_VC_V_X_SE_M2, SF_VC_V_X, 0x1, 0x0 }, // 360 |
| 12353 | { PseudoSF_VC_V_X_M4, SF_VC_V_X, 0x2, 0x0 }, // 361 |
| 12354 | { PseudoSF_VC_V_X_SE_M4, SF_VC_V_X, 0x2, 0x0 }, // 362 |
| 12355 | { PseudoSF_VC_V_X_M8, SF_VC_V_X, 0x3, 0x0 }, // 363 |
| 12356 | { PseudoSF_VC_V_X_SE_M8, SF_VC_V_X, 0x3, 0x0 }, // 364 |
| 12357 | { PseudoSF_VC_V_X_MF8, SF_VC_V_X, 0x5, 0x0 }, // 365 |
| 12358 | { PseudoSF_VC_V_X_SE_MF8, SF_VC_V_X, 0x5, 0x0 }, // 366 |
| 12359 | { PseudoSF_VC_V_X_MF4, SF_VC_V_X, 0x6, 0x0 }, // 367 |
| 12360 | { PseudoSF_VC_V_X_SE_MF4, SF_VC_V_X, 0x6, 0x0 }, // 368 |
| 12361 | { PseudoSF_VC_V_X_MF2, SF_VC_V_X, 0x7, 0x0 }, // 369 |
| 12362 | { PseudoSF_VC_V_X_SE_MF2, SF_VC_V_X, 0x7, 0x0 }, // 370 |
| 12363 | { PseudoSF_VC_V_XV_M1, SF_VC_V_XV, 0x0, 0x0 }, // 371 |
| 12364 | { PseudoSF_VC_V_XV_SE_M1, SF_VC_V_XV, 0x0, 0x0 }, // 372 |
| 12365 | { PseudoSF_VC_V_XV_M2, SF_VC_V_XV, 0x1, 0x0 }, // 373 |
| 12366 | { PseudoSF_VC_V_XV_SE_M2, SF_VC_V_XV, 0x1, 0x0 }, // 374 |
| 12367 | { PseudoSF_VC_V_XV_M4, SF_VC_V_XV, 0x2, 0x0 }, // 375 |
| 12368 | { PseudoSF_VC_V_XV_SE_M4, SF_VC_V_XV, 0x2, 0x0 }, // 376 |
| 12369 | { PseudoSF_VC_V_XV_M8, SF_VC_V_XV, 0x3, 0x0 }, // 377 |
| 12370 | { PseudoSF_VC_V_XV_SE_M8, SF_VC_V_XV, 0x3, 0x0 }, // 378 |
| 12371 | { PseudoSF_VC_V_XV_MF8, SF_VC_V_XV, 0x5, 0x0 }, // 379 |
| 12372 | { PseudoSF_VC_V_XV_SE_MF8, SF_VC_V_XV, 0x5, 0x0 }, // 380 |
| 12373 | { PseudoSF_VC_V_XV_MF4, SF_VC_V_XV, 0x6, 0x0 }, // 381 |
| 12374 | { PseudoSF_VC_V_XV_SE_MF4, SF_VC_V_XV, 0x6, 0x0 }, // 382 |
| 12375 | { PseudoSF_VC_V_XV_MF2, SF_VC_V_XV, 0x7, 0x0 }, // 383 |
| 12376 | { PseudoSF_VC_V_XV_SE_MF2, SF_VC_V_XV, 0x7, 0x0 }, // 384 |
| 12377 | { PseudoSF_VC_V_XVV_M1, SF_VC_V_XVV, 0x0, 0x0 }, // 385 |
| 12378 | { PseudoSF_VC_V_XVV_SE_M1, SF_VC_V_XVV, 0x0, 0x0 }, // 386 |
| 12379 | { PseudoSF_VC_V_XVV_M2, SF_VC_V_XVV, 0x1, 0x0 }, // 387 |
| 12380 | { PseudoSF_VC_V_XVV_SE_M2, SF_VC_V_XVV, 0x1, 0x0 }, // 388 |
| 12381 | { PseudoSF_VC_V_XVV_M4, SF_VC_V_XVV, 0x2, 0x0 }, // 389 |
| 12382 | { PseudoSF_VC_V_XVV_SE_M4, SF_VC_V_XVV, 0x2, 0x0 }, // 390 |
| 12383 | { PseudoSF_VC_V_XVV_M8, SF_VC_V_XVV, 0x3, 0x0 }, // 391 |
| 12384 | { PseudoSF_VC_V_XVV_SE_M8, SF_VC_V_XVV, 0x3, 0x0 }, // 392 |
| 12385 | { PseudoSF_VC_V_XVV_MF8, SF_VC_V_XVV, 0x5, 0x0 }, // 393 |
| 12386 | { PseudoSF_VC_V_XVV_SE_MF8, SF_VC_V_XVV, 0x5, 0x0 }, // 394 |
| 12387 | { PseudoSF_VC_V_XVV_MF4, SF_VC_V_XVV, 0x6, 0x0 }, // 395 |
| 12388 | { PseudoSF_VC_V_XVV_SE_MF4, SF_VC_V_XVV, 0x6, 0x0 }, // 396 |
| 12389 | { PseudoSF_VC_V_XVV_MF2, SF_VC_V_XVV, 0x7, 0x0 }, // 397 |
| 12390 | { PseudoSF_VC_V_XVV_SE_MF2, SF_VC_V_XVV, 0x7, 0x0 }, // 398 |
| 12391 | { PseudoSF_VC_V_XVW_M1, SF_VC_V_XVW, 0x0, 0x0 }, // 399 |
| 12392 | { PseudoSF_VC_V_XVW_SE_M1, SF_VC_V_XVW, 0x0, 0x0 }, // 400 |
| 12393 | { PseudoSF_VC_V_XVW_M2, SF_VC_V_XVW, 0x1, 0x0 }, // 401 |
| 12394 | { PseudoSF_VC_V_XVW_SE_M2, SF_VC_V_XVW, 0x1, 0x0 }, // 402 |
| 12395 | { PseudoSF_VC_V_XVW_M4, SF_VC_V_XVW, 0x2, 0x0 }, // 403 |
| 12396 | { PseudoSF_VC_V_XVW_SE_M4, SF_VC_V_XVW, 0x2, 0x0 }, // 404 |
| 12397 | { PseudoSF_VC_V_XVW_MF8, SF_VC_V_XVW, 0x5, 0x0 }, // 405 |
| 12398 | { PseudoSF_VC_V_XVW_SE_MF8, SF_VC_V_XVW, 0x5, 0x0 }, // 406 |
| 12399 | { PseudoSF_VC_V_XVW_MF4, SF_VC_V_XVW, 0x6, 0x0 }, // 407 |
| 12400 | { PseudoSF_VC_V_XVW_SE_MF4, SF_VC_V_XVW, 0x6, 0x0 }, // 408 |
| 12401 | { PseudoSF_VC_V_XVW_MF2, SF_VC_V_XVW, 0x7, 0x0 }, // 409 |
| 12402 | { PseudoSF_VC_V_XVW_SE_MF2, SF_VC_V_XVW, 0x7, 0x0 }, // 410 |
| 12403 | { PseudoSF_VC_X_SE_M1, SF_VC_X, 0x0, 0x0 }, // 411 |
| 12404 | { PseudoSF_VC_X_SE_M2, SF_VC_X, 0x1, 0x0 }, // 412 |
| 12405 | { PseudoSF_VC_X_SE_M4, SF_VC_X, 0x2, 0x0 }, // 413 |
| 12406 | { PseudoSF_VC_X_SE_M8, SF_VC_X, 0x3, 0x0 }, // 414 |
| 12407 | { PseudoSF_VC_X_SE_MF8, SF_VC_X, 0x5, 0x0 }, // 415 |
| 12408 | { PseudoSF_VC_X_SE_MF4, SF_VC_X, 0x6, 0x0 }, // 416 |
| 12409 | { PseudoSF_VC_X_SE_MF2, SF_VC_X, 0x7, 0x0 }, // 417 |
| 12410 | { PseudoSF_VC_XV_SE_M1, SF_VC_XV, 0x0, 0x0 }, // 418 |
| 12411 | { PseudoSF_VC_XV_SE_M2, SF_VC_XV, 0x1, 0x0 }, // 419 |
| 12412 | { PseudoSF_VC_XV_SE_M4, SF_VC_XV, 0x2, 0x0 }, // 420 |
| 12413 | { PseudoSF_VC_XV_SE_M8, SF_VC_XV, 0x3, 0x0 }, // 421 |
| 12414 | { PseudoSF_VC_XV_SE_MF8, SF_VC_XV, 0x5, 0x0 }, // 422 |
| 12415 | { PseudoSF_VC_XV_SE_MF4, SF_VC_XV, 0x6, 0x0 }, // 423 |
| 12416 | { PseudoSF_VC_XV_SE_MF2, SF_VC_XV, 0x7, 0x0 }, // 424 |
| 12417 | { PseudoSF_VC_XVV_SE_M1, SF_VC_XVV, 0x0, 0x0 }, // 425 |
| 12418 | { PseudoSF_VC_XVV_SE_M2, SF_VC_XVV, 0x1, 0x0 }, // 426 |
| 12419 | { PseudoSF_VC_XVV_SE_M4, SF_VC_XVV, 0x2, 0x0 }, // 427 |
| 12420 | { PseudoSF_VC_XVV_SE_M8, SF_VC_XVV, 0x3, 0x0 }, // 428 |
| 12421 | { PseudoSF_VC_XVV_SE_MF8, SF_VC_XVV, 0x5, 0x0 }, // 429 |
| 12422 | { PseudoSF_VC_XVV_SE_MF4, SF_VC_XVV, 0x6, 0x0 }, // 430 |
| 12423 | { PseudoSF_VC_XVV_SE_MF2, SF_VC_XVV, 0x7, 0x0 }, // 431 |
| 12424 | { PseudoSF_VC_XVW_SE_M1, SF_VC_XVW, 0x0, 0x0 }, // 432 |
| 12425 | { PseudoSF_VC_XVW_SE_M2, SF_VC_XVW, 0x1, 0x0 }, // 433 |
| 12426 | { PseudoSF_VC_XVW_SE_M4, SF_VC_XVW, 0x2, 0x0 }, // 434 |
| 12427 | { PseudoSF_VC_XVW_SE_MF8, SF_VC_XVW, 0x5, 0x0 }, // 435 |
| 12428 | { PseudoSF_VC_XVW_SE_MF4, SF_VC_XVW, 0x6, 0x0 }, // 436 |
| 12429 | { PseudoSF_VC_XVW_SE_MF2, SF_VC_XVW, 0x7, 0x0 }, // 437 |
| 12430 | { PseudoSF_VFNRCLIP_XU_F_QF_M1, SF_VFNRCLIP_XU_F_QF, 0x0, 0x0 }, // 438 |
| 12431 | { PseudoSF_VFNRCLIP_XU_F_QF_M2, SF_VFNRCLIP_XU_F_QF, 0x1, 0x0 }, // 439 |
| 12432 | { PseudoSF_VFNRCLIP_XU_F_QF_MF8, SF_VFNRCLIP_XU_F_QF, 0x5, 0x0 }, // 440 |
| 12433 | { PseudoSF_VFNRCLIP_XU_F_QF_MF4, SF_VFNRCLIP_XU_F_QF, 0x6, 0x0 }, // 441 |
| 12434 | { PseudoSF_VFNRCLIP_XU_F_QF_MF2, SF_VFNRCLIP_XU_F_QF, 0x7, 0x0 }, // 442 |
| 12435 | { PseudoSF_VFNRCLIP_X_F_QF_M1, SF_VFNRCLIP_X_F_QF, 0x0, 0x0 }, // 443 |
| 12436 | { PseudoSF_VFNRCLIP_X_F_QF_M2, SF_VFNRCLIP_X_F_QF, 0x1, 0x0 }, // 444 |
| 12437 | { PseudoSF_VFNRCLIP_X_F_QF_MF8, SF_VFNRCLIP_X_F_QF, 0x5, 0x0 }, // 445 |
| 12438 | { PseudoSF_VFNRCLIP_X_F_QF_MF4, SF_VFNRCLIP_X_F_QF, 0x6, 0x0 }, // 446 |
| 12439 | { PseudoSF_VFNRCLIP_X_F_QF_MF2, SF_VFNRCLIP_X_F_QF, 0x7, 0x0 }, // 447 |
| 12440 | { PseudoSF_VFWMACC_4x4x4_M1, SF_VFWMACC_4x4x4, 0x0, 0x0 }, // 448 |
| 12441 | { PseudoSF_VFWMACC_4x4x4_M2, SF_VFWMACC_4x4x4, 0x1, 0x0 }, // 449 |
| 12442 | { PseudoSF_VFWMACC_4x4x4_M4, SF_VFWMACC_4x4x4, 0x2, 0x0 }, // 450 |
| 12443 | { PseudoSF_VFWMACC_4x4x4_MF4, SF_VFWMACC_4x4x4, 0x6, 0x0 }, // 451 |
| 12444 | { PseudoSF_VFWMACC_4x4x4_MF2, SF_VFWMACC_4x4x4, 0x7, 0x0 }, // 452 |
| 12445 | { PseudoSF_VQMACCSU_2x8x2_M1, SF_VQMACCSU_2x8x2, 0x0, 0x0 }, // 453 |
| 12446 | { PseudoSF_VQMACCSU_2x8x2_M2, SF_VQMACCSU_2x8x2, 0x1, 0x0 }, // 454 |
| 12447 | { PseudoSF_VQMACCSU_2x8x2_M4, SF_VQMACCSU_2x8x2, 0x2, 0x0 }, // 455 |
| 12448 | { PseudoSF_VQMACCSU_2x8x2_M8, SF_VQMACCSU_2x8x2, 0x3, 0x0 }, // 456 |
| 12449 | { PseudoSF_VQMACCSU_4x8x4_M1, SF_VQMACCSU_4x8x4, 0x0, 0x0 }, // 457 |
| 12450 | { PseudoSF_VQMACCSU_4x8x4_M2, SF_VQMACCSU_4x8x4, 0x1, 0x0 }, // 458 |
| 12451 | { PseudoSF_VQMACCSU_4x8x4_M4, SF_VQMACCSU_4x8x4, 0x2, 0x0 }, // 459 |
| 12452 | { PseudoSF_VQMACCSU_4x8x4_MF2, SF_VQMACCSU_4x8x4, 0x7, 0x0 }, // 460 |
| 12453 | { PseudoSF_VQMACCUS_2x8x2_M1, SF_VQMACCUS_2x8x2, 0x0, 0x0 }, // 461 |
| 12454 | { PseudoSF_VQMACCUS_2x8x2_M2, SF_VQMACCUS_2x8x2, 0x1, 0x0 }, // 462 |
| 12455 | { PseudoSF_VQMACCUS_2x8x2_M4, SF_VQMACCUS_2x8x2, 0x2, 0x0 }, // 463 |
| 12456 | { PseudoSF_VQMACCUS_2x8x2_M8, SF_VQMACCUS_2x8x2, 0x3, 0x0 }, // 464 |
| 12457 | { PseudoSF_VQMACCUS_4x8x4_M1, SF_VQMACCUS_4x8x4, 0x0, 0x0 }, // 465 |
| 12458 | { PseudoSF_VQMACCUS_4x8x4_M2, SF_VQMACCUS_4x8x4, 0x1, 0x0 }, // 466 |
| 12459 | { PseudoSF_VQMACCUS_4x8x4_M4, SF_VQMACCUS_4x8x4, 0x2, 0x0 }, // 467 |
| 12460 | { PseudoSF_VQMACCUS_4x8x4_MF2, SF_VQMACCUS_4x8x4, 0x7, 0x0 }, // 468 |
| 12461 | { PseudoSF_VQMACCU_2x8x2_M1, SF_VQMACCU_2x8x2, 0x0, 0x0 }, // 469 |
| 12462 | { PseudoSF_VQMACCU_2x8x2_M2, SF_VQMACCU_2x8x2, 0x1, 0x0 }, // 470 |
| 12463 | { PseudoSF_VQMACCU_2x8x2_M4, SF_VQMACCU_2x8x2, 0x2, 0x0 }, // 471 |
| 12464 | { PseudoSF_VQMACCU_2x8x2_M8, SF_VQMACCU_2x8x2, 0x3, 0x0 }, // 472 |
| 12465 | { PseudoSF_VQMACCU_4x8x4_M1, SF_VQMACCU_4x8x4, 0x0, 0x0 }, // 473 |
| 12466 | { PseudoSF_VQMACCU_4x8x4_M2, SF_VQMACCU_4x8x4, 0x1, 0x0 }, // 474 |
| 12467 | { PseudoSF_VQMACCU_4x8x4_M4, SF_VQMACCU_4x8x4, 0x2, 0x0 }, // 475 |
| 12468 | { PseudoSF_VQMACCU_4x8x4_MF2, SF_VQMACCU_4x8x4, 0x7, 0x0 }, // 476 |
| 12469 | { PseudoSF_VQMACC_2x8x2_M1, SF_VQMACC_2x8x2, 0x0, 0x0 }, // 477 |
| 12470 | { PseudoSF_VQMACC_2x8x2_M2, SF_VQMACC_2x8x2, 0x1, 0x0 }, // 478 |
| 12471 | { PseudoSF_VQMACC_2x8x2_M4, SF_VQMACC_2x8x2, 0x2, 0x0 }, // 479 |
| 12472 | { PseudoSF_VQMACC_2x8x2_M8, SF_VQMACC_2x8x2, 0x3, 0x0 }, // 480 |
| 12473 | { PseudoSF_VQMACC_4x8x4_M1, SF_VQMACC_4x8x4, 0x0, 0x0 }, // 481 |
| 12474 | { PseudoSF_VQMACC_4x8x4_M2, SF_VQMACC_4x8x4, 0x1, 0x0 }, // 482 |
| 12475 | { PseudoSF_VQMACC_4x8x4_M4, SF_VQMACC_4x8x4, 0x2, 0x0 }, // 483 |
| 12476 | { PseudoSF_VQMACC_4x8x4_MF2, SF_VQMACC_4x8x4, 0x7, 0x0 }, // 484 |
| 12477 | { PseudoTH_VMAQASU_VV_M1, TH_VMAQASU_VV, 0x0, 0x0 }, // 485 |
| 12478 | { PseudoTH_VMAQASU_VV_M2, TH_VMAQASU_VV, 0x1, 0x0 }, // 486 |
| 12479 | { PseudoTH_VMAQASU_VV_M4, TH_VMAQASU_VV, 0x2, 0x0 }, // 487 |
| 12480 | { PseudoTH_VMAQASU_VV_M8, TH_VMAQASU_VV, 0x3, 0x0 }, // 488 |
| 12481 | { PseudoTH_VMAQASU_VV_MF2, TH_VMAQASU_VV, 0x7, 0x0 }, // 489 |
| 12482 | { PseudoTH_VMAQASU_VX_M1, TH_VMAQASU_VX, 0x0, 0x0 }, // 490 |
| 12483 | { PseudoTH_VMAQASU_VX_M2, TH_VMAQASU_VX, 0x1, 0x0 }, // 491 |
| 12484 | { PseudoTH_VMAQASU_VX_M4, TH_VMAQASU_VX, 0x2, 0x0 }, // 492 |
| 12485 | { PseudoTH_VMAQASU_VX_M8, TH_VMAQASU_VX, 0x3, 0x0 }, // 493 |
| 12486 | { PseudoTH_VMAQASU_VX_MF2, TH_VMAQASU_VX, 0x7, 0x0 }, // 494 |
| 12487 | { PseudoTH_VMAQAUS_VX_M1, TH_VMAQAUS_VX, 0x0, 0x0 }, // 495 |
| 12488 | { PseudoTH_VMAQAUS_VX_M2, TH_VMAQAUS_VX, 0x1, 0x0 }, // 496 |
| 12489 | { PseudoTH_VMAQAUS_VX_M4, TH_VMAQAUS_VX, 0x2, 0x0 }, // 497 |
| 12490 | { PseudoTH_VMAQAUS_VX_M8, TH_VMAQAUS_VX, 0x3, 0x0 }, // 498 |
| 12491 | { PseudoTH_VMAQAUS_VX_MF2, TH_VMAQAUS_VX, 0x7, 0x0 }, // 499 |
| 12492 | { PseudoTH_VMAQAU_VV_M1, TH_VMAQAU_VV, 0x0, 0x0 }, // 500 |
| 12493 | { PseudoTH_VMAQAU_VV_M2, TH_VMAQAU_VV, 0x1, 0x0 }, // 501 |
| 12494 | { PseudoTH_VMAQAU_VV_M4, TH_VMAQAU_VV, 0x2, 0x0 }, // 502 |
| 12495 | { PseudoTH_VMAQAU_VV_M8, TH_VMAQAU_VV, 0x3, 0x0 }, // 503 |
| 12496 | { PseudoTH_VMAQAU_VV_MF2, TH_VMAQAU_VV, 0x7, 0x0 }, // 504 |
| 12497 | { PseudoTH_VMAQAU_VX_M1, TH_VMAQAU_VX, 0x0, 0x0 }, // 505 |
| 12498 | { PseudoTH_VMAQAU_VX_M2, TH_VMAQAU_VX, 0x1, 0x0 }, // 506 |
| 12499 | { PseudoTH_VMAQAU_VX_M4, TH_VMAQAU_VX, 0x2, 0x0 }, // 507 |
| 12500 | { PseudoTH_VMAQAU_VX_M8, TH_VMAQAU_VX, 0x3, 0x0 }, // 508 |
| 12501 | { PseudoTH_VMAQAU_VX_MF2, TH_VMAQAU_VX, 0x7, 0x0 }, // 509 |
| 12502 | { PseudoTH_VMAQA_VV_M1, TH_VMAQA_VV, 0x0, 0x0 }, // 510 |
| 12503 | { PseudoTH_VMAQA_VV_M2, TH_VMAQA_VV, 0x1, 0x0 }, // 511 |
| 12504 | { PseudoTH_VMAQA_VV_M4, TH_VMAQA_VV, 0x2, 0x0 }, // 512 |
| 12505 | { PseudoTH_VMAQA_VV_M8, TH_VMAQA_VV, 0x3, 0x0 }, // 513 |
| 12506 | { PseudoTH_VMAQA_VV_MF2, TH_VMAQA_VV, 0x7, 0x0 }, // 514 |
| 12507 | { PseudoTH_VMAQA_VX_M1, TH_VMAQA_VX, 0x0, 0x0 }, // 515 |
| 12508 | { PseudoTH_VMAQA_VX_M2, TH_VMAQA_VX, 0x1, 0x0 }, // 516 |
| 12509 | { PseudoTH_VMAQA_VX_M4, TH_VMAQA_VX, 0x2, 0x0 }, // 517 |
| 12510 | { PseudoTH_VMAQA_VX_M8, TH_VMAQA_VX, 0x3, 0x0 }, // 518 |
| 12511 | { PseudoTH_VMAQA_VX_MF2, TH_VMAQA_VX, 0x7, 0x0 }, // 519 |
| 12512 | { PseudoVAADDU_VV_M1, VAADDU_VV, 0x0, 0x0 }, // 520 |
| 12513 | { PseudoVAADDU_VV_M2, VAADDU_VV, 0x1, 0x0 }, // 521 |
| 12514 | { PseudoVAADDU_VV_M4, VAADDU_VV, 0x2, 0x0 }, // 522 |
| 12515 | { PseudoVAADDU_VV_M8, VAADDU_VV, 0x3, 0x0 }, // 523 |
| 12516 | { PseudoVAADDU_VV_MF8, VAADDU_VV, 0x5, 0x0 }, // 524 |
| 12517 | { PseudoVAADDU_VV_MF4, VAADDU_VV, 0x6, 0x0 }, // 525 |
| 12518 | { PseudoVAADDU_VV_MF2, VAADDU_VV, 0x7, 0x0 }, // 526 |
| 12519 | { PseudoVAADDU_VX_M1, VAADDU_VX, 0x0, 0x0 }, // 527 |
| 12520 | { PseudoVAADDU_VX_M2, VAADDU_VX, 0x1, 0x0 }, // 528 |
| 12521 | { PseudoVAADDU_VX_M4, VAADDU_VX, 0x2, 0x0 }, // 529 |
| 12522 | { PseudoVAADDU_VX_M8, VAADDU_VX, 0x3, 0x0 }, // 530 |
| 12523 | { PseudoVAADDU_VX_MF8, VAADDU_VX, 0x5, 0x0 }, // 531 |
| 12524 | { PseudoVAADDU_VX_MF4, VAADDU_VX, 0x6, 0x0 }, // 532 |
| 12525 | { PseudoVAADDU_VX_MF2, VAADDU_VX, 0x7, 0x0 }, // 533 |
| 12526 | { PseudoVAADD_VV_M1, VAADD_VV, 0x0, 0x0 }, // 534 |
| 12527 | { PseudoVAADD_VV_M2, VAADD_VV, 0x1, 0x0 }, // 535 |
| 12528 | { PseudoVAADD_VV_M4, VAADD_VV, 0x2, 0x0 }, // 536 |
| 12529 | { PseudoVAADD_VV_M8, VAADD_VV, 0x3, 0x0 }, // 537 |
| 12530 | { PseudoVAADD_VV_MF8, VAADD_VV, 0x5, 0x0 }, // 538 |
| 12531 | { PseudoVAADD_VV_MF4, VAADD_VV, 0x6, 0x0 }, // 539 |
| 12532 | { PseudoVAADD_VV_MF2, VAADD_VV, 0x7, 0x0 }, // 540 |
| 12533 | { PseudoVAADD_VX_M1, VAADD_VX, 0x0, 0x0 }, // 541 |
| 12534 | { PseudoVAADD_VX_M2, VAADD_VX, 0x1, 0x0 }, // 542 |
| 12535 | { PseudoVAADD_VX_M4, VAADD_VX, 0x2, 0x0 }, // 543 |
| 12536 | { PseudoVAADD_VX_M8, VAADD_VX, 0x3, 0x0 }, // 544 |
| 12537 | { PseudoVAADD_VX_MF8, VAADD_VX, 0x5, 0x0 }, // 545 |
| 12538 | { PseudoVAADD_VX_MF4, VAADD_VX, 0x6, 0x0 }, // 546 |
| 12539 | { PseudoVAADD_VX_MF2, VAADD_VX, 0x7, 0x0 }, // 547 |
| 12540 | { PseudoVADC_VIM_M1, VADC_VIM, 0x0, 0x0 }, // 548 |
| 12541 | { PseudoVADC_VIM_M2, VADC_VIM, 0x1, 0x0 }, // 549 |
| 12542 | { PseudoVADC_VIM_M4, VADC_VIM, 0x2, 0x0 }, // 550 |
| 12543 | { PseudoVADC_VIM_M8, VADC_VIM, 0x3, 0x0 }, // 551 |
| 12544 | { PseudoVADC_VIM_MF8, VADC_VIM, 0x5, 0x0 }, // 552 |
| 12545 | { PseudoVADC_VIM_MF4, VADC_VIM, 0x6, 0x0 }, // 553 |
| 12546 | { PseudoVADC_VIM_MF2, VADC_VIM, 0x7, 0x0 }, // 554 |
| 12547 | { PseudoVADC_VVM_M1, VADC_VVM, 0x0, 0x0 }, // 555 |
| 12548 | { PseudoVADC_VVM_M2, VADC_VVM, 0x1, 0x0 }, // 556 |
| 12549 | { PseudoVADC_VVM_M4, VADC_VVM, 0x2, 0x0 }, // 557 |
| 12550 | { PseudoVADC_VVM_M8, VADC_VVM, 0x3, 0x0 }, // 558 |
| 12551 | { PseudoVADC_VVM_MF8, VADC_VVM, 0x5, 0x0 }, // 559 |
| 12552 | { PseudoVADC_VVM_MF4, VADC_VVM, 0x6, 0x0 }, // 560 |
| 12553 | { PseudoVADC_VVM_MF2, VADC_VVM, 0x7, 0x0 }, // 561 |
| 12554 | { PseudoVADC_VXM_M1, VADC_VXM, 0x0, 0x0 }, // 562 |
| 12555 | { PseudoVADC_VXM_M2, VADC_VXM, 0x1, 0x0 }, // 563 |
| 12556 | { PseudoVADC_VXM_M4, VADC_VXM, 0x2, 0x0 }, // 564 |
| 12557 | { PseudoVADC_VXM_M8, VADC_VXM, 0x3, 0x0 }, // 565 |
| 12558 | { PseudoVADC_VXM_MF8, VADC_VXM, 0x5, 0x0 }, // 566 |
| 12559 | { PseudoVADC_VXM_MF4, VADC_VXM, 0x6, 0x0 }, // 567 |
| 12560 | { PseudoVADC_VXM_MF2, VADC_VXM, 0x7, 0x0 }, // 568 |
| 12561 | { PseudoVADD_VI_M1, VADD_VI, 0x0, 0x0 }, // 569 |
| 12562 | { PseudoVADD_VI_M2, VADD_VI, 0x1, 0x0 }, // 570 |
| 12563 | { PseudoVADD_VI_M4, VADD_VI, 0x2, 0x0 }, // 571 |
| 12564 | { PseudoVADD_VI_M8, VADD_VI, 0x3, 0x0 }, // 572 |
| 12565 | { PseudoVADD_VI_MF8, VADD_VI, 0x5, 0x0 }, // 573 |
| 12566 | { PseudoVADD_VI_MF4, VADD_VI, 0x6, 0x0 }, // 574 |
| 12567 | { PseudoVADD_VI_MF2, VADD_VI, 0x7, 0x0 }, // 575 |
| 12568 | { PseudoVADD_VV_M1, VADD_VV, 0x0, 0x0 }, // 576 |
| 12569 | { PseudoVADD_VV_M2, VADD_VV, 0x1, 0x0 }, // 577 |
| 12570 | { PseudoVADD_VV_M4, VADD_VV, 0x2, 0x0 }, // 578 |
| 12571 | { PseudoVADD_VV_M8, VADD_VV, 0x3, 0x0 }, // 579 |
| 12572 | { PseudoVADD_VV_MF8, VADD_VV, 0x5, 0x0 }, // 580 |
| 12573 | { PseudoVADD_VV_MF4, VADD_VV, 0x6, 0x0 }, // 581 |
| 12574 | { PseudoVADD_VV_MF2, VADD_VV, 0x7, 0x0 }, // 582 |
| 12575 | { PseudoVADD_VX_M1, VADD_VX, 0x0, 0x0 }, // 583 |
| 12576 | { PseudoVADD_VX_M2, VADD_VX, 0x1, 0x0 }, // 584 |
| 12577 | { PseudoVADD_VX_M4, VADD_VX, 0x2, 0x0 }, // 585 |
| 12578 | { PseudoVADD_VX_M8, VADD_VX, 0x3, 0x0 }, // 586 |
| 12579 | { PseudoVADD_VX_MF8, VADD_VX, 0x5, 0x0 }, // 587 |
| 12580 | { PseudoVADD_VX_MF4, VADD_VX, 0x6, 0x0 }, // 588 |
| 12581 | { PseudoVADD_VX_MF2, VADD_VX, 0x7, 0x0 }, // 589 |
| 12582 | { PseudoVAESDF_VS_M1_M1, VAESDF_VS, 0x0, 0x0 }, // 590 |
| 12583 | { PseudoVAESDF_VS_M1_MF2, VAESDF_VS, 0x0, 0x0 }, // 591 |
| 12584 | { PseudoVAESDF_VS_M1_MF4, VAESDF_VS, 0x0, 0x0 }, // 592 |
| 12585 | { PseudoVAESDF_VS_M1_MF8, VAESDF_VS, 0x0, 0x0 }, // 593 |
| 12586 | { PseudoVAESDF_VS_M2_M1, VAESDF_VS, 0x1, 0x0 }, // 594 |
| 12587 | { PseudoVAESDF_VS_M2_M2, VAESDF_VS, 0x1, 0x0 }, // 595 |
| 12588 | { PseudoVAESDF_VS_M2_MF2, VAESDF_VS, 0x1, 0x0 }, // 596 |
| 12589 | { PseudoVAESDF_VS_M2_MF4, VAESDF_VS, 0x1, 0x0 }, // 597 |
| 12590 | { PseudoVAESDF_VS_M2_MF8, VAESDF_VS, 0x1, 0x0 }, // 598 |
| 12591 | { PseudoVAESDF_VS_M4_M1, VAESDF_VS, 0x2, 0x0 }, // 599 |
| 12592 | { PseudoVAESDF_VS_M4_M2, VAESDF_VS, 0x2, 0x0 }, // 600 |
| 12593 | { PseudoVAESDF_VS_M4_M4, VAESDF_VS, 0x2, 0x0 }, // 601 |
| 12594 | { PseudoVAESDF_VS_M4_MF2, VAESDF_VS, 0x2, 0x0 }, // 602 |
| 12595 | { PseudoVAESDF_VS_M4_MF4, VAESDF_VS, 0x2, 0x0 }, // 603 |
| 12596 | { PseudoVAESDF_VS_M4_MF8, VAESDF_VS, 0x2, 0x0 }, // 604 |
| 12597 | { PseudoVAESDF_VS_M8_M1, VAESDF_VS, 0x3, 0x0 }, // 605 |
| 12598 | { PseudoVAESDF_VS_M8_M2, VAESDF_VS, 0x3, 0x0 }, // 606 |
| 12599 | { PseudoVAESDF_VS_M8_M4, VAESDF_VS, 0x3, 0x0 }, // 607 |
| 12600 | { PseudoVAESDF_VS_M8_MF2, VAESDF_VS, 0x3, 0x0 }, // 608 |
| 12601 | { PseudoVAESDF_VS_M8_MF4, VAESDF_VS, 0x3, 0x0 }, // 609 |
| 12602 | { PseudoVAESDF_VS_M8_MF8, VAESDF_VS, 0x3, 0x0 }, // 610 |
| 12603 | { PseudoVAESDF_VS_MF2_MF2, VAESDF_VS, 0x7, 0x0 }, // 611 |
| 12604 | { PseudoVAESDF_VS_MF2_MF4, VAESDF_VS, 0x7, 0x0 }, // 612 |
| 12605 | { PseudoVAESDF_VS_MF2_MF8, VAESDF_VS, 0x7, 0x0 }, // 613 |
| 12606 | { PseudoVAESDF_VV_M1, VAESDF_VV, 0x0, 0x0 }, // 614 |
| 12607 | { PseudoVAESDF_VV_M2, VAESDF_VV, 0x1, 0x0 }, // 615 |
| 12608 | { PseudoVAESDF_VV_M4, VAESDF_VV, 0x2, 0x0 }, // 616 |
| 12609 | { PseudoVAESDF_VV_M8, VAESDF_VV, 0x3, 0x0 }, // 617 |
| 12610 | { PseudoVAESDF_VV_MF2, VAESDF_VV, 0x7, 0x0 }, // 618 |
| 12611 | { PseudoVAESDM_VS_M1_M1, VAESDM_VS, 0x0, 0x0 }, // 619 |
| 12612 | { PseudoVAESDM_VS_M1_MF2, VAESDM_VS, 0x0, 0x0 }, // 620 |
| 12613 | { PseudoVAESDM_VS_M1_MF4, VAESDM_VS, 0x0, 0x0 }, // 621 |
| 12614 | { PseudoVAESDM_VS_M1_MF8, VAESDM_VS, 0x0, 0x0 }, // 622 |
| 12615 | { PseudoVAESDM_VS_M2_M1, VAESDM_VS, 0x1, 0x0 }, // 623 |
| 12616 | { PseudoVAESDM_VS_M2_M2, VAESDM_VS, 0x1, 0x0 }, // 624 |
| 12617 | { PseudoVAESDM_VS_M2_MF2, VAESDM_VS, 0x1, 0x0 }, // 625 |
| 12618 | { PseudoVAESDM_VS_M2_MF4, VAESDM_VS, 0x1, 0x0 }, // 626 |
| 12619 | { PseudoVAESDM_VS_M2_MF8, VAESDM_VS, 0x1, 0x0 }, // 627 |
| 12620 | { PseudoVAESDM_VS_M4_M1, VAESDM_VS, 0x2, 0x0 }, // 628 |
| 12621 | { PseudoVAESDM_VS_M4_M2, VAESDM_VS, 0x2, 0x0 }, // 629 |
| 12622 | { PseudoVAESDM_VS_M4_M4, VAESDM_VS, 0x2, 0x0 }, // 630 |
| 12623 | { PseudoVAESDM_VS_M4_MF2, VAESDM_VS, 0x2, 0x0 }, // 631 |
| 12624 | { PseudoVAESDM_VS_M4_MF4, VAESDM_VS, 0x2, 0x0 }, // 632 |
| 12625 | { PseudoVAESDM_VS_M4_MF8, VAESDM_VS, 0x2, 0x0 }, // 633 |
| 12626 | { PseudoVAESDM_VS_M8_M1, VAESDM_VS, 0x3, 0x0 }, // 634 |
| 12627 | { PseudoVAESDM_VS_M8_M2, VAESDM_VS, 0x3, 0x0 }, // 635 |
| 12628 | { PseudoVAESDM_VS_M8_M4, VAESDM_VS, 0x3, 0x0 }, // 636 |
| 12629 | { PseudoVAESDM_VS_M8_MF2, VAESDM_VS, 0x3, 0x0 }, // 637 |
| 12630 | { PseudoVAESDM_VS_M8_MF4, VAESDM_VS, 0x3, 0x0 }, // 638 |
| 12631 | { PseudoVAESDM_VS_M8_MF8, VAESDM_VS, 0x3, 0x0 }, // 639 |
| 12632 | { PseudoVAESDM_VS_MF2_MF2, VAESDM_VS, 0x7, 0x0 }, // 640 |
| 12633 | { PseudoVAESDM_VS_MF2_MF4, VAESDM_VS, 0x7, 0x0 }, // 641 |
| 12634 | { PseudoVAESDM_VS_MF2_MF8, VAESDM_VS, 0x7, 0x0 }, // 642 |
| 12635 | { PseudoVAESDM_VV_M1, VAESDM_VV, 0x0, 0x0 }, // 643 |
| 12636 | { PseudoVAESDM_VV_M2, VAESDM_VV, 0x1, 0x0 }, // 644 |
| 12637 | { PseudoVAESDM_VV_M4, VAESDM_VV, 0x2, 0x0 }, // 645 |
| 12638 | { PseudoVAESDM_VV_M8, VAESDM_VV, 0x3, 0x0 }, // 646 |
| 12639 | { PseudoVAESDM_VV_MF2, VAESDM_VV, 0x7, 0x0 }, // 647 |
| 12640 | { PseudoVAESEF_VS_M1_M1, VAESEF_VS, 0x0, 0x0 }, // 648 |
| 12641 | { PseudoVAESEF_VS_M1_MF2, VAESEF_VS, 0x0, 0x0 }, // 649 |
| 12642 | { PseudoVAESEF_VS_M1_MF4, VAESEF_VS, 0x0, 0x0 }, // 650 |
| 12643 | { PseudoVAESEF_VS_M1_MF8, VAESEF_VS, 0x0, 0x0 }, // 651 |
| 12644 | { PseudoVAESEF_VS_M2_M1, VAESEF_VS, 0x1, 0x0 }, // 652 |
| 12645 | { PseudoVAESEF_VS_M2_M2, VAESEF_VS, 0x1, 0x0 }, // 653 |
| 12646 | { PseudoVAESEF_VS_M2_MF2, VAESEF_VS, 0x1, 0x0 }, // 654 |
| 12647 | { PseudoVAESEF_VS_M2_MF4, VAESEF_VS, 0x1, 0x0 }, // 655 |
| 12648 | { PseudoVAESEF_VS_M2_MF8, VAESEF_VS, 0x1, 0x0 }, // 656 |
| 12649 | { PseudoVAESEF_VS_M4_M1, VAESEF_VS, 0x2, 0x0 }, // 657 |
| 12650 | { PseudoVAESEF_VS_M4_M2, VAESEF_VS, 0x2, 0x0 }, // 658 |
| 12651 | { PseudoVAESEF_VS_M4_M4, VAESEF_VS, 0x2, 0x0 }, // 659 |
| 12652 | { PseudoVAESEF_VS_M4_MF2, VAESEF_VS, 0x2, 0x0 }, // 660 |
| 12653 | { PseudoVAESEF_VS_M4_MF4, VAESEF_VS, 0x2, 0x0 }, // 661 |
| 12654 | { PseudoVAESEF_VS_M4_MF8, VAESEF_VS, 0x2, 0x0 }, // 662 |
| 12655 | { PseudoVAESEF_VS_M8_M1, VAESEF_VS, 0x3, 0x0 }, // 663 |
| 12656 | { PseudoVAESEF_VS_M8_M2, VAESEF_VS, 0x3, 0x0 }, // 664 |
| 12657 | { PseudoVAESEF_VS_M8_M4, VAESEF_VS, 0x3, 0x0 }, // 665 |
| 12658 | { PseudoVAESEF_VS_M8_MF2, VAESEF_VS, 0x3, 0x0 }, // 666 |
| 12659 | { PseudoVAESEF_VS_M8_MF4, VAESEF_VS, 0x3, 0x0 }, // 667 |
| 12660 | { PseudoVAESEF_VS_M8_MF8, VAESEF_VS, 0x3, 0x0 }, // 668 |
| 12661 | { PseudoVAESEF_VS_MF2_MF2, VAESEF_VS, 0x7, 0x0 }, // 669 |
| 12662 | { PseudoVAESEF_VS_MF2_MF4, VAESEF_VS, 0x7, 0x0 }, // 670 |
| 12663 | { PseudoVAESEF_VS_MF2_MF8, VAESEF_VS, 0x7, 0x0 }, // 671 |
| 12664 | { PseudoVAESEF_VV_M1, VAESEF_VV, 0x0, 0x0 }, // 672 |
| 12665 | { PseudoVAESEF_VV_M2, VAESEF_VV, 0x1, 0x0 }, // 673 |
| 12666 | { PseudoVAESEF_VV_M4, VAESEF_VV, 0x2, 0x0 }, // 674 |
| 12667 | { PseudoVAESEF_VV_M8, VAESEF_VV, 0x3, 0x0 }, // 675 |
| 12668 | { PseudoVAESEF_VV_MF2, VAESEF_VV, 0x7, 0x0 }, // 676 |
| 12669 | { PseudoVAESEM_VS_M1_M1, VAESEM_VS, 0x0, 0x0 }, // 677 |
| 12670 | { PseudoVAESEM_VS_M1_MF2, VAESEM_VS, 0x0, 0x0 }, // 678 |
| 12671 | { PseudoVAESEM_VS_M1_MF4, VAESEM_VS, 0x0, 0x0 }, // 679 |
| 12672 | { PseudoVAESEM_VS_M1_MF8, VAESEM_VS, 0x0, 0x0 }, // 680 |
| 12673 | { PseudoVAESEM_VS_M2_M1, VAESEM_VS, 0x1, 0x0 }, // 681 |
| 12674 | { PseudoVAESEM_VS_M2_M2, VAESEM_VS, 0x1, 0x0 }, // 682 |
| 12675 | { PseudoVAESEM_VS_M2_MF2, VAESEM_VS, 0x1, 0x0 }, // 683 |
| 12676 | { PseudoVAESEM_VS_M2_MF4, VAESEM_VS, 0x1, 0x0 }, // 684 |
| 12677 | { PseudoVAESEM_VS_M2_MF8, VAESEM_VS, 0x1, 0x0 }, // 685 |
| 12678 | { PseudoVAESEM_VS_M4_M1, VAESEM_VS, 0x2, 0x0 }, // 686 |
| 12679 | { PseudoVAESEM_VS_M4_M2, VAESEM_VS, 0x2, 0x0 }, // 687 |
| 12680 | { PseudoVAESEM_VS_M4_M4, VAESEM_VS, 0x2, 0x0 }, // 688 |
| 12681 | { PseudoVAESEM_VS_M4_MF2, VAESEM_VS, 0x2, 0x0 }, // 689 |
| 12682 | { PseudoVAESEM_VS_M4_MF4, VAESEM_VS, 0x2, 0x0 }, // 690 |
| 12683 | { PseudoVAESEM_VS_M4_MF8, VAESEM_VS, 0x2, 0x0 }, // 691 |
| 12684 | { PseudoVAESEM_VS_M8_M1, VAESEM_VS, 0x3, 0x0 }, // 692 |
| 12685 | { PseudoVAESEM_VS_M8_M2, VAESEM_VS, 0x3, 0x0 }, // 693 |
| 12686 | { PseudoVAESEM_VS_M8_M4, VAESEM_VS, 0x3, 0x0 }, // 694 |
| 12687 | { PseudoVAESEM_VS_M8_MF2, VAESEM_VS, 0x3, 0x0 }, // 695 |
| 12688 | { PseudoVAESEM_VS_M8_MF4, VAESEM_VS, 0x3, 0x0 }, // 696 |
| 12689 | { PseudoVAESEM_VS_M8_MF8, VAESEM_VS, 0x3, 0x0 }, // 697 |
| 12690 | { PseudoVAESEM_VS_MF2_MF2, VAESEM_VS, 0x7, 0x0 }, // 698 |
| 12691 | { PseudoVAESEM_VS_MF2_MF4, VAESEM_VS, 0x7, 0x0 }, // 699 |
| 12692 | { PseudoVAESEM_VS_MF2_MF8, VAESEM_VS, 0x7, 0x0 }, // 700 |
| 12693 | { PseudoVAESEM_VV_M1, VAESEM_VV, 0x0, 0x0 }, // 701 |
| 12694 | { PseudoVAESEM_VV_M2, VAESEM_VV, 0x1, 0x0 }, // 702 |
| 12695 | { PseudoVAESEM_VV_M4, VAESEM_VV, 0x2, 0x0 }, // 703 |
| 12696 | { PseudoVAESEM_VV_M8, VAESEM_VV, 0x3, 0x0 }, // 704 |
| 12697 | { PseudoVAESEM_VV_MF2, VAESEM_VV, 0x7, 0x0 }, // 705 |
| 12698 | { PseudoVAESKF1_VI_M1, VAESKF1_VI, 0x0, 0x0 }, // 706 |
| 12699 | { PseudoVAESKF1_VI_M2, VAESKF1_VI, 0x1, 0x0 }, // 707 |
| 12700 | { PseudoVAESKF1_VI_M4, VAESKF1_VI, 0x2, 0x0 }, // 708 |
| 12701 | { PseudoVAESKF1_VI_M8, VAESKF1_VI, 0x3, 0x0 }, // 709 |
| 12702 | { PseudoVAESKF1_VI_MF2, VAESKF1_VI, 0x7, 0x0 }, // 710 |
| 12703 | { PseudoVAESKF2_VI_M1, VAESKF2_VI, 0x0, 0x0 }, // 711 |
| 12704 | { PseudoVAESKF2_VI_M2, VAESKF2_VI, 0x1, 0x0 }, // 712 |
| 12705 | { PseudoVAESKF2_VI_M4, VAESKF2_VI, 0x2, 0x0 }, // 713 |
| 12706 | { PseudoVAESKF2_VI_M8, VAESKF2_VI, 0x3, 0x0 }, // 714 |
| 12707 | { PseudoVAESKF2_VI_MF2, VAESKF2_VI, 0x7, 0x0 }, // 715 |
| 12708 | { PseudoVAESZ_VS_M1_M1, VAESZ_VS, 0x0, 0x0 }, // 716 |
| 12709 | { PseudoVAESZ_VS_M1_MF2, VAESZ_VS, 0x0, 0x0 }, // 717 |
| 12710 | { PseudoVAESZ_VS_M1_MF4, VAESZ_VS, 0x0, 0x0 }, // 718 |
| 12711 | { PseudoVAESZ_VS_M1_MF8, VAESZ_VS, 0x0, 0x0 }, // 719 |
| 12712 | { PseudoVAESZ_VS_M2_M1, VAESZ_VS, 0x1, 0x0 }, // 720 |
| 12713 | { PseudoVAESZ_VS_M2_M2, VAESZ_VS, 0x1, 0x0 }, // 721 |
| 12714 | { PseudoVAESZ_VS_M2_MF2, VAESZ_VS, 0x1, 0x0 }, // 722 |
| 12715 | { PseudoVAESZ_VS_M2_MF4, VAESZ_VS, 0x1, 0x0 }, // 723 |
| 12716 | { PseudoVAESZ_VS_M2_MF8, VAESZ_VS, 0x1, 0x0 }, // 724 |
| 12717 | { PseudoVAESZ_VS_M4_M1, VAESZ_VS, 0x2, 0x0 }, // 725 |
| 12718 | { PseudoVAESZ_VS_M4_M2, VAESZ_VS, 0x2, 0x0 }, // 726 |
| 12719 | { PseudoVAESZ_VS_M4_M4, VAESZ_VS, 0x2, 0x0 }, // 727 |
| 12720 | { PseudoVAESZ_VS_M4_MF2, VAESZ_VS, 0x2, 0x0 }, // 728 |
| 12721 | { PseudoVAESZ_VS_M4_MF4, VAESZ_VS, 0x2, 0x0 }, // 729 |
| 12722 | { PseudoVAESZ_VS_M4_MF8, VAESZ_VS, 0x2, 0x0 }, // 730 |
| 12723 | { PseudoVAESZ_VS_M8_M1, VAESZ_VS, 0x3, 0x0 }, // 731 |
| 12724 | { PseudoVAESZ_VS_M8_M2, VAESZ_VS, 0x3, 0x0 }, // 732 |
| 12725 | { PseudoVAESZ_VS_M8_M4, VAESZ_VS, 0x3, 0x0 }, // 733 |
| 12726 | { PseudoVAESZ_VS_M8_MF2, VAESZ_VS, 0x3, 0x0 }, // 734 |
| 12727 | { PseudoVAESZ_VS_M8_MF4, VAESZ_VS, 0x3, 0x0 }, // 735 |
| 12728 | { PseudoVAESZ_VS_M8_MF8, VAESZ_VS, 0x3, 0x0 }, // 736 |
| 12729 | { PseudoVAESZ_VS_MF2_MF2, VAESZ_VS, 0x7, 0x0 }, // 737 |
| 12730 | { PseudoVAESZ_VS_MF2_MF4, VAESZ_VS, 0x7, 0x0 }, // 738 |
| 12731 | { PseudoVAESZ_VS_MF2_MF8, VAESZ_VS, 0x7, 0x0 }, // 739 |
| 12732 | { PseudoVANDN_VV_M1, VANDN_VV, 0x0, 0x0 }, // 740 |
| 12733 | { PseudoVANDN_VV_M2, VANDN_VV, 0x1, 0x0 }, // 741 |
| 12734 | { PseudoVANDN_VV_M4, VANDN_VV, 0x2, 0x0 }, // 742 |
| 12735 | { PseudoVANDN_VV_M8, VANDN_VV, 0x3, 0x0 }, // 743 |
| 12736 | { PseudoVANDN_VV_MF8, VANDN_VV, 0x5, 0x0 }, // 744 |
| 12737 | { PseudoVANDN_VV_MF4, VANDN_VV, 0x6, 0x0 }, // 745 |
| 12738 | { PseudoVANDN_VV_MF2, VANDN_VV, 0x7, 0x0 }, // 746 |
| 12739 | { PseudoVANDN_VX_M1, VANDN_VX, 0x0, 0x0 }, // 747 |
| 12740 | { PseudoVANDN_VX_M2, VANDN_VX, 0x1, 0x0 }, // 748 |
| 12741 | { PseudoVANDN_VX_M4, VANDN_VX, 0x2, 0x0 }, // 749 |
| 12742 | { PseudoVANDN_VX_M8, VANDN_VX, 0x3, 0x0 }, // 750 |
| 12743 | { PseudoVANDN_VX_MF8, VANDN_VX, 0x5, 0x0 }, // 751 |
| 12744 | { PseudoVANDN_VX_MF4, VANDN_VX, 0x6, 0x0 }, // 752 |
| 12745 | { PseudoVANDN_VX_MF2, VANDN_VX, 0x7, 0x0 }, // 753 |
| 12746 | { PseudoVAND_VI_M1, VAND_VI, 0x0, 0x0 }, // 754 |
| 12747 | { PseudoVAND_VI_M2, VAND_VI, 0x1, 0x0 }, // 755 |
| 12748 | { PseudoVAND_VI_M4, VAND_VI, 0x2, 0x0 }, // 756 |
| 12749 | { PseudoVAND_VI_M8, VAND_VI, 0x3, 0x0 }, // 757 |
| 12750 | { PseudoVAND_VI_MF8, VAND_VI, 0x5, 0x0 }, // 758 |
| 12751 | { PseudoVAND_VI_MF4, VAND_VI, 0x6, 0x0 }, // 759 |
| 12752 | { PseudoVAND_VI_MF2, VAND_VI, 0x7, 0x0 }, // 760 |
| 12753 | { PseudoVAND_VV_M1, VAND_VV, 0x0, 0x0 }, // 761 |
| 12754 | { PseudoVAND_VV_M2, VAND_VV, 0x1, 0x0 }, // 762 |
| 12755 | { PseudoVAND_VV_M4, VAND_VV, 0x2, 0x0 }, // 763 |
| 12756 | { PseudoVAND_VV_M8, VAND_VV, 0x3, 0x0 }, // 764 |
| 12757 | { PseudoVAND_VV_MF8, VAND_VV, 0x5, 0x0 }, // 765 |
| 12758 | { PseudoVAND_VV_MF4, VAND_VV, 0x6, 0x0 }, // 766 |
| 12759 | { PseudoVAND_VV_MF2, VAND_VV, 0x7, 0x0 }, // 767 |
| 12760 | { PseudoVAND_VX_M1, VAND_VX, 0x0, 0x0 }, // 768 |
| 12761 | { PseudoVAND_VX_M2, VAND_VX, 0x1, 0x0 }, // 769 |
| 12762 | { PseudoVAND_VX_M4, VAND_VX, 0x2, 0x0 }, // 770 |
| 12763 | { PseudoVAND_VX_M8, VAND_VX, 0x3, 0x0 }, // 771 |
| 12764 | { PseudoVAND_VX_MF8, VAND_VX, 0x5, 0x0 }, // 772 |
| 12765 | { PseudoVAND_VX_MF4, VAND_VX, 0x6, 0x0 }, // 773 |
| 12766 | { PseudoVAND_VX_MF2, VAND_VX, 0x7, 0x0 }, // 774 |
| 12767 | { PseudoVASUBU_VV_M1, VASUBU_VV, 0x0, 0x0 }, // 775 |
| 12768 | { PseudoVASUBU_VV_M2, VASUBU_VV, 0x1, 0x0 }, // 776 |
| 12769 | { PseudoVASUBU_VV_M4, VASUBU_VV, 0x2, 0x0 }, // 777 |
| 12770 | { PseudoVASUBU_VV_M8, VASUBU_VV, 0x3, 0x0 }, // 778 |
| 12771 | { PseudoVASUBU_VV_MF8, VASUBU_VV, 0x5, 0x0 }, // 779 |
| 12772 | { PseudoVASUBU_VV_MF4, VASUBU_VV, 0x6, 0x0 }, // 780 |
| 12773 | { PseudoVASUBU_VV_MF2, VASUBU_VV, 0x7, 0x0 }, // 781 |
| 12774 | { PseudoVASUBU_VX_M1, VASUBU_VX, 0x0, 0x0 }, // 782 |
| 12775 | { PseudoVASUBU_VX_M2, VASUBU_VX, 0x1, 0x0 }, // 783 |
| 12776 | { PseudoVASUBU_VX_M4, VASUBU_VX, 0x2, 0x0 }, // 784 |
| 12777 | { PseudoVASUBU_VX_M8, VASUBU_VX, 0x3, 0x0 }, // 785 |
| 12778 | { PseudoVASUBU_VX_MF8, VASUBU_VX, 0x5, 0x0 }, // 786 |
| 12779 | { PseudoVASUBU_VX_MF4, VASUBU_VX, 0x6, 0x0 }, // 787 |
| 12780 | { PseudoVASUBU_VX_MF2, VASUBU_VX, 0x7, 0x0 }, // 788 |
| 12781 | { PseudoVASUB_VV_M1, VASUB_VV, 0x0, 0x0 }, // 789 |
| 12782 | { PseudoVASUB_VV_M2, VASUB_VV, 0x1, 0x0 }, // 790 |
| 12783 | { PseudoVASUB_VV_M4, VASUB_VV, 0x2, 0x0 }, // 791 |
| 12784 | { PseudoVASUB_VV_M8, VASUB_VV, 0x3, 0x0 }, // 792 |
| 12785 | { PseudoVASUB_VV_MF8, VASUB_VV, 0x5, 0x0 }, // 793 |
| 12786 | { PseudoVASUB_VV_MF4, VASUB_VV, 0x6, 0x0 }, // 794 |
| 12787 | { PseudoVASUB_VV_MF2, VASUB_VV, 0x7, 0x0 }, // 795 |
| 12788 | { PseudoVASUB_VX_M1, VASUB_VX, 0x0, 0x0 }, // 796 |
| 12789 | { PseudoVASUB_VX_M2, VASUB_VX, 0x1, 0x0 }, // 797 |
| 12790 | { PseudoVASUB_VX_M4, VASUB_VX, 0x2, 0x0 }, // 798 |
| 12791 | { PseudoVASUB_VX_M8, VASUB_VX, 0x3, 0x0 }, // 799 |
| 12792 | { PseudoVASUB_VX_MF8, VASUB_VX, 0x5, 0x0 }, // 800 |
| 12793 | { PseudoVASUB_VX_MF4, VASUB_VX, 0x6, 0x0 }, // 801 |
| 12794 | { PseudoVASUB_VX_MF2, VASUB_VX, 0x7, 0x0 }, // 802 |
| 12795 | { PseudoVBREV8_V_M1, VBREV8_V, 0x0, 0x0 }, // 803 |
| 12796 | { PseudoVBREV8_V_M2, VBREV8_V, 0x1, 0x0 }, // 804 |
| 12797 | { PseudoVBREV8_V_M4, VBREV8_V, 0x2, 0x0 }, // 805 |
| 12798 | { PseudoVBREV8_V_M8, VBREV8_V, 0x3, 0x0 }, // 806 |
| 12799 | { PseudoVBREV8_V_MF8, VBREV8_V, 0x5, 0x0 }, // 807 |
| 12800 | { PseudoVBREV8_V_MF4, VBREV8_V, 0x6, 0x0 }, // 808 |
| 12801 | { PseudoVBREV8_V_MF2, VBREV8_V, 0x7, 0x0 }, // 809 |
| 12802 | { PseudoVBREV_V_M1, VBREV_V, 0x0, 0x0 }, // 810 |
| 12803 | { PseudoVBREV_V_M2, VBREV_V, 0x1, 0x0 }, // 811 |
| 12804 | { PseudoVBREV_V_M4, VBREV_V, 0x2, 0x0 }, // 812 |
| 12805 | { PseudoVBREV_V_M8, VBREV_V, 0x3, 0x0 }, // 813 |
| 12806 | { PseudoVBREV_V_MF8, VBREV_V, 0x5, 0x0 }, // 814 |
| 12807 | { PseudoVBREV_V_MF4, VBREV_V, 0x6, 0x0 }, // 815 |
| 12808 | { PseudoVBREV_V_MF2, VBREV_V, 0x7, 0x0 }, // 816 |
| 12809 | { PseudoVCLMULH_VV_M1, VCLMULH_VV, 0x0, 0x0 }, // 817 |
| 12810 | { PseudoVCLMULH_VV_M2, VCLMULH_VV, 0x1, 0x0 }, // 818 |
| 12811 | { PseudoVCLMULH_VV_M4, VCLMULH_VV, 0x2, 0x0 }, // 819 |
| 12812 | { PseudoVCLMULH_VV_M8, VCLMULH_VV, 0x3, 0x0 }, // 820 |
| 12813 | { PseudoVCLMULH_VV_MF8, VCLMULH_VV, 0x5, 0x0 }, // 821 |
| 12814 | { PseudoVCLMULH_VV_MF4, VCLMULH_VV, 0x6, 0x0 }, // 822 |
| 12815 | { PseudoVCLMULH_VV_MF2, VCLMULH_VV, 0x7, 0x0 }, // 823 |
| 12816 | { PseudoVCLMULH_VX_M1, VCLMULH_VX, 0x0, 0x0 }, // 824 |
| 12817 | { PseudoVCLMULH_VX_M2, VCLMULH_VX, 0x1, 0x0 }, // 825 |
| 12818 | { PseudoVCLMULH_VX_M4, VCLMULH_VX, 0x2, 0x0 }, // 826 |
| 12819 | { PseudoVCLMULH_VX_M8, VCLMULH_VX, 0x3, 0x0 }, // 827 |
| 12820 | { PseudoVCLMULH_VX_MF8, VCLMULH_VX, 0x5, 0x0 }, // 828 |
| 12821 | { PseudoVCLMULH_VX_MF4, VCLMULH_VX, 0x6, 0x0 }, // 829 |
| 12822 | { PseudoVCLMULH_VX_MF2, VCLMULH_VX, 0x7, 0x0 }, // 830 |
| 12823 | { PseudoVCLMUL_VV_M1, VCLMUL_VV, 0x0, 0x0 }, // 831 |
| 12824 | { PseudoVCLMUL_VV_M2, VCLMUL_VV, 0x1, 0x0 }, // 832 |
| 12825 | { PseudoVCLMUL_VV_M4, VCLMUL_VV, 0x2, 0x0 }, // 833 |
| 12826 | { PseudoVCLMUL_VV_M8, VCLMUL_VV, 0x3, 0x0 }, // 834 |
| 12827 | { PseudoVCLMUL_VV_MF8, VCLMUL_VV, 0x5, 0x0 }, // 835 |
| 12828 | { PseudoVCLMUL_VV_MF4, VCLMUL_VV, 0x6, 0x0 }, // 836 |
| 12829 | { PseudoVCLMUL_VV_MF2, VCLMUL_VV, 0x7, 0x0 }, // 837 |
| 12830 | { PseudoVCLMUL_VX_M1, VCLMUL_VX, 0x0, 0x0 }, // 838 |
| 12831 | { PseudoVCLMUL_VX_M2, VCLMUL_VX, 0x1, 0x0 }, // 839 |
| 12832 | { PseudoVCLMUL_VX_M4, VCLMUL_VX, 0x2, 0x0 }, // 840 |
| 12833 | { PseudoVCLMUL_VX_M8, VCLMUL_VX, 0x3, 0x0 }, // 841 |
| 12834 | { PseudoVCLMUL_VX_MF8, VCLMUL_VX, 0x5, 0x0 }, // 842 |
| 12835 | { PseudoVCLMUL_VX_MF4, VCLMUL_VX, 0x6, 0x0 }, // 843 |
| 12836 | { PseudoVCLMUL_VX_MF2, VCLMUL_VX, 0x7, 0x0 }, // 844 |
| 12837 | { PseudoVCLZ_V_M1, VCLZ_V, 0x0, 0x0 }, // 845 |
| 12838 | { PseudoVCLZ_V_M2, VCLZ_V, 0x1, 0x0 }, // 846 |
| 12839 | { PseudoVCLZ_V_M4, VCLZ_V, 0x2, 0x0 }, // 847 |
| 12840 | { PseudoVCLZ_V_M8, VCLZ_V, 0x3, 0x0 }, // 848 |
| 12841 | { PseudoVCLZ_V_MF8, VCLZ_V, 0x5, 0x0 }, // 849 |
| 12842 | { PseudoVCLZ_V_MF4, VCLZ_V, 0x6, 0x0 }, // 850 |
| 12843 | { PseudoVCLZ_V_MF2, VCLZ_V, 0x7, 0x0 }, // 851 |
| 12844 | { PseudoVCOMPRESS_VM_M1_E8, VCOMPRESS_VM, 0x0, 0x8 }, // 852 |
| 12845 | { PseudoVCOMPRESS_VM_M1_E16, VCOMPRESS_VM, 0x0, 0x10 }, // 853 |
| 12846 | { PseudoVCOMPRESS_VM_M1_E32, VCOMPRESS_VM, 0x0, 0x20 }, // 854 |
| 12847 | { PseudoVCOMPRESS_VM_M1_E64, VCOMPRESS_VM, 0x0, 0x40 }, // 855 |
| 12848 | { PseudoVCOMPRESS_VM_M2_E8, VCOMPRESS_VM, 0x1, 0x8 }, // 856 |
| 12849 | { PseudoVCOMPRESS_VM_M2_E16, VCOMPRESS_VM, 0x1, 0x10 }, // 857 |
| 12850 | { PseudoVCOMPRESS_VM_M2_E32, VCOMPRESS_VM, 0x1, 0x20 }, // 858 |
| 12851 | { PseudoVCOMPRESS_VM_M2_E64, VCOMPRESS_VM, 0x1, 0x40 }, // 859 |
| 12852 | { PseudoVCOMPRESS_VM_M4_E8, VCOMPRESS_VM, 0x2, 0x8 }, // 860 |
| 12853 | { PseudoVCOMPRESS_VM_M4_E16, VCOMPRESS_VM, 0x2, 0x10 }, // 861 |
| 12854 | { PseudoVCOMPRESS_VM_M4_E32, VCOMPRESS_VM, 0x2, 0x20 }, // 862 |
| 12855 | { PseudoVCOMPRESS_VM_M4_E64, VCOMPRESS_VM, 0x2, 0x40 }, // 863 |
| 12856 | { PseudoVCOMPRESS_VM_M8_E8, VCOMPRESS_VM, 0x3, 0x8 }, // 864 |
| 12857 | { PseudoVCOMPRESS_VM_M8_E16, VCOMPRESS_VM, 0x3, 0x10 }, // 865 |
| 12858 | { PseudoVCOMPRESS_VM_M8_E32, VCOMPRESS_VM, 0x3, 0x20 }, // 866 |
| 12859 | { PseudoVCOMPRESS_VM_M8_E64, VCOMPRESS_VM, 0x3, 0x40 }, // 867 |
| 12860 | { PseudoVCOMPRESS_VM_MF8_E8, VCOMPRESS_VM, 0x5, 0x8 }, // 868 |
| 12861 | { PseudoVCOMPRESS_VM_MF4_E8, VCOMPRESS_VM, 0x6, 0x8 }, // 869 |
| 12862 | { PseudoVCOMPRESS_VM_MF4_E16, VCOMPRESS_VM, 0x6, 0x10 }, // 870 |
| 12863 | { PseudoVCOMPRESS_VM_MF2_E8, VCOMPRESS_VM, 0x7, 0x8 }, // 871 |
| 12864 | { PseudoVCOMPRESS_VM_MF2_E16, VCOMPRESS_VM, 0x7, 0x10 }, // 872 |
| 12865 | { PseudoVCOMPRESS_VM_MF2_E32, VCOMPRESS_VM, 0x7, 0x20 }, // 873 |
| 12866 | { PseudoVCPOP_M_B8, VCPOP_M, 0x0, 0x0 }, // 874 |
| 12867 | { PseudoVCPOP_M_B4, VCPOP_M, 0x1, 0x0 }, // 875 |
| 12868 | { PseudoVCPOP_M_B2, VCPOP_M, 0x2, 0x0 }, // 876 |
| 12869 | { PseudoVCPOP_M_B1, VCPOP_M, 0x3, 0x0 }, // 877 |
| 12870 | { PseudoVCPOP_M_B64, VCPOP_M, 0x5, 0x0 }, // 878 |
| 12871 | { PseudoVCPOP_M_B32, VCPOP_M, 0x6, 0x0 }, // 879 |
| 12872 | { PseudoVCPOP_M_B16, VCPOP_M, 0x7, 0x0 }, // 880 |
| 12873 | { PseudoVCPOP_V_M1, VCPOP_V, 0x0, 0x0 }, // 881 |
| 12874 | { PseudoVCPOP_V_M2, VCPOP_V, 0x1, 0x0 }, // 882 |
| 12875 | { PseudoVCPOP_V_M4, VCPOP_V, 0x2, 0x0 }, // 883 |
| 12876 | { PseudoVCPOP_V_M8, VCPOP_V, 0x3, 0x0 }, // 884 |
| 12877 | { PseudoVCPOP_V_MF8, VCPOP_V, 0x5, 0x0 }, // 885 |
| 12878 | { PseudoVCPOP_V_MF4, VCPOP_V, 0x6, 0x0 }, // 886 |
| 12879 | { PseudoVCPOP_V_MF2, VCPOP_V, 0x7, 0x0 }, // 887 |
| 12880 | { PseudoVCTZ_V_M1, VCTZ_V, 0x0, 0x0 }, // 888 |
| 12881 | { PseudoVCTZ_V_M2, VCTZ_V, 0x1, 0x0 }, // 889 |
| 12882 | { PseudoVCTZ_V_M4, VCTZ_V, 0x2, 0x0 }, // 890 |
| 12883 | { PseudoVCTZ_V_M8, VCTZ_V, 0x3, 0x0 }, // 891 |
| 12884 | { PseudoVCTZ_V_MF8, VCTZ_V, 0x5, 0x0 }, // 892 |
| 12885 | { PseudoVCTZ_V_MF4, VCTZ_V, 0x6, 0x0 }, // 893 |
| 12886 | { PseudoVCTZ_V_MF2, VCTZ_V, 0x7, 0x0 }, // 894 |
| 12887 | { PseudoVDIVU_VV_M1_E8, VDIVU_VV, 0x0, 0x8 }, // 895 |
| 12888 | { PseudoVDIVU_VV_M1_E16, VDIVU_VV, 0x0, 0x10 }, // 896 |
| 12889 | { PseudoVDIVU_VV_M1_E32, VDIVU_VV, 0x0, 0x20 }, // 897 |
| 12890 | { PseudoVDIVU_VV_M1_E64, VDIVU_VV, 0x0, 0x40 }, // 898 |
| 12891 | { PseudoVDIVU_VV_M2_E8, VDIVU_VV, 0x1, 0x8 }, // 899 |
| 12892 | { PseudoVDIVU_VV_M2_E16, VDIVU_VV, 0x1, 0x10 }, // 900 |
| 12893 | { PseudoVDIVU_VV_M2_E32, VDIVU_VV, 0x1, 0x20 }, // 901 |
| 12894 | { PseudoVDIVU_VV_M2_E64, VDIVU_VV, 0x1, 0x40 }, // 902 |
| 12895 | { PseudoVDIVU_VV_M4_E8, VDIVU_VV, 0x2, 0x8 }, // 903 |
| 12896 | { PseudoVDIVU_VV_M4_E16, VDIVU_VV, 0x2, 0x10 }, // 904 |
| 12897 | { PseudoVDIVU_VV_M4_E32, VDIVU_VV, 0x2, 0x20 }, // 905 |
| 12898 | { PseudoVDIVU_VV_M4_E64, VDIVU_VV, 0x2, 0x40 }, // 906 |
| 12899 | { PseudoVDIVU_VV_M8_E8, VDIVU_VV, 0x3, 0x8 }, // 907 |
| 12900 | { PseudoVDIVU_VV_M8_E16, VDIVU_VV, 0x3, 0x10 }, // 908 |
| 12901 | { PseudoVDIVU_VV_M8_E32, VDIVU_VV, 0x3, 0x20 }, // 909 |
| 12902 | { PseudoVDIVU_VV_M8_E64, VDIVU_VV, 0x3, 0x40 }, // 910 |
| 12903 | { PseudoVDIVU_VV_MF8_E8, VDIVU_VV, 0x5, 0x8 }, // 911 |
| 12904 | { PseudoVDIVU_VV_MF4_E8, VDIVU_VV, 0x6, 0x8 }, // 912 |
| 12905 | { PseudoVDIVU_VV_MF4_E16, VDIVU_VV, 0x6, 0x10 }, // 913 |
| 12906 | { PseudoVDIVU_VV_MF2_E8, VDIVU_VV, 0x7, 0x8 }, // 914 |
| 12907 | { PseudoVDIVU_VV_MF2_E16, VDIVU_VV, 0x7, 0x10 }, // 915 |
| 12908 | { PseudoVDIVU_VV_MF2_E32, VDIVU_VV, 0x7, 0x20 }, // 916 |
| 12909 | { PseudoVDIVU_VX_M1_E8, VDIVU_VX, 0x0, 0x8 }, // 917 |
| 12910 | { PseudoVDIVU_VX_M1_E16, VDIVU_VX, 0x0, 0x10 }, // 918 |
| 12911 | { PseudoVDIVU_VX_M1_E32, VDIVU_VX, 0x0, 0x20 }, // 919 |
| 12912 | { PseudoVDIVU_VX_M1_E64, VDIVU_VX, 0x0, 0x40 }, // 920 |
| 12913 | { PseudoVDIVU_VX_M2_E8, VDIVU_VX, 0x1, 0x8 }, // 921 |
| 12914 | { PseudoVDIVU_VX_M2_E16, VDIVU_VX, 0x1, 0x10 }, // 922 |
| 12915 | { PseudoVDIVU_VX_M2_E32, VDIVU_VX, 0x1, 0x20 }, // 923 |
| 12916 | { PseudoVDIVU_VX_M2_E64, VDIVU_VX, 0x1, 0x40 }, // 924 |
| 12917 | { PseudoVDIVU_VX_M4_E8, VDIVU_VX, 0x2, 0x8 }, // 925 |
| 12918 | { PseudoVDIVU_VX_M4_E16, VDIVU_VX, 0x2, 0x10 }, // 926 |
| 12919 | { PseudoVDIVU_VX_M4_E32, VDIVU_VX, 0x2, 0x20 }, // 927 |
| 12920 | { PseudoVDIVU_VX_M4_E64, VDIVU_VX, 0x2, 0x40 }, // 928 |
| 12921 | { PseudoVDIVU_VX_M8_E8, VDIVU_VX, 0x3, 0x8 }, // 929 |
| 12922 | { PseudoVDIVU_VX_M8_E16, VDIVU_VX, 0x3, 0x10 }, // 930 |
| 12923 | { PseudoVDIVU_VX_M8_E32, VDIVU_VX, 0x3, 0x20 }, // 931 |
| 12924 | { PseudoVDIVU_VX_M8_E64, VDIVU_VX, 0x3, 0x40 }, // 932 |
| 12925 | { PseudoVDIVU_VX_MF8_E8, VDIVU_VX, 0x5, 0x8 }, // 933 |
| 12926 | { PseudoVDIVU_VX_MF4_E8, VDIVU_VX, 0x6, 0x8 }, // 934 |
| 12927 | { PseudoVDIVU_VX_MF4_E16, VDIVU_VX, 0x6, 0x10 }, // 935 |
| 12928 | { PseudoVDIVU_VX_MF2_E8, VDIVU_VX, 0x7, 0x8 }, // 936 |
| 12929 | { PseudoVDIVU_VX_MF2_E16, VDIVU_VX, 0x7, 0x10 }, // 937 |
| 12930 | { PseudoVDIVU_VX_MF2_E32, VDIVU_VX, 0x7, 0x20 }, // 938 |
| 12931 | { PseudoVDIV_VV_M1_E8, VDIV_VV, 0x0, 0x8 }, // 939 |
| 12932 | { PseudoVDIV_VV_M1_E16, VDIV_VV, 0x0, 0x10 }, // 940 |
| 12933 | { PseudoVDIV_VV_M1_E32, VDIV_VV, 0x0, 0x20 }, // 941 |
| 12934 | { PseudoVDIV_VV_M1_E64, VDIV_VV, 0x0, 0x40 }, // 942 |
| 12935 | { PseudoVDIV_VV_M2_E8, VDIV_VV, 0x1, 0x8 }, // 943 |
| 12936 | { PseudoVDIV_VV_M2_E16, VDIV_VV, 0x1, 0x10 }, // 944 |
| 12937 | { PseudoVDIV_VV_M2_E32, VDIV_VV, 0x1, 0x20 }, // 945 |
| 12938 | { PseudoVDIV_VV_M2_E64, VDIV_VV, 0x1, 0x40 }, // 946 |
| 12939 | { PseudoVDIV_VV_M4_E8, VDIV_VV, 0x2, 0x8 }, // 947 |
| 12940 | { PseudoVDIV_VV_M4_E16, VDIV_VV, 0x2, 0x10 }, // 948 |
| 12941 | { PseudoVDIV_VV_M4_E32, VDIV_VV, 0x2, 0x20 }, // 949 |
| 12942 | { PseudoVDIV_VV_M4_E64, VDIV_VV, 0x2, 0x40 }, // 950 |
| 12943 | { PseudoVDIV_VV_M8_E8, VDIV_VV, 0x3, 0x8 }, // 951 |
| 12944 | { PseudoVDIV_VV_M8_E16, VDIV_VV, 0x3, 0x10 }, // 952 |
| 12945 | { PseudoVDIV_VV_M8_E32, VDIV_VV, 0x3, 0x20 }, // 953 |
| 12946 | { PseudoVDIV_VV_M8_E64, VDIV_VV, 0x3, 0x40 }, // 954 |
| 12947 | { PseudoVDIV_VV_MF8_E8, VDIV_VV, 0x5, 0x8 }, // 955 |
| 12948 | { PseudoVDIV_VV_MF4_E8, VDIV_VV, 0x6, 0x8 }, // 956 |
| 12949 | { PseudoVDIV_VV_MF4_E16, VDIV_VV, 0x6, 0x10 }, // 957 |
| 12950 | { PseudoVDIV_VV_MF2_E8, VDIV_VV, 0x7, 0x8 }, // 958 |
| 12951 | { PseudoVDIV_VV_MF2_E16, VDIV_VV, 0x7, 0x10 }, // 959 |
| 12952 | { PseudoVDIV_VV_MF2_E32, VDIV_VV, 0x7, 0x20 }, // 960 |
| 12953 | { PseudoVDIV_VX_M1_E8, VDIV_VX, 0x0, 0x8 }, // 961 |
| 12954 | { PseudoVDIV_VX_M1_E16, VDIV_VX, 0x0, 0x10 }, // 962 |
| 12955 | { PseudoVDIV_VX_M1_E32, VDIV_VX, 0x0, 0x20 }, // 963 |
| 12956 | { PseudoVDIV_VX_M1_E64, VDIV_VX, 0x0, 0x40 }, // 964 |
| 12957 | { PseudoVDIV_VX_M2_E8, VDIV_VX, 0x1, 0x8 }, // 965 |
| 12958 | { PseudoVDIV_VX_M2_E16, VDIV_VX, 0x1, 0x10 }, // 966 |
| 12959 | { PseudoVDIV_VX_M2_E32, VDIV_VX, 0x1, 0x20 }, // 967 |
| 12960 | { PseudoVDIV_VX_M2_E64, VDIV_VX, 0x1, 0x40 }, // 968 |
| 12961 | { PseudoVDIV_VX_M4_E8, VDIV_VX, 0x2, 0x8 }, // 969 |
| 12962 | { PseudoVDIV_VX_M4_E16, VDIV_VX, 0x2, 0x10 }, // 970 |
| 12963 | { PseudoVDIV_VX_M4_E32, VDIV_VX, 0x2, 0x20 }, // 971 |
| 12964 | { PseudoVDIV_VX_M4_E64, VDIV_VX, 0x2, 0x40 }, // 972 |
| 12965 | { PseudoVDIV_VX_M8_E8, VDIV_VX, 0x3, 0x8 }, // 973 |
| 12966 | { PseudoVDIV_VX_M8_E16, VDIV_VX, 0x3, 0x10 }, // 974 |
| 12967 | { PseudoVDIV_VX_M8_E32, VDIV_VX, 0x3, 0x20 }, // 975 |
| 12968 | { PseudoVDIV_VX_M8_E64, VDIV_VX, 0x3, 0x40 }, // 976 |
| 12969 | { PseudoVDIV_VX_MF8_E8, VDIV_VX, 0x5, 0x8 }, // 977 |
| 12970 | { PseudoVDIV_VX_MF4_E8, VDIV_VX, 0x6, 0x8 }, // 978 |
| 12971 | { PseudoVDIV_VX_MF4_E16, VDIV_VX, 0x6, 0x10 }, // 979 |
| 12972 | { PseudoVDIV_VX_MF2_E8, VDIV_VX, 0x7, 0x8 }, // 980 |
| 12973 | { PseudoVDIV_VX_MF2_E16, VDIV_VX, 0x7, 0x10 }, // 981 |
| 12974 | { PseudoVDIV_VX_MF2_E32, VDIV_VX, 0x7, 0x20 }, // 982 |
| 12975 | { PseudoVFADD_VFPR16_M1_E16, VFADD_VF, 0x0, 0x10 }, // 983 |
| 12976 | { PseudoVFADD_VFPR32_M1_E32, VFADD_VF, 0x0, 0x20 }, // 984 |
| 12977 | { PseudoVFADD_VFPR64_M1_E64, VFADD_VF, 0x0, 0x40 }, // 985 |
| 12978 | { PseudoVFADD_VFPR16_M2_E16, VFADD_VF, 0x1, 0x10 }, // 986 |
| 12979 | { PseudoVFADD_VFPR32_M2_E32, VFADD_VF, 0x1, 0x20 }, // 987 |
| 12980 | { PseudoVFADD_VFPR64_M2_E64, VFADD_VF, 0x1, 0x40 }, // 988 |
| 12981 | { PseudoVFADD_VFPR16_M4_E16, VFADD_VF, 0x2, 0x10 }, // 989 |
| 12982 | { PseudoVFADD_VFPR32_M4_E32, VFADD_VF, 0x2, 0x20 }, // 990 |
| 12983 | { PseudoVFADD_VFPR64_M4_E64, VFADD_VF, 0x2, 0x40 }, // 991 |
| 12984 | { PseudoVFADD_VFPR16_M8_E16, VFADD_VF, 0x3, 0x10 }, // 992 |
| 12985 | { PseudoVFADD_VFPR32_M8_E32, VFADD_VF, 0x3, 0x20 }, // 993 |
| 12986 | { PseudoVFADD_VFPR64_M8_E64, VFADD_VF, 0x3, 0x40 }, // 994 |
| 12987 | { PseudoVFADD_VFPR16_MF4_E16, VFADD_VF, 0x6, 0x10 }, // 995 |
| 12988 | { PseudoVFADD_VFPR16_MF2_E16, VFADD_VF, 0x7, 0x10 }, // 996 |
| 12989 | { PseudoVFADD_VFPR32_MF2_E32, VFADD_VF, 0x7, 0x20 }, // 997 |
| 12990 | { PseudoVFADD_VV_M1_E16, VFADD_VV, 0x0, 0x10 }, // 998 |
| 12991 | { PseudoVFADD_VV_M1_E32, VFADD_VV, 0x0, 0x20 }, // 999 |
| 12992 | { PseudoVFADD_VV_M1_E64, VFADD_VV, 0x0, 0x40 }, // 1000 |
| 12993 | { PseudoVFADD_VV_M2_E16, VFADD_VV, 0x1, 0x10 }, // 1001 |
| 12994 | { PseudoVFADD_VV_M2_E32, VFADD_VV, 0x1, 0x20 }, // 1002 |
| 12995 | { PseudoVFADD_VV_M2_E64, VFADD_VV, 0x1, 0x40 }, // 1003 |
| 12996 | { PseudoVFADD_VV_M4_E16, VFADD_VV, 0x2, 0x10 }, // 1004 |
| 12997 | { PseudoVFADD_VV_M4_E32, VFADD_VV, 0x2, 0x20 }, // 1005 |
| 12998 | { PseudoVFADD_VV_M4_E64, VFADD_VV, 0x2, 0x40 }, // 1006 |
| 12999 | { PseudoVFADD_VV_M8_E16, VFADD_VV, 0x3, 0x10 }, // 1007 |
| 13000 | { PseudoVFADD_VV_M8_E32, VFADD_VV, 0x3, 0x20 }, // 1008 |
| 13001 | { PseudoVFADD_VV_M8_E64, VFADD_VV, 0x3, 0x40 }, // 1009 |
| 13002 | { PseudoVFADD_VV_MF4_E16, VFADD_VV, 0x6, 0x10 }, // 1010 |
| 13003 | { PseudoVFADD_VV_MF2_E16, VFADD_VV, 0x7, 0x10 }, // 1011 |
| 13004 | { PseudoVFADD_VV_MF2_E32, VFADD_VV, 0x7, 0x20 }, // 1012 |
| 13005 | { PseudoVFCLASS_V_M1, VFCLASS_V, 0x0, 0x0 }, // 1013 |
| 13006 | { PseudoVFCLASS_V_M2, VFCLASS_V, 0x1, 0x0 }, // 1014 |
| 13007 | { PseudoVFCLASS_V_M4, VFCLASS_V, 0x2, 0x0 }, // 1015 |
| 13008 | { PseudoVFCLASS_V_M8, VFCLASS_V, 0x3, 0x0 }, // 1016 |
| 13009 | { PseudoVFCLASS_V_MF4, VFCLASS_V, 0x6, 0x0 }, // 1017 |
| 13010 | { PseudoVFCLASS_V_MF2, VFCLASS_V, 0x7, 0x0 }, // 1018 |
| 13011 | { PseudoVFCVT_F_XU_V_M1_E16, VFCVT_F_XU_V, 0x0, 0x10 }, // 1019 |
| 13012 | { PseudoVFCVT_F_XU_V_M1_E32, VFCVT_F_XU_V, 0x0, 0x20 }, // 1020 |
| 13013 | { PseudoVFCVT_F_XU_V_M1_E64, VFCVT_F_XU_V, 0x0, 0x40 }, // 1021 |
| 13014 | { PseudoVFCVT_F_XU_V_M2_E16, VFCVT_F_XU_V, 0x1, 0x10 }, // 1022 |
| 13015 | { PseudoVFCVT_F_XU_V_M2_E32, VFCVT_F_XU_V, 0x1, 0x20 }, // 1023 |
| 13016 | { PseudoVFCVT_F_XU_V_M2_E64, VFCVT_F_XU_V, 0x1, 0x40 }, // 1024 |
| 13017 | { PseudoVFCVT_F_XU_V_M4_E16, VFCVT_F_XU_V, 0x2, 0x10 }, // 1025 |
| 13018 | { PseudoVFCVT_F_XU_V_M4_E32, VFCVT_F_XU_V, 0x2, 0x20 }, // 1026 |
| 13019 | { PseudoVFCVT_F_XU_V_M4_E64, VFCVT_F_XU_V, 0x2, 0x40 }, // 1027 |
| 13020 | { PseudoVFCVT_F_XU_V_M8_E16, VFCVT_F_XU_V, 0x3, 0x10 }, // 1028 |
| 13021 | { PseudoVFCVT_F_XU_V_M8_E32, VFCVT_F_XU_V, 0x3, 0x20 }, // 1029 |
| 13022 | { PseudoVFCVT_F_XU_V_M8_E64, VFCVT_F_XU_V, 0x3, 0x40 }, // 1030 |
| 13023 | { PseudoVFCVT_F_XU_V_MF4_E16, VFCVT_F_XU_V, 0x6, 0x10 }, // 1031 |
| 13024 | { PseudoVFCVT_F_XU_V_MF2_E16, VFCVT_F_XU_V, 0x7, 0x10 }, // 1032 |
| 13025 | { PseudoVFCVT_F_XU_V_MF2_E32, VFCVT_F_XU_V, 0x7, 0x20 }, // 1033 |
| 13026 | { PseudoVFCVT_F_X_V_M1_E16, VFCVT_F_X_V, 0x0, 0x10 }, // 1034 |
| 13027 | { PseudoVFCVT_F_X_V_M1_E32, VFCVT_F_X_V, 0x0, 0x20 }, // 1035 |
| 13028 | { PseudoVFCVT_F_X_V_M1_E64, VFCVT_F_X_V, 0x0, 0x40 }, // 1036 |
| 13029 | { PseudoVFCVT_F_X_V_M2_E16, VFCVT_F_X_V, 0x1, 0x10 }, // 1037 |
| 13030 | { PseudoVFCVT_F_X_V_M2_E32, VFCVT_F_X_V, 0x1, 0x20 }, // 1038 |
| 13031 | { PseudoVFCVT_F_X_V_M2_E64, VFCVT_F_X_V, 0x1, 0x40 }, // 1039 |
| 13032 | { PseudoVFCVT_F_X_V_M4_E16, VFCVT_F_X_V, 0x2, 0x10 }, // 1040 |
| 13033 | { PseudoVFCVT_F_X_V_M4_E32, VFCVT_F_X_V, 0x2, 0x20 }, // 1041 |
| 13034 | { PseudoVFCVT_F_X_V_M4_E64, VFCVT_F_X_V, 0x2, 0x40 }, // 1042 |
| 13035 | { PseudoVFCVT_F_X_V_M8_E16, VFCVT_F_X_V, 0x3, 0x10 }, // 1043 |
| 13036 | { PseudoVFCVT_F_X_V_M8_E32, VFCVT_F_X_V, 0x3, 0x20 }, // 1044 |
| 13037 | { PseudoVFCVT_F_X_V_M8_E64, VFCVT_F_X_V, 0x3, 0x40 }, // 1045 |
| 13038 | { PseudoVFCVT_F_X_V_MF4_E16, VFCVT_F_X_V, 0x6, 0x10 }, // 1046 |
| 13039 | { PseudoVFCVT_F_X_V_MF2_E16, VFCVT_F_X_V, 0x7, 0x10 }, // 1047 |
| 13040 | { PseudoVFCVT_F_X_V_MF2_E32, VFCVT_F_X_V, 0x7, 0x20 }, // 1048 |
| 13041 | { PseudoVFCVT_RTZ_XU_F_V_M1, VFCVT_RTZ_XU_F_V, 0x0, 0x0 }, // 1049 |
| 13042 | { PseudoVFCVT_RTZ_XU_F_V_M2, VFCVT_RTZ_XU_F_V, 0x1, 0x0 }, // 1050 |
| 13043 | { PseudoVFCVT_RTZ_XU_F_V_M4, VFCVT_RTZ_XU_F_V, 0x2, 0x0 }, // 1051 |
| 13044 | { PseudoVFCVT_RTZ_XU_F_V_M8, VFCVT_RTZ_XU_F_V, 0x3, 0x0 }, // 1052 |
| 13045 | { PseudoVFCVT_RTZ_XU_F_V_MF4, VFCVT_RTZ_XU_F_V, 0x6, 0x0 }, // 1053 |
| 13046 | { PseudoVFCVT_RTZ_XU_F_V_MF2, VFCVT_RTZ_XU_F_V, 0x7, 0x0 }, // 1054 |
| 13047 | { PseudoVFCVT_RTZ_X_F_V_M1, VFCVT_RTZ_X_F_V, 0x0, 0x0 }, // 1055 |
| 13048 | { PseudoVFCVT_RTZ_X_F_V_M2, VFCVT_RTZ_X_F_V, 0x1, 0x0 }, // 1056 |
| 13049 | { PseudoVFCVT_RTZ_X_F_V_M4, VFCVT_RTZ_X_F_V, 0x2, 0x0 }, // 1057 |
| 13050 | { PseudoVFCVT_RTZ_X_F_V_M8, VFCVT_RTZ_X_F_V, 0x3, 0x0 }, // 1058 |
| 13051 | { PseudoVFCVT_RTZ_X_F_V_MF4, VFCVT_RTZ_X_F_V, 0x6, 0x0 }, // 1059 |
| 13052 | { PseudoVFCVT_RTZ_X_F_V_MF2, VFCVT_RTZ_X_F_V, 0x7, 0x0 }, // 1060 |
| 13053 | { PseudoVFCVT_XU_F_V_M1, VFCVT_XU_F_V, 0x0, 0x0 }, // 1061 |
| 13054 | { PseudoVFCVT_XU_F_V_M2, VFCVT_XU_F_V, 0x1, 0x0 }, // 1062 |
| 13055 | { PseudoVFCVT_XU_F_V_M4, VFCVT_XU_F_V, 0x2, 0x0 }, // 1063 |
| 13056 | { PseudoVFCVT_XU_F_V_M8, VFCVT_XU_F_V, 0x3, 0x0 }, // 1064 |
| 13057 | { PseudoVFCVT_XU_F_V_MF4, VFCVT_XU_F_V, 0x6, 0x0 }, // 1065 |
| 13058 | { PseudoVFCVT_XU_F_V_MF2, VFCVT_XU_F_V, 0x7, 0x0 }, // 1066 |
| 13059 | { PseudoVFCVT_X_F_V_M1, VFCVT_X_F_V, 0x0, 0x0 }, // 1067 |
| 13060 | { PseudoVFCVT_X_F_V_M2, VFCVT_X_F_V, 0x1, 0x0 }, // 1068 |
| 13061 | { PseudoVFCVT_X_F_V_M4, VFCVT_X_F_V, 0x2, 0x0 }, // 1069 |
| 13062 | { PseudoVFCVT_X_F_V_M8, VFCVT_X_F_V, 0x3, 0x0 }, // 1070 |
| 13063 | { PseudoVFCVT_X_F_V_MF4, VFCVT_X_F_V, 0x6, 0x0 }, // 1071 |
| 13064 | { PseudoVFCVT_X_F_V_MF2, VFCVT_X_F_V, 0x7, 0x0 }, // 1072 |
| 13065 | { PseudoVFDIV_VFPR16_M1_E16, VFDIV_VF, 0x0, 0x10 }, // 1073 |
| 13066 | { PseudoVFDIV_VFPR32_M1_E32, VFDIV_VF, 0x0, 0x20 }, // 1074 |
| 13067 | { PseudoVFDIV_VFPR64_M1_E64, VFDIV_VF, 0x0, 0x40 }, // 1075 |
| 13068 | { PseudoVFDIV_VFPR16_M2_E16, VFDIV_VF, 0x1, 0x10 }, // 1076 |
| 13069 | { PseudoVFDIV_VFPR32_M2_E32, VFDIV_VF, 0x1, 0x20 }, // 1077 |
| 13070 | { PseudoVFDIV_VFPR64_M2_E64, VFDIV_VF, 0x1, 0x40 }, // 1078 |
| 13071 | { PseudoVFDIV_VFPR16_M4_E16, VFDIV_VF, 0x2, 0x10 }, // 1079 |
| 13072 | { PseudoVFDIV_VFPR32_M4_E32, VFDIV_VF, 0x2, 0x20 }, // 1080 |
| 13073 | { PseudoVFDIV_VFPR64_M4_E64, VFDIV_VF, 0x2, 0x40 }, // 1081 |
| 13074 | { PseudoVFDIV_VFPR16_M8_E16, VFDIV_VF, 0x3, 0x10 }, // 1082 |
| 13075 | { PseudoVFDIV_VFPR32_M8_E32, VFDIV_VF, 0x3, 0x20 }, // 1083 |
| 13076 | { PseudoVFDIV_VFPR64_M8_E64, VFDIV_VF, 0x3, 0x40 }, // 1084 |
| 13077 | { PseudoVFDIV_VFPR16_MF4_E16, VFDIV_VF, 0x6, 0x10 }, // 1085 |
| 13078 | { PseudoVFDIV_VFPR16_MF2_E16, VFDIV_VF, 0x7, 0x10 }, // 1086 |
| 13079 | { PseudoVFDIV_VFPR32_MF2_E32, VFDIV_VF, 0x7, 0x20 }, // 1087 |
| 13080 | { PseudoVFDIV_VV_M1_E16, VFDIV_VV, 0x0, 0x10 }, // 1088 |
| 13081 | { PseudoVFDIV_VV_M1_E32, VFDIV_VV, 0x0, 0x20 }, // 1089 |
| 13082 | { PseudoVFDIV_VV_M1_E64, VFDIV_VV, 0x0, 0x40 }, // 1090 |
| 13083 | { PseudoVFDIV_VV_M2_E16, VFDIV_VV, 0x1, 0x10 }, // 1091 |
| 13084 | { PseudoVFDIV_VV_M2_E32, VFDIV_VV, 0x1, 0x20 }, // 1092 |
| 13085 | { PseudoVFDIV_VV_M2_E64, VFDIV_VV, 0x1, 0x40 }, // 1093 |
| 13086 | { PseudoVFDIV_VV_M4_E16, VFDIV_VV, 0x2, 0x10 }, // 1094 |
| 13087 | { PseudoVFDIV_VV_M4_E32, VFDIV_VV, 0x2, 0x20 }, // 1095 |
| 13088 | { PseudoVFDIV_VV_M4_E64, VFDIV_VV, 0x2, 0x40 }, // 1096 |
| 13089 | { PseudoVFDIV_VV_M8_E16, VFDIV_VV, 0x3, 0x10 }, // 1097 |
| 13090 | { PseudoVFDIV_VV_M8_E32, VFDIV_VV, 0x3, 0x20 }, // 1098 |
| 13091 | { PseudoVFDIV_VV_M8_E64, VFDIV_VV, 0x3, 0x40 }, // 1099 |
| 13092 | { PseudoVFDIV_VV_MF4_E16, VFDIV_VV, 0x6, 0x10 }, // 1100 |
| 13093 | { PseudoVFDIV_VV_MF2_E16, VFDIV_VV, 0x7, 0x10 }, // 1101 |
| 13094 | { PseudoVFDIV_VV_MF2_E32, VFDIV_VV, 0x7, 0x20 }, // 1102 |
| 13095 | { PseudoVFIRST_M_B8, VFIRST_M, 0x0, 0x0 }, // 1103 |
| 13096 | { PseudoVFIRST_M_B4, VFIRST_M, 0x1, 0x0 }, // 1104 |
| 13097 | { PseudoVFIRST_M_B2, VFIRST_M, 0x2, 0x0 }, // 1105 |
| 13098 | { PseudoVFIRST_M_B1, VFIRST_M, 0x3, 0x0 }, // 1106 |
| 13099 | { PseudoVFIRST_M_B64, VFIRST_M, 0x5, 0x0 }, // 1107 |
| 13100 | { PseudoVFIRST_M_B32, VFIRST_M, 0x6, 0x0 }, // 1108 |
| 13101 | { PseudoVFIRST_M_B16, VFIRST_M, 0x7, 0x0 }, // 1109 |
| 13102 | { PseudoVFMACC_VFPR16_M1_E16, VFMACC_VF, 0x0, 0x0 }, // 1110 |
| 13103 | { PseudoVFMACC_VFPR32_M1_E32, VFMACC_VF, 0x0, 0x0 }, // 1111 |
| 13104 | { PseudoVFMACC_VFPR64_M1_E64, VFMACC_VF, 0x0, 0x0 }, // 1112 |
| 13105 | { PseudoVFMACC_VFPR16_M2_E16, VFMACC_VF, 0x1, 0x0 }, // 1113 |
| 13106 | { PseudoVFMACC_VFPR32_M2_E32, VFMACC_VF, 0x1, 0x0 }, // 1114 |
| 13107 | { PseudoVFMACC_VFPR64_M2_E64, VFMACC_VF, 0x1, 0x0 }, // 1115 |
| 13108 | { PseudoVFMACC_VFPR16_M4_E16, VFMACC_VF, 0x2, 0x0 }, // 1116 |
| 13109 | { PseudoVFMACC_VFPR32_M4_E32, VFMACC_VF, 0x2, 0x0 }, // 1117 |
| 13110 | { PseudoVFMACC_VFPR64_M4_E64, VFMACC_VF, 0x2, 0x0 }, // 1118 |
| 13111 | { PseudoVFMACC_VFPR16_M8_E16, VFMACC_VF, 0x3, 0x0 }, // 1119 |
| 13112 | { PseudoVFMACC_VFPR32_M8_E32, VFMACC_VF, 0x3, 0x0 }, // 1120 |
| 13113 | { PseudoVFMACC_VFPR64_M8_E64, VFMACC_VF, 0x3, 0x0 }, // 1121 |
| 13114 | { PseudoVFMACC_VFPR16_MF4_E16, VFMACC_VF, 0x6, 0x0 }, // 1122 |
| 13115 | { PseudoVFMACC_VFPR16_MF2_E16, VFMACC_VF, 0x7, 0x0 }, // 1123 |
| 13116 | { PseudoVFMACC_VFPR32_MF2_E32, VFMACC_VF, 0x7, 0x0 }, // 1124 |
| 13117 | { PseudoVFMACC_VV_M1_E16, VFMACC_VV, 0x0, 0x0 }, // 1125 |
| 13118 | { PseudoVFMACC_VV_M1_E32, VFMACC_VV, 0x0, 0x0 }, // 1126 |
| 13119 | { PseudoVFMACC_VV_M1_E64, VFMACC_VV, 0x0, 0x0 }, // 1127 |
| 13120 | { PseudoVFMACC_VV_M2_E16, VFMACC_VV, 0x1, 0x0 }, // 1128 |
| 13121 | { PseudoVFMACC_VV_M2_E32, VFMACC_VV, 0x1, 0x0 }, // 1129 |
| 13122 | { PseudoVFMACC_VV_M2_E64, VFMACC_VV, 0x1, 0x0 }, // 1130 |
| 13123 | { PseudoVFMACC_VV_M4_E16, VFMACC_VV, 0x2, 0x0 }, // 1131 |
| 13124 | { PseudoVFMACC_VV_M4_E32, VFMACC_VV, 0x2, 0x0 }, // 1132 |
| 13125 | { PseudoVFMACC_VV_M4_E64, VFMACC_VV, 0x2, 0x0 }, // 1133 |
| 13126 | { PseudoVFMACC_VV_M8_E16, VFMACC_VV, 0x3, 0x0 }, // 1134 |
| 13127 | { PseudoVFMACC_VV_M8_E32, VFMACC_VV, 0x3, 0x0 }, // 1135 |
| 13128 | { PseudoVFMACC_VV_M8_E64, VFMACC_VV, 0x3, 0x0 }, // 1136 |
| 13129 | { PseudoVFMACC_VV_MF4_E16, VFMACC_VV, 0x6, 0x0 }, // 1137 |
| 13130 | { PseudoVFMACC_VV_MF2_E16, VFMACC_VV, 0x7, 0x0 }, // 1138 |
| 13131 | { PseudoVFMACC_VV_MF2_E32, VFMACC_VV, 0x7, 0x0 }, // 1139 |
| 13132 | { PseudoVFMADD_VFPR16_M1_E16, VFMADD_VF, 0x0, 0x0 }, // 1140 |
| 13133 | { PseudoVFMADD_VFPR32_M1_E32, VFMADD_VF, 0x0, 0x0 }, // 1141 |
| 13134 | { PseudoVFMADD_VFPR64_M1_E64, VFMADD_VF, 0x0, 0x0 }, // 1142 |
| 13135 | { PseudoVFMADD_VFPR16_M2_E16, VFMADD_VF, 0x1, 0x0 }, // 1143 |
| 13136 | { PseudoVFMADD_VFPR32_M2_E32, VFMADD_VF, 0x1, 0x0 }, // 1144 |
| 13137 | { PseudoVFMADD_VFPR64_M2_E64, VFMADD_VF, 0x1, 0x0 }, // 1145 |
| 13138 | { PseudoVFMADD_VFPR16_M4_E16, VFMADD_VF, 0x2, 0x0 }, // 1146 |
| 13139 | { PseudoVFMADD_VFPR32_M4_E32, VFMADD_VF, 0x2, 0x0 }, // 1147 |
| 13140 | { PseudoVFMADD_VFPR64_M4_E64, VFMADD_VF, 0x2, 0x0 }, // 1148 |
| 13141 | { PseudoVFMADD_VFPR16_M8_E16, VFMADD_VF, 0x3, 0x0 }, // 1149 |
| 13142 | { PseudoVFMADD_VFPR32_M8_E32, VFMADD_VF, 0x3, 0x0 }, // 1150 |
| 13143 | { PseudoVFMADD_VFPR64_M8_E64, VFMADD_VF, 0x3, 0x0 }, // 1151 |
| 13144 | { PseudoVFMADD_VFPR16_MF4_E16, VFMADD_VF, 0x6, 0x0 }, // 1152 |
| 13145 | { PseudoVFMADD_VFPR16_MF2_E16, VFMADD_VF, 0x7, 0x0 }, // 1153 |
| 13146 | { PseudoVFMADD_VFPR32_MF2_E32, VFMADD_VF, 0x7, 0x0 }, // 1154 |
| 13147 | { PseudoVFMADD_VV_M1_E16, VFMADD_VV, 0x0, 0x0 }, // 1155 |
| 13148 | { PseudoVFMADD_VV_M1_E32, VFMADD_VV, 0x0, 0x0 }, // 1156 |
| 13149 | { PseudoVFMADD_VV_M1_E64, VFMADD_VV, 0x0, 0x0 }, // 1157 |
| 13150 | { PseudoVFMADD_VV_M2_E16, VFMADD_VV, 0x1, 0x0 }, // 1158 |
| 13151 | { PseudoVFMADD_VV_M2_E32, VFMADD_VV, 0x1, 0x0 }, // 1159 |
| 13152 | { PseudoVFMADD_VV_M2_E64, VFMADD_VV, 0x1, 0x0 }, // 1160 |
| 13153 | { PseudoVFMADD_VV_M4_E16, VFMADD_VV, 0x2, 0x0 }, // 1161 |
| 13154 | { PseudoVFMADD_VV_M4_E32, VFMADD_VV, 0x2, 0x0 }, // 1162 |
| 13155 | { PseudoVFMADD_VV_M4_E64, VFMADD_VV, 0x2, 0x0 }, // 1163 |
| 13156 | { PseudoVFMADD_VV_M8_E16, VFMADD_VV, 0x3, 0x0 }, // 1164 |
| 13157 | { PseudoVFMADD_VV_M8_E32, VFMADD_VV, 0x3, 0x0 }, // 1165 |
| 13158 | { PseudoVFMADD_VV_M8_E64, VFMADD_VV, 0x3, 0x0 }, // 1166 |
| 13159 | { PseudoVFMADD_VV_MF4_E16, VFMADD_VV, 0x6, 0x0 }, // 1167 |
| 13160 | { PseudoVFMADD_VV_MF2_E16, VFMADD_VV, 0x7, 0x0 }, // 1168 |
| 13161 | { PseudoVFMADD_VV_MF2_E32, VFMADD_VV, 0x7, 0x0 }, // 1169 |
| 13162 | { PseudoVFMAX_VFPR16_M1_E16, VFMAX_VF, 0x0, 0x10 }, // 1170 |
| 13163 | { PseudoVFMAX_VFPR32_M1_E32, VFMAX_VF, 0x0, 0x20 }, // 1171 |
| 13164 | { PseudoVFMAX_VFPR64_M1_E64, VFMAX_VF, 0x0, 0x40 }, // 1172 |
| 13165 | { PseudoVFMAX_VFPR16_M2_E16, VFMAX_VF, 0x1, 0x10 }, // 1173 |
| 13166 | { PseudoVFMAX_VFPR32_M2_E32, VFMAX_VF, 0x1, 0x20 }, // 1174 |
| 13167 | { PseudoVFMAX_VFPR64_M2_E64, VFMAX_VF, 0x1, 0x40 }, // 1175 |
| 13168 | { PseudoVFMAX_VFPR16_M4_E16, VFMAX_VF, 0x2, 0x10 }, // 1176 |
| 13169 | { PseudoVFMAX_VFPR32_M4_E32, VFMAX_VF, 0x2, 0x20 }, // 1177 |
| 13170 | { PseudoVFMAX_VFPR64_M4_E64, VFMAX_VF, 0x2, 0x40 }, // 1178 |
| 13171 | { PseudoVFMAX_VFPR16_M8_E16, VFMAX_VF, 0x3, 0x10 }, // 1179 |
| 13172 | { PseudoVFMAX_VFPR32_M8_E32, VFMAX_VF, 0x3, 0x20 }, // 1180 |
| 13173 | { PseudoVFMAX_VFPR64_M8_E64, VFMAX_VF, 0x3, 0x40 }, // 1181 |
| 13174 | { PseudoVFMAX_VFPR16_MF4_E16, VFMAX_VF, 0x6, 0x10 }, // 1182 |
| 13175 | { PseudoVFMAX_VFPR16_MF2_E16, VFMAX_VF, 0x7, 0x10 }, // 1183 |
| 13176 | { PseudoVFMAX_VFPR32_MF2_E32, VFMAX_VF, 0x7, 0x20 }, // 1184 |
| 13177 | { PseudoVFMAX_VV_M1_E16, VFMAX_VV, 0x0, 0x10 }, // 1185 |
| 13178 | { PseudoVFMAX_VV_M1_E32, VFMAX_VV, 0x0, 0x20 }, // 1186 |
| 13179 | { PseudoVFMAX_VV_M1_E64, VFMAX_VV, 0x0, 0x40 }, // 1187 |
| 13180 | { PseudoVFMAX_VV_M2_E16, VFMAX_VV, 0x1, 0x10 }, // 1188 |
| 13181 | { PseudoVFMAX_VV_M2_E32, VFMAX_VV, 0x1, 0x20 }, // 1189 |
| 13182 | { PseudoVFMAX_VV_M2_E64, VFMAX_VV, 0x1, 0x40 }, // 1190 |
| 13183 | { PseudoVFMAX_VV_M4_E16, VFMAX_VV, 0x2, 0x10 }, // 1191 |
| 13184 | { PseudoVFMAX_VV_M4_E32, VFMAX_VV, 0x2, 0x20 }, // 1192 |
| 13185 | { PseudoVFMAX_VV_M4_E64, VFMAX_VV, 0x2, 0x40 }, // 1193 |
| 13186 | { PseudoVFMAX_VV_M8_E16, VFMAX_VV, 0x3, 0x10 }, // 1194 |
| 13187 | { PseudoVFMAX_VV_M8_E32, VFMAX_VV, 0x3, 0x20 }, // 1195 |
| 13188 | { PseudoVFMAX_VV_M8_E64, VFMAX_VV, 0x3, 0x40 }, // 1196 |
| 13189 | { PseudoVFMAX_VV_MF4_E16, VFMAX_VV, 0x6, 0x10 }, // 1197 |
| 13190 | { PseudoVFMAX_VV_MF2_E16, VFMAX_VV, 0x7, 0x10 }, // 1198 |
| 13191 | { PseudoVFMAX_VV_MF2_E32, VFMAX_VV, 0x7, 0x20 }, // 1199 |
| 13192 | { PseudoVFMERGE_VFPR16M_M1, VFMERGE_VFM, 0x0, 0x0 }, // 1200 |
| 13193 | { PseudoVFMERGE_VFPR32M_M1, VFMERGE_VFM, 0x0, 0x0 }, // 1201 |
| 13194 | { PseudoVFMERGE_VFPR64M_M1, VFMERGE_VFM, 0x0, 0x0 }, // 1202 |
| 13195 | { PseudoVFMERGE_VFPR16M_M2, VFMERGE_VFM, 0x1, 0x0 }, // 1203 |
| 13196 | { PseudoVFMERGE_VFPR32M_M2, VFMERGE_VFM, 0x1, 0x0 }, // 1204 |
| 13197 | { PseudoVFMERGE_VFPR64M_M2, VFMERGE_VFM, 0x1, 0x0 }, // 1205 |
| 13198 | { PseudoVFMERGE_VFPR16M_M4, VFMERGE_VFM, 0x2, 0x0 }, // 1206 |
| 13199 | { PseudoVFMERGE_VFPR32M_M4, VFMERGE_VFM, 0x2, 0x0 }, // 1207 |
| 13200 | { PseudoVFMERGE_VFPR64M_M4, VFMERGE_VFM, 0x2, 0x0 }, // 1208 |
| 13201 | { PseudoVFMERGE_VFPR16M_M8, VFMERGE_VFM, 0x3, 0x0 }, // 1209 |
| 13202 | { PseudoVFMERGE_VFPR32M_M8, VFMERGE_VFM, 0x3, 0x0 }, // 1210 |
| 13203 | { PseudoVFMERGE_VFPR64M_M8, VFMERGE_VFM, 0x3, 0x0 }, // 1211 |
| 13204 | { PseudoVFMERGE_VFPR16M_MF4, VFMERGE_VFM, 0x6, 0x0 }, // 1212 |
| 13205 | { PseudoVFMERGE_VFPR16M_MF2, VFMERGE_VFM, 0x7, 0x0 }, // 1213 |
| 13206 | { PseudoVFMERGE_VFPR32M_MF2, VFMERGE_VFM, 0x7, 0x0 }, // 1214 |
| 13207 | { PseudoVFMIN_VFPR16_M1_E16, VFMIN_VF, 0x0, 0x10 }, // 1215 |
| 13208 | { PseudoVFMIN_VFPR32_M1_E32, VFMIN_VF, 0x0, 0x20 }, // 1216 |
| 13209 | { PseudoVFMIN_VFPR64_M1_E64, VFMIN_VF, 0x0, 0x40 }, // 1217 |
| 13210 | { PseudoVFMIN_VFPR16_M2_E16, VFMIN_VF, 0x1, 0x10 }, // 1218 |
| 13211 | { PseudoVFMIN_VFPR32_M2_E32, VFMIN_VF, 0x1, 0x20 }, // 1219 |
| 13212 | { PseudoVFMIN_VFPR64_M2_E64, VFMIN_VF, 0x1, 0x40 }, // 1220 |
| 13213 | { PseudoVFMIN_VFPR16_M4_E16, VFMIN_VF, 0x2, 0x10 }, // 1221 |
| 13214 | { PseudoVFMIN_VFPR32_M4_E32, VFMIN_VF, 0x2, 0x20 }, // 1222 |
| 13215 | { PseudoVFMIN_VFPR64_M4_E64, VFMIN_VF, 0x2, 0x40 }, // 1223 |
| 13216 | { PseudoVFMIN_VFPR16_M8_E16, VFMIN_VF, 0x3, 0x10 }, // 1224 |
| 13217 | { PseudoVFMIN_VFPR32_M8_E32, VFMIN_VF, 0x3, 0x20 }, // 1225 |
| 13218 | { PseudoVFMIN_VFPR64_M8_E64, VFMIN_VF, 0x3, 0x40 }, // 1226 |
| 13219 | { PseudoVFMIN_VFPR16_MF4_E16, VFMIN_VF, 0x6, 0x10 }, // 1227 |
| 13220 | { PseudoVFMIN_VFPR16_MF2_E16, VFMIN_VF, 0x7, 0x10 }, // 1228 |
| 13221 | { PseudoVFMIN_VFPR32_MF2_E32, VFMIN_VF, 0x7, 0x20 }, // 1229 |
| 13222 | { PseudoVFMIN_VV_M1_E16, VFMIN_VV, 0x0, 0x10 }, // 1230 |
| 13223 | { PseudoVFMIN_VV_M1_E32, VFMIN_VV, 0x0, 0x20 }, // 1231 |
| 13224 | { PseudoVFMIN_VV_M1_E64, VFMIN_VV, 0x0, 0x40 }, // 1232 |
| 13225 | { PseudoVFMIN_VV_M2_E16, VFMIN_VV, 0x1, 0x10 }, // 1233 |
| 13226 | { PseudoVFMIN_VV_M2_E32, VFMIN_VV, 0x1, 0x20 }, // 1234 |
| 13227 | { PseudoVFMIN_VV_M2_E64, VFMIN_VV, 0x1, 0x40 }, // 1235 |
| 13228 | { PseudoVFMIN_VV_M4_E16, VFMIN_VV, 0x2, 0x10 }, // 1236 |
| 13229 | { PseudoVFMIN_VV_M4_E32, VFMIN_VV, 0x2, 0x20 }, // 1237 |
| 13230 | { PseudoVFMIN_VV_M4_E64, VFMIN_VV, 0x2, 0x40 }, // 1238 |
| 13231 | { PseudoVFMIN_VV_M8_E16, VFMIN_VV, 0x3, 0x10 }, // 1239 |
| 13232 | { PseudoVFMIN_VV_M8_E32, VFMIN_VV, 0x3, 0x20 }, // 1240 |
| 13233 | { PseudoVFMIN_VV_M8_E64, VFMIN_VV, 0x3, 0x40 }, // 1241 |
| 13234 | { PseudoVFMIN_VV_MF4_E16, VFMIN_VV, 0x6, 0x10 }, // 1242 |
| 13235 | { PseudoVFMIN_VV_MF2_E16, VFMIN_VV, 0x7, 0x10 }, // 1243 |
| 13236 | { PseudoVFMIN_VV_MF2_E32, VFMIN_VV, 0x7, 0x20 }, // 1244 |
| 13237 | { PseudoVFMSAC_VFPR16_M1_E16, VFMSAC_VF, 0x0, 0x0 }, // 1245 |
| 13238 | { PseudoVFMSAC_VFPR32_M1_E32, VFMSAC_VF, 0x0, 0x0 }, // 1246 |
| 13239 | { PseudoVFMSAC_VFPR64_M1_E64, VFMSAC_VF, 0x0, 0x0 }, // 1247 |
| 13240 | { PseudoVFMSAC_VFPR16_M2_E16, VFMSAC_VF, 0x1, 0x0 }, // 1248 |
| 13241 | { PseudoVFMSAC_VFPR32_M2_E32, VFMSAC_VF, 0x1, 0x0 }, // 1249 |
| 13242 | { PseudoVFMSAC_VFPR64_M2_E64, VFMSAC_VF, 0x1, 0x0 }, // 1250 |
| 13243 | { PseudoVFMSAC_VFPR16_M4_E16, VFMSAC_VF, 0x2, 0x0 }, // 1251 |
| 13244 | { PseudoVFMSAC_VFPR32_M4_E32, VFMSAC_VF, 0x2, 0x0 }, // 1252 |
| 13245 | { PseudoVFMSAC_VFPR64_M4_E64, VFMSAC_VF, 0x2, 0x0 }, // 1253 |
| 13246 | { PseudoVFMSAC_VFPR16_M8_E16, VFMSAC_VF, 0x3, 0x0 }, // 1254 |
| 13247 | { PseudoVFMSAC_VFPR32_M8_E32, VFMSAC_VF, 0x3, 0x0 }, // 1255 |
| 13248 | { PseudoVFMSAC_VFPR64_M8_E64, VFMSAC_VF, 0x3, 0x0 }, // 1256 |
| 13249 | { PseudoVFMSAC_VFPR16_MF4_E16, VFMSAC_VF, 0x6, 0x0 }, // 1257 |
| 13250 | { PseudoVFMSAC_VFPR16_MF2_E16, VFMSAC_VF, 0x7, 0x0 }, // 1258 |
| 13251 | { PseudoVFMSAC_VFPR32_MF2_E32, VFMSAC_VF, 0x7, 0x0 }, // 1259 |
| 13252 | { PseudoVFMSAC_VV_M1_E16, VFMSAC_VV, 0x0, 0x0 }, // 1260 |
| 13253 | { PseudoVFMSAC_VV_M1_E32, VFMSAC_VV, 0x0, 0x0 }, // 1261 |
| 13254 | { PseudoVFMSAC_VV_M1_E64, VFMSAC_VV, 0x0, 0x0 }, // 1262 |
| 13255 | { PseudoVFMSAC_VV_M2_E16, VFMSAC_VV, 0x1, 0x0 }, // 1263 |
| 13256 | { PseudoVFMSAC_VV_M2_E32, VFMSAC_VV, 0x1, 0x0 }, // 1264 |
| 13257 | { PseudoVFMSAC_VV_M2_E64, VFMSAC_VV, 0x1, 0x0 }, // 1265 |
| 13258 | { PseudoVFMSAC_VV_M4_E16, VFMSAC_VV, 0x2, 0x0 }, // 1266 |
| 13259 | { PseudoVFMSAC_VV_M4_E32, VFMSAC_VV, 0x2, 0x0 }, // 1267 |
| 13260 | { PseudoVFMSAC_VV_M4_E64, VFMSAC_VV, 0x2, 0x0 }, // 1268 |
| 13261 | { PseudoVFMSAC_VV_M8_E16, VFMSAC_VV, 0x3, 0x0 }, // 1269 |
| 13262 | { PseudoVFMSAC_VV_M8_E32, VFMSAC_VV, 0x3, 0x0 }, // 1270 |
| 13263 | { PseudoVFMSAC_VV_M8_E64, VFMSAC_VV, 0x3, 0x0 }, // 1271 |
| 13264 | { PseudoVFMSAC_VV_MF4_E16, VFMSAC_VV, 0x6, 0x0 }, // 1272 |
| 13265 | { PseudoVFMSAC_VV_MF2_E16, VFMSAC_VV, 0x7, 0x0 }, // 1273 |
| 13266 | { PseudoVFMSAC_VV_MF2_E32, VFMSAC_VV, 0x7, 0x0 }, // 1274 |
| 13267 | { PseudoVFMSUB_VFPR16_M1_E16, VFMSUB_VF, 0x0, 0x0 }, // 1275 |
| 13268 | { PseudoVFMSUB_VFPR32_M1_E32, VFMSUB_VF, 0x0, 0x0 }, // 1276 |
| 13269 | { PseudoVFMSUB_VFPR64_M1_E64, VFMSUB_VF, 0x0, 0x0 }, // 1277 |
| 13270 | { PseudoVFMSUB_VFPR16_M2_E16, VFMSUB_VF, 0x1, 0x0 }, // 1278 |
| 13271 | { PseudoVFMSUB_VFPR32_M2_E32, VFMSUB_VF, 0x1, 0x0 }, // 1279 |
| 13272 | { PseudoVFMSUB_VFPR64_M2_E64, VFMSUB_VF, 0x1, 0x0 }, // 1280 |
| 13273 | { PseudoVFMSUB_VFPR16_M4_E16, VFMSUB_VF, 0x2, 0x0 }, // 1281 |
| 13274 | { PseudoVFMSUB_VFPR32_M4_E32, VFMSUB_VF, 0x2, 0x0 }, // 1282 |
| 13275 | { PseudoVFMSUB_VFPR64_M4_E64, VFMSUB_VF, 0x2, 0x0 }, // 1283 |
| 13276 | { PseudoVFMSUB_VFPR16_M8_E16, VFMSUB_VF, 0x3, 0x0 }, // 1284 |
| 13277 | { PseudoVFMSUB_VFPR32_M8_E32, VFMSUB_VF, 0x3, 0x0 }, // 1285 |
| 13278 | { PseudoVFMSUB_VFPR64_M8_E64, VFMSUB_VF, 0x3, 0x0 }, // 1286 |
| 13279 | { PseudoVFMSUB_VFPR16_MF4_E16, VFMSUB_VF, 0x6, 0x0 }, // 1287 |
| 13280 | { PseudoVFMSUB_VFPR16_MF2_E16, VFMSUB_VF, 0x7, 0x0 }, // 1288 |
| 13281 | { PseudoVFMSUB_VFPR32_MF2_E32, VFMSUB_VF, 0x7, 0x0 }, // 1289 |
| 13282 | { PseudoVFMSUB_VV_M1_E16, VFMSUB_VV, 0x0, 0x0 }, // 1290 |
| 13283 | { PseudoVFMSUB_VV_M1_E32, VFMSUB_VV, 0x0, 0x0 }, // 1291 |
| 13284 | { PseudoVFMSUB_VV_M1_E64, VFMSUB_VV, 0x0, 0x0 }, // 1292 |
| 13285 | { PseudoVFMSUB_VV_M2_E16, VFMSUB_VV, 0x1, 0x0 }, // 1293 |
| 13286 | { PseudoVFMSUB_VV_M2_E32, VFMSUB_VV, 0x1, 0x0 }, // 1294 |
| 13287 | { PseudoVFMSUB_VV_M2_E64, VFMSUB_VV, 0x1, 0x0 }, // 1295 |
| 13288 | { PseudoVFMSUB_VV_M4_E16, VFMSUB_VV, 0x2, 0x0 }, // 1296 |
| 13289 | { PseudoVFMSUB_VV_M4_E32, VFMSUB_VV, 0x2, 0x0 }, // 1297 |
| 13290 | { PseudoVFMSUB_VV_M4_E64, VFMSUB_VV, 0x2, 0x0 }, // 1298 |
| 13291 | { PseudoVFMSUB_VV_M8_E16, VFMSUB_VV, 0x3, 0x0 }, // 1299 |
| 13292 | { PseudoVFMSUB_VV_M8_E32, VFMSUB_VV, 0x3, 0x0 }, // 1300 |
| 13293 | { PseudoVFMSUB_VV_M8_E64, VFMSUB_VV, 0x3, 0x0 }, // 1301 |
| 13294 | { PseudoVFMSUB_VV_MF4_E16, VFMSUB_VV, 0x6, 0x0 }, // 1302 |
| 13295 | { PseudoVFMSUB_VV_MF2_E16, VFMSUB_VV, 0x7, 0x0 }, // 1303 |
| 13296 | { PseudoVFMSUB_VV_MF2_E32, VFMSUB_VV, 0x7, 0x0 }, // 1304 |
| 13297 | { PseudoVFMUL_VFPR16_M1_E16, VFMUL_VF, 0x0, 0x10 }, // 1305 |
| 13298 | { PseudoVFMUL_VFPR32_M1_E32, VFMUL_VF, 0x0, 0x20 }, // 1306 |
| 13299 | { PseudoVFMUL_VFPR64_M1_E64, VFMUL_VF, 0x0, 0x40 }, // 1307 |
| 13300 | { PseudoVFMUL_VFPR16_M2_E16, VFMUL_VF, 0x1, 0x10 }, // 1308 |
| 13301 | { PseudoVFMUL_VFPR32_M2_E32, VFMUL_VF, 0x1, 0x20 }, // 1309 |
| 13302 | { PseudoVFMUL_VFPR64_M2_E64, VFMUL_VF, 0x1, 0x40 }, // 1310 |
| 13303 | { PseudoVFMUL_VFPR16_M4_E16, VFMUL_VF, 0x2, 0x10 }, // 1311 |
| 13304 | { PseudoVFMUL_VFPR32_M4_E32, VFMUL_VF, 0x2, 0x20 }, // 1312 |
| 13305 | { PseudoVFMUL_VFPR64_M4_E64, VFMUL_VF, 0x2, 0x40 }, // 1313 |
| 13306 | { PseudoVFMUL_VFPR16_M8_E16, VFMUL_VF, 0x3, 0x10 }, // 1314 |
| 13307 | { PseudoVFMUL_VFPR32_M8_E32, VFMUL_VF, 0x3, 0x20 }, // 1315 |
| 13308 | { PseudoVFMUL_VFPR64_M8_E64, VFMUL_VF, 0x3, 0x40 }, // 1316 |
| 13309 | { PseudoVFMUL_VFPR16_MF4_E16, VFMUL_VF, 0x6, 0x10 }, // 1317 |
| 13310 | { PseudoVFMUL_VFPR16_MF2_E16, VFMUL_VF, 0x7, 0x10 }, // 1318 |
| 13311 | { PseudoVFMUL_VFPR32_MF2_E32, VFMUL_VF, 0x7, 0x20 }, // 1319 |
| 13312 | { PseudoVFMUL_VV_M1_E16, VFMUL_VV, 0x0, 0x10 }, // 1320 |
| 13313 | { PseudoVFMUL_VV_M1_E32, VFMUL_VV, 0x0, 0x20 }, // 1321 |
| 13314 | { PseudoVFMUL_VV_M1_E64, VFMUL_VV, 0x0, 0x40 }, // 1322 |
| 13315 | { PseudoVFMUL_VV_M2_E16, VFMUL_VV, 0x1, 0x10 }, // 1323 |
| 13316 | { PseudoVFMUL_VV_M2_E32, VFMUL_VV, 0x1, 0x20 }, // 1324 |
| 13317 | { PseudoVFMUL_VV_M2_E64, VFMUL_VV, 0x1, 0x40 }, // 1325 |
| 13318 | { PseudoVFMUL_VV_M4_E16, VFMUL_VV, 0x2, 0x10 }, // 1326 |
| 13319 | { PseudoVFMUL_VV_M4_E32, VFMUL_VV, 0x2, 0x20 }, // 1327 |
| 13320 | { PseudoVFMUL_VV_M4_E64, VFMUL_VV, 0x2, 0x40 }, // 1328 |
| 13321 | { PseudoVFMUL_VV_M8_E16, VFMUL_VV, 0x3, 0x10 }, // 1329 |
| 13322 | { PseudoVFMUL_VV_M8_E32, VFMUL_VV, 0x3, 0x20 }, // 1330 |
| 13323 | { PseudoVFMUL_VV_M8_E64, VFMUL_VV, 0x3, 0x40 }, // 1331 |
| 13324 | { PseudoVFMUL_VV_MF4_E16, VFMUL_VV, 0x6, 0x10 }, // 1332 |
| 13325 | { PseudoVFMUL_VV_MF2_E16, VFMUL_VV, 0x7, 0x10 }, // 1333 |
| 13326 | { PseudoVFMUL_VV_MF2_E32, VFMUL_VV, 0x7, 0x20 }, // 1334 |
| 13327 | { PseudoVFMV_FPR16_S, VFMV_F_S, 0x0, 0x0 }, // 1335 |
| 13328 | { PseudoVFMV_FPR32_S, VFMV_F_S, 0x0, 0x0 }, // 1336 |
| 13329 | { PseudoVFMV_FPR64_S, VFMV_F_S, 0x0, 0x0 }, // 1337 |
| 13330 | { PseudoVFMV_S_FPR16, VFMV_S_F, 0x0, 0x0 }, // 1338 |
| 13331 | { PseudoVFMV_S_FPR32, VFMV_S_F, 0x0, 0x0 }, // 1339 |
| 13332 | { PseudoVFMV_S_FPR64, VFMV_S_F, 0x0, 0x0 }, // 1340 |
| 13333 | { PseudoVFMV_V_FPR16_M1, VFMV_V_F, 0x0, 0x0 }, // 1341 |
| 13334 | { PseudoVFMV_V_FPR32_M1, VFMV_V_F, 0x0, 0x0 }, // 1342 |
| 13335 | { PseudoVFMV_V_FPR64_M1, VFMV_V_F, 0x0, 0x0 }, // 1343 |
| 13336 | { PseudoVFMV_V_FPR16_M2, VFMV_V_F, 0x1, 0x0 }, // 1344 |
| 13337 | { PseudoVFMV_V_FPR32_M2, VFMV_V_F, 0x1, 0x0 }, // 1345 |
| 13338 | { PseudoVFMV_V_FPR64_M2, VFMV_V_F, 0x1, 0x0 }, // 1346 |
| 13339 | { PseudoVFMV_V_FPR16_M4, VFMV_V_F, 0x2, 0x0 }, // 1347 |
| 13340 | { PseudoVFMV_V_FPR32_M4, VFMV_V_F, 0x2, 0x0 }, // 1348 |
| 13341 | { PseudoVFMV_V_FPR64_M4, VFMV_V_F, 0x2, 0x0 }, // 1349 |
| 13342 | { PseudoVFMV_V_FPR16_M8, VFMV_V_F, 0x3, 0x0 }, // 1350 |
| 13343 | { PseudoVFMV_V_FPR32_M8, VFMV_V_F, 0x3, 0x0 }, // 1351 |
| 13344 | { PseudoVFMV_V_FPR64_M8, VFMV_V_F, 0x3, 0x0 }, // 1352 |
| 13345 | { PseudoVFMV_V_FPR16_MF4, VFMV_V_F, 0x6, 0x0 }, // 1353 |
| 13346 | { PseudoVFMV_V_FPR16_MF2, VFMV_V_F, 0x7, 0x0 }, // 1354 |
| 13347 | { PseudoVFMV_V_FPR32_MF2, VFMV_V_F, 0x7, 0x0 }, // 1355 |
| 13348 | { PseudoVFNCVTBF16_F_F_W_M1_E16, VFNCVTBF16_F_F_W, 0x0, 0x10 }, // 1356 |
| 13349 | { PseudoVFNCVTBF16_F_F_W_M1_E32, VFNCVTBF16_F_F_W, 0x0, 0x20 }, // 1357 |
| 13350 | { PseudoVFNCVTBF16_F_F_W_M2_E16, VFNCVTBF16_F_F_W, 0x1, 0x10 }, // 1358 |
| 13351 | { PseudoVFNCVTBF16_F_F_W_M2_E32, VFNCVTBF16_F_F_W, 0x1, 0x20 }, // 1359 |
| 13352 | { PseudoVFNCVTBF16_F_F_W_M4_E16, VFNCVTBF16_F_F_W, 0x2, 0x10 }, // 1360 |
| 13353 | { PseudoVFNCVTBF16_F_F_W_M4_E32, VFNCVTBF16_F_F_W, 0x2, 0x20 }, // 1361 |
| 13354 | { PseudoVFNCVTBF16_F_F_W_MF4_E16, VFNCVTBF16_F_F_W, 0x6, 0x10 }, // 1362 |
| 13355 | { PseudoVFNCVTBF16_F_F_W_MF2_E16, VFNCVTBF16_F_F_W, 0x7, 0x10 }, // 1363 |
| 13356 | { PseudoVFNCVTBF16_F_F_W_MF2_E32, VFNCVTBF16_F_F_W, 0x7, 0x20 }, // 1364 |
| 13357 | { PseudoVFNCVT_F_F_W_M1_E16, VFNCVT_F_F_W, 0x0, 0x10 }, // 1365 |
| 13358 | { PseudoVFNCVT_F_F_W_M1_E32, VFNCVT_F_F_W, 0x0, 0x20 }, // 1366 |
| 13359 | { PseudoVFNCVT_F_F_W_M2_E16, VFNCVT_F_F_W, 0x1, 0x10 }, // 1367 |
| 13360 | { PseudoVFNCVT_F_F_W_M2_E32, VFNCVT_F_F_W, 0x1, 0x20 }, // 1368 |
| 13361 | { PseudoVFNCVT_F_F_W_M4_E16, VFNCVT_F_F_W, 0x2, 0x10 }, // 1369 |
| 13362 | { PseudoVFNCVT_F_F_W_M4_E32, VFNCVT_F_F_W, 0x2, 0x20 }, // 1370 |
| 13363 | { PseudoVFNCVT_F_F_W_MF4_E16, VFNCVT_F_F_W, 0x6, 0x10 }, // 1371 |
| 13364 | { PseudoVFNCVT_F_F_W_MF2_E16, VFNCVT_F_F_W, 0x7, 0x10 }, // 1372 |
| 13365 | { PseudoVFNCVT_F_F_W_MF2_E32, VFNCVT_F_F_W, 0x7, 0x20 }, // 1373 |
| 13366 | { PseudoVFNCVT_F_XU_W_M1_E16, VFNCVT_F_XU_W, 0x0, 0x10 }, // 1374 |
| 13367 | { PseudoVFNCVT_F_XU_W_M1_E32, VFNCVT_F_XU_W, 0x0, 0x20 }, // 1375 |
| 13368 | { PseudoVFNCVT_F_XU_W_M2_E16, VFNCVT_F_XU_W, 0x1, 0x10 }, // 1376 |
| 13369 | { PseudoVFNCVT_F_XU_W_M2_E32, VFNCVT_F_XU_W, 0x1, 0x20 }, // 1377 |
| 13370 | { PseudoVFNCVT_F_XU_W_M4_E16, VFNCVT_F_XU_W, 0x2, 0x10 }, // 1378 |
| 13371 | { PseudoVFNCVT_F_XU_W_M4_E32, VFNCVT_F_XU_W, 0x2, 0x20 }, // 1379 |
| 13372 | { PseudoVFNCVT_F_XU_W_MF4_E16, VFNCVT_F_XU_W, 0x6, 0x10 }, // 1380 |
| 13373 | { PseudoVFNCVT_F_XU_W_MF2_E16, VFNCVT_F_XU_W, 0x7, 0x10 }, // 1381 |
| 13374 | { PseudoVFNCVT_F_XU_W_MF2_E32, VFNCVT_F_XU_W, 0x7, 0x20 }, // 1382 |
| 13375 | { PseudoVFNCVT_F_X_W_M1_E16, VFNCVT_F_X_W, 0x0, 0x10 }, // 1383 |
| 13376 | { PseudoVFNCVT_F_X_W_M1_E32, VFNCVT_F_X_W, 0x0, 0x20 }, // 1384 |
| 13377 | { PseudoVFNCVT_F_X_W_M2_E16, VFNCVT_F_X_W, 0x1, 0x10 }, // 1385 |
| 13378 | { PseudoVFNCVT_F_X_W_M2_E32, VFNCVT_F_X_W, 0x1, 0x20 }, // 1386 |
| 13379 | { PseudoVFNCVT_F_X_W_M4_E16, VFNCVT_F_X_W, 0x2, 0x10 }, // 1387 |
| 13380 | { PseudoVFNCVT_F_X_W_M4_E32, VFNCVT_F_X_W, 0x2, 0x20 }, // 1388 |
| 13381 | { PseudoVFNCVT_F_X_W_MF4_E16, VFNCVT_F_X_W, 0x6, 0x10 }, // 1389 |
| 13382 | { PseudoVFNCVT_F_X_W_MF2_E16, VFNCVT_F_X_W, 0x7, 0x10 }, // 1390 |
| 13383 | { PseudoVFNCVT_F_X_W_MF2_E32, VFNCVT_F_X_W, 0x7, 0x20 }, // 1391 |
| 13384 | { PseudoVFNCVT_ROD_F_F_W_M1_E16, VFNCVT_ROD_F_F_W, 0x0, 0x10 }, // 1392 |
| 13385 | { PseudoVFNCVT_ROD_F_F_W_M1_E32, VFNCVT_ROD_F_F_W, 0x0, 0x20 }, // 1393 |
| 13386 | { PseudoVFNCVT_ROD_F_F_W_M2_E16, VFNCVT_ROD_F_F_W, 0x1, 0x10 }, // 1394 |
| 13387 | { PseudoVFNCVT_ROD_F_F_W_M2_E32, VFNCVT_ROD_F_F_W, 0x1, 0x20 }, // 1395 |
| 13388 | { PseudoVFNCVT_ROD_F_F_W_M4_E16, VFNCVT_ROD_F_F_W, 0x2, 0x10 }, // 1396 |
| 13389 | { PseudoVFNCVT_ROD_F_F_W_M4_E32, VFNCVT_ROD_F_F_W, 0x2, 0x20 }, // 1397 |
| 13390 | { PseudoVFNCVT_ROD_F_F_W_MF4_E16, VFNCVT_ROD_F_F_W, 0x6, 0x10 }, // 1398 |
| 13391 | { PseudoVFNCVT_ROD_F_F_W_MF2_E16, VFNCVT_ROD_F_F_W, 0x7, 0x10 }, // 1399 |
| 13392 | { PseudoVFNCVT_ROD_F_F_W_MF2_E32, VFNCVT_ROD_F_F_W, 0x7, 0x20 }, // 1400 |
| 13393 | { PseudoVFNCVT_RTZ_XU_F_W_M1, VFNCVT_RTZ_XU_F_W, 0x0, 0x0 }, // 1401 |
| 13394 | { PseudoVFNCVT_RTZ_XU_F_W_M2, VFNCVT_RTZ_XU_F_W, 0x1, 0x0 }, // 1402 |
| 13395 | { PseudoVFNCVT_RTZ_XU_F_W_M4, VFNCVT_RTZ_XU_F_W, 0x2, 0x0 }, // 1403 |
| 13396 | { PseudoVFNCVT_RTZ_XU_F_W_MF8, VFNCVT_RTZ_XU_F_W, 0x5, 0x0 }, // 1404 |
| 13397 | { PseudoVFNCVT_RTZ_XU_F_W_MF4, VFNCVT_RTZ_XU_F_W, 0x6, 0x0 }, // 1405 |
| 13398 | { PseudoVFNCVT_RTZ_XU_F_W_MF2, VFNCVT_RTZ_XU_F_W, 0x7, 0x0 }, // 1406 |
| 13399 | { PseudoVFNCVT_RTZ_X_F_W_M1, VFNCVT_RTZ_X_F_W, 0x0, 0x0 }, // 1407 |
| 13400 | { PseudoVFNCVT_RTZ_X_F_W_M2, VFNCVT_RTZ_X_F_W, 0x1, 0x0 }, // 1408 |
| 13401 | { PseudoVFNCVT_RTZ_X_F_W_M4, VFNCVT_RTZ_X_F_W, 0x2, 0x0 }, // 1409 |
| 13402 | { PseudoVFNCVT_RTZ_X_F_W_MF8, VFNCVT_RTZ_X_F_W, 0x5, 0x0 }, // 1410 |
| 13403 | { PseudoVFNCVT_RTZ_X_F_W_MF4, VFNCVT_RTZ_X_F_W, 0x6, 0x0 }, // 1411 |
| 13404 | { PseudoVFNCVT_RTZ_X_F_W_MF2, VFNCVT_RTZ_X_F_W, 0x7, 0x0 }, // 1412 |
| 13405 | { PseudoVFNCVT_XU_F_W_M1, VFNCVT_XU_F_W, 0x0, 0x0 }, // 1413 |
| 13406 | { PseudoVFNCVT_XU_F_W_M2, VFNCVT_XU_F_W, 0x1, 0x0 }, // 1414 |
| 13407 | { PseudoVFNCVT_XU_F_W_M4, VFNCVT_XU_F_W, 0x2, 0x0 }, // 1415 |
| 13408 | { PseudoVFNCVT_XU_F_W_MF8, VFNCVT_XU_F_W, 0x5, 0x0 }, // 1416 |
| 13409 | { PseudoVFNCVT_XU_F_W_MF4, VFNCVT_XU_F_W, 0x6, 0x0 }, // 1417 |
| 13410 | { PseudoVFNCVT_XU_F_W_MF2, VFNCVT_XU_F_W, 0x7, 0x0 }, // 1418 |
| 13411 | { PseudoVFNCVT_X_F_W_M1, VFNCVT_X_F_W, 0x0, 0x0 }, // 1419 |
| 13412 | { PseudoVFNCVT_X_F_W_M2, VFNCVT_X_F_W, 0x1, 0x0 }, // 1420 |
| 13413 | { PseudoVFNCVT_X_F_W_M4, VFNCVT_X_F_W, 0x2, 0x0 }, // 1421 |
| 13414 | { PseudoVFNCVT_X_F_W_MF8, VFNCVT_X_F_W, 0x5, 0x0 }, // 1422 |
| 13415 | { PseudoVFNCVT_X_F_W_MF4, VFNCVT_X_F_W, 0x6, 0x0 }, // 1423 |
| 13416 | { PseudoVFNCVT_X_F_W_MF2, VFNCVT_X_F_W, 0x7, 0x0 }, // 1424 |
| 13417 | { PseudoVFNMACC_VFPR16_M1_E16, VFNMACC_VF, 0x0, 0x0 }, // 1425 |
| 13418 | { PseudoVFNMACC_VFPR32_M1_E32, VFNMACC_VF, 0x0, 0x0 }, // 1426 |
| 13419 | { PseudoVFNMACC_VFPR64_M1_E64, VFNMACC_VF, 0x0, 0x0 }, // 1427 |
| 13420 | { PseudoVFNMACC_VFPR16_M2_E16, VFNMACC_VF, 0x1, 0x0 }, // 1428 |
| 13421 | { PseudoVFNMACC_VFPR32_M2_E32, VFNMACC_VF, 0x1, 0x0 }, // 1429 |
| 13422 | { PseudoVFNMACC_VFPR64_M2_E64, VFNMACC_VF, 0x1, 0x0 }, // 1430 |
| 13423 | { PseudoVFNMACC_VFPR16_M4_E16, VFNMACC_VF, 0x2, 0x0 }, // 1431 |
| 13424 | { PseudoVFNMACC_VFPR32_M4_E32, VFNMACC_VF, 0x2, 0x0 }, // 1432 |
| 13425 | { PseudoVFNMACC_VFPR64_M4_E64, VFNMACC_VF, 0x2, 0x0 }, // 1433 |
| 13426 | { PseudoVFNMACC_VFPR16_M8_E16, VFNMACC_VF, 0x3, 0x0 }, // 1434 |
| 13427 | { PseudoVFNMACC_VFPR32_M8_E32, VFNMACC_VF, 0x3, 0x0 }, // 1435 |
| 13428 | { PseudoVFNMACC_VFPR64_M8_E64, VFNMACC_VF, 0x3, 0x0 }, // 1436 |
| 13429 | { PseudoVFNMACC_VFPR16_MF4_E16, VFNMACC_VF, 0x6, 0x0 }, // 1437 |
| 13430 | { PseudoVFNMACC_VFPR16_MF2_E16, VFNMACC_VF, 0x7, 0x0 }, // 1438 |
| 13431 | { PseudoVFNMACC_VFPR32_MF2_E32, VFNMACC_VF, 0x7, 0x0 }, // 1439 |
| 13432 | { PseudoVFNMACC_VV_M1_E16, VFNMACC_VV, 0x0, 0x0 }, // 1440 |
| 13433 | { PseudoVFNMACC_VV_M1_E32, VFNMACC_VV, 0x0, 0x0 }, // 1441 |
| 13434 | { PseudoVFNMACC_VV_M1_E64, VFNMACC_VV, 0x0, 0x0 }, // 1442 |
| 13435 | { PseudoVFNMACC_VV_M2_E16, VFNMACC_VV, 0x1, 0x0 }, // 1443 |
| 13436 | { PseudoVFNMACC_VV_M2_E32, VFNMACC_VV, 0x1, 0x0 }, // 1444 |
| 13437 | { PseudoVFNMACC_VV_M2_E64, VFNMACC_VV, 0x1, 0x0 }, // 1445 |
| 13438 | { PseudoVFNMACC_VV_M4_E16, VFNMACC_VV, 0x2, 0x0 }, // 1446 |
| 13439 | { PseudoVFNMACC_VV_M4_E32, VFNMACC_VV, 0x2, 0x0 }, // 1447 |
| 13440 | { PseudoVFNMACC_VV_M4_E64, VFNMACC_VV, 0x2, 0x0 }, // 1448 |
| 13441 | { PseudoVFNMACC_VV_M8_E16, VFNMACC_VV, 0x3, 0x0 }, // 1449 |
| 13442 | { PseudoVFNMACC_VV_M8_E32, VFNMACC_VV, 0x3, 0x0 }, // 1450 |
| 13443 | { PseudoVFNMACC_VV_M8_E64, VFNMACC_VV, 0x3, 0x0 }, // 1451 |
| 13444 | { PseudoVFNMACC_VV_MF4_E16, VFNMACC_VV, 0x6, 0x0 }, // 1452 |
| 13445 | { PseudoVFNMACC_VV_MF2_E16, VFNMACC_VV, 0x7, 0x0 }, // 1453 |
| 13446 | { PseudoVFNMACC_VV_MF2_E32, VFNMACC_VV, 0x7, 0x0 }, // 1454 |
| 13447 | { PseudoVFNMADD_VFPR16_M1_E16, VFNMADD_VF, 0x0, 0x0 }, // 1455 |
| 13448 | { PseudoVFNMADD_VFPR32_M1_E32, VFNMADD_VF, 0x0, 0x0 }, // 1456 |
| 13449 | { PseudoVFNMADD_VFPR64_M1_E64, VFNMADD_VF, 0x0, 0x0 }, // 1457 |
| 13450 | { PseudoVFNMADD_VFPR16_M2_E16, VFNMADD_VF, 0x1, 0x0 }, // 1458 |
| 13451 | { PseudoVFNMADD_VFPR32_M2_E32, VFNMADD_VF, 0x1, 0x0 }, // 1459 |
| 13452 | { PseudoVFNMADD_VFPR64_M2_E64, VFNMADD_VF, 0x1, 0x0 }, // 1460 |
| 13453 | { PseudoVFNMADD_VFPR16_M4_E16, VFNMADD_VF, 0x2, 0x0 }, // 1461 |
| 13454 | { PseudoVFNMADD_VFPR32_M4_E32, VFNMADD_VF, 0x2, 0x0 }, // 1462 |
| 13455 | { PseudoVFNMADD_VFPR64_M4_E64, VFNMADD_VF, 0x2, 0x0 }, // 1463 |
| 13456 | { PseudoVFNMADD_VFPR16_M8_E16, VFNMADD_VF, 0x3, 0x0 }, // 1464 |
| 13457 | { PseudoVFNMADD_VFPR32_M8_E32, VFNMADD_VF, 0x3, 0x0 }, // 1465 |
| 13458 | { PseudoVFNMADD_VFPR64_M8_E64, VFNMADD_VF, 0x3, 0x0 }, // 1466 |
| 13459 | { PseudoVFNMADD_VFPR16_MF4_E16, VFNMADD_VF, 0x6, 0x0 }, // 1467 |
| 13460 | { PseudoVFNMADD_VFPR16_MF2_E16, VFNMADD_VF, 0x7, 0x0 }, // 1468 |
| 13461 | { PseudoVFNMADD_VFPR32_MF2_E32, VFNMADD_VF, 0x7, 0x0 }, // 1469 |
| 13462 | { PseudoVFNMADD_VV_M1_E16, VFNMADD_VV, 0x0, 0x0 }, // 1470 |
| 13463 | { PseudoVFNMADD_VV_M1_E32, VFNMADD_VV, 0x0, 0x0 }, // 1471 |
| 13464 | { PseudoVFNMADD_VV_M1_E64, VFNMADD_VV, 0x0, 0x0 }, // 1472 |
| 13465 | { PseudoVFNMADD_VV_M2_E16, VFNMADD_VV, 0x1, 0x0 }, // 1473 |
| 13466 | { PseudoVFNMADD_VV_M2_E32, VFNMADD_VV, 0x1, 0x0 }, // 1474 |
| 13467 | { PseudoVFNMADD_VV_M2_E64, VFNMADD_VV, 0x1, 0x0 }, // 1475 |
| 13468 | { PseudoVFNMADD_VV_M4_E16, VFNMADD_VV, 0x2, 0x0 }, // 1476 |
| 13469 | { PseudoVFNMADD_VV_M4_E32, VFNMADD_VV, 0x2, 0x0 }, // 1477 |
| 13470 | { PseudoVFNMADD_VV_M4_E64, VFNMADD_VV, 0x2, 0x0 }, // 1478 |
| 13471 | { PseudoVFNMADD_VV_M8_E16, VFNMADD_VV, 0x3, 0x0 }, // 1479 |
| 13472 | { PseudoVFNMADD_VV_M8_E32, VFNMADD_VV, 0x3, 0x0 }, // 1480 |
| 13473 | { PseudoVFNMADD_VV_M8_E64, VFNMADD_VV, 0x3, 0x0 }, // 1481 |
| 13474 | { PseudoVFNMADD_VV_MF4_E16, VFNMADD_VV, 0x6, 0x0 }, // 1482 |
| 13475 | { PseudoVFNMADD_VV_MF2_E16, VFNMADD_VV, 0x7, 0x0 }, // 1483 |
| 13476 | { PseudoVFNMADD_VV_MF2_E32, VFNMADD_VV, 0x7, 0x0 }, // 1484 |
| 13477 | { PseudoVFNMSAC_VFPR16_M1_E16, VFNMSAC_VF, 0x0, 0x0 }, // 1485 |
| 13478 | { PseudoVFNMSAC_VFPR32_M1_E32, VFNMSAC_VF, 0x0, 0x0 }, // 1486 |
| 13479 | { PseudoVFNMSAC_VFPR64_M1_E64, VFNMSAC_VF, 0x0, 0x0 }, // 1487 |
| 13480 | { PseudoVFNMSAC_VFPR16_M2_E16, VFNMSAC_VF, 0x1, 0x0 }, // 1488 |
| 13481 | { PseudoVFNMSAC_VFPR32_M2_E32, VFNMSAC_VF, 0x1, 0x0 }, // 1489 |
| 13482 | { PseudoVFNMSAC_VFPR64_M2_E64, VFNMSAC_VF, 0x1, 0x0 }, // 1490 |
| 13483 | { PseudoVFNMSAC_VFPR16_M4_E16, VFNMSAC_VF, 0x2, 0x0 }, // 1491 |
| 13484 | { PseudoVFNMSAC_VFPR32_M4_E32, VFNMSAC_VF, 0x2, 0x0 }, // 1492 |
| 13485 | { PseudoVFNMSAC_VFPR64_M4_E64, VFNMSAC_VF, 0x2, 0x0 }, // 1493 |
| 13486 | { PseudoVFNMSAC_VFPR16_M8_E16, VFNMSAC_VF, 0x3, 0x0 }, // 1494 |
| 13487 | { PseudoVFNMSAC_VFPR32_M8_E32, VFNMSAC_VF, 0x3, 0x0 }, // 1495 |
| 13488 | { PseudoVFNMSAC_VFPR64_M8_E64, VFNMSAC_VF, 0x3, 0x0 }, // 1496 |
| 13489 | { PseudoVFNMSAC_VFPR16_MF4_E16, VFNMSAC_VF, 0x6, 0x0 }, // 1497 |
| 13490 | { PseudoVFNMSAC_VFPR16_MF2_E16, VFNMSAC_VF, 0x7, 0x0 }, // 1498 |
| 13491 | { PseudoVFNMSAC_VFPR32_MF2_E32, VFNMSAC_VF, 0x7, 0x0 }, // 1499 |
| 13492 | { PseudoVFNMSAC_VV_M1_E16, VFNMSAC_VV, 0x0, 0x0 }, // 1500 |
| 13493 | { PseudoVFNMSAC_VV_M1_E32, VFNMSAC_VV, 0x0, 0x0 }, // 1501 |
| 13494 | { PseudoVFNMSAC_VV_M1_E64, VFNMSAC_VV, 0x0, 0x0 }, // 1502 |
| 13495 | { PseudoVFNMSAC_VV_M2_E16, VFNMSAC_VV, 0x1, 0x0 }, // 1503 |
| 13496 | { PseudoVFNMSAC_VV_M2_E32, VFNMSAC_VV, 0x1, 0x0 }, // 1504 |
| 13497 | { PseudoVFNMSAC_VV_M2_E64, VFNMSAC_VV, 0x1, 0x0 }, // 1505 |
| 13498 | { PseudoVFNMSAC_VV_M4_E16, VFNMSAC_VV, 0x2, 0x0 }, // 1506 |
| 13499 | { PseudoVFNMSAC_VV_M4_E32, VFNMSAC_VV, 0x2, 0x0 }, // 1507 |
| 13500 | { PseudoVFNMSAC_VV_M4_E64, VFNMSAC_VV, 0x2, 0x0 }, // 1508 |
| 13501 | { PseudoVFNMSAC_VV_M8_E16, VFNMSAC_VV, 0x3, 0x0 }, // 1509 |
| 13502 | { PseudoVFNMSAC_VV_M8_E32, VFNMSAC_VV, 0x3, 0x0 }, // 1510 |
| 13503 | { PseudoVFNMSAC_VV_M8_E64, VFNMSAC_VV, 0x3, 0x0 }, // 1511 |
| 13504 | { PseudoVFNMSAC_VV_MF4_E16, VFNMSAC_VV, 0x6, 0x0 }, // 1512 |
| 13505 | { PseudoVFNMSAC_VV_MF2_E16, VFNMSAC_VV, 0x7, 0x0 }, // 1513 |
| 13506 | { PseudoVFNMSAC_VV_MF2_E32, VFNMSAC_VV, 0x7, 0x0 }, // 1514 |
| 13507 | { PseudoVFNMSUB_VFPR16_M1_E16, VFNMSUB_VF, 0x0, 0x0 }, // 1515 |
| 13508 | { PseudoVFNMSUB_VFPR32_M1_E32, VFNMSUB_VF, 0x0, 0x0 }, // 1516 |
| 13509 | { PseudoVFNMSUB_VFPR64_M1_E64, VFNMSUB_VF, 0x0, 0x0 }, // 1517 |
| 13510 | { PseudoVFNMSUB_VFPR16_M2_E16, VFNMSUB_VF, 0x1, 0x0 }, // 1518 |
| 13511 | { PseudoVFNMSUB_VFPR32_M2_E32, VFNMSUB_VF, 0x1, 0x0 }, // 1519 |
| 13512 | { PseudoVFNMSUB_VFPR64_M2_E64, VFNMSUB_VF, 0x1, 0x0 }, // 1520 |
| 13513 | { PseudoVFNMSUB_VFPR16_M4_E16, VFNMSUB_VF, 0x2, 0x0 }, // 1521 |
| 13514 | { PseudoVFNMSUB_VFPR32_M4_E32, VFNMSUB_VF, 0x2, 0x0 }, // 1522 |
| 13515 | { PseudoVFNMSUB_VFPR64_M4_E64, VFNMSUB_VF, 0x2, 0x0 }, // 1523 |
| 13516 | { PseudoVFNMSUB_VFPR16_M8_E16, VFNMSUB_VF, 0x3, 0x0 }, // 1524 |
| 13517 | { PseudoVFNMSUB_VFPR32_M8_E32, VFNMSUB_VF, 0x3, 0x0 }, // 1525 |
| 13518 | { PseudoVFNMSUB_VFPR64_M8_E64, VFNMSUB_VF, 0x3, 0x0 }, // 1526 |
| 13519 | { PseudoVFNMSUB_VFPR16_MF4_E16, VFNMSUB_VF, 0x6, 0x0 }, // 1527 |
| 13520 | { PseudoVFNMSUB_VFPR16_MF2_E16, VFNMSUB_VF, 0x7, 0x0 }, // 1528 |
| 13521 | { PseudoVFNMSUB_VFPR32_MF2_E32, VFNMSUB_VF, 0x7, 0x0 }, // 1529 |
| 13522 | { PseudoVFNMSUB_VV_M1_E16, VFNMSUB_VV, 0x0, 0x0 }, // 1530 |
| 13523 | { PseudoVFNMSUB_VV_M1_E32, VFNMSUB_VV, 0x0, 0x0 }, // 1531 |
| 13524 | { PseudoVFNMSUB_VV_M1_E64, VFNMSUB_VV, 0x0, 0x0 }, // 1532 |
| 13525 | { PseudoVFNMSUB_VV_M2_E16, VFNMSUB_VV, 0x1, 0x0 }, // 1533 |
| 13526 | { PseudoVFNMSUB_VV_M2_E32, VFNMSUB_VV, 0x1, 0x0 }, // 1534 |
| 13527 | { PseudoVFNMSUB_VV_M2_E64, VFNMSUB_VV, 0x1, 0x0 }, // 1535 |
| 13528 | { PseudoVFNMSUB_VV_M4_E16, VFNMSUB_VV, 0x2, 0x0 }, // 1536 |
| 13529 | { PseudoVFNMSUB_VV_M4_E32, VFNMSUB_VV, 0x2, 0x0 }, // 1537 |
| 13530 | { PseudoVFNMSUB_VV_M4_E64, VFNMSUB_VV, 0x2, 0x0 }, // 1538 |
| 13531 | { PseudoVFNMSUB_VV_M8_E16, VFNMSUB_VV, 0x3, 0x0 }, // 1539 |
| 13532 | { PseudoVFNMSUB_VV_M8_E32, VFNMSUB_VV, 0x3, 0x0 }, // 1540 |
| 13533 | { PseudoVFNMSUB_VV_M8_E64, VFNMSUB_VV, 0x3, 0x0 }, // 1541 |
| 13534 | { PseudoVFNMSUB_VV_MF4_E16, VFNMSUB_VV, 0x6, 0x0 }, // 1542 |
| 13535 | { PseudoVFNMSUB_VV_MF2_E16, VFNMSUB_VV, 0x7, 0x0 }, // 1543 |
| 13536 | { PseudoVFNMSUB_VV_MF2_E32, VFNMSUB_VV, 0x7, 0x0 }, // 1544 |
| 13537 | { PseudoVFRDIV_VFPR16_M1_E16, VFRDIV_VF, 0x0, 0x10 }, // 1545 |
| 13538 | { PseudoVFRDIV_VFPR32_M1_E32, VFRDIV_VF, 0x0, 0x20 }, // 1546 |
| 13539 | { PseudoVFRDIV_VFPR64_M1_E64, VFRDIV_VF, 0x0, 0x40 }, // 1547 |
| 13540 | { PseudoVFRDIV_VFPR16_M2_E16, VFRDIV_VF, 0x1, 0x10 }, // 1548 |
| 13541 | { PseudoVFRDIV_VFPR32_M2_E32, VFRDIV_VF, 0x1, 0x20 }, // 1549 |
| 13542 | { PseudoVFRDIV_VFPR64_M2_E64, VFRDIV_VF, 0x1, 0x40 }, // 1550 |
| 13543 | { PseudoVFRDIV_VFPR16_M4_E16, VFRDIV_VF, 0x2, 0x10 }, // 1551 |
| 13544 | { PseudoVFRDIV_VFPR32_M4_E32, VFRDIV_VF, 0x2, 0x20 }, // 1552 |
| 13545 | { PseudoVFRDIV_VFPR64_M4_E64, VFRDIV_VF, 0x2, 0x40 }, // 1553 |
| 13546 | { PseudoVFRDIV_VFPR16_M8_E16, VFRDIV_VF, 0x3, 0x10 }, // 1554 |
| 13547 | { PseudoVFRDIV_VFPR32_M8_E32, VFRDIV_VF, 0x3, 0x20 }, // 1555 |
| 13548 | { PseudoVFRDIV_VFPR64_M8_E64, VFRDIV_VF, 0x3, 0x40 }, // 1556 |
| 13549 | { PseudoVFRDIV_VFPR16_MF4_E16, VFRDIV_VF, 0x6, 0x10 }, // 1557 |
| 13550 | { PseudoVFRDIV_VFPR16_MF2_E16, VFRDIV_VF, 0x7, 0x10 }, // 1558 |
| 13551 | { PseudoVFRDIV_VFPR32_MF2_E32, VFRDIV_VF, 0x7, 0x20 }, // 1559 |
| 13552 | { PseudoVFREC7_V_M1_E16, VFREC7_V, 0x0, 0x0 }, // 1560 |
| 13553 | { PseudoVFREC7_V_M1_E32, VFREC7_V, 0x0, 0x0 }, // 1561 |
| 13554 | { PseudoVFREC7_V_M1_E64, VFREC7_V, 0x0, 0x0 }, // 1562 |
| 13555 | { PseudoVFREC7_V_M2_E16, VFREC7_V, 0x1, 0x0 }, // 1563 |
| 13556 | { PseudoVFREC7_V_M2_E32, VFREC7_V, 0x1, 0x0 }, // 1564 |
| 13557 | { PseudoVFREC7_V_M2_E64, VFREC7_V, 0x1, 0x0 }, // 1565 |
| 13558 | { PseudoVFREC7_V_M4_E16, VFREC7_V, 0x2, 0x0 }, // 1566 |
| 13559 | { PseudoVFREC7_V_M4_E32, VFREC7_V, 0x2, 0x0 }, // 1567 |
| 13560 | { PseudoVFREC7_V_M4_E64, VFREC7_V, 0x2, 0x0 }, // 1568 |
| 13561 | { PseudoVFREC7_V_M8_E16, VFREC7_V, 0x3, 0x0 }, // 1569 |
| 13562 | { PseudoVFREC7_V_M8_E32, VFREC7_V, 0x3, 0x0 }, // 1570 |
| 13563 | { PseudoVFREC7_V_M8_E64, VFREC7_V, 0x3, 0x0 }, // 1571 |
| 13564 | { PseudoVFREC7_V_MF4_E16, VFREC7_V, 0x6, 0x0 }, // 1572 |
| 13565 | { PseudoVFREC7_V_MF2_E16, VFREC7_V, 0x7, 0x0 }, // 1573 |
| 13566 | { PseudoVFREC7_V_MF2_E32, VFREC7_V, 0x7, 0x0 }, // 1574 |
| 13567 | { PseudoVFREDMAX_VS_M1_E16, VFREDMAX_VS, 0x0, 0x10 }, // 1575 |
| 13568 | { PseudoVFREDMAX_VS_M1_E32, VFREDMAX_VS, 0x0, 0x20 }, // 1576 |
| 13569 | { PseudoVFREDMAX_VS_M1_E64, VFREDMAX_VS, 0x0, 0x40 }, // 1577 |
| 13570 | { PseudoVFREDMAX_VS_M2_E16, VFREDMAX_VS, 0x1, 0x10 }, // 1578 |
| 13571 | { PseudoVFREDMAX_VS_M2_E32, VFREDMAX_VS, 0x1, 0x20 }, // 1579 |
| 13572 | { PseudoVFREDMAX_VS_M2_E64, VFREDMAX_VS, 0x1, 0x40 }, // 1580 |
| 13573 | { PseudoVFREDMAX_VS_M4_E16, VFREDMAX_VS, 0x2, 0x10 }, // 1581 |
| 13574 | { PseudoVFREDMAX_VS_M4_E32, VFREDMAX_VS, 0x2, 0x20 }, // 1582 |
| 13575 | { PseudoVFREDMAX_VS_M4_E64, VFREDMAX_VS, 0x2, 0x40 }, // 1583 |
| 13576 | { PseudoVFREDMAX_VS_M8_E16, VFREDMAX_VS, 0x3, 0x10 }, // 1584 |
| 13577 | { PseudoVFREDMAX_VS_M8_E32, VFREDMAX_VS, 0x3, 0x20 }, // 1585 |
| 13578 | { PseudoVFREDMAX_VS_M8_E64, VFREDMAX_VS, 0x3, 0x40 }, // 1586 |
| 13579 | { PseudoVFREDMAX_VS_MF4_E16, VFREDMAX_VS, 0x6, 0x10 }, // 1587 |
| 13580 | { PseudoVFREDMAX_VS_MF2_E16, VFREDMAX_VS, 0x7, 0x10 }, // 1588 |
| 13581 | { PseudoVFREDMAX_VS_MF2_E32, VFREDMAX_VS, 0x7, 0x20 }, // 1589 |
| 13582 | { PseudoVFREDMIN_VS_M1_E16, VFREDMIN_VS, 0x0, 0x10 }, // 1590 |
| 13583 | { PseudoVFREDMIN_VS_M1_E32, VFREDMIN_VS, 0x0, 0x20 }, // 1591 |
| 13584 | { PseudoVFREDMIN_VS_M1_E64, VFREDMIN_VS, 0x0, 0x40 }, // 1592 |
| 13585 | { PseudoVFREDMIN_VS_M2_E16, VFREDMIN_VS, 0x1, 0x10 }, // 1593 |
| 13586 | { PseudoVFREDMIN_VS_M2_E32, VFREDMIN_VS, 0x1, 0x20 }, // 1594 |
| 13587 | { PseudoVFREDMIN_VS_M2_E64, VFREDMIN_VS, 0x1, 0x40 }, // 1595 |
| 13588 | { PseudoVFREDMIN_VS_M4_E16, VFREDMIN_VS, 0x2, 0x10 }, // 1596 |
| 13589 | { PseudoVFREDMIN_VS_M4_E32, VFREDMIN_VS, 0x2, 0x20 }, // 1597 |
| 13590 | { PseudoVFREDMIN_VS_M4_E64, VFREDMIN_VS, 0x2, 0x40 }, // 1598 |
| 13591 | { PseudoVFREDMIN_VS_M8_E16, VFREDMIN_VS, 0x3, 0x10 }, // 1599 |
| 13592 | { PseudoVFREDMIN_VS_M8_E32, VFREDMIN_VS, 0x3, 0x20 }, // 1600 |
| 13593 | { PseudoVFREDMIN_VS_M8_E64, VFREDMIN_VS, 0x3, 0x40 }, // 1601 |
| 13594 | { PseudoVFREDMIN_VS_MF4_E16, VFREDMIN_VS, 0x6, 0x10 }, // 1602 |
| 13595 | { PseudoVFREDMIN_VS_MF2_E16, VFREDMIN_VS, 0x7, 0x10 }, // 1603 |
| 13596 | { PseudoVFREDMIN_VS_MF2_E32, VFREDMIN_VS, 0x7, 0x20 }, // 1604 |
| 13597 | { PseudoVFREDOSUM_VS_M1_E16, VFREDOSUM_VS, 0x0, 0x10 }, // 1605 |
| 13598 | { PseudoVFREDOSUM_VS_M1_E32, VFREDOSUM_VS, 0x0, 0x20 }, // 1606 |
| 13599 | { PseudoVFREDOSUM_VS_M1_E64, VFREDOSUM_VS, 0x0, 0x40 }, // 1607 |
| 13600 | { PseudoVFREDOSUM_VS_M2_E16, VFREDOSUM_VS, 0x1, 0x10 }, // 1608 |
| 13601 | { PseudoVFREDOSUM_VS_M2_E32, VFREDOSUM_VS, 0x1, 0x20 }, // 1609 |
| 13602 | { PseudoVFREDOSUM_VS_M2_E64, VFREDOSUM_VS, 0x1, 0x40 }, // 1610 |
| 13603 | { PseudoVFREDOSUM_VS_M4_E16, VFREDOSUM_VS, 0x2, 0x10 }, // 1611 |
| 13604 | { PseudoVFREDOSUM_VS_M4_E32, VFREDOSUM_VS, 0x2, 0x20 }, // 1612 |
| 13605 | { PseudoVFREDOSUM_VS_M4_E64, VFREDOSUM_VS, 0x2, 0x40 }, // 1613 |
| 13606 | { PseudoVFREDOSUM_VS_M8_E16, VFREDOSUM_VS, 0x3, 0x10 }, // 1614 |
| 13607 | { PseudoVFREDOSUM_VS_M8_E32, VFREDOSUM_VS, 0x3, 0x20 }, // 1615 |
| 13608 | { PseudoVFREDOSUM_VS_M8_E64, VFREDOSUM_VS, 0x3, 0x40 }, // 1616 |
| 13609 | { PseudoVFREDOSUM_VS_MF4_E16, VFREDOSUM_VS, 0x6, 0x10 }, // 1617 |
| 13610 | { PseudoVFREDOSUM_VS_MF2_E16, VFREDOSUM_VS, 0x7, 0x10 }, // 1618 |
| 13611 | { PseudoVFREDOSUM_VS_MF2_E32, VFREDOSUM_VS, 0x7, 0x20 }, // 1619 |
| 13612 | { PseudoVFREDUSUM_VS_M1_E16, VFREDUSUM_VS, 0x0, 0x10 }, // 1620 |
| 13613 | { PseudoVFREDUSUM_VS_M1_E32, VFREDUSUM_VS, 0x0, 0x20 }, // 1621 |
| 13614 | { PseudoVFREDUSUM_VS_M1_E64, VFREDUSUM_VS, 0x0, 0x40 }, // 1622 |
| 13615 | { PseudoVFREDUSUM_VS_M2_E16, VFREDUSUM_VS, 0x1, 0x10 }, // 1623 |
| 13616 | { PseudoVFREDUSUM_VS_M2_E32, VFREDUSUM_VS, 0x1, 0x20 }, // 1624 |
| 13617 | { PseudoVFREDUSUM_VS_M2_E64, VFREDUSUM_VS, 0x1, 0x40 }, // 1625 |
| 13618 | { PseudoVFREDUSUM_VS_M4_E16, VFREDUSUM_VS, 0x2, 0x10 }, // 1626 |
| 13619 | { PseudoVFREDUSUM_VS_M4_E32, VFREDUSUM_VS, 0x2, 0x20 }, // 1627 |
| 13620 | { PseudoVFREDUSUM_VS_M4_E64, VFREDUSUM_VS, 0x2, 0x40 }, // 1628 |
| 13621 | { PseudoVFREDUSUM_VS_M8_E16, VFREDUSUM_VS, 0x3, 0x10 }, // 1629 |
| 13622 | { PseudoVFREDUSUM_VS_M8_E32, VFREDUSUM_VS, 0x3, 0x20 }, // 1630 |
| 13623 | { PseudoVFREDUSUM_VS_M8_E64, VFREDUSUM_VS, 0x3, 0x40 }, // 1631 |
| 13624 | { PseudoVFREDUSUM_VS_MF4_E16, VFREDUSUM_VS, 0x6, 0x10 }, // 1632 |
| 13625 | { PseudoVFREDUSUM_VS_MF2_E16, VFREDUSUM_VS, 0x7, 0x10 }, // 1633 |
| 13626 | { PseudoVFREDUSUM_VS_MF2_E32, VFREDUSUM_VS, 0x7, 0x20 }, // 1634 |
| 13627 | { PseudoVFRSQRT7_V_M1_E16, VFRSQRT7_V, 0x0, 0x0 }, // 1635 |
| 13628 | { PseudoVFRSQRT7_V_M1_E32, VFRSQRT7_V, 0x0, 0x0 }, // 1636 |
| 13629 | { PseudoVFRSQRT7_V_M1_E64, VFRSQRT7_V, 0x0, 0x0 }, // 1637 |
| 13630 | { PseudoVFRSQRT7_V_M2_E16, VFRSQRT7_V, 0x1, 0x0 }, // 1638 |
| 13631 | { PseudoVFRSQRT7_V_M2_E32, VFRSQRT7_V, 0x1, 0x0 }, // 1639 |
| 13632 | { PseudoVFRSQRT7_V_M2_E64, VFRSQRT7_V, 0x1, 0x0 }, // 1640 |
| 13633 | { PseudoVFRSQRT7_V_M4_E16, VFRSQRT7_V, 0x2, 0x0 }, // 1641 |
| 13634 | { PseudoVFRSQRT7_V_M4_E32, VFRSQRT7_V, 0x2, 0x0 }, // 1642 |
| 13635 | { PseudoVFRSQRT7_V_M4_E64, VFRSQRT7_V, 0x2, 0x0 }, // 1643 |
| 13636 | { PseudoVFRSQRT7_V_M8_E16, VFRSQRT7_V, 0x3, 0x0 }, // 1644 |
| 13637 | { PseudoVFRSQRT7_V_M8_E32, VFRSQRT7_V, 0x3, 0x0 }, // 1645 |
| 13638 | { PseudoVFRSQRT7_V_M8_E64, VFRSQRT7_V, 0x3, 0x0 }, // 1646 |
| 13639 | { PseudoVFRSQRT7_V_MF4_E16, VFRSQRT7_V, 0x6, 0x0 }, // 1647 |
| 13640 | { PseudoVFRSQRT7_V_MF2_E16, VFRSQRT7_V, 0x7, 0x0 }, // 1648 |
| 13641 | { PseudoVFRSQRT7_V_MF2_E32, VFRSQRT7_V, 0x7, 0x0 }, // 1649 |
| 13642 | { PseudoVFRSUB_VFPR16_M1_E16, VFRSUB_VF, 0x0, 0x10 }, // 1650 |
| 13643 | { PseudoVFRSUB_VFPR32_M1_E32, VFRSUB_VF, 0x0, 0x20 }, // 1651 |
| 13644 | { PseudoVFRSUB_VFPR64_M1_E64, VFRSUB_VF, 0x0, 0x40 }, // 1652 |
| 13645 | { PseudoVFRSUB_VFPR16_M2_E16, VFRSUB_VF, 0x1, 0x10 }, // 1653 |
| 13646 | { PseudoVFRSUB_VFPR32_M2_E32, VFRSUB_VF, 0x1, 0x20 }, // 1654 |
| 13647 | { PseudoVFRSUB_VFPR64_M2_E64, VFRSUB_VF, 0x1, 0x40 }, // 1655 |
| 13648 | { PseudoVFRSUB_VFPR16_M4_E16, VFRSUB_VF, 0x2, 0x10 }, // 1656 |
| 13649 | { PseudoVFRSUB_VFPR32_M4_E32, VFRSUB_VF, 0x2, 0x20 }, // 1657 |
| 13650 | { PseudoVFRSUB_VFPR64_M4_E64, VFRSUB_VF, 0x2, 0x40 }, // 1658 |
| 13651 | { PseudoVFRSUB_VFPR16_M8_E16, VFRSUB_VF, 0x3, 0x10 }, // 1659 |
| 13652 | { PseudoVFRSUB_VFPR32_M8_E32, VFRSUB_VF, 0x3, 0x20 }, // 1660 |
| 13653 | { PseudoVFRSUB_VFPR64_M8_E64, VFRSUB_VF, 0x3, 0x40 }, // 1661 |
| 13654 | { PseudoVFRSUB_VFPR16_MF4_E16, VFRSUB_VF, 0x6, 0x10 }, // 1662 |
| 13655 | { PseudoVFRSUB_VFPR16_MF2_E16, VFRSUB_VF, 0x7, 0x10 }, // 1663 |
| 13656 | { PseudoVFRSUB_VFPR32_MF2_E32, VFRSUB_VF, 0x7, 0x20 }, // 1664 |
| 13657 | { PseudoVFSGNJN_VFPR16_M1_E16, VFSGNJN_VF, 0x0, 0x10 }, // 1665 |
| 13658 | { PseudoVFSGNJN_VFPR32_M1_E32, VFSGNJN_VF, 0x0, 0x20 }, // 1666 |
| 13659 | { PseudoVFSGNJN_VFPR64_M1_E64, VFSGNJN_VF, 0x0, 0x40 }, // 1667 |
| 13660 | { PseudoVFSGNJN_VFPR16_M2_E16, VFSGNJN_VF, 0x1, 0x10 }, // 1668 |
| 13661 | { PseudoVFSGNJN_VFPR32_M2_E32, VFSGNJN_VF, 0x1, 0x20 }, // 1669 |
| 13662 | { PseudoVFSGNJN_VFPR64_M2_E64, VFSGNJN_VF, 0x1, 0x40 }, // 1670 |
| 13663 | { PseudoVFSGNJN_VFPR16_M4_E16, VFSGNJN_VF, 0x2, 0x10 }, // 1671 |
| 13664 | { PseudoVFSGNJN_VFPR32_M4_E32, VFSGNJN_VF, 0x2, 0x20 }, // 1672 |
| 13665 | { PseudoVFSGNJN_VFPR64_M4_E64, VFSGNJN_VF, 0x2, 0x40 }, // 1673 |
| 13666 | { PseudoVFSGNJN_VFPR16_M8_E16, VFSGNJN_VF, 0x3, 0x10 }, // 1674 |
| 13667 | { PseudoVFSGNJN_VFPR32_M8_E32, VFSGNJN_VF, 0x3, 0x20 }, // 1675 |
| 13668 | { PseudoVFSGNJN_VFPR64_M8_E64, VFSGNJN_VF, 0x3, 0x40 }, // 1676 |
| 13669 | { PseudoVFSGNJN_VFPR16_MF4_E16, VFSGNJN_VF, 0x6, 0x10 }, // 1677 |
| 13670 | { PseudoVFSGNJN_VFPR16_MF2_E16, VFSGNJN_VF, 0x7, 0x10 }, // 1678 |
| 13671 | { PseudoVFSGNJN_VFPR32_MF2_E32, VFSGNJN_VF, 0x7, 0x20 }, // 1679 |
| 13672 | { PseudoVFSGNJN_VV_M1_E16, VFSGNJN_VV, 0x0, 0x10 }, // 1680 |
| 13673 | { PseudoVFSGNJN_VV_M1_E32, VFSGNJN_VV, 0x0, 0x20 }, // 1681 |
| 13674 | { PseudoVFSGNJN_VV_M1_E64, VFSGNJN_VV, 0x0, 0x40 }, // 1682 |
| 13675 | { PseudoVFSGNJN_VV_M2_E16, VFSGNJN_VV, 0x1, 0x10 }, // 1683 |
| 13676 | { PseudoVFSGNJN_VV_M2_E32, VFSGNJN_VV, 0x1, 0x20 }, // 1684 |
| 13677 | { PseudoVFSGNJN_VV_M2_E64, VFSGNJN_VV, 0x1, 0x40 }, // 1685 |
| 13678 | { PseudoVFSGNJN_VV_M4_E16, VFSGNJN_VV, 0x2, 0x10 }, // 1686 |
| 13679 | { PseudoVFSGNJN_VV_M4_E32, VFSGNJN_VV, 0x2, 0x20 }, // 1687 |
| 13680 | { PseudoVFSGNJN_VV_M4_E64, VFSGNJN_VV, 0x2, 0x40 }, // 1688 |
| 13681 | { PseudoVFSGNJN_VV_M8_E16, VFSGNJN_VV, 0x3, 0x10 }, // 1689 |
| 13682 | { PseudoVFSGNJN_VV_M8_E32, VFSGNJN_VV, 0x3, 0x20 }, // 1690 |
| 13683 | { PseudoVFSGNJN_VV_M8_E64, VFSGNJN_VV, 0x3, 0x40 }, // 1691 |
| 13684 | { PseudoVFSGNJN_VV_MF4_E16, VFSGNJN_VV, 0x6, 0x10 }, // 1692 |
| 13685 | { PseudoVFSGNJN_VV_MF2_E16, VFSGNJN_VV, 0x7, 0x10 }, // 1693 |
| 13686 | { PseudoVFSGNJN_VV_MF2_E32, VFSGNJN_VV, 0x7, 0x20 }, // 1694 |
| 13687 | { PseudoVFSGNJX_VFPR16_M1_E16, VFSGNJX_VF, 0x0, 0x10 }, // 1695 |
| 13688 | { PseudoVFSGNJX_VFPR32_M1_E32, VFSGNJX_VF, 0x0, 0x20 }, // 1696 |
| 13689 | { PseudoVFSGNJX_VFPR64_M1_E64, VFSGNJX_VF, 0x0, 0x40 }, // 1697 |
| 13690 | { PseudoVFSGNJX_VFPR16_M2_E16, VFSGNJX_VF, 0x1, 0x10 }, // 1698 |
| 13691 | { PseudoVFSGNJX_VFPR32_M2_E32, VFSGNJX_VF, 0x1, 0x20 }, // 1699 |
| 13692 | { PseudoVFSGNJX_VFPR64_M2_E64, VFSGNJX_VF, 0x1, 0x40 }, // 1700 |
| 13693 | { PseudoVFSGNJX_VFPR16_M4_E16, VFSGNJX_VF, 0x2, 0x10 }, // 1701 |
| 13694 | { PseudoVFSGNJX_VFPR32_M4_E32, VFSGNJX_VF, 0x2, 0x20 }, // 1702 |
| 13695 | { PseudoVFSGNJX_VFPR64_M4_E64, VFSGNJX_VF, 0x2, 0x40 }, // 1703 |
| 13696 | { PseudoVFSGNJX_VFPR16_M8_E16, VFSGNJX_VF, 0x3, 0x10 }, // 1704 |
| 13697 | { PseudoVFSGNJX_VFPR32_M8_E32, VFSGNJX_VF, 0x3, 0x20 }, // 1705 |
| 13698 | { PseudoVFSGNJX_VFPR64_M8_E64, VFSGNJX_VF, 0x3, 0x40 }, // 1706 |
| 13699 | { PseudoVFSGNJX_VFPR16_MF4_E16, VFSGNJX_VF, 0x6, 0x10 }, // 1707 |
| 13700 | { PseudoVFSGNJX_VFPR16_MF2_E16, VFSGNJX_VF, 0x7, 0x10 }, // 1708 |
| 13701 | { PseudoVFSGNJX_VFPR32_MF2_E32, VFSGNJX_VF, 0x7, 0x20 }, // 1709 |
| 13702 | { PseudoVFSGNJX_VV_M1_E16, VFSGNJX_VV, 0x0, 0x10 }, // 1710 |
| 13703 | { PseudoVFSGNJX_VV_M1_E32, VFSGNJX_VV, 0x0, 0x20 }, // 1711 |
| 13704 | { PseudoVFSGNJX_VV_M1_E64, VFSGNJX_VV, 0x0, 0x40 }, // 1712 |
| 13705 | { PseudoVFSGNJX_VV_M2_E16, VFSGNJX_VV, 0x1, 0x10 }, // 1713 |
| 13706 | { PseudoVFSGNJX_VV_M2_E32, VFSGNJX_VV, 0x1, 0x20 }, // 1714 |
| 13707 | { PseudoVFSGNJX_VV_M2_E64, VFSGNJX_VV, 0x1, 0x40 }, // 1715 |
| 13708 | { PseudoVFSGNJX_VV_M4_E16, VFSGNJX_VV, 0x2, 0x10 }, // 1716 |
| 13709 | { PseudoVFSGNJX_VV_M4_E32, VFSGNJX_VV, 0x2, 0x20 }, // 1717 |
| 13710 | { PseudoVFSGNJX_VV_M4_E64, VFSGNJX_VV, 0x2, 0x40 }, // 1718 |
| 13711 | { PseudoVFSGNJX_VV_M8_E16, VFSGNJX_VV, 0x3, 0x10 }, // 1719 |
| 13712 | { PseudoVFSGNJX_VV_M8_E32, VFSGNJX_VV, 0x3, 0x20 }, // 1720 |
| 13713 | { PseudoVFSGNJX_VV_M8_E64, VFSGNJX_VV, 0x3, 0x40 }, // 1721 |
| 13714 | { PseudoVFSGNJX_VV_MF4_E16, VFSGNJX_VV, 0x6, 0x10 }, // 1722 |
| 13715 | { PseudoVFSGNJX_VV_MF2_E16, VFSGNJX_VV, 0x7, 0x10 }, // 1723 |
| 13716 | { PseudoVFSGNJX_VV_MF2_E32, VFSGNJX_VV, 0x7, 0x20 }, // 1724 |
| 13717 | { PseudoVFSGNJ_VFPR16_M1_E16, VFSGNJ_VF, 0x0, 0x10 }, // 1725 |
| 13718 | { PseudoVFSGNJ_VFPR32_M1_E32, VFSGNJ_VF, 0x0, 0x20 }, // 1726 |
| 13719 | { PseudoVFSGNJ_VFPR64_M1_E64, VFSGNJ_VF, 0x0, 0x40 }, // 1727 |
| 13720 | { PseudoVFSGNJ_VFPR16_M2_E16, VFSGNJ_VF, 0x1, 0x10 }, // 1728 |
| 13721 | { PseudoVFSGNJ_VFPR32_M2_E32, VFSGNJ_VF, 0x1, 0x20 }, // 1729 |
| 13722 | { PseudoVFSGNJ_VFPR64_M2_E64, VFSGNJ_VF, 0x1, 0x40 }, // 1730 |
| 13723 | { PseudoVFSGNJ_VFPR16_M4_E16, VFSGNJ_VF, 0x2, 0x10 }, // 1731 |
| 13724 | { PseudoVFSGNJ_VFPR32_M4_E32, VFSGNJ_VF, 0x2, 0x20 }, // 1732 |
| 13725 | { PseudoVFSGNJ_VFPR64_M4_E64, VFSGNJ_VF, 0x2, 0x40 }, // 1733 |
| 13726 | { PseudoVFSGNJ_VFPR16_M8_E16, VFSGNJ_VF, 0x3, 0x10 }, // 1734 |
| 13727 | { PseudoVFSGNJ_VFPR32_M8_E32, VFSGNJ_VF, 0x3, 0x20 }, // 1735 |
| 13728 | { PseudoVFSGNJ_VFPR64_M8_E64, VFSGNJ_VF, 0x3, 0x40 }, // 1736 |
| 13729 | { PseudoVFSGNJ_VFPR16_MF4_E16, VFSGNJ_VF, 0x6, 0x10 }, // 1737 |
| 13730 | { PseudoVFSGNJ_VFPR16_MF2_E16, VFSGNJ_VF, 0x7, 0x10 }, // 1738 |
| 13731 | { PseudoVFSGNJ_VFPR32_MF2_E32, VFSGNJ_VF, 0x7, 0x20 }, // 1739 |
| 13732 | { PseudoVFSGNJ_VV_M1_E16, VFSGNJ_VV, 0x0, 0x10 }, // 1740 |
| 13733 | { PseudoVFSGNJ_VV_M1_E32, VFSGNJ_VV, 0x0, 0x20 }, // 1741 |
| 13734 | { PseudoVFSGNJ_VV_M1_E64, VFSGNJ_VV, 0x0, 0x40 }, // 1742 |
| 13735 | { PseudoVFSGNJ_VV_M2_E16, VFSGNJ_VV, 0x1, 0x10 }, // 1743 |
| 13736 | { PseudoVFSGNJ_VV_M2_E32, VFSGNJ_VV, 0x1, 0x20 }, // 1744 |
| 13737 | { PseudoVFSGNJ_VV_M2_E64, VFSGNJ_VV, 0x1, 0x40 }, // 1745 |
| 13738 | { PseudoVFSGNJ_VV_M4_E16, VFSGNJ_VV, 0x2, 0x10 }, // 1746 |
| 13739 | { PseudoVFSGNJ_VV_M4_E32, VFSGNJ_VV, 0x2, 0x20 }, // 1747 |
| 13740 | { PseudoVFSGNJ_VV_M4_E64, VFSGNJ_VV, 0x2, 0x40 }, // 1748 |
| 13741 | { PseudoVFSGNJ_VV_M8_E16, VFSGNJ_VV, 0x3, 0x10 }, // 1749 |
| 13742 | { PseudoVFSGNJ_VV_M8_E32, VFSGNJ_VV, 0x3, 0x20 }, // 1750 |
| 13743 | { PseudoVFSGNJ_VV_M8_E64, VFSGNJ_VV, 0x3, 0x40 }, // 1751 |
| 13744 | { PseudoVFSGNJ_VV_MF4_E16, VFSGNJ_VV, 0x6, 0x10 }, // 1752 |
| 13745 | { PseudoVFSGNJ_VV_MF2_E16, VFSGNJ_VV, 0x7, 0x10 }, // 1753 |
| 13746 | { PseudoVFSGNJ_VV_MF2_E32, VFSGNJ_VV, 0x7, 0x20 }, // 1754 |
| 13747 | { PseudoVFSLIDE1DOWN_VFPR16_M1, VFSLIDE1DOWN_VF, 0x0, 0x0 }, // 1755 |
| 13748 | { PseudoVFSLIDE1DOWN_VFPR32_M1, VFSLIDE1DOWN_VF, 0x0, 0x0 }, // 1756 |
| 13749 | { PseudoVFSLIDE1DOWN_VFPR64_M1, VFSLIDE1DOWN_VF, 0x0, 0x0 }, // 1757 |
| 13750 | { PseudoVFSLIDE1DOWN_VFPR16_M2, VFSLIDE1DOWN_VF, 0x1, 0x0 }, // 1758 |
| 13751 | { PseudoVFSLIDE1DOWN_VFPR32_M2, VFSLIDE1DOWN_VF, 0x1, 0x0 }, // 1759 |
| 13752 | { PseudoVFSLIDE1DOWN_VFPR64_M2, VFSLIDE1DOWN_VF, 0x1, 0x0 }, // 1760 |
| 13753 | { PseudoVFSLIDE1DOWN_VFPR16_M4, VFSLIDE1DOWN_VF, 0x2, 0x0 }, // 1761 |
| 13754 | { PseudoVFSLIDE1DOWN_VFPR32_M4, VFSLIDE1DOWN_VF, 0x2, 0x0 }, // 1762 |
| 13755 | { PseudoVFSLIDE1DOWN_VFPR64_M4, VFSLIDE1DOWN_VF, 0x2, 0x0 }, // 1763 |
| 13756 | { PseudoVFSLIDE1DOWN_VFPR16_M8, VFSLIDE1DOWN_VF, 0x3, 0x0 }, // 1764 |
| 13757 | { PseudoVFSLIDE1DOWN_VFPR32_M8, VFSLIDE1DOWN_VF, 0x3, 0x0 }, // 1765 |
| 13758 | { PseudoVFSLIDE1DOWN_VFPR64_M8, VFSLIDE1DOWN_VF, 0x3, 0x0 }, // 1766 |
| 13759 | { PseudoVFSLIDE1DOWN_VFPR16_MF4, VFSLIDE1DOWN_VF, 0x6, 0x0 }, // 1767 |
| 13760 | { PseudoVFSLIDE1DOWN_VFPR16_MF2, VFSLIDE1DOWN_VF, 0x7, 0x0 }, // 1768 |
| 13761 | { PseudoVFSLIDE1DOWN_VFPR32_MF2, VFSLIDE1DOWN_VF, 0x7, 0x0 }, // 1769 |
| 13762 | { PseudoVFSLIDE1UP_VFPR16_M1, VFSLIDE1UP_VF, 0x0, 0x0 }, // 1770 |
| 13763 | { PseudoVFSLIDE1UP_VFPR32_M1, VFSLIDE1UP_VF, 0x0, 0x0 }, // 1771 |
| 13764 | { PseudoVFSLIDE1UP_VFPR64_M1, VFSLIDE1UP_VF, 0x0, 0x0 }, // 1772 |
| 13765 | { PseudoVFSLIDE1UP_VFPR16_M2, VFSLIDE1UP_VF, 0x1, 0x0 }, // 1773 |
| 13766 | { PseudoVFSLIDE1UP_VFPR32_M2, VFSLIDE1UP_VF, 0x1, 0x0 }, // 1774 |
| 13767 | { PseudoVFSLIDE1UP_VFPR64_M2, VFSLIDE1UP_VF, 0x1, 0x0 }, // 1775 |
| 13768 | { PseudoVFSLIDE1UP_VFPR16_M4, VFSLIDE1UP_VF, 0x2, 0x0 }, // 1776 |
| 13769 | { PseudoVFSLIDE1UP_VFPR32_M4, VFSLIDE1UP_VF, 0x2, 0x0 }, // 1777 |
| 13770 | { PseudoVFSLIDE1UP_VFPR64_M4, VFSLIDE1UP_VF, 0x2, 0x0 }, // 1778 |
| 13771 | { PseudoVFSLIDE1UP_VFPR16_M8, VFSLIDE1UP_VF, 0x3, 0x0 }, // 1779 |
| 13772 | { PseudoVFSLIDE1UP_VFPR32_M8, VFSLIDE1UP_VF, 0x3, 0x0 }, // 1780 |
| 13773 | { PseudoVFSLIDE1UP_VFPR64_M8, VFSLIDE1UP_VF, 0x3, 0x0 }, // 1781 |
| 13774 | { PseudoVFSLIDE1UP_VFPR16_MF4, VFSLIDE1UP_VF, 0x6, 0x0 }, // 1782 |
| 13775 | { PseudoVFSLIDE1UP_VFPR16_MF2, VFSLIDE1UP_VF, 0x7, 0x0 }, // 1783 |
| 13776 | { PseudoVFSLIDE1UP_VFPR32_MF2, VFSLIDE1UP_VF, 0x7, 0x0 }, // 1784 |
| 13777 | { PseudoVFSQRT_V_M1_E16, VFSQRT_V, 0x0, 0x10 }, // 1785 |
| 13778 | { PseudoVFSQRT_V_M1_E32, VFSQRT_V, 0x0, 0x20 }, // 1786 |
| 13779 | { PseudoVFSQRT_V_M1_E64, VFSQRT_V, 0x0, 0x40 }, // 1787 |
| 13780 | { PseudoVFSQRT_V_M2_E16, VFSQRT_V, 0x1, 0x10 }, // 1788 |
| 13781 | { PseudoVFSQRT_V_M2_E32, VFSQRT_V, 0x1, 0x20 }, // 1789 |
| 13782 | { PseudoVFSQRT_V_M2_E64, VFSQRT_V, 0x1, 0x40 }, // 1790 |
| 13783 | { PseudoVFSQRT_V_M4_E16, VFSQRT_V, 0x2, 0x10 }, // 1791 |
| 13784 | { PseudoVFSQRT_V_M4_E32, VFSQRT_V, 0x2, 0x20 }, // 1792 |
| 13785 | { PseudoVFSQRT_V_M4_E64, VFSQRT_V, 0x2, 0x40 }, // 1793 |
| 13786 | { PseudoVFSQRT_V_M8_E16, VFSQRT_V, 0x3, 0x10 }, // 1794 |
| 13787 | { PseudoVFSQRT_V_M8_E32, VFSQRT_V, 0x3, 0x20 }, // 1795 |
| 13788 | { PseudoVFSQRT_V_M8_E64, VFSQRT_V, 0x3, 0x40 }, // 1796 |
| 13789 | { PseudoVFSQRT_V_MF4_E16, VFSQRT_V, 0x6, 0x10 }, // 1797 |
| 13790 | { PseudoVFSQRT_V_MF2_E16, VFSQRT_V, 0x7, 0x10 }, // 1798 |
| 13791 | { PseudoVFSQRT_V_MF2_E32, VFSQRT_V, 0x7, 0x20 }, // 1799 |
| 13792 | { PseudoVFSUB_VFPR16_M1_E16, VFSUB_VF, 0x0, 0x10 }, // 1800 |
| 13793 | { PseudoVFSUB_VFPR32_M1_E32, VFSUB_VF, 0x0, 0x20 }, // 1801 |
| 13794 | { PseudoVFSUB_VFPR64_M1_E64, VFSUB_VF, 0x0, 0x40 }, // 1802 |
| 13795 | { PseudoVFSUB_VFPR16_M2_E16, VFSUB_VF, 0x1, 0x10 }, // 1803 |
| 13796 | { PseudoVFSUB_VFPR32_M2_E32, VFSUB_VF, 0x1, 0x20 }, // 1804 |
| 13797 | { PseudoVFSUB_VFPR64_M2_E64, VFSUB_VF, 0x1, 0x40 }, // 1805 |
| 13798 | { PseudoVFSUB_VFPR16_M4_E16, VFSUB_VF, 0x2, 0x10 }, // 1806 |
| 13799 | { PseudoVFSUB_VFPR32_M4_E32, VFSUB_VF, 0x2, 0x20 }, // 1807 |
| 13800 | { PseudoVFSUB_VFPR64_M4_E64, VFSUB_VF, 0x2, 0x40 }, // 1808 |
| 13801 | { PseudoVFSUB_VFPR16_M8_E16, VFSUB_VF, 0x3, 0x10 }, // 1809 |
| 13802 | { PseudoVFSUB_VFPR32_M8_E32, VFSUB_VF, 0x3, 0x20 }, // 1810 |
| 13803 | { PseudoVFSUB_VFPR64_M8_E64, VFSUB_VF, 0x3, 0x40 }, // 1811 |
| 13804 | { PseudoVFSUB_VFPR16_MF4_E16, VFSUB_VF, 0x6, 0x10 }, // 1812 |
| 13805 | { PseudoVFSUB_VFPR16_MF2_E16, VFSUB_VF, 0x7, 0x10 }, // 1813 |
| 13806 | { PseudoVFSUB_VFPR32_MF2_E32, VFSUB_VF, 0x7, 0x20 }, // 1814 |
| 13807 | { PseudoVFSUB_VV_M1_E16, VFSUB_VV, 0x0, 0x10 }, // 1815 |
| 13808 | { PseudoVFSUB_VV_M1_E32, VFSUB_VV, 0x0, 0x20 }, // 1816 |
| 13809 | { PseudoVFSUB_VV_M1_E64, VFSUB_VV, 0x0, 0x40 }, // 1817 |
| 13810 | { PseudoVFSUB_VV_M2_E16, VFSUB_VV, 0x1, 0x10 }, // 1818 |
| 13811 | { PseudoVFSUB_VV_M2_E32, VFSUB_VV, 0x1, 0x20 }, // 1819 |
| 13812 | { PseudoVFSUB_VV_M2_E64, VFSUB_VV, 0x1, 0x40 }, // 1820 |
| 13813 | { PseudoVFSUB_VV_M4_E16, VFSUB_VV, 0x2, 0x10 }, // 1821 |
| 13814 | { PseudoVFSUB_VV_M4_E32, VFSUB_VV, 0x2, 0x20 }, // 1822 |
| 13815 | { PseudoVFSUB_VV_M4_E64, VFSUB_VV, 0x2, 0x40 }, // 1823 |
| 13816 | { PseudoVFSUB_VV_M8_E16, VFSUB_VV, 0x3, 0x10 }, // 1824 |
| 13817 | { PseudoVFSUB_VV_M8_E32, VFSUB_VV, 0x3, 0x20 }, // 1825 |
| 13818 | { PseudoVFSUB_VV_M8_E64, VFSUB_VV, 0x3, 0x40 }, // 1826 |
| 13819 | { PseudoVFSUB_VV_MF4_E16, VFSUB_VV, 0x6, 0x10 }, // 1827 |
| 13820 | { PseudoVFSUB_VV_MF2_E16, VFSUB_VV, 0x7, 0x10 }, // 1828 |
| 13821 | { PseudoVFSUB_VV_MF2_E32, VFSUB_VV, 0x7, 0x20 }, // 1829 |
| 13822 | { PseudoVFWADD_VFPR16_M1_E16, VFWADD_VF, 0x0, 0x10 }, // 1830 |
| 13823 | { PseudoVFWADD_VFPR32_M1_E32, VFWADD_VF, 0x0, 0x20 }, // 1831 |
| 13824 | { PseudoVFWADD_VFPR16_M2_E16, VFWADD_VF, 0x1, 0x10 }, // 1832 |
| 13825 | { PseudoVFWADD_VFPR32_M2_E32, VFWADD_VF, 0x1, 0x20 }, // 1833 |
| 13826 | { PseudoVFWADD_VFPR16_M4_E16, VFWADD_VF, 0x2, 0x10 }, // 1834 |
| 13827 | { PseudoVFWADD_VFPR32_M4_E32, VFWADD_VF, 0x2, 0x20 }, // 1835 |
| 13828 | { PseudoVFWADD_VFPR16_MF4_E16, VFWADD_VF, 0x6, 0x10 }, // 1836 |
| 13829 | { PseudoVFWADD_VFPR16_MF2_E16, VFWADD_VF, 0x7, 0x10 }, // 1837 |
| 13830 | { PseudoVFWADD_VFPR32_MF2_E32, VFWADD_VF, 0x7, 0x20 }, // 1838 |
| 13831 | { PseudoVFWADD_VV_M1_E16, VFWADD_VV, 0x0, 0x10 }, // 1839 |
| 13832 | { PseudoVFWADD_VV_M1_E32, VFWADD_VV, 0x0, 0x20 }, // 1840 |
| 13833 | { PseudoVFWADD_VV_M2_E16, VFWADD_VV, 0x1, 0x10 }, // 1841 |
| 13834 | { PseudoVFWADD_VV_M2_E32, VFWADD_VV, 0x1, 0x20 }, // 1842 |
| 13835 | { PseudoVFWADD_VV_M4_E16, VFWADD_VV, 0x2, 0x10 }, // 1843 |
| 13836 | { PseudoVFWADD_VV_M4_E32, VFWADD_VV, 0x2, 0x20 }, // 1844 |
| 13837 | { PseudoVFWADD_VV_MF4_E16, VFWADD_VV, 0x6, 0x10 }, // 1845 |
| 13838 | { PseudoVFWADD_VV_MF2_E16, VFWADD_VV, 0x7, 0x10 }, // 1846 |
| 13839 | { PseudoVFWADD_VV_MF2_E32, VFWADD_VV, 0x7, 0x20 }, // 1847 |
| 13840 | { PseudoVFWADD_WFPR16_M1_E16, VFWADD_WF, 0x0, 0x10 }, // 1848 |
| 13841 | { PseudoVFWADD_WFPR32_M1_E32, VFWADD_WF, 0x0, 0x20 }, // 1849 |
| 13842 | { PseudoVFWADD_WFPR16_M2_E16, VFWADD_WF, 0x1, 0x10 }, // 1850 |
| 13843 | { PseudoVFWADD_WFPR32_M2_E32, VFWADD_WF, 0x1, 0x20 }, // 1851 |
| 13844 | { PseudoVFWADD_WFPR16_M4_E16, VFWADD_WF, 0x2, 0x10 }, // 1852 |
| 13845 | { PseudoVFWADD_WFPR32_M4_E32, VFWADD_WF, 0x2, 0x20 }, // 1853 |
| 13846 | { PseudoVFWADD_WFPR16_MF4_E16, VFWADD_WF, 0x6, 0x10 }, // 1854 |
| 13847 | { PseudoVFWADD_WFPR16_MF2_E16, VFWADD_WF, 0x7, 0x10 }, // 1855 |
| 13848 | { PseudoVFWADD_WFPR32_MF2_E32, VFWADD_WF, 0x7, 0x20 }, // 1856 |
| 13849 | { PseudoVFWADD_WV_M1_E16, VFWADD_WV, 0x0, 0x10 }, // 1857 |
| 13850 | { PseudoVFWADD_WV_M1_E32, VFWADD_WV, 0x0, 0x20 }, // 1858 |
| 13851 | { PseudoVFWADD_WV_M2_E16, VFWADD_WV, 0x1, 0x10 }, // 1859 |
| 13852 | { PseudoVFWADD_WV_M2_E32, VFWADD_WV, 0x1, 0x20 }, // 1860 |
| 13853 | { PseudoVFWADD_WV_M4_E16, VFWADD_WV, 0x2, 0x10 }, // 1861 |
| 13854 | { PseudoVFWADD_WV_M4_E32, VFWADD_WV, 0x2, 0x20 }, // 1862 |
| 13855 | { PseudoVFWADD_WV_MF4_E16, VFWADD_WV, 0x6, 0x10 }, // 1863 |
| 13856 | { PseudoVFWADD_WV_MF2_E16, VFWADD_WV, 0x7, 0x10 }, // 1864 |
| 13857 | { PseudoVFWADD_WV_MF2_E32, VFWADD_WV, 0x7, 0x20 }, // 1865 |
| 13858 | { PseudoVFWCVTBF16_F_F_V_M1_E16, VFWCVTBF16_F_F_V, 0x0, 0x10 }, // 1866 |
| 13859 | { PseudoVFWCVTBF16_F_F_V_M1_E32, VFWCVTBF16_F_F_V, 0x0, 0x20 }, // 1867 |
| 13860 | { PseudoVFWCVTBF16_F_F_V_M2_E16, VFWCVTBF16_F_F_V, 0x1, 0x10 }, // 1868 |
| 13861 | { PseudoVFWCVTBF16_F_F_V_M2_E32, VFWCVTBF16_F_F_V, 0x1, 0x20 }, // 1869 |
| 13862 | { PseudoVFWCVTBF16_F_F_V_M4_E16, VFWCVTBF16_F_F_V, 0x2, 0x10 }, // 1870 |
| 13863 | { PseudoVFWCVTBF16_F_F_V_M4_E32, VFWCVTBF16_F_F_V, 0x2, 0x20 }, // 1871 |
| 13864 | { PseudoVFWCVTBF16_F_F_V_MF4_E16, VFWCVTBF16_F_F_V, 0x6, 0x10 }, // 1872 |
| 13865 | { PseudoVFWCVTBF16_F_F_V_MF2_E16, VFWCVTBF16_F_F_V, 0x7, 0x10 }, // 1873 |
| 13866 | { PseudoVFWCVTBF16_F_F_V_MF2_E32, VFWCVTBF16_F_F_V, 0x7, 0x20 }, // 1874 |
| 13867 | { PseudoVFWCVT_F_F_V_M1_E16, VFWCVT_F_F_V, 0x0, 0x10 }, // 1875 |
| 13868 | { PseudoVFWCVT_F_F_V_M1_E32, VFWCVT_F_F_V, 0x0, 0x20 }, // 1876 |
| 13869 | { PseudoVFWCVT_F_F_V_M2_E16, VFWCVT_F_F_V, 0x1, 0x10 }, // 1877 |
| 13870 | { PseudoVFWCVT_F_F_V_M2_E32, VFWCVT_F_F_V, 0x1, 0x20 }, // 1878 |
| 13871 | { PseudoVFWCVT_F_F_V_M4_E16, VFWCVT_F_F_V, 0x2, 0x10 }, // 1879 |
| 13872 | { PseudoVFWCVT_F_F_V_M4_E32, VFWCVT_F_F_V, 0x2, 0x20 }, // 1880 |
| 13873 | { PseudoVFWCVT_F_F_V_MF4_E16, VFWCVT_F_F_V, 0x6, 0x10 }, // 1881 |
| 13874 | { PseudoVFWCVT_F_F_V_MF2_E16, VFWCVT_F_F_V, 0x7, 0x10 }, // 1882 |
| 13875 | { PseudoVFWCVT_F_F_V_MF2_E32, VFWCVT_F_F_V, 0x7, 0x20 }, // 1883 |
| 13876 | { PseudoVFWCVT_F_XU_V_M1_E8, VFWCVT_F_XU_V, 0x0, 0x8 }, // 1884 |
| 13877 | { PseudoVFWCVT_F_XU_V_M1_E16, VFWCVT_F_XU_V, 0x0, 0x10 }, // 1885 |
| 13878 | { PseudoVFWCVT_F_XU_V_M1_E32, VFWCVT_F_XU_V, 0x0, 0x20 }, // 1886 |
| 13879 | { PseudoVFWCVT_F_XU_V_M2_E8, VFWCVT_F_XU_V, 0x1, 0x8 }, // 1887 |
| 13880 | { PseudoVFWCVT_F_XU_V_M2_E16, VFWCVT_F_XU_V, 0x1, 0x10 }, // 1888 |
| 13881 | { PseudoVFWCVT_F_XU_V_M2_E32, VFWCVT_F_XU_V, 0x1, 0x20 }, // 1889 |
| 13882 | { PseudoVFWCVT_F_XU_V_M4_E8, VFWCVT_F_XU_V, 0x2, 0x8 }, // 1890 |
| 13883 | { PseudoVFWCVT_F_XU_V_M4_E16, VFWCVT_F_XU_V, 0x2, 0x10 }, // 1891 |
| 13884 | { PseudoVFWCVT_F_XU_V_M4_E32, VFWCVT_F_XU_V, 0x2, 0x20 }, // 1892 |
| 13885 | { PseudoVFWCVT_F_XU_V_MF8_E8, VFWCVT_F_XU_V, 0x5, 0x8 }, // 1893 |
| 13886 | { PseudoVFWCVT_F_XU_V_MF4_E8, VFWCVT_F_XU_V, 0x6, 0x8 }, // 1894 |
| 13887 | { PseudoVFWCVT_F_XU_V_MF4_E16, VFWCVT_F_XU_V, 0x6, 0x10 }, // 1895 |
| 13888 | { PseudoVFWCVT_F_XU_V_MF2_E8, VFWCVT_F_XU_V, 0x7, 0x8 }, // 1896 |
| 13889 | { PseudoVFWCVT_F_XU_V_MF2_E16, VFWCVT_F_XU_V, 0x7, 0x10 }, // 1897 |
| 13890 | { PseudoVFWCVT_F_XU_V_MF2_E32, VFWCVT_F_XU_V, 0x7, 0x20 }, // 1898 |
| 13891 | { PseudoVFWCVT_F_X_V_M1_E8, VFWCVT_F_X_V, 0x0, 0x8 }, // 1899 |
| 13892 | { PseudoVFWCVT_F_X_V_M1_E16, VFWCVT_F_X_V, 0x0, 0x10 }, // 1900 |
| 13893 | { PseudoVFWCVT_F_X_V_M1_E32, VFWCVT_F_X_V, 0x0, 0x20 }, // 1901 |
| 13894 | { PseudoVFWCVT_F_X_V_M2_E8, VFWCVT_F_X_V, 0x1, 0x8 }, // 1902 |
| 13895 | { PseudoVFWCVT_F_X_V_M2_E16, VFWCVT_F_X_V, 0x1, 0x10 }, // 1903 |
| 13896 | { PseudoVFWCVT_F_X_V_M2_E32, VFWCVT_F_X_V, 0x1, 0x20 }, // 1904 |
| 13897 | { PseudoVFWCVT_F_X_V_M4_E8, VFWCVT_F_X_V, 0x2, 0x8 }, // 1905 |
| 13898 | { PseudoVFWCVT_F_X_V_M4_E16, VFWCVT_F_X_V, 0x2, 0x10 }, // 1906 |
| 13899 | { PseudoVFWCVT_F_X_V_M4_E32, VFWCVT_F_X_V, 0x2, 0x20 }, // 1907 |
| 13900 | { PseudoVFWCVT_F_X_V_MF8_E8, VFWCVT_F_X_V, 0x5, 0x8 }, // 1908 |
| 13901 | { PseudoVFWCVT_F_X_V_MF4_E8, VFWCVT_F_X_V, 0x6, 0x8 }, // 1909 |
| 13902 | { PseudoVFWCVT_F_X_V_MF4_E16, VFWCVT_F_X_V, 0x6, 0x10 }, // 1910 |
| 13903 | { PseudoVFWCVT_F_X_V_MF2_E8, VFWCVT_F_X_V, 0x7, 0x8 }, // 1911 |
| 13904 | { PseudoVFWCVT_F_X_V_MF2_E16, VFWCVT_F_X_V, 0x7, 0x10 }, // 1912 |
| 13905 | { PseudoVFWCVT_F_X_V_MF2_E32, VFWCVT_F_X_V, 0x7, 0x20 }, // 1913 |
| 13906 | { PseudoVFWCVT_RTZ_XU_F_V_M1, VFWCVT_RTZ_XU_F_V, 0x0, 0x0 }, // 1914 |
| 13907 | { PseudoVFWCVT_RTZ_XU_F_V_M2, VFWCVT_RTZ_XU_F_V, 0x1, 0x0 }, // 1915 |
| 13908 | { PseudoVFWCVT_RTZ_XU_F_V_M4, VFWCVT_RTZ_XU_F_V, 0x2, 0x0 }, // 1916 |
| 13909 | { PseudoVFWCVT_RTZ_XU_F_V_MF4, VFWCVT_RTZ_XU_F_V, 0x6, 0x0 }, // 1917 |
| 13910 | { PseudoVFWCVT_RTZ_XU_F_V_MF2, VFWCVT_RTZ_XU_F_V, 0x7, 0x0 }, // 1918 |
| 13911 | { PseudoVFWCVT_RTZ_X_F_V_M1, VFWCVT_RTZ_X_F_V, 0x0, 0x0 }, // 1919 |
| 13912 | { PseudoVFWCVT_RTZ_X_F_V_M2, VFWCVT_RTZ_X_F_V, 0x1, 0x0 }, // 1920 |
| 13913 | { PseudoVFWCVT_RTZ_X_F_V_M4, VFWCVT_RTZ_X_F_V, 0x2, 0x0 }, // 1921 |
| 13914 | { PseudoVFWCVT_RTZ_X_F_V_MF4, VFWCVT_RTZ_X_F_V, 0x6, 0x0 }, // 1922 |
| 13915 | { PseudoVFWCVT_RTZ_X_F_V_MF2, VFWCVT_RTZ_X_F_V, 0x7, 0x0 }, // 1923 |
| 13916 | { PseudoVFWCVT_XU_F_V_M1, VFWCVT_XU_F_V, 0x0, 0x0 }, // 1924 |
| 13917 | { PseudoVFWCVT_XU_F_V_M2, VFWCVT_XU_F_V, 0x1, 0x0 }, // 1925 |
| 13918 | { PseudoVFWCVT_XU_F_V_M4, VFWCVT_XU_F_V, 0x2, 0x0 }, // 1926 |
| 13919 | { PseudoVFWCVT_XU_F_V_MF4, VFWCVT_XU_F_V, 0x6, 0x0 }, // 1927 |
| 13920 | { PseudoVFWCVT_XU_F_V_MF2, VFWCVT_XU_F_V, 0x7, 0x0 }, // 1928 |
| 13921 | { PseudoVFWCVT_X_F_V_M1, VFWCVT_X_F_V, 0x0, 0x0 }, // 1929 |
| 13922 | { PseudoVFWCVT_X_F_V_M2, VFWCVT_X_F_V, 0x1, 0x0 }, // 1930 |
| 13923 | { PseudoVFWCVT_X_F_V_M4, VFWCVT_X_F_V, 0x2, 0x0 }, // 1931 |
| 13924 | { PseudoVFWCVT_X_F_V_MF4, VFWCVT_X_F_V, 0x6, 0x0 }, // 1932 |
| 13925 | { PseudoVFWCVT_X_F_V_MF2, VFWCVT_X_F_V, 0x7, 0x0 }, // 1933 |
| 13926 | { PseudoVFWMACCBF16_VFPR16_M1_E16, VFWMACCBF16_VF, 0x0, 0x0 }, // 1934 |
| 13927 | { PseudoVFWMACCBF16_VFPR16_M2_E16, VFWMACCBF16_VF, 0x1, 0x0 }, // 1935 |
| 13928 | { PseudoVFWMACCBF16_VFPR16_M4_E16, VFWMACCBF16_VF, 0x2, 0x0 }, // 1936 |
| 13929 | { PseudoVFWMACCBF16_VFPR16_MF4_E16, VFWMACCBF16_VF, 0x6, 0x0 }, // 1937 |
| 13930 | { PseudoVFWMACCBF16_VFPR16_MF2_E16, VFWMACCBF16_VF, 0x7, 0x0 }, // 1938 |
| 13931 | { PseudoVFWMACCBF16_VV_M1_E16, VFWMACCBF16_VV, 0x0, 0x0 }, // 1939 |
| 13932 | { PseudoVFWMACCBF16_VV_M1_E32, VFWMACCBF16_VV, 0x0, 0x0 }, // 1940 |
| 13933 | { PseudoVFWMACCBF16_VV_M2_E16, VFWMACCBF16_VV, 0x1, 0x0 }, // 1941 |
| 13934 | { PseudoVFWMACCBF16_VV_M2_E32, VFWMACCBF16_VV, 0x1, 0x0 }, // 1942 |
| 13935 | { PseudoVFWMACCBF16_VV_M4_E16, VFWMACCBF16_VV, 0x2, 0x0 }, // 1943 |
| 13936 | { PseudoVFWMACCBF16_VV_M4_E32, VFWMACCBF16_VV, 0x2, 0x0 }, // 1944 |
| 13937 | { PseudoVFWMACCBF16_VV_MF4_E16, VFWMACCBF16_VV, 0x6, 0x0 }, // 1945 |
| 13938 | { PseudoVFWMACCBF16_VV_MF2_E16, VFWMACCBF16_VV, 0x7, 0x0 }, // 1946 |
| 13939 | { PseudoVFWMACCBF16_VV_MF2_E32, VFWMACCBF16_VV, 0x7, 0x0 }, // 1947 |
| 13940 | { PseudoVFWMACC_VFPR16_M1_E16, VFWMACC_VF, 0x0, 0x0 }, // 1948 |
| 13941 | { PseudoVFWMACC_VFPR32_M1_E32, VFWMACC_VF, 0x0, 0x0 }, // 1949 |
| 13942 | { PseudoVFWMACC_VFPR16_M2_E16, VFWMACC_VF, 0x1, 0x0 }, // 1950 |
| 13943 | { PseudoVFWMACC_VFPR32_M2_E32, VFWMACC_VF, 0x1, 0x0 }, // 1951 |
| 13944 | { PseudoVFWMACC_VFPR16_M4_E16, VFWMACC_VF, 0x2, 0x0 }, // 1952 |
| 13945 | { PseudoVFWMACC_VFPR32_M4_E32, VFWMACC_VF, 0x2, 0x0 }, // 1953 |
| 13946 | { PseudoVFWMACC_VFPR16_MF4_E16, VFWMACC_VF, 0x6, 0x0 }, // 1954 |
| 13947 | { PseudoVFWMACC_VFPR16_MF2_E16, VFWMACC_VF, 0x7, 0x0 }, // 1955 |
| 13948 | { PseudoVFWMACC_VFPR32_MF2_E32, VFWMACC_VF, 0x7, 0x0 }, // 1956 |
| 13949 | { PseudoVFWMACC_VV_M1_E16, VFWMACC_VV, 0x0, 0x0 }, // 1957 |
| 13950 | { PseudoVFWMACC_VV_M1_E32, VFWMACC_VV, 0x0, 0x0 }, // 1958 |
| 13951 | { PseudoVFWMACC_VV_M2_E16, VFWMACC_VV, 0x1, 0x0 }, // 1959 |
| 13952 | { PseudoVFWMACC_VV_M2_E32, VFWMACC_VV, 0x1, 0x0 }, // 1960 |
| 13953 | { PseudoVFWMACC_VV_M4_E16, VFWMACC_VV, 0x2, 0x0 }, // 1961 |
| 13954 | { PseudoVFWMACC_VV_M4_E32, VFWMACC_VV, 0x2, 0x0 }, // 1962 |
| 13955 | { PseudoVFWMACC_VV_MF4_E16, VFWMACC_VV, 0x6, 0x0 }, // 1963 |
| 13956 | { PseudoVFWMACC_VV_MF2_E16, VFWMACC_VV, 0x7, 0x0 }, // 1964 |
| 13957 | { PseudoVFWMACC_VV_MF2_E32, VFWMACC_VV, 0x7, 0x0 }, // 1965 |
| 13958 | { PseudoVFWMSAC_VFPR16_M1_E16, VFWMSAC_VF, 0x0, 0x0 }, // 1966 |
| 13959 | { PseudoVFWMSAC_VFPR32_M1_E32, VFWMSAC_VF, 0x0, 0x0 }, // 1967 |
| 13960 | { PseudoVFWMSAC_VFPR16_M2_E16, VFWMSAC_VF, 0x1, 0x0 }, // 1968 |
| 13961 | { PseudoVFWMSAC_VFPR32_M2_E32, VFWMSAC_VF, 0x1, 0x0 }, // 1969 |
| 13962 | { PseudoVFWMSAC_VFPR16_M4_E16, VFWMSAC_VF, 0x2, 0x0 }, // 1970 |
| 13963 | { PseudoVFWMSAC_VFPR32_M4_E32, VFWMSAC_VF, 0x2, 0x0 }, // 1971 |
| 13964 | { PseudoVFWMSAC_VFPR16_MF4_E16, VFWMSAC_VF, 0x6, 0x0 }, // 1972 |
| 13965 | { PseudoVFWMSAC_VFPR16_MF2_E16, VFWMSAC_VF, 0x7, 0x0 }, // 1973 |
| 13966 | { PseudoVFWMSAC_VFPR32_MF2_E32, VFWMSAC_VF, 0x7, 0x0 }, // 1974 |
| 13967 | { PseudoVFWMSAC_VV_M1_E16, VFWMSAC_VV, 0x0, 0x0 }, // 1975 |
| 13968 | { PseudoVFWMSAC_VV_M1_E32, VFWMSAC_VV, 0x0, 0x0 }, // 1976 |
| 13969 | { PseudoVFWMSAC_VV_M2_E16, VFWMSAC_VV, 0x1, 0x0 }, // 1977 |
| 13970 | { PseudoVFWMSAC_VV_M2_E32, VFWMSAC_VV, 0x1, 0x0 }, // 1978 |
| 13971 | { PseudoVFWMSAC_VV_M4_E16, VFWMSAC_VV, 0x2, 0x0 }, // 1979 |
| 13972 | { PseudoVFWMSAC_VV_M4_E32, VFWMSAC_VV, 0x2, 0x0 }, // 1980 |
| 13973 | { PseudoVFWMSAC_VV_MF4_E16, VFWMSAC_VV, 0x6, 0x0 }, // 1981 |
| 13974 | { PseudoVFWMSAC_VV_MF2_E16, VFWMSAC_VV, 0x7, 0x0 }, // 1982 |
| 13975 | { PseudoVFWMSAC_VV_MF2_E32, VFWMSAC_VV, 0x7, 0x0 }, // 1983 |
| 13976 | { PseudoVFWMUL_VFPR16_M1_E16, VFWMUL_VF, 0x0, 0x10 }, // 1984 |
| 13977 | { PseudoVFWMUL_VFPR32_M1_E32, VFWMUL_VF, 0x0, 0x20 }, // 1985 |
| 13978 | { PseudoVFWMUL_VFPR16_M2_E16, VFWMUL_VF, 0x1, 0x10 }, // 1986 |
| 13979 | { PseudoVFWMUL_VFPR32_M2_E32, VFWMUL_VF, 0x1, 0x20 }, // 1987 |
| 13980 | { PseudoVFWMUL_VFPR16_M4_E16, VFWMUL_VF, 0x2, 0x10 }, // 1988 |
| 13981 | { PseudoVFWMUL_VFPR32_M4_E32, VFWMUL_VF, 0x2, 0x20 }, // 1989 |
| 13982 | { PseudoVFWMUL_VFPR16_MF4_E16, VFWMUL_VF, 0x6, 0x10 }, // 1990 |
| 13983 | { PseudoVFWMUL_VFPR16_MF2_E16, VFWMUL_VF, 0x7, 0x10 }, // 1991 |
| 13984 | { PseudoVFWMUL_VFPR32_MF2_E32, VFWMUL_VF, 0x7, 0x20 }, // 1992 |
| 13985 | { PseudoVFWMUL_VV_M1_E16, VFWMUL_VV, 0x0, 0x10 }, // 1993 |
| 13986 | { PseudoVFWMUL_VV_M1_E32, VFWMUL_VV, 0x0, 0x20 }, // 1994 |
| 13987 | { PseudoVFWMUL_VV_M2_E16, VFWMUL_VV, 0x1, 0x10 }, // 1995 |
| 13988 | { PseudoVFWMUL_VV_M2_E32, VFWMUL_VV, 0x1, 0x20 }, // 1996 |
| 13989 | { PseudoVFWMUL_VV_M4_E16, VFWMUL_VV, 0x2, 0x10 }, // 1997 |
| 13990 | { PseudoVFWMUL_VV_M4_E32, VFWMUL_VV, 0x2, 0x20 }, // 1998 |
| 13991 | { PseudoVFWMUL_VV_MF4_E16, VFWMUL_VV, 0x6, 0x10 }, // 1999 |
| 13992 | { PseudoVFWMUL_VV_MF2_E16, VFWMUL_VV, 0x7, 0x10 }, // 2000 |
| 13993 | { PseudoVFWMUL_VV_MF2_E32, VFWMUL_VV, 0x7, 0x20 }, // 2001 |
| 13994 | { PseudoVFWNMACC_VFPR16_M1_E16, VFWNMACC_VF, 0x0, 0x0 }, // 2002 |
| 13995 | { PseudoVFWNMACC_VFPR32_M1_E32, VFWNMACC_VF, 0x0, 0x0 }, // 2003 |
| 13996 | { PseudoVFWNMACC_VFPR16_M2_E16, VFWNMACC_VF, 0x1, 0x0 }, // 2004 |
| 13997 | { PseudoVFWNMACC_VFPR32_M2_E32, VFWNMACC_VF, 0x1, 0x0 }, // 2005 |
| 13998 | { PseudoVFWNMACC_VFPR16_M4_E16, VFWNMACC_VF, 0x2, 0x0 }, // 2006 |
| 13999 | { PseudoVFWNMACC_VFPR32_M4_E32, VFWNMACC_VF, 0x2, 0x0 }, // 2007 |
| 14000 | { PseudoVFWNMACC_VFPR16_MF4_E16, VFWNMACC_VF, 0x6, 0x0 }, // 2008 |
| 14001 | { PseudoVFWNMACC_VFPR16_MF2_E16, VFWNMACC_VF, 0x7, 0x0 }, // 2009 |
| 14002 | { PseudoVFWNMACC_VFPR32_MF2_E32, VFWNMACC_VF, 0x7, 0x0 }, // 2010 |
| 14003 | { PseudoVFWNMACC_VV_M1_E16, VFWNMACC_VV, 0x0, 0x0 }, // 2011 |
| 14004 | { PseudoVFWNMACC_VV_M1_E32, VFWNMACC_VV, 0x0, 0x0 }, // 2012 |
| 14005 | { PseudoVFWNMACC_VV_M2_E16, VFWNMACC_VV, 0x1, 0x0 }, // 2013 |
| 14006 | { PseudoVFWNMACC_VV_M2_E32, VFWNMACC_VV, 0x1, 0x0 }, // 2014 |
| 14007 | { PseudoVFWNMACC_VV_M4_E16, VFWNMACC_VV, 0x2, 0x0 }, // 2015 |
| 14008 | { PseudoVFWNMACC_VV_M4_E32, VFWNMACC_VV, 0x2, 0x0 }, // 2016 |
| 14009 | { PseudoVFWNMACC_VV_MF4_E16, VFWNMACC_VV, 0x6, 0x0 }, // 2017 |
| 14010 | { PseudoVFWNMACC_VV_MF2_E16, VFWNMACC_VV, 0x7, 0x0 }, // 2018 |
| 14011 | { PseudoVFWNMACC_VV_MF2_E32, VFWNMACC_VV, 0x7, 0x0 }, // 2019 |
| 14012 | { PseudoVFWNMSAC_VFPR16_M1_E16, VFWNMSAC_VF, 0x0, 0x0 }, // 2020 |
| 14013 | { PseudoVFWNMSAC_VFPR32_M1_E32, VFWNMSAC_VF, 0x0, 0x0 }, // 2021 |
| 14014 | { PseudoVFWNMSAC_VFPR16_M2_E16, VFWNMSAC_VF, 0x1, 0x0 }, // 2022 |
| 14015 | { PseudoVFWNMSAC_VFPR32_M2_E32, VFWNMSAC_VF, 0x1, 0x0 }, // 2023 |
| 14016 | { PseudoVFWNMSAC_VFPR16_M4_E16, VFWNMSAC_VF, 0x2, 0x0 }, // 2024 |
| 14017 | { PseudoVFWNMSAC_VFPR32_M4_E32, VFWNMSAC_VF, 0x2, 0x0 }, // 2025 |
| 14018 | { PseudoVFWNMSAC_VFPR16_MF4_E16, VFWNMSAC_VF, 0x6, 0x0 }, // 2026 |
| 14019 | { PseudoVFWNMSAC_VFPR16_MF2_E16, VFWNMSAC_VF, 0x7, 0x0 }, // 2027 |
| 14020 | { PseudoVFWNMSAC_VFPR32_MF2_E32, VFWNMSAC_VF, 0x7, 0x0 }, // 2028 |
| 14021 | { PseudoVFWNMSAC_VV_M1_E16, VFWNMSAC_VV, 0x0, 0x0 }, // 2029 |
| 14022 | { PseudoVFWNMSAC_VV_M1_E32, VFWNMSAC_VV, 0x0, 0x0 }, // 2030 |
| 14023 | { PseudoVFWNMSAC_VV_M2_E16, VFWNMSAC_VV, 0x1, 0x0 }, // 2031 |
| 14024 | { PseudoVFWNMSAC_VV_M2_E32, VFWNMSAC_VV, 0x1, 0x0 }, // 2032 |
| 14025 | { PseudoVFWNMSAC_VV_M4_E16, VFWNMSAC_VV, 0x2, 0x0 }, // 2033 |
| 14026 | { PseudoVFWNMSAC_VV_M4_E32, VFWNMSAC_VV, 0x2, 0x0 }, // 2034 |
| 14027 | { PseudoVFWNMSAC_VV_MF4_E16, VFWNMSAC_VV, 0x6, 0x0 }, // 2035 |
| 14028 | { PseudoVFWNMSAC_VV_MF2_E16, VFWNMSAC_VV, 0x7, 0x0 }, // 2036 |
| 14029 | { PseudoVFWNMSAC_VV_MF2_E32, VFWNMSAC_VV, 0x7, 0x0 }, // 2037 |
| 14030 | { PseudoVFWREDOSUM_VS_M1_E16, VFWREDOSUM_VS, 0x0, 0x10 }, // 2038 |
| 14031 | { PseudoVFWREDOSUM_VS_M1_E32, VFWREDOSUM_VS, 0x0, 0x20 }, // 2039 |
| 14032 | { PseudoVFWREDOSUM_VS_M2_E16, VFWREDOSUM_VS, 0x1, 0x10 }, // 2040 |
| 14033 | { PseudoVFWREDOSUM_VS_M2_E32, VFWREDOSUM_VS, 0x1, 0x20 }, // 2041 |
| 14034 | { PseudoVFWREDOSUM_VS_M4_E16, VFWREDOSUM_VS, 0x2, 0x10 }, // 2042 |
| 14035 | { PseudoVFWREDOSUM_VS_M4_E32, VFWREDOSUM_VS, 0x2, 0x20 }, // 2043 |
| 14036 | { PseudoVFWREDOSUM_VS_M8_E16, VFWREDOSUM_VS, 0x3, 0x10 }, // 2044 |
| 14037 | { PseudoVFWREDOSUM_VS_M8_E32, VFWREDOSUM_VS, 0x3, 0x20 }, // 2045 |
| 14038 | { PseudoVFWREDOSUM_VS_MF4_E16, VFWREDOSUM_VS, 0x6, 0x10 }, // 2046 |
| 14039 | { PseudoVFWREDOSUM_VS_MF2_E16, VFWREDOSUM_VS, 0x7, 0x10 }, // 2047 |
| 14040 | { PseudoVFWREDOSUM_VS_MF2_E32, VFWREDOSUM_VS, 0x7, 0x20 }, // 2048 |
| 14041 | { PseudoVFWREDUSUM_VS_M1_E16, VFWREDUSUM_VS, 0x0, 0x10 }, // 2049 |
| 14042 | { PseudoVFWREDUSUM_VS_M1_E32, VFWREDUSUM_VS, 0x0, 0x20 }, // 2050 |
| 14043 | { PseudoVFWREDUSUM_VS_M2_E16, VFWREDUSUM_VS, 0x1, 0x10 }, // 2051 |
| 14044 | { PseudoVFWREDUSUM_VS_M2_E32, VFWREDUSUM_VS, 0x1, 0x20 }, // 2052 |
| 14045 | { PseudoVFWREDUSUM_VS_M4_E16, VFWREDUSUM_VS, 0x2, 0x10 }, // 2053 |
| 14046 | { PseudoVFWREDUSUM_VS_M4_E32, VFWREDUSUM_VS, 0x2, 0x20 }, // 2054 |
| 14047 | { PseudoVFWREDUSUM_VS_M8_E16, VFWREDUSUM_VS, 0x3, 0x10 }, // 2055 |
| 14048 | { PseudoVFWREDUSUM_VS_M8_E32, VFWREDUSUM_VS, 0x3, 0x20 }, // 2056 |
| 14049 | { PseudoVFWREDUSUM_VS_MF4_E16, VFWREDUSUM_VS, 0x6, 0x10 }, // 2057 |
| 14050 | { PseudoVFWREDUSUM_VS_MF2_E16, VFWREDUSUM_VS, 0x7, 0x10 }, // 2058 |
| 14051 | { PseudoVFWREDUSUM_VS_MF2_E32, VFWREDUSUM_VS, 0x7, 0x20 }, // 2059 |
| 14052 | { PseudoVFWSUB_VFPR16_M1_E16, VFWSUB_VF, 0x0, 0x10 }, // 2060 |
| 14053 | { PseudoVFWSUB_VFPR32_M1_E32, VFWSUB_VF, 0x0, 0x20 }, // 2061 |
| 14054 | { PseudoVFWSUB_VFPR16_M2_E16, VFWSUB_VF, 0x1, 0x10 }, // 2062 |
| 14055 | { PseudoVFWSUB_VFPR32_M2_E32, VFWSUB_VF, 0x1, 0x20 }, // 2063 |
| 14056 | { PseudoVFWSUB_VFPR16_M4_E16, VFWSUB_VF, 0x2, 0x10 }, // 2064 |
| 14057 | { PseudoVFWSUB_VFPR32_M4_E32, VFWSUB_VF, 0x2, 0x20 }, // 2065 |
| 14058 | { PseudoVFWSUB_VFPR16_MF4_E16, VFWSUB_VF, 0x6, 0x10 }, // 2066 |
| 14059 | { PseudoVFWSUB_VFPR16_MF2_E16, VFWSUB_VF, 0x7, 0x10 }, // 2067 |
| 14060 | { PseudoVFWSUB_VFPR32_MF2_E32, VFWSUB_VF, 0x7, 0x20 }, // 2068 |
| 14061 | { PseudoVFWSUB_VV_M1_E16, VFWSUB_VV, 0x0, 0x10 }, // 2069 |
| 14062 | { PseudoVFWSUB_VV_M1_E32, VFWSUB_VV, 0x0, 0x20 }, // 2070 |
| 14063 | { PseudoVFWSUB_VV_M2_E16, VFWSUB_VV, 0x1, 0x10 }, // 2071 |
| 14064 | { PseudoVFWSUB_VV_M2_E32, VFWSUB_VV, 0x1, 0x20 }, // 2072 |
| 14065 | { PseudoVFWSUB_VV_M4_E16, VFWSUB_VV, 0x2, 0x10 }, // 2073 |
| 14066 | { PseudoVFWSUB_VV_M4_E32, VFWSUB_VV, 0x2, 0x20 }, // 2074 |
| 14067 | { PseudoVFWSUB_VV_MF4_E16, VFWSUB_VV, 0x6, 0x10 }, // 2075 |
| 14068 | { PseudoVFWSUB_VV_MF2_E16, VFWSUB_VV, 0x7, 0x10 }, // 2076 |
| 14069 | { PseudoVFWSUB_VV_MF2_E32, VFWSUB_VV, 0x7, 0x20 }, // 2077 |
| 14070 | { PseudoVFWSUB_WFPR16_M1_E16, VFWSUB_WF, 0x0, 0x10 }, // 2078 |
| 14071 | { PseudoVFWSUB_WFPR32_M1_E32, VFWSUB_WF, 0x0, 0x20 }, // 2079 |
| 14072 | { PseudoVFWSUB_WFPR16_M2_E16, VFWSUB_WF, 0x1, 0x10 }, // 2080 |
| 14073 | { PseudoVFWSUB_WFPR32_M2_E32, VFWSUB_WF, 0x1, 0x20 }, // 2081 |
| 14074 | { PseudoVFWSUB_WFPR16_M4_E16, VFWSUB_WF, 0x2, 0x10 }, // 2082 |
| 14075 | { PseudoVFWSUB_WFPR32_M4_E32, VFWSUB_WF, 0x2, 0x20 }, // 2083 |
| 14076 | { PseudoVFWSUB_WFPR16_MF4_E16, VFWSUB_WF, 0x6, 0x10 }, // 2084 |
| 14077 | { PseudoVFWSUB_WFPR16_MF2_E16, VFWSUB_WF, 0x7, 0x10 }, // 2085 |
| 14078 | { PseudoVFWSUB_WFPR32_MF2_E32, VFWSUB_WF, 0x7, 0x20 }, // 2086 |
| 14079 | { PseudoVFWSUB_WV_M1_E16, VFWSUB_WV, 0x0, 0x10 }, // 2087 |
| 14080 | { PseudoVFWSUB_WV_M1_E32, VFWSUB_WV, 0x0, 0x20 }, // 2088 |
| 14081 | { PseudoVFWSUB_WV_M2_E16, VFWSUB_WV, 0x1, 0x10 }, // 2089 |
| 14082 | { PseudoVFWSUB_WV_M2_E32, VFWSUB_WV, 0x1, 0x20 }, // 2090 |
| 14083 | { PseudoVFWSUB_WV_M4_E16, VFWSUB_WV, 0x2, 0x10 }, // 2091 |
| 14084 | { PseudoVFWSUB_WV_M4_E32, VFWSUB_WV, 0x2, 0x20 }, // 2092 |
| 14085 | { PseudoVFWSUB_WV_MF4_E16, VFWSUB_WV, 0x6, 0x10 }, // 2093 |
| 14086 | { PseudoVFWSUB_WV_MF2_E16, VFWSUB_WV, 0x7, 0x10 }, // 2094 |
| 14087 | { PseudoVFWSUB_WV_MF2_E32, VFWSUB_WV, 0x7, 0x20 }, // 2095 |
| 14088 | { PseudoVGHSH_VV_M1, VGHSH_VV, 0x0, 0x0 }, // 2096 |
| 14089 | { PseudoVGHSH_VV_M2, VGHSH_VV, 0x1, 0x0 }, // 2097 |
| 14090 | { PseudoVGHSH_VV_M4, VGHSH_VV, 0x2, 0x0 }, // 2098 |
| 14091 | { PseudoVGHSH_VV_M8, VGHSH_VV, 0x3, 0x0 }, // 2099 |
| 14092 | { PseudoVGHSH_VV_MF2, VGHSH_VV, 0x7, 0x0 }, // 2100 |
| 14093 | { PseudoVGMUL_VV_M1, VGMUL_VV, 0x0, 0x0 }, // 2101 |
| 14094 | { PseudoVGMUL_VV_M2, VGMUL_VV, 0x1, 0x0 }, // 2102 |
| 14095 | { PseudoVGMUL_VV_M4, VGMUL_VV, 0x2, 0x0 }, // 2103 |
| 14096 | { PseudoVGMUL_VV_M8, VGMUL_VV, 0x3, 0x0 }, // 2104 |
| 14097 | { PseudoVGMUL_VV_MF2, VGMUL_VV, 0x7, 0x0 }, // 2105 |
| 14098 | { PseudoVID_V_M1, VID_V, 0x0, 0x0 }, // 2106 |
| 14099 | { PseudoVID_V_M2, VID_V, 0x1, 0x0 }, // 2107 |
| 14100 | { PseudoVID_V_M4, VID_V, 0x2, 0x0 }, // 2108 |
| 14101 | { PseudoVID_V_M8, VID_V, 0x3, 0x0 }, // 2109 |
| 14102 | { PseudoVID_V_MF8, VID_V, 0x5, 0x0 }, // 2110 |
| 14103 | { PseudoVID_V_MF4, VID_V, 0x6, 0x0 }, // 2111 |
| 14104 | { PseudoVID_V_MF2, VID_V, 0x7, 0x0 }, // 2112 |
| 14105 | { PseudoVIOTA_M_M1, VIOTA_M, 0x0, 0x0 }, // 2113 |
| 14106 | { PseudoVIOTA_M_M2, VIOTA_M, 0x1, 0x0 }, // 2114 |
| 14107 | { PseudoVIOTA_M_M4, VIOTA_M, 0x2, 0x0 }, // 2115 |
| 14108 | { PseudoVIOTA_M_M8, VIOTA_M, 0x3, 0x0 }, // 2116 |
| 14109 | { PseudoVIOTA_M_MF8, VIOTA_M, 0x5, 0x0 }, // 2117 |
| 14110 | { PseudoVIOTA_M_MF4, VIOTA_M, 0x6, 0x0 }, // 2118 |
| 14111 | { PseudoVIOTA_M_MF2, VIOTA_M, 0x7, 0x0 }, // 2119 |
| 14112 | { PseudoVLE16FF_V_M1, VLE16FF_V, 0x0, 0x10 }, // 2120 |
| 14113 | { PseudoVLE16FF_V_M2, VLE16FF_V, 0x1, 0x10 }, // 2121 |
| 14114 | { PseudoVLE16FF_V_M4, VLE16FF_V, 0x2, 0x10 }, // 2122 |
| 14115 | { PseudoVLE16FF_V_M8, VLE16FF_V, 0x3, 0x10 }, // 2123 |
| 14116 | { PseudoVLE16FF_V_MF4, VLE16FF_V, 0x6, 0x10 }, // 2124 |
| 14117 | { PseudoVLE16FF_V_MF2, VLE16FF_V, 0x7, 0x10 }, // 2125 |
| 14118 | { PseudoVLE16_V_M1, VLE16_V, 0x0, 0x10 }, // 2126 |
| 14119 | { PseudoVLE16_V_M2, VLE16_V, 0x1, 0x10 }, // 2127 |
| 14120 | { PseudoVLE16_V_M4, VLE16_V, 0x2, 0x10 }, // 2128 |
| 14121 | { PseudoVLE16_V_M8, VLE16_V, 0x3, 0x10 }, // 2129 |
| 14122 | { PseudoVLE16_V_MF4, VLE16_V, 0x6, 0x10 }, // 2130 |
| 14123 | { PseudoVLE16_V_MF2, VLE16_V, 0x7, 0x10 }, // 2131 |
| 14124 | { PseudoVLE32FF_V_M1, VLE32FF_V, 0x0, 0x20 }, // 2132 |
| 14125 | { PseudoVLE32FF_V_M2, VLE32FF_V, 0x1, 0x20 }, // 2133 |
| 14126 | { PseudoVLE32FF_V_M4, VLE32FF_V, 0x2, 0x20 }, // 2134 |
| 14127 | { PseudoVLE32FF_V_M8, VLE32FF_V, 0x3, 0x20 }, // 2135 |
| 14128 | { PseudoVLE32FF_V_MF2, VLE32FF_V, 0x7, 0x20 }, // 2136 |
| 14129 | { PseudoVLE32_V_M1, VLE32_V, 0x0, 0x20 }, // 2137 |
| 14130 | { PseudoVLE32_V_M2, VLE32_V, 0x1, 0x20 }, // 2138 |
| 14131 | { PseudoVLE32_V_M4, VLE32_V, 0x2, 0x20 }, // 2139 |
| 14132 | { PseudoVLE32_V_M8, VLE32_V, 0x3, 0x20 }, // 2140 |
| 14133 | { PseudoVLE32_V_MF2, VLE32_V, 0x7, 0x20 }, // 2141 |
| 14134 | { PseudoVLE64FF_V_M1, VLE64FF_V, 0x0, 0x40 }, // 2142 |
| 14135 | { PseudoVLE64FF_V_M2, VLE64FF_V, 0x1, 0x40 }, // 2143 |
| 14136 | { PseudoVLE64FF_V_M4, VLE64FF_V, 0x2, 0x40 }, // 2144 |
| 14137 | { PseudoVLE64FF_V_M8, VLE64FF_V, 0x3, 0x40 }, // 2145 |
| 14138 | { PseudoVLE64_V_M1, VLE64_V, 0x0, 0x40 }, // 2146 |
| 14139 | { PseudoVLE64_V_M2, VLE64_V, 0x1, 0x40 }, // 2147 |
| 14140 | { PseudoVLE64_V_M4, VLE64_V, 0x2, 0x40 }, // 2148 |
| 14141 | { PseudoVLE64_V_M8, VLE64_V, 0x3, 0x40 }, // 2149 |
| 14142 | { PseudoVLE8FF_V_M1, VLE8FF_V, 0x0, 0x8 }, // 2150 |
| 14143 | { PseudoVLE8FF_V_M2, VLE8FF_V, 0x1, 0x8 }, // 2151 |
| 14144 | { PseudoVLE8FF_V_M4, VLE8FF_V, 0x2, 0x8 }, // 2152 |
| 14145 | { PseudoVLE8FF_V_M8, VLE8FF_V, 0x3, 0x8 }, // 2153 |
| 14146 | { PseudoVLE8FF_V_MF8, VLE8FF_V, 0x5, 0x8 }, // 2154 |
| 14147 | { PseudoVLE8FF_V_MF4, VLE8FF_V, 0x6, 0x8 }, // 2155 |
| 14148 | { PseudoVLE8FF_V_MF2, VLE8FF_V, 0x7, 0x8 }, // 2156 |
| 14149 | { PseudoVLE8_V_M1, VLE8_V, 0x0, 0x8 }, // 2157 |
| 14150 | { PseudoVLE8_V_M2, VLE8_V, 0x1, 0x8 }, // 2158 |
| 14151 | { PseudoVLE8_V_M4, VLE8_V, 0x2, 0x8 }, // 2159 |
| 14152 | { PseudoVLE8_V_M8, VLE8_V, 0x3, 0x8 }, // 2160 |
| 14153 | { PseudoVLE8_V_MF8, VLE8_V, 0x5, 0x8 }, // 2161 |
| 14154 | { PseudoVLE8_V_MF4, VLE8_V, 0x6, 0x8 }, // 2162 |
| 14155 | { PseudoVLE8_V_MF2, VLE8_V, 0x7, 0x8 }, // 2163 |
| 14156 | { PseudoVLM_V_B8, VLM_V, 0x0, 0x0 }, // 2164 |
| 14157 | { PseudoVLM_V_B4, VLM_V, 0x1, 0x0 }, // 2165 |
| 14158 | { PseudoVLM_V_B2, VLM_V, 0x2, 0x0 }, // 2166 |
| 14159 | { PseudoVLM_V_B1, VLM_V, 0x3, 0x0 }, // 2167 |
| 14160 | { PseudoVLM_V_B64, VLM_V, 0x5, 0x0 }, // 2168 |
| 14161 | { PseudoVLM_V_B32, VLM_V, 0x6, 0x0 }, // 2169 |
| 14162 | { PseudoVLM_V_B16, VLM_V, 0x7, 0x0 }, // 2170 |
| 14163 | { PseudoVLOXEI16_V_M1_M1, VLOXEI16_V, 0x0, 0x0 }, // 2171 |
| 14164 | { PseudoVLOXEI16_V_M2_M1, VLOXEI16_V, 0x0, 0x0 }, // 2172 |
| 14165 | { PseudoVLOXEI16_V_MF2_M1, VLOXEI16_V, 0x0, 0x0 }, // 2173 |
| 14166 | { PseudoVLOXEI16_V_MF4_M1, VLOXEI16_V, 0x0, 0x0 }, // 2174 |
| 14167 | { PseudoVLOXEI16_V_M1_M2, VLOXEI16_V, 0x1, 0x0 }, // 2175 |
| 14168 | { PseudoVLOXEI16_V_M2_M2, VLOXEI16_V, 0x1, 0x0 }, // 2176 |
| 14169 | { PseudoVLOXEI16_V_M4_M2, VLOXEI16_V, 0x1, 0x0 }, // 2177 |
| 14170 | { PseudoVLOXEI16_V_MF2_M2, VLOXEI16_V, 0x1, 0x0 }, // 2178 |
| 14171 | { PseudoVLOXEI16_V_M1_M4, VLOXEI16_V, 0x2, 0x0 }, // 2179 |
| 14172 | { PseudoVLOXEI16_V_M2_M4, VLOXEI16_V, 0x2, 0x0 }, // 2180 |
| 14173 | { PseudoVLOXEI16_V_M4_M4, VLOXEI16_V, 0x2, 0x0 }, // 2181 |
| 14174 | { PseudoVLOXEI16_V_M8_M4, VLOXEI16_V, 0x2, 0x0 }, // 2182 |
| 14175 | { PseudoVLOXEI16_V_M2_M8, VLOXEI16_V, 0x3, 0x0 }, // 2183 |
| 14176 | { PseudoVLOXEI16_V_M4_M8, VLOXEI16_V, 0x3, 0x0 }, // 2184 |
| 14177 | { PseudoVLOXEI16_V_M8_M8, VLOXEI16_V, 0x3, 0x0 }, // 2185 |
| 14178 | { PseudoVLOXEI16_V_MF4_MF8, VLOXEI16_V, 0x5, 0x0 }, // 2186 |
| 14179 | { PseudoVLOXEI16_V_MF2_MF4, VLOXEI16_V, 0x6, 0x0 }, // 2187 |
| 14180 | { PseudoVLOXEI16_V_MF4_MF4, VLOXEI16_V, 0x6, 0x0 }, // 2188 |
| 14181 | { PseudoVLOXEI16_V_M1_MF2, VLOXEI16_V, 0x7, 0x0 }, // 2189 |
| 14182 | { PseudoVLOXEI16_V_MF2_MF2, VLOXEI16_V, 0x7, 0x0 }, // 2190 |
| 14183 | { PseudoVLOXEI16_V_MF4_MF2, VLOXEI16_V, 0x7, 0x0 }, // 2191 |
| 14184 | { PseudoVLOXEI32_V_M1_M1, VLOXEI32_V, 0x0, 0x0 }, // 2192 |
| 14185 | { PseudoVLOXEI32_V_M2_M1, VLOXEI32_V, 0x0, 0x0 }, // 2193 |
| 14186 | { PseudoVLOXEI32_V_M4_M1, VLOXEI32_V, 0x0, 0x0 }, // 2194 |
| 14187 | { PseudoVLOXEI32_V_MF2_M1, VLOXEI32_V, 0x0, 0x0 }, // 2195 |
| 14188 | { PseudoVLOXEI32_V_M1_M2, VLOXEI32_V, 0x1, 0x0 }, // 2196 |
| 14189 | { PseudoVLOXEI32_V_M2_M2, VLOXEI32_V, 0x1, 0x0 }, // 2197 |
| 14190 | { PseudoVLOXEI32_V_M4_M2, VLOXEI32_V, 0x1, 0x0 }, // 2198 |
| 14191 | { PseudoVLOXEI32_V_M8_M2, VLOXEI32_V, 0x1, 0x0 }, // 2199 |
| 14192 | { PseudoVLOXEI32_V_M2_M4, VLOXEI32_V, 0x2, 0x0 }, // 2200 |
| 14193 | { PseudoVLOXEI32_V_M4_M4, VLOXEI32_V, 0x2, 0x0 }, // 2201 |
| 14194 | { PseudoVLOXEI32_V_M8_M4, VLOXEI32_V, 0x2, 0x0 }, // 2202 |
| 14195 | { PseudoVLOXEI32_V_M4_M8, VLOXEI32_V, 0x3, 0x0 }, // 2203 |
| 14196 | { PseudoVLOXEI32_V_M8_M8, VLOXEI32_V, 0x3, 0x0 }, // 2204 |
| 14197 | { PseudoVLOXEI32_V_MF2_MF8, VLOXEI32_V, 0x5, 0x0 }, // 2205 |
| 14198 | { PseudoVLOXEI32_V_M1_MF4, VLOXEI32_V, 0x6, 0x0 }, // 2206 |
| 14199 | { PseudoVLOXEI32_V_MF2_MF4, VLOXEI32_V, 0x6, 0x0 }, // 2207 |
| 14200 | { PseudoVLOXEI32_V_M1_MF2, VLOXEI32_V, 0x7, 0x0 }, // 2208 |
| 14201 | { PseudoVLOXEI32_V_M2_MF2, VLOXEI32_V, 0x7, 0x0 }, // 2209 |
| 14202 | { PseudoVLOXEI32_V_MF2_MF2, VLOXEI32_V, 0x7, 0x0 }, // 2210 |
| 14203 | { PseudoVLOXEI64_V_M1_M1, VLOXEI64_V, 0x0, 0x0 }, // 2211 |
| 14204 | { PseudoVLOXEI64_V_M2_M1, VLOXEI64_V, 0x0, 0x0 }, // 2212 |
| 14205 | { PseudoVLOXEI64_V_M4_M1, VLOXEI64_V, 0x0, 0x0 }, // 2213 |
| 14206 | { PseudoVLOXEI64_V_M8_M1, VLOXEI64_V, 0x0, 0x0 }, // 2214 |
| 14207 | { PseudoVLOXEI64_V_M2_M2, VLOXEI64_V, 0x1, 0x0 }, // 2215 |
| 14208 | { PseudoVLOXEI64_V_M4_M2, VLOXEI64_V, 0x1, 0x0 }, // 2216 |
| 14209 | { PseudoVLOXEI64_V_M8_M2, VLOXEI64_V, 0x1, 0x0 }, // 2217 |
| 14210 | { PseudoVLOXEI64_V_M4_M4, VLOXEI64_V, 0x2, 0x0 }, // 2218 |
| 14211 | { PseudoVLOXEI64_V_M8_M4, VLOXEI64_V, 0x2, 0x0 }, // 2219 |
| 14212 | { PseudoVLOXEI64_V_M8_M8, VLOXEI64_V, 0x3, 0x0 }, // 2220 |
| 14213 | { PseudoVLOXEI64_V_M1_MF8, VLOXEI64_V, 0x5, 0x0 }, // 2221 |
| 14214 | { PseudoVLOXEI64_V_M1_MF4, VLOXEI64_V, 0x6, 0x0 }, // 2222 |
| 14215 | { PseudoVLOXEI64_V_M2_MF4, VLOXEI64_V, 0x6, 0x0 }, // 2223 |
| 14216 | { PseudoVLOXEI64_V_M1_MF2, VLOXEI64_V, 0x7, 0x0 }, // 2224 |
| 14217 | { PseudoVLOXEI64_V_M2_MF2, VLOXEI64_V, 0x7, 0x0 }, // 2225 |
| 14218 | { PseudoVLOXEI64_V_M4_MF2, VLOXEI64_V, 0x7, 0x0 }, // 2226 |
| 14219 | { PseudoVLOXEI8_V_M1_M1, VLOXEI8_V, 0x0, 0x0 }, // 2227 |
| 14220 | { PseudoVLOXEI8_V_MF2_M1, VLOXEI8_V, 0x0, 0x0 }, // 2228 |
| 14221 | { PseudoVLOXEI8_V_MF4_M1, VLOXEI8_V, 0x0, 0x0 }, // 2229 |
| 14222 | { PseudoVLOXEI8_V_MF8_M1, VLOXEI8_V, 0x0, 0x0 }, // 2230 |
| 14223 | { PseudoVLOXEI8_V_M1_M2, VLOXEI8_V, 0x1, 0x0 }, // 2231 |
| 14224 | { PseudoVLOXEI8_V_M2_M2, VLOXEI8_V, 0x1, 0x0 }, // 2232 |
| 14225 | { PseudoVLOXEI8_V_MF2_M2, VLOXEI8_V, 0x1, 0x0 }, // 2233 |
| 14226 | { PseudoVLOXEI8_V_MF4_M2, VLOXEI8_V, 0x1, 0x0 }, // 2234 |
| 14227 | { PseudoVLOXEI8_V_M1_M4, VLOXEI8_V, 0x2, 0x0 }, // 2235 |
| 14228 | { PseudoVLOXEI8_V_M2_M4, VLOXEI8_V, 0x2, 0x0 }, // 2236 |
| 14229 | { PseudoVLOXEI8_V_M4_M4, VLOXEI8_V, 0x2, 0x0 }, // 2237 |
| 14230 | { PseudoVLOXEI8_V_MF2_M4, VLOXEI8_V, 0x2, 0x0 }, // 2238 |
| 14231 | { PseudoVLOXEI8_V_M1_M8, VLOXEI8_V, 0x3, 0x0 }, // 2239 |
| 14232 | { PseudoVLOXEI8_V_M2_M8, VLOXEI8_V, 0x3, 0x0 }, // 2240 |
| 14233 | { PseudoVLOXEI8_V_M4_M8, VLOXEI8_V, 0x3, 0x0 }, // 2241 |
| 14234 | { PseudoVLOXEI8_V_M8_M8, VLOXEI8_V, 0x3, 0x0 }, // 2242 |
| 14235 | { PseudoVLOXEI8_V_MF8_MF8, VLOXEI8_V, 0x5, 0x0 }, // 2243 |
| 14236 | { PseudoVLOXEI8_V_MF4_MF4, VLOXEI8_V, 0x6, 0x0 }, // 2244 |
| 14237 | { PseudoVLOXEI8_V_MF8_MF4, VLOXEI8_V, 0x6, 0x0 }, // 2245 |
| 14238 | { PseudoVLOXEI8_V_MF2_MF2, VLOXEI8_V, 0x7, 0x0 }, // 2246 |
| 14239 | { PseudoVLOXEI8_V_MF4_MF2, VLOXEI8_V, 0x7, 0x0 }, // 2247 |
| 14240 | { PseudoVLOXEI8_V_MF8_MF2, VLOXEI8_V, 0x7, 0x0 }, // 2248 |
| 14241 | { PseudoVLOXSEG2EI16_V_M1_M1, VLOXSEG2EI16_V, 0x0, 0x0 }, // 2249 |
| 14242 | { PseudoVLOXSEG2EI16_V_M2_M1, VLOXSEG2EI16_V, 0x0, 0x0 }, // 2250 |
| 14243 | { PseudoVLOXSEG2EI16_V_MF2_M1, VLOXSEG2EI16_V, 0x0, 0x0 }, // 2251 |
| 14244 | { PseudoVLOXSEG2EI16_V_MF4_M1, VLOXSEG2EI16_V, 0x0, 0x0 }, // 2252 |
| 14245 | { PseudoVLOXSEG2EI16_V_M1_M2, VLOXSEG2EI16_V, 0x1, 0x0 }, // 2253 |
| 14246 | { PseudoVLOXSEG2EI16_V_M2_M2, VLOXSEG2EI16_V, 0x1, 0x0 }, // 2254 |
| 14247 | { PseudoVLOXSEG2EI16_V_M4_M2, VLOXSEG2EI16_V, 0x1, 0x0 }, // 2255 |
| 14248 | { PseudoVLOXSEG2EI16_V_MF2_M2, VLOXSEG2EI16_V, 0x1, 0x0 }, // 2256 |
| 14249 | { PseudoVLOXSEG2EI16_V_M1_M4, VLOXSEG2EI16_V, 0x2, 0x0 }, // 2257 |
| 14250 | { PseudoVLOXSEG2EI16_V_M2_M4, VLOXSEG2EI16_V, 0x2, 0x0 }, // 2258 |
| 14251 | { PseudoVLOXSEG2EI16_V_M4_M4, VLOXSEG2EI16_V, 0x2, 0x0 }, // 2259 |
| 14252 | { PseudoVLOXSEG2EI16_V_M8_M4, VLOXSEG2EI16_V, 0x2, 0x0 }, // 2260 |
| 14253 | { PseudoVLOXSEG2EI16_V_MF4_MF8, VLOXSEG2EI16_V, 0x5, 0x0 }, // 2261 |
| 14254 | { PseudoVLOXSEG2EI16_V_MF2_MF4, VLOXSEG2EI16_V, 0x6, 0x0 }, // 2262 |
| 14255 | { PseudoVLOXSEG2EI16_V_MF4_MF4, VLOXSEG2EI16_V, 0x6, 0x0 }, // 2263 |
| 14256 | { PseudoVLOXSEG2EI16_V_M1_MF2, VLOXSEG2EI16_V, 0x7, 0x0 }, // 2264 |
| 14257 | { PseudoVLOXSEG2EI16_V_MF2_MF2, VLOXSEG2EI16_V, 0x7, 0x0 }, // 2265 |
| 14258 | { PseudoVLOXSEG2EI16_V_MF4_MF2, VLOXSEG2EI16_V, 0x7, 0x0 }, // 2266 |
| 14259 | { PseudoVLOXSEG2EI32_V_M1_M1, VLOXSEG2EI32_V, 0x0, 0x0 }, // 2267 |
| 14260 | { PseudoVLOXSEG2EI32_V_M2_M1, VLOXSEG2EI32_V, 0x0, 0x0 }, // 2268 |
| 14261 | { PseudoVLOXSEG2EI32_V_M4_M1, VLOXSEG2EI32_V, 0x0, 0x0 }, // 2269 |
| 14262 | { PseudoVLOXSEG2EI32_V_MF2_M1, VLOXSEG2EI32_V, 0x0, 0x0 }, // 2270 |
| 14263 | { PseudoVLOXSEG2EI32_V_M1_M2, VLOXSEG2EI32_V, 0x1, 0x0 }, // 2271 |
| 14264 | { PseudoVLOXSEG2EI32_V_M2_M2, VLOXSEG2EI32_V, 0x1, 0x0 }, // 2272 |
| 14265 | { PseudoVLOXSEG2EI32_V_M4_M2, VLOXSEG2EI32_V, 0x1, 0x0 }, // 2273 |
| 14266 | { PseudoVLOXSEG2EI32_V_M8_M2, VLOXSEG2EI32_V, 0x1, 0x0 }, // 2274 |
| 14267 | { PseudoVLOXSEG2EI32_V_M2_M4, VLOXSEG2EI32_V, 0x2, 0x0 }, // 2275 |
| 14268 | { PseudoVLOXSEG2EI32_V_M4_M4, VLOXSEG2EI32_V, 0x2, 0x0 }, // 2276 |
| 14269 | { PseudoVLOXSEG2EI32_V_M8_M4, VLOXSEG2EI32_V, 0x2, 0x0 }, // 2277 |
| 14270 | { PseudoVLOXSEG2EI32_V_MF2_MF8, VLOXSEG2EI32_V, 0x5, 0x0 }, // 2278 |
| 14271 | { PseudoVLOXSEG2EI32_V_M1_MF4, VLOXSEG2EI32_V, 0x6, 0x0 }, // 2279 |
| 14272 | { PseudoVLOXSEG2EI32_V_MF2_MF4, VLOXSEG2EI32_V, 0x6, 0x0 }, // 2280 |
| 14273 | { PseudoVLOXSEG2EI32_V_M1_MF2, VLOXSEG2EI32_V, 0x7, 0x0 }, // 2281 |
| 14274 | { PseudoVLOXSEG2EI32_V_M2_MF2, VLOXSEG2EI32_V, 0x7, 0x0 }, // 2282 |
| 14275 | { PseudoVLOXSEG2EI32_V_MF2_MF2, VLOXSEG2EI32_V, 0x7, 0x0 }, // 2283 |
| 14276 | { PseudoVLOXSEG2EI64_V_M1_M1, VLOXSEG2EI64_V, 0x0, 0x0 }, // 2284 |
| 14277 | { PseudoVLOXSEG2EI64_V_M2_M1, VLOXSEG2EI64_V, 0x0, 0x0 }, // 2285 |
| 14278 | { PseudoVLOXSEG2EI64_V_M4_M1, VLOXSEG2EI64_V, 0x0, 0x0 }, // 2286 |
| 14279 | { PseudoVLOXSEG2EI64_V_M8_M1, VLOXSEG2EI64_V, 0x0, 0x0 }, // 2287 |
| 14280 | { PseudoVLOXSEG2EI64_V_M2_M2, VLOXSEG2EI64_V, 0x1, 0x0 }, // 2288 |
| 14281 | { PseudoVLOXSEG2EI64_V_M4_M2, VLOXSEG2EI64_V, 0x1, 0x0 }, // 2289 |
| 14282 | { PseudoVLOXSEG2EI64_V_M8_M2, VLOXSEG2EI64_V, 0x1, 0x0 }, // 2290 |
| 14283 | { PseudoVLOXSEG2EI64_V_M4_M4, VLOXSEG2EI64_V, 0x2, 0x0 }, // 2291 |
| 14284 | { PseudoVLOXSEG2EI64_V_M8_M4, VLOXSEG2EI64_V, 0x2, 0x0 }, // 2292 |
| 14285 | { PseudoVLOXSEG2EI64_V_M1_MF8, VLOXSEG2EI64_V, 0x5, 0x0 }, // 2293 |
| 14286 | { PseudoVLOXSEG2EI64_V_M1_MF4, VLOXSEG2EI64_V, 0x6, 0x0 }, // 2294 |
| 14287 | { PseudoVLOXSEG2EI64_V_M2_MF4, VLOXSEG2EI64_V, 0x6, 0x0 }, // 2295 |
| 14288 | { PseudoVLOXSEG2EI64_V_M1_MF2, VLOXSEG2EI64_V, 0x7, 0x0 }, // 2296 |
| 14289 | { PseudoVLOXSEG2EI64_V_M2_MF2, VLOXSEG2EI64_V, 0x7, 0x0 }, // 2297 |
| 14290 | { PseudoVLOXSEG2EI64_V_M4_MF2, VLOXSEG2EI64_V, 0x7, 0x0 }, // 2298 |
| 14291 | { PseudoVLOXSEG2EI8_V_M1_M1, VLOXSEG2EI8_V, 0x0, 0x0 }, // 2299 |
| 14292 | { PseudoVLOXSEG2EI8_V_MF2_M1, VLOXSEG2EI8_V, 0x0, 0x0 }, // 2300 |
| 14293 | { PseudoVLOXSEG2EI8_V_MF4_M1, VLOXSEG2EI8_V, 0x0, 0x0 }, // 2301 |
| 14294 | { PseudoVLOXSEG2EI8_V_MF8_M1, VLOXSEG2EI8_V, 0x0, 0x0 }, // 2302 |
| 14295 | { PseudoVLOXSEG2EI8_V_M1_M2, VLOXSEG2EI8_V, 0x1, 0x0 }, // 2303 |
| 14296 | { PseudoVLOXSEG2EI8_V_M2_M2, VLOXSEG2EI8_V, 0x1, 0x0 }, // 2304 |
| 14297 | { PseudoVLOXSEG2EI8_V_MF2_M2, VLOXSEG2EI8_V, 0x1, 0x0 }, // 2305 |
| 14298 | { PseudoVLOXSEG2EI8_V_MF4_M2, VLOXSEG2EI8_V, 0x1, 0x0 }, // 2306 |
| 14299 | { PseudoVLOXSEG2EI8_V_M1_M4, VLOXSEG2EI8_V, 0x2, 0x0 }, // 2307 |
| 14300 | { PseudoVLOXSEG2EI8_V_M2_M4, VLOXSEG2EI8_V, 0x2, 0x0 }, // 2308 |
| 14301 | { PseudoVLOXSEG2EI8_V_M4_M4, VLOXSEG2EI8_V, 0x2, 0x0 }, // 2309 |
| 14302 | { PseudoVLOXSEG2EI8_V_MF2_M4, VLOXSEG2EI8_V, 0x2, 0x0 }, // 2310 |
| 14303 | { PseudoVLOXSEG2EI8_V_MF8_MF8, VLOXSEG2EI8_V, 0x5, 0x0 }, // 2311 |
| 14304 | { PseudoVLOXSEG2EI8_V_MF4_MF4, VLOXSEG2EI8_V, 0x6, 0x0 }, // 2312 |
| 14305 | { PseudoVLOXSEG2EI8_V_MF8_MF4, VLOXSEG2EI8_V, 0x6, 0x0 }, // 2313 |
| 14306 | { PseudoVLOXSEG2EI8_V_MF2_MF2, VLOXSEG2EI8_V, 0x7, 0x0 }, // 2314 |
| 14307 | { PseudoVLOXSEG2EI8_V_MF4_MF2, VLOXSEG2EI8_V, 0x7, 0x0 }, // 2315 |
| 14308 | { PseudoVLOXSEG2EI8_V_MF8_MF2, VLOXSEG2EI8_V, 0x7, 0x0 }, // 2316 |
| 14309 | { PseudoVLOXSEG3EI16_V_M1_M1, VLOXSEG3EI16_V, 0x0, 0x0 }, // 2317 |
| 14310 | { PseudoVLOXSEG3EI16_V_M2_M1, VLOXSEG3EI16_V, 0x0, 0x0 }, // 2318 |
| 14311 | { PseudoVLOXSEG3EI16_V_MF2_M1, VLOXSEG3EI16_V, 0x0, 0x0 }, // 2319 |
| 14312 | { PseudoVLOXSEG3EI16_V_MF4_M1, VLOXSEG3EI16_V, 0x0, 0x0 }, // 2320 |
| 14313 | { PseudoVLOXSEG3EI16_V_M1_M2, VLOXSEG3EI16_V, 0x1, 0x0 }, // 2321 |
| 14314 | { PseudoVLOXSEG3EI16_V_M2_M2, VLOXSEG3EI16_V, 0x1, 0x0 }, // 2322 |
| 14315 | { PseudoVLOXSEG3EI16_V_M4_M2, VLOXSEG3EI16_V, 0x1, 0x0 }, // 2323 |
| 14316 | { PseudoVLOXSEG3EI16_V_MF2_M2, VLOXSEG3EI16_V, 0x1, 0x0 }, // 2324 |
| 14317 | { PseudoVLOXSEG3EI16_V_MF4_MF8, VLOXSEG3EI16_V, 0x5, 0x0 }, // 2325 |
| 14318 | { PseudoVLOXSEG3EI16_V_MF2_MF4, VLOXSEG3EI16_V, 0x6, 0x0 }, // 2326 |
| 14319 | { PseudoVLOXSEG3EI16_V_MF4_MF4, VLOXSEG3EI16_V, 0x6, 0x0 }, // 2327 |
| 14320 | { PseudoVLOXSEG3EI16_V_M1_MF2, VLOXSEG3EI16_V, 0x7, 0x0 }, // 2328 |
| 14321 | { PseudoVLOXSEG3EI16_V_MF2_MF2, VLOXSEG3EI16_V, 0x7, 0x0 }, // 2329 |
| 14322 | { PseudoVLOXSEG3EI16_V_MF4_MF2, VLOXSEG3EI16_V, 0x7, 0x0 }, // 2330 |
| 14323 | { PseudoVLOXSEG3EI32_V_M1_M1, VLOXSEG3EI32_V, 0x0, 0x0 }, // 2331 |
| 14324 | { PseudoVLOXSEG3EI32_V_M2_M1, VLOXSEG3EI32_V, 0x0, 0x0 }, // 2332 |
| 14325 | { PseudoVLOXSEG3EI32_V_M4_M1, VLOXSEG3EI32_V, 0x0, 0x0 }, // 2333 |
| 14326 | { PseudoVLOXSEG3EI32_V_MF2_M1, VLOXSEG3EI32_V, 0x0, 0x0 }, // 2334 |
| 14327 | { PseudoVLOXSEG3EI32_V_M1_M2, VLOXSEG3EI32_V, 0x1, 0x0 }, // 2335 |
| 14328 | { PseudoVLOXSEG3EI32_V_M2_M2, VLOXSEG3EI32_V, 0x1, 0x0 }, // 2336 |
| 14329 | { PseudoVLOXSEG3EI32_V_M4_M2, VLOXSEG3EI32_V, 0x1, 0x0 }, // 2337 |
| 14330 | { PseudoVLOXSEG3EI32_V_M8_M2, VLOXSEG3EI32_V, 0x1, 0x0 }, // 2338 |
| 14331 | { PseudoVLOXSEG3EI32_V_MF2_MF8, VLOXSEG3EI32_V, 0x5, 0x0 }, // 2339 |
| 14332 | { PseudoVLOXSEG3EI32_V_M1_MF4, VLOXSEG3EI32_V, 0x6, 0x0 }, // 2340 |
| 14333 | { PseudoVLOXSEG3EI32_V_MF2_MF4, VLOXSEG3EI32_V, 0x6, 0x0 }, // 2341 |
| 14334 | { PseudoVLOXSEG3EI32_V_M1_MF2, VLOXSEG3EI32_V, 0x7, 0x0 }, // 2342 |
| 14335 | { PseudoVLOXSEG3EI32_V_M2_MF2, VLOXSEG3EI32_V, 0x7, 0x0 }, // 2343 |
| 14336 | { PseudoVLOXSEG3EI32_V_MF2_MF2, VLOXSEG3EI32_V, 0x7, 0x0 }, // 2344 |
| 14337 | { PseudoVLOXSEG3EI64_V_M1_M1, VLOXSEG3EI64_V, 0x0, 0x0 }, // 2345 |
| 14338 | { PseudoVLOXSEG3EI64_V_M2_M1, VLOXSEG3EI64_V, 0x0, 0x0 }, // 2346 |
| 14339 | { PseudoVLOXSEG3EI64_V_M4_M1, VLOXSEG3EI64_V, 0x0, 0x0 }, // 2347 |
| 14340 | { PseudoVLOXSEG3EI64_V_M8_M1, VLOXSEG3EI64_V, 0x0, 0x0 }, // 2348 |
| 14341 | { PseudoVLOXSEG3EI64_V_M2_M2, VLOXSEG3EI64_V, 0x1, 0x0 }, // 2349 |
| 14342 | { PseudoVLOXSEG3EI64_V_M4_M2, VLOXSEG3EI64_V, 0x1, 0x0 }, // 2350 |
| 14343 | { PseudoVLOXSEG3EI64_V_M8_M2, VLOXSEG3EI64_V, 0x1, 0x0 }, // 2351 |
| 14344 | { PseudoVLOXSEG3EI64_V_M1_MF8, VLOXSEG3EI64_V, 0x5, 0x0 }, // 2352 |
| 14345 | { PseudoVLOXSEG3EI64_V_M1_MF4, VLOXSEG3EI64_V, 0x6, 0x0 }, // 2353 |
| 14346 | { PseudoVLOXSEG3EI64_V_M2_MF4, VLOXSEG3EI64_V, 0x6, 0x0 }, // 2354 |
| 14347 | { PseudoVLOXSEG3EI64_V_M1_MF2, VLOXSEG3EI64_V, 0x7, 0x0 }, // 2355 |
| 14348 | { PseudoVLOXSEG3EI64_V_M2_MF2, VLOXSEG3EI64_V, 0x7, 0x0 }, // 2356 |
| 14349 | { PseudoVLOXSEG3EI64_V_M4_MF2, VLOXSEG3EI64_V, 0x7, 0x0 }, // 2357 |
| 14350 | { PseudoVLOXSEG3EI8_V_M1_M1, VLOXSEG3EI8_V, 0x0, 0x0 }, // 2358 |
| 14351 | { PseudoVLOXSEG3EI8_V_MF2_M1, VLOXSEG3EI8_V, 0x0, 0x0 }, // 2359 |
| 14352 | { PseudoVLOXSEG3EI8_V_MF4_M1, VLOXSEG3EI8_V, 0x0, 0x0 }, // 2360 |
| 14353 | { PseudoVLOXSEG3EI8_V_MF8_M1, VLOXSEG3EI8_V, 0x0, 0x0 }, // 2361 |
| 14354 | { PseudoVLOXSEG3EI8_V_M1_M2, VLOXSEG3EI8_V, 0x1, 0x0 }, // 2362 |
| 14355 | { PseudoVLOXSEG3EI8_V_M2_M2, VLOXSEG3EI8_V, 0x1, 0x0 }, // 2363 |
| 14356 | { PseudoVLOXSEG3EI8_V_MF2_M2, VLOXSEG3EI8_V, 0x1, 0x0 }, // 2364 |
| 14357 | { PseudoVLOXSEG3EI8_V_MF4_M2, VLOXSEG3EI8_V, 0x1, 0x0 }, // 2365 |
| 14358 | { PseudoVLOXSEG3EI8_V_MF8_MF8, VLOXSEG3EI8_V, 0x5, 0x0 }, // 2366 |
| 14359 | { PseudoVLOXSEG3EI8_V_MF4_MF4, VLOXSEG3EI8_V, 0x6, 0x0 }, // 2367 |
| 14360 | { PseudoVLOXSEG3EI8_V_MF8_MF4, VLOXSEG3EI8_V, 0x6, 0x0 }, // 2368 |
| 14361 | { PseudoVLOXSEG3EI8_V_MF2_MF2, VLOXSEG3EI8_V, 0x7, 0x0 }, // 2369 |
| 14362 | { PseudoVLOXSEG3EI8_V_MF4_MF2, VLOXSEG3EI8_V, 0x7, 0x0 }, // 2370 |
| 14363 | { PseudoVLOXSEG3EI8_V_MF8_MF2, VLOXSEG3EI8_V, 0x7, 0x0 }, // 2371 |
| 14364 | { PseudoVLOXSEG4EI16_V_M1_M1, VLOXSEG4EI16_V, 0x0, 0x0 }, // 2372 |
| 14365 | { PseudoVLOXSEG4EI16_V_M2_M1, VLOXSEG4EI16_V, 0x0, 0x0 }, // 2373 |
| 14366 | { PseudoVLOXSEG4EI16_V_MF2_M1, VLOXSEG4EI16_V, 0x0, 0x0 }, // 2374 |
| 14367 | { PseudoVLOXSEG4EI16_V_MF4_M1, VLOXSEG4EI16_V, 0x0, 0x0 }, // 2375 |
| 14368 | { PseudoVLOXSEG4EI16_V_M1_M2, VLOXSEG4EI16_V, 0x1, 0x0 }, // 2376 |
| 14369 | { PseudoVLOXSEG4EI16_V_M2_M2, VLOXSEG4EI16_V, 0x1, 0x0 }, // 2377 |
| 14370 | { PseudoVLOXSEG4EI16_V_M4_M2, VLOXSEG4EI16_V, 0x1, 0x0 }, // 2378 |
| 14371 | { PseudoVLOXSEG4EI16_V_MF2_M2, VLOXSEG4EI16_V, 0x1, 0x0 }, // 2379 |
| 14372 | { PseudoVLOXSEG4EI16_V_MF4_MF8, VLOXSEG4EI16_V, 0x5, 0x0 }, // 2380 |
| 14373 | { PseudoVLOXSEG4EI16_V_MF2_MF4, VLOXSEG4EI16_V, 0x6, 0x0 }, // 2381 |
| 14374 | { PseudoVLOXSEG4EI16_V_MF4_MF4, VLOXSEG4EI16_V, 0x6, 0x0 }, // 2382 |
| 14375 | { PseudoVLOXSEG4EI16_V_M1_MF2, VLOXSEG4EI16_V, 0x7, 0x0 }, // 2383 |
| 14376 | { PseudoVLOXSEG4EI16_V_MF2_MF2, VLOXSEG4EI16_V, 0x7, 0x0 }, // 2384 |
| 14377 | { PseudoVLOXSEG4EI16_V_MF4_MF2, VLOXSEG4EI16_V, 0x7, 0x0 }, // 2385 |
| 14378 | { PseudoVLOXSEG4EI32_V_M1_M1, VLOXSEG4EI32_V, 0x0, 0x0 }, // 2386 |
| 14379 | { PseudoVLOXSEG4EI32_V_M2_M1, VLOXSEG4EI32_V, 0x0, 0x0 }, // 2387 |
| 14380 | { PseudoVLOXSEG4EI32_V_M4_M1, VLOXSEG4EI32_V, 0x0, 0x0 }, // 2388 |
| 14381 | { PseudoVLOXSEG4EI32_V_MF2_M1, VLOXSEG4EI32_V, 0x0, 0x0 }, // 2389 |
| 14382 | { PseudoVLOXSEG4EI32_V_M1_M2, VLOXSEG4EI32_V, 0x1, 0x0 }, // 2390 |
| 14383 | { PseudoVLOXSEG4EI32_V_M2_M2, VLOXSEG4EI32_V, 0x1, 0x0 }, // 2391 |
| 14384 | { PseudoVLOXSEG4EI32_V_M4_M2, VLOXSEG4EI32_V, 0x1, 0x0 }, // 2392 |
| 14385 | { PseudoVLOXSEG4EI32_V_M8_M2, VLOXSEG4EI32_V, 0x1, 0x0 }, // 2393 |
| 14386 | { PseudoVLOXSEG4EI32_V_MF2_MF8, VLOXSEG4EI32_V, 0x5, 0x0 }, // 2394 |
| 14387 | { PseudoVLOXSEG4EI32_V_M1_MF4, VLOXSEG4EI32_V, 0x6, 0x0 }, // 2395 |
| 14388 | { PseudoVLOXSEG4EI32_V_MF2_MF4, VLOXSEG4EI32_V, 0x6, 0x0 }, // 2396 |
| 14389 | { PseudoVLOXSEG4EI32_V_M1_MF2, VLOXSEG4EI32_V, 0x7, 0x0 }, // 2397 |
| 14390 | { PseudoVLOXSEG4EI32_V_M2_MF2, VLOXSEG4EI32_V, 0x7, 0x0 }, // 2398 |
| 14391 | { PseudoVLOXSEG4EI32_V_MF2_MF2, VLOXSEG4EI32_V, 0x7, 0x0 }, // 2399 |
| 14392 | { PseudoVLOXSEG4EI64_V_M1_M1, VLOXSEG4EI64_V, 0x0, 0x0 }, // 2400 |
| 14393 | { PseudoVLOXSEG4EI64_V_M2_M1, VLOXSEG4EI64_V, 0x0, 0x0 }, // 2401 |
| 14394 | { PseudoVLOXSEG4EI64_V_M4_M1, VLOXSEG4EI64_V, 0x0, 0x0 }, // 2402 |
| 14395 | { PseudoVLOXSEG4EI64_V_M8_M1, VLOXSEG4EI64_V, 0x0, 0x0 }, // 2403 |
| 14396 | { PseudoVLOXSEG4EI64_V_M2_M2, VLOXSEG4EI64_V, 0x1, 0x0 }, // 2404 |
| 14397 | { PseudoVLOXSEG4EI64_V_M4_M2, VLOXSEG4EI64_V, 0x1, 0x0 }, // 2405 |
| 14398 | { PseudoVLOXSEG4EI64_V_M8_M2, VLOXSEG4EI64_V, 0x1, 0x0 }, // 2406 |
| 14399 | { PseudoVLOXSEG4EI64_V_M1_MF8, VLOXSEG4EI64_V, 0x5, 0x0 }, // 2407 |
| 14400 | { PseudoVLOXSEG4EI64_V_M1_MF4, VLOXSEG4EI64_V, 0x6, 0x0 }, // 2408 |
| 14401 | { PseudoVLOXSEG4EI64_V_M2_MF4, VLOXSEG4EI64_V, 0x6, 0x0 }, // 2409 |
| 14402 | { PseudoVLOXSEG4EI64_V_M1_MF2, VLOXSEG4EI64_V, 0x7, 0x0 }, // 2410 |
| 14403 | { PseudoVLOXSEG4EI64_V_M2_MF2, VLOXSEG4EI64_V, 0x7, 0x0 }, // 2411 |
| 14404 | { PseudoVLOXSEG4EI64_V_M4_MF2, VLOXSEG4EI64_V, 0x7, 0x0 }, // 2412 |
| 14405 | { PseudoVLOXSEG4EI8_V_M1_M1, VLOXSEG4EI8_V, 0x0, 0x0 }, // 2413 |
| 14406 | { PseudoVLOXSEG4EI8_V_MF2_M1, VLOXSEG4EI8_V, 0x0, 0x0 }, // 2414 |
| 14407 | { PseudoVLOXSEG4EI8_V_MF4_M1, VLOXSEG4EI8_V, 0x0, 0x0 }, // 2415 |
| 14408 | { PseudoVLOXSEG4EI8_V_MF8_M1, VLOXSEG4EI8_V, 0x0, 0x0 }, // 2416 |
| 14409 | { PseudoVLOXSEG4EI8_V_M1_M2, VLOXSEG4EI8_V, 0x1, 0x0 }, // 2417 |
| 14410 | { PseudoVLOXSEG4EI8_V_M2_M2, VLOXSEG4EI8_V, 0x1, 0x0 }, // 2418 |
| 14411 | { PseudoVLOXSEG4EI8_V_MF2_M2, VLOXSEG4EI8_V, 0x1, 0x0 }, // 2419 |
| 14412 | { PseudoVLOXSEG4EI8_V_MF4_M2, VLOXSEG4EI8_V, 0x1, 0x0 }, // 2420 |
| 14413 | { PseudoVLOXSEG4EI8_V_MF8_MF8, VLOXSEG4EI8_V, 0x5, 0x0 }, // 2421 |
| 14414 | { PseudoVLOXSEG4EI8_V_MF4_MF4, VLOXSEG4EI8_V, 0x6, 0x0 }, // 2422 |
| 14415 | { PseudoVLOXSEG4EI8_V_MF8_MF4, VLOXSEG4EI8_V, 0x6, 0x0 }, // 2423 |
| 14416 | { PseudoVLOXSEG4EI8_V_MF2_MF2, VLOXSEG4EI8_V, 0x7, 0x0 }, // 2424 |
| 14417 | { PseudoVLOXSEG4EI8_V_MF4_MF2, VLOXSEG4EI8_V, 0x7, 0x0 }, // 2425 |
| 14418 | { PseudoVLOXSEG4EI8_V_MF8_MF2, VLOXSEG4EI8_V, 0x7, 0x0 }, // 2426 |
| 14419 | { PseudoVLOXSEG5EI16_V_M1_M1, VLOXSEG5EI16_V, 0x0, 0x0 }, // 2427 |
| 14420 | { PseudoVLOXSEG5EI16_V_M2_M1, VLOXSEG5EI16_V, 0x0, 0x0 }, // 2428 |
| 14421 | { PseudoVLOXSEG5EI16_V_MF2_M1, VLOXSEG5EI16_V, 0x0, 0x0 }, // 2429 |
| 14422 | { PseudoVLOXSEG5EI16_V_MF4_M1, VLOXSEG5EI16_V, 0x0, 0x0 }, // 2430 |
| 14423 | { PseudoVLOXSEG5EI16_V_MF4_MF8, VLOXSEG5EI16_V, 0x5, 0x0 }, // 2431 |
| 14424 | { PseudoVLOXSEG5EI16_V_MF2_MF4, VLOXSEG5EI16_V, 0x6, 0x0 }, // 2432 |
| 14425 | { PseudoVLOXSEG5EI16_V_MF4_MF4, VLOXSEG5EI16_V, 0x6, 0x0 }, // 2433 |
| 14426 | { PseudoVLOXSEG5EI16_V_M1_MF2, VLOXSEG5EI16_V, 0x7, 0x0 }, // 2434 |
| 14427 | { PseudoVLOXSEG5EI16_V_MF2_MF2, VLOXSEG5EI16_V, 0x7, 0x0 }, // 2435 |
| 14428 | { PseudoVLOXSEG5EI16_V_MF4_MF2, VLOXSEG5EI16_V, 0x7, 0x0 }, // 2436 |
| 14429 | { PseudoVLOXSEG5EI32_V_M1_M1, VLOXSEG5EI32_V, 0x0, 0x0 }, // 2437 |
| 14430 | { PseudoVLOXSEG5EI32_V_M2_M1, VLOXSEG5EI32_V, 0x0, 0x0 }, // 2438 |
| 14431 | { PseudoVLOXSEG5EI32_V_M4_M1, VLOXSEG5EI32_V, 0x0, 0x0 }, // 2439 |
| 14432 | { PseudoVLOXSEG5EI32_V_MF2_M1, VLOXSEG5EI32_V, 0x0, 0x0 }, // 2440 |
| 14433 | { PseudoVLOXSEG5EI32_V_MF2_MF8, VLOXSEG5EI32_V, 0x5, 0x0 }, // 2441 |
| 14434 | { PseudoVLOXSEG5EI32_V_M1_MF4, VLOXSEG5EI32_V, 0x6, 0x0 }, // 2442 |
| 14435 | { PseudoVLOXSEG5EI32_V_MF2_MF4, VLOXSEG5EI32_V, 0x6, 0x0 }, // 2443 |
| 14436 | { PseudoVLOXSEG5EI32_V_M1_MF2, VLOXSEG5EI32_V, 0x7, 0x0 }, // 2444 |
| 14437 | { PseudoVLOXSEG5EI32_V_M2_MF2, VLOXSEG5EI32_V, 0x7, 0x0 }, // 2445 |
| 14438 | { PseudoVLOXSEG5EI32_V_MF2_MF2, VLOXSEG5EI32_V, 0x7, 0x0 }, // 2446 |
| 14439 | { PseudoVLOXSEG5EI64_V_M1_M1, VLOXSEG5EI64_V, 0x0, 0x0 }, // 2447 |
| 14440 | { PseudoVLOXSEG5EI64_V_M2_M1, VLOXSEG5EI64_V, 0x0, 0x0 }, // 2448 |
| 14441 | { PseudoVLOXSEG5EI64_V_M4_M1, VLOXSEG5EI64_V, 0x0, 0x0 }, // 2449 |
| 14442 | { PseudoVLOXSEG5EI64_V_M8_M1, VLOXSEG5EI64_V, 0x0, 0x0 }, // 2450 |
| 14443 | { PseudoVLOXSEG5EI64_V_M1_MF8, VLOXSEG5EI64_V, 0x5, 0x0 }, // 2451 |
| 14444 | { PseudoVLOXSEG5EI64_V_M1_MF4, VLOXSEG5EI64_V, 0x6, 0x0 }, // 2452 |
| 14445 | { PseudoVLOXSEG5EI64_V_M2_MF4, VLOXSEG5EI64_V, 0x6, 0x0 }, // 2453 |
| 14446 | { PseudoVLOXSEG5EI64_V_M1_MF2, VLOXSEG5EI64_V, 0x7, 0x0 }, // 2454 |
| 14447 | { PseudoVLOXSEG5EI64_V_M2_MF2, VLOXSEG5EI64_V, 0x7, 0x0 }, // 2455 |
| 14448 | { PseudoVLOXSEG5EI64_V_M4_MF2, VLOXSEG5EI64_V, 0x7, 0x0 }, // 2456 |
| 14449 | { PseudoVLOXSEG5EI8_V_M1_M1, VLOXSEG5EI8_V, 0x0, 0x0 }, // 2457 |
| 14450 | { PseudoVLOXSEG5EI8_V_MF2_M1, VLOXSEG5EI8_V, 0x0, 0x0 }, // 2458 |
| 14451 | { PseudoVLOXSEG5EI8_V_MF4_M1, VLOXSEG5EI8_V, 0x0, 0x0 }, // 2459 |
| 14452 | { PseudoVLOXSEG5EI8_V_MF8_M1, VLOXSEG5EI8_V, 0x0, 0x0 }, // 2460 |
| 14453 | { PseudoVLOXSEG5EI8_V_MF8_MF8, VLOXSEG5EI8_V, 0x5, 0x0 }, // 2461 |
| 14454 | { PseudoVLOXSEG5EI8_V_MF4_MF4, VLOXSEG5EI8_V, 0x6, 0x0 }, // 2462 |
| 14455 | { PseudoVLOXSEG5EI8_V_MF8_MF4, VLOXSEG5EI8_V, 0x6, 0x0 }, // 2463 |
| 14456 | { PseudoVLOXSEG5EI8_V_MF2_MF2, VLOXSEG5EI8_V, 0x7, 0x0 }, // 2464 |
| 14457 | { PseudoVLOXSEG5EI8_V_MF4_MF2, VLOXSEG5EI8_V, 0x7, 0x0 }, // 2465 |
| 14458 | { PseudoVLOXSEG5EI8_V_MF8_MF2, VLOXSEG5EI8_V, 0x7, 0x0 }, // 2466 |
| 14459 | { PseudoVLOXSEG6EI16_V_M1_M1, VLOXSEG6EI16_V, 0x0, 0x0 }, // 2467 |
| 14460 | { PseudoVLOXSEG6EI16_V_M2_M1, VLOXSEG6EI16_V, 0x0, 0x0 }, // 2468 |
| 14461 | { PseudoVLOXSEG6EI16_V_MF2_M1, VLOXSEG6EI16_V, 0x0, 0x0 }, // 2469 |
| 14462 | { PseudoVLOXSEG6EI16_V_MF4_M1, VLOXSEG6EI16_V, 0x0, 0x0 }, // 2470 |
| 14463 | { PseudoVLOXSEG6EI16_V_MF4_MF8, VLOXSEG6EI16_V, 0x5, 0x0 }, // 2471 |
| 14464 | { PseudoVLOXSEG6EI16_V_MF2_MF4, VLOXSEG6EI16_V, 0x6, 0x0 }, // 2472 |
| 14465 | { PseudoVLOXSEG6EI16_V_MF4_MF4, VLOXSEG6EI16_V, 0x6, 0x0 }, // 2473 |
| 14466 | { PseudoVLOXSEG6EI16_V_M1_MF2, VLOXSEG6EI16_V, 0x7, 0x0 }, // 2474 |
| 14467 | { PseudoVLOXSEG6EI16_V_MF2_MF2, VLOXSEG6EI16_V, 0x7, 0x0 }, // 2475 |
| 14468 | { PseudoVLOXSEG6EI16_V_MF4_MF2, VLOXSEG6EI16_V, 0x7, 0x0 }, // 2476 |
| 14469 | { PseudoVLOXSEG6EI32_V_M1_M1, VLOXSEG6EI32_V, 0x0, 0x0 }, // 2477 |
| 14470 | { PseudoVLOXSEG6EI32_V_M2_M1, VLOXSEG6EI32_V, 0x0, 0x0 }, // 2478 |
| 14471 | { PseudoVLOXSEG6EI32_V_M4_M1, VLOXSEG6EI32_V, 0x0, 0x0 }, // 2479 |
| 14472 | { PseudoVLOXSEG6EI32_V_MF2_M1, VLOXSEG6EI32_V, 0x0, 0x0 }, // 2480 |
| 14473 | { PseudoVLOXSEG6EI32_V_MF2_MF8, VLOXSEG6EI32_V, 0x5, 0x0 }, // 2481 |
| 14474 | { PseudoVLOXSEG6EI32_V_M1_MF4, VLOXSEG6EI32_V, 0x6, 0x0 }, // 2482 |
| 14475 | { PseudoVLOXSEG6EI32_V_MF2_MF4, VLOXSEG6EI32_V, 0x6, 0x0 }, // 2483 |
| 14476 | { PseudoVLOXSEG6EI32_V_M1_MF2, VLOXSEG6EI32_V, 0x7, 0x0 }, // 2484 |
| 14477 | { PseudoVLOXSEG6EI32_V_M2_MF2, VLOXSEG6EI32_V, 0x7, 0x0 }, // 2485 |
| 14478 | { PseudoVLOXSEG6EI32_V_MF2_MF2, VLOXSEG6EI32_V, 0x7, 0x0 }, // 2486 |
| 14479 | { PseudoVLOXSEG6EI64_V_M1_M1, VLOXSEG6EI64_V, 0x0, 0x0 }, // 2487 |
| 14480 | { PseudoVLOXSEG6EI64_V_M2_M1, VLOXSEG6EI64_V, 0x0, 0x0 }, // 2488 |
| 14481 | { PseudoVLOXSEG6EI64_V_M4_M1, VLOXSEG6EI64_V, 0x0, 0x0 }, // 2489 |
| 14482 | { PseudoVLOXSEG6EI64_V_M8_M1, VLOXSEG6EI64_V, 0x0, 0x0 }, // 2490 |
| 14483 | { PseudoVLOXSEG6EI64_V_M1_MF8, VLOXSEG6EI64_V, 0x5, 0x0 }, // 2491 |
| 14484 | { PseudoVLOXSEG6EI64_V_M1_MF4, VLOXSEG6EI64_V, 0x6, 0x0 }, // 2492 |
| 14485 | { PseudoVLOXSEG6EI64_V_M2_MF4, VLOXSEG6EI64_V, 0x6, 0x0 }, // 2493 |
| 14486 | { PseudoVLOXSEG6EI64_V_M1_MF2, VLOXSEG6EI64_V, 0x7, 0x0 }, // 2494 |
| 14487 | { PseudoVLOXSEG6EI64_V_M2_MF2, VLOXSEG6EI64_V, 0x7, 0x0 }, // 2495 |
| 14488 | { PseudoVLOXSEG6EI64_V_M4_MF2, VLOXSEG6EI64_V, 0x7, 0x0 }, // 2496 |
| 14489 | { PseudoVLOXSEG6EI8_V_M1_M1, VLOXSEG6EI8_V, 0x0, 0x0 }, // 2497 |
| 14490 | { PseudoVLOXSEG6EI8_V_MF2_M1, VLOXSEG6EI8_V, 0x0, 0x0 }, // 2498 |
| 14491 | { PseudoVLOXSEG6EI8_V_MF4_M1, VLOXSEG6EI8_V, 0x0, 0x0 }, // 2499 |
| 14492 | { PseudoVLOXSEG6EI8_V_MF8_M1, VLOXSEG6EI8_V, 0x0, 0x0 }, // 2500 |
| 14493 | { PseudoVLOXSEG6EI8_V_MF8_MF8, VLOXSEG6EI8_V, 0x5, 0x0 }, // 2501 |
| 14494 | { PseudoVLOXSEG6EI8_V_MF4_MF4, VLOXSEG6EI8_V, 0x6, 0x0 }, // 2502 |
| 14495 | { PseudoVLOXSEG6EI8_V_MF8_MF4, VLOXSEG6EI8_V, 0x6, 0x0 }, // 2503 |
| 14496 | { PseudoVLOXSEG6EI8_V_MF2_MF2, VLOXSEG6EI8_V, 0x7, 0x0 }, // 2504 |
| 14497 | { PseudoVLOXSEG6EI8_V_MF4_MF2, VLOXSEG6EI8_V, 0x7, 0x0 }, // 2505 |
| 14498 | { PseudoVLOXSEG6EI8_V_MF8_MF2, VLOXSEG6EI8_V, 0x7, 0x0 }, // 2506 |
| 14499 | { PseudoVLOXSEG7EI16_V_M1_M1, VLOXSEG7EI16_V, 0x0, 0x0 }, // 2507 |
| 14500 | { PseudoVLOXSEG7EI16_V_M2_M1, VLOXSEG7EI16_V, 0x0, 0x0 }, // 2508 |
| 14501 | { PseudoVLOXSEG7EI16_V_MF2_M1, VLOXSEG7EI16_V, 0x0, 0x0 }, // 2509 |
| 14502 | { PseudoVLOXSEG7EI16_V_MF4_M1, VLOXSEG7EI16_V, 0x0, 0x0 }, // 2510 |
| 14503 | { PseudoVLOXSEG7EI16_V_MF4_MF8, VLOXSEG7EI16_V, 0x5, 0x0 }, // 2511 |
| 14504 | { PseudoVLOXSEG7EI16_V_MF2_MF4, VLOXSEG7EI16_V, 0x6, 0x0 }, // 2512 |
| 14505 | { PseudoVLOXSEG7EI16_V_MF4_MF4, VLOXSEG7EI16_V, 0x6, 0x0 }, // 2513 |
| 14506 | { PseudoVLOXSEG7EI16_V_M1_MF2, VLOXSEG7EI16_V, 0x7, 0x0 }, // 2514 |
| 14507 | { PseudoVLOXSEG7EI16_V_MF2_MF2, VLOXSEG7EI16_V, 0x7, 0x0 }, // 2515 |
| 14508 | { PseudoVLOXSEG7EI16_V_MF4_MF2, VLOXSEG7EI16_V, 0x7, 0x0 }, // 2516 |
| 14509 | { PseudoVLOXSEG7EI32_V_M1_M1, VLOXSEG7EI32_V, 0x0, 0x0 }, // 2517 |
| 14510 | { PseudoVLOXSEG7EI32_V_M2_M1, VLOXSEG7EI32_V, 0x0, 0x0 }, // 2518 |
| 14511 | { PseudoVLOXSEG7EI32_V_M4_M1, VLOXSEG7EI32_V, 0x0, 0x0 }, // 2519 |
| 14512 | { PseudoVLOXSEG7EI32_V_MF2_M1, VLOXSEG7EI32_V, 0x0, 0x0 }, // 2520 |
| 14513 | { PseudoVLOXSEG7EI32_V_MF2_MF8, VLOXSEG7EI32_V, 0x5, 0x0 }, // 2521 |
| 14514 | { PseudoVLOXSEG7EI32_V_M1_MF4, VLOXSEG7EI32_V, 0x6, 0x0 }, // 2522 |
| 14515 | { PseudoVLOXSEG7EI32_V_MF2_MF4, VLOXSEG7EI32_V, 0x6, 0x0 }, // 2523 |
| 14516 | { PseudoVLOXSEG7EI32_V_M1_MF2, VLOXSEG7EI32_V, 0x7, 0x0 }, // 2524 |
| 14517 | { PseudoVLOXSEG7EI32_V_M2_MF2, VLOXSEG7EI32_V, 0x7, 0x0 }, // 2525 |
| 14518 | { PseudoVLOXSEG7EI32_V_MF2_MF2, VLOXSEG7EI32_V, 0x7, 0x0 }, // 2526 |
| 14519 | { PseudoVLOXSEG7EI64_V_M1_M1, VLOXSEG7EI64_V, 0x0, 0x0 }, // 2527 |
| 14520 | { PseudoVLOXSEG7EI64_V_M2_M1, VLOXSEG7EI64_V, 0x0, 0x0 }, // 2528 |
| 14521 | { PseudoVLOXSEG7EI64_V_M4_M1, VLOXSEG7EI64_V, 0x0, 0x0 }, // 2529 |
| 14522 | { PseudoVLOXSEG7EI64_V_M8_M1, VLOXSEG7EI64_V, 0x0, 0x0 }, // 2530 |
| 14523 | { PseudoVLOXSEG7EI64_V_M1_MF8, VLOXSEG7EI64_V, 0x5, 0x0 }, // 2531 |
| 14524 | { PseudoVLOXSEG7EI64_V_M1_MF4, VLOXSEG7EI64_V, 0x6, 0x0 }, // 2532 |
| 14525 | { PseudoVLOXSEG7EI64_V_M2_MF4, VLOXSEG7EI64_V, 0x6, 0x0 }, // 2533 |
| 14526 | { PseudoVLOXSEG7EI64_V_M1_MF2, VLOXSEG7EI64_V, 0x7, 0x0 }, // 2534 |
| 14527 | { PseudoVLOXSEG7EI64_V_M2_MF2, VLOXSEG7EI64_V, 0x7, 0x0 }, // 2535 |
| 14528 | { PseudoVLOXSEG7EI64_V_M4_MF2, VLOXSEG7EI64_V, 0x7, 0x0 }, // 2536 |
| 14529 | { PseudoVLOXSEG7EI8_V_M1_M1, VLOXSEG7EI8_V, 0x0, 0x0 }, // 2537 |
| 14530 | { PseudoVLOXSEG7EI8_V_MF2_M1, VLOXSEG7EI8_V, 0x0, 0x0 }, // 2538 |
| 14531 | { PseudoVLOXSEG7EI8_V_MF4_M1, VLOXSEG7EI8_V, 0x0, 0x0 }, // 2539 |
| 14532 | { PseudoVLOXSEG7EI8_V_MF8_M1, VLOXSEG7EI8_V, 0x0, 0x0 }, // 2540 |
| 14533 | { PseudoVLOXSEG7EI8_V_MF8_MF8, VLOXSEG7EI8_V, 0x5, 0x0 }, // 2541 |
| 14534 | { PseudoVLOXSEG7EI8_V_MF4_MF4, VLOXSEG7EI8_V, 0x6, 0x0 }, // 2542 |
| 14535 | { PseudoVLOXSEG7EI8_V_MF8_MF4, VLOXSEG7EI8_V, 0x6, 0x0 }, // 2543 |
| 14536 | { PseudoVLOXSEG7EI8_V_MF2_MF2, VLOXSEG7EI8_V, 0x7, 0x0 }, // 2544 |
| 14537 | { PseudoVLOXSEG7EI8_V_MF4_MF2, VLOXSEG7EI8_V, 0x7, 0x0 }, // 2545 |
| 14538 | { PseudoVLOXSEG7EI8_V_MF8_MF2, VLOXSEG7EI8_V, 0x7, 0x0 }, // 2546 |
| 14539 | { PseudoVLOXSEG8EI16_V_M1_M1, VLOXSEG8EI16_V, 0x0, 0x0 }, // 2547 |
| 14540 | { PseudoVLOXSEG8EI16_V_M2_M1, VLOXSEG8EI16_V, 0x0, 0x0 }, // 2548 |
| 14541 | { PseudoVLOXSEG8EI16_V_MF2_M1, VLOXSEG8EI16_V, 0x0, 0x0 }, // 2549 |
| 14542 | { PseudoVLOXSEG8EI16_V_MF4_M1, VLOXSEG8EI16_V, 0x0, 0x0 }, // 2550 |
| 14543 | { PseudoVLOXSEG8EI16_V_MF4_MF8, VLOXSEG8EI16_V, 0x5, 0x0 }, // 2551 |
| 14544 | { PseudoVLOXSEG8EI16_V_MF2_MF4, VLOXSEG8EI16_V, 0x6, 0x0 }, // 2552 |
| 14545 | { PseudoVLOXSEG8EI16_V_MF4_MF4, VLOXSEG8EI16_V, 0x6, 0x0 }, // 2553 |
| 14546 | { PseudoVLOXSEG8EI16_V_M1_MF2, VLOXSEG8EI16_V, 0x7, 0x0 }, // 2554 |
| 14547 | { PseudoVLOXSEG8EI16_V_MF2_MF2, VLOXSEG8EI16_V, 0x7, 0x0 }, // 2555 |
| 14548 | { PseudoVLOXSEG8EI16_V_MF4_MF2, VLOXSEG8EI16_V, 0x7, 0x0 }, // 2556 |
| 14549 | { PseudoVLOXSEG8EI32_V_M1_M1, VLOXSEG8EI32_V, 0x0, 0x0 }, // 2557 |
| 14550 | { PseudoVLOXSEG8EI32_V_M2_M1, VLOXSEG8EI32_V, 0x0, 0x0 }, // 2558 |
| 14551 | { PseudoVLOXSEG8EI32_V_M4_M1, VLOXSEG8EI32_V, 0x0, 0x0 }, // 2559 |
| 14552 | { PseudoVLOXSEG8EI32_V_MF2_M1, VLOXSEG8EI32_V, 0x0, 0x0 }, // 2560 |
| 14553 | { PseudoVLOXSEG8EI32_V_MF2_MF8, VLOXSEG8EI32_V, 0x5, 0x0 }, // 2561 |
| 14554 | { PseudoVLOXSEG8EI32_V_M1_MF4, VLOXSEG8EI32_V, 0x6, 0x0 }, // 2562 |
| 14555 | { PseudoVLOXSEG8EI32_V_MF2_MF4, VLOXSEG8EI32_V, 0x6, 0x0 }, // 2563 |
| 14556 | { PseudoVLOXSEG8EI32_V_M1_MF2, VLOXSEG8EI32_V, 0x7, 0x0 }, // 2564 |
| 14557 | { PseudoVLOXSEG8EI32_V_M2_MF2, VLOXSEG8EI32_V, 0x7, 0x0 }, // 2565 |
| 14558 | { PseudoVLOXSEG8EI32_V_MF2_MF2, VLOXSEG8EI32_V, 0x7, 0x0 }, // 2566 |
| 14559 | { PseudoVLOXSEG8EI64_V_M1_M1, VLOXSEG8EI64_V, 0x0, 0x0 }, // 2567 |
| 14560 | { PseudoVLOXSEG8EI64_V_M2_M1, VLOXSEG8EI64_V, 0x0, 0x0 }, // 2568 |
| 14561 | { PseudoVLOXSEG8EI64_V_M4_M1, VLOXSEG8EI64_V, 0x0, 0x0 }, // 2569 |
| 14562 | { PseudoVLOXSEG8EI64_V_M8_M1, VLOXSEG8EI64_V, 0x0, 0x0 }, // 2570 |
| 14563 | { PseudoVLOXSEG8EI64_V_M1_MF8, VLOXSEG8EI64_V, 0x5, 0x0 }, // 2571 |
| 14564 | { PseudoVLOXSEG8EI64_V_M1_MF4, VLOXSEG8EI64_V, 0x6, 0x0 }, // 2572 |
| 14565 | { PseudoVLOXSEG8EI64_V_M2_MF4, VLOXSEG8EI64_V, 0x6, 0x0 }, // 2573 |
| 14566 | { PseudoVLOXSEG8EI64_V_M1_MF2, VLOXSEG8EI64_V, 0x7, 0x0 }, // 2574 |
| 14567 | { PseudoVLOXSEG8EI64_V_M2_MF2, VLOXSEG8EI64_V, 0x7, 0x0 }, // 2575 |
| 14568 | { PseudoVLOXSEG8EI64_V_M4_MF2, VLOXSEG8EI64_V, 0x7, 0x0 }, // 2576 |
| 14569 | { PseudoVLOXSEG8EI8_V_M1_M1, VLOXSEG8EI8_V, 0x0, 0x0 }, // 2577 |
| 14570 | { PseudoVLOXSEG8EI8_V_MF2_M1, VLOXSEG8EI8_V, 0x0, 0x0 }, // 2578 |
| 14571 | { PseudoVLOXSEG8EI8_V_MF4_M1, VLOXSEG8EI8_V, 0x0, 0x0 }, // 2579 |
| 14572 | { PseudoVLOXSEG8EI8_V_MF8_M1, VLOXSEG8EI8_V, 0x0, 0x0 }, // 2580 |
| 14573 | { PseudoVLOXSEG8EI8_V_MF8_MF8, VLOXSEG8EI8_V, 0x5, 0x0 }, // 2581 |
| 14574 | { PseudoVLOXSEG8EI8_V_MF4_MF4, VLOXSEG8EI8_V, 0x6, 0x0 }, // 2582 |
| 14575 | { PseudoVLOXSEG8EI8_V_MF8_MF4, VLOXSEG8EI8_V, 0x6, 0x0 }, // 2583 |
| 14576 | { PseudoVLOXSEG8EI8_V_MF2_MF2, VLOXSEG8EI8_V, 0x7, 0x0 }, // 2584 |
| 14577 | { PseudoVLOXSEG8EI8_V_MF4_MF2, VLOXSEG8EI8_V, 0x7, 0x0 }, // 2585 |
| 14578 | { PseudoVLOXSEG8EI8_V_MF8_MF2, VLOXSEG8EI8_V, 0x7, 0x0 }, // 2586 |
| 14579 | { PseudoVLSE16_V_M1, VLSE16_V, 0x0, 0x10 }, // 2587 |
| 14580 | { PseudoVLSE16_V_M2, VLSE16_V, 0x1, 0x10 }, // 2588 |
| 14581 | { PseudoVLSE16_V_M4, VLSE16_V, 0x2, 0x10 }, // 2589 |
| 14582 | { PseudoVLSE16_V_M8, VLSE16_V, 0x3, 0x10 }, // 2590 |
| 14583 | { PseudoVLSE16_V_MF4, VLSE16_V, 0x6, 0x10 }, // 2591 |
| 14584 | { PseudoVLSE16_V_MF2, VLSE16_V, 0x7, 0x10 }, // 2592 |
| 14585 | { PseudoVLSE32_V_M1, VLSE32_V, 0x0, 0x20 }, // 2593 |
| 14586 | { PseudoVLSE32_V_M2, VLSE32_V, 0x1, 0x20 }, // 2594 |
| 14587 | { PseudoVLSE32_V_M4, VLSE32_V, 0x2, 0x20 }, // 2595 |
| 14588 | { PseudoVLSE32_V_M8, VLSE32_V, 0x3, 0x20 }, // 2596 |
| 14589 | { PseudoVLSE32_V_MF2, VLSE32_V, 0x7, 0x20 }, // 2597 |
| 14590 | { PseudoVLSE64_V_M1, VLSE64_V, 0x0, 0x40 }, // 2598 |
| 14591 | { PseudoVLSE64_V_M2, VLSE64_V, 0x1, 0x40 }, // 2599 |
| 14592 | { PseudoVLSE64_V_M4, VLSE64_V, 0x2, 0x40 }, // 2600 |
| 14593 | { PseudoVLSE64_V_M8, VLSE64_V, 0x3, 0x40 }, // 2601 |
| 14594 | { PseudoVLSE8_V_M1, VLSE8_V, 0x0, 0x8 }, // 2602 |
| 14595 | { PseudoVLSE8_V_M2, VLSE8_V, 0x1, 0x8 }, // 2603 |
| 14596 | { PseudoVLSE8_V_M4, VLSE8_V, 0x2, 0x8 }, // 2604 |
| 14597 | { PseudoVLSE8_V_M8, VLSE8_V, 0x3, 0x8 }, // 2605 |
| 14598 | { PseudoVLSE8_V_MF8, VLSE8_V, 0x5, 0x8 }, // 2606 |
| 14599 | { PseudoVLSE8_V_MF4, VLSE8_V, 0x6, 0x8 }, // 2607 |
| 14600 | { PseudoVLSE8_V_MF2, VLSE8_V, 0x7, 0x8 }, // 2608 |
| 14601 | { PseudoVLSEG2E16FF_V_M1, VLSEG2E16FF_V, 0x0, 0x10 }, // 2609 |
| 14602 | { PseudoVLSEG2E16FF_V_M2, VLSEG2E16FF_V, 0x1, 0x10 }, // 2610 |
| 14603 | { PseudoVLSEG2E16FF_V_M4, VLSEG2E16FF_V, 0x2, 0x10 }, // 2611 |
| 14604 | { PseudoVLSEG2E16FF_V_MF4, VLSEG2E16FF_V, 0x6, 0x10 }, // 2612 |
| 14605 | { PseudoVLSEG2E16FF_V_MF2, VLSEG2E16FF_V, 0x7, 0x10 }, // 2613 |
| 14606 | { PseudoVLSEG2E16_V_M1, VLSEG2E16_V, 0x0, 0x10 }, // 2614 |
| 14607 | { PseudoVLSEG2E16_V_M2, VLSEG2E16_V, 0x1, 0x10 }, // 2615 |
| 14608 | { PseudoVLSEG2E16_V_M4, VLSEG2E16_V, 0x2, 0x10 }, // 2616 |
| 14609 | { PseudoVLSEG2E16_V_MF4, VLSEG2E16_V, 0x6, 0x10 }, // 2617 |
| 14610 | { PseudoVLSEG2E16_V_MF2, VLSEG2E16_V, 0x7, 0x10 }, // 2618 |
| 14611 | { PseudoVLSEG2E32FF_V_M1, VLSEG2E32FF_V, 0x0, 0x20 }, // 2619 |
| 14612 | { PseudoVLSEG2E32FF_V_M2, VLSEG2E32FF_V, 0x1, 0x20 }, // 2620 |
| 14613 | { PseudoVLSEG2E32FF_V_M4, VLSEG2E32FF_V, 0x2, 0x20 }, // 2621 |
| 14614 | { PseudoVLSEG2E32FF_V_MF2, VLSEG2E32FF_V, 0x7, 0x20 }, // 2622 |
| 14615 | { PseudoVLSEG2E32_V_M1, VLSEG2E32_V, 0x0, 0x20 }, // 2623 |
| 14616 | { PseudoVLSEG2E32_V_M2, VLSEG2E32_V, 0x1, 0x20 }, // 2624 |
| 14617 | { PseudoVLSEG2E32_V_M4, VLSEG2E32_V, 0x2, 0x20 }, // 2625 |
| 14618 | { PseudoVLSEG2E32_V_MF2, VLSEG2E32_V, 0x7, 0x20 }, // 2626 |
| 14619 | { PseudoVLSEG2E64FF_V_M1, VLSEG2E64FF_V, 0x0, 0x40 }, // 2627 |
| 14620 | { PseudoVLSEG2E64FF_V_M2, VLSEG2E64FF_V, 0x1, 0x40 }, // 2628 |
| 14621 | { PseudoVLSEG2E64FF_V_M4, VLSEG2E64FF_V, 0x2, 0x40 }, // 2629 |
| 14622 | { PseudoVLSEG2E64_V_M1, VLSEG2E64_V, 0x0, 0x40 }, // 2630 |
| 14623 | { PseudoVLSEG2E64_V_M2, VLSEG2E64_V, 0x1, 0x40 }, // 2631 |
| 14624 | { PseudoVLSEG2E64_V_M4, VLSEG2E64_V, 0x2, 0x40 }, // 2632 |
| 14625 | { PseudoVLSEG2E8FF_V_M1, VLSEG2E8FF_V, 0x0, 0x8 }, // 2633 |
| 14626 | { PseudoVLSEG2E8FF_V_M2, VLSEG2E8FF_V, 0x1, 0x8 }, // 2634 |
| 14627 | { PseudoVLSEG2E8FF_V_M4, VLSEG2E8FF_V, 0x2, 0x8 }, // 2635 |
| 14628 | { PseudoVLSEG2E8FF_V_MF8, VLSEG2E8FF_V, 0x5, 0x8 }, // 2636 |
| 14629 | { PseudoVLSEG2E8FF_V_MF4, VLSEG2E8FF_V, 0x6, 0x8 }, // 2637 |
| 14630 | { PseudoVLSEG2E8FF_V_MF2, VLSEG2E8FF_V, 0x7, 0x8 }, // 2638 |
| 14631 | { PseudoVLSEG2E8_V_M1, VLSEG2E8_V, 0x0, 0x8 }, // 2639 |
| 14632 | { PseudoVLSEG2E8_V_M2, VLSEG2E8_V, 0x1, 0x8 }, // 2640 |
| 14633 | { PseudoVLSEG2E8_V_M4, VLSEG2E8_V, 0x2, 0x8 }, // 2641 |
| 14634 | { PseudoVLSEG2E8_V_MF8, VLSEG2E8_V, 0x5, 0x8 }, // 2642 |
| 14635 | { PseudoVLSEG2E8_V_MF4, VLSEG2E8_V, 0x6, 0x8 }, // 2643 |
| 14636 | { PseudoVLSEG2E8_V_MF2, VLSEG2E8_V, 0x7, 0x8 }, // 2644 |
| 14637 | { PseudoVLSEG3E16FF_V_M1, VLSEG3E16FF_V, 0x0, 0x10 }, // 2645 |
| 14638 | { PseudoVLSEG3E16FF_V_M2, VLSEG3E16FF_V, 0x1, 0x10 }, // 2646 |
| 14639 | { PseudoVLSEG3E16FF_V_MF4, VLSEG3E16FF_V, 0x6, 0x10 }, // 2647 |
| 14640 | { PseudoVLSEG3E16FF_V_MF2, VLSEG3E16FF_V, 0x7, 0x10 }, // 2648 |
| 14641 | { PseudoVLSEG3E16_V_M1, VLSEG3E16_V, 0x0, 0x10 }, // 2649 |
| 14642 | { PseudoVLSEG3E16_V_M2, VLSEG3E16_V, 0x1, 0x10 }, // 2650 |
| 14643 | { PseudoVLSEG3E16_V_MF4, VLSEG3E16_V, 0x6, 0x10 }, // 2651 |
| 14644 | { PseudoVLSEG3E16_V_MF2, VLSEG3E16_V, 0x7, 0x10 }, // 2652 |
| 14645 | { PseudoVLSEG3E32FF_V_M1, VLSEG3E32FF_V, 0x0, 0x20 }, // 2653 |
| 14646 | { PseudoVLSEG3E32FF_V_M2, VLSEG3E32FF_V, 0x1, 0x20 }, // 2654 |
| 14647 | { PseudoVLSEG3E32FF_V_MF2, VLSEG3E32FF_V, 0x7, 0x20 }, // 2655 |
| 14648 | { PseudoVLSEG3E32_V_M1, VLSEG3E32_V, 0x0, 0x20 }, // 2656 |
| 14649 | { PseudoVLSEG3E32_V_M2, VLSEG3E32_V, 0x1, 0x20 }, // 2657 |
| 14650 | { PseudoVLSEG3E32_V_MF2, VLSEG3E32_V, 0x7, 0x20 }, // 2658 |
| 14651 | { PseudoVLSEG3E64FF_V_M1, VLSEG3E64FF_V, 0x0, 0x40 }, // 2659 |
| 14652 | { PseudoVLSEG3E64FF_V_M2, VLSEG3E64FF_V, 0x1, 0x40 }, // 2660 |
| 14653 | { PseudoVLSEG3E64_V_M1, VLSEG3E64_V, 0x0, 0x40 }, // 2661 |
| 14654 | { PseudoVLSEG3E64_V_M2, VLSEG3E64_V, 0x1, 0x40 }, // 2662 |
| 14655 | { PseudoVLSEG3E8FF_V_M1, VLSEG3E8FF_V, 0x0, 0x8 }, // 2663 |
| 14656 | { PseudoVLSEG3E8FF_V_M2, VLSEG3E8FF_V, 0x1, 0x8 }, // 2664 |
| 14657 | { PseudoVLSEG3E8FF_V_MF8, VLSEG3E8FF_V, 0x5, 0x8 }, // 2665 |
| 14658 | { PseudoVLSEG3E8FF_V_MF4, VLSEG3E8FF_V, 0x6, 0x8 }, // 2666 |
| 14659 | { PseudoVLSEG3E8FF_V_MF2, VLSEG3E8FF_V, 0x7, 0x8 }, // 2667 |
| 14660 | { PseudoVLSEG3E8_V_M1, VLSEG3E8_V, 0x0, 0x8 }, // 2668 |
| 14661 | { PseudoVLSEG3E8_V_M2, VLSEG3E8_V, 0x1, 0x8 }, // 2669 |
| 14662 | { PseudoVLSEG3E8_V_MF8, VLSEG3E8_V, 0x5, 0x8 }, // 2670 |
| 14663 | { PseudoVLSEG3E8_V_MF4, VLSEG3E8_V, 0x6, 0x8 }, // 2671 |
| 14664 | { PseudoVLSEG3E8_V_MF2, VLSEG3E8_V, 0x7, 0x8 }, // 2672 |
| 14665 | { PseudoVLSEG4E16FF_V_M1, VLSEG4E16FF_V, 0x0, 0x10 }, // 2673 |
| 14666 | { PseudoVLSEG4E16FF_V_M2, VLSEG4E16FF_V, 0x1, 0x10 }, // 2674 |
| 14667 | { PseudoVLSEG4E16FF_V_MF4, VLSEG4E16FF_V, 0x6, 0x10 }, // 2675 |
| 14668 | { PseudoVLSEG4E16FF_V_MF2, VLSEG4E16FF_V, 0x7, 0x10 }, // 2676 |
| 14669 | { PseudoVLSEG4E16_V_M1, VLSEG4E16_V, 0x0, 0x10 }, // 2677 |
| 14670 | { PseudoVLSEG4E16_V_M2, VLSEG4E16_V, 0x1, 0x10 }, // 2678 |
| 14671 | { PseudoVLSEG4E16_V_MF4, VLSEG4E16_V, 0x6, 0x10 }, // 2679 |
| 14672 | { PseudoVLSEG4E16_V_MF2, VLSEG4E16_V, 0x7, 0x10 }, // 2680 |
| 14673 | { PseudoVLSEG4E32FF_V_M1, VLSEG4E32FF_V, 0x0, 0x20 }, // 2681 |
| 14674 | { PseudoVLSEG4E32FF_V_M2, VLSEG4E32FF_V, 0x1, 0x20 }, // 2682 |
| 14675 | { PseudoVLSEG4E32FF_V_MF2, VLSEG4E32FF_V, 0x7, 0x20 }, // 2683 |
| 14676 | { PseudoVLSEG4E32_V_M1, VLSEG4E32_V, 0x0, 0x20 }, // 2684 |
| 14677 | { PseudoVLSEG4E32_V_M2, VLSEG4E32_V, 0x1, 0x20 }, // 2685 |
| 14678 | { PseudoVLSEG4E32_V_MF2, VLSEG4E32_V, 0x7, 0x20 }, // 2686 |
| 14679 | { PseudoVLSEG4E64FF_V_M1, VLSEG4E64FF_V, 0x0, 0x40 }, // 2687 |
| 14680 | { PseudoVLSEG4E64FF_V_M2, VLSEG4E64FF_V, 0x1, 0x40 }, // 2688 |
| 14681 | { PseudoVLSEG4E64_V_M1, VLSEG4E64_V, 0x0, 0x40 }, // 2689 |
| 14682 | { PseudoVLSEG4E64_V_M2, VLSEG4E64_V, 0x1, 0x40 }, // 2690 |
| 14683 | { PseudoVLSEG4E8FF_V_M1, VLSEG4E8FF_V, 0x0, 0x8 }, // 2691 |
| 14684 | { PseudoVLSEG4E8FF_V_M2, VLSEG4E8FF_V, 0x1, 0x8 }, // 2692 |
| 14685 | { PseudoVLSEG4E8FF_V_MF8, VLSEG4E8FF_V, 0x5, 0x8 }, // 2693 |
| 14686 | { PseudoVLSEG4E8FF_V_MF4, VLSEG4E8FF_V, 0x6, 0x8 }, // 2694 |
| 14687 | { PseudoVLSEG4E8FF_V_MF2, VLSEG4E8FF_V, 0x7, 0x8 }, // 2695 |
| 14688 | { PseudoVLSEG4E8_V_M1, VLSEG4E8_V, 0x0, 0x8 }, // 2696 |
| 14689 | { PseudoVLSEG4E8_V_M2, VLSEG4E8_V, 0x1, 0x8 }, // 2697 |
| 14690 | { PseudoVLSEG4E8_V_MF8, VLSEG4E8_V, 0x5, 0x8 }, // 2698 |
| 14691 | { PseudoVLSEG4E8_V_MF4, VLSEG4E8_V, 0x6, 0x8 }, // 2699 |
| 14692 | { PseudoVLSEG4E8_V_MF2, VLSEG4E8_V, 0x7, 0x8 }, // 2700 |
| 14693 | { PseudoVLSEG5E16FF_V_M1, VLSEG5E16FF_V, 0x0, 0x10 }, // 2701 |
| 14694 | { PseudoVLSEG5E16FF_V_MF4, VLSEG5E16FF_V, 0x6, 0x10 }, // 2702 |
| 14695 | { PseudoVLSEG5E16FF_V_MF2, VLSEG5E16FF_V, 0x7, 0x10 }, // 2703 |
| 14696 | { PseudoVLSEG5E16_V_M1, VLSEG5E16_V, 0x0, 0x10 }, // 2704 |
| 14697 | { PseudoVLSEG5E16_V_MF4, VLSEG5E16_V, 0x6, 0x10 }, // 2705 |
| 14698 | { PseudoVLSEG5E16_V_MF2, VLSEG5E16_V, 0x7, 0x10 }, // 2706 |
| 14699 | { PseudoVLSEG5E32FF_V_M1, VLSEG5E32FF_V, 0x0, 0x20 }, // 2707 |
| 14700 | { PseudoVLSEG5E32FF_V_MF2, VLSEG5E32FF_V, 0x7, 0x20 }, // 2708 |
| 14701 | { PseudoVLSEG5E32_V_M1, VLSEG5E32_V, 0x0, 0x20 }, // 2709 |
| 14702 | { PseudoVLSEG5E32_V_MF2, VLSEG5E32_V, 0x7, 0x20 }, // 2710 |
| 14703 | { PseudoVLSEG5E64FF_V_M1, VLSEG5E64FF_V, 0x0, 0x40 }, // 2711 |
| 14704 | { PseudoVLSEG5E64_V_M1, VLSEG5E64_V, 0x0, 0x40 }, // 2712 |
| 14705 | { PseudoVLSEG5E8FF_V_M1, VLSEG5E8FF_V, 0x0, 0x8 }, // 2713 |
| 14706 | { PseudoVLSEG5E8FF_V_MF8, VLSEG5E8FF_V, 0x5, 0x8 }, // 2714 |
| 14707 | { PseudoVLSEG5E8FF_V_MF4, VLSEG5E8FF_V, 0x6, 0x8 }, // 2715 |
| 14708 | { PseudoVLSEG5E8FF_V_MF2, VLSEG5E8FF_V, 0x7, 0x8 }, // 2716 |
| 14709 | { PseudoVLSEG5E8_V_M1, VLSEG5E8_V, 0x0, 0x8 }, // 2717 |
| 14710 | { PseudoVLSEG5E8_V_MF8, VLSEG5E8_V, 0x5, 0x8 }, // 2718 |
| 14711 | { PseudoVLSEG5E8_V_MF4, VLSEG5E8_V, 0x6, 0x8 }, // 2719 |
| 14712 | { PseudoVLSEG5E8_V_MF2, VLSEG5E8_V, 0x7, 0x8 }, // 2720 |
| 14713 | { PseudoVLSEG6E16FF_V_M1, VLSEG6E16FF_V, 0x0, 0x10 }, // 2721 |
| 14714 | { PseudoVLSEG6E16FF_V_MF4, VLSEG6E16FF_V, 0x6, 0x10 }, // 2722 |
| 14715 | { PseudoVLSEG6E16FF_V_MF2, VLSEG6E16FF_V, 0x7, 0x10 }, // 2723 |
| 14716 | { PseudoVLSEG6E16_V_M1, VLSEG6E16_V, 0x0, 0x10 }, // 2724 |
| 14717 | { PseudoVLSEG6E16_V_MF4, VLSEG6E16_V, 0x6, 0x10 }, // 2725 |
| 14718 | { PseudoVLSEG6E16_V_MF2, VLSEG6E16_V, 0x7, 0x10 }, // 2726 |
| 14719 | { PseudoVLSEG6E32FF_V_M1, VLSEG6E32FF_V, 0x0, 0x20 }, // 2727 |
| 14720 | { PseudoVLSEG6E32FF_V_MF2, VLSEG6E32FF_V, 0x7, 0x20 }, // 2728 |
| 14721 | { PseudoVLSEG6E32_V_M1, VLSEG6E32_V, 0x0, 0x20 }, // 2729 |
| 14722 | { PseudoVLSEG6E32_V_MF2, VLSEG6E32_V, 0x7, 0x20 }, // 2730 |
| 14723 | { PseudoVLSEG6E64FF_V_M1, VLSEG6E64FF_V, 0x0, 0x40 }, // 2731 |
| 14724 | { PseudoVLSEG6E64_V_M1, VLSEG6E64_V, 0x0, 0x40 }, // 2732 |
| 14725 | { PseudoVLSEG6E8FF_V_M1, VLSEG6E8FF_V, 0x0, 0x8 }, // 2733 |
| 14726 | { PseudoVLSEG6E8FF_V_MF8, VLSEG6E8FF_V, 0x5, 0x8 }, // 2734 |
| 14727 | { PseudoVLSEG6E8FF_V_MF4, VLSEG6E8FF_V, 0x6, 0x8 }, // 2735 |
| 14728 | { PseudoVLSEG6E8FF_V_MF2, VLSEG6E8FF_V, 0x7, 0x8 }, // 2736 |
| 14729 | { PseudoVLSEG6E8_V_M1, VLSEG6E8_V, 0x0, 0x8 }, // 2737 |
| 14730 | { PseudoVLSEG6E8_V_MF8, VLSEG6E8_V, 0x5, 0x8 }, // 2738 |
| 14731 | { PseudoVLSEG6E8_V_MF4, VLSEG6E8_V, 0x6, 0x8 }, // 2739 |
| 14732 | { PseudoVLSEG6E8_V_MF2, VLSEG6E8_V, 0x7, 0x8 }, // 2740 |
| 14733 | { PseudoVLSEG7E16FF_V_M1, VLSEG7E16FF_V, 0x0, 0x10 }, // 2741 |
| 14734 | { PseudoVLSEG7E16FF_V_MF4, VLSEG7E16FF_V, 0x6, 0x10 }, // 2742 |
| 14735 | { PseudoVLSEG7E16FF_V_MF2, VLSEG7E16FF_V, 0x7, 0x10 }, // 2743 |
| 14736 | { PseudoVLSEG7E16_V_M1, VLSEG7E16_V, 0x0, 0x10 }, // 2744 |
| 14737 | { PseudoVLSEG7E16_V_MF4, VLSEG7E16_V, 0x6, 0x10 }, // 2745 |
| 14738 | { PseudoVLSEG7E16_V_MF2, VLSEG7E16_V, 0x7, 0x10 }, // 2746 |
| 14739 | { PseudoVLSEG7E32FF_V_M1, VLSEG7E32FF_V, 0x0, 0x20 }, // 2747 |
| 14740 | { PseudoVLSEG7E32FF_V_MF2, VLSEG7E32FF_V, 0x7, 0x20 }, // 2748 |
| 14741 | { PseudoVLSEG7E32_V_M1, VLSEG7E32_V, 0x0, 0x20 }, // 2749 |
| 14742 | { PseudoVLSEG7E32_V_MF2, VLSEG7E32_V, 0x7, 0x20 }, // 2750 |
| 14743 | { PseudoVLSEG7E64FF_V_M1, VLSEG7E64FF_V, 0x0, 0x40 }, // 2751 |
| 14744 | { PseudoVLSEG7E64_V_M1, VLSEG7E64_V, 0x0, 0x40 }, // 2752 |
| 14745 | { PseudoVLSEG7E8FF_V_M1, VLSEG7E8FF_V, 0x0, 0x8 }, // 2753 |
| 14746 | { PseudoVLSEG7E8FF_V_MF8, VLSEG7E8FF_V, 0x5, 0x8 }, // 2754 |
| 14747 | { PseudoVLSEG7E8FF_V_MF4, VLSEG7E8FF_V, 0x6, 0x8 }, // 2755 |
| 14748 | { PseudoVLSEG7E8FF_V_MF2, VLSEG7E8FF_V, 0x7, 0x8 }, // 2756 |
| 14749 | { PseudoVLSEG7E8_V_M1, VLSEG7E8_V, 0x0, 0x8 }, // 2757 |
| 14750 | { PseudoVLSEG7E8_V_MF8, VLSEG7E8_V, 0x5, 0x8 }, // 2758 |
| 14751 | { PseudoVLSEG7E8_V_MF4, VLSEG7E8_V, 0x6, 0x8 }, // 2759 |
| 14752 | { PseudoVLSEG7E8_V_MF2, VLSEG7E8_V, 0x7, 0x8 }, // 2760 |
| 14753 | { PseudoVLSEG8E16FF_V_M1, VLSEG8E16FF_V, 0x0, 0x10 }, // 2761 |
| 14754 | { PseudoVLSEG8E16FF_V_MF4, VLSEG8E16FF_V, 0x6, 0x10 }, // 2762 |
| 14755 | { PseudoVLSEG8E16FF_V_MF2, VLSEG8E16FF_V, 0x7, 0x10 }, // 2763 |
| 14756 | { PseudoVLSEG8E16_V_M1, VLSEG8E16_V, 0x0, 0x10 }, // 2764 |
| 14757 | { PseudoVLSEG8E16_V_MF4, VLSEG8E16_V, 0x6, 0x10 }, // 2765 |
| 14758 | { PseudoVLSEG8E16_V_MF2, VLSEG8E16_V, 0x7, 0x10 }, // 2766 |
| 14759 | { PseudoVLSEG8E32FF_V_M1, VLSEG8E32FF_V, 0x0, 0x20 }, // 2767 |
| 14760 | { PseudoVLSEG8E32FF_V_MF2, VLSEG8E32FF_V, 0x7, 0x20 }, // 2768 |
| 14761 | { PseudoVLSEG8E32_V_M1, VLSEG8E32_V, 0x0, 0x20 }, // 2769 |
| 14762 | { PseudoVLSEG8E32_V_MF2, VLSEG8E32_V, 0x7, 0x20 }, // 2770 |
| 14763 | { PseudoVLSEG8E64FF_V_M1, VLSEG8E64FF_V, 0x0, 0x40 }, // 2771 |
| 14764 | { PseudoVLSEG8E64_V_M1, VLSEG8E64_V, 0x0, 0x40 }, // 2772 |
| 14765 | { PseudoVLSEG8E8FF_V_M1, VLSEG8E8FF_V, 0x0, 0x8 }, // 2773 |
| 14766 | { PseudoVLSEG8E8FF_V_MF8, VLSEG8E8FF_V, 0x5, 0x8 }, // 2774 |
| 14767 | { PseudoVLSEG8E8FF_V_MF4, VLSEG8E8FF_V, 0x6, 0x8 }, // 2775 |
| 14768 | { PseudoVLSEG8E8FF_V_MF2, VLSEG8E8FF_V, 0x7, 0x8 }, // 2776 |
| 14769 | { PseudoVLSEG8E8_V_M1, VLSEG8E8_V, 0x0, 0x8 }, // 2777 |
| 14770 | { PseudoVLSEG8E8_V_MF8, VLSEG8E8_V, 0x5, 0x8 }, // 2778 |
| 14771 | { PseudoVLSEG8E8_V_MF4, VLSEG8E8_V, 0x6, 0x8 }, // 2779 |
| 14772 | { PseudoVLSEG8E8_V_MF2, VLSEG8E8_V, 0x7, 0x8 }, // 2780 |
| 14773 | { PseudoVLSSEG2E16_V_M1, VLSSEG2E16_V, 0x0, 0x10 }, // 2781 |
| 14774 | { PseudoVLSSEG2E16_V_M2, VLSSEG2E16_V, 0x1, 0x10 }, // 2782 |
| 14775 | { PseudoVLSSEG2E16_V_M4, VLSSEG2E16_V, 0x2, 0x10 }, // 2783 |
| 14776 | { PseudoVLSSEG2E16_V_MF4, VLSSEG2E16_V, 0x6, 0x10 }, // 2784 |
| 14777 | { PseudoVLSSEG2E16_V_MF2, VLSSEG2E16_V, 0x7, 0x10 }, // 2785 |
| 14778 | { PseudoVLSSEG2E32_V_M1, VLSSEG2E32_V, 0x0, 0x20 }, // 2786 |
| 14779 | { PseudoVLSSEG2E32_V_M2, VLSSEG2E32_V, 0x1, 0x20 }, // 2787 |
| 14780 | { PseudoVLSSEG2E32_V_M4, VLSSEG2E32_V, 0x2, 0x20 }, // 2788 |
| 14781 | { PseudoVLSSEG2E32_V_MF2, VLSSEG2E32_V, 0x7, 0x20 }, // 2789 |
| 14782 | { PseudoVLSSEG2E64_V_M1, VLSSEG2E64_V, 0x0, 0x40 }, // 2790 |
| 14783 | { PseudoVLSSEG2E64_V_M2, VLSSEG2E64_V, 0x1, 0x40 }, // 2791 |
| 14784 | { PseudoVLSSEG2E64_V_M4, VLSSEG2E64_V, 0x2, 0x40 }, // 2792 |
| 14785 | { PseudoVLSSEG2E8_V_M1, VLSSEG2E8_V, 0x0, 0x8 }, // 2793 |
| 14786 | { PseudoVLSSEG2E8_V_M2, VLSSEG2E8_V, 0x1, 0x8 }, // 2794 |
| 14787 | { PseudoVLSSEG2E8_V_M4, VLSSEG2E8_V, 0x2, 0x8 }, // 2795 |
| 14788 | { PseudoVLSSEG2E8_V_MF8, VLSSEG2E8_V, 0x5, 0x8 }, // 2796 |
| 14789 | { PseudoVLSSEG2E8_V_MF4, VLSSEG2E8_V, 0x6, 0x8 }, // 2797 |
| 14790 | { PseudoVLSSEG2E8_V_MF2, VLSSEG2E8_V, 0x7, 0x8 }, // 2798 |
| 14791 | { PseudoVLSSEG3E16_V_M1, VLSSEG3E16_V, 0x0, 0x10 }, // 2799 |
| 14792 | { PseudoVLSSEG3E16_V_M2, VLSSEG3E16_V, 0x1, 0x10 }, // 2800 |
| 14793 | { PseudoVLSSEG3E16_V_MF4, VLSSEG3E16_V, 0x6, 0x10 }, // 2801 |
| 14794 | { PseudoVLSSEG3E16_V_MF2, VLSSEG3E16_V, 0x7, 0x10 }, // 2802 |
| 14795 | { PseudoVLSSEG3E32_V_M1, VLSSEG3E32_V, 0x0, 0x20 }, // 2803 |
| 14796 | { PseudoVLSSEG3E32_V_M2, VLSSEG3E32_V, 0x1, 0x20 }, // 2804 |
| 14797 | { PseudoVLSSEG3E32_V_MF2, VLSSEG3E32_V, 0x7, 0x20 }, // 2805 |
| 14798 | { PseudoVLSSEG3E64_V_M1, VLSSEG3E64_V, 0x0, 0x40 }, // 2806 |
| 14799 | { PseudoVLSSEG3E64_V_M2, VLSSEG3E64_V, 0x1, 0x40 }, // 2807 |
| 14800 | { PseudoVLSSEG3E8_V_M1, VLSSEG3E8_V, 0x0, 0x8 }, // 2808 |
| 14801 | { PseudoVLSSEG3E8_V_M2, VLSSEG3E8_V, 0x1, 0x8 }, // 2809 |
| 14802 | { PseudoVLSSEG3E8_V_MF8, VLSSEG3E8_V, 0x5, 0x8 }, // 2810 |
| 14803 | { PseudoVLSSEG3E8_V_MF4, VLSSEG3E8_V, 0x6, 0x8 }, // 2811 |
| 14804 | { PseudoVLSSEG3E8_V_MF2, VLSSEG3E8_V, 0x7, 0x8 }, // 2812 |
| 14805 | { PseudoVLSSEG4E16_V_M1, VLSSEG4E16_V, 0x0, 0x10 }, // 2813 |
| 14806 | { PseudoVLSSEG4E16_V_M2, VLSSEG4E16_V, 0x1, 0x10 }, // 2814 |
| 14807 | { PseudoVLSSEG4E16_V_MF4, VLSSEG4E16_V, 0x6, 0x10 }, // 2815 |
| 14808 | { PseudoVLSSEG4E16_V_MF2, VLSSEG4E16_V, 0x7, 0x10 }, // 2816 |
| 14809 | { PseudoVLSSEG4E32_V_M1, VLSSEG4E32_V, 0x0, 0x20 }, // 2817 |
| 14810 | { PseudoVLSSEG4E32_V_M2, VLSSEG4E32_V, 0x1, 0x20 }, // 2818 |
| 14811 | { PseudoVLSSEG4E32_V_MF2, VLSSEG4E32_V, 0x7, 0x20 }, // 2819 |
| 14812 | { PseudoVLSSEG4E64_V_M1, VLSSEG4E64_V, 0x0, 0x40 }, // 2820 |
| 14813 | { PseudoVLSSEG4E64_V_M2, VLSSEG4E64_V, 0x1, 0x40 }, // 2821 |
| 14814 | { PseudoVLSSEG4E8_V_M1, VLSSEG4E8_V, 0x0, 0x8 }, // 2822 |
| 14815 | { PseudoVLSSEG4E8_V_M2, VLSSEG4E8_V, 0x1, 0x8 }, // 2823 |
| 14816 | { PseudoVLSSEG4E8_V_MF8, VLSSEG4E8_V, 0x5, 0x8 }, // 2824 |
| 14817 | { PseudoVLSSEG4E8_V_MF4, VLSSEG4E8_V, 0x6, 0x8 }, // 2825 |
| 14818 | { PseudoVLSSEG4E8_V_MF2, VLSSEG4E8_V, 0x7, 0x8 }, // 2826 |
| 14819 | { PseudoVLSSEG5E16_V_M1, VLSSEG5E16_V, 0x0, 0x10 }, // 2827 |
| 14820 | { PseudoVLSSEG5E16_V_MF4, VLSSEG5E16_V, 0x6, 0x10 }, // 2828 |
| 14821 | { PseudoVLSSEG5E16_V_MF2, VLSSEG5E16_V, 0x7, 0x10 }, // 2829 |
| 14822 | { PseudoVLSSEG5E32_V_M1, VLSSEG5E32_V, 0x0, 0x20 }, // 2830 |
| 14823 | { PseudoVLSSEG5E32_V_MF2, VLSSEG5E32_V, 0x7, 0x20 }, // 2831 |
| 14824 | { PseudoVLSSEG5E64_V_M1, VLSSEG5E64_V, 0x0, 0x40 }, // 2832 |
| 14825 | { PseudoVLSSEG5E8_V_M1, VLSSEG5E8_V, 0x0, 0x8 }, // 2833 |
| 14826 | { PseudoVLSSEG5E8_V_MF8, VLSSEG5E8_V, 0x5, 0x8 }, // 2834 |
| 14827 | { PseudoVLSSEG5E8_V_MF4, VLSSEG5E8_V, 0x6, 0x8 }, // 2835 |
| 14828 | { PseudoVLSSEG5E8_V_MF2, VLSSEG5E8_V, 0x7, 0x8 }, // 2836 |
| 14829 | { PseudoVLSSEG6E16_V_M1, VLSSEG6E16_V, 0x0, 0x10 }, // 2837 |
| 14830 | { PseudoVLSSEG6E16_V_MF4, VLSSEG6E16_V, 0x6, 0x10 }, // 2838 |
| 14831 | { PseudoVLSSEG6E16_V_MF2, VLSSEG6E16_V, 0x7, 0x10 }, // 2839 |
| 14832 | { PseudoVLSSEG6E32_V_M1, VLSSEG6E32_V, 0x0, 0x20 }, // 2840 |
| 14833 | { PseudoVLSSEG6E32_V_MF2, VLSSEG6E32_V, 0x7, 0x20 }, // 2841 |
| 14834 | { PseudoVLSSEG6E64_V_M1, VLSSEG6E64_V, 0x0, 0x40 }, // 2842 |
| 14835 | { PseudoVLSSEG6E8_V_M1, VLSSEG6E8_V, 0x0, 0x8 }, // 2843 |
| 14836 | { PseudoVLSSEG6E8_V_MF8, VLSSEG6E8_V, 0x5, 0x8 }, // 2844 |
| 14837 | { PseudoVLSSEG6E8_V_MF4, VLSSEG6E8_V, 0x6, 0x8 }, // 2845 |
| 14838 | { PseudoVLSSEG6E8_V_MF2, VLSSEG6E8_V, 0x7, 0x8 }, // 2846 |
| 14839 | { PseudoVLSSEG7E16_V_M1, VLSSEG7E16_V, 0x0, 0x10 }, // 2847 |
| 14840 | { PseudoVLSSEG7E16_V_MF4, VLSSEG7E16_V, 0x6, 0x10 }, // 2848 |
| 14841 | { PseudoVLSSEG7E16_V_MF2, VLSSEG7E16_V, 0x7, 0x10 }, // 2849 |
| 14842 | { PseudoVLSSEG7E32_V_M1, VLSSEG7E32_V, 0x0, 0x20 }, // 2850 |
| 14843 | { PseudoVLSSEG7E32_V_MF2, VLSSEG7E32_V, 0x7, 0x20 }, // 2851 |
| 14844 | { PseudoVLSSEG7E64_V_M1, VLSSEG7E64_V, 0x0, 0x40 }, // 2852 |
| 14845 | { PseudoVLSSEG7E8_V_M1, VLSSEG7E8_V, 0x0, 0x8 }, // 2853 |
| 14846 | { PseudoVLSSEG7E8_V_MF8, VLSSEG7E8_V, 0x5, 0x8 }, // 2854 |
| 14847 | { PseudoVLSSEG7E8_V_MF4, VLSSEG7E8_V, 0x6, 0x8 }, // 2855 |
| 14848 | { PseudoVLSSEG7E8_V_MF2, VLSSEG7E8_V, 0x7, 0x8 }, // 2856 |
| 14849 | { PseudoVLSSEG8E16_V_M1, VLSSEG8E16_V, 0x0, 0x10 }, // 2857 |
| 14850 | { PseudoVLSSEG8E16_V_MF4, VLSSEG8E16_V, 0x6, 0x10 }, // 2858 |
| 14851 | { PseudoVLSSEG8E16_V_MF2, VLSSEG8E16_V, 0x7, 0x10 }, // 2859 |
| 14852 | { PseudoVLSSEG8E32_V_M1, VLSSEG8E32_V, 0x0, 0x20 }, // 2860 |
| 14853 | { PseudoVLSSEG8E32_V_MF2, VLSSEG8E32_V, 0x7, 0x20 }, // 2861 |
| 14854 | { PseudoVLSSEG8E64_V_M1, VLSSEG8E64_V, 0x0, 0x40 }, // 2862 |
| 14855 | { PseudoVLSSEG8E8_V_M1, VLSSEG8E8_V, 0x0, 0x8 }, // 2863 |
| 14856 | { PseudoVLSSEG8E8_V_MF8, VLSSEG8E8_V, 0x5, 0x8 }, // 2864 |
| 14857 | { PseudoVLSSEG8E8_V_MF4, VLSSEG8E8_V, 0x6, 0x8 }, // 2865 |
| 14858 | { PseudoVLSSEG8E8_V_MF2, VLSSEG8E8_V, 0x7, 0x8 }, // 2866 |
| 14859 | { PseudoVLUXEI16_V_M1_M1, VLUXEI16_V, 0x0, 0x0 }, // 2867 |
| 14860 | { PseudoVLUXEI16_V_M2_M1, VLUXEI16_V, 0x0, 0x0 }, // 2868 |
| 14861 | { PseudoVLUXEI16_V_MF2_M1, VLUXEI16_V, 0x0, 0x0 }, // 2869 |
| 14862 | { PseudoVLUXEI16_V_MF4_M1, VLUXEI16_V, 0x0, 0x0 }, // 2870 |
| 14863 | { PseudoVLUXEI16_V_M1_M2, VLUXEI16_V, 0x1, 0x0 }, // 2871 |
| 14864 | { PseudoVLUXEI16_V_M2_M2, VLUXEI16_V, 0x1, 0x0 }, // 2872 |
| 14865 | { PseudoVLUXEI16_V_M4_M2, VLUXEI16_V, 0x1, 0x0 }, // 2873 |
| 14866 | { PseudoVLUXEI16_V_MF2_M2, VLUXEI16_V, 0x1, 0x0 }, // 2874 |
| 14867 | { PseudoVLUXEI16_V_M1_M4, VLUXEI16_V, 0x2, 0x0 }, // 2875 |
| 14868 | { PseudoVLUXEI16_V_M2_M4, VLUXEI16_V, 0x2, 0x0 }, // 2876 |
| 14869 | { PseudoVLUXEI16_V_M4_M4, VLUXEI16_V, 0x2, 0x0 }, // 2877 |
| 14870 | { PseudoVLUXEI16_V_M8_M4, VLUXEI16_V, 0x2, 0x0 }, // 2878 |
| 14871 | { PseudoVLUXEI16_V_M2_M8, VLUXEI16_V, 0x3, 0x0 }, // 2879 |
| 14872 | { PseudoVLUXEI16_V_M4_M8, VLUXEI16_V, 0x3, 0x0 }, // 2880 |
| 14873 | { PseudoVLUXEI16_V_M8_M8, VLUXEI16_V, 0x3, 0x0 }, // 2881 |
| 14874 | { PseudoVLUXEI16_V_MF4_MF8, VLUXEI16_V, 0x5, 0x0 }, // 2882 |
| 14875 | { PseudoVLUXEI16_V_MF2_MF4, VLUXEI16_V, 0x6, 0x0 }, // 2883 |
| 14876 | { PseudoVLUXEI16_V_MF4_MF4, VLUXEI16_V, 0x6, 0x0 }, // 2884 |
| 14877 | { PseudoVLUXEI16_V_M1_MF2, VLUXEI16_V, 0x7, 0x0 }, // 2885 |
| 14878 | { PseudoVLUXEI16_V_MF2_MF2, VLUXEI16_V, 0x7, 0x0 }, // 2886 |
| 14879 | { PseudoVLUXEI16_V_MF4_MF2, VLUXEI16_V, 0x7, 0x0 }, // 2887 |
| 14880 | { PseudoVLUXEI32_V_M1_M1, VLUXEI32_V, 0x0, 0x0 }, // 2888 |
| 14881 | { PseudoVLUXEI32_V_M2_M1, VLUXEI32_V, 0x0, 0x0 }, // 2889 |
| 14882 | { PseudoVLUXEI32_V_M4_M1, VLUXEI32_V, 0x0, 0x0 }, // 2890 |
| 14883 | { PseudoVLUXEI32_V_MF2_M1, VLUXEI32_V, 0x0, 0x0 }, // 2891 |
| 14884 | { PseudoVLUXEI32_V_M1_M2, VLUXEI32_V, 0x1, 0x0 }, // 2892 |
| 14885 | { PseudoVLUXEI32_V_M2_M2, VLUXEI32_V, 0x1, 0x0 }, // 2893 |
| 14886 | { PseudoVLUXEI32_V_M4_M2, VLUXEI32_V, 0x1, 0x0 }, // 2894 |
| 14887 | { PseudoVLUXEI32_V_M8_M2, VLUXEI32_V, 0x1, 0x0 }, // 2895 |
| 14888 | { PseudoVLUXEI32_V_M2_M4, VLUXEI32_V, 0x2, 0x0 }, // 2896 |
| 14889 | { PseudoVLUXEI32_V_M4_M4, VLUXEI32_V, 0x2, 0x0 }, // 2897 |
| 14890 | { PseudoVLUXEI32_V_M8_M4, VLUXEI32_V, 0x2, 0x0 }, // 2898 |
| 14891 | { PseudoVLUXEI32_V_M4_M8, VLUXEI32_V, 0x3, 0x0 }, // 2899 |
| 14892 | { PseudoVLUXEI32_V_M8_M8, VLUXEI32_V, 0x3, 0x0 }, // 2900 |
| 14893 | { PseudoVLUXEI32_V_MF2_MF8, VLUXEI32_V, 0x5, 0x0 }, // 2901 |
| 14894 | { PseudoVLUXEI32_V_M1_MF4, VLUXEI32_V, 0x6, 0x0 }, // 2902 |
| 14895 | { PseudoVLUXEI32_V_MF2_MF4, VLUXEI32_V, 0x6, 0x0 }, // 2903 |
| 14896 | { PseudoVLUXEI32_V_M1_MF2, VLUXEI32_V, 0x7, 0x0 }, // 2904 |
| 14897 | { PseudoVLUXEI32_V_M2_MF2, VLUXEI32_V, 0x7, 0x0 }, // 2905 |
| 14898 | { PseudoVLUXEI32_V_MF2_MF2, VLUXEI32_V, 0x7, 0x0 }, // 2906 |
| 14899 | { PseudoVLUXEI64_V_M1_M1, VLUXEI64_V, 0x0, 0x0 }, // 2907 |
| 14900 | { PseudoVLUXEI64_V_M2_M1, VLUXEI64_V, 0x0, 0x0 }, // 2908 |
| 14901 | { PseudoVLUXEI64_V_M4_M1, VLUXEI64_V, 0x0, 0x0 }, // 2909 |
| 14902 | { PseudoVLUXEI64_V_M8_M1, VLUXEI64_V, 0x0, 0x0 }, // 2910 |
| 14903 | { PseudoVLUXEI64_V_M2_M2, VLUXEI64_V, 0x1, 0x0 }, // 2911 |
| 14904 | { PseudoVLUXEI64_V_M4_M2, VLUXEI64_V, 0x1, 0x0 }, // 2912 |
| 14905 | { PseudoVLUXEI64_V_M8_M2, VLUXEI64_V, 0x1, 0x0 }, // 2913 |
| 14906 | { PseudoVLUXEI64_V_M4_M4, VLUXEI64_V, 0x2, 0x0 }, // 2914 |
| 14907 | { PseudoVLUXEI64_V_M8_M4, VLUXEI64_V, 0x2, 0x0 }, // 2915 |
| 14908 | { PseudoVLUXEI64_V_M8_M8, VLUXEI64_V, 0x3, 0x0 }, // 2916 |
| 14909 | { PseudoVLUXEI64_V_M1_MF8, VLUXEI64_V, 0x5, 0x0 }, // 2917 |
| 14910 | { PseudoVLUXEI64_V_M1_MF4, VLUXEI64_V, 0x6, 0x0 }, // 2918 |
| 14911 | { PseudoVLUXEI64_V_M2_MF4, VLUXEI64_V, 0x6, 0x0 }, // 2919 |
| 14912 | { PseudoVLUXEI64_V_M1_MF2, VLUXEI64_V, 0x7, 0x0 }, // 2920 |
| 14913 | { PseudoVLUXEI64_V_M2_MF2, VLUXEI64_V, 0x7, 0x0 }, // 2921 |
| 14914 | { PseudoVLUXEI64_V_M4_MF2, VLUXEI64_V, 0x7, 0x0 }, // 2922 |
| 14915 | { PseudoVLUXEI8_V_M1_M1, VLUXEI8_V, 0x0, 0x0 }, // 2923 |
| 14916 | { PseudoVLUXEI8_V_MF2_M1, VLUXEI8_V, 0x0, 0x0 }, // 2924 |
| 14917 | { PseudoVLUXEI8_V_MF4_M1, VLUXEI8_V, 0x0, 0x0 }, // 2925 |
| 14918 | { PseudoVLUXEI8_V_MF8_M1, VLUXEI8_V, 0x0, 0x0 }, // 2926 |
| 14919 | { PseudoVLUXEI8_V_M1_M2, VLUXEI8_V, 0x1, 0x0 }, // 2927 |
| 14920 | { PseudoVLUXEI8_V_M2_M2, VLUXEI8_V, 0x1, 0x0 }, // 2928 |
| 14921 | { PseudoVLUXEI8_V_MF2_M2, VLUXEI8_V, 0x1, 0x0 }, // 2929 |
| 14922 | { PseudoVLUXEI8_V_MF4_M2, VLUXEI8_V, 0x1, 0x0 }, // 2930 |
| 14923 | { PseudoVLUXEI8_V_M1_M4, VLUXEI8_V, 0x2, 0x0 }, // 2931 |
| 14924 | { PseudoVLUXEI8_V_M2_M4, VLUXEI8_V, 0x2, 0x0 }, // 2932 |
| 14925 | { PseudoVLUXEI8_V_M4_M4, VLUXEI8_V, 0x2, 0x0 }, // 2933 |
| 14926 | { PseudoVLUXEI8_V_MF2_M4, VLUXEI8_V, 0x2, 0x0 }, // 2934 |
| 14927 | { PseudoVLUXEI8_V_M1_M8, VLUXEI8_V, 0x3, 0x0 }, // 2935 |
| 14928 | { PseudoVLUXEI8_V_M2_M8, VLUXEI8_V, 0x3, 0x0 }, // 2936 |
| 14929 | { PseudoVLUXEI8_V_M4_M8, VLUXEI8_V, 0x3, 0x0 }, // 2937 |
| 14930 | { PseudoVLUXEI8_V_M8_M8, VLUXEI8_V, 0x3, 0x0 }, // 2938 |
| 14931 | { PseudoVLUXEI8_V_MF8_MF8, VLUXEI8_V, 0x5, 0x0 }, // 2939 |
| 14932 | { PseudoVLUXEI8_V_MF4_MF4, VLUXEI8_V, 0x6, 0x0 }, // 2940 |
| 14933 | { PseudoVLUXEI8_V_MF8_MF4, VLUXEI8_V, 0x6, 0x0 }, // 2941 |
| 14934 | { PseudoVLUXEI8_V_MF2_MF2, VLUXEI8_V, 0x7, 0x0 }, // 2942 |
| 14935 | { PseudoVLUXEI8_V_MF4_MF2, VLUXEI8_V, 0x7, 0x0 }, // 2943 |
| 14936 | { PseudoVLUXEI8_V_MF8_MF2, VLUXEI8_V, 0x7, 0x0 }, // 2944 |
| 14937 | { PseudoVLUXSEG2EI16_V_M1_M1, VLUXSEG2EI16_V, 0x0, 0x0 }, // 2945 |
| 14938 | { PseudoVLUXSEG2EI16_V_M2_M1, VLUXSEG2EI16_V, 0x0, 0x0 }, // 2946 |
| 14939 | { PseudoVLUXSEG2EI16_V_MF2_M1, VLUXSEG2EI16_V, 0x0, 0x0 }, // 2947 |
| 14940 | { PseudoVLUXSEG2EI16_V_MF4_M1, VLUXSEG2EI16_V, 0x0, 0x0 }, // 2948 |
| 14941 | { PseudoVLUXSEG2EI16_V_M1_M2, VLUXSEG2EI16_V, 0x1, 0x0 }, // 2949 |
| 14942 | { PseudoVLUXSEG2EI16_V_M2_M2, VLUXSEG2EI16_V, 0x1, 0x0 }, // 2950 |
| 14943 | { PseudoVLUXSEG2EI16_V_M4_M2, VLUXSEG2EI16_V, 0x1, 0x0 }, // 2951 |
| 14944 | { PseudoVLUXSEG2EI16_V_MF2_M2, VLUXSEG2EI16_V, 0x1, 0x0 }, // 2952 |
| 14945 | { PseudoVLUXSEG2EI16_V_M1_M4, VLUXSEG2EI16_V, 0x2, 0x0 }, // 2953 |
| 14946 | { PseudoVLUXSEG2EI16_V_M2_M4, VLUXSEG2EI16_V, 0x2, 0x0 }, // 2954 |
| 14947 | { PseudoVLUXSEG2EI16_V_M4_M4, VLUXSEG2EI16_V, 0x2, 0x0 }, // 2955 |
| 14948 | { PseudoVLUXSEG2EI16_V_M8_M4, VLUXSEG2EI16_V, 0x2, 0x0 }, // 2956 |
| 14949 | { PseudoVLUXSEG2EI16_V_MF4_MF8, VLUXSEG2EI16_V, 0x5, 0x0 }, // 2957 |
| 14950 | { PseudoVLUXSEG2EI16_V_MF2_MF4, VLUXSEG2EI16_V, 0x6, 0x0 }, // 2958 |
| 14951 | { PseudoVLUXSEG2EI16_V_MF4_MF4, VLUXSEG2EI16_V, 0x6, 0x0 }, // 2959 |
| 14952 | { PseudoVLUXSEG2EI16_V_M1_MF2, VLUXSEG2EI16_V, 0x7, 0x0 }, // 2960 |
| 14953 | { PseudoVLUXSEG2EI16_V_MF2_MF2, VLUXSEG2EI16_V, 0x7, 0x0 }, // 2961 |
| 14954 | { PseudoVLUXSEG2EI16_V_MF4_MF2, VLUXSEG2EI16_V, 0x7, 0x0 }, // 2962 |
| 14955 | { PseudoVLUXSEG2EI32_V_M1_M1, VLUXSEG2EI32_V, 0x0, 0x0 }, // 2963 |
| 14956 | { PseudoVLUXSEG2EI32_V_M2_M1, VLUXSEG2EI32_V, 0x0, 0x0 }, // 2964 |
| 14957 | { PseudoVLUXSEG2EI32_V_M4_M1, VLUXSEG2EI32_V, 0x0, 0x0 }, // 2965 |
| 14958 | { PseudoVLUXSEG2EI32_V_MF2_M1, VLUXSEG2EI32_V, 0x0, 0x0 }, // 2966 |
| 14959 | { PseudoVLUXSEG2EI32_V_M1_M2, VLUXSEG2EI32_V, 0x1, 0x0 }, // 2967 |
| 14960 | { PseudoVLUXSEG2EI32_V_M2_M2, VLUXSEG2EI32_V, 0x1, 0x0 }, // 2968 |
| 14961 | { PseudoVLUXSEG2EI32_V_M4_M2, VLUXSEG2EI32_V, 0x1, 0x0 }, // 2969 |
| 14962 | { PseudoVLUXSEG2EI32_V_M8_M2, VLUXSEG2EI32_V, 0x1, 0x0 }, // 2970 |
| 14963 | { PseudoVLUXSEG2EI32_V_M2_M4, VLUXSEG2EI32_V, 0x2, 0x0 }, // 2971 |
| 14964 | { PseudoVLUXSEG2EI32_V_M4_M4, VLUXSEG2EI32_V, 0x2, 0x0 }, // 2972 |
| 14965 | { PseudoVLUXSEG2EI32_V_M8_M4, VLUXSEG2EI32_V, 0x2, 0x0 }, // 2973 |
| 14966 | { PseudoVLUXSEG2EI32_V_MF2_MF8, VLUXSEG2EI32_V, 0x5, 0x0 }, // 2974 |
| 14967 | { PseudoVLUXSEG2EI32_V_M1_MF4, VLUXSEG2EI32_V, 0x6, 0x0 }, // 2975 |
| 14968 | { PseudoVLUXSEG2EI32_V_MF2_MF4, VLUXSEG2EI32_V, 0x6, 0x0 }, // 2976 |
| 14969 | { PseudoVLUXSEG2EI32_V_M1_MF2, VLUXSEG2EI32_V, 0x7, 0x0 }, // 2977 |
| 14970 | { PseudoVLUXSEG2EI32_V_M2_MF2, VLUXSEG2EI32_V, 0x7, 0x0 }, // 2978 |
| 14971 | { PseudoVLUXSEG2EI32_V_MF2_MF2, VLUXSEG2EI32_V, 0x7, 0x0 }, // 2979 |
| 14972 | { PseudoVLUXSEG2EI64_V_M1_M1, VLUXSEG2EI64_V, 0x0, 0x0 }, // 2980 |
| 14973 | { PseudoVLUXSEG2EI64_V_M2_M1, VLUXSEG2EI64_V, 0x0, 0x0 }, // 2981 |
| 14974 | { PseudoVLUXSEG2EI64_V_M4_M1, VLUXSEG2EI64_V, 0x0, 0x0 }, // 2982 |
| 14975 | { PseudoVLUXSEG2EI64_V_M8_M1, VLUXSEG2EI64_V, 0x0, 0x0 }, // 2983 |
| 14976 | { PseudoVLUXSEG2EI64_V_M2_M2, VLUXSEG2EI64_V, 0x1, 0x0 }, // 2984 |
| 14977 | { PseudoVLUXSEG2EI64_V_M4_M2, VLUXSEG2EI64_V, 0x1, 0x0 }, // 2985 |
| 14978 | { PseudoVLUXSEG2EI64_V_M8_M2, VLUXSEG2EI64_V, 0x1, 0x0 }, // 2986 |
| 14979 | { PseudoVLUXSEG2EI64_V_M4_M4, VLUXSEG2EI64_V, 0x2, 0x0 }, // 2987 |
| 14980 | { PseudoVLUXSEG2EI64_V_M8_M4, VLUXSEG2EI64_V, 0x2, 0x0 }, // 2988 |
| 14981 | { PseudoVLUXSEG2EI64_V_M1_MF8, VLUXSEG2EI64_V, 0x5, 0x0 }, // 2989 |
| 14982 | { PseudoVLUXSEG2EI64_V_M1_MF4, VLUXSEG2EI64_V, 0x6, 0x0 }, // 2990 |
| 14983 | { PseudoVLUXSEG2EI64_V_M2_MF4, VLUXSEG2EI64_V, 0x6, 0x0 }, // 2991 |
| 14984 | { PseudoVLUXSEG2EI64_V_M1_MF2, VLUXSEG2EI64_V, 0x7, 0x0 }, // 2992 |
| 14985 | { PseudoVLUXSEG2EI64_V_M2_MF2, VLUXSEG2EI64_V, 0x7, 0x0 }, // 2993 |
| 14986 | { PseudoVLUXSEG2EI64_V_M4_MF2, VLUXSEG2EI64_V, 0x7, 0x0 }, // 2994 |
| 14987 | { PseudoVLUXSEG2EI8_V_M1_M1, VLUXSEG2EI8_V, 0x0, 0x0 }, // 2995 |
| 14988 | { PseudoVLUXSEG2EI8_V_MF2_M1, VLUXSEG2EI8_V, 0x0, 0x0 }, // 2996 |
| 14989 | { PseudoVLUXSEG2EI8_V_MF4_M1, VLUXSEG2EI8_V, 0x0, 0x0 }, // 2997 |
| 14990 | { PseudoVLUXSEG2EI8_V_MF8_M1, VLUXSEG2EI8_V, 0x0, 0x0 }, // 2998 |
| 14991 | { PseudoVLUXSEG2EI8_V_M1_M2, VLUXSEG2EI8_V, 0x1, 0x0 }, // 2999 |
| 14992 | { PseudoVLUXSEG2EI8_V_M2_M2, VLUXSEG2EI8_V, 0x1, 0x0 }, // 3000 |
| 14993 | { PseudoVLUXSEG2EI8_V_MF2_M2, VLUXSEG2EI8_V, 0x1, 0x0 }, // 3001 |
| 14994 | { PseudoVLUXSEG2EI8_V_MF4_M2, VLUXSEG2EI8_V, 0x1, 0x0 }, // 3002 |
| 14995 | { PseudoVLUXSEG2EI8_V_M1_M4, VLUXSEG2EI8_V, 0x2, 0x0 }, // 3003 |
| 14996 | { PseudoVLUXSEG2EI8_V_M2_M4, VLUXSEG2EI8_V, 0x2, 0x0 }, // 3004 |
| 14997 | { PseudoVLUXSEG2EI8_V_M4_M4, VLUXSEG2EI8_V, 0x2, 0x0 }, // 3005 |
| 14998 | { PseudoVLUXSEG2EI8_V_MF2_M4, VLUXSEG2EI8_V, 0x2, 0x0 }, // 3006 |
| 14999 | { PseudoVLUXSEG2EI8_V_MF8_MF8, VLUXSEG2EI8_V, 0x5, 0x0 }, // 3007 |
| 15000 | { PseudoVLUXSEG2EI8_V_MF4_MF4, VLUXSEG2EI8_V, 0x6, 0x0 }, // 3008 |
| 15001 | { PseudoVLUXSEG2EI8_V_MF8_MF4, VLUXSEG2EI8_V, 0x6, 0x0 }, // 3009 |
| 15002 | { PseudoVLUXSEG2EI8_V_MF2_MF2, VLUXSEG2EI8_V, 0x7, 0x0 }, // 3010 |
| 15003 | { PseudoVLUXSEG2EI8_V_MF4_MF2, VLUXSEG2EI8_V, 0x7, 0x0 }, // 3011 |
| 15004 | { PseudoVLUXSEG2EI8_V_MF8_MF2, VLUXSEG2EI8_V, 0x7, 0x0 }, // 3012 |
| 15005 | { PseudoVLUXSEG3EI16_V_M1_M1, VLUXSEG3EI16_V, 0x0, 0x0 }, // 3013 |
| 15006 | { PseudoVLUXSEG3EI16_V_M2_M1, VLUXSEG3EI16_V, 0x0, 0x0 }, // 3014 |
| 15007 | { PseudoVLUXSEG3EI16_V_MF2_M1, VLUXSEG3EI16_V, 0x0, 0x0 }, // 3015 |
| 15008 | { PseudoVLUXSEG3EI16_V_MF4_M1, VLUXSEG3EI16_V, 0x0, 0x0 }, // 3016 |
| 15009 | { PseudoVLUXSEG3EI16_V_M1_M2, VLUXSEG3EI16_V, 0x1, 0x0 }, // 3017 |
| 15010 | { PseudoVLUXSEG3EI16_V_M2_M2, VLUXSEG3EI16_V, 0x1, 0x0 }, // 3018 |
| 15011 | { PseudoVLUXSEG3EI16_V_M4_M2, VLUXSEG3EI16_V, 0x1, 0x0 }, // 3019 |
| 15012 | { PseudoVLUXSEG3EI16_V_MF2_M2, VLUXSEG3EI16_V, 0x1, 0x0 }, // 3020 |
| 15013 | { PseudoVLUXSEG3EI16_V_MF4_MF8, VLUXSEG3EI16_V, 0x5, 0x0 }, // 3021 |
| 15014 | { PseudoVLUXSEG3EI16_V_MF2_MF4, VLUXSEG3EI16_V, 0x6, 0x0 }, // 3022 |
| 15015 | { PseudoVLUXSEG3EI16_V_MF4_MF4, VLUXSEG3EI16_V, 0x6, 0x0 }, // 3023 |
| 15016 | { PseudoVLUXSEG3EI16_V_M1_MF2, VLUXSEG3EI16_V, 0x7, 0x0 }, // 3024 |
| 15017 | { PseudoVLUXSEG3EI16_V_MF2_MF2, VLUXSEG3EI16_V, 0x7, 0x0 }, // 3025 |
| 15018 | { PseudoVLUXSEG3EI16_V_MF4_MF2, VLUXSEG3EI16_V, 0x7, 0x0 }, // 3026 |
| 15019 | { PseudoVLUXSEG3EI32_V_M1_M1, VLUXSEG3EI32_V, 0x0, 0x0 }, // 3027 |
| 15020 | { PseudoVLUXSEG3EI32_V_M2_M1, VLUXSEG3EI32_V, 0x0, 0x0 }, // 3028 |
| 15021 | { PseudoVLUXSEG3EI32_V_M4_M1, VLUXSEG3EI32_V, 0x0, 0x0 }, // 3029 |
| 15022 | { PseudoVLUXSEG3EI32_V_MF2_M1, VLUXSEG3EI32_V, 0x0, 0x0 }, // 3030 |
| 15023 | { PseudoVLUXSEG3EI32_V_M1_M2, VLUXSEG3EI32_V, 0x1, 0x0 }, // 3031 |
| 15024 | { PseudoVLUXSEG3EI32_V_M2_M2, VLUXSEG3EI32_V, 0x1, 0x0 }, // 3032 |
| 15025 | { PseudoVLUXSEG3EI32_V_M4_M2, VLUXSEG3EI32_V, 0x1, 0x0 }, // 3033 |
| 15026 | { PseudoVLUXSEG3EI32_V_M8_M2, VLUXSEG3EI32_V, 0x1, 0x0 }, // 3034 |
| 15027 | { PseudoVLUXSEG3EI32_V_MF2_MF8, VLUXSEG3EI32_V, 0x5, 0x0 }, // 3035 |
| 15028 | { PseudoVLUXSEG3EI32_V_M1_MF4, VLUXSEG3EI32_V, 0x6, 0x0 }, // 3036 |
| 15029 | { PseudoVLUXSEG3EI32_V_MF2_MF4, VLUXSEG3EI32_V, 0x6, 0x0 }, // 3037 |
| 15030 | { PseudoVLUXSEG3EI32_V_M1_MF2, VLUXSEG3EI32_V, 0x7, 0x0 }, // 3038 |
| 15031 | { PseudoVLUXSEG3EI32_V_M2_MF2, VLUXSEG3EI32_V, 0x7, 0x0 }, // 3039 |
| 15032 | { PseudoVLUXSEG3EI32_V_MF2_MF2, VLUXSEG3EI32_V, 0x7, 0x0 }, // 3040 |
| 15033 | { PseudoVLUXSEG3EI64_V_M1_M1, VLUXSEG3EI64_V, 0x0, 0x0 }, // 3041 |
| 15034 | { PseudoVLUXSEG3EI64_V_M2_M1, VLUXSEG3EI64_V, 0x0, 0x0 }, // 3042 |
| 15035 | { PseudoVLUXSEG3EI64_V_M4_M1, VLUXSEG3EI64_V, 0x0, 0x0 }, // 3043 |
| 15036 | { PseudoVLUXSEG3EI64_V_M8_M1, VLUXSEG3EI64_V, 0x0, 0x0 }, // 3044 |
| 15037 | { PseudoVLUXSEG3EI64_V_M2_M2, VLUXSEG3EI64_V, 0x1, 0x0 }, // 3045 |
| 15038 | { PseudoVLUXSEG3EI64_V_M4_M2, VLUXSEG3EI64_V, 0x1, 0x0 }, // 3046 |
| 15039 | { PseudoVLUXSEG3EI64_V_M8_M2, VLUXSEG3EI64_V, 0x1, 0x0 }, // 3047 |
| 15040 | { PseudoVLUXSEG3EI64_V_M1_MF8, VLUXSEG3EI64_V, 0x5, 0x0 }, // 3048 |
| 15041 | { PseudoVLUXSEG3EI64_V_M1_MF4, VLUXSEG3EI64_V, 0x6, 0x0 }, // 3049 |
| 15042 | { PseudoVLUXSEG3EI64_V_M2_MF4, VLUXSEG3EI64_V, 0x6, 0x0 }, // 3050 |
| 15043 | { PseudoVLUXSEG3EI64_V_M1_MF2, VLUXSEG3EI64_V, 0x7, 0x0 }, // 3051 |
| 15044 | { PseudoVLUXSEG3EI64_V_M2_MF2, VLUXSEG3EI64_V, 0x7, 0x0 }, // 3052 |
| 15045 | { PseudoVLUXSEG3EI64_V_M4_MF2, VLUXSEG3EI64_V, 0x7, 0x0 }, // 3053 |
| 15046 | { PseudoVLUXSEG3EI8_V_M1_M1, VLUXSEG3EI8_V, 0x0, 0x0 }, // 3054 |
| 15047 | { PseudoVLUXSEG3EI8_V_MF2_M1, VLUXSEG3EI8_V, 0x0, 0x0 }, // 3055 |
| 15048 | { PseudoVLUXSEG3EI8_V_MF4_M1, VLUXSEG3EI8_V, 0x0, 0x0 }, // 3056 |
| 15049 | { PseudoVLUXSEG3EI8_V_MF8_M1, VLUXSEG3EI8_V, 0x0, 0x0 }, // 3057 |
| 15050 | { PseudoVLUXSEG3EI8_V_M1_M2, VLUXSEG3EI8_V, 0x1, 0x0 }, // 3058 |
| 15051 | { PseudoVLUXSEG3EI8_V_M2_M2, VLUXSEG3EI8_V, 0x1, 0x0 }, // 3059 |
| 15052 | { PseudoVLUXSEG3EI8_V_MF2_M2, VLUXSEG3EI8_V, 0x1, 0x0 }, // 3060 |
| 15053 | { PseudoVLUXSEG3EI8_V_MF4_M2, VLUXSEG3EI8_V, 0x1, 0x0 }, // 3061 |
| 15054 | { PseudoVLUXSEG3EI8_V_MF8_MF8, VLUXSEG3EI8_V, 0x5, 0x0 }, // 3062 |
| 15055 | { PseudoVLUXSEG3EI8_V_MF4_MF4, VLUXSEG3EI8_V, 0x6, 0x0 }, // 3063 |
| 15056 | { PseudoVLUXSEG3EI8_V_MF8_MF4, VLUXSEG3EI8_V, 0x6, 0x0 }, // 3064 |
| 15057 | { PseudoVLUXSEG3EI8_V_MF2_MF2, VLUXSEG3EI8_V, 0x7, 0x0 }, // 3065 |
| 15058 | { PseudoVLUXSEG3EI8_V_MF4_MF2, VLUXSEG3EI8_V, 0x7, 0x0 }, // 3066 |
| 15059 | { PseudoVLUXSEG3EI8_V_MF8_MF2, VLUXSEG3EI8_V, 0x7, 0x0 }, // 3067 |
| 15060 | { PseudoVLUXSEG4EI16_V_M1_M1, VLUXSEG4EI16_V, 0x0, 0x0 }, // 3068 |
| 15061 | { PseudoVLUXSEG4EI16_V_M2_M1, VLUXSEG4EI16_V, 0x0, 0x0 }, // 3069 |
| 15062 | { PseudoVLUXSEG4EI16_V_MF2_M1, VLUXSEG4EI16_V, 0x0, 0x0 }, // 3070 |
| 15063 | { PseudoVLUXSEG4EI16_V_MF4_M1, VLUXSEG4EI16_V, 0x0, 0x0 }, // 3071 |
| 15064 | { PseudoVLUXSEG4EI16_V_M1_M2, VLUXSEG4EI16_V, 0x1, 0x0 }, // 3072 |
| 15065 | { PseudoVLUXSEG4EI16_V_M2_M2, VLUXSEG4EI16_V, 0x1, 0x0 }, // 3073 |
| 15066 | { PseudoVLUXSEG4EI16_V_M4_M2, VLUXSEG4EI16_V, 0x1, 0x0 }, // 3074 |
| 15067 | { PseudoVLUXSEG4EI16_V_MF2_M2, VLUXSEG4EI16_V, 0x1, 0x0 }, // 3075 |
| 15068 | { PseudoVLUXSEG4EI16_V_MF4_MF8, VLUXSEG4EI16_V, 0x5, 0x0 }, // 3076 |
| 15069 | { PseudoVLUXSEG4EI16_V_MF2_MF4, VLUXSEG4EI16_V, 0x6, 0x0 }, // 3077 |
| 15070 | { PseudoVLUXSEG4EI16_V_MF4_MF4, VLUXSEG4EI16_V, 0x6, 0x0 }, // 3078 |
| 15071 | { PseudoVLUXSEG4EI16_V_M1_MF2, VLUXSEG4EI16_V, 0x7, 0x0 }, // 3079 |
| 15072 | { PseudoVLUXSEG4EI16_V_MF2_MF2, VLUXSEG4EI16_V, 0x7, 0x0 }, // 3080 |
| 15073 | { PseudoVLUXSEG4EI16_V_MF4_MF2, VLUXSEG4EI16_V, 0x7, 0x0 }, // 3081 |
| 15074 | { PseudoVLUXSEG4EI32_V_M1_M1, VLUXSEG4EI32_V, 0x0, 0x0 }, // 3082 |
| 15075 | { PseudoVLUXSEG4EI32_V_M2_M1, VLUXSEG4EI32_V, 0x0, 0x0 }, // 3083 |
| 15076 | { PseudoVLUXSEG4EI32_V_M4_M1, VLUXSEG4EI32_V, 0x0, 0x0 }, // 3084 |
| 15077 | { PseudoVLUXSEG4EI32_V_MF2_M1, VLUXSEG4EI32_V, 0x0, 0x0 }, // 3085 |
| 15078 | { PseudoVLUXSEG4EI32_V_M1_M2, VLUXSEG4EI32_V, 0x1, 0x0 }, // 3086 |
| 15079 | { PseudoVLUXSEG4EI32_V_M2_M2, VLUXSEG4EI32_V, 0x1, 0x0 }, // 3087 |
| 15080 | { PseudoVLUXSEG4EI32_V_M4_M2, VLUXSEG4EI32_V, 0x1, 0x0 }, // 3088 |
| 15081 | { PseudoVLUXSEG4EI32_V_M8_M2, VLUXSEG4EI32_V, 0x1, 0x0 }, // 3089 |
| 15082 | { PseudoVLUXSEG4EI32_V_MF2_MF8, VLUXSEG4EI32_V, 0x5, 0x0 }, // 3090 |
| 15083 | { PseudoVLUXSEG4EI32_V_M1_MF4, VLUXSEG4EI32_V, 0x6, 0x0 }, // 3091 |
| 15084 | { PseudoVLUXSEG4EI32_V_MF2_MF4, VLUXSEG4EI32_V, 0x6, 0x0 }, // 3092 |
| 15085 | { PseudoVLUXSEG4EI32_V_M1_MF2, VLUXSEG4EI32_V, 0x7, 0x0 }, // 3093 |
| 15086 | { PseudoVLUXSEG4EI32_V_M2_MF2, VLUXSEG4EI32_V, 0x7, 0x0 }, // 3094 |
| 15087 | { PseudoVLUXSEG4EI32_V_MF2_MF2, VLUXSEG4EI32_V, 0x7, 0x0 }, // 3095 |
| 15088 | { PseudoVLUXSEG4EI64_V_M1_M1, VLUXSEG4EI64_V, 0x0, 0x0 }, // 3096 |
| 15089 | { PseudoVLUXSEG4EI64_V_M2_M1, VLUXSEG4EI64_V, 0x0, 0x0 }, // 3097 |
| 15090 | { PseudoVLUXSEG4EI64_V_M4_M1, VLUXSEG4EI64_V, 0x0, 0x0 }, // 3098 |
| 15091 | { PseudoVLUXSEG4EI64_V_M8_M1, VLUXSEG4EI64_V, 0x0, 0x0 }, // 3099 |
| 15092 | { PseudoVLUXSEG4EI64_V_M2_M2, VLUXSEG4EI64_V, 0x1, 0x0 }, // 3100 |
| 15093 | { PseudoVLUXSEG4EI64_V_M4_M2, VLUXSEG4EI64_V, 0x1, 0x0 }, // 3101 |
| 15094 | { PseudoVLUXSEG4EI64_V_M8_M2, VLUXSEG4EI64_V, 0x1, 0x0 }, // 3102 |
| 15095 | { PseudoVLUXSEG4EI64_V_M1_MF8, VLUXSEG4EI64_V, 0x5, 0x0 }, // 3103 |
| 15096 | { PseudoVLUXSEG4EI64_V_M1_MF4, VLUXSEG4EI64_V, 0x6, 0x0 }, // 3104 |
| 15097 | { PseudoVLUXSEG4EI64_V_M2_MF4, VLUXSEG4EI64_V, 0x6, 0x0 }, // 3105 |
| 15098 | { PseudoVLUXSEG4EI64_V_M1_MF2, VLUXSEG4EI64_V, 0x7, 0x0 }, // 3106 |
| 15099 | { PseudoVLUXSEG4EI64_V_M2_MF2, VLUXSEG4EI64_V, 0x7, 0x0 }, // 3107 |
| 15100 | { PseudoVLUXSEG4EI64_V_M4_MF2, VLUXSEG4EI64_V, 0x7, 0x0 }, // 3108 |
| 15101 | { PseudoVLUXSEG4EI8_V_M1_M1, VLUXSEG4EI8_V, 0x0, 0x0 }, // 3109 |
| 15102 | { PseudoVLUXSEG4EI8_V_MF2_M1, VLUXSEG4EI8_V, 0x0, 0x0 }, // 3110 |
| 15103 | { PseudoVLUXSEG4EI8_V_MF4_M1, VLUXSEG4EI8_V, 0x0, 0x0 }, // 3111 |
| 15104 | { PseudoVLUXSEG4EI8_V_MF8_M1, VLUXSEG4EI8_V, 0x0, 0x0 }, // 3112 |
| 15105 | { PseudoVLUXSEG4EI8_V_M1_M2, VLUXSEG4EI8_V, 0x1, 0x0 }, // 3113 |
| 15106 | { PseudoVLUXSEG4EI8_V_M2_M2, VLUXSEG4EI8_V, 0x1, 0x0 }, // 3114 |
| 15107 | { PseudoVLUXSEG4EI8_V_MF2_M2, VLUXSEG4EI8_V, 0x1, 0x0 }, // 3115 |
| 15108 | { PseudoVLUXSEG4EI8_V_MF4_M2, VLUXSEG4EI8_V, 0x1, 0x0 }, // 3116 |
| 15109 | { PseudoVLUXSEG4EI8_V_MF8_MF8, VLUXSEG4EI8_V, 0x5, 0x0 }, // 3117 |
| 15110 | { PseudoVLUXSEG4EI8_V_MF4_MF4, VLUXSEG4EI8_V, 0x6, 0x0 }, // 3118 |
| 15111 | { PseudoVLUXSEG4EI8_V_MF8_MF4, VLUXSEG4EI8_V, 0x6, 0x0 }, // 3119 |
| 15112 | { PseudoVLUXSEG4EI8_V_MF2_MF2, VLUXSEG4EI8_V, 0x7, 0x0 }, // 3120 |
| 15113 | { PseudoVLUXSEG4EI8_V_MF4_MF2, VLUXSEG4EI8_V, 0x7, 0x0 }, // 3121 |
| 15114 | { PseudoVLUXSEG4EI8_V_MF8_MF2, VLUXSEG4EI8_V, 0x7, 0x0 }, // 3122 |
| 15115 | { PseudoVLUXSEG5EI16_V_M1_M1, VLUXSEG5EI16_V, 0x0, 0x0 }, // 3123 |
| 15116 | { PseudoVLUXSEG5EI16_V_M2_M1, VLUXSEG5EI16_V, 0x0, 0x0 }, // 3124 |
| 15117 | { PseudoVLUXSEG5EI16_V_MF2_M1, VLUXSEG5EI16_V, 0x0, 0x0 }, // 3125 |
| 15118 | { PseudoVLUXSEG5EI16_V_MF4_M1, VLUXSEG5EI16_V, 0x0, 0x0 }, // 3126 |
| 15119 | { PseudoVLUXSEG5EI16_V_MF4_MF8, VLUXSEG5EI16_V, 0x5, 0x0 }, // 3127 |
| 15120 | { PseudoVLUXSEG5EI16_V_MF2_MF4, VLUXSEG5EI16_V, 0x6, 0x0 }, // 3128 |
| 15121 | { PseudoVLUXSEG5EI16_V_MF4_MF4, VLUXSEG5EI16_V, 0x6, 0x0 }, // 3129 |
| 15122 | { PseudoVLUXSEG5EI16_V_M1_MF2, VLUXSEG5EI16_V, 0x7, 0x0 }, // 3130 |
| 15123 | { PseudoVLUXSEG5EI16_V_MF2_MF2, VLUXSEG5EI16_V, 0x7, 0x0 }, // 3131 |
| 15124 | { PseudoVLUXSEG5EI16_V_MF4_MF2, VLUXSEG5EI16_V, 0x7, 0x0 }, // 3132 |
| 15125 | { PseudoVLUXSEG5EI32_V_M1_M1, VLUXSEG5EI32_V, 0x0, 0x0 }, // 3133 |
| 15126 | { PseudoVLUXSEG5EI32_V_M2_M1, VLUXSEG5EI32_V, 0x0, 0x0 }, // 3134 |
| 15127 | { PseudoVLUXSEG5EI32_V_M4_M1, VLUXSEG5EI32_V, 0x0, 0x0 }, // 3135 |
| 15128 | { PseudoVLUXSEG5EI32_V_MF2_M1, VLUXSEG5EI32_V, 0x0, 0x0 }, // 3136 |
| 15129 | { PseudoVLUXSEG5EI32_V_MF2_MF8, VLUXSEG5EI32_V, 0x5, 0x0 }, // 3137 |
| 15130 | { PseudoVLUXSEG5EI32_V_M1_MF4, VLUXSEG5EI32_V, 0x6, 0x0 }, // 3138 |
| 15131 | { PseudoVLUXSEG5EI32_V_MF2_MF4, VLUXSEG5EI32_V, 0x6, 0x0 }, // 3139 |
| 15132 | { PseudoVLUXSEG5EI32_V_M1_MF2, VLUXSEG5EI32_V, 0x7, 0x0 }, // 3140 |
| 15133 | { PseudoVLUXSEG5EI32_V_M2_MF2, VLUXSEG5EI32_V, 0x7, 0x0 }, // 3141 |
| 15134 | { PseudoVLUXSEG5EI32_V_MF2_MF2, VLUXSEG5EI32_V, 0x7, 0x0 }, // 3142 |
| 15135 | { PseudoVLUXSEG5EI64_V_M1_M1, VLUXSEG5EI64_V, 0x0, 0x0 }, // 3143 |
| 15136 | { PseudoVLUXSEG5EI64_V_M2_M1, VLUXSEG5EI64_V, 0x0, 0x0 }, // 3144 |
| 15137 | { PseudoVLUXSEG5EI64_V_M4_M1, VLUXSEG5EI64_V, 0x0, 0x0 }, // 3145 |
| 15138 | { PseudoVLUXSEG5EI64_V_M8_M1, VLUXSEG5EI64_V, 0x0, 0x0 }, // 3146 |
| 15139 | { PseudoVLUXSEG5EI64_V_M1_MF8, VLUXSEG5EI64_V, 0x5, 0x0 }, // 3147 |
| 15140 | { PseudoVLUXSEG5EI64_V_M1_MF4, VLUXSEG5EI64_V, 0x6, 0x0 }, // 3148 |
| 15141 | { PseudoVLUXSEG5EI64_V_M2_MF4, VLUXSEG5EI64_V, 0x6, 0x0 }, // 3149 |
| 15142 | { PseudoVLUXSEG5EI64_V_M1_MF2, VLUXSEG5EI64_V, 0x7, 0x0 }, // 3150 |
| 15143 | { PseudoVLUXSEG5EI64_V_M2_MF2, VLUXSEG5EI64_V, 0x7, 0x0 }, // 3151 |
| 15144 | { PseudoVLUXSEG5EI64_V_M4_MF2, VLUXSEG5EI64_V, 0x7, 0x0 }, // 3152 |
| 15145 | { PseudoVLUXSEG5EI8_V_M1_M1, VLUXSEG5EI8_V, 0x0, 0x0 }, // 3153 |
| 15146 | { PseudoVLUXSEG5EI8_V_MF2_M1, VLUXSEG5EI8_V, 0x0, 0x0 }, // 3154 |
| 15147 | { PseudoVLUXSEG5EI8_V_MF4_M1, VLUXSEG5EI8_V, 0x0, 0x0 }, // 3155 |
| 15148 | { PseudoVLUXSEG5EI8_V_MF8_M1, VLUXSEG5EI8_V, 0x0, 0x0 }, // 3156 |
| 15149 | { PseudoVLUXSEG5EI8_V_MF8_MF8, VLUXSEG5EI8_V, 0x5, 0x0 }, // 3157 |
| 15150 | { PseudoVLUXSEG5EI8_V_MF4_MF4, VLUXSEG5EI8_V, 0x6, 0x0 }, // 3158 |
| 15151 | { PseudoVLUXSEG5EI8_V_MF8_MF4, VLUXSEG5EI8_V, 0x6, 0x0 }, // 3159 |
| 15152 | { PseudoVLUXSEG5EI8_V_MF2_MF2, VLUXSEG5EI8_V, 0x7, 0x0 }, // 3160 |
| 15153 | { PseudoVLUXSEG5EI8_V_MF4_MF2, VLUXSEG5EI8_V, 0x7, 0x0 }, // 3161 |
| 15154 | { PseudoVLUXSEG5EI8_V_MF8_MF2, VLUXSEG5EI8_V, 0x7, 0x0 }, // 3162 |
| 15155 | { PseudoVLUXSEG6EI16_V_M1_M1, VLUXSEG6EI16_V, 0x0, 0x0 }, // 3163 |
| 15156 | { PseudoVLUXSEG6EI16_V_M2_M1, VLUXSEG6EI16_V, 0x0, 0x0 }, // 3164 |
| 15157 | { PseudoVLUXSEG6EI16_V_MF2_M1, VLUXSEG6EI16_V, 0x0, 0x0 }, // 3165 |
| 15158 | { PseudoVLUXSEG6EI16_V_MF4_M1, VLUXSEG6EI16_V, 0x0, 0x0 }, // 3166 |
| 15159 | { PseudoVLUXSEG6EI16_V_MF4_MF8, VLUXSEG6EI16_V, 0x5, 0x0 }, // 3167 |
| 15160 | { PseudoVLUXSEG6EI16_V_MF2_MF4, VLUXSEG6EI16_V, 0x6, 0x0 }, // 3168 |
| 15161 | { PseudoVLUXSEG6EI16_V_MF4_MF4, VLUXSEG6EI16_V, 0x6, 0x0 }, // 3169 |
| 15162 | { PseudoVLUXSEG6EI16_V_M1_MF2, VLUXSEG6EI16_V, 0x7, 0x0 }, // 3170 |
| 15163 | { PseudoVLUXSEG6EI16_V_MF2_MF2, VLUXSEG6EI16_V, 0x7, 0x0 }, // 3171 |
| 15164 | { PseudoVLUXSEG6EI16_V_MF4_MF2, VLUXSEG6EI16_V, 0x7, 0x0 }, // 3172 |
| 15165 | { PseudoVLUXSEG6EI32_V_M1_M1, VLUXSEG6EI32_V, 0x0, 0x0 }, // 3173 |
| 15166 | { PseudoVLUXSEG6EI32_V_M2_M1, VLUXSEG6EI32_V, 0x0, 0x0 }, // 3174 |
| 15167 | { PseudoVLUXSEG6EI32_V_M4_M1, VLUXSEG6EI32_V, 0x0, 0x0 }, // 3175 |
| 15168 | { PseudoVLUXSEG6EI32_V_MF2_M1, VLUXSEG6EI32_V, 0x0, 0x0 }, // 3176 |
| 15169 | { PseudoVLUXSEG6EI32_V_MF2_MF8, VLUXSEG6EI32_V, 0x5, 0x0 }, // 3177 |
| 15170 | { PseudoVLUXSEG6EI32_V_M1_MF4, VLUXSEG6EI32_V, 0x6, 0x0 }, // 3178 |
| 15171 | { PseudoVLUXSEG6EI32_V_MF2_MF4, VLUXSEG6EI32_V, 0x6, 0x0 }, // 3179 |
| 15172 | { PseudoVLUXSEG6EI32_V_M1_MF2, VLUXSEG6EI32_V, 0x7, 0x0 }, // 3180 |
| 15173 | { PseudoVLUXSEG6EI32_V_M2_MF2, VLUXSEG6EI32_V, 0x7, 0x0 }, // 3181 |
| 15174 | { PseudoVLUXSEG6EI32_V_MF2_MF2, VLUXSEG6EI32_V, 0x7, 0x0 }, // 3182 |
| 15175 | { PseudoVLUXSEG6EI64_V_M1_M1, VLUXSEG6EI64_V, 0x0, 0x0 }, // 3183 |
| 15176 | { PseudoVLUXSEG6EI64_V_M2_M1, VLUXSEG6EI64_V, 0x0, 0x0 }, // 3184 |
| 15177 | { PseudoVLUXSEG6EI64_V_M4_M1, VLUXSEG6EI64_V, 0x0, 0x0 }, // 3185 |
| 15178 | { PseudoVLUXSEG6EI64_V_M8_M1, VLUXSEG6EI64_V, 0x0, 0x0 }, // 3186 |
| 15179 | { PseudoVLUXSEG6EI64_V_M1_MF8, VLUXSEG6EI64_V, 0x5, 0x0 }, // 3187 |
| 15180 | { PseudoVLUXSEG6EI64_V_M1_MF4, VLUXSEG6EI64_V, 0x6, 0x0 }, // 3188 |
| 15181 | { PseudoVLUXSEG6EI64_V_M2_MF4, VLUXSEG6EI64_V, 0x6, 0x0 }, // 3189 |
| 15182 | { PseudoVLUXSEG6EI64_V_M1_MF2, VLUXSEG6EI64_V, 0x7, 0x0 }, // 3190 |
| 15183 | { PseudoVLUXSEG6EI64_V_M2_MF2, VLUXSEG6EI64_V, 0x7, 0x0 }, // 3191 |
| 15184 | { PseudoVLUXSEG6EI64_V_M4_MF2, VLUXSEG6EI64_V, 0x7, 0x0 }, // 3192 |
| 15185 | { PseudoVLUXSEG6EI8_V_M1_M1, VLUXSEG6EI8_V, 0x0, 0x0 }, // 3193 |
| 15186 | { PseudoVLUXSEG6EI8_V_MF2_M1, VLUXSEG6EI8_V, 0x0, 0x0 }, // 3194 |
| 15187 | { PseudoVLUXSEG6EI8_V_MF4_M1, VLUXSEG6EI8_V, 0x0, 0x0 }, // 3195 |
| 15188 | { PseudoVLUXSEG6EI8_V_MF8_M1, VLUXSEG6EI8_V, 0x0, 0x0 }, // 3196 |
| 15189 | { PseudoVLUXSEG6EI8_V_MF8_MF8, VLUXSEG6EI8_V, 0x5, 0x0 }, // 3197 |
| 15190 | { PseudoVLUXSEG6EI8_V_MF4_MF4, VLUXSEG6EI8_V, 0x6, 0x0 }, // 3198 |
| 15191 | { PseudoVLUXSEG6EI8_V_MF8_MF4, VLUXSEG6EI8_V, 0x6, 0x0 }, // 3199 |
| 15192 | { PseudoVLUXSEG6EI8_V_MF2_MF2, VLUXSEG6EI8_V, 0x7, 0x0 }, // 3200 |
| 15193 | { PseudoVLUXSEG6EI8_V_MF4_MF2, VLUXSEG6EI8_V, 0x7, 0x0 }, // 3201 |
| 15194 | { PseudoVLUXSEG6EI8_V_MF8_MF2, VLUXSEG6EI8_V, 0x7, 0x0 }, // 3202 |
| 15195 | { PseudoVLUXSEG7EI16_V_M1_M1, VLUXSEG7EI16_V, 0x0, 0x0 }, // 3203 |
| 15196 | { PseudoVLUXSEG7EI16_V_M2_M1, VLUXSEG7EI16_V, 0x0, 0x0 }, // 3204 |
| 15197 | { PseudoVLUXSEG7EI16_V_MF2_M1, VLUXSEG7EI16_V, 0x0, 0x0 }, // 3205 |
| 15198 | { PseudoVLUXSEG7EI16_V_MF4_M1, VLUXSEG7EI16_V, 0x0, 0x0 }, // 3206 |
| 15199 | { PseudoVLUXSEG7EI16_V_MF4_MF8, VLUXSEG7EI16_V, 0x5, 0x0 }, // 3207 |
| 15200 | { PseudoVLUXSEG7EI16_V_MF2_MF4, VLUXSEG7EI16_V, 0x6, 0x0 }, // 3208 |
| 15201 | { PseudoVLUXSEG7EI16_V_MF4_MF4, VLUXSEG7EI16_V, 0x6, 0x0 }, // 3209 |
| 15202 | { PseudoVLUXSEG7EI16_V_M1_MF2, VLUXSEG7EI16_V, 0x7, 0x0 }, // 3210 |
| 15203 | { PseudoVLUXSEG7EI16_V_MF2_MF2, VLUXSEG7EI16_V, 0x7, 0x0 }, // 3211 |
| 15204 | { PseudoVLUXSEG7EI16_V_MF4_MF2, VLUXSEG7EI16_V, 0x7, 0x0 }, // 3212 |
| 15205 | { PseudoVLUXSEG7EI32_V_M1_M1, VLUXSEG7EI32_V, 0x0, 0x0 }, // 3213 |
| 15206 | { PseudoVLUXSEG7EI32_V_M2_M1, VLUXSEG7EI32_V, 0x0, 0x0 }, // 3214 |
| 15207 | { PseudoVLUXSEG7EI32_V_M4_M1, VLUXSEG7EI32_V, 0x0, 0x0 }, // 3215 |
| 15208 | { PseudoVLUXSEG7EI32_V_MF2_M1, VLUXSEG7EI32_V, 0x0, 0x0 }, // 3216 |
| 15209 | { PseudoVLUXSEG7EI32_V_MF2_MF8, VLUXSEG7EI32_V, 0x5, 0x0 }, // 3217 |
| 15210 | { PseudoVLUXSEG7EI32_V_M1_MF4, VLUXSEG7EI32_V, 0x6, 0x0 }, // 3218 |
| 15211 | { PseudoVLUXSEG7EI32_V_MF2_MF4, VLUXSEG7EI32_V, 0x6, 0x0 }, // 3219 |
| 15212 | { PseudoVLUXSEG7EI32_V_M1_MF2, VLUXSEG7EI32_V, 0x7, 0x0 }, // 3220 |
| 15213 | { PseudoVLUXSEG7EI32_V_M2_MF2, VLUXSEG7EI32_V, 0x7, 0x0 }, // 3221 |
| 15214 | { PseudoVLUXSEG7EI32_V_MF2_MF2, VLUXSEG7EI32_V, 0x7, 0x0 }, // 3222 |
| 15215 | { PseudoVLUXSEG7EI64_V_M1_M1, VLUXSEG7EI64_V, 0x0, 0x0 }, // 3223 |
| 15216 | { PseudoVLUXSEG7EI64_V_M2_M1, VLUXSEG7EI64_V, 0x0, 0x0 }, // 3224 |
| 15217 | { PseudoVLUXSEG7EI64_V_M4_M1, VLUXSEG7EI64_V, 0x0, 0x0 }, // 3225 |
| 15218 | { PseudoVLUXSEG7EI64_V_M8_M1, VLUXSEG7EI64_V, 0x0, 0x0 }, // 3226 |
| 15219 | { PseudoVLUXSEG7EI64_V_M1_MF8, VLUXSEG7EI64_V, 0x5, 0x0 }, // 3227 |
| 15220 | { PseudoVLUXSEG7EI64_V_M1_MF4, VLUXSEG7EI64_V, 0x6, 0x0 }, // 3228 |
| 15221 | { PseudoVLUXSEG7EI64_V_M2_MF4, VLUXSEG7EI64_V, 0x6, 0x0 }, // 3229 |
| 15222 | { PseudoVLUXSEG7EI64_V_M1_MF2, VLUXSEG7EI64_V, 0x7, 0x0 }, // 3230 |
| 15223 | { PseudoVLUXSEG7EI64_V_M2_MF2, VLUXSEG7EI64_V, 0x7, 0x0 }, // 3231 |
| 15224 | { PseudoVLUXSEG7EI64_V_M4_MF2, VLUXSEG7EI64_V, 0x7, 0x0 }, // 3232 |
| 15225 | { PseudoVLUXSEG7EI8_V_M1_M1, VLUXSEG7EI8_V, 0x0, 0x0 }, // 3233 |
| 15226 | { PseudoVLUXSEG7EI8_V_MF2_M1, VLUXSEG7EI8_V, 0x0, 0x0 }, // 3234 |
| 15227 | { PseudoVLUXSEG7EI8_V_MF4_M1, VLUXSEG7EI8_V, 0x0, 0x0 }, // 3235 |
| 15228 | { PseudoVLUXSEG7EI8_V_MF8_M1, VLUXSEG7EI8_V, 0x0, 0x0 }, // 3236 |
| 15229 | { PseudoVLUXSEG7EI8_V_MF8_MF8, VLUXSEG7EI8_V, 0x5, 0x0 }, // 3237 |
| 15230 | { PseudoVLUXSEG7EI8_V_MF4_MF4, VLUXSEG7EI8_V, 0x6, 0x0 }, // 3238 |
| 15231 | { PseudoVLUXSEG7EI8_V_MF8_MF4, VLUXSEG7EI8_V, 0x6, 0x0 }, // 3239 |
| 15232 | { PseudoVLUXSEG7EI8_V_MF2_MF2, VLUXSEG7EI8_V, 0x7, 0x0 }, // 3240 |
| 15233 | { PseudoVLUXSEG7EI8_V_MF4_MF2, VLUXSEG7EI8_V, 0x7, 0x0 }, // 3241 |
| 15234 | { PseudoVLUXSEG7EI8_V_MF8_MF2, VLUXSEG7EI8_V, 0x7, 0x0 }, // 3242 |
| 15235 | { PseudoVLUXSEG8EI16_V_M1_M1, VLUXSEG8EI16_V, 0x0, 0x0 }, // 3243 |
| 15236 | { PseudoVLUXSEG8EI16_V_M2_M1, VLUXSEG8EI16_V, 0x0, 0x0 }, // 3244 |
| 15237 | { PseudoVLUXSEG8EI16_V_MF2_M1, VLUXSEG8EI16_V, 0x0, 0x0 }, // 3245 |
| 15238 | { PseudoVLUXSEG8EI16_V_MF4_M1, VLUXSEG8EI16_V, 0x0, 0x0 }, // 3246 |
| 15239 | { PseudoVLUXSEG8EI16_V_MF4_MF8, VLUXSEG8EI16_V, 0x5, 0x0 }, // 3247 |
| 15240 | { PseudoVLUXSEG8EI16_V_MF2_MF4, VLUXSEG8EI16_V, 0x6, 0x0 }, // 3248 |
| 15241 | { PseudoVLUXSEG8EI16_V_MF4_MF4, VLUXSEG8EI16_V, 0x6, 0x0 }, // 3249 |
| 15242 | { PseudoVLUXSEG8EI16_V_M1_MF2, VLUXSEG8EI16_V, 0x7, 0x0 }, // 3250 |
| 15243 | { PseudoVLUXSEG8EI16_V_MF2_MF2, VLUXSEG8EI16_V, 0x7, 0x0 }, // 3251 |
| 15244 | { PseudoVLUXSEG8EI16_V_MF4_MF2, VLUXSEG8EI16_V, 0x7, 0x0 }, // 3252 |
| 15245 | { PseudoVLUXSEG8EI32_V_M1_M1, VLUXSEG8EI32_V, 0x0, 0x0 }, // 3253 |
| 15246 | { PseudoVLUXSEG8EI32_V_M2_M1, VLUXSEG8EI32_V, 0x0, 0x0 }, // 3254 |
| 15247 | { PseudoVLUXSEG8EI32_V_M4_M1, VLUXSEG8EI32_V, 0x0, 0x0 }, // 3255 |
| 15248 | { PseudoVLUXSEG8EI32_V_MF2_M1, VLUXSEG8EI32_V, 0x0, 0x0 }, // 3256 |
| 15249 | { PseudoVLUXSEG8EI32_V_MF2_MF8, VLUXSEG8EI32_V, 0x5, 0x0 }, // 3257 |
| 15250 | { PseudoVLUXSEG8EI32_V_M1_MF4, VLUXSEG8EI32_V, 0x6, 0x0 }, // 3258 |
| 15251 | { PseudoVLUXSEG8EI32_V_MF2_MF4, VLUXSEG8EI32_V, 0x6, 0x0 }, // 3259 |
| 15252 | { PseudoVLUXSEG8EI32_V_M1_MF2, VLUXSEG8EI32_V, 0x7, 0x0 }, // 3260 |
| 15253 | { PseudoVLUXSEG8EI32_V_M2_MF2, VLUXSEG8EI32_V, 0x7, 0x0 }, // 3261 |
| 15254 | { PseudoVLUXSEG8EI32_V_MF2_MF2, VLUXSEG8EI32_V, 0x7, 0x0 }, // 3262 |
| 15255 | { PseudoVLUXSEG8EI64_V_M1_M1, VLUXSEG8EI64_V, 0x0, 0x0 }, // 3263 |
| 15256 | { PseudoVLUXSEG8EI64_V_M2_M1, VLUXSEG8EI64_V, 0x0, 0x0 }, // 3264 |
| 15257 | { PseudoVLUXSEG8EI64_V_M4_M1, VLUXSEG8EI64_V, 0x0, 0x0 }, // 3265 |
| 15258 | { PseudoVLUXSEG8EI64_V_M8_M1, VLUXSEG8EI64_V, 0x0, 0x0 }, // 3266 |
| 15259 | { PseudoVLUXSEG8EI64_V_M1_MF8, VLUXSEG8EI64_V, 0x5, 0x0 }, // 3267 |
| 15260 | { PseudoVLUXSEG8EI64_V_M1_MF4, VLUXSEG8EI64_V, 0x6, 0x0 }, // 3268 |
| 15261 | { PseudoVLUXSEG8EI64_V_M2_MF4, VLUXSEG8EI64_V, 0x6, 0x0 }, // 3269 |
| 15262 | { PseudoVLUXSEG8EI64_V_M1_MF2, VLUXSEG8EI64_V, 0x7, 0x0 }, // 3270 |
| 15263 | { PseudoVLUXSEG8EI64_V_M2_MF2, VLUXSEG8EI64_V, 0x7, 0x0 }, // 3271 |
| 15264 | { PseudoVLUXSEG8EI64_V_M4_MF2, VLUXSEG8EI64_V, 0x7, 0x0 }, // 3272 |
| 15265 | { PseudoVLUXSEG8EI8_V_M1_M1, VLUXSEG8EI8_V, 0x0, 0x0 }, // 3273 |
| 15266 | { PseudoVLUXSEG8EI8_V_MF2_M1, VLUXSEG8EI8_V, 0x0, 0x0 }, // 3274 |
| 15267 | { PseudoVLUXSEG8EI8_V_MF4_M1, VLUXSEG8EI8_V, 0x0, 0x0 }, // 3275 |
| 15268 | { PseudoVLUXSEG8EI8_V_MF8_M1, VLUXSEG8EI8_V, 0x0, 0x0 }, // 3276 |
| 15269 | { PseudoVLUXSEG8EI8_V_MF8_MF8, VLUXSEG8EI8_V, 0x5, 0x0 }, // 3277 |
| 15270 | { PseudoVLUXSEG8EI8_V_MF4_MF4, VLUXSEG8EI8_V, 0x6, 0x0 }, // 3278 |
| 15271 | { PseudoVLUXSEG8EI8_V_MF8_MF4, VLUXSEG8EI8_V, 0x6, 0x0 }, // 3279 |
| 15272 | { PseudoVLUXSEG8EI8_V_MF2_MF2, VLUXSEG8EI8_V, 0x7, 0x0 }, // 3280 |
| 15273 | { PseudoVLUXSEG8EI8_V_MF4_MF2, VLUXSEG8EI8_V, 0x7, 0x0 }, // 3281 |
| 15274 | { PseudoVLUXSEG8EI8_V_MF8_MF2, VLUXSEG8EI8_V, 0x7, 0x0 }, // 3282 |
| 15275 | { PseudoVMACC_VV_M1, VMACC_VV, 0x0, 0x0 }, // 3283 |
| 15276 | { PseudoVMACC_VV_M2, VMACC_VV, 0x1, 0x0 }, // 3284 |
| 15277 | { PseudoVMACC_VV_M4, VMACC_VV, 0x2, 0x0 }, // 3285 |
| 15278 | { PseudoVMACC_VV_M8, VMACC_VV, 0x3, 0x0 }, // 3286 |
| 15279 | { PseudoVMACC_VV_MF8, VMACC_VV, 0x5, 0x0 }, // 3287 |
| 15280 | { PseudoVMACC_VV_MF4, VMACC_VV, 0x6, 0x0 }, // 3288 |
| 15281 | { PseudoVMACC_VV_MF2, VMACC_VV, 0x7, 0x0 }, // 3289 |
| 15282 | { PseudoVMACC_VX_M1, VMACC_VX, 0x0, 0x0 }, // 3290 |
| 15283 | { PseudoVMACC_VX_M2, VMACC_VX, 0x1, 0x0 }, // 3291 |
| 15284 | { PseudoVMACC_VX_M4, VMACC_VX, 0x2, 0x0 }, // 3292 |
| 15285 | { PseudoVMACC_VX_M8, VMACC_VX, 0x3, 0x0 }, // 3293 |
| 15286 | { PseudoVMACC_VX_MF8, VMACC_VX, 0x5, 0x0 }, // 3294 |
| 15287 | { PseudoVMACC_VX_MF4, VMACC_VX, 0x6, 0x0 }, // 3295 |
| 15288 | { PseudoVMACC_VX_MF2, VMACC_VX, 0x7, 0x0 }, // 3296 |
| 15289 | { PseudoVMADC_VI_M1, VMADC_VI, 0x0, 0x0 }, // 3297 |
| 15290 | { PseudoVMADC_VI_M2, VMADC_VI, 0x1, 0x0 }, // 3298 |
| 15291 | { PseudoVMADC_VI_M4, VMADC_VI, 0x2, 0x0 }, // 3299 |
| 15292 | { PseudoVMADC_VI_M8, VMADC_VI, 0x3, 0x0 }, // 3300 |
| 15293 | { PseudoVMADC_VI_MF8, VMADC_VI, 0x5, 0x0 }, // 3301 |
| 15294 | { PseudoVMADC_VI_MF4, VMADC_VI, 0x6, 0x0 }, // 3302 |
| 15295 | { PseudoVMADC_VI_MF2, VMADC_VI, 0x7, 0x0 }, // 3303 |
| 15296 | { PseudoVMADC_VIM_M1, VMADC_VIM, 0x0, 0x0 }, // 3304 |
| 15297 | { PseudoVMADC_VIM_M2, VMADC_VIM, 0x1, 0x0 }, // 3305 |
| 15298 | { PseudoVMADC_VIM_M4, VMADC_VIM, 0x2, 0x0 }, // 3306 |
| 15299 | { PseudoVMADC_VIM_M8, VMADC_VIM, 0x3, 0x0 }, // 3307 |
| 15300 | { PseudoVMADC_VIM_MF8, VMADC_VIM, 0x5, 0x0 }, // 3308 |
| 15301 | { PseudoVMADC_VIM_MF4, VMADC_VIM, 0x6, 0x0 }, // 3309 |
| 15302 | { PseudoVMADC_VIM_MF2, VMADC_VIM, 0x7, 0x0 }, // 3310 |
| 15303 | { PseudoVMADC_VV_M1, VMADC_VV, 0x0, 0x0 }, // 3311 |
| 15304 | { PseudoVMADC_VV_M2, VMADC_VV, 0x1, 0x0 }, // 3312 |
| 15305 | { PseudoVMADC_VV_M4, VMADC_VV, 0x2, 0x0 }, // 3313 |
| 15306 | { PseudoVMADC_VV_M8, VMADC_VV, 0x3, 0x0 }, // 3314 |
| 15307 | { PseudoVMADC_VV_MF8, VMADC_VV, 0x5, 0x0 }, // 3315 |
| 15308 | { PseudoVMADC_VV_MF4, VMADC_VV, 0x6, 0x0 }, // 3316 |
| 15309 | { PseudoVMADC_VV_MF2, VMADC_VV, 0x7, 0x0 }, // 3317 |
| 15310 | { PseudoVMADC_VVM_M1, VMADC_VVM, 0x0, 0x0 }, // 3318 |
| 15311 | { PseudoVMADC_VVM_M2, VMADC_VVM, 0x1, 0x0 }, // 3319 |
| 15312 | { PseudoVMADC_VVM_M4, VMADC_VVM, 0x2, 0x0 }, // 3320 |
| 15313 | { PseudoVMADC_VVM_M8, VMADC_VVM, 0x3, 0x0 }, // 3321 |
| 15314 | { PseudoVMADC_VVM_MF8, VMADC_VVM, 0x5, 0x0 }, // 3322 |
| 15315 | { PseudoVMADC_VVM_MF4, VMADC_VVM, 0x6, 0x0 }, // 3323 |
| 15316 | { PseudoVMADC_VVM_MF2, VMADC_VVM, 0x7, 0x0 }, // 3324 |
| 15317 | { PseudoVMADC_VX_M1, VMADC_VX, 0x0, 0x0 }, // 3325 |
| 15318 | { PseudoVMADC_VX_M2, VMADC_VX, 0x1, 0x0 }, // 3326 |
| 15319 | { PseudoVMADC_VX_M4, VMADC_VX, 0x2, 0x0 }, // 3327 |
| 15320 | { PseudoVMADC_VX_M8, VMADC_VX, 0x3, 0x0 }, // 3328 |
| 15321 | { PseudoVMADC_VX_MF8, VMADC_VX, 0x5, 0x0 }, // 3329 |
| 15322 | { PseudoVMADC_VX_MF4, VMADC_VX, 0x6, 0x0 }, // 3330 |
| 15323 | { PseudoVMADC_VX_MF2, VMADC_VX, 0x7, 0x0 }, // 3331 |
| 15324 | { PseudoVMADC_VXM_M1, VMADC_VXM, 0x0, 0x0 }, // 3332 |
| 15325 | { PseudoVMADC_VXM_M2, VMADC_VXM, 0x1, 0x0 }, // 3333 |
| 15326 | { PseudoVMADC_VXM_M4, VMADC_VXM, 0x2, 0x0 }, // 3334 |
| 15327 | { PseudoVMADC_VXM_M8, VMADC_VXM, 0x3, 0x0 }, // 3335 |
| 15328 | { PseudoVMADC_VXM_MF8, VMADC_VXM, 0x5, 0x0 }, // 3336 |
| 15329 | { PseudoVMADC_VXM_MF4, VMADC_VXM, 0x6, 0x0 }, // 3337 |
| 15330 | { PseudoVMADC_VXM_MF2, VMADC_VXM, 0x7, 0x0 }, // 3338 |
| 15331 | { PseudoVMADD_VV_M1, VMADD_VV, 0x0, 0x0 }, // 3339 |
| 15332 | { PseudoVMADD_VV_M2, VMADD_VV, 0x1, 0x0 }, // 3340 |
| 15333 | { PseudoVMADD_VV_M4, VMADD_VV, 0x2, 0x0 }, // 3341 |
| 15334 | { PseudoVMADD_VV_M8, VMADD_VV, 0x3, 0x0 }, // 3342 |
| 15335 | { PseudoVMADD_VV_MF8, VMADD_VV, 0x5, 0x0 }, // 3343 |
| 15336 | { PseudoVMADD_VV_MF4, VMADD_VV, 0x6, 0x0 }, // 3344 |
| 15337 | { PseudoVMADD_VV_MF2, VMADD_VV, 0x7, 0x0 }, // 3345 |
| 15338 | { PseudoVMADD_VX_M1, VMADD_VX, 0x0, 0x0 }, // 3346 |
| 15339 | { PseudoVMADD_VX_M2, VMADD_VX, 0x1, 0x0 }, // 3347 |
| 15340 | { PseudoVMADD_VX_M4, VMADD_VX, 0x2, 0x0 }, // 3348 |
| 15341 | { PseudoVMADD_VX_M8, VMADD_VX, 0x3, 0x0 }, // 3349 |
| 15342 | { PseudoVMADD_VX_MF8, VMADD_VX, 0x5, 0x0 }, // 3350 |
| 15343 | { PseudoVMADD_VX_MF4, VMADD_VX, 0x6, 0x0 }, // 3351 |
| 15344 | { PseudoVMADD_VX_MF2, VMADD_VX, 0x7, 0x0 }, // 3352 |
| 15345 | { PseudoVMANDN_MM_B8, VMANDN_MM, 0x0, 0x0 }, // 3353 |
| 15346 | { PseudoVMANDN_MM_B4, VMANDN_MM, 0x1, 0x0 }, // 3354 |
| 15347 | { PseudoVMANDN_MM_B2, VMANDN_MM, 0x2, 0x0 }, // 3355 |
| 15348 | { PseudoVMANDN_MM_B1, VMANDN_MM, 0x3, 0x0 }, // 3356 |
| 15349 | { PseudoVMANDN_MM_B64, VMANDN_MM, 0x5, 0x0 }, // 3357 |
| 15350 | { PseudoVMANDN_MM_B32, VMANDN_MM, 0x6, 0x0 }, // 3358 |
| 15351 | { PseudoVMANDN_MM_B16, VMANDN_MM, 0x7, 0x0 }, // 3359 |
| 15352 | { PseudoVMAND_MM_B8, VMAND_MM, 0x0, 0x0 }, // 3360 |
| 15353 | { PseudoVMAND_MM_B4, VMAND_MM, 0x1, 0x0 }, // 3361 |
| 15354 | { PseudoVMAND_MM_B2, VMAND_MM, 0x2, 0x0 }, // 3362 |
| 15355 | { PseudoVMAND_MM_B1, VMAND_MM, 0x3, 0x0 }, // 3363 |
| 15356 | { PseudoVMAND_MM_B64, VMAND_MM, 0x5, 0x0 }, // 3364 |
| 15357 | { PseudoVMAND_MM_B32, VMAND_MM, 0x6, 0x0 }, // 3365 |
| 15358 | { PseudoVMAND_MM_B16, VMAND_MM, 0x7, 0x0 }, // 3366 |
| 15359 | { PseudoVMAXU_VV_M1, VMAXU_VV, 0x0, 0x0 }, // 3367 |
| 15360 | { PseudoVMAXU_VV_M2, VMAXU_VV, 0x1, 0x0 }, // 3368 |
| 15361 | { PseudoVMAXU_VV_M4, VMAXU_VV, 0x2, 0x0 }, // 3369 |
| 15362 | { PseudoVMAXU_VV_M8, VMAXU_VV, 0x3, 0x0 }, // 3370 |
| 15363 | { PseudoVMAXU_VV_MF8, VMAXU_VV, 0x5, 0x0 }, // 3371 |
| 15364 | { PseudoVMAXU_VV_MF4, VMAXU_VV, 0x6, 0x0 }, // 3372 |
| 15365 | { PseudoVMAXU_VV_MF2, VMAXU_VV, 0x7, 0x0 }, // 3373 |
| 15366 | { PseudoVMAXU_VX_M1, VMAXU_VX, 0x0, 0x0 }, // 3374 |
| 15367 | { PseudoVMAXU_VX_M2, VMAXU_VX, 0x1, 0x0 }, // 3375 |
| 15368 | { PseudoVMAXU_VX_M4, VMAXU_VX, 0x2, 0x0 }, // 3376 |
| 15369 | { PseudoVMAXU_VX_M8, VMAXU_VX, 0x3, 0x0 }, // 3377 |
| 15370 | { PseudoVMAXU_VX_MF8, VMAXU_VX, 0x5, 0x0 }, // 3378 |
| 15371 | { PseudoVMAXU_VX_MF4, VMAXU_VX, 0x6, 0x0 }, // 3379 |
| 15372 | { PseudoVMAXU_VX_MF2, VMAXU_VX, 0x7, 0x0 }, // 3380 |
| 15373 | { PseudoVMAX_VV_M1, VMAX_VV, 0x0, 0x0 }, // 3381 |
| 15374 | { PseudoVMAX_VV_M2, VMAX_VV, 0x1, 0x0 }, // 3382 |
| 15375 | { PseudoVMAX_VV_M4, VMAX_VV, 0x2, 0x0 }, // 3383 |
| 15376 | { PseudoVMAX_VV_M8, VMAX_VV, 0x3, 0x0 }, // 3384 |
| 15377 | { PseudoVMAX_VV_MF8, VMAX_VV, 0x5, 0x0 }, // 3385 |
| 15378 | { PseudoVMAX_VV_MF4, VMAX_VV, 0x6, 0x0 }, // 3386 |
| 15379 | { PseudoVMAX_VV_MF2, VMAX_VV, 0x7, 0x0 }, // 3387 |
| 15380 | { PseudoVMAX_VX_M1, VMAX_VX, 0x0, 0x0 }, // 3388 |
| 15381 | { PseudoVMAX_VX_M2, VMAX_VX, 0x1, 0x0 }, // 3389 |
| 15382 | { PseudoVMAX_VX_M4, VMAX_VX, 0x2, 0x0 }, // 3390 |
| 15383 | { PseudoVMAX_VX_M8, VMAX_VX, 0x3, 0x0 }, // 3391 |
| 15384 | { PseudoVMAX_VX_MF8, VMAX_VX, 0x5, 0x0 }, // 3392 |
| 15385 | { PseudoVMAX_VX_MF4, VMAX_VX, 0x6, 0x0 }, // 3393 |
| 15386 | { PseudoVMAX_VX_MF2, VMAX_VX, 0x7, 0x0 }, // 3394 |
| 15387 | { PseudoVMERGE_VIM_M1, VMERGE_VIM, 0x0, 0x0 }, // 3395 |
| 15388 | { PseudoVMERGE_VIM_M2, VMERGE_VIM, 0x1, 0x0 }, // 3396 |
| 15389 | { PseudoVMERGE_VIM_M4, VMERGE_VIM, 0x2, 0x0 }, // 3397 |
| 15390 | { PseudoVMERGE_VIM_M8, VMERGE_VIM, 0x3, 0x0 }, // 3398 |
| 15391 | { PseudoVMERGE_VIM_MF8, VMERGE_VIM, 0x5, 0x0 }, // 3399 |
| 15392 | { PseudoVMERGE_VIM_MF4, VMERGE_VIM, 0x6, 0x0 }, // 3400 |
| 15393 | { PseudoVMERGE_VIM_MF2, VMERGE_VIM, 0x7, 0x0 }, // 3401 |
| 15394 | { PseudoVMERGE_VVM_M1, VMERGE_VVM, 0x0, 0x0 }, // 3402 |
| 15395 | { PseudoVMERGE_VVM_M2, VMERGE_VVM, 0x1, 0x0 }, // 3403 |
| 15396 | { PseudoVMERGE_VVM_M4, VMERGE_VVM, 0x2, 0x0 }, // 3404 |
| 15397 | { PseudoVMERGE_VVM_M8, VMERGE_VVM, 0x3, 0x0 }, // 3405 |
| 15398 | { PseudoVMERGE_VVM_MF8, VMERGE_VVM, 0x5, 0x0 }, // 3406 |
| 15399 | { PseudoVMERGE_VVM_MF4, VMERGE_VVM, 0x6, 0x0 }, // 3407 |
| 15400 | { PseudoVMERGE_VVM_MF2, VMERGE_VVM, 0x7, 0x0 }, // 3408 |
| 15401 | { PseudoVMERGE_VXM_M1, VMERGE_VXM, 0x0, 0x0 }, // 3409 |
| 15402 | { PseudoVMERGE_VXM_M2, VMERGE_VXM, 0x1, 0x0 }, // 3410 |
| 15403 | { PseudoVMERGE_VXM_M4, VMERGE_VXM, 0x2, 0x0 }, // 3411 |
| 15404 | { PseudoVMERGE_VXM_M8, VMERGE_VXM, 0x3, 0x0 }, // 3412 |
| 15405 | { PseudoVMERGE_VXM_MF8, VMERGE_VXM, 0x5, 0x0 }, // 3413 |
| 15406 | { PseudoVMERGE_VXM_MF4, VMERGE_VXM, 0x6, 0x0 }, // 3414 |
| 15407 | { PseudoVMERGE_VXM_MF2, VMERGE_VXM, 0x7, 0x0 }, // 3415 |
| 15408 | { PseudoVMFEQ_VFPR16_M1, VMFEQ_VF, 0x0, 0x0 }, // 3416 |
| 15409 | { PseudoVMFEQ_VFPR32_M1, VMFEQ_VF, 0x0, 0x0 }, // 3417 |
| 15410 | { PseudoVMFEQ_VFPR64_M1, VMFEQ_VF, 0x0, 0x0 }, // 3418 |
| 15411 | { PseudoVMFEQ_VFPR16_M2, VMFEQ_VF, 0x1, 0x0 }, // 3419 |
| 15412 | { PseudoVMFEQ_VFPR32_M2, VMFEQ_VF, 0x1, 0x0 }, // 3420 |
| 15413 | { PseudoVMFEQ_VFPR64_M2, VMFEQ_VF, 0x1, 0x0 }, // 3421 |
| 15414 | { PseudoVMFEQ_VFPR16_M4, VMFEQ_VF, 0x2, 0x0 }, // 3422 |
| 15415 | { PseudoVMFEQ_VFPR32_M4, VMFEQ_VF, 0x2, 0x0 }, // 3423 |
| 15416 | { PseudoVMFEQ_VFPR64_M4, VMFEQ_VF, 0x2, 0x0 }, // 3424 |
| 15417 | { PseudoVMFEQ_VFPR16_M8, VMFEQ_VF, 0x3, 0x0 }, // 3425 |
| 15418 | { PseudoVMFEQ_VFPR32_M8, VMFEQ_VF, 0x3, 0x0 }, // 3426 |
| 15419 | { PseudoVMFEQ_VFPR64_M8, VMFEQ_VF, 0x3, 0x0 }, // 3427 |
| 15420 | { PseudoVMFEQ_VFPR16_MF4, VMFEQ_VF, 0x6, 0x0 }, // 3428 |
| 15421 | { PseudoVMFEQ_VFPR16_MF2, VMFEQ_VF, 0x7, 0x0 }, // 3429 |
| 15422 | { PseudoVMFEQ_VFPR32_MF2, VMFEQ_VF, 0x7, 0x0 }, // 3430 |
| 15423 | { PseudoVMFEQ_VV_M1, VMFEQ_VV, 0x0, 0x0 }, // 3431 |
| 15424 | { PseudoVMFEQ_VV_M2, VMFEQ_VV, 0x1, 0x0 }, // 3432 |
| 15425 | { PseudoVMFEQ_VV_M4, VMFEQ_VV, 0x2, 0x0 }, // 3433 |
| 15426 | { PseudoVMFEQ_VV_M8, VMFEQ_VV, 0x3, 0x0 }, // 3434 |
| 15427 | { PseudoVMFEQ_VV_MF4, VMFEQ_VV, 0x6, 0x0 }, // 3435 |
| 15428 | { PseudoVMFEQ_VV_MF2, VMFEQ_VV, 0x7, 0x0 }, // 3436 |
| 15429 | { PseudoVMFGE_VFPR16_M1, VMFGE_VF, 0x0, 0x0 }, // 3437 |
| 15430 | { PseudoVMFGE_VFPR32_M1, VMFGE_VF, 0x0, 0x0 }, // 3438 |
| 15431 | { PseudoVMFGE_VFPR64_M1, VMFGE_VF, 0x0, 0x0 }, // 3439 |
| 15432 | { PseudoVMFGE_VFPR16_M2, VMFGE_VF, 0x1, 0x0 }, // 3440 |
| 15433 | { PseudoVMFGE_VFPR32_M2, VMFGE_VF, 0x1, 0x0 }, // 3441 |
| 15434 | { PseudoVMFGE_VFPR64_M2, VMFGE_VF, 0x1, 0x0 }, // 3442 |
| 15435 | { PseudoVMFGE_VFPR16_M4, VMFGE_VF, 0x2, 0x0 }, // 3443 |
| 15436 | { PseudoVMFGE_VFPR32_M4, VMFGE_VF, 0x2, 0x0 }, // 3444 |
| 15437 | { PseudoVMFGE_VFPR64_M4, VMFGE_VF, 0x2, 0x0 }, // 3445 |
| 15438 | { PseudoVMFGE_VFPR16_M8, VMFGE_VF, 0x3, 0x0 }, // 3446 |
| 15439 | { PseudoVMFGE_VFPR32_M8, VMFGE_VF, 0x3, 0x0 }, // 3447 |
| 15440 | { PseudoVMFGE_VFPR64_M8, VMFGE_VF, 0x3, 0x0 }, // 3448 |
| 15441 | { PseudoVMFGE_VFPR16_MF4, VMFGE_VF, 0x6, 0x0 }, // 3449 |
| 15442 | { PseudoVMFGE_VFPR16_MF2, VMFGE_VF, 0x7, 0x0 }, // 3450 |
| 15443 | { PseudoVMFGE_VFPR32_MF2, VMFGE_VF, 0x7, 0x0 }, // 3451 |
| 15444 | { PseudoVMFGT_VFPR16_M1, VMFGT_VF, 0x0, 0x0 }, // 3452 |
| 15445 | { PseudoVMFGT_VFPR32_M1, VMFGT_VF, 0x0, 0x0 }, // 3453 |
| 15446 | { PseudoVMFGT_VFPR64_M1, VMFGT_VF, 0x0, 0x0 }, // 3454 |
| 15447 | { PseudoVMFGT_VFPR16_M2, VMFGT_VF, 0x1, 0x0 }, // 3455 |
| 15448 | { PseudoVMFGT_VFPR32_M2, VMFGT_VF, 0x1, 0x0 }, // 3456 |
| 15449 | { PseudoVMFGT_VFPR64_M2, VMFGT_VF, 0x1, 0x0 }, // 3457 |
| 15450 | { PseudoVMFGT_VFPR16_M4, VMFGT_VF, 0x2, 0x0 }, // 3458 |
| 15451 | { PseudoVMFGT_VFPR32_M4, VMFGT_VF, 0x2, 0x0 }, // 3459 |
| 15452 | { PseudoVMFGT_VFPR64_M4, VMFGT_VF, 0x2, 0x0 }, // 3460 |
| 15453 | { PseudoVMFGT_VFPR16_M8, VMFGT_VF, 0x3, 0x0 }, // 3461 |
| 15454 | { PseudoVMFGT_VFPR32_M8, VMFGT_VF, 0x3, 0x0 }, // 3462 |
| 15455 | { PseudoVMFGT_VFPR64_M8, VMFGT_VF, 0x3, 0x0 }, // 3463 |
| 15456 | { PseudoVMFGT_VFPR16_MF4, VMFGT_VF, 0x6, 0x0 }, // 3464 |
| 15457 | { PseudoVMFGT_VFPR16_MF2, VMFGT_VF, 0x7, 0x0 }, // 3465 |
| 15458 | { PseudoVMFGT_VFPR32_MF2, VMFGT_VF, 0x7, 0x0 }, // 3466 |
| 15459 | { PseudoVMFLE_VFPR16_M1, VMFLE_VF, 0x0, 0x0 }, // 3467 |
| 15460 | { PseudoVMFLE_VFPR32_M1, VMFLE_VF, 0x0, 0x0 }, // 3468 |
| 15461 | { PseudoVMFLE_VFPR64_M1, VMFLE_VF, 0x0, 0x0 }, // 3469 |
| 15462 | { PseudoVMFLE_VFPR16_M2, VMFLE_VF, 0x1, 0x0 }, // 3470 |
| 15463 | { PseudoVMFLE_VFPR32_M2, VMFLE_VF, 0x1, 0x0 }, // 3471 |
| 15464 | { PseudoVMFLE_VFPR64_M2, VMFLE_VF, 0x1, 0x0 }, // 3472 |
| 15465 | { PseudoVMFLE_VFPR16_M4, VMFLE_VF, 0x2, 0x0 }, // 3473 |
| 15466 | { PseudoVMFLE_VFPR32_M4, VMFLE_VF, 0x2, 0x0 }, // 3474 |
| 15467 | { PseudoVMFLE_VFPR64_M4, VMFLE_VF, 0x2, 0x0 }, // 3475 |
| 15468 | { PseudoVMFLE_VFPR16_M8, VMFLE_VF, 0x3, 0x0 }, // 3476 |
| 15469 | { PseudoVMFLE_VFPR32_M8, VMFLE_VF, 0x3, 0x0 }, // 3477 |
| 15470 | { PseudoVMFLE_VFPR64_M8, VMFLE_VF, 0x3, 0x0 }, // 3478 |
| 15471 | { PseudoVMFLE_VFPR16_MF4, VMFLE_VF, 0x6, 0x0 }, // 3479 |
| 15472 | { PseudoVMFLE_VFPR16_MF2, VMFLE_VF, 0x7, 0x0 }, // 3480 |
| 15473 | { PseudoVMFLE_VFPR32_MF2, VMFLE_VF, 0x7, 0x0 }, // 3481 |
| 15474 | { PseudoVMFLE_VV_M1, VMFLE_VV, 0x0, 0x0 }, // 3482 |
| 15475 | { PseudoVMFLE_VV_M2, VMFLE_VV, 0x1, 0x0 }, // 3483 |
| 15476 | { PseudoVMFLE_VV_M4, VMFLE_VV, 0x2, 0x0 }, // 3484 |
| 15477 | { PseudoVMFLE_VV_M8, VMFLE_VV, 0x3, 0x0 }, // 3485 |
| 15478 | { PseudoVMFLE_VV_MF4, VMFLE_VV, 0x6, 0x0 }, // 3486 |
| 15479 | { PseudoVMFLE_VV_MF2, VMFLE_VV, 0x7, 0x0 }, // 3487 |
| 15480 | { PseudoVMFLT_VFPR16_M1, VMFLT_VF, 0x0, 0x0 }, // 3488 |
| 15481 | { PseudoVMFLT_VFPR32_M1, VMFLT_VF, 0x0, 0x0 }, // 3489 |
| 15482 | { PseudoVMFLT_VFPR64_M1, VMFLT_VF, 0x0, 0x0 }, // 3490 |
| 15483 | { PseudoVMFLT_VFPR16_M2, VMFLT_VF, 0x1, 0x0 }, // 3491 |
| 15484 | { PseudoVMFLT_VFPR32_M2, VMFLT_VF, 0x1, 0x0 }, // 3492 |
| 15485 | { PseudoVMFLT_VFPR64_M2, VMFLT_VF, 0x1, 0x0 }, // 3493 |
| 15486 | { PseudoVMFLT_VFPR16_M4, VMFLT_VF, 0x2, 0x0 }, // 3494 |
| 15487 | { PseudoVMFLT_VFPR32_M4, VMFLT_VF, 0x2, 0x0 }, // 3495 |
| 15488 | { PseudoVMFLT_VFPR64_M4, VMFLT_VF, 0x2, 0x0 }, // 3496 |
| 15489 | { PseudoVMFLT_VFPR16_M8, VMFLT_VF, 0x3, 0x0 }, // 3497 |
| 15490 | { PseudoVMFLT_VFPR32_M8, VMFLT_VF, 0x3, 0x0 }, // 3498 |
| 15491 | { PseudoVMFLT_VFPR64_M8, VMFLT_VF, 0x3, 0x0 }, // 3499 |
| 15492 | { PseudoVMFLT_VFPR16_MF4, VMFLT_VF, 0x6, 0x0 }, // 3500 |
| 15493 | { PseudoVMFLT_VFPR16_MF2, VMFLT_VF, 0x7, 0x0 }, // 3501 |
| 15494 | { PseudoVMFLT_VFPR32_MF2, VMFLT_VF, 0x7, 0x0 }, // 3502 |
| 15495 | { PseudoVMFLT_VV_M1, VMFLT_VV, 0x0, 0x0 }, // 3503 |
| 15496 | { PseudoVMFLT_VV_M2, VMFLT_VV, 0x1, 0x0 }, // 3504 |
| 15497 | { PseudoVMFLT_VV_M4, VMFLT_VV, 0x2, 0x0 }, // 3505 |
| 15498 | { PseudoVMFLT_VV_M8, VMFLT_VV, 0x3, 0x0 }, // 3506 |
| 15499 | { PseudoVMFLT_VV_MF4, VMFLT_VV, 0x6, 0x0 }, // 3507 |
| 15500 | { PseudoVMFLT_VV_MF2, VMFLT_VV, 0x7, 0x0 }, // 3508 |
| 15501 | { PseudoVMFNE_VFPR16_M1, VMFNE_VF, 0x0, 0x0 }, // 3509 |
| 15502 | { PseudoVMFNE_VFPR32_M1, VMFNE_VF, 0x0, 0x0 }, // 3510 |
| 15503 | { PseudoVMFNE_VFPR64_M1, VMFNE_VF, 0x0, 0x0 }, // 3511 |
| 15504 | { PseudoVMFNE_VFPR16_M2, VMFNE_VF, 0x1, 0x0 }, // 3512 |
| 15505 | { PseudoVMFNE_VFPR32_M2, VMFNE_VF, 0x1, 0x0 }, // 3513 |
| 15506 | { PseudoVMFNE_VFPR64_M2, VMFNE_VF, 0x1, 0x0 }, // 3514 |
| 15507 | { PseudoVMFNE_VFPR16_M4, VMFNE_VF, 0x2, 0x0 }, // 3515 |
| 15508 | { PseudoVMFNE_VFPR32_M4, VMFNE_VF, 0x2, 0x0 }, // 3516 |
| 15509 | { PseudoVMFNE_VFPR64_M4, VMFNE_VF, 0x2, 0x0 }, // 3517 |
| 15510 | { PseudoVMFNE_VFPR16_M8, VMFNE_VF, 0x3, 0x0 }, // 3518 |
| 15511 | { PseudoVMFNE_VFPR32_M8, VMFNE_VF, 0x3, 0x0 }, // 3519 |
| 15512 | { PseudoVMFNE_VFPR64_M8, VMFNE_VF, 0x3, 0x0 }, // 3520 |
| 15513 | { PseudoVMFNE_VFPR16_MF4, VMFNE_VF, 0x6, 0x0 }, // 3521 |
| 15514 | { PseudoVMFNE_VFPR16_MF2, VMFNE_VF, 0x7, 0x0 }, // 3522 |
| 15515 | { PseudoVMFNE_VFPR32_MF2, VMFNE_VF, 0x7, 0x0 }, // 3523 |
| 15516 | { PseudoVMFNE_VV_M1, VMFNE_VV, 0x0, 0x0 }, // 3524 |
| 15517 | { PseudoVMFNE_VV_M2, VMFNE_VV, 0x1, 0x0 }, // 3525 |
| 15518 | { PseudoVMFNE_VV_M4, VMFNE_VV, 0x2, 0x0 }, // 3526 |
| 15519 | { PseudoVMFNE_VV_M8, VMFNE_VV, 0x3, 0x0 }, // 3527 |
| 15520 | { PseudoVMFNE_VV_MF4, VMFNE_VV, 0x6, 0x0 }, // 3528 |
| 15521 | { PseudoVMFNE_VV_MF2, VMFNE_VV, 0x7, 0x0 }, // 3529 |
| 15522 | { PseudoVMINU_VV_M1, VMINU_VV, 0x0, 0x0 }, // 3530 |
| 15523 | { PseudoVMINU_VV_M2, VMINU_VV, 0x1, 0x0 }, // 3531 |
| 15524 | { PseudoVMINU_VV_M4, VMINU_VV, 0x2, 0x0 }, // 3532 |
| 15525 | { PseudoVMINU_VV_M8, VMINU_VV, 0x3, 0x0 }, // 3533 |
| 15526 | { PseudoVMINU_VV_MF8, VMINU_VV, 0x5, 0x0 }, // 3534 |
| 15527 | { PseudoVMINU_VV_MF4, VMINU_VV, 0x6, 0x0 }, // 3535 |
| 15528 | { PseudoVMINU_VV_MF2, VMINU_VV, 0x7, 0x0 }, // 3536 |
| 15529 | { PseudoVMINU_VX_M1, VMINU_VX, 0x0, 0x0 }, // 3537 |
| 15530 | { PseudoVMINU_VX_M2, VMINU_VX, 0x1, 0x0 }, // 3538 |
| 15531 | { PseudoVMINU_VX_M4, VMINU_VX, 0x2, 0x0 }, // 3539 |
| 15532 | { PseudoVMINU_VX_M8, VMINU_VX, 0x3, 0x0 }, // 3540 |
| 15533 | { PseudoVMINU_VX_MF8, VMINU_VX, 0x5, 0x0 }, // 3541 |
| 15534 | { PseudoVMINU_VX_MF4, VMINU_VX, 0x6, 0x0 }, // 3542 |
| 15535 | { PseudoVMINU_VX_MF2, VMINU_VX, 0x7, 0x0 }, // 3543 |
| 15536 | { PseudoVMIN_VV_M1, VMIN_VV, 0x0, 0x0 }, // 3544 |
| 15537 | { PseudoVMIN_VV_M2, VMIN_VV, 0x1, 0x0 }, // 3545 |
| 15538 | { PseudoVMIN_VV_M4, VMIN_VV, 0x2, 0x0 }, // 3546 |
| 15539 | { PseudoVMIN_VV_M8, VMIN_VV, 0x3, 0x0 }, // 3547 |
| 15540 | { PseudoVMIN_VV_MF8, VMIN_VV, 0x5, 0x0 }, // 3548 |
| 15541 | { PseudoVMIN_VV_MF4, VMIN_VV, 0x6, 0x0 }, // 3549 |
| 15542 | { PseudoVMIN_VV_MF2, VMIN_VV, 0x7, 0x0 }, // 3550 |
| 15543 | { PseudoVMIN_VX_M1, VMIN_VX, 0x0, 0x0 }, // 3551 |
| 15544 | { PseudoVMIN_VX_M2, VMIN_VX, 0x1, 0x0 }, // 3552 |
| 15545 | { PseudoVMIN_VX_M4, VMIN_VX, 0x2, 0x0 }, // 3553 |
| 15546 | { PseudoVMIN_VX_M8, VMIN_VX, 0x3, 0x0 }, // 3554 |
| 15547 | { PseudoVMIN_VX_MF8, VMIN_VX, 0x5, 0x0 }, // 3555 |
| 15548 | { PseudoVMIN_VX_MF4, VMIN_VX, 0x6, 0x0 }, // 3556 |
| 15549 | { PseudoVMIN_VX_MF2, VMIN_VX, 0x7, 0x0 }, // 3557 |
| 15550 | { PseudoVMNAND_MM_B8, VMNAND_MM, 0x0, 0x0 }, // 3558 |
| 15551 | { PseudoVMNAND_MM_B4, VMNAND_MM, 0x1, 0x0 }, // 3559 |
| 15552 | { PseudoVMNAND_MM_B2, VMNAND_MM, 0x2, 0x0 }, // 3560 |
| 15553 | { PseudoVMNAND_MM_B1, VMNAND_MM, 0x3, 0x0 }, // 3561 |
| 15554 | { PseudoVMNAND_MM_B64, VMNAND_MM, 0x5, 0x0 }, // 3562 |
| 15555 | { PseudoVMNAND_MM_B32, VMNAND_MM, 0x6, 0x0 }, // 3563 |
| 15556 | { PseudoVMNAND_MM_B16, VMNAND_MM, 0x7, 0x0 }, // 3564 |
| 15557 | { PseudoVMNOR_MM_B8, VMNOR_MM, 0x0, 0x0 }, // 3565 |
| 15558 | { PseudoVMNOR_MM_B4, VMNOR_MM, 0x1, 0x0 }, // 3566 |
| 15559 | { PseudoVMNOR_MM_B2, VMNOR_MM, 0x2, 0x0 }, // 3567 |
| 15560 | { PseudoVMNOR_MM_B1, VMNOR_MM, 0x3, 0x0 }, // 3568 |
| 15561 | { PseudoVMNOR_MM_B64, VMNOR_MM, 0x5, 0x0 }, // 3569 |
| 15562 | { PseudoVMNOR_MM_B32, VMNOR_MM, 0x6, 0x0 }, // 3570 |
| 15563 | { PseudoVMNOR_MM_B16, VMNOR_MM, 0x7, 0x0 }, // 3571 |
| 15564 | { PseudoVMORN_MM_B8, VMORN_MM, 0x0, 0x0 }, // 3572 |
| 15565 | { PseudoVMORN_MM_B4, VMORN_MM, 0x1, 0x0 }, // 3573 |
| 15566 | { PseudoVMORN_MM_B2, VMORN_MM, 0x2, 0x0 }, // 3574 |
| 15567 | { PseudoVMORN_MM_B1, VMORN_MM, 0x3, 0x0 }, // 3575 |
| 15568 | { PseudoVMORN_MM_B64, VMORN_MM, 0x5, 0x0 }, // 3576 |
| 15569 | { PseudoVMORN_MM_B32, VMORN_MM, 0x6, 0x0 }, // 3577 |
| 15570 | { PseudoVMORN_MM_B16, VMORN_MM, 0x7, 0x0 }, // 3578 |
| 15571 | { PseudoVMOR_MM_B8, VMOR_MM, 0x0, 0x0 }, // 3579 |
| 15572 | { PseudoVMOR_MM_B4, VMOR_MM, 0x1, 0x0 }, // 3580 |
| 15573 | { PseudoVMOR_MM_B2, VMOR_MM, 0x2, 0x0 }, // 3581 |
| 15574 | { PseudoVMOR_MM_B1, VMOR_MM, 0x3, 0x0 }, // 3582 |
| 15575 | { PseudoVMOR_MM_B64, VMOR_MM, 0x5, 0x0 }, // 3583 |
| 15576 | { PseudoVMOR_MM_B32, VMOR_MM, 0x6, 0x0 }, // 3584 |
| 15577 | { PseudoVMOR_MM_B16, VMOR_MM, 0x7, 0x0 }, // 3585 |
| 15578 | { PseudoVMSBC_VV_M1, VMSBC_VV, 0x0, 0x0 }, // 3586 |
| 15579 | { PseudoVMSBC_VV_M2, VMSBC_VV, 0x1, 0x0 }, // 3587 |
| 15580 | { PseudoVMSBC_VV_M4, VMSBC_VV, 0x2, 0x0 }, // 3588 |
| 15581 | { PseudoVMSBC_VV_M8, VMSBC_VV, 0x3, 0x0 }, // 3589 |
| 15582 | { PseudoVMSBC_VV_MF8, VMSBC_VV, 0x5, 0x0 }, // 3590 |
| 15583 | { PseudoVMSBC_VV_MF4, VMSBC_VV, 0x6, 0x0 }, // 3591 |
| 15584 | { PseudoVMSBC_VV_MF2, VMSBC_VV, 0x7, 0x0 }, // 3592 |
| 15585 | { PseudoVMSBC_VVM_M1, VMSBC_VVM, 0x0, 0x0 }, // 3593 |
| 15586 | { PseudoVMSBC_VVM_M2, VMSBC_VVM, 0x1, 0x0 }, // 3594 |
| 15587 | { PseudoVMSBC_VVM_M4, VMSBC_VVM, 0x2, 0x0 }, // 3595 |
| 15588 | { PseudoVMSBC_VVM_M8, VMSBC_VVM, 0x3, 0x0 }, // 3596 |
| 15589 | { PseudoVMSBC_VVM_MF8, VMSBC_VVM, 0x5, 0x0 }, // 3597 |
| 15590 | { PseudoVMSBC_VVM_MF4, VMSBC_VVM, 0x6, 0x0 }, // 3598 |
| 15591 | { PseudoVMSBC_VVM_MF2, VMSBC_VVM, 0x7, 0x0 }, // 3599 |
| 15592 | { PseudoVMSBC_VX_M1, VMSBC_VX, 0x0, 0x0 }, // 3600 |
| 15593 | { PseudoVMSBC_VX_M2, VMSBC_VX, 0x1, 0x0 }, // 3601 |
| 15594 | { PseudoVMSBC_VX_M4, VMSBC_VX, 0x2, 0x0 }, // 3602 |
| 15595 | { PseudoVMSBC_VX_M8, VMSBC_VX, 0x3, 0x0 }, // 3603 |
| 15596 | { PseudoVMSBC_VX_MF8, VMSBC_VX, 0x5, 0x0 }, // 3604 |
| 15597 | { PseudoVMSBC_VX_MF4, VMSBC_VX, 0x6, 0x0 }, // 3605 |
| 15598 | { PseudoVMSBC_VX_MF2, VMSBC_VX, 0x7, 0x0 }, // 3606 |
| 15599 | { PseudoVMSBC_VXM_M1, VMSBC_VXM, 0x0, 0x0 }, // 3607 |
| 15600 | { PseudoVMSBC_VXM_M2, VMSBC_VXM, 0x1, 0x0 }, // 3608 |
| 15601 | { PseudoVMSBC_VXM_M4, VMSBC_VXM, 0x2, 0x0 }, // 3609 |
| 15602 | { PseudoVMSBC_VXM_M8, VMSBC_VXM, 0x3, 0x0 }, // 3610 |
| 15603 | { PseudoVMSBC_VXM_MF8, VMSBC_VXM, 0x5, 0x0 }, // 3611 |
| 15604 | { PseudoVMSBC_VXM_MF4, VMSBC_VXM, 0x6, 0x0 }, // 3612 |
| 15605 | { PseudoVMSBC_VXM_MF2, VMSBC_VXM, 0x7, 0x0 }, // 3613 |
| 15606 | { PseudoVMSBF_M_B8, VMSBF_M, 0x0, 0x0 }, // 3614 |
| 15607 | { PseudoVMSBF_M_B4, VMSBF_M, 0x1, 0x0 }, // 3615 |
| 15608 | { PseudoVMSBF_M_B2, VMSBF_M, 0x2, 0x0 }, // 3616 |
| 15609 | { PseudoVMSBF_M_B1, VMSBF_M, 0x3, 0x0 }, // 3617 |
| 15610 | { PseudoVMSBF_M_B64, VMSBF_M, 0x5, 0x0 }, // 3618 |
| 15611 | { PseudoVMSBF_M_B32, VMSBF_M, 0x6, 0x0 }, // 3619 |
| 15612 | { PseudoVMSBF_M_B16, VMSBF_M, 0x7, 0x0 }, // 3620 |
| 15613 | { PseudoVMSEQ_VI_M1, VMSEQ_VI, 0x0, 0x0 }, // 3621 |
| 15614 | { PseudoVMSEQ_VI_M2, VMSEQ_VI, 0x1, 0x0 }, // 3622 |
| 15615 | { PseudoVMSEQ_VI_M4, VMSEQ_VI, 0x2, 0x0 }, // 3623 |
| 15616 | { PseudoVMSEQ_VI_M8, VMSEQ_VI, 0x3, 0x0 }, // 3624 |
| 15617 | { PseudoVMSEQ_VI_MF8, VMSEQ_VI, 0x5, 0x0 }, // 3625 |
| 15618 | { PseudoVMSEQ_VI_MF4, VMSEQ_VI, 0x6, 0x0 }, // 3626 |
| 15619 | { PseudoVMSEQ_VI_MF2, VMSEQ_VI, 0x7, 0x0 }, // 3627 |
| 15620 | { PseudoVMSEQ_VV_M1, VMSEQ_VV, 0x0, 0x0 }, // 3628 |
| 15621 | { PseudoVMSEQ_VV_M2, VMSEQ_VV, 0x1, 0x0 }, // 3629 |
| 15622 | { PseudoVMSEQ_VV_M4, VMSEQ_VV, 0x2, 0x0 }, // 3630 |
| 15623 | { PseudoVMSEQ_VV_M8, VMSEQ_VV, 0x3, 0x0 }, // 3631 |
| 15624 | { PseudoVMSEQ_VV_MF8, VMSEQ_VV, 0x5, 0x0 }, // 3632 |
| 15625 | { PseudoVMSEQ_VV_MF4, VMSEQ_VV, 0x6, 0x0 }, // 3633 |
| 15626 | { PseudoVMSEQ_VV_MF2, VMSEQ_VV, 0x7, 0x0 }, // 3634 |
| 15627 | { PseudoVMSEQ_VX_M1, VMSEQ_VX, 0x0, 0x0 }, // 3635 |
| 15628 | { PseudoVMSEQ_VX_M2, VMSEQ_VX, 0x1, 0x0 }, // 3636 |
| 15629 | { PseudoVMSEQ_VX_M4, VMSEQ_VX, 0x2, 0x0 }, // 3637 |
| 15630 | { PseudoVMSEQ_VX_M8, VMSEQ_VX, 0x3, 0x0 }, // 3638 |
| 15631 | { PseudoVMSEQ_VX_MF8, VMSEQ_VX, 0x5, 0x0 }, // 3639 |
| 15632 | { PseudoVMSEQ_VX_MF4, VMSEQ_VX, 0x6, 0x0 }, // 3640 |
| 15633 | { PseudoVMSEQ_VX_MF2, VMSEQ_VX, 0x7, 0x0 }, // 3641 |
| 15634 | { PseudoVMSGTU_VI_M1, VMSGTU_VI, 0x0, 0x0 }, // 3642 |
| 15635 | { PseudoVMSGTU_VI_M2, VMSGTU_VI, 0x1, 0x0 }, // 3643 |
| 15636 | { PseudoVMSGTU_VI_M4, VMSGTU_VI, 0x2, 0x0 }, // 3644 |
| 15637 | { PseudoVMSGTU_VI_M8, VMSGTU_VI, 0x3, 0x0 }, // 3645 |
| 15638 | { PseudoVMSGTU_VI_MF8, VMSGTU_VI, 0x5, 0x0 }, // 3646 |
| 15639 | { PseudoVMSGTU_VI_MF4, VMSGTU_VI, 0x6, 0x0 }, // 3647 |
| 15640 | { PseudoVMSGTU_VI_MF2, VMSGTU_VI, 0x7, 0x0 }, // 3648 |
| 15641 | { PseudoVMSGTU_VX_M1, VMSGTU_VX, 0x0, 0x0 }, // 3649 |
| 15642 | { PseudoVMSGTU_VX_M2, VMSGTU_VX, 0x1, 0x0 }, // 3650 |
| 15643 | { PseudoVMSGTU_VX_M4, VMSGTU_VX, 0x2, 0x0 }, // 3651 |
| 15644 | { PseudoVMSGTU_VX_M8, VMSGTU_VX, 0x3, 0x0 }, // 3652 |
| 15645 | { PseudoVMSGTU_VX_MF8, VMSGTU_VX, 0x5, 0x0 }, // 3653 |
| 15646 | { PseudoVMSGTU_VX_MF4, VMSGTU_VX, 0x6, 0x0 }, // 3654 |
| 15647 | { PseudoVMSGTU_VX_MF2, VMSGTU_VX, 0x7, 0x0 }, // 3655 |
| 15648 | { PseudoVMSGT_VI_M1, VMSGT_VI, 0x0, 0x0 }, // 3656 |
| 15649 | { PseudoVMSGT_VI_M2, VMSGT_VI, 0x1, 0x0 }, // 3657 |
| 15650 | { PseudoVMSGT_VI_M4, VMSGT_VI, 0x2, 0x0 }, // 3658 |
| 15651 | { PseudoVMSGT_VI_M8, VMSGT_VI, 0x3, 0x0 }, // 3659 |
| 15652 | { PseudoVMSGT_VI_MF8, VMSGT_VI, 0x5, 0x0 }, // 3660 |
| 15653 | { PseudoVMSGT_VI_MF4, VMSGT_VI, 0x6, 0x0 }, // 3661 |
| 15654 | { PseudoVMSGT_VI_MF2, VMSGT_VI, 0x7, 0x0 }, // 3662 |
| 15655 | { PseudoVMSGT_VX_M1, VMSGT_VX, 0x0, 0x0 }, // 3663 |
| 15656 | { PseudoVMSGT_VX_M2, VMSGT_VX, 0x1, 0x0 }, // 3664 |
| 15657 | { PseudoVMSGT_VX_M4, VMSGT_VX, 0x2, 0x0 }, // 3665 |
| 15658 | { PseudoVMSGT_VX_M8, VMSGT_VX, 0x3, 0x0 }, // 3666 |
| 15659 | { PseudoVMSGT_VX_MF8, VMSGT_VX, 0x5, 0x0 }, // 3667 |
| 15660 | { PseudoVMSGT_VX_MF4, VMSGT_VX, 0x6, 0x0 }, // 3668 |
| 15661 | { PseudoVMSGT_VX_MF2, VMSGT_VX, 0x7, 0x0 }, // 3669 |
| 15662 | { PseudoVMSIF_M_B8, VMSIF_M, 0x0, 0x0 }, // 3670 |
| 15663 | { PseudoVMSIF_M_B4, VMSIF_M, 0x1, 0x0 }, // 3671 |
| 15664 | { PseudoVMSIF_M_B2, VMSIF_M, 0x2, 0x0 }, // 3672 |
| 15665 | { PseudoVMSIF_M_B1, VMSIF_M, 0x3, 0x0 }, // 3673 |
| 15666 | { PseudoVMSIF_M_B64, VMSIF_M, 0x5, 0x0 }, // 3674 |
| 15667 | { PseudoVMSIF_M_B32, VMSIF_M, 0x6, 0x0 }, // 3675 |
| 15668 | { PseudoVMSIF_M_B16, VMSIF_M, 0x7, 0x0 }, // 3676 |
| 15669 | { PseudoVMSLEU_VI_M1, VMSLEU_VI, 0x0, 0x0 }, // 3677 |
| 15670 | { PseudoVMSLEU_VI_M2, VMSLEU_VI, 0x1, 0x0 }, // 3678 |
| 15671 | { PseudoVMSLEU_VI_M4, VMSLEU_VI, 0x2, 0x0 }, // 3679 |
| 15672 | { PseudoVMSLEU_VI_M8, VMSLEU_VI, 0x3, 0x0 }, // 3680 |
| 15673 | { PseudoVMSLEU_VI_MF8, VMSLEU_VI, 0x5, 0x0 }, // 3681 |
| 15674 | { PseudoVMSLEU_VI_MF4, VMSLEU_VI, 0x6, 0x0 }, // 3682 |
| 15675 | { PseudoVMSLEU_VI_MF2, VMSLEU_VI, 0x7, 0x0 }, // 3683 |
| 15676 | { PseudoVMSLEU_VV_M1, VMSLEU_VV, 0x0, 0x0 }, // 3684 |
| 15677 | { PseudoVMSLEU_VV_M2, VMSLEU_VV, 0x1, 0x0 }, // 3685 |
| 15678 | { PseudoVMSLEU_VV_M4, VMSLEU_VV, 0x2, 0x0 }, // 3686 |
| 15679 | { PseudoVMSLEU_VV_M8, VMSLEU_VV, 0x3, 0x0 }, // 3687 |
| 15680 | { PseudoVMSLEU_VV_MF8, VMSLEU_VV, 0x5, 0x0 }, // 3688 |
| 15681 | { PseudoVMSLEU_VV_MF4, VMSLEU_VV, 0x6, 0x0 }, // 3689 |
| 15682 | { PseudoVMSLEU_VV_MF2, VMSLEU_VV, 0x7, 0x0 }, // 3690 |
| 15683 | { PseudoVMSLEU_VX_M1, VMSLEU_VX, 0x0, 0x0 }, // 3691 |
| 15684 | { PseudoVMSLEU_VX_M2, VMSLEU_VX, 0x1, 0x0 }, // 3692 |
| 15685 | { PseudoVMSLEU_VX_M4, VMSLEU_VX, 0x2, 0x0 }, // 3693 |
| 15686 | { PseudoVMSLEU_VX_M8, VMSLEU_VX, 0x3, 0x0 }, // 3694 |
| 15687 | { PseudoVMSLEU_VX_MF8, VMSLEU_VX, 0x5, 0x0 }, // 3695 |
| 15688 | { PseudoVMSLEU_VX_MF4, VMSLEU_VX, 0x6, 0x0 }, // 3696 |
| 15689 | { PseudoVMSLEU_VX_MF2, VMSLEU_VX, 0x7, 0x0 }, // 3697 |
| 15690 | { PseudoVMSLE_VI_M1, VMSLE_VI, 0x0, 0x0 }, // 3698 |
| 15691 | { PseudoVMSLE_VI_M2, VMSLE_VI, 0x1, 0x0 }, // 3699 |
| 15692 | { PseudoVMSLE_VI_M4, VMSLE_VI, 0x2, 0x0 }, // 3700 |
| 15693 | { PseudoVMSLE_VI_M8, VMSLE_VI, 0x3, 0x0 }, // 3701 |
| 15694 | { PseudoVMSLE_VI_MF8, VMSLE_VI, 0x5, 0x0 }, // 3702 |
| 15695 | { PseudoVMSLE_VI_MF4, VMSLE_VI, 0x6, 0x0 }, // 3703 |
| 15696 | { PseudoVMSLE_VI_MF2, VMSLE_VI, 0x7, 0x0 }, // 3704 |
| 15697 | { PseudoVMSLE_VV_M1, VMSLE_VV, 0x0, 0x0 }, // 3705 |
| 15698 | { PseudoVMSLE_VV_M2, VMSLE_VV, 0x1, 0x0 }, // 3706 |
| 15699 | { PseudoVMSLE_VV_M4, VMSLE_VV, 0x2, 0x0 }, // 3707 |
| 15700 | { PseudoVMSLE_VV_M8, VMSLE_VV, 0x3, 0x0 }, // 3708 |
| 15701 | { PseudoVMSLE_VV_MF8, VMSLE_VV, 0x5, 0x0 }, // 3709 |
| 15702 | { PseudoVMSLE_VV_MF4, VMSLE_VV, 0x6, 0x0 }, // 3710 |
| 15703 | { PseudoVMSLE_VV_MF2, VMSLE_VV, 0x7, 0x0 }, // 3711 |
| 15704 | { PseudoVMSLE_VX_M1, VMSLE_VX, 0x0, 0x0 }, // 3712 |
| 15705 | { PseudoVMSLE_VX_M2, VMSLE_VX, 0x1, 0x0 }, // 3713 |
| 15706 | { PseudoVMSLE_VX_M4, VMSLE_VX, 0x2, 0x0 }, // 3714 |
| 15707 | { PseudoVMSLE_VX_M8, VMSLE_VX, 0x3, 0x0 }, // 3715 |
| 15708 | { PseudoVMSLE_VX_MF8, VMSLE_VX, 0x5, 0x0 }, // 3716 |
| 15709 | { PseudoVMSLE_VX_MF4, VMSLE_VX, 0x6, 0x0 }, // 3717 |
| 15710 | { PseudoVMSLE_VX_MF2, VMSLE_VX, 0x7, 0x0 }, // 3718 |
| 15711 | { PseudoVMSLTU_VV_M1, VMSLTU_VV, 0x0, 0x0 }, // 3719 |
| 15712 | { PseudoVMSLTU_VV_M2, VMSLTU_VV, 0x1, 0x0 }, // 3720 |
| 15713 | { PseudoVMSLTU_VV_M4, VMSLTU_VV, 0x2, 0x0 }, // 3721 |
| 15714 | { PseudoVMSLTU_VV_M8, VMSLTU_VV, 0x3, 0x0 }, // 3722 |
| 15715 | { PseudoVMSLTU_VV_MF8, VMSLTU_VV, 0x5, 0x0 }, // 3723 |
| 15716 | { PseudoVMSLTU_VV_MF4, VMSLTU_VV, 0x6, 0x0 }, // 3724 |
| 15717 | { PseudoVMSLTU_VV_MF2, VMSLTU_VV, 0x7, 0x0 }, // 3725 |
| 15718 | { PseudoVMSLTU_VX_M1, VMSLTU_VX, 0x0, 0x0 }, // 3726 |
| 15719 | { PseudoVMSLTU_VX_M2, VMSLTU_VX, 0x1, 0x0 }, // 3727 |
| 15720 | { PseudoVMSLTU_VX_M4, VMSLTU_VX, 0x2, 0x0 }, // 3728 |
| 15721 | { PseudoVMSLTU_VX_M8, VMSLTU_VX, 0x3, 0x0 }, // 3729 |
| 15722 | { PseudoVMSLTU_VX_MF8, VMSLTU_VX, 0x5, 0x0 }, // 3730 |
| 15723 | { PseudoVMSLTU_VX_MF4, VMSLTU_VX, 0x6, 0x0 }, // 3731 |
| 15724 | { PseudoVMSLTU_VX_MF2, VMSLTU_VX, 0x7, 0x0 }, // 3732 |
| 15725 | { PseudoVMSLT_VV_M1, VMSLT_VV, 0x0, 0x0 }, // 3733 |
| 15726 | { PseudoVMSLT_VV_M2, VMSLT_VV, 0x1, 0x0 }, // 3734 |
| 15727 | { PseudoVMSLT_VV_M4, VMSLT_VV, 0x2, 0x0 }, // 3735 |
| 15728 | { PseudoVMSLT_VV_M8, VMSLT_VV, 0x3, 0x0 }, // 3736 |
| 15729 | { PseudoVMSLT_VV_MF8, VMSLT_VV, 0x5, 0x0 }, // 3737 |
| 15730 | { PseudoVMSLT_VV_MF4, VMSLT_VV, 0x6, 0x0 }, // 3738 |
| 15731 | { PseudoVMSLT_VV_MF2, VMSLT_VV, 0x7, 0x0 }, // 3739 |
| 15732 | { PseudoVMSLT_VX_M1, VMSLT_VX, 0x0, 0x0 }, // 3740 |
| 15733 | { PseudoVMSLT_VX_M2, VMSLT_VX, 0x1, 0x0 }, // 3741 |
| 15734 | { PseudoVMSLT_VX_M4, VMSLT_VX, 0x2, 0x0 }, // 3742 |
| 15735 | { PseudoVMSLT_VX_M8, VMSLT_VX, 0x3, 0x0 }, // 3743 |
| 15736 | { PseudoVMSLT_VX_MF8, VMSLT_VX, 0x5, 0x0 }, // 3744 |
| 15737 | { PseudoVMSLT_VX_MF4, VMSLT_VX, 0x6, 0x0 }, // 3745 |
| 15738 | { PseudoVMSLT_VX_MF2, VMSLT_VX, 0x7, 0x0 }, // 3746 |
| 15739 | { PseudoVMSNE_VI_M1, VMSNE_VI, 0x0, 0x0 }, // 3747 |
| 15740 | { PseudoVMSNE_VI_M2, VMSNE_VI, 0x1, 0x0 }, // 3748 |
| 15741 | { PseudoVMSNE_VI_M4, VMSNE_VI, 0x2, 0x0 }, // 3749 |
| 15742 | { PseudoVMSNE_VI_M8, VMSNE_VI, 0x3, 0x0 }, // 3750 |
| 15743 | { PseudoVMSNE_VI_MF8, VMSNE_VI, 0x5, 0x0 }, // 3751 |
| 15744 | { PseudoVMSNE_VI_MF4, VMSNE_VI, 0x6, 0x0 }, // 3752 |
| 15745 | { PseudoVMSNE_VI_MF2, VMSNE_VI, 0x7, 0x0 }, // 3753 |
| 15746 | { PseudoVMSNE_VV_M1, VMSNE_VV, 0x0, 0x0 }, // 3754 |
| 15747 | { PseudoVMSNE_VV_M2, VMSNE_VV, 0x1, 0x0 }, // 3755 |
| 15748 | { PseudoVMSNE_VV_M4, VMSNE_VV, 0x2, 0x0 }, // 3756 |
| 15749 | { PseudoVMSNE_VV_M8, VMSNE_VV, 0x3, 0x0 }, // 3757 |
| 15750 | { PseudoVMSNE_VV_MF8, VMSNE_VV, 0x5, 0x0 }, // 3758 |
| 15751 | { PseudoVMSNE_VV_MF4, VMSNE_VV, 0x6, 0x0 }, // 3759 |
| 15752 | { PseudoVMSNE_VV_MF2, VMSNE_VV, 0x7, 0x0 }, // 3760 |
| 15753 | { PseudoVMSNE_VX_M1, VMSNE_VX, 0x0, 0x0 }, // 3761 |
| 15754 | { PseudoVMSNE_VX_M2, VMSNE_VX, 0x1, 0x0 }, // 3762 |
| 15755 | { PseudoVMSNE_VX_M4, VMSNE_VX, 0x2, 0x0 }, // 3763 |
| 15756 | { PseudoVMSNE_VX_M8, VMSNE_VX, 0x3, 0x0 }, // 3764 |
| 15757 | { PseudoVMSNE_VX_MF8, VMSNE_VX, 0x5, 0x0 }, // 3765 |
| 15758 | { PseudoVMSNE_VX_MF4, VMSNE_VX, 0x6, 0x0 }, // 3766 |
| 15759 | { PseudoVMSNE_VX_MF2, VMSNE_VX, 0x7, 0x0 }, // 3767 |
| 15760 | { PseudoVMSOF_M_B8, VMSOF_M, 0x0, 0x0 }, // 3768 |
| 15761 | { PseudoVMSOF_M_B4, VMSOF_M, 0x1, 0x0 }, // 3769 |
| 15762 | { PseudoVMSOF_M_B2, VMSOF_M, 0x2, 0x0 }, // 3770 |
| 15763 | { PseudoVMSOF_M_B1, VMSOF_M, 0x3, 0x0 }, // 3771 |
| 15764 | { PseudoVMSOF_M_B64, VMSOF_M, 0x5, 0x0 }, // 3772 |
| 15765 | { PseudoVMSOF_M_B32, VMSOF_M, 0x6, 0x0 }, // 3773 |
| 15766 | { PseudoVMSOF_M_B16, VMSOF_M, 0x7, 0x0 }, // 3774 |
| 15767 | { PseudoVMULHSU_VV_M1, VMULHSU_VV, 0x0, 0x0 }, // 3775 |
| 15768 | { PseudoVMULHSU_VV_M2, VMULHSU_VV, 0x1, 0x0 }, // 3776 |
| 15769 | { PseudoVMULHSU_VV_M4, VMULHSU_VV, 0x2, 0x0 }, // 3777 |
| 15770 | { PseudoVMULHSU_VV_M8, VMULHSU_VV, 0x3, 0x0 }, // 3778 |
| 15771 | { PseudoVMULHSU_VV_MF8, VMULHSU_VV, 0x5, 0x0 }, // 3779 |
| 15772 | { PseudoVMULHSU_VV_MF4, VMULHSU_VV, 0x6, 0x0 }, // 3780 |
| 15773 | { PseudoVMULHSU_VV_MF2, VMULHSU_VV, 0x7, 0x0 }, // 3781 |
| 15774 | { PseudoVMULHSU_VX_M1, VMULHSU_VX, 0x0, 0x0 }, // 3782 |
| 15775 | { PseudoVMULHSU_VX_M2, VMULHSU_VX, 0x1, 0x0 }, // 3783 |
| 15776 | { PseudoVMULHSU_VX_M4, VMULHSU_VX, 0x2, 0x0 }, // 3784 |
| 15777 | { PseudoVMULHSU_VX_M8, VMULHSU_VX, 0x3, 0x0 }, // 3785 |
| 15778 | { PseudoVMULHSU_VX_MF8, VMULHSU_VX, 0x5, 0x0 }, // 3786 |
| 15779 | { PseudoVMULHSU_VX_MF4, VMULHSU_VX, 0x6, 0x0 }, // 3787 |
| 15780 | { PseudoVMULHSU_VX_MF2, VMULHSU_VX, 0x7, 0x0 }, // 3788 |
| 15781 | { PseudoVMULHU_VV_M1, VMULHU_VV, 0x0, 0x0 }, // 3789 |
| 15782 | { PseudoVMULHU_VV_M2, VMULHU_VV, 0x1, 0x0 }, // 3790 |
| 15783 | { PseudoVMULHU_VV_M4, VMULHU_VV, 0x2, 0x0 }, // 3791 |
| 15784 | { PseudoVMULHU_VV_M8, VMULHU_VV, 0x3, 0x0 }, // 3792 |
| 15785 | { PseudoVMULHU_VV_MF8, VMULHU_VV, 0x5, 0x0 }, // 3793 |
| 15786 | { PseudoVMULHU_VV_MF4, VMULHU_VV, 0x6, 0x0 }, // 3794 |
| 15787 | { PseudoVMULHU_VV_MF2, VMULHU_VV, 0x7, 0x0 }, // 3795 |
| 15788 | { PseudoVMULHU_VX_M1, VMULHU_VX, 0x0, 0x0 }, // 3796 |
| 15789 | { PseudoVMULHU_VX_M2, VMULHU_VX, 0x1, 0x0 }, // 3797 |
| 15790 | { PseudoVMULHU_VX_M4, VMULHU_VX, 0x2, 0x0 }, // 3798 |
| 15791 | { PseudoVMULHU_VX_M8, VMULHU_VX, 0x3, 0x0 }, // 3799 |
| 15792 | { PseudoVMULHU_VX_MF8, VMULHU_VX, 0x5, 0x0 }, // 3800 |
| 15793 | { PseudoVMULHU_VX_MF4, VMULHU_VX, 0x6, 0x0 }, // 3801 |
| 15794 | { PseudoVMULHU_VX_MF2, VMULHU_VX, 0x7, 0x0 }, // 3802 |
| 15795 | { PseudoVMULH_VV_M1, VMULH_VV, 0x0, 0x0 }, // 3803 |
| 15796 | { PseudoVMULH_VV_M2, VMULH_VV, 0x1, 0x0 }, // 3804 |
| 15797 | { PseudoVMULH_VV_M4, VMULH_VV, 0x2, 0x0 }, // 3805 |
| 15798 | { PseudoVMULH_VV_M8, VMULH_VV, 0x3, 0x0 }, // 3806 |
| 15799 | { PseudoVMULH_VV_MF8, VMULH_VV, 0x5, 0x0 }, // 3807 |
| 15800 | { PseudoVMULH_VV_MF4, VMULH_VV, 0x6, 0x0 }, // 3808 |
| 15801 | { PseudoVMULH_VV_MF2, VMULH_VV, 0x7, 0x0 }, // 3809 |
| 15802 | { PseudoVMULH_VX_M1, VMULH_VX, 0x0, 0x0 }, // 3810 |
| 15803 | { PseudoVMULH_VX_M2, VMULH_VX, 0x1, 0x0 }, // 3811 |
| 15804 | { PseudoVMULH_VX_M4, VMULH_VX, 0x2, 0x0 }, // 3812 |
| 15805 | { PseudoVMULH_VX_M8, VMULH_VX, 0x3, 0x0 }, // 3813 |
| 15806 | { PseudoVMULH_VX_MF8, VMULH_VX, 0x5, 0x0 }, // 3814 |
| 15807 | { PseudoVMULH_VX_MF4, VMULH_VX, 0x6, 0x0 }, // 3815 |
| 15808 | { PseudoVMULH_VX_MF2, VMULH_VX, 0x7, 0x0 }, // 3816 |
| 15809 | { PseudoVMUL_VV_M1, VMUL_VV, 0x0, 0x0 }, // 3817 |
| 15810 | { PseudoVMUL_VV_M2, VMUL_VV, 0x1, 0x0 }, // 3818 |
| 15811 | { PseudoVMUL_VV_M4, VMUL_VV, 0x2, 0x0 }, // 3819 |
| 15812 | { PseudoVMUL_VV_M8, VMUL_VV, 0x3, 0x0 }, // 3820 |
| 15813 | { PseudoVMUL_VV_MF8, VMUL_VV, 0x5, 0x0 }, // 3821 |
| 15814 | { PseudoVMUL_VV_MF4, VMUL_VV, 0x6, 0x0 }, // 3822 |
| 15815 | { PseudoVMUL_VV_MF2, VMUL_VV, 0x7, 0x0 }, // 3823 |
| 15816 | { PseudoVMUL_VX_M1, VMUL_VX, 0x0, 0x0 }, // 3824 |
| 15817 | { PseudoVMUL_VX_M2, VMUL_VX, 0x1, 0x0 }, // 3825 |
| 15818 | { PseudoVMUL_VX_M4, VMUL_VX, 0x2, 0x0 }, // 3826 |
| 15819 | { PseudoVMUL_VX_M8, VMUL_VX, 0x3, 0x0 }, // 3827 |
| 15820 | { PseudoVMUL_VX_MF8, VMUL_VX, 0x5, 0x0 }, // 3828 |
| 15821 | { PseudoVMUL_VX_MF4, VMUL_VX, 0x6, 0x0 }, // 3829 |
| 15822 | { PseudoVMUL_VX_MF2, VMUL_VX, 0x7, 0x0 }, // 3830 |
| 15823 | { PseudoVMV_S_X, VMV_S_X, 0x0, 0x0 }, // 3831 |
| 15824 | { PseudoVMV_V_I_M1, VMV_V_I, 0x0, 0x0 }, // 3832 |
| 15825 | { PseudoVMV_V_I_M2, VMV_V_I, 0x1, 0x0 }, // 3833 |
| 15826 | { PseudoVMV_V_I_M4, VMV_V_I, 0x2, 0x0 }, // 3834 |
| 15827 | { PseudoVMV_V_I_M8, VMV_V_I, 0x3, 0x0 }, // 3835 |
| 15828 | { PseudoVMV_V_I_MF8, VMV_V_I, 0x5, 0x0 }, // 3836 |
| 15829 | { PseudoVMV_V_I_MF4, VMV_V_I, 0x6, 0x0 }, // 3837 |
| 15830 | { PseudoVMV_V_I_MF2, VMV_V_I, 0x7, 0x0 }, // 3838 |
| 15831 | { PseudoVMV_V_V_M1, VMV_V_V, 0x0, 0x0 }, // 3839 |
| 15832 | { PseudoVMV_V_V_M2, VMV_V_V, 0x1, 0x0 }, // 3840 |
| 15833 | { PseudoVMV_V_V_M4, VMV_V_V, 0x2, 0x0 }, // 3841 |
| 15834 | { PseudoVMV_V_V_M8, VMV_V_V, 0x3, 0x0 }, // 3842 |
| 15835 | { PseudoVMV_V_V_MF8, VMV_V_V, 0x5, 0x0 }, // 3843 |
| 15836 | { PseudoVMV_V_V_MF4, VMV_V_V, 0x6, 0x0 }, // 3844 |
| 15837 | { PseudoVMV_V_V_MF2, VMV_V_V, 0x7, 0x0 }, // 3845 |
| 15838 | { PseudoVMV_V_X_M1, VMV_V_X, 0x0, 0x0 }, // 3846 |
| 15839 | { PseudoVMV_V_X_M2, VMV_V_X, 0x1, 0x0 }, // 3847 |
| 15840 | { PseudoVMV_V_X_M4, VMV_V_X, 0x2, 0x0 }, // 3848 |
| 15841 | { PseudoVMV_V_X_M8, VMV_V_X, 0x3, 0x0 }, // 3849 |
| 15842 | { PseudoVMV_V_X_MF8, VMV_V_X, 0x5, 0x0 }, // 3850 |
| 15843 | { PseudoVMV_V_X_MF4, VMV_V_X, 0x6, 0x0 }, // 3851 |
| 15844 | { PseudoVMV_V_X_MF2, VMV_V_X, 0x7, 0x0 }, // 3852 |
| 15845 | { PseudoVMV_X_S, VMV_X_S, 0x0, 0x0 }, // 3853 |
| 15846 | { PseudoVMXNOR_MM_B8, VMXNOR_MM, 0x0, 0x0 }, // 3854 |
| 15847 | { PseudoVMXNOR_MM_B4, VMXNOR_MM, 0x1, 0x0 }, // 3855 |
| 15848 | { PseudoVMXNOR_MM_B2, VMXNOR_MM, 0x2, 0x0 }, // 3856 |
| 15849 | { PseudoVMXNOR_MM_B1, VMXNOR_MM, 0x3, 0x0 }, // 3857 |
| 15850 | { PseudoVMXNOR_MM_B64, VMXNOR_MM, 0x5, 0x0 }, // 3858 |
| 15851 | { PseudoVMXNOR_MM_B32, VMXNOR_MM, 0x6, 0x0 }, // 3859 |
| 15852 | { PseudoVMXNOR_MM_B16, VMXNOR_MM, 0x7, 0x0 }, // 3860 |
| 15853 | { PseudoVMXOR_MM_B8, VMXOR_MM, 0x0, 0x0 }, // 3861 |
| 15854 | { PseudoVMXOR_MM_B4, VMXOR_MM, 0x1, 0x0 }, // 3862 |
| 15855 | { PseudoVMXOR_MM_B2, VMXOR_MM, 0x2, 0x0 }, // 3863 |
| 15856 | { PseudoVMXOR_MM_B1, VMXOR_MM, 0x3, 0x0 }, // 3864 |
| 15857 | { PseudoVMXOR_MM_B64, VMXOR_MM, 0x5, 0x0 }, // 3865 |
| 15858 | { PseudoVMXOR_MM_B32, VMXOR_MM, 0x6, 0x0 }, // 3866 |
| 15859 | { PseudoVMXOR_MM_B16, VMXOR_MM, 0x7, 0x0 }, // 3867 |
| 15860 | { PseudoVNCLIPU_WI_M1, VNCLIPU_WI, 0x0, 0x0 }, // 3868 |
| 15861 | { PseudoVNCLIPU_WI_M2, VNCLIPU_WI, 0x1, 0x0 }, // 3869 |
| 15862 | { PseudoVNCLIPU_WI_M4, VNCLIPU_WI, 0x2, 0x0 }, // 3870 |
| 15863 | { PseudoVNCLIPU_WI_MF8, VNCLIPU_WI, 0x5, 0x0 }, // 3871 |
| 15864 | { PseudoVNCLIPU_WI_MF4, VNCLIPU_WI, 0x6, 0x0 }, // 3872 |
| 15865 | { PseudoVNCLIPU_WI_MF2, VNCLIPU_WI, 0x7, 0x0 }, // 3873 |
| 15866 | { PseudoVNCLIPU_WV_M1, VNCLIPU_WV, 0x0, 0x0 }, // 3874 |
| 15867 | { PseudoVNCLIPU_WV_M2, VNCLIPU_WV, 0x1, 0x0 }, // 3875 |
| 15868 | { PseudoVNCLIPU_WV_M4, VNCLIPU_WV, 0x2, 0x0 }, // 3876 |
| 15869 | { PseudoVNCLIPU_WV_MF8, VNCLIPU_WV, 0x5, 0x0 }, // 3877 |
| 15870 | { PseudoVNCLIPU_WV_MF4, VNCLIPU_WV, 0x6, 0x0 }, // 3878 |
| 15871 | { PseudoVNCLIPU_WV_MF2, VNCLIPU_WV, 0x7, 0x0 }, // 3879 |
| 15872 | { PseudoVNCLIPU_WX_M1, VNCLIPU_WX, 0x0, 0x0 }, // 3880 |
| 15873 | { PseudoVNCLIPU_WX_M2, VNCLIPU_WX, 0x1, 0x0 }, // 3881 |
| 15874 | { PseudoVNCLIPU_WX_M4, VNCLIPU_WX, 0x2, 0x0 }, // 3882 |
| 15875 | { PseudoVNCLIPU_WX_MF8, VNCLIPU_WX, 0x5, 0x0 }, // 3883 |
| 15876 | { PseudoVNCLIPU_WX_MF4, VNCLIPU_WX, 0x6, 0x0 }, // 3884 |
| 15877 | { PseudoVNCLIPU_WX_MF2, VNCLIPU_WX, 0x7, 0x0 }, // 3885 |
| 15878 | { PseudoVNCLIP_WI_M1, VNCLIP_WI, 0x0, 0x0 }, // 3886 |
| 15879 | { PseudoVNCLIP_WI_M2, VNCLIP_WI, 0x1, 0x0 }, // 3887 |
| 15880 | { PseudoVNCLIP_WI_M4, VNCLIP_WI, 0x2, 0x0 }, // 3888 |
| 15881 | { PseudoVNCLIP_WI_MF8, VNCLIP_WI, 0x5, 0x0 }, // 3889 |
| 15882 | { PseudoVNCLIP_WI_MF4, VNCLIP_WI, 0x6, 0x0 }, // 3890 |
| 15883 | { PseudoVNCLIP_WI_MF2, VNCLIP_WI, 0x7, 0x0 }, // 3891 |
| 15884 | { PseudoVNCLIP_WV_M1, VNCLIP_WV, 0x0, 0x0 }, // 3892 |
| 15885 | { PseudoVNCLIP_WV_M2, VNCLIP_WV, 0x1, 0x0 }, // 3893 |
| 15886 | { PseudoVNCLIP_WV_M4, VNCLIP_WV, 0x2, 0x0 }, // 3894 |
| 15887 | { PseudoVNCLIP_WV_MF8, VNCLIP_WV, 0x5, 0x0 }, // 3895 |
| 15888 | { PseudoVNCLIP_WV_MF4, VNCLIP_WV, 0x6, 0x0 }, // 3896 |
| 15889 | { PseudoVNCLIP_WV_MF2, VNCLIP_WV, 0x7, 0x0 }, // 3897 |
| 15890 | { PseudoVNCLIP_WX_M1, VNCLIP_WX, 0x0, 0x0 }, // 3898 |
| 15891 | { PseudoVNCLIP_WX_M2, VNCLIP_WX, 0x1, 0x0 }, // 3899 |
| 15892 | { PseudoVNCLIP_WX_M4, VNCLIP_WX, 0x2, 0x0 }, // 3900 |
| 15893 | { PseudoVNCLIP_WX_MF8, VNCLIP_WX, 0x5, 0x0 }, // 3901 |
| 15894 | { PseudoVNCLIP_WX_MF4, VNCLIP_WX, 0x6, 0x0 }, // 3902 |
| 15895 | { PseudoVNCLIP_WX_MF2, VNCLIP_WX, 0x7, 0x0 }, // 3903 |
| 15896 | { PseudoVNMSAC_VV_M1, VNMSAC_VV, 0x0, 0x0 }, // 3904 |
| 15897 | { PseudoVNMSAC_VV_M2, VNMSAC_VV, 0x1, 0x0 }, // 3905 |
| 15898 | { PseudoVNMSAC_VV_M4, VNMSAC_VV, 0x2, 0x0 }, // 3906 |
| 15899 | { PseudoVNMSAC_VV_M8, VNMSAC_VV, 0x3, 0x0 }, // 3907 |
| 15900 | { PseudoVNMSAC_VV_MF8, VNMSAC_VV, 0x5, 0x0 }, // 3908 |
| 15901 | { PseudoVNMSAC_VV_MF4, VNMSAC_VV, 0x6, 0x0 }, // 3909 |
| 15902 | { PseudoVNMSAC_VV_MF2, VNMSAC_VV, 0x7, 0x0 }, // 3910 |
| 15903 | { PseudoVNMSAC_VX_M1, VNMSAC_VX, 0x0, 0x0 }, // 3911 |
| 15904 | { PseudoVNMSAC_VX_M2, VNMSAC_VX, 0x1, 0x0 }, // 3912 |
| 15905 | { PseudoVNMSAC_VX_M4, VNMSAC_VX, 0x2, 0x0 }, // 3913 |
| 15906 | { PseudoVNMSAC_VX_M8, VNMSAC_VX, 0x3, 0x0 }, // 3914 |
| 15907 | { PseudoVNMSAC_VX_MF8, VNMSAC_VX, 0x5, 0x0 }, // 3915 |
| 15908 | { PseudoVNMSAC_VX_MF4, VNMSAC_VX, 0x6, 0x0 }, // 3916 |
| 15909 | { PseudoVNMSAC_VX_MF2, VNMSAC_VX, 0x7, 0x0 }, // 3917 |
| 15910 | { PseudoVNMSUB_VV_M1, VNMSUB_VV, 0x0, 0x0 }, // 3918 |
| 15911 | { PseudoVNMSUB_VV_M2, VNMSUB_VV, 0x1, 0x0 }, // 3919 |
| 15912 | { PseudoVNMSUB_VV_M4, VNMSUB_VV, 0x2, 0x0 }, // 3920 |
| 15913 | { PseudoVNMSUB_VV_M8, VNMSUB_VV, 0x3, 0x0 }, // 3921 |
| 15914 | { PseudoVNMSUB_VV_MF8, VNMSUB_VV, 0x5, 0x0 }, // 3922 |
| 15915 | { PseudoVNMSUB_VV_MF4, VNMSUB_VV, 0x6, 0x0 }, // 3923 |
| 15916 | { PseudoVNMSUB_VV_MF2, VNMSUB_VV, 0x7, 0x0 }, // 3924 |
| 15917 | { PseudoVNMSUB_VX_M1, VNMSUB_VX, 0x0, 0x0 }, // 3925 |
| 15918 | { PseudoVNMSUB_VX_M2, VNMSUB_VX, 0x1, 0x0 }, // 3926 |
| 15919 | { PseudoVNMSUB_VX_M4, VNMSUB_VX, 0x2, 0x0 }, // 3927 |
| 15920 | { PseudoVNMSUB_VX_M8, VNMSUB_VX, 0x3, 0x0 }, // 3928 |
| 15921 | { PseudoVNMSUB_VX_MF8, VNMSUB_VX, 0x5, 0x0 }, // 3929 |
| 15922 | { PseudoVNMSUB_VX_MF4, VNMSUB_VX, 0x6, 0x0 }, // 3930 |
| 15923 | { PseudoVNMSUB_VX_MF2, VNMSUB_VX, 0x7, 0x0 }, // 3931 |
| 15924 | { PseudoVNSRA_WI_M1, VNSRA_WI, 0x0, 0x0 }, // 3932 |
| 15925 | { PseudoVNSRA_WI_M2, VNSRA_WI, 0x1, 0x0 }, // 3933 |
| 15926 | { PseudoVNSRA_WI_M4, VNSRA_WI, 0x2, 0x0 }, // 3934 |
| 15927 | { PseudoVNSRA_WI_MF8, VNSRA_WI, 0x5, 0x0 }, // 3935 |
| 15928 | { PseudoVNSRA_WI_MF4, VNSRA_WI, 0x6, 0x0 }, // 3936 |
| 15929 | { PseudoVNSRA_WI_MF2, VNSRA_WI, 0x7, 0x0 }, // 3937 |
| 15930 | { PseudoVNSRA_WV_M1, VNSRA_WV, 0x0, 0x0 }, // 3938 |
| 15931 | { PseudoVNSRA_WV_M2, VNSRA_WV, 0x1, 0x0 }, // 3939 |
| 15932 | { PseudoVNSRA_WV_M4, VNSRA_WV, 0x2, 0x0 }, // 3940 |
| 15933 | { PseudoVNSRA_WV_MF8, VNSRA_WV, 0x5, 0x0 }, // 3941 |
| 15934 | { PseudoVNSRA_WV_MF4, VNSRA_WV, 0x6, 0x0 }, // 3942 |
| 15935 | { PseudoVNSRA_WV_MF2, VNSRA_WV, 0x7, 0x0 }, // 3943 |
| 15936 | { PseudoVNSRA_WX_M1, VNSRA_WX, 0x0, 0x0 }, // 3944 |
| 15937 | { PseudoVNSRA_WX_M2, VNSRA_WX, 0x1, 0x0 }, // 3945 |
| 15938 | { PseudoVNSRA_WX_M4, VNSRA_WX, 0x2, 0x0 }, // 3946 |
| 15939 | { PseudoVNSRA_WX_MF8, VNSRA_WX, 0x5, 0x0 }, // 3947 |
| 15940 | { PseudoVNSRA_WX_MF4, VNSRA_WX, 0x6, 0x0 }, // 3948 |
| 15941 | { PseudoVNSRA_WX_MF2, VNSRA_WX, 0x7, 0x0 }, // 3949 |
| 15942 | { PseudoVNSRL_WI_M1, VNSRL_WI, 0x0, 0x0 }, // 3950 |
| 15943 | { PseudoVNSRL_WI_M2, VNSRL_WI, 0x1, 0x0 }, // 3951 |
| 15944 | { PseudoVNSRL_WI_M4, VNSRL_WI, 0x2, 0x0 }, // 3952 |
| 15945 | { PseudoVNSRL_WI_MF8, VNSRL_WI, 0x5, 0x0 }, // 3953 |
| 15946 | { PseudoVNSRL_WI_MF4, VNSRL_WI, 0x6, 0x0 }, // 3954 |
| 15947 | { PseudoVNSRL_WI_MF2, VNSRL_WI, 0x7, 0x0 }, // 3955 |
| 15948 | { PseudoVNSRL_WV_M1, VNSRL_WV, 0x0, 0x0 }, // 3956 |
| 15949 | { PseudoVNSRL_WV_M2, VNSRL_WV, 0x1, 0x0 }, // 3957 |
| 15950 | { PseudoVNSRL_WV_M4, VNSRL_WV, 0x2, 0x0 }, // 3958 |
| 15951 | { PseudoVNSRL_WV_MF8, VNSRL_WV, 0x5, 0x0 }, // 3959 |
| 15952 | { PseudoVNSRL_WV_MF4, VNSRL_WV, 0x6, 0x0 }, // 3960 |
| 15953 | { PseudoVNSRL_WV_MF2, VNSRL_WV, 0x7, 0x0 }, // 3961 |
| 15954 | { PseudoVNSRL_WX_M1, VNSRL_WX, 0x0, 0x0 }, // 3962 |
| 15955 | { PseudoVNSRL_WX_M2, VNSRL_WX, 0x1, 0x0 }, // 3963 |
| 15956 | { PseudoVNSRL_WX_M4, VNSRL_WX, 0x2, 0x0 }, // 3964 |
| 15957 | { PseudoVNSRL_WX_MF8, VNSRL_WX, 0x5, 0x0 }, // 3965 |
| 15958 | { PseudoVNSRL_WX_MF4, VNSRL_WX, 0x6, 0x0 }, // 3966 |
| 15959 | { PseudoVNSRL_WX_MF2, VNSRL_WX, 0x7, 0x0 }, // 3967 |
| 15960 | { PseudoVOR_VI_M1, VOR_VI, 0x0, 0x0 }, // 3968 |
| 15961 | { PseudoVOR_VI_M2, VOR_VI, 0x1, 0x0 }, // 3969 |
| 15962 | { PseudoVOR_VI_M4, VOR_VI, 0x2, 0x0 }, // 3970 |
| 15963 | { PseudoVOR_VI_M8, VOR_VI, 0x3, 0x0 }, // 3971 |
| 15964 | { PseudoVOR_VI_MF8, VOR_VI, 0x5, 0x0 }, // 3972 |
| 15965 | { PseudoVOR_VI_MF4, VOR_VI, 0x6, 0x0 }, // 3973 |
| 15966 | { PseudoVOR_VI_MF2, VOR_VI, 0x7, 0x0 }, // 3974 |
| 15967 | { PseudoVOR_VV_M1, VOR_VV, 0x0, 0x0 }, // 3975 |
| 15968 | { PseudoVOR_VV_M2, VOR_VV, 0x1, 0x0 }, // 3976 |
| 15969 | { PseudoVOR_VV_M4, VOR_VV, 0x2, 0x0 }, // 3977 |
| 15970 | { PseudoVOR_VV_M8, VOR_VV, 0x3, 0x0 }, // 3978 |
| 15971 | { PseudoVOR_VV_MF8, VOR_VV, 0x5, 0x0 }, // 3979 |
| 15972 | { PseudoVOR_VV_MF4, VOR_VV, 0x6, 0x0 }, // 3980 |
| 15973 | { PseudoVOR_VV_MF2, VOR_VV, 0x7, 0x0 }, // 3981 |
| 15974 | { PseudoVOR_VX_M1, VOR_VX, 0x0, 0x0 }, // 3982 |
| 15975 | { PseudoVOR_VX_M2, VOR_VX, 0x1, 0x0 }, // 3983 |
| 15976 | { PseudoVOR_VX_M4, VOR_VX, 0x2, 0x0 }, // 3984 |
| 15977 | { PseudoVOR_VX_M8, VOR_VX, 0x3, 0x0 }, // 3985 |
| 15978 | { PseudoVOR_VX_MF8, VOR_VX, 0x5, 0x0 }, // 3986 |
| 15979 | { PseudoVOR_VX_MF4, VOR_VX, 0x6, 0x0 }, // 3987 |
| 15980 | { PseudoVOR_VX_MF2, VOR_VX, 0x7, 0x0 }, // 3988 |
| 15981 | { PseudoVQDOTSU_VV_M1, VQDOTSU_VV, 0x0, 0x0 }, // 3989 |
| 15982 | { PseudoVQDOTSU_VV_M2, VQDOTSU_VV, 0x1, 0x0 }, // 3990 |
| 15983 | { PseudoVQDOTSU_VV_M4, VQDOTSU_VV, 0x2, 0x0 }, // 3991 |
| 15984 | { PseudoVQDOTSU_VV_M8, VQDOTSU_VV, 0x3, 0x0 }, // 3992 |
| 15985 | { PseudoVQDOTSU_VV_MF2, VQDOTSU_VV, 0x7, 0x0 }, // 3993 |
| 15986 | { PseudoVQDOTSU_VX_M1, VQDOTSU_VX, 0x0, 0x0 }, // 3994 |
| 15987 | { PseudoVQDOTSU_VX_M2, VQDOTSU_VX, 0x1, 0x0 }, // 3995 |
| 15988 | { PseudoVQDOTSU_VX_M4, VQDOTSU_VX, 0x2, 0x0 }, // 3996 |
| 15989 | { PseudoVQDOTSU_VX_M8, VQDOTSU_VX, 0x3, 0x0 }, // 3997 |
| 15990 | { PseudoVQDOTSU_VX_MF2, VQDOTSU_VX, 0x7, 0x0 }, // 3998 |
| 15991 | { PseudoVQDOTU_VV_M1, VQDOTU_VV, 0x0, 0x0 }, // 3999 |
| 15992 | { PseudoVQDOTU_VV_M2, VQDOTU_VV, 0x1, 0x0 }, // 4000 |
| 15993 | { PseudoVQDOTU_VV_M4, VQDOTU_VV, 0x2, 0x0 }, // 4001 |
| 15994 | { PseudoVQDOTU_VV_M8, VQDOTU_VV, 0x3, 0x0 }, // 4002 |
| 15995 | { PseudoVQDOTU_VV_MF2, VQDOTU_VV, 0x7, 0x0 }, // 4003 |
| 15996 | { PseudoVQDOTU_VX_M1, VQDOTU_VX, 0x0, 0x0 }, // 4004 |
| 15997 | { PseudoVQDOTU_VX_M2, VQDOTU_VX, 0x1, 0x0 }, // 4005 |
| 15998 | { PseudoVQDOTU_VX_M4, VQDOTU_VX, 0x2, 0x0 }, // 4006 |
| 15999 | { PseudoVQDOTU_VX_M8, VQDOTU_VX, 0x3, 0x0 }, // 4007 |
| 16000 | { PseudoVQDOTU_VX_MF2, VQDOTU_VX, 0x7, 0x0 }, // 4008 |
| 16001 | { PseudoVQDOT_VV_M1, VQDOT_VV, 0x0, 0x0 }, // 4009 |
| 16002 | { PseudoVQDOT_VV_M2, VQDOT_VV, 0x1, 0x0 }, // 4010 |
| 16003 | { PseudoVQDOT_VV_M4, VQDOT_VV, 0x2, 0x0 }, // 4011 |
| 16004 | { PseudoVQDOT_VV_M8, VQDOT_VV, 0x3, 0x0 }, // 4012 |
| 16005 | { PseudoVQDOT_VV_MF2, VQDOT_VV, 0x7, 0x0 }, // 4013 |
| 16006 | { PseudoVQDOT_VX_M1, VQDOT_VX, 0x0, 0x0 }, // 4014 |
| 16007 | { PseudoVQDOT_VX_M2, VQDOT_VX, 0x1, 0x0 }, // 4015 |
| 16008 | { PseudoVQDOT_VX_M4, VQDOT_VX, 0x2, 0x0 }, // 4016 |
| 16009 | { PseudoVQDOT_VX_M8, VQDOT_VX, 0x3, 0x0 }, // 4017 |
| 16010 | { PseudoVQDOT_VX_MF2, VQDOT_VX, 0x7, 0x0 }, // 4018 |
| 16011 | { PseudoVREDAND_VS_M1_E8, VREDAND_VS, 0x0, 0x8 }, // 4019 |
| 16012 | { PseudoVREDAND_VS_M1_E16, VREDAND_VS, 0x0, 0x10 }, // 4020 |
| 16013 | { PseudoVREDAND_VS_M1_E32, VREDAND_VS, 0x0, 0x20 }, // 4021 |
| 16014 | { PseudoVREDAND_VS_M1_E64, VREDAND_VS, 0x0, 0x40 }, // 4022 |
| 16015 | { PseudoVREDAND_VS_M2_E8, VREDAND_VS, 0x1, 0x8 }, // 4023 |
| 16016 | { PseudoVREDAND_VS_M2_E16, VREDAND_VS, 0x1, 0x10 }, // 4024 |
| 16017 | { PseudoVREDAND_VS_M2_E32, VREDAND_VS, 0x1, 0x20 }, // 4025 |
| 16018 | { PseudoVREDAND_VS_M2_E64, VREDAND_VS, 0x1, 0x40 }, // 4026 |
| 16019 | { PseudoVREDAND_VS_M4_E8, VREDAND_VS, 0x2, 0x8 }, // 4027 |
| 16020 | { PseudoVREDAND_VS_M4_E16, VREDAND_VS, 0x2, 0x10 }, // 4028 |
| 16021 | { PseudoVREDAND_VS_M4_E32, VREDAND_VS, 0x2, 0x20 }, // 4029 |
| 16022 | { PseudoVREDAND_VS_M4_E64, VREDAND_VS, 0x2, 0x40 }, // 4030 |
| 16023 | { PseudoVREDAND_VS_M8_E8, VREDAND_VS, 0x3, 0x8 }, // 4031 |
| 16024 | { PseudoVREDAND_VS_M8_E16, VREDAND_VS, 0x3, 0x10 }, // 4032 |
| 16025 | { PseudoVREDAND_VS_M8_E32, VREDAND_VS, 0x3, 0x20 }, // 4033 |
| 16026 | { PseudoVREDAND_VS_M8_E64, VREDAND_VS, 0x3, 0x40 }, // 4034 |
| 16027 | { PseudoVREDAND_VS_MF8_E8, VREDAND_VS, 0x5, 0x8 }, // 4035 |
| 16028 | { PseudoVREDAND_VS_MF4_E8, VREDAND_VS, 0x6, 0x8 }, // 4036 |
| 16029 | { PseudoVREDAND_VS_MF4_E16, VREDAND_VS, 0x6, 0x10 }, // 4037 |
| 16030 | { PseudoVREDAND_VS_MF2_E8, VREDAND_VS, 0x7, 0x8 }, // 4038 |
| 16031 | { PseudoVREDAND_VS_MF2_E16, VREDAND_VS, 0x7, 0x10 }, // 4039 |
| 16032 | { PseudoVREDAND_VS_MF2_E32, VREDAND_VS, 0x7, 0x20 }, // 4040 |
| 16033 | { PseudoVREDMAXU_VS_M1_E8, VREDMAXU_VS, 0x0, 0x8 }, // 4041 |
| 16034 | { PseudoVREDMAXU_VS_M1_E16, VREDMAXU_VS, 0x0, 0x10 }, // 4042 |
| 16035 | { PseudoVREDMAXU_VS_M1_E32, VREDMAXU_VS, 0x0, 0x20 }, // 4043 |
| 16036 | { PseudoVREDMAXU_VS_M1_E64, VREDMAXU_VS, 0x0, 0x40 }, // 4044 |
| 16037 | { PseudoVREDMAXU_VS_M2_E8, VREDMAXU_VS, 0x1, 0x8 }, // 4045 |
| 16038 | { PseudoVREDMAXU_VS_M2_E16, VREDMAXU_VS, 0x1, 0x10 }, // 4046 |
| 16039 | { PseudoVREDMAXU_VS_M2_E32, VREDMAXU_VS, 0x1, 0x20 }, // 4047 |
| 16040 | { PseudoVREDMAXU_VS_M2_E64, VREDMAXU_VS, 0x1, 0x40 }, // 4048 |
| 16041 | { PseudoVREDMAXU_VS_M4_E8, VREDMAXU_VS, 0x2, 0x8 }, // 4049 |
| 16042 | { PseudoVREDMAXU_VS_M4_E16, VREDMAXU_VS, 0x2, 0x10 }, // 4050 |
| 16043 | { PseudoVREDMAXU_VS_M4_E32, VREDMAXU_VS, 0x2, 0x20 }, // 4051 |
| 16044 | { PseudoVREDMAXU_VS_M4_E64, VREDMAXU_VS, 0x2, 0x40 }, // 4052 |
| 16045 | { PseudoVREDMAXU_VS_M8_E8, VREDMAXU_VS, 0x3, 0x8 }, // 4053 |
| 16046 | { PseudoVREDMAXU_VS_M8_E16, VREDMAXU_VS, 0x3, 0x10 }, // 4054 |
| 16047 | { PseudoVREDMAXU_VS_M8_E32, VREDMAXU_VS, 0x3, 0x20 }, // 4055 |
| 16048 | { PseudoVREDMAXU_VS_M8_E64, VREDMAXU_VS, 0x3, 0x40 }, // 4056 |
| 16049 | { PseudoVREDMAXU_VS_MF8_E8, VREDMAXU_VS, 0x5, 0x8 }, // 4057 |
| 16050 | { PseudoVREDMAXU_VS_MF4_E8, VREDMAXU_VS, 0x6, 0x8 }, // 4058 |
| 16051 | { PseudoVREDMAXU_VS_MF4_E16, VREDMAXU_VS, 0x6, 0x10 }, // 4059 |
| 16052 | { PseudoVREDMAXU_VS_MF2_E8, VREDMAXU_VS, 0x7, 0x8 }, // 4060 |
| 16053 | { PseudoVREDMAXU_VS_MF2_E16, VREDMAXU_VS, 0x7, 0x10 }, // 4061 |
| 16054 | { PseudoVREDMAXU_VS_MF2_E32, VREDMAXU_VS, 0x7, 0x20 }, // 4062 |
| 16055 | { PseudoVREDMAX_VS_M1_E8, VREDMAX_VS, 0x0, 0x8 }, // 4063 |
| 16056 | { PseudoVREDMAX_VS_M1_E16, VREDMAX_VS, 0x0, 0x10 }, // 4064 |
| 16057 | { PseudoVREDMAX_VS_M1_E32, VREDMAX_VS, 0x0, 0x20 }, // 4065 |
| 16058 | { PseudoVREDMAX_VS_M1_E64, VREDMAX_VS, 0x0, 0x40 }, // 4066 |
| 16059 | { PseudoVREDMAX_VS_M2_E8, VREDMAX_VS, 0x1, 0x8 }, // 4067 |
| 16060 | { PseudoVREDMAX_VS_M2_E16, VREDMAX_VS, 0x1, 0x10 }, // 4068 |
| 16061 | { PseudoVREDMAX_VS_M2_E32, VREDMAX_VS, 0x1, 0x20 }, // 4069 |
| 16062 | { PseudoVREDMAX_VS_M2_E64, VREDMAX_VS, 0x1, 0x40 }, // 4070 |
| 16063 | { PseudoVREDMAX_VS_M4_E8, VREDMAX_VS, 0x2, 0x8 }, // 4071 |
| 16064 | { PseudoVREDMAX_VS_M4_E16, VREDMAX_VS, 0x2, 0x10 }, // 4072 |
| 16065 | { PseudoVREDMAX_VS_M4_E32, VREDMAX_VS, 0x2, 0x20 }, // 4073 |
| 16066 | { PseudoVREDMAX_VS_M4_E64, VREDMAX_VS, 0x2, 0x40 }, // 4074 |
| 16067 | { PseudoVREDMAX_VS_M8_E8, VREDMAX_VS, 0x3, 0x8 }, // 4075 |
| 16068 | { PseudoVREDMAX_VS_M8_E16, VREDMAX_VS, 0x3, 0x10 }, // 4076 |
| 16069 | { PseudoVREDMAX_VS_M8_E32, VREDMAX_VS, 0x3, 0x20 }, // 4077 |
| 16070 | { PseudoVREDMAX_VS_M8_E64, VREDMAX_VS, 0x3, 0x40 }, // 4078 |
| 16071 | { PseudoVREDMAX_VS_MF8_E8, VREDMAX_VS, 0x5, 0x8 }, // 4079 |
| 16072 | { PseudoVREDMAX_VS_MF4_E8, VREDMAX_VS, 0x6, 0x8 }, // 4080 |
| 16073 | { PseudoVREDMAX_VS_MF4_E16, VREDMAX_VS, 0x6, 0x10 }, // 4081 |
| 16074 | { PseudoVREDMAX_VS_MF2_E8, VREDMAX_VS, 0x7, 0x8 }, // 4082 |
| 16075 | { PseudoVREDMAX_VS_MF2_E16, VREDMAX_VS, 0x7, 0x10 }, // 4083 |
| 16076 | { PseudoVREDMAX_VS_MF2_E32, VREDMAX_VS, 0x7, 0x20 }, // 4084 |
| 16077 | { PseudoVREDMINU_VS_M1_E8, VREDMINU_VS, 0x0, 0x8 }, // 4085 |
| 16078 | { PseudoVREDMINU_VS_M1_E16, VREDMINU_VS, 0x0, 0x10 }, // 4086 |
| 16079 | { PseudoVREDMINU_VS_M1_E32, VREDMINU_VS, 0x0, 0x20 }, // 4087 |
| 16080 | { PseudoVREDMINU_VS_M1_E64, VREDMINU_VS, 0x0, 0x40 }, // 4088 |
| 16081 | { PseudoVREDMINU_VS_M2_E8, VREDMINU_VS, 0x1, 0x8 }, // 4089 |
| 16082 | { PseudoVREDMINU_VS_M2_E16, VREDMINU_VS, 0x1, 0x10 }, // 4090 |
| 16083 | { PseudoVREDMINU_VS_M2_E32, VREDMINU_VS, 0x1, 0x20 }, // 4091 |
| 16084 | { PseudoVREDMINU_VS_M2_E64, VREDMINU_VS, 0x1, 0x40 }, // 4092 |
| 16085 | { PseudoVREDMINU_VS_M4_E8, VREDMINU_VS, 0x2, 0x8 }, // 4093 |
| 16086 | { PseudoVREDMINU_VS_M4_E16, VREDMINU_VS, 0x2, 0x10 }, // 4094 |
| 16087 | { PseudoVREDMINU_VS_M4_E32, VREDMINU_VS, 0x2, 0x20 }, // 4095 |
| 16088 | { PseudoVREDMINU_VS_M4_E64, VREDMINU_VS, 0x2, 0x40 }, // 4096 |
| 16089 | { PseudoVREDMINU_VS_M8_E8, VREDMINU_VS, 0x3, 0x8 }, // 4097 |
| 16090 | { PseudoVREDMINU_VS_M8_E16, VREDMINU_VS, 0x3, 0x10 }, // 4098 |
| 16091 | { PseudoVREDMINU_VS_M8_E32, VREDMINU_VS, 0x3, 0x20 }, // 4099 |
| 16092 | { PseudoVREDMINU_VS_M8_E64, VREDMINU_VS, 0x3, 0x40 }, // 4100 |
| 16093 | { PseudoVREDMINU_VS_MF8_E8, VREDMINU_VS, 0x5, 0x8 }, // 4101 |
| 16094 | { PseudoVREDMINU_VS_MF4_E8, VREDMINU_VS, 0x6, 0x8 }, // 4102 |
| 16095 | { PseudoVREDMINU_VS_MF4_E16, VREDMINU_VS, 0x6, 0x10 }, // 4103 |
| 16096 | { PseudoVREDMINU_VS_MF2_E8, VREDMINU_VS, 0x7, 0x8 }, // 4104 |
| 16097 | { PseudoVREDMINU_VS_MF2_E16, VREDMINU_VS, 0x7, 0x10 }, // 4105 |
| 16098 | { PseudoVREDMINU_VS_MF2_E32, VREDMINU_VS, 0x7, 0x20 }, // 4106 |
| 16099 | { PseudoVREDMIN_VS_M1_E8, VREDMIN_VS, 0x0, 0x8 }, // 4107 |
| 16100 | { PseudoVREDMIN_VS_M1_E16, VREDMIN_VS, 0x0, 0x10 }, // 4108 |
| 16101 | { PseudoVREDMIN_VS_M1_E32, VREDMIN_VS, 0x0, 0x20 }, // 4109 |
| 16102 | { PseudoVREDMIN_VS_M1_E64, VREDMIN_VS, 0x0, 0x40 }, // 4110 |
| 16103 | { PseudoVREDMIN_VS_M2_E8, VREDMIN_VS, 0x1, 0x8 }, // 4111 |
| 16104 | { PseudoVREDMIN_VS_M2_E16, VREDMIN_VS, 0x1, 0x10 }, // 4112 |
| 16105 | { PseudoVREDMIN_VS_M2_E32, VREDMIN_VS, 0x1, 0x20 }, // 4113 |
| 16106 | { PseudoVREDMIN_VS_M2_E64, VREDMIN_VS, 0x1, 0x40 }, // 4114 |
| 16107 | { PseudoVREDMIN_VS_M4_E8, VREDMIN_VS, 0x2, 0x8 }, // 4115 |
| 16108 | { PseudoVREDMIN_VS_M4_E16, VREDMIN_VS, 0x2, 0x10 }, // 4116 |
| 16109 | { PseudoVREDMIN_VS_M4_E32, VREDMIN_VS, 0x2, 0x20 }, // 4117 |
| 16110 | { PseudoVREDMIN_VS_M4_E64, VREDMIN_VS, 0x2, 0x40 }, // 4118 |
| 16111 | { PseudoVREDMIN_VS_M8_E8, VREDMIN_VS, 0x3, 0x8 }, // 4119 |
| 16112 | { PseudoVREDMIN_VS_M8_E16, VREDMIN_VS, 0x3, 0x10 }, // 4120 |
| 16113 | { PseudoVREDMIN_VS_M8_E32, VREDMIN_VS, 0x3, 0x20 }, // 4121 |
| 16114 | { PseudoVREDMIN_VS_M8_E64, VREDMIN_VS, 0x3, 0x40 }, // 4122 |
| 16115 | { PseudoVREDMIN_VS_MF8_E8, VREDMIN_VS, 0x5, 0x8 }, // 4123 |
| 16116 | { PseudoVREDMIN_VS_MF4_E8, VREDMIN_VS, 0x6, 0x8 }, // 4124 |
| 16117 | { PseudoVREDMIN_VS_MF4_E16, VREDMIN_VS, 0x6, 0x10 }, // 4125 |
| 16118 | { PseudoVREDMIN_VS_MF2_E8, VREDMIN_VS, 0x7, 0x8 }, // 4126 |
| 16119 | { PseudoVREDMIN_VS_MF2_E16, VREDMIN_VS, 0x7, 0x10 }, // 4127 |
| 16120 | { PseudoVREDMIN_VS_MF2_E32, VREDMIN_VS, 0x7, 0x20 }, // 4128 |
| 16121 | { PseudoVREDOR_VS_M1_E8, VREDOR_VS, 0x0, 0x8 }, // 4129 |
| 16122 | { PseudoVREDOR_VS_M1_E16, VREDOR_VS, 0x0, 0x10 }, // 4130 |
| 16123 | { PseudoVREDOR_VS_M1_E32, VREDOR_VS, 0x0, 0x20 }, // 4131 |
| 16124 | { PseudoVREDOR_VS_M1_E64, VREDOR_VS, 0x0, 0x40 }, // 4132 |
| 16125 | { PseudoVREDOR_VS_M2_E8, VREDOR_VS, 0x1, 0x8 }, // 4133 |
| 16126 | { PseudoVREDOR_VS_M2_E16, VREDOR_VS, 0x1, 0x10 }, // 4134 |
| 16127 | { PseudoVREDOR_VS_M2_E32, VREDOR_VS, 0x1, 0x20 }, // 4135 |
| 16128 | { PseudoVREDOR_VS_M2_E64, VREDOR_VS, 0x1, 0x40 }, // 4136 |
| 16129 | { PseudoVREDOR_VS_M4_E8, VREDOR_VS, 0x2, 0x8 }, // 4137 |
| 16130 | { PseudoVREDOR_VS_M4_E16, VREDOR_VS, 0x2, 0x10 }, // 4138 |
| 16131 | { PseudoVREDOR_VS_M4_E32, VREDOR_VS, 0x2, 0x20 }, // 4139 |
| 16132 | { PseudoVREDOR_VS_M4_E64, VREDOR_VS, 0x2, 0x40 }, // 4140 |
| 16133 | { PseudoVREDOR_VS_M8_E8, VREDOR_VS, 0x3, 0x8 }, // 4141 |
| 16134 | { PseudoVREDOR_VS_M8_E16, VREDOR_VS, 0x3, 0x10 }, // 4142 |
| 16135 | { PseudoVREDOR_VS_M8_E32, VREDOR_VS, 0x3, 0x20 }, // 4143 |
| 16136 | { PseudoVREDOR_VS_M8_E64, VREDOR_VS, 0x3, 0x40 }, // 4144 |
| 16137 | { PseudoVREDOR_VS_MF8_E8, VREDOR_VS, 0x5, 0x8 }, // 4145 |
| 16138 | { PseudoVREDOR_VS_MF4_E8, VREDOR_VS, 0x6, 0x8 }, // 4146 |
| 16139 | { PseudoVREDOR_VS_MF4_E16, VREDOR_VS, 0x6, 0x10 }, // 4147 |
| 16140 | { PseudoVREDOR_VS_MF2_E8, VREDOR_VS, 0x7, 0x8 }, // 4148 |
| 16141 | { PseudoVREDOR_VS_MF2_E16, VREDOR_VS, 0x7, 0x10 }, // 4149 |
| 16142 | { PseudoVREDOR_VS_MF2_E32, VREDOR_VS, 0x7, 0x20 }, // 4150 |
| 16143 | { PseudoVREDSUM_VS_M1_E8, VREDSUM_VS, 0x0, 0x8 }, // 4151 |
| 16144 | { PseudoVREDSUM_VS_M1_E16, VREDSUM_VS, 0x0, 0x10 }, // 4152 |
| 16145 | { PseudoVREDSUM_VS_M1_E32, VREDSUM_VS, 0x0, 0x20 }, // 4153 |
| 16146 | { PseudoVREDSUM_VS_M1_E64, VREDSUM_VS, 0x0, 0x40 }, // 4154 |
| 16147 | { PseudoVREDSUM_VS_M2_E8, VREDSUM_VS, 0x1, 0x8 }, // 4155 |
| 16148 | { PseudoVREDSUM_VS_M2_E16, VREDSUM_VS, 0x1, 0x10 }, // 4156 |
| 16149 | { PseudoVREDSUM_VS_M2_E32, VREDSUM_VS, 0x1, 0x20 }, // 4157 |
| 16150 | { PseudoVREDSUM_VS_M2_E64, VREDSUM_VS, 0x1, 0x40 }, // 4158 |
| 16151 | { PseudoVREDSUM_VS_M4_E8, VREDSUM_VS, 0x2, 0x8 }, // 4159 |
| 16152 | { PseudoVREDSUM_VS_M4_E16, VREDSUM_VS, 0x2, 0x10 }, // 4160 |
| 16153 | { PseudoVREDSUM_VS_M4_E32, VREDSUM_VS, 0x2, 0x20 }, // 4161 |
| 16154 | { PseudoVREDSUM_VS_M4_E64, VREDSUM_VS, 0x2, 0x40 }, // 4162 |
| 16155 | { PseudoVREDSUM_VS_M8_E8, VREDSUM_VS, 0x3, 0x8 }, // 4163 |
| 16156 | { PseudoVREDSUM_VS_M8_E16, VREDSUM_VS, 0x3, 0x10 }, // 4164 |
| 16157 | { PseudoVREDSUM_VS_M8_E32, VREDSUM_VS, 0x3, 0x20 }, // 4165 |
| 16158 | { PseudoVREDSUM_VS_M8_E64, VREDSUM_VS, 0x3, 0x40 }, // 4166 |
| 16159 | { PseudoVREDSUM_VS_MF8_E8, VREDSUM_VS, 0x5, 0x8 }, // 4167 |
| 16160 | { PseudoVREDSUM_VS_MF4_E8, VREDSUM_VS, 0x6, 0x8 }, // 4168 |
| 16161 | { PseudoVREDSUM_VS_MF4_E16, VREDSUM_VS, 0x6, 0x10 }, // 4169 |
| 16162 | { PseudoVREDSUM_VS_MF2_E8, VREDSUM_VS, 0x7, 0x8 }, // 4170 |
| 16163 | { PseudoVREDSUM_VS_MF2_E16, VREDSUM_VS, 0x7, 0x10 }, // 4171 |
| 16164 | { PseudoVREDSUM_VS_MF2_E32, VREDSUM_VS, 0x7, 0x20 }, // 4172 |
| 16165 | { PseudoVREDXOR_VS_M1_E8, VREDXOR_VS, 0x0, 0x8 }, // 4173 |
| 16166 | { PseudoVREDXOR_VS_M1_E16, VREDXOR_VS, 0x0, 0x10 }, // 4174 |
| 16167 | { PseudoVREDXOR_VS_M1_E32, VREDXOR_VS, 0x0, 0x20 }, // 4175 |
| 16168 | { PseudoVREDXOR_VS_M1_E64, VREDXOR_VS, 0x0, 0x40 }, // 4176 |
| 16169 | { PseudoVREDXOR_VS_M2_E8, VREDXOR_VS, 0x1, 0x8 }, // 4177 |
| 16170 | { PseudoVREDXOR_VS_M2_E16, VREDXOR_VS, 0x1, 0x10 }, // 4178 |
| 16171 | { PseudoVREDXOR_VS_M2_E32, VREDXOR_VS, 0x1, 0x20 }, // 4179 |
| 16172 | { PseudoVREDXOR_VS_M2_E64, VREDXOR_VS, 0x1, 0x40 }, // 4180 |
| 16173 | { PseudoVREDXOR_VS_M4_E8, VREDXOR_VS, 0x2, 0x8 }, // 4181 |
| 16174 | { PseudoVREDXOR_VS_M4_E16, VREDXOR_VS, 0x2, 0x10 }, // 4182 |
| 16175 | { PseudoVREDXOR_VS_M4_E32, VREDXOR_VS, 0x2, 0x20 }, // 4183 |
| 16176 | { PseudoVREDXOR_VS_M4_E64, VREDXOR_VS, 0x2, 0x40 }, // 4184 |
| 16177 | { PseudoVREDXOR_VS_M8_E8, VREDXOR_VS, 0x3, 0x8 }, // 4185 |
| 16178 | { PseudoVREDXOR_VS_M8_E16, VREDXOR_VS, 0x3, 0x10 }, // 4186 |
| 16179 | { PseudoVREDXOR_VS_M8_E32, VREDXOR_VS, 0x3, 0x20 }, // 4187 |
| 16180 | { PseudoVREDXOR_VS_M8_E64, VREDXOR_VS, 0x3, 0x40 }, // 4188 |
| 16181 | { PseudoVREDXOR_VS_MF8_E8, VREDXOR_VS, 0x5, 0x8 }, // 4189 |
| 16182 | { PseudoVREDXOR_VS_MF4_E8, VREDXOR_VS, 0x6, 0x8 }, // 4190 |
| 16183 | { PseudoVREDXOR_VS_MF4_E16, VREDXOR_VS, 0x6, 0x10 }, // 4191 |
| 16184 | { PseudoVREDXOR_VS_MF2_E8, VREDXOR_VS, 0x7, 0x8 }, // 4192 |
| 16185 | { PseudoVREDXOR_VS_MF2_E16, VREDXOR_VS, 0x7, 0x10 }, // 4193 |
| 16186 | { PseudoVREDXOR_VS_MF2_E32, VREDXOR_VS, 0x7, 0x20 }, // 4194 |
| 16187 | { PseudoVREMU_VV_M1_E8, VREMU_VV, 0x0, 0x8 }, // 4195 |
| 16188 | { PseudoVREMU_VV_M1_E16, VREMU_VV, 0x0, 0x10 }, // 4196 |
| 16189 | { PseudoVREMU_VV_M1_E32, VREMU_VV, 0x0, 0x20 }, // 4197 |
| 16190 | { PseudoVREMU_VV_M1_E64, VREMU_VV, 0x0, 0x40 }, // 4198 |
| 16191 | { PseudoVREMU_VV_M2_E8, VREMU_VV, 0x1, 0x8 }, // 4199 |
| 16192 | { PseudoVREMU_VV_M2_E16, VREMU_VV, 0x1, 0x10 }, // 4200 |
| 16193 | { PseudoVREMU_VV_M2_E32, VREMU_VV, 0x1, 0x20 }, // 4201 |
| 16194 | { PseudoVREMU_VV_M2_E64, VREMU_VV, 0x1, 0x40 }, // 4202 |
| 16195 | { PseudoVREMU_VV_M4_E8, VREMU_VV, 0x2, 0x8 }, // 4203 |
| 16196 | { PseudoVREMU_VV_M4_E16, VREMU_VV, 0x2, 0x10 }, // 4204 |
| 16197 | { PseudoVREMU_VV_M4_E32, VREMU_VV, 0x2, 0x20 }, // 4205 |
| 16198 | { PseudoVREMU_VV_M4_E64, VREMU_VV, 0x2, 0x40 }, // 4206 |
| 16199 | { PseudoVREMU_VV_M8_E8, VREMU_VV, 0x3, 0x8 }, // 4207 |
| 16200 | { PseudoVREMU_VV_M8_E16, VREMU_VV, 0x3, 0x10 }, // 4208 |
| 16201 | { PseudoVREMU_VV_M8_E32, VREMU_VV, 0x3, 0x20 }, // 4209 |
| 16202 | { PseudoVREMU_VV_M8_E64, VREMU_VV, 0x3, 0x40 }, // 4210 |
| 16203 | { PseudoVREMU_VV_MF8_E8, VREMU_VV, 0x5, 0x8 }, // 4211 |
| 16204 | { PseudoVREMU_VV_MF4_E8, VREMU_VV, 0x6, 0x8 }, // 4212 |
| 16205 | { PseudoVREMU_VV_MF4_E16, VREMU_VV, 0x6, 0x10 }, // 4213 |
| 16206 | { PseudoVREMU_VV_MF2_E8, VREMU_VV, 0x7, 0x8 }, // 4214 |
| 16207 | { PseudoVREMU_VV_MF2_E16, VREMU_VV, 0x7, 0x10 }, // 4215 |
| 16208 | { PseudoVREMU_VV_MF2_E32, VREMU_VV, 0x7, 0x20 }, // 4216 |
| 16209 | { PseudoVREMU_VX_M1_E8, VREMU_VX, 0x0, 0x8 }, // 4217 |
| 16210 | { PseudoVREMU_VX_M1_E16, VREMU_VX, 0x0, 0x10 }, // 4218 |
| 16211 | { PseudoVREMU_VX_M1_E32, VREMU_VX, 0x0, 0x20 }, // 4219 |
| 16212 | { PseudoVREMU_VX_M1_E64, VREMU_VX, 0x0, 0x40 }, // 4220 |
| 16213 | { PseudoVREMU_VX_M2_E8, VREMU_VX, 0x1, 0x8 }, // 4221 |
| 16214 | { PseudoVREMU_VX_M2_E16, VREMU_VX, 0x1, 0x10 }, // 4222 |
| 16215 | { PseudoVREMU_VX_M2_E32, VREMU_VX, 0x1, 0x20 }, // 4223 |
| 16216 | { PseudoVREMU_VX_M2_E64, VREMU_VX, 0x1, 0x40 }, // 4224 |
| 16217 | { PseudoVREMU_VX_M4_E8, VREMU_VX, 0x2, 0x8 }, // 4225 |
| 16218 | { PseudoVREMU_VX_M4_E16, VREMU_VX, 0x2, 0x10 }, // 4226 |
| 16219 | { PseudoVREMU_VX_M4_E32, VREMU_VX, 0x2, 0x20 }, // 4227 |
| 16220 | { PseudoVREMU_VX_M4_E64, VREMU_VX, 0x2, 0x40 }, // 4228 |
| 16221 | { PseudoVREMU_VX_M8_E8, VREMU_VX, 0x3, 0x8 }, // 4229 |
| 16222 | { PseudoVREMU_VX_M8_E16, VREMU_VX, 0x3, 0x10 }, // 4230 |
| 16223 | { PseudoVREMU_VX_M8_E32, VREMU_VX, 0x3, 0x20 }, // 4231 |
| 16224 | { PseudoVREMU_VX_M8_E64, VREMU_VX, 0x3, 0x40 }, // 4232 |
| 16225 | { PseudoVREMU_VX_MF8_E8, VREMU_VX, 0x5, 0x8 }, // 4233 |
| 16226 | { PseudoVREMU_VX_MF4_E8, VREMU_VX, 0x6, 0x8 }, // 4234 |
| 16227 | { PseudoVREMU_VX_MF4_E16, VREMU_VX, 0x6, 0x10 }, // 4235 |
| 16228 | { PseudoVREMU_VX_MF2_E8, VREMU_VX, 0x7, 0x8 }, // 4236 |
| 16229 | { PseudoVREMU_VX_MF2_E16, VREMU_VX, 0x7, 0x10 }, // 4237 |
| 16230 | { PseudoVREMU_VX_MF2_E32, VREMU_VX, 0x7, 0x20 }, // 4238 |
| 16231 | { PseudoVREM_VV_M1_E8, VREM_VV, 0x0, 0x8 }, // 4239 |
| 16232 | { PseudoVREM_VV_M1_E16, VREM_VV, 0x0, 0x10 }, // 4240 |
| 16233 | { PseudoVREM_VV_M1_E32, VREM_VV, 0x0, 0x20 }, // 4241 |
| 16234 | { PseudoVREM_VV_M1_E64, VREM_VV, 0x0, 0x40 }, // 4242 |
| 16235 | { PseudoVREM_VV_M2_E8, VREM_VV, 0x1, 0x8 }, // 4243 |
| 16236 | { PseudoVREM_VV_M2_E16, VREM_VV, 0x1, 0x10 }, // 4244 |
| 16237 | { PseudoVREM_VV_M2_E32, VREM_VV, 0x1, 0x20 }, // 4245 |
| 16238 | { PseudoVREM_VV_M2_E64, VREM_VV, 0x1, 0x40 }, // 4246 |
| 16239 | { PseudoVREM_VV_M4_E8, VREM_VV, 0x2, 0x8 }, // 4247 |
| 16240 | { PseudoVREM_VV_M4_E16, VREM_VV, 0x2, 0x10 }, // 4248 |
| 16241 | { PseudoVREM_VV_M4_E32, VREM_VV, 0x2, 0x20 }, // 4249 |
| 16242 | { PseudoVREM_VV_M4_E64, VREM_VV, 0x2, 0x40 }, // 4250 |
| 16243 | { PseudoVREM_VV_M8_E8, VREM_VV, 0x3, 0x8 }, // 4251 |
| 16244 | { PseudoVREM_VV_M8_E16, VREM_VV, 0x3, 0x10 }, // 4252 |
| 16245 | { PseudoVREM_VV_M8_E32, VREM_VV, 0x3, 0x20 }, // 4253 |
| 16246 | { PseudoVREM_VV_M8_E64, VREM_VV, 0x3, 0x40 }, // 4254 |
| 16247 | { PseudoVREM_VV_MF8_E8, VREM_VV, 0x5, 0x8 }, // 4255 |
| 16248 | { PseudoVREM_VV_MF4_E8, VREM_VV, 0x6, 0x8 }, // 4256 |
| 16249 | { PseudoVREM_VV_MF4_E16, VREM_VV, 0x6, 0x10 }, // 4257 |
| 16250 | { PseudoVREM_VV_MF2_E8, VREM_VV, 0x7, 0x8 }, // 4258 |
| 16251 | { PseudoVREM_VV_MF2_E16, VREM_VV, 0x7, 0x10 }, // 4259 |
| 16252 | { PseudoVREM_VV_MF2_E32, VREM_VV, 0x7, 0x20 }, // 4260 |
| 16253 | { PseudoVREM_VX_M1_E8, VREM_VX, 0x0, 0x8 }, // 4261 |
| 16254 | { PseudoVREM_VX_M1_E16, VREM_VX, 0x0, 0x10 }, // 4262 |
| 16255 | { PseudoVREM_VX_M1_E32, VREM_VX, 0x0, 0x20 }, // 4263 |
| 16256 | { PseudoVREM_VX_M1_E64, VREM_VX, 0x0, 0x40 }, // 4264 |
| 16257 | { PseudoVREM_VX_M2_E8, VREM_VX, 0x1, 0x8 }, // 4265 |
| 16258 | { PseudoVREM_VX_M2_E16, VREM_VX, 0x1, 0x10 }, // 4266 |
| 16259 | { PseudoVREM_VX_M2_E32, VREM_VX, 0x1, 0x20 }, // 4267 |
| 16260 | { PseudoVREM_VX_M2_E64, VREM_VX, 0x1, 0x40 }, // 4268 |
| 16261 | { PseudoVREM_VX_M4_E8, VREM_VX, 0x2, 0x8 }, // 4269 |
| 16262 | { PseudoVREM_VX_M4_E16, VREM_VX, 0x2, 0x10 }, // 4270 |
| 16263 | { PseudoVREM_VX_M4_E32, VREM_VX, 0x2, 0x20 }, // 4271 |
| 16264 | { PseudoVREM_VX_M4_E64, VREM_VX, 0x2, 0x40 }, // 4272 |
| 16265 | { PseudoVREM_VX_M8_E8, VREM_VX, 0x3, 0x8 }, // 4273 |
| 16266 | { PseudoVREM_VX_M8_E16, VREM_VX, 0x3, 0x10 }, // 4274 |
| 16267 | { PseudoVREM_VX_M8_E32, VREM_VX, 0x3, 0x20 }, // 4275 |
| 16268 | { PseudoVREM_VX_M8_E64, VREM_VX, 0x3, 0x40 }, // 4276 |
| 16269 | { PseudoVREM_VX_MF8_E8, VREM_VX, 0x5, 0x8 }, // 4277 |
| 16270 | { PseudoVREM_VX_MF4_E8, VREM_VX, 0x6, 0x8 }, // 4278 |
| 16271 | { PseudoVREM_VX_MF4_E16, VREM_VX, 0x6, 0x10 }, // 4279 |
| 16272 | { PseudoVREM_VX_MF2_E8, VREM_VX, 0x7, 0x8 }, // 4280 |
| 16273 | { PseudoVREM_VX_MF2_E16, VREM_VX, 0x7, 0x10 }, // 4281 |
| 16274 | { PseudoVREM_VX_MF2_E32, VREM_VX, 0x7, 0x20 }, // 4282 |
| 16275 | { PseudoVREV8_V_M1, VREV8_V, 0x0, 0x0 }, // 4283 |
| 16276 | { PseudoVREV8_V_M2, VREV8_V, 0x1, 0x0 }, // 4284 |
| 16277 | { PseudoVREV8_V_M4, VREV8_V, 0x2, 0x0 }, // 4285 |
| 16278 | { PseudoVREV8_V_M8, VREV8_V, 0x3, 0x0 }, // 4286 |
| 16279 | { PseudoVREV8_V_MF8, VREV8_V, 0x5, 0x0 }, // 4287 |
| 16280 | { PseudoVREV8_V_MF4, VREV8_V, 0x6, 0x0 }, // 4288 |
| 16281 | { PseudoVREV8_V_MF2, VREV8_V, 0x7, 0x0 }, // 4289 |
| 16282 | { PseudoVRGATHEREI16_VV_M1_E8_M1, VRGATHEREI16_VV, 0x0, 0x8 }, // 4290 |
| 16283 | { PseudoVRGATHEREI16_VV_M1_E8_M2, VRGATHEREI16_VV, 0x0, 0x8 }, // 4291 |
| 16284 | { PseudoVRGATHEREI16_VV_M1_E8_MF2, VRGATHEREI16_VV, 0x0, 0x8 }, // 4292 |
| 16285 | { PseudoVRGATHEREI16_VV_M1_E8_MF4, VRGATHEREI16_VV, 0x0, 0x8 }, // 4293 |
| 16286 | { PseudoVRGATHEREI16_VV_M1_E16_M1, VRGATHEREI16_VV, 0x0, 0x10 }, // 4294 |
| 16287 | { PseudoVRGATHEREI16_VV_M1_E16_M2, VRGATHEREI16_VV, 0x0, 0x10 }, // 4295 |
| 16288 | { PseudoVRGATHEREI16_VV_M1_E16_MF2, VRGATHEREI16_VV, 0x0, 0x10 }, // 4296 |
| 16289 | { PseudoVRGATHEREI16_VV_M1_E16_MF4, VRGATHEREI16_VV, 0x0, 0x10 }, // 4297 |
| 16290 | { PseudoVRGATHEREI16_VV_M1_E32_M1, VRGATHEREI16_VV, 0x0, 0x20 }, // 4298 |
| 16291 | { PseudoVRGATHEREI16_VV_M1_E32_M2, VRGATHEREI16_VV, 0x0, 0x20 }, // 4299 |
| 16292 | { PseudoVRGATHEREI16_VV_M1_E32_MF2, VRGATHEREI16_VV, 0x0, 0x20 }, // 4300 |
| 16293 | { PseudoVRGATHEREI16_VV_M1_E32_MF4, VRGATHEREI16_VV, 0x0, 0x20 }, // 4301 |
| 16294 | { PseudoVRGATHEREI16_VV_M1_E64_M1, VRGATHEREI16_VV, 0x0, 0x40 }, // 4302 |
| 16295 | { PseudoVRGATHEREI16_VV_M1_E64_M2, VRGATHEREI16_VV, 0x0, 0x40 }, // 4303 |
| 16296 | { PseudoVRGATHEREI16_VV_M1_E64_MF2, VRGATHEREI16_VV, 0x0, 0x40 }, // 4304 |
| 16297 | { PseudoVRGATHEREI16_VV_M1_E64_MF4, VRGATHEREI16_VV, 0x0, 0x40 }, // 4305 |
| 16298 | { PseudoVRGATHEREI16_VV_M2_E8_M1, VRGATHEREI16_VV, 0x1, 0x8 }, // 4306 |
| 16299 | { PseudoVRGATHEREI16_VV_M2_E8_M2, VRGATHEREI16_VV, 0x1, 0x8 }, // 4307 |
| 16300 | { PseudoVRGATHEREI16_VV_M2_E8_M4, VRGATHEREI16_VV, 0x1, 0x8 }, // 4308 |
| 16301 | { PseudoVRGATHEREI16_VV_M2_E8_MF2, VRGATHEREI16_VV, 0x1, 0x8 }, // 4309 |
| 16302 | { PseudoVRGATHEREI16_VV_M2_E16_M1, VRGATHEREI16_VV, 0x1, 0x10 }, // 4310 |
| 16303 | { PseudoVRGATHEREI16_VV_M2_E16_M2, VRGATHEREI16_VV, 0x1, 0x10 }, // 4311 |
| 16304 | { PseudoVRGATHEREI16_VV_M2_E16_M4, VRGATHEREI16_VV, 0x1, 0x10 }, // 4312 |
| 16305 | { PseudoVRGATHEREI16_VV_M2_E16_MF2, VRGATHEREI16_VV, 0x1, 0x10 }, // 4313 |
| 16306 | { PseudoVRGATHEREI16_VV_M2_E32_M1, VRGATHEREI16_VV, 0x1, 0x20 }, // 4314 |
| 16307 | { PseudoVRGATHEREI16_VV_M2_E32_M2, VRGATHEREI16_VV, 0x1, 0x20 }, // 4315 |
| 16308 | { PseudoVRGATHEREI16_VV_M2_E32_M4, VRGATHEREI16_VV, 0x1, 0x20 }, // 4316 |
| 16309 | { PseudoVRGATHEREI16_VV_M2_E32_MF2, VRGATHEREI16_VV, 0x1, 0x20 }, // 4317 |
| 16310 | { PseudoVRGATHEREI16_VV_M2_E64_M1, VRGATHEREI16_VV, 0x1, 0x40 }, // 4318 |
| 16311 | { PseudoVRGATHEREI16_VV_M2_E64_M2, VRGATHEREI16_VV, 0x1, 0x40 }, // 4319 |
| 16312 | { PseudoVRGATHEREI16_VV_M2_E64_M4, VRGATHEREI16_VV, 0x1, 0x40 }, // 4320 |
| 16313 | { PseudoVRGATHEREI16_VV_M2_E64_MF2, VRGATHEREI16_VV, 0x1, 0x40 }, // 4321 |
| 16314 | { PseudoVRGATHEREI16_VV_M4_E8_M1, VRGATHEREI16_VV, 0x2, 0x8 }, // 4322 |
| 16315 | { PseudoVRGATHEREI16_VV_M4_E8_M2, VRGATHEREI16_VV, 0x2, 0x8 }, // 4323 |
| 16316 | { PseudoVRGATHEREI16_VV_M4_E8_M4, VRGATHEREI16_VV, 0x2, 0x8 }, // 4324 |
| 16317 | { PseudoVRGATHEREI16_VV_M4_E8_M8, VRGATHEREI16_VV, 0x2, 0x8 }, // 4325 |
| 16318 | { PseudoVRGATHEREI16_VV_M4_E16_M1, VRGATHEREI16_VV, 0x2, 0x10 }, // 4326 |
| 16319 | { PseudoVRGATHEREI16_VV_M4_E16_M2, VRGATHEREI16_VV, 0x2, 0x10 }, // 4327 |
| 16320 | { PseudoVRGATHEREI16_VV_M4_E16_M4, VRGATHEREI16_VV, 0x2, 0x10 }, // 4328 |
| 16321 | { PseudoVRGATHEREI16_VV_M4_E16_M8, VRGATHEREI16_VV, 0x2, 0x10 }, // 4329 |
| 16322 | { PseudoVRGATHEREI16_VV_M4_E32_M1, VRGATHEREI16_VV, 0x2, 0x20 }, // 4330 |
| 16323 | { PseudoVRGATHEREI16_VV_M4_E32_M2, VRGATHEREI16_VV, 0x2, 0x20 }, // 4331 |
| 16324 | { PseudoVRGATHEREI16_VV_M4_E32_M4, VRGATHEREI16_VV, 0x2, 0x20 }, // 4332 |
| 16325 | { PseudoVRGATHEREI16_VV_M4_E32_M8, VRGATHEREI16_VV, 0x2, 0x20 }, // 4333 |
| 16326 | { PseudoVRGATHEREI16_VV_M4_E64_M1, VRGATHEREI16_VV, 0x2, 0x40 }, // 4334 |
| 16327 | { PseudoVRGATHEREI16_VV_M4_E64_M2, VRGATHEREI16_VV, 0x2, 0x40 }, // 4335 |
| 16328 | { PseudoVRGATHEREI16_VV_M4_E64_M4, VRGATHEREI16_VV, 0x2, 0x40 }, // 4336 |
| 16329 | { PseudoVRGATHEREI16_VV_M4_E64_M8, VRGATHEREI16_VV, 0x2, 0x40 }, // 4337 |
| 16330 | { PseudoVRGATHEREI16_VV_M8_E8_M2, VRGATHEREI16_VV, 0x3, 0x8 }, // 4338 |
| 16331 | { PseudoVRGATHEREI16_VV_M8_E8_M4, VRGATHEREI16_VV, 0x3, 0x8 }, // 4339 |
| 16332 | { PseudoVRGATHEREI16_VV_M8_E8_M8, VRGATHEREI16_VV, 0x3, 0x8 }, // 4340 |
| 16333 | { PseudoVRGATHEREI16_VV_M8_E16_M2, VRGATHEREI16_VV, 0x3, 0x10 }, // 4341 |
| 16334 | { PseudoVRGATHEREI16_VV_M8_E16_M4, VRGATHEREI16_VV, 0x3, 0x10 }, // 4342 |
| 16335 | { PseudoVRGATHEREI16_VV_M8_E16_M8, VRGATHEREI16_VV, 0x3, 0x10 }, // 4343 |
| 16336 | { PseudoVRGATHEREI16_VV_M8_E32_M2, VRGATHEREI16_VV, 0x3, 0x20 }, // 4344 |
| 16337 | { PseudoVRGATHEREI16_VV_M8_E32_M4, VRGATHEREI16_VV, 0x3, 0x20 }, // 4345 |
| 16338 | { PseudoVRGATHEREI16_VV_M8_E32_M8, VRGATHEREI16_VV, 0x3, 0x20 }, // 4346 |
| 16339 | { PseudoVRGATHEREI16_VV_M8_E64_M2, VRGATHEREI16_VV, 0x3, 0x40 }, // 4347 |
| 16340 | { PseudoVRGATHEREI16_VV_M8_E64_M4, VRGATHEREI16_VV, 0x3, 0x40 }, // 4348 |
| 16341 | { PseudoVRGATHEREI16_VV_M8_E64_M8, VRGATHEREI16_VV, 0x3, 0x40 }, // 4349 |
| 16342 | { PseudoVRGATHEREI16_VV_MF8_E8_MF4, VRGATHEREI16_VV, 0x5, 0x8 }, // 4350 |
| 16343 | { PseudoVRGATHEREI16_VV_MF8_E8_MF8, VRGATHEREI16_VV, 0x5, 0x8 }, // 4351 |
| 16344 | { PseudoVRGATHEREI16_VV_MF4_E8_MF2, VRGATHEREI16_VV, 0x6, 0x8 }, // 4352 |
| 16345 | { PseudoVRGATHEREI16_VV_MF4_E8_MF4, VRGATHEREI16_VV, 0x6, 0x8 }, // 4353 |
| 16346 | { PseudoVRGATHEREI16_VV_MF4_E8_MF8, VRGATHEREI16_VV, 0x6, 0x8 }, // 4354 |
| 16347 | { PseudoVRGATHEREI16_VV_MF4_E16_MF2, VRGATHEREI16_VV, 0x6, 0x10 }, // 4355 |
| 16348 | { PseudoVRGATHEREI16_VV_MF4_E16_MF4, VRGATHEREI16_VV, 0x6, 0x10 }, // 4356 |
| 16349 | { PseudoVRGATHEREI16_VV_MF4_E16_MF8, VRGATHEREI16_VV, 0x6, 0x10 }, // 4357 |
| 16350 | { PseudoVRGATHEREI16_VV_MF2_E8_M1, VRGATHEREI16_VV, 0x7, 0x8 }, // 4358 |
| 16351 | { PseudoVRGATHEREI16_VV_MF2_E8_MF2, VRGATHEREI16_VV, 0x7, 0x8 }, // 4359 |
| 16352 | { PseudoVRGATHEREI16_VV_MF2_E8_MF4, VRGATHEREI16_VV, 0x7, 0x8 }, // 4360 |
| 16353 | { PseudoVRGATHEREI16_VV_MF2_E8_MF8, VRGATHEREI16_VV, 0x7, 0x8 }, // 4361 |
| 16354 | { PseudoVRGATHEREI16_VV_MF2_E16_M1, VRGATHEREI16_VV, 0x7, 0x10 }, // 4362 |
| 16355 | { PseudoVRGATHEREI16_VV_MF2_E16_MF2, VRGATHEREI16_VV, 0x7, 0x10 }, // 4363 |
| 16356 | { PseudoVRGATHEREI16_VV_MF2_E16_MF4, VRGATHEREI16_VV, 0x7, 0x10 }, // 4364 |
| 16357 | { PseudoVRGATHEREI16_VV_MF2_E16_MF8, VRGATHEREI16_VV, 0x7, 0x10 }, // 4365 |
| 16358 | { PseudoVRGATHEREI16_VV_MF2_E32_M1, VRGATHEREI16_VV, 0x7, 0x20 }, // 4366 |
| 16359 | { PseudoVRGATHEREI16_VV_MF2_E32_MF2, VRGATHEREI16_VV, 0x7, 0x20 }, // 4367 |
| 16360 | { PseudoVRGATHEREI16_VV_MF2_E32_MF4, VRGATHEREI16_VV, 0x7, 0x20 }, // 4368 |
| 16361 | { PseudoVRGATHEREI16_VV_MF2_E32_MF8, VRGATHEREI16_VV, 0x7, 0x20 }, // 4369 |
| 16362 | { PseudoVRGATHER_VI_M1, VRGATHER_VI, 0x0, 0x0 }, // 4370 |
| 16363 | { PseudoVRGATHER_VI_M2, VRGATHER_VI, 0x1, 0x0 }, // 4371 |
| 16364 | { PseudoVRGATHER_VI_M4, VRGATHER_VI, 0x2, 0x0 }, // 4372 |
| 16365 | { PseudoVRGATHER_VI_M8, VRGATHER_VI, 0x3, 0x0 }, // 4373 |
| 16366 | { PseudoVRGATHER_VI_MF8, VRGATHER_VI, 0x5, 0x0 }, // 4374 |
| 16367 | { PseudoVRGATHER_VI_MF4, VRGATHER_VI, 0x6, 0x0 }, // 4375 |
| 16368 | { PseudoVRGATHER_VI_MF2, VRGATHER_VI, 0x7, 0x0 }, // 4376 |
| 16369 | { PseudoVRGATHER_VV_M1_E8, VRGATHER_VV, 0x0, 0x8 }, // 4377 |
| 16370 | { PseudoVRGATHER_VV_M1_E16, VRGATHER_VV, 0x0, 0x10 }, // 4378 |
| 16371 | { PseudoVRGATHER_VV_M1_E32, VRGATHER_VV, 0x0, 0x20 }, // 4379 |
| 16372 | { PseudoVRGATHER_VV_M1_E64, VRGATHER_VV, 0x0, 0x40 }, // 4380 |
| 16373 | { PseudoVRGATHER_VV_M2_E8, VRGATHER_VV, 0x1, 0x8 }, // 4381 |
| 16374 | { PseudoVRGATHER_VV_M2_E16, VRGATHER_VV, 0x1, 0x10 }, // 4382 |
| 16375 | { PseudoVRGATHER_VV_M2_E32, VRGATHER_VV, 0x1, 0x20 }, // 4383 |
| 16376 | { PseudoVRGATHER_VV_M2_E64, VRGATHER_VV, 0x1, 0x40 }, // 4384 |
| 16377 | { PseudoVRGATHER_VV_M4_E8, VRGATHER_VV, 0x2, 0x8 }, // 4385 |
| 16378 | { PseudoVRGATHER_VV_M4_E16, VRGATHER_VV, 0x2, 0x10 }, // 4386 |
| 16379 | { PseudoVRGATHER_VV_M4_E32, VRGATHER_VV, 0x2, 0x20 }, // 4387 |
| 16380 | { PseudoVRGATHER_VV_M4_E64, VRGATHER_VV, 0x2, 0x40 }, // 4388 |
| 16381 | { PseudoVRGATHER_VV_M8_E8, VRGATHER_VV, 0x3, 0x8 }, // 4389 |
| 16382 | { PseudoVRGATHER_VV_M8_E16, VRGATHER_VV, 0x3, 0x10 }, // 4390 |
| 16383 | { PseudoVRGATHER_VV_M8_E32, VRGATHER_VV, 0x3, 0x20 }, // 4391 |
| 16384 | { PseudoVRGATHER_VV_M8_E64, VRGATHER_VV, 0x3, 0x40 }, // 4392 |
| 16385 | { PseudoVRGATHER_VV_MF8_E8, VRGATHER_VV, 0x5, 0x8 }, // 4393 |
| 16386 | { PseudoVRGATHER_VV_MF4_E8, VRGATHER_VV, 0x6, 0x8 }, // 4394 |
| 16387 | { PseudoVRGATHER_VV_MF4_E16, VRGATHER_VV, 0x6, 0x10 }, // 4395 |
| 16388 | { PseudoVRGATHER_VV_MF2_E8, VRGATHER_VV, 0x7, 0x8 }, // 4396 |
| 16389 | { PseudoVRGATHER_VV_MF2_E16, VRGATHER_VV, 0x7, 0x10 }, // 4397 |
| 16390 | { PseudoVRGATHER_VV_MF2_E32, VRGATHER_VV, 0x7, 0x20 }, // 4398 |
| 16391 | { PseudoVRGATHER_VX_M1, VRGATHER_VX, 0x0, 0x0 }, // 4399 |
| 16392 | { PseudoVRGATHER_VX_M2, VRGATHER_VX, 0x1, 0x0 }, // 4400 |
| 16393 | { PseudoVRGATHER_VX_M4, VRGATHER_VX, 0x2, 0x0 }, // 4401 |
| 16394 | { PseudoVRGATHER_VX_M8, VRGATHER_VX, 0x3, 0x0 }, // 4402 |
| 16395 | { PseudoVRGATHER_VX_MF8, VRGATHER_VX, 0x5, 0x0 }, // 4403 |
| 16396 | { PseudoVRGATHER_VX_MF4, VRGATHER_VX, 0x6, 0x0 }, // 4404 |
| 16397 | { PseudoVRGATHER_VX_MF2, VRGATHER_VX, 0x7, 0x0 }, // 4405 |
| 16398 | { PseudoVROL_VV_M1, VROL_VV, 0x0, 0x0 }, // 4406 |
| 16399 | { PseudoVROL_VV_M2, VROL_VV, 0x1, 0x0 }, // 4407 |
| 16400 | { PseudoVROL_VV_M4, VROL_VV, 0x2, 0x0 }, // 4408 |
| 16401 | { PseudoVROL_VV_M8, VROL_VV, 0x3, 0x0 }, // 4409 |
| 16402 | { PseudoVROL_VV_MF8, VROL_VV, 0x5, 0x0 }, // 4410 |
| 16403 | { PseudoVROL_VV_MF4, VROL_VV, 0x6, 0x0 }, // 4411 |
| 16404 | { PseudoVROL_VV_MF2, VROL_VV, 0x7, 0x0 }, // 4412 |
| 16405 | { PseudoVROL_VX_M1, VROL_VX, 0x0, 0x0 }, // 4413 |
| 16406 | { PseudoVROL_VX_M2, VROL_VX, 0x1, 0x0 }, // 4414 |
| 16407 | { PseudoVROL_VX_M4, VROL_VX, 0x2, 0x0 }, // 4415 |
| 16408 | { PseudoVROL_VX_M8, VROL_VX, 0x3, 0x0 }, // 4416 |
| 16409 | { PseudoVROL_VX_MF8, VROL_VX, 0x5, 0x0 }, // 4417 |
| 16410 | { PseudoVROL_VX_MF4, VROL_VX, 0x6, 0x0 }, // 4418 |
| 16411 | { PseudoVROL_VX_MF2, VROL_VX, 0x7, 0x0 }, // 4419 |
| 16412 | { PseudoVROR_VI_M1, VROR_VI, 0x0, 0x0 }, // 4420 |
| 16413 | { PseudoVROR_VI_M2, VROR_VI, 0x1, 0x0 }, // 4421 |
| 16414 | { PseudoVROR_VI_M4, VROR_VI, 0x2, 0x0 }, // 4422 |
| 16415 | { PseudoVROR_VI_M8, VROR_VI, 0x3, 0x0 }, // 4423 |
| 16416 | { PseudoVROR_VI_MF8, VROR_VI, 0x5, 0x0 }, // 4424 |
| 16417 | { PseudoVROR_VI_MF4, VROR_VI, 0x6, 0x0 }, // 4425 |
| 16418 | { PseudoVROR_VI_MF2, VROR_VI, 0x7, 0x0 }, // 4426 |
| 16419 | { PseudoVROR_VV_M1, VROR_VV, 0x0, 0x0 }, // 4427 |
| 16420 | { PseudoVROR_VV_M2, VROR_VV, 0x1, 0x0 }, // 4428 |
| 16421 | { PseudoVROR_VV_M4, VROR_VV, 0x2, 0x0 }, // 4429 |
| 16422 | { PseudoVROR_VV_M8, VROR_VV, 0x3, 0x0 }, // 4430 |
| 16423 | { PseudoVROR_VV_MF8, VROR_VV, 0x5, 0x0 }, // 4431 |
| 16424 | { PseudoVROR_VV_MF4, VROR_VV, 0x6, 0x0 }, // 4432 |
| 16425 | { PseudoVROR_VV_MF2, VROR_VV, 0x7, 0x0 }, // 4433 |
| 16426 | { PseudoVROR_VX_M1, VROR_VX, 0x0, 0x0 }, // 4434 |
| 16427 | { PseudoVROR_VX_M2, VROR_VX, 0x1, 0x0 }, // 4435 |
| 16428 | { PseudoVROR_VX_M4, VROR_VX, 0x2, 0x0 }, // 4436 |
| 16429 | { PseudoVROR_VX_M8, VROR_VX, 0x3, 0x0 }, // 4437 |
| 16430 | { PseudoVROR_VX_MF8, VROR_VX, 0x5, 0x0 }, // 4438 |
| 16431 | { PseudoVROR_VX_MF4, VROR_VX, 0x6, 0x0 }, // 4439 |
| 16432 | { PseudoVROR_VX_MF2, VROR_VX, 0x7, 0x0 }, // 4440 |
| 16433 | { PseudoVRSUB_VI_M1, VRSUB_VI, 0x0, 0x0 }, // 4441 |
| 16434 | { PseudoVRSUB_VI_M2, VRSUB_VI, 0x1, 0x0 }, // 4442 |
| 16435 | { PseudoVRSUB_VI_M4, VRSUB_VI, 0x2, 0x0 }, // 4443 |
| 16436 | { PseudoVRSUB_VI_M8, VRSUB_VI, 0x3, 0x0 }, // 4444 |
| 16437 | { PseudoVRSUB_VI_MF8, VRSUB_VI, 0x5, 0x0 }, // 4445 |
| 16438 | { PseudoVRSUB_VI_MF4, VRSUB_VI, 0x6, 0x0 }, // 4446 |
| 16439 | { PseudoVRSUB_VI_MF2, VRSUB_VI, 0x7, 0x0 }, // 4447 |
| 16440 | { PseudoVRSUB_VX_M1, VRSUB_VX, 0x0, 0x0 }, // 4448 |
| 16441 | { PseudoVRSUB_VX_M2, VRSUB_VX, 0x1, 0x0 }, // 4449 |
| 16442 | { PseudoVRSUB_VX_M4, VRSUB_VX, 0x2, 0x0 }, // 4450 |
| 16443 | { PseudoVRSUB_VX_M8, VRSUB_VX, 0x3, 0x0 }, // 4451 |
| 16444 | { PseudoVRSUB_VX_MF8, VRSUB_VX, 0x5, 0x0 }, // 4452 |
| 16445 | { PseudoVRSUB_VX_MF4, VRSUB_VX, 0x6, 0x0 }, // 4453 |
| 16446 | { PseudoVRSUB_VX_MF2, VRSUB_VX, 0x7, 0x0 }, // 4454 |
| 16447 | { PseudoVSADDU_VI_M1, VSADDU_VI, 0x0, 0x0 }, // 4455 |
| 16448 | { PseudoVSADDU_VI_M2, VSADDU_VI, 0x1, 0x0 }, // 4456 |
| 16449 | { PseudoVSADDU_VI_M4, VSADDU_VI, 0x2, 0x0 }, // 4457 |
| 16450 | { PseudoVSADDU_VI_M8, VSADDU_VI, 0x3, 0x0 }, // 4458 |
| 16451 | { PseudoVSADDU_VI_MF8, VSADDU_VI, 0x5, 0x0 }, // 4459 |
| 16452 | { PseudoVSADDU_VI_MF4, VSADDU_VI, 0x6, 0x0 }, // 4460 |
| 16453 | { PseudoVSADDU_VI_MF2, VSADDU_VI, 0x7, 0x0 }, // 4461 |
| 16454 | { PseudoVSADDU_VV_M1, VSADDU_VV, 0x0, 0x0 }, // 4462 |
| 16455 | { PseudoVSADDU_VV_M2, VSADDU_VV, 0x1, 0x0 }, // 4463 |
| 16456 | { PseudoVSADDU_VV_M4, VSADDU_VV, 0x2, 0x0 }, // 4464 |
| 16457 | { PseudoVSADDU_VV_M8, VSADDU_VV, 0x3, 0x0 }, // 4465 |
| 16458 | { PseudoVSADDU_VV_MF8, VSADDU_VV, 0x5, 0x0 }, // 4466 |
| 16459 | { PseudoVSADDU_VV_MF4, VSADDU_VV, 0x6, 0x0 }, // 4467 |
| 16460 | { PseudoVSADDU_VV_MF2, VSADDU_VV, 0x7, 0x0 }, // 4468 |
| 16461 | { PseudoVSADDU_VX_M1, VSADDU_VX, 0x0, 0x0 }, // 4469 |
| 16462 | { PseudoVSADDU_VX_M2, VSADDU_VX, 0x1, 0x0 }, // 4470 |
| 16463 | { PseudoVSADDU_VX_M4, VSADDU_VX, 0x2, 0x0 }, // 4471 |
| 16464 | { PseudoVSADDU_VX_M8, VSADDU_VX, 0x3, 0x0 }, // 4472 |
| 16465 | { PseudoVSADDU_VX_MF8, VSADDU_VX, 0x5, 0x0 }, // 4473 |
| 16466 | { PseudoVSADDU_VX_MF4, VSADDU_VX, 0x6, 0x0 }, // 4474 |
| 16467 | { PseudoVSADDU_VX_MF2, VSADDU_VX, 0x7, 0x0 }, // 4475 |
| 16468 | { PseudoVSADD_VI_M1, VSADD_VI, 0x0, 0x0 }, // 4476 |
| 16469 | { PseudoVSADD_VI_M2, VSADD_VI, 0x1, 0x0 }, // 4477 |
| 16470 | { PseudoVSADD_VI_M4, VSADD_VI, 0x2, 0x0 }, // 4478 |
| 16471 | { PseudoVSADD_VI_M8, VSADD_VI, 0x3, 0x0 }, // 4479 |
| 16472 | { PseudoVSADD_VI_MF8, VSADD_VI, 0x5, 0x0 }, // 4480 |
| 16473 | { PseudoVSADD_VI_MF4, VSADD_VI, 0x6, 0x0 }, // 4481 |
| 16474 | { PseudoVSADD_VI_MF2, VSADD_VI, 0x7, 0x0 }, // 4482 |
| 16475 | { PseudoVSADD_VV_M1, VSADD_VV, 0x0, 0x0 }, // 4483 |
| 16476 | { PseudoVSADD_VV_M2, VSADD_VV, 0x1, 0x0 }, // 4484 |
| 16477 | { PseudoVSADD_VV_M4, VSADD_VV, 0x2, 0x0 }, // 4485 |
| 16478 | { PseudoVSADD_VV_M8, VSADD_VV, 0x3, 0x0 }, // 4486 |
| 16479 | { PseudoVSADD_VV_MF8, VSADD_VV, 0x5, 0x0 }, // 4487 |
| 16480 | { PseudoVSADD_VV_MF4, VSADD_VV, 0x6, 0x0 }, // 4488 |
| 16481 | { PseudoVSADD_VV_MF2, VSADD_VV, 0x7, 0x0 }, // 4489 |
| 16482 | { PseudoVSADD_VX_M1, VSADD_VX, 0x0, 0x0 }, // 4490 |
| 16483 | { PseudoVSADD_VX_M2, VSADD_VX, 0x1, 0x0 }, // 4491 |
| 16484 | { PseudoVSADD_VX_M4, VSADD_VX, 0x2, 0x0 }, // 4492 |
| 16485 | { PseudoVSADD_VX_M8, VSADD_VX, 0x3, 0x0 }, // 4493 |
| 16486 | { PseudoVSADD_VX_MF8, VSADD_VX, 0x5, 0x0 }, // 4494 |
| 16487 | { PseudoVSADD_VX_MF4, VSADD_VX, 0x6, 0x0 }, // 4495 |
| 16488 | { PseudoVSADD_VX_MF2, VSADD_VX, 0x7, 0x0 }, // 4496 |
| 16489 | { PseudoVSBC_VVM_M1, VSBC_VVM, 0x0, 0x0 }, // 4497 |
| 16490 | { PseudoVSBC_VVM_M2, VSBC_VVM, 0x1, 0x0 }, // 4498 |
| 16491 | { PseudoVSBC_VVM_M4, VSBC_VVM, 0x2, 0x0 }, // 4499 |
| 16492 | { PseudoVSBC_VVM_M8, VSBC_VVM, 0x3, 0x0 }, // 4500 |
| 16493 | { PseudoVSBC_VVM_MF8, VSBC_VVM, 0x5, 0x0 }, // 4501 |
| 16494 | { PseudoVSBC_VVM_MF4, VSBC_VVM, 0x6, 0x0 }, // 4502 |
| 16495 | { PseudoVSBC_VVM_MF2, VSBC_VVM, 0x7, 0x0 }, // 4503 |
| 16496 | { PseudoVSBC_VXM_M1, VSBC_VXM, 0x0, 0x0 }, // 4504 |
| 16497 | { PseudoVSBC_VXM_M2, VSBC_VXM, 0x1, 0x0 }, // 4505 |
| 16498 | { PseudoVSBC_VXM_M4, VSBC_VXM, 0x2, 0x0 }, // 4506 |
| 16499 | { PseudoVSBC_VXM_M8, VSBC_VXM, 0x3, 0x0 }, // 4507 |
| 16500 | { PseudoVSBC_VXM_MF8, VSBC_VXM, 0x5, 0x0 }, // 4508 |
| 16501 | { PseudoVSBC_VXM_MF4, VSBC_VXM, 0x6, 0x0 }, // 4509 |
| 16502 | { PseudoVSBC_VXM_MF2, VSBC_VXM, 0x7, 0x0 }, // 4510 |
| 16503 | { PseudoVSE16_V_M1, VSE16_V, 0x0, 0x10 }, // 4511 |
| 16504 | { PseudoVSE16_V_M2, VSE16_V, 0x1, 0x10 }, // 4512 |
| 16505 | { PseudoVSE16_V_M4, VSE16_V, 0x2, 0x10 }, // 4513 |
| 16506 | { PseudoVSE16_V_M8, VSE16_V, 0x3, 0x10 }, // 4514 |
| 16507 | { PseudoVSE16_V_MF4, VSE16_V, 0x6, 0x10 }, // 4515 |
| 16508 | { PseudoVSE16_V_MF2, VSE16_V, 0x7, 0x10 }, // 4516 |
| 16509 | { PseudoVSE32_V_M1, VSE32_V, 0x0, 0x20 }, // 4517 |
| 16510 | { PseudoVSE32_V_M2, VSE32_V, 0x1, 0x20 }, // 4518 |
| 16511 | { PseudoVSE32_V_M4, VSE32_V, 0x2, 0x20 }, // 4519 |
| 16512 | { PseudoVSE32_V_M8, VSE32_V, 0x3, 0x20 }, // 4520 |
| 16513 | { PseudoVSE32_V_MF2, VSE32_V, 0x7, 0x20 }, // 4521 |
| 16514 | { PseudoVSE64_V_M1, VSE64_V, 0x0, 0x40 }, // 4522 |
| 16515 | { PseudoVSE64_V_M2, VSE64_V, 0x1, 0x40 }, // 4523 |
| 16516 | { PseudoVSE64_V_M4, VSE64_V, 0x2, 0x40 }, // 4524 |
| 16517 | { PseudoVSE64_V_M8, VSE64_V, 0x3, 0x40 }, // 4525 |
| 16518 | { PseudoVSE8_V_M1, VSE8_V, 0x0, 0x8 }, // 4526 |
| 16519 | { PseudoVSE8_V_M2, VSE8_V, 0x1, 0x8 }, // 4527 |
| 16520 | { PseudoVSE8_V_M4, VSE8_V, 0x2, 0x8 }, // 4528 |
| 16521 | { PseudoVSE8_V_M8, VSE8_V, 0x3, 0x8 }, // 4529 |
| 16522 | { PseudoVSE8_V_MF8, VSE8_V, 0x5, 0x8 }, // 4530 |
| 16523 | { PseudoVSE8_V_MF4, VSE8_V, 0x6, 0x8 }, // 4531 |
| 16524 | { PseudoVSE8_V_MF2, VSE8_V, 0x7, 0x8 }, // 4532 |
| 16525 | { PseudoVSEXT_VF2_M1, VSEXT_VF2, 0x0, 0x0 }, // 4533 |
| 16526 | { PseudoVSEXT_VF2_M2, VSEXT_VF2, 0x1, 0x0 }, // 4534 |
| 16527 | { PseudoVSEXT_VF2_M4, VSEXT_VF2, 0x2, 0x0 }, // 4535 |
| 16528 | { PseudoVSEXT_VF2_M8, VSEXT_VF2, 0x3, 0x0 }, // 4536 |
| 16529 | { PseudoVSEXT_VF2_MF4, VSEXT_VF2, 0x6, 0x0 }, // 4537 |
| 16530 | { PseudoVSEXT_VF2_MF2, VSEXT_VF2, 0x7, 0x0 }, // 4538 |
| 16531 | { PseudoVSEXT_VF4_M1, VSEXT_VF4, 0x0, 0x0 }, // 4539 |
| 16532 | { PseudoVSEXT_VF4_M2, VSEXT_VF4, 0x1, 0x0 }, // 4540 |
| 16533 | { PseudoVSEXT_VF4_M4, VSEXT_VF4, 0x2, 0x0 }, // 4541 |
| 16534 | { PseudoVSEXT_VF4_M8, VSEXT_VF4, 0x3, 0x0 }, // 4542 |
| 16535 | { PseudoVSEXT_VF4_MF2, VSEXT_VF4, 0x7, 0x0 }, // 4543 |
| 16536 | { PseudoVSEXT_VF8_M1, VSEXT_VF8, 0x0, 0x0 }, // 4544 |
| 16537 | { PseudoVSEXT_VF8_M2, VSEXT_VF8, 0x1, 0x0 }, // 4545 |
| 16538 | { PseudoVSEXT_VF8_M4, VSEXT_VF8, 0x2, 0x0 }, // 4546 |
| 16539 | { PseudoVSEXT_VF8_M8, VSEXT_VF8, 0x3, 0x0 }, // 4547 |
| 16540 | { PseudoVSHA2CH_VV_M1, VSHA2CH_VV, 0x0, 0x0 }, // 4548 |
| 16541 | { PseudoVSHA2CH_VV_M2, VSHA2CH_VV, 0x1, 0x0 }, // 4549 |
| 16542 | { PseudoVSHA2CH_VV_M4, VSHA2CH_VV, 0x2, 0x0 }, // 4550 |
| 16543 | { PseudoVSHA2CH_VV_M8, VSHA2CH_VV, 0x3, 0x0 }, // 4551 |
| 16544 | { PseudoVSHA2CH_VV_MF2, VSHA2CH_VV, 0x7, 0x0 }, // 4552 |
| 16545 | { PseudoVSHA2CL_VV_M1, VSHA2CL_VV, 0x0, 0x0 }, // 4553 |
| 16546 | { PseudoVSHA2CL_VV_M2, VSHA2CL_VV, 0x1, 0x0 }, // 4554 |
| 16547 | { PseudoVSHA2CL_VV_M4, VSHA2CL_VV, 0x2, 0x0 }, // 4555 |
| 16548 | { PseudoVSHA2CL_VV_M8, VSHA2CL_VV, 0x3, 0x0 }, // 4556 |
| 16549 | { PseudoVSHA2CL_VV_MF2, VSHA2CL_VV, 0x7, 0x0 }, // 4557 |
| 16550 | { PseudoVSHA2MS_VV_M1_E32, VSHA2MS_VV, 0x0, 0x20 }, // 4558 |
| 16551 | { PseudoVSHA2MS_VV_M1_E64, VSHA2MS_VV, 0x0, 0x40 }, // 4559 |
| 16552 | { PseudoVSHA2MS_VV_M2_E32, VSHA2MS_VV, 0x1, 0x20 }, // 4560 |
| 16553 | { PseudoVSHA2MS_VV_M2_E64, VSHA2MS_VV, 0x1, 0x40 }, // 4561 |
| 16554 | { PseudoVSHA2MS_VV_M4_E32, VSHA2MS_VV, 0x2, 0x20 }, // 4562 |
| 16555 | { PseudoVSHA2MS_VV_M4_E64, VSHA2MS_VV, 0x2, 0x40 }, // 4563 |
| 16556 | { PseudoVSHA2MS_VV_M8_E32, VSHA2MS_VV, 0x3, 0x20 }, // 4564 |
| 16557 | { PseudoVSHA2MS_VV_M8_E64, VSHA2MS_VV, 0x3, 0x40 }, // 4565 |
| 16558 | { PseudoVSHA2MS_VV_MF2_E32, VSHA2MS_VV, 0x7, 0x20 }, // 4566 |
| 16559 | { PseudoVSLIDE1DOWN_VX_M1, VSLIDE1DOWN_VX, 0x0, 0x0 }, // 4567 |
| 16560 | { PseudoVSLIDE1DOWN_VX_M2, VSLIDE1DOWN_VX, 0x1, 0x0 }, // 4568 |
| 16561 | { PseudoVSLIDE1DOWN_VX_M4, VSLIDE1DOWN_VX, 0x2, 0x0 }, // 4569 |
| 16562 | { PseudoVSLIDE1DOWN_VX_M8, VSLIDE1DOWN_VX, 0x3, 0x0 }, // 4570 |
| 16563 | { PseudoVSLIDE1DOWN_VX_MF8, VSLIDE1DOWN_VX, 0x5, 0x0 }, // 4571 |
| 16564 | { PseudoVSLIDE1DOWN_VX_MF4, VSLIDE1DOWN_VX, 0x6, 0x0 }, // 4572 |
| 16565 | { PseudoVSLIDE1DOWN_VX_MF2, VSLIDE1DOWN_VX, 0x7, 0x0 }, // 4573 |
| 16566 | { PseudoVSLIDE1UP_VX_M1, VSLIDE1UP_VX, 0x0, 0x0 }, // 4574 |
| 16567 | { PseudoVSLIDE1UP_VX_M2, VSLIDE1UP_VX, 0x1, 0x0 }, // 4575 |
| 16568 | { PseudoVSLIDE1UP_VX_M4, VSLIDE1UP_VX, 0x2, 0x0 }, // 4576 |
| 16569 | { PseudoVSLIDE1UP_VX_M8, VSLIDE1UP_VX, 0x3, 0x0 }, // 4577 |
| 16570 | { PseudoVSLIDE1UP_VX_MF8, VSLIDE1UP_VX, 0x5, 0x0 }, // 4578 |
| 16571 | { PseudoVSLIDE1UP_VX_MF4, VSLIDE1UP_VX, 0x6, 0x0 }, // 4579 |
| 16572 | { PseudoVSLIDE1UP_VX_MF2, VSLIDE1UP_VX, 0x7, 0x0 }, // 4580 |
| 16573 | { PseudoVSLIDEDOWN_VI_M1, VSLIDEDOWN_VI, 0x0, 0x0 }, // 4581 |
| 16574 | { PseudoVSLIDEDOWN_VI_M2, VSLIDEDOWN_VI, 0x1, 0x0 }, // 4582 |
| 16575 | { PseudoVSLIDEDOWN_VI_M4, VSLIDEDOWN_VI, 0x2, 0x0 }, // 4583 |
| 16576 | { PseudoVSLIDEDOWN_VI_M8, VSLIDEDOWN_VI, 0x3, 0x0 }, // 4584 |
| 16577 | { PseudoVSLIDEDOWN_VI_MF8, VSLIDEDOWN_VI, 0x5, 0x0 }, // 4585 |
| 16578 | { PseudoVSLIDEDOWN_VI_MF4, VSLIDEDOWN_VI, 0x6, 0x0 }, // 4586 |
| 16579 | { PseudoVSLIDEDOWN_VI_MF2, VSLIDEDOWN_VI, 0x7, 0x0 }, // 4587 |
| 16580 | { PseudoVSLIDEDOWN_VX_M1, VSLIDEDOWN_VX, 0x0, 0x0 }, // 4588 |
| 16581 | { PseudoVSLIDEDOWN_VX_M2, VSLIDEDOWN_VX, 0x1, 0x0 }, // 4589 |
| 16582 | { PseudoVSLIDEDOWN_VX_M4, VSLIDEDOWN_VX, 0x2, 0x0 }, // 4590 |
| 16583 | { PseudoVSLIDEDOWN_VX_M8, VSLIDEDOWN_VX, 0x3, 0x0 }, // 4591 |
| 16584 | { PseudoVSLIDEDOWN_VX_MF8, VSLIDEDOWN_VX, 0x5, 0x0 }, // 4592 |
| 16585 | { PseudoVSLIDEDOWN_VX_MF4, VSLIDEDOWN_VX, 0x6, 0x0 }, // 4593 |
| 16586 | { PseudoVSLIDEDOWN_VX_MF2, VSLIDEDOWN_VX, 0x7, 0x0 }, // 4594 |
| 16587 | { PseudoVSLIDEUP_VI_M1, VSLIDEUP_VI, 0x0, 0x0 }, // 4595 |
| 16588 | { PseudoVSLIDEUP_VI_M2, VSLIDEUP_VI, 0x1, 0x0 }, // 4596 |
| 16589 | { PseudoVSLIDEUP_VI_M4, VSLIDEUP_VI, 0x2, 0x0 }, // 4597 |
| 16590 | { PseudoVSLIDEUP_VI_M8, VSLIDEUP_VI, 0x3, 0x0 }, // 4598 |
| 16591 | { PseudoVSLIDEUP_VI_MF8, VSLIDEUP_VI, 0x5, 0x0 }, // 4599 |
| 16592 | { PseudoVSLIDEUP_VI_MF4, VSLIDEUP_VI, 0x6, 0x0 }, // 4600 |
| 16593 | { PseudoVSLIDEUP_VI_MF2, VSLIDEUP_VI, 0x7, 0x0 }, // 4601 |
| 16594 | { PseudoVSLIDEUP_VX_M1, VSLIDEUP_VX, 0x0, 0x0 }, // 4602 |
| 16595 | { PseudoVSLIDEUP_VX_M2, VSLIDEUP_VX, 0x1, 0x0 }, // 4603 |
| 16596 | { PseudoVSLIDEUP_VX_M4, VSLIDEUP_VX, 0x2, 0x0 }, // 4604 |
| 16597 | { PseudoVSLIDEUP_VX_M8, VSLIDEUP_VX, 0x3, 0x0 }, // 4605 |
| 16598 | { PseudoVSLIDEUP_VX_MF8, VSLIDEUP_VX, 0x5, 0x0 }, // 4606 |
| 16599 | { PseudoVSLIDEUP_VX_MF4, VSLIDEUP_VX, 0x6, 0x0 }, // 4607 |
| 16600 | { PseudoVSLIDEUP_VX_MF2, VSLIDEUP_VX, 0x7, 0x0 }, // 4608 |
| 16601 | { PseudoVSLL_VI_M1, VSLL_VI, 0x0, 0x0 }, // 4609 |
| 16602 | { PseudoVSLL_VI_M2, VSLL_VI, 0x1, 0x0 }, // 4610 |
| 16603 | { PseudoVSLL_VI_M4, VSLL_VI, 0x2, 0x0 }, // 4611 |
| 16604 | { PseudoVSLL_VI_M8, VSLL_VI, 0x3, 0x0 }, // 4612 |
| 16605 | { PseudoVSLL_VI_MF8, VSLL_VI, 0x5, 0x0 }, // 4613 |
| 16606 | { PseudoVSLL_VI_MF4, VSLL_VI, 0x6, 0x0 }, // 4614 |
| 16607 | { PseudoVSLL_VI_MF2, VSLL_VI, 0x7, 0x0 }, // 4615 |
| 16608 | { PseudoVSLL_VV_M1, VSLL_VV, 0x0, 0x0 }, // 4616 |
| 16609 | { PseudoVSLL_VV_M2, VSLL_VV, 0x1, 0x0 }, // 4617 |
| 16610 | { PseudoVSLL_VV_M4, VSLL_VV, 0x2, 0x0 }, // 4618 |
| 16611 | { PseudoVSLL_VV_M8, VSLL_VV, 0x3, 0x0 }, // 4619 |
| 16612 | { PseudoVSLL_VV_MF8, VSLL_VV, 0x5, 0x0 }, // 4620 |
| 16613 | { PseudoVSLL_VV_MF4, VSLL_VV, 0x6, 0x0 }, // 4621 |
| 16614 | { PseudoVSLL_VV_MF2, VSLL_VV, 0x7, 0x0 }, // 4622 |
| 16615 | { PseudoVSLL_VX_M1, VSLL_VX, 0x0, 0x0 }, // 4623 |
| 16616 | { PseudoVSLL_VX_M2, VSLL_VX, 0x1, 0x0 }, // 4624 |
| 16617 | { PseudoVSLL_VX_M4, VSLL_VX, 0x2, 0x0 }, // 4625 |
| 16618 | { PseudoVSLL_VX_M8, VSLL_VX, 0x3, 0x0 }, // 4626 |
| 16619 | { PseudoVSLL_VX_MF8, VSLL_VX, 0x5, 0x0 }, // 4627 |
| 16620 | { PseudoVSLL_VX_MF4, VSLL_VX, 0x6, 0x0 }, // 4628 |
| 16621 | { PseudoVSLL_VX_MF2, VSLL_VX, 0x7, 0x0 }, // 4629 |
| 16622 | { PseudoVSM3C_VI_M1, VSM3C_VI, 0x0, 0x0 }, // 4630 |
| 16623 | { PseudoVSM3C_VI_M2, VSM3C_VI, 0x1, 0x0 }, // 4631 |
| 16624 | { PseudoVSM3C_VI_M4, VSM3C_VI, 0x2, 0x0 }, // 4632 |
| 16625 | { PseudoVSM3C_VI_M8, VSM3C_VI, 0x3, 0x0 }, // 4633 |
| 16626 | { PseudoVSM3C_VI_MF2, VSM3C_VI, 0x7, 0x0 }, // 4634 |
| 16627 | { PseudoVSM3ME_VV_M1, VSM3ME_VV, 0x0, 0x0 }, // 4635 |
| 16628 | { PseudoVSM3ME_VV_M2, VSM3ME_VV, 0x1, 0x0 }, // 4636 |
| 16629 | { PseudoVSM3ME_VV_M4, VSM3ME_VV, 0x2, 0x0 }, // 4637 |
| 16630 | { PseudoVSM3ME_VV_M8, VSM3ME_VV, 0x3, 0x0 }, // 4638 |
| 16631 | { PseudoVSM3ME_VV_MF2, VSM3ME_VV, 0x7, 0x0 }, // 4639 |
| 16632 | { PseudoVSM4K_VI_M1, VSM4K_VI, 0x0, 0x0 }, // 4640 |
| 16633 | { PseudoVSM4K_VI_M2, VSM4K_VI, 0x1, 0x0 }, // 4641 |
| 16634 | { PseudoVSM4K_VI_M4, VSM4K_VI, 0x2, 0x0 }, // 4642 |
| 16635 | { PseudoVSM4K_VI_M8, VSM4K_VI, 0x3, 0x0 }, // 4643 |
| 16636 | { PseudoVSM4K_VI_MF2, VSM4K_VI, 0x7, 0x0 }, // 4644 |
| 16637 | { PseudoVSM4R_VS_M1_M1, VSM4R_VS, 0x0, 0x0 }, // 4645 |
| 16638 | { PseudoVSM4R_VS_M1_MF2, VSM4R_VS, 0x0, 0x0 }, // 4646 |
| 16639 | { PseudoVSM4R_VS_M1_MF4, VSM4R_VS, 0x0, 0x0 }, // 4647 |
| 16640 | { PseudoVSM4R_VS_M1_MF8, VSM4R_VS, 0x0, 0x0 }, // 4648 |
| 16641 | { PseudoVSM4R_VS_M2_M1, VSM4R_VS, 0x1, 0x0 }, // 4649 |
| 16642 | { PseudoVSM4R_VS_M2_M2, VSM4R_VS, 0x1, 0x0 }, // 4650 |
| 16643 | { PseudoVSM4R_VS_M2_MF2, VSM4R_VS, 0x1, 0x0 }, // 4651 |
| 16644 | { PseudoVSM4R_VS_M2_MF4, VSM4R_VS, 0x1, 0x0 }, // 4652 |
| 16645 | { PseudoVSM4R_VS_M2_MF8, VSM4R_VS, 0x1, 0x0 }, // 4653 |
| 16646 | { PseudoVSM4R_VS_M4_M1, VSM4R_VS, 0x2, 0x0 }, // 4654 |
| 16647 | { PseudoVSM4R_VS_M4_M2, VSM4R_VS, 0x2, 0x0 }, // 4655 |
| 16648 | { PseudoVSM4R_VS_M4_M4, VSM4R_VS, 0x2, 0x0 }, // 4656 |
| 16649 | { PseudoVSM4R_VS_M4_MF2, VSM4R_VS, 0x2, 0x0 }, // 4657 |
| 16650 | { PseudoVSM4R_VS_M4_MF4, VSM4R_VS, 0x2, 0x0 }, // 4658 |
| 16651 | { PseudoVSM4R_VS_M4_MF8, VSM4R_VS, 0x2, 0x0 }, // 4659 |
| 16652 | { PseudoVSM4R_VS_M8_M1, VSM4R_VS, 0x3, 0x0 }, // 4660 |
| 16653 | { PseudoVSM4R_VS_M8_M2, VSM4R_VS, 0x3, 0x0 }, // 4661 |
| 16654 | { PseudoVSM4R_VS_M8_M4, VSM4R_VS, 0x3, 0x0 }, // 4662 |
| 16655 | { PseudoVSM4R_VS_M8_MF2, VSM4R_VS, 0x3, 0x0 }, // 4663 |
| 16656 | { PseudoVSM4R_VS_M8_MF4, VSM4R_VS, 0x3, 0x0 }, // 4664 |
| 16657 | { PseudoVSM4R_VS_M8_MF8, VSM4R_VS, 0x3, 0x0 }, // 4665 |
| 16658 | { PseudoVSM4R_VS_MF2_MF2, VSM4R_VS, 0x7, 0x0 }, // 4666 |
| 16659 | { PseudoVSM4R_VS_MF2_MF4, VSM4R_VS, 0x7, 0x0 }, // 4667 |
| 16660 | { PseudoVSM4R_VS_MF2_MF8, VSM4R_VS, 0x7, 0x0 }, // 4668 |
| 16661 | { PseudoVSM4R_VV_M1, VSM4R_VV, 0x0, 0x0 }, // 4669 |
| 16662 | { PseudoVSM4R_VV_M2, VSM4R_VV, 0x1, 0x0 }, // 4670 |
| 16663 | { PseudoVSM4R_VV_M4, VSM4R_VV, 0x2, 0x0 }, // 4671 |
| 16664 | { PseudoVSM4R_VV_M8, VSM4R_VV, 0x3, 0x0 }, // 4672 |
| 16665 | { PseudoVSM4R_VV_MF2, VSM4R_VV, 0x7, 0x0 }, // 4673 |
| 16666 | { PseudoVSMUL_VV_M1, VSMUL_VV, 0x0, 0x0 }, // 4674 |
| 16667 | { PseudoVSMUL_VV_M2, VSMUL_VV, 0x1, 0x0 }, // 4675 |
| 16668 | { PseudoVSMUL_VV_M4, VSMUL_VV, 0x2, 0x0 }, // 4676 |
| 16669 | { PseudoVSMUL_VV_M8, VSMUL_VV, 0x3, 0x0 }, // 4677 |
| 16670 | { PseudoVSMUL_VV_MF8, VSMUL_VV, 0x5, 0x0 }, // 4678 |
| 16671 | { PseudoVSMUL_VV_MF4, VSMUL_VV, 0x6, 0x0 }, // 4679 |
| 16672 | { PseudoVSMUL_VV_MF2, VSMUL_VV, 0x7, 0x0 }, // 4680 |
| 16673 | { PseudoVSMUL_VX_M1, VSMUL_VX, 0x0, 0x0 }, // 4681 |
| 16674 | { PseudoVSMUL_VX_M2, VSMUL_VX, 0x1, 0x0 }, // 4682 |
| 16675 | { PseudoVSMUL_VX_M4, VSMUL_VX, 0x2, 0x0 }, // 4683 |
| 16676 | { PseudoVSMUL_VX_M8, VSMUL_VX, 0x3, 0x0 }, // 4684 |
| 16677 | { PseudoVSMUL_VX_MF8, VSMUL_VX, 0x5, 0x0 }, // 4685 |
| 16678 | { PseudoVSMUL_VX_MF4, VSMUL_VX, 0x6, 0x0 }, // 4686 |
| 16679 | { PseudoVSMUL_VX_MF2, VSMUL_VX, 0x7, 0x0 }, // 4687 |
| 16680 | { PseudoVSM_V_B8, VSM_V, 0x0, 0x0 }, // 4688 |
| 16681 | { PseudoVSM_V_B4, VSM_V, 0x1, 0x0 }, // 4689 |
| 16682 | { PseudoVSM_V_B2, VSM_V, 0x2, 0x0 }, // 4690 |
| 16683 | { PseudoVSM_V_B1, VSM_V, 0x3, 0x0 }, // 4691 |
| 16684 | { PseudoVSM_V_B64, VSM_V, 0x5, 0x0 }, // 4692 |
| 16685 | { PseudoVSM_V_B32, VSM_V, 0x6, 0x0 }, // 4693 |
| 16686 | { PseudoVSM_V_B16, VSM_V, 0x7, 0x0 }, // 4694 |
| 16687 | { PseudoVSOXEI16_V_M1_M1, VSOXEI16_V, 0x0, 0x0 }, // 4695 |
| 16688 | { PseudoVSOXEI16_V_M2_M1, VSOXEI16_V, 0x0, 0x0 }, // 4696 |
| 16689 | { PseudoVSOXEI16_V_MF2_M1, VSOXEI16_V, 0x0, 0x0 }, // 4697 |
| 16690 | { PseudoVSOXEI16_V_MF4_M1, VSOXEI16_V, 0x0, 0x0 }, // 4698 |
| 16691 | { PseudoVSOXEI16_V_M1_M2, VSOXEI16_V, 0x1, 0x0 }, // 4699 |
| 16692 | { PseudoVSOXEI16_V_M2_M2, VSOXEI16_V, 0x1, 0x0 }, // 4700 |
| 16693 | { PseudoVSOXEI16_V_M4_M2, VSOXEI16_V, 0x1, 0x0 }, // 4701 |
| 16694 | { PseudoVSOXEI16_V_MF2_M2, VSOXEI16_V, 0x1, 0x0 }, // 4702 |
| 16695 | { PseudoVSOXEI16_V_M1_M4, VSOXEI16_V, 0x2, 0x0 }, // 4703 |
| 16696 | { PseudoVSOXEI16_V_M2_M4, VSOXEI16_V, 0x2, 0x0 }, // 4704 |
| 16697 | { PseudoVSOXEI16_V_M4_M4, VSOXEI16_V, 0x2, 0x0 }, // 4705 |
| 16698 | { PseudoVSOXEI16_V_M8_M4, VSOXEI16_V, 0x2, 0x0 }, // 4706 |
| 16699 | { PseudoVSOXEI16_V_M2_M8, VSOXEI16_V, 0x3, 0x0 }, // 4707 |
| 16700 | { PseudoVSOXEI16_V_M4_M8, VSOXEI16_V, 0x3, 0x0 }, // 4708 |
| 16701 | { PseudoVSOXEI16_V_M8_M8, VSOXEI16_V, 0x3, 0x0 }, // 4709 |
| 16702 | { PseudoVSOXEI16_V_MF4_MF8, VSOXEI16_V, 0x5, 0x0 }, // 4710 |
| 16703 | { PseudoVSOXEI16_V_MF2_MF4, VSOXEI16_V, 0x6, 0x0 }, // 4711 |
| 16704 | { PseudoVSOXEI16_V_MF4_MF4, VSOXEI16_V, 0x6, 0x0 }, // 4712 |
| 16705 | { PseudoVSOXEI16_V_M1_MF2, VSOXEI16_V, 0x7, 0x0 }, // 4713 |
| 16706 | { PseudoVSOXEI16_V_MF2_MF2, VSOXEI16_V, 0x7, 0x0 }, // 4714 |
| 16707 | { PseudoVSOXEI16_V_MF4_MF2, VSOXEI16_V, 0x7, 0x0 }, // 4715 |
| 16708 | { PseudoVSOXEI32_V_M1_M1, VSOXEI32_V, 0x0, 0x0 }, // 4716 |
| 16709 | { PseudoVSOXEI32_V_M2_M1, VSOXEI32_V, 0x0, 0x0 }, // 4717 |
| 16710 | { PseudoVSOXEI32_V_M4_M1, VSOXEI32_V, 0x0, 0x0 }, // 4718 |
| 16711 | { PseudoVSOXEI32_V_MF2_M1, VSOXEI32_V, 0x0, 0x0 }, // 4719 |
| 16712 | { PseudoVSOXEI32_V_M1_M2, VSOXEI32_V, 0x1, 0x0 }, // 4720 |
| 16713 | { PseudoVSOXEI32_V_M2_M2, VSOXEI32_V, 0x1, 0x0 }, // 4721 |
| 16714 | { PseudoVSOXEI32_V_M4_M2, VSOXEI32_V, 0x1, 0x0 }, // 4722 |
| 16715 | { PseudoVSOXEI32_V_M8_M2, VSOXEI32_V, 0x1, 0x0 }, // 4723 |
| 16716 | { PseudoVSOXEI32_V_M2_M4, VSOXEI32_V, 0x2, 0x0 }, // 4724 |
| 16717 | { PseudoVSOXEI32_V_M4_M4, VSOXEI32_V, 0x2, 0x0 }, // 4725 |
| 16718 | { PseudoVSOXEI32_V_M8_M4, VSOXEI32_V, 0x2, 0x0 }, // 4726 |
| 16719 | { PseudoVSOXEI32_V_M4_M8, VSOXEI32_V, 0x3, 0x0 }, // 4727 |
| 16720 | { PseudoVSOXEI32_V_M8_M8, VSOXEI32_V, 0x3, 0x0 }, // 4728 |
| 16721 | { PseudoVSOXEI32_V_MF2_MF8, VSOXEI32_V, 0x5, 0x0 }, // 4729 |
| 16722 | { PseudoVSOXEI32_V_M1_MF4, VSOXEI32_V, 0x6, 0x0 }, // 4730 |
| 16723 | { PseudoVSOXEI32_V_MF2_MF4, VSOXEI32_V, 0x6, 0x0 }, // 4731 |
| 16724 | { PseudoVSOXEI32_V_M1_MF2, VSOXEI32_V, 0x7, 0x0 }, // 4732 |
| 16725 | { PseudoVSOXEI32_V_M2_MF2, VSOXEI32_V, 0x7, 0x0 }, // 4733 |
| 16726 | { PseudoVSOXEI32_V_MF2_MF2, VSOXEI32_V, 0x7, 0x0 }, // 4734 |
| 16727 | { PseudoVSOXEI64_V_M1_M1, VSOXEI64_V, 0x0, 0x0 }, // 4735 |
| 16728 | { PseudoVSOXEI64_V_M2_M1, VSOXEI64_V, 0x0, 0x0 }, // 4736 |
| 16729 | { PseudoVSOXEI64_V_M4_M1, VSOXEI64_V, 0x0, 0x0 }, // 4737 |
| 16730 | { PseudoVSOXEI64_V_M8_M1, VSOXEI64_V, 0x0, 0x0 }, // 4738 |
| 16731 | { PseudoVSOXEI64_V_M2_M2, VSOXEI64_V, 0x1, 0x0 }, // 4739 |
| 16732 | { PseudoVSOXEI64_V_M4_M2, VSOXEI64_V, 0x1, 0x0 }, // 4740 |
| 16733 | { PseudoVSOXEI64_V_M8_M2, VSOXEI64_V, 0x1, 0x0 }, // 4741 |
| 16734 | { PseudoVSOXEI64_V_M4_M4, VSOXEI64_V, 0x2, 0x0 }, // 4742 |
| 16735 | { PseudoVSOXEI64_V_M8_M4, VSOXEI64_V, 0x2, 0x0 }, // 4743 |
| 16736 | { PseudoVSOXEI64_V_M8_M8, VSOXEI64_V, 0x3, 0x0 }, // 4744 |
| 16737 | { PseudoVSOXEI64_V_M1_MF8, VSOXEI64_V, 0x5, 0x0 }, // 4745 |
| 16738 | { PseudoVSOXEI64_V_M1_MF4, VSOXEI64_V, 0x6, 0x0 }, // 4746 |
| 16739 | { PseudoVSOXEI64_V_M2_MF4, VSOXEI64_V, 0x6, 0x0 }, // 4747 |
| 16740 | { PseudoVSOXEI64_V_M1_MF2, VSOXEI64_V, 0x7, 0x0 }, // 4748 |
| 16741 | { PseudoVSOXEI64_V_M2_MF2, VSOXEI64_V, 0x7, 0x0 }, // 4749 |
| 16742 | { PseudoVSOXEI64_V_M4_MF2, VSOXEI64_V, 0x7, 0x0 }, // 4750 |
| 16743 | { PseudoVSOXEI8_V_M1_M1, VSOXEI8_V, 0x0, 0x0 }, // 4751 |
| 16744 | { PseudoVSOXEI8_V_MF2_M1, VSOXEI8_V, 0x0, 0x0 }, // 4752 |
| 16745 | { PseudoVSOXEI8_V_MF4_M1, VSOXEI8_V, 0x0, 0x0 }, // 4753 |
| 16746 | { PseudoVSOXEI8_V_MF8_M1, VSOXEI8_V, 0x0, 0x0 }, // 4754 |
| 16747 | { PseudoVSOXEI8_V_M1_M2, VSOXEI8_V, 0x1, 0x0 }, // 4755 |
| 16748 | { PseudoVSOXEI8_V_M2_M2, VSOXEI8_V, 0x1, 0x0 }, // 4756 |
| 16749 | { PseudoVSOXEI8_V_MF2_M2, VSOXEI8_V, 0x1, 0x0 }, // 4757 |
| 16750 | { PseudoVSOXEI8_V_MF4_M2, VSOXEI8_V, 0x1, 0x0 }, // 4758 |
| 16751 | { PseudoVSOXEI8_V_M1_M4, VSOXEI8_V, 0x2, 0x0 }, // 4759 |
| 16752 | { PseudoVSOXEI8_V_M2_M4, VSOXEI8_V, 0x2, 0x0 }, // 4760 |
| 16753 | { PseudoVSOXEI8_V_M4_M4, VSOXEI8_V, 0x2, 0x0 }, // 4761 |
| 16754 | { PseudoVSOXEI8_V_MF2_M4, VSOXEI8_V, 0x2, 0x0 }, // 4762 |
| 16755 | { PseudoVSOXEI8_V_M1_M8, VSOXEI8_V, 0x3, 0x0 }, // 4763 |
| 16756 | { PseudoVSOXEI8_V_M2_M8, VSOXEI8_V, 0x3, 0x0 }, // 4764 |
| 16757 | { PseudoVSOXEI8_V_M4_M8, VSOXEI8_V, 0x3, 0x0 }, // 4765 |
| 16758 | { PseudoVSOXEI8_V_M8_M8, VSOXEI8_V, 0x3, 0x0 }, // 4766 |
| 16759 | { PseudoVSOXEI8_V_MF8_MF8, VSOXEI8_V, 0x5, 0x0 }, // 4767 |
| 16760 | { PseudoVSOXEI8_V_MF4_MF4, VSOXEI8_V, 0x6, 0x0 }, // 4768 |
| 16761 | { PseudoVSOXEI8_V_MF8_MF4, VSOXEI8_V, 0x6, 0x0 }, // 4769 |
| 16762 | { PseudoVSOXEI8_V_MF2_MF2, VSOXEI8_V, 0x7, 0x0 }, // 4770 |
| 16763 | { PseudoVSOXEI8_V_MF4_MF2, VSOXEI8_V, 0x7, 0x0 }, // 4771 |
| 16764 | { PseudoVSOXEI8_V_MF8_MF2, VSOXEI8_V, 0x7, 0x0 }, // 4772 |
| 16765 | { PseudoVSOXSEG2EI16_V_M1_M1, VSOXSEG2EI16_V, 0x0, 0x0 }, // 4773 |
| 16766 | { PseudoVSOXSEG2EI16_V_M2_M1, VSOXSEG2EI16_V, 0x0, 0x0 }, // 4774 |
| 16767 | { PseudoVSOXSEG2EI16_V_MF2_M1, VSOXSEG2EI16_V, 0x0, 0x0 }, // 4775 |
| 16768 | { PseudoVSOXSEG2EI16_V_MF4_M1, VSOXSEG2EI16_V, 0x0, 0x0 }, // 4776 |
| 16769 | { PseudoVSOXSEG2EI16_V_M1_M2, VSOXSEG2EI16_V, 0x1, 0x0 }, // 4777 |
| 16770 | { PseudoVSOXSEG2EI16_V_M2_M2, VSOXSEG2EI16_V, 0x1, 0x0 }, // 4778 |
| 16771 | { PseudoVSOXSEG2EI16_V_M4_M2, VSOXSEG2EI16_V, 0x1, 0x0 }, // 4779 |
| 16772 | { PseudoVSOXSEG2EI16_V_MF2_M2, VSOXSEG2EI16_V, 0x1, 0x0 }, // 4780 |
| 16773 | { PseudoVSOXSEG2EI16_V_M1_M4, VSOXSEG2EI16_V, 0x2, 0x0 }, // 4781 |
| 16774 | { PseudoVSOXSEG2EI16_V_M2_M4, VSOXSEG2EI16_V, 0x2, 0x0 }, // 4782 |
| 16775 | { PseudoVSOXSEG2EI16_V_M4_M4, VSOXSEG2EI16_V, 0x2, 0x0 }, // 4783 |
| 16776 | { PseudoVSOXSEG2EI16_V_M8_M4, VSOXSEG2EI16_V, 0x2, 0x0 }, // 4784 |
| 16777 | { PseudoVSOXSEG2EI16_V_MF4_MF8, VSOXSEG2EI16_V, 0x5, 0x0 }, // 4785 |
| 16778 | { PseudoVSOXSEG2EI16_V_MF2_MF4, VSOXSEG2EI16_V, 0x6, 0x0 }, // 4786 |
| 16779 | { PseudoVSOXSEG2EI16_V_MF4_MF4, VSOXSEG2EI16_V, 0x6, 0x0 }, // 4787 |
| 16780 | { PseudoVSOXSEG2EI16_V_M1_MF2, VSOXSEG2EI16_V, 0x7, 0x0 }, // 4788 |
| 16781 | { PseudoVSOXSEG2EI16_V_MF2_MF2, VSOXSEG2EI16_V, 0x7, 0x0 }, // 4789 |
| 16782 | { PseudoVSOXSEG2EI16_V_MF4_MF2, VSOXSEG2EI16_V, 0x7, 0x0 }, // 4790 |
| 16783 | { PseudoVSOXSEG2EI32_V_M1_M1, VSOXSEG2EI32_V, 0x0, 0x0 }, // 4791 |
| 16784 | { PseudoVSOXSEG2EI32_V_M2_M1, VSOXSEG2EI32_V, 0x0, 0x0 }, // 4792 |
| 16785 | { PseudoVSOXSEG2EI32_V_M4_M1, VSOXSEG2EI32_V, 0x0, 0x0 }, // 4793 |
| 16786 | { PseudoVSOXSEG2EI32_V_MF2_M1, VSOXSEG2EI32_V, 0x0, 0x0 }, // 4794 |
| 16787 | { PseudoVSOXSEG2EI32_V_M1_M2, VSOXSEG2EI32_V, 0x1, 0x0 }, // 4795 |
| 16788 | { PseudoVSOXSEG2EI32_V_M2_M2, VSOXSEG2EI32_V, 0x1, 0x0 }, // 4796 |
| 16789 | { PseudoVSOXSEG2EI32_V_M4_M2, VSOXSEG2EI32_V, 0x1, 0x0 }, // 4797 |
| 16790 | { PseudoVSOXSEG2EI32_V_M8_M2, VSOXSEG2EI32_V, 0x1, 0x0 }, // 4798 |
| 16791 | { PseudoVSOXSEG2EI32_V_M2_M4, VSOXSEG2EI32_V, 0x2, 0x0 }, // 4799 |
| 16792 | { PseudoVSOXSEG2EI32_V_M4_M4, VSOXSEG2EI32_V, 0x2, 0x0 }, // 4800 |
| 16793 | { PseudoVSOXSEG2EI32_V_M8_M4, VSOXSEG2EI32_V, 0x2, 0x0 }, // 4801 |
| 16794 | { PseudoVSOXSEG2EI32_V_MF2_MF8, VSOXSEG2EI32_V, 0x5, 0x0 }, // 4802 |
| 16795 | { PseudoVSOXSEG2EI32_V_M1_MF4, VSOXSEG2EI32_V, 0x6, 0x0 }, // 4803 |
| 16796 | { PseudoVSOXSEG2EI32_V_MF2_MF4, VSOXSEG2EI32_V, 0x6, 0x0 }, // 4804 |
| 16797 | { PseudoVSOXSEG2EI32_V_M1_MF2, VSOXSEG2EI32_V, 0x7, 0x0 }, // 4805 |
| 16798 | { PseudoVSOXSEG2EI32_V_M2_MF2, VSOXSEG2EI32_V, 0x7, 0x0 }, // 4806 |
| 16799 | { PseudoVSOXSEG2EI32_V_MF2_MF2, VSOXSEG2EI32_V, 0x7, 0x0 }, // 4807 |
| 16800 | { PseudoVSOXSEG2EI64_V_M1_M1, VSOXSEG2EI64_V, 0x0, 0x0 }, // 4808 |
| 16801 | { PseudoVSOXSEG2EI64_V_M2_M1, VSOXSEG2EI64_V, 0x0, 0x0 }, // 4809 |
| 16802 | { PseudoVSOXSEG2EI64_V_M4_M1, VSOXSEG2EI64_V, 0x0, 0x0 }, // 4810 |
| 16803 | { PseudoVSOXSEG2EI64_V_M8_M1, VSOXSEG2EI64_V, 0x0, 0x0 }, // 4811 |
| 16804 | { PseudoVSOXSEG2EI64_V_M2_M2, VSOXSEG2EI64_V, 0x1, 0x0 }, // 4812 |
| 16805 | { PseudoVSOXSEG2EI64_V_M4_M2, VSOXSEG2EI64_V, 0x1, 0x0 }, // 4813 |
| 16806 | { PseudoVSOXSEG2EI64_V_M8_M2, VSOXSEG2EI64_V, 0x1, 0x0 }, // 4814 |
| 16807 | { PseudoVSOXSEG2EI64_V_M4_M4, VSOXSEG2EI64_V, 0x2, 0x0 }, // 4815 |
| 16808 | { PseudoVSOXSEG2EI64_V_M8_M4, VSOXSEG2EI64_V, 0x2, 0x0 }, // 4816 |
| 16809 | { PseudoVSOXSEG2EI64_V_M1_MF8, VSOXSEG2EI64_V, 0x5, 0x0 }, // 4817 |
| 16810 | { PseudoVSOXSEG2EI64_V_M1_MF4, VSOXSEG2EI64_V, 0x6, 0x0 }, // 4818 |
| 16811 | { PseudoVSOXSEG2EI64_V_M2_MF4, VSOXSEG2EI64_V, 0x6, 0x0 }, // 4819 |
| 16812 | { PseudoVSOXSEG2EI64_V_M1_MF2, VSOXSEG2EI64_V, 0x7, 0x0 }, // 4820 |
| 16813 | { PseudoVSOXSEG2EI64_V_M2_MF2, VSOXSEG2EI64_V, 0x7, 0x0 }, // 4821 |
| 16814 | { PseudoVSOXSEG2EI64_V_M4_MF2, VSOXSEG2EI64_V, 0x7, 0x0 }, // 4822 |
| 16815 | { PseudoVSOXSEG2EI8_V_M1_M1, VSOXSEG2EI8_V, 0x0, 0x0 }, // 4823 |
| 16816 | { PseudoVSOXSEG2EI8_V_MF2_M1, VSOXSEG2EI8_V, 0x0, 0x0 }, // 4824 |
| 16817 | { PseudoVSOXSEG2EI8_V_MF4_M1, VSOXSEG2EI8_V, 0x0, 0x0 }, // 4825 |
| 16818 | { PseudoVSOXSEG2EI8_V_MF8_M1, VSOXSEG2EI8_V, 0x0, 0x0 }, // 4826 |
| 16819 | { PseudoVSOXSEG2EI8_V_M1_M2, VSOXSEG2EI8_V, 0x1, 0x0 }, // 4827 |
| 16820 | { PseudoVSOXSEG2EI8_V_M2_M2, VSOXSEG2EI8_V, 0x1, 0x0 }, // 4828 |
| 16821 | { PseudoVSOXSEG2EI8_V_MF2_M2, VSOXSEG2EI8_V, 0x1, 0x0 }, // 4829 |
| 16822 | { PseudoVSOXSEG2EI8_V_MF4_M2, VSOXSEG2EI8_V, 0x1, 0x0 }, // 4830 |
| 16823 | { PseudoVSOXSEG2EI8_V_M1_M4, VSOXSEG2EI8_V, 0x2, 0x0 }, // 4831 |
| 16824 | { PseudoVSOXSEG2EI8_V_M2_M4, VSOXSEG2EI8_V, 0x2, 0x0 }, // 4832 |
| 16825 | { PseudoVSOXSEG2EI8_V_M4_M4, VSOXSEG2EI8_V, 0x2, 0x0 }, // 4833 |
| 16826 | { PseudoVSOXSEG2EI8_V_MF2_M4, VSOXSEG2EI8_V, 0x2, 0x0 }, // 4834 |
| 16827 | { PseudoVSOXSEG2EI8_V_MF8_MF8, VSOXSEG2EI8_V, 0x5, 0x0 }, // 4835 |
| 16828 | { PseudoVSOXSEG2EI8_V_MF4_MF4, VSOXSEG2EI8_V, 0x6, 0x0 }, // 4836 |
| 16829 | { PseudoVSOXSEG2EI8_V_MF8_MF4, VSOXSEG2EI8_V, 0x6, 0x0 }, // 4837 |
| 16830 | { PseudoVSOXSEG2EI8_V_MF2_MF2, VSOXSEG2EI8_V, 0x7, 0x0 }, // 4838 |
| 16831 | { PseudoVSOXSEG2EI8_V_MF4_MF2, VSOXSEG2EI8_V, 0x7, 0x0 }, // 4839 |
| 16832 | { PseudoVSOXSEG2EI8_V_MF8_MF2, VSOXSEG2EI8_V, 0x7, 0x0 }, // 4840 |
| 16833 | { PseudoVSOXSEG3EI16_V_M1_M1, VSOXSEG3EI16_V, 0x0, 0x0 }, // 4841 |
| 16834 | { PseudoVSOXSEG3EI16_V_M2_M1, VSOXSEG3EI16_V, 0x0, 0x0 }, // 4842 |
| 16835 | { PseudoVSOXSEG3EI16_V_MF2_M1, VSOXSEG3EI16_V, 0x0, 0x0 }, // 4843 |
| 16836 | { PseudoVSOXSEG3EI16_V_MF4_M1, VSOXSEG3EI16_V, 0x0, 0x0 }, // 4844 |
| 16837 | { PseudoVSOXSEG3EI16_V_M1_M2, VSOXSEG3EI16_V, 0x1, 0x0 }, // 4845 |
| 16838 | { PseudoVSOXSEG3EI16_V_M2_M2, VSOXSEG3EI16_V, 0x1, 0x0 }, // 4846 |
| 16839 | { PseudoVSOXSEG3EI16_V_M4_M2, VSOXSEG3EI16_V, 0x1, 0x0 }, // 4847 |
| 16840 | { PseudoVSOXSEG3EI16_V_MF2_M2, VSOXSEG3EI16_V, 0x1, 0x0 }, // 4848 |
| 16841 | { PseudoVSOXSEG3EI16_V_MF4_MF8, VSOXSEG3EI16_V, 0x5, 0x0 }, // 4849 |
| 16842 | { PseudoVSOXSEG3EI16_V_MF2_MF4, VSOXSEG3EI16_V, 0x6, 0x0 }, // 4850 |
| 16843 | { PseudoVSOXSEG3EI16_V_MF4_MF4, VSOXSEG3EI16_V, 0x6, 0x0 }, // 4851 |
| 16844 | { PseudoVSOXSEG3EI16_V_M1_MF2, VSOXSEG3EI16_V, 0x7, 0x0 }, // 4852 |
| 16845 | { PseudoVSOXSEG3EI16_V_MF2_MF2, VSOXSEG3EI16_V, 0x7, 0x0 }, // 4853 |
| 16846 | { PseudoVSOXSEG3EI16_V_MF4_MF2, VSOXSEG3EI16_V, 0x7, 0x0 }, // 4854 |
| 16847 | { PseudoVSOXSEG3EI32_V_M1_M1, VSOXSEG3EI32_V, 0x0, 0x0 }, // 4855 |
| 16848 | { PseudoVSOXSEG3EI32_V_M2_M1, VSOXSEG3EI32_V, 0x0, 0x0 }, // 4856 |
| 16849 | { PseudoVSOXSEG3EI32_V_M4_M1, VSOXSEG3EI32_V, 0x0, 0x0 }, // 4857 |
| 16850 | { PseudoVSOXSEG3EI32_V_MF2_M1, VSOXSEG3EI32_V, 0x0, 0x0 }, // 4858 |
| 16851 | { PseudoVSOXSEG3EI32_V_M1_M2, VSOXSEG3EI32_V, 0x1, 0x0 }, // 4859 |
| 16852 | { PseudoVSOXSEG3EI32_V_M2_M2, VSOXSEG3EI32_V, 0x1, 0x0 }, // 4860 |
| 16853 | { PseudoVSOXSEG3EI32_V_M4_M2, VSOXSEG3EI32_V, 0x1, 0x0 }, // 4861 |
| 16854 | { PseudoVSOXSEG3EI32_V_M8_M2, VSOXSEG3EI32_V, 0x1, 0x0 }, // 4862 |
| 16855 | { PseudoVSOXSEG3EI32_V_MF2_MF8, VSOXSEG3EI32_V, 0x5, 0x0 }, // 4863 |
| 16856 | { PseudoVSOXSEG3EI32_V_M1_MF4, VSOXSEG3EI32_V, 0x6, 0x0 }, // 4864 |
| 16857 | { PseudoVSOXSEG3EI32_V_MF2_MF4, VSOXSEG3EI32_V, 0x6, 0x0 }, // 4865 |
| 16858 | { PseudoVSOXSEG3EI32_V_M1_MF2, VSOXSEG3EI32_V, 0x7, 0x0 }, // 4866 |
| 16859 | { PseudoVSOXSEG3EI32_V_M2_MF2, VSOXSEG3EI32_V, 0x7, 0x0 }, // 4867 |
| 16860 | { PseudoVSOXSEG3EI32_V_MF2_MF2, VSOXSEG3EI32_V, 0x7, 0x0 }, // 4868 |
| 16861 | { PseudoVSOXSEG3EI64_V_M1_M1, VSOXSEG3EI64_V, 0x0, 0x0 }, // 4869 |
| 16862 | { PseudoVSOXSEG3EI64_V_M2_M1, VSOXSEG3EI64_V, 0x0, 0x0 }, // 4870 |
| 16863 | { PseudoVSOXSEG3EI64_V_M4_M1, VSOXSEG3EI64_V, 0x0, 0x0 }, // 4871 |
| 16864 | { PseudoVSOXSEG3EI64_V_M8_M1, VSOXSEG3EI64_V, 0x0, 0x0 }, // 4872 |
| 16865 | { PseudoVSOXSEG3EI64_V_M2_M2, VSOXSEG3EI64_V, 0x1, 0x0 }, // 4873 |
| 16866 | { PseudoVSOXSEG3EI64_V_M4_M2, VSOXSEG3EI64_V, 0x1, 0x0 }, // 4874 |
| 16867 | { PseudoVSOXSEG3EI64_V_M8_M2, VSOXSEG3EI64_V, 0x1, 0x0 }, // 4875 |
| 16868 | { PseudoVSOXSEG3EI64_V_M1_MF8, VSOXSEG3EI64_V, 0x5, 0x0 }, // 4876 |
| 16869 | { PseudoVSOXSEG3EI64_V_M1_MF4, VSOXSEG3EI64_V, 0x6, 0x0 }, // 4877 |
| 16870 | { PseudoVSOXSEG3EI64_V_M2_MF4, VSOXSEG3EI64_V, 0x6, 0x0 }, // 4878 |
| 16871 | { PseudoVSOXSEG3EI64_V_M1_MF2, VSOXSEG3EI64_V, 0x7, 0x0 }, // 4879 |
| 16872 | { PseudoVSOXSEG3EI64_V_M2_MF2, VSOXSEG3EI64_V, 0x7, 0x0 }, // 4880 |
| 16873 | { PseudoVSOXSEG3EI64_V_M4_MF2, VSOXSEG3EI64_V, 0x7, 0x0 }, // 4881 |
| 16874 | { PseudoVSOXSEG3EI8_V_M1_M1, VSOXSEG3EI8_V, 0x0, 0x0 }, // 4882 |
| 16875 | { PseudoVSOXSEG3EI8_V_MF2_M1, VSOXSEG3EI8_V, 0x0, 0x0 }, // 4883 |
| 16876 | { PseudoVSOXSEG3EI8_V_MF4_M1, VSOXSEG3EI8_V, 0x0, 0x0 }, // 4884 |
| 16877 | { PseudoVSOXSEG3EI8_V_MF8_M1, VSOXSEG3EI8_V, 0x0, 0x0 }, // 4885 |
| 16878 | { PseudoVSOXSEG3EI8_V_M1_M2, VSOXSEG3EI8_V, 0x1, 0x0 }, // 4886 |
| 16879 | { PseudoVSOXSEG3EI8_V_M2_M2, VSOXSEG3EI8_V, 0x1, 0x0 }, // 4887 |
| 16880 | { PseudoVSOXSEG3EI8_V_MF2_M2, VSOXSEG3EI8_V, 0x1, 0x0 }, // 4888 |
| 16881 | { PseudoVSOXSEG3EI8_V_MF4_M2, VSOXSEG3EI8_V, 0x1, 0x0 }, // 4889 |
| 16882 | { PseudoVSOXSEG3EI8_V_MF8_MF8, VSOXSEG3EI8_V, 0x5, 0x0 }, // 4890 |
| 16883 | { PseudoVSOXSEG3EI8_V_MF4_MF4, VSOXSEG3EI8_V, 0x6, 0x0 }, // 4891 |
| 16884 | { PseudoVSOXSEG3EI8_V_MF8_MF4, VSOXSEG3EI8_V, 0x6, 0x0 }, // 4892 |
| 16885 | { PseudoVSOXSEG3EI8_V_MF2_MF2, VSOXSEG3EI8_V, 0x7, 0x0 }, // 4893 |
| 16886 | { PseudoVSOXSEG3EI8_V_MF4_MF2, VSOXSEG3EI8_V, 0x7, 0x0 }, // 4894 |
| 16887 | { PseudoVSOXSEG3EI8_V_MF8_MF2, VSOXSEG3EI8_V, 0x7, 0x0 }, // 4895 |
| 16888 | { PseudoVSOXSEG4EI16_V_M1_M1, VSOXSEG4EI16_V, 0x0, 0x0 }, // 4896 |
| 16889 | { PseudoVSOXSEG4EI16_V_M2_M1, VSOXSEG4EI16_V, 0x0, 0x0 }, // 4897 |
| 16890 | { PseudoVSOXSEG4EI16_V_MF2_M1, VSOXSEG4EI16_V, 0x0, 0x0 }, // 4898 |
| 16891 | { PseudoVSOXSEG4EI16_V_MF4_M1, VSOXSEG4EI16_V, 0x0, 0x0 }, // 4899 |
| 16892 | { PseudoVSOXSEG4EI16_V_M1_M2, VSOXSEG4EI16_V, 0x1, 0x0 }, // 4900 |
| 16893 | { PseudoVSOXSEG4EI16_V_M2_M2, VSOXSEG4EI16_V, 0x1, 0x0 }, // 4901 |
| 16894 | { PseudoVSOXSEG4EI16_V_M4_M2, VSOXSEG4EI16_V, 0x1, 0x0 }, // 4902 |
| 16895 | { PseudoVSOXSEG4EI16_V_MF2_M2, VSOXSEG4EI16_V, 0x1, 0x0 }, // 4903 |
| 16896 | { PseudoVSOXSEG4EI16_V_MF4_MF8, VSOXSEG4EI16_V, 0x5, 0x0 }, // 4904 |
| 16897 | { PseudoVSOXSEG4EI16_V_MF2_MF4, VSOXSEG4EI16_V, 0x6, 0x0 }, // 4905 |
| 16898 | { PseudoVSOXSEG4EI16_V_MF4_MF4, VSOXSEG4EI16_V, 0x6, 0x0 }, // 4906 |
| 16899 | { PseudoVSOXSEG4EI16_V_M1_MF2, VSOXSEG4EI16_V, 0x7, 0x0 }, // 4907 |
| 16900 | { PseudoVSOXSEG4EI16_V_MF2_MF2, VSOXSEG4EI16_V, 0x7, 0x0 }, // 4908 |
| 16901 | { PseudoVSOXSEG4EI16_V_MF4_MF2, VSOXSEG4EI16_V, 0x7, 0x0 }, // 4909 |
| 16902 | { PseudoVSOXSEG4EI32_V_M1_M1, VSOXSEG4EI32_V, 0x0, 0x0 }, // 4910 |
| 16903 | { PseudoVSOXSEG4EI32_V_M2_M1, VSOXSEG4EI32_V, 0x0, 0x0 }, // 4911 |
| 16904 | { PseudoVSOXSEG4EI32_V_M4_M1, VSOXSEG4EI32_V, 0x0, 0x0 }, // 4912 |
| 16905 | { PseudoVSOXSEG4EI32_V_MF2_M1, VSOXSEG4EI32_V, 0x0, 0x0 }, // 4913 |
| 16906 | { PseudoVSOXSEG4EI32_V_M1_M2, VSOXSEG4EI32_V, 0x1, 0x0 }, // 4914 |
| 16907 | { PseudoVSOXSEG4EI32_V_M2_M2, VSOXSEG4EI32_V, 0x1, 0x0 }, // 4915 |
| 16908 | { PseudoVSOXSEG4EI32_V_M4_M2, VSOXSEG4EI32_V, 0x1, 0x0 }, // 4916 |
| 16909 | { PseudoVSOXSEG4EI32_V_M8_M2, VSOXSEG4EI32_V, 0x1, 0x0 }, // 4917 |
| 16910 | { PseudoVSOXSEG4EI32_V_MF2_MF8, VSOXSEG4EI32_V, 0x5, 0x0 }, // 4918 |
| 16911 | { PseudoVSOXSEG4EI32_V_M1_MF4, VSOXSEG4EI32_V, 0x6, 0x0 }, // 4919 |
| 16912 | { PseudoVSOXSEG4EI32_V_MF2_MF4, VSOXSEG4EI32_V, 0x6, 0x0 }, // 4920 |
| 16913 | { PseudoVSOXSEG4EI32_V_M1_MF2, VSOXSEG4EI32_V, 0x7, 0x0 }, // 4921 |
| 16914 | { PseudoVSOXSEG4EI32_V_M2_MF2, VSOXSEG4EI32_V, 0x7, 0x0 }, // 4922 |
| 16915 | { PseudoVSOXSEG4EI32_V_MF2_MF2, VSOXSEG4EI32_V, 0x7, 0x0 }, // 4923 |
| 16916 | { PseudoVSOXSEG4EI64_V_M1_M1, VSOXSEG4EI64_V, 0x0, 0x0 }, // 4924 |
| 16917 | { PseudoVSOXSEG4EI64_V_M2_M1, VSOXSEG4EI64_V, 0x0, 0x0 }, // 4925 |
| 16918 | { PseudoVSOXSEG4EI64_V_M4_M1, VSOXSEG4EI64_V, 0x0, 0x0 }, // 4926 |
| 16919 | { PseudoVSOXSEG4EI64_V_M8_M1, VSOXSEG4EI64_V, 0x0, 0x0 }, // 4927 |
| 16920 | { PseudoVSOXSEG4EI64_V_M2_M2, VSOXSEG4EI64_V, 0x1, 0x0 }, // 4928 |
| 16921 | { PseudoVSOXSEG4EI64_V_M4_M2, VSOXSEG4EI64_V, 0x1, 0x0 }, // 4929 |
| 16922 | { PseudoVSOXSEG4EI64_V_M8_M2, VSOXSEG4EI64_V, 0x1, 0x0 }, // 4930 |
| 16923 | { PseudoVSOXSEG4EI64_V_M1_MF8, VSOXSEG4EI64_V, 0x5, 0x0 }, // 4931 |
| 16924 | { PseudoVSOXSEG4EI64_V_M1_MF4, VSOXSEG4EI64_V, 0x6, 0x0 }, // 4932 |
| 16925 | { PseudoVSOXSEG4EI64_V_M2_MF4, VSOXSEG4EI64_V, 0x6, 0x0 }, // 4933 |
| 16926 | { PseudoVSOXSEG4EI64_V_M1_MF2, VSOXSEG4EI64_V, 0x7, 0x0 }, // 4934 |
| 16927 | { PseudoVSOXSEG4EI64_V_M2_MF2, VSOXSEG4EI64_V, 0x7, 0x0 }, // 4935 |
| 16928 | { PseudoVSOXSEG4EI64_V_M4_MF2, VSOXSEG4EI64_V, 0x7, 0x0 }, // 4936 |
| 16929 | { PseudoVSOXSEG4EI8_V_M1_M1, VSOXSEG4EI8_V, 0x0, 0x0 }, // 4937 |
| 16930 | { PseudoVSOXSEG4EI8_V_MF2_M1, VSOXSEG4EI8_V, 0x0, 0x0 }, // 4938 |
| 16931 | { PseudoVSOXSEG4EI8_V_MF4_M1, VSOXSEG4EI8_V, 0x0, 0x0 }, // 4939 |
| 16932 | { PseudoVSOXSEG4EI8_V_MF8_M1, VSOXSEG4EI8_V, 0x0, 0x0 }, // 4940 |
| 16933 | { PseudoVSOXSEG4EI8_V_M1_M2, VSOXSEG4EI8_V, 0x1, 0x0 }, // 4941 |
| 16934 | { PseudoVSOXSEG4EI8_V_M2_M2, VSOXSEG4EI8_V, 0x1, 0x0 }, // 4942 |
| 16935 | { PseudoVSOXSEG4EI8_V_MF2_M2, VSOXSEG4EI8_V, 0x1, 0x0 }, // 4943 |
| 16936 | { PseudoVSOXSEG4EI8_V_MF4_M2, VSOXSEG4EI8_V, 0x1, 0x0 }, // 4944 |
| 16937 | { PseudoVSOXSEG4EI8_V_MF8_MF8, VSOXSEG4EI8_V, 0x5, 0x0 }, // 4945 |
| 16938 | { PseudoVSOXSEG4EI8_V_MF4_MF4, VSOXSEG4EI8_V, 0x6, 0x0 }, // 4946 |
| 16939 | { PseudoVSOXSEG4EI8_V_MF8_MF4, VSOXSEG4EI8_V, 0x6, 0x0 }, // 4947 |
| 16940 | { PseudoVSOXSEG4EI8_V_MF2_MF2, VSOXSEG4EI8_V, 0x7, 0x0 }, // 4948 |
| 16941 | { PseudoVSOXSEG4EI8_V_MF4_MF2, VSOXSEG4EI8_V, 0x7, 0x0 }, // 4949 |
| 16942 | { PseudoVSOXSEG4EI8_V_MF8_MF2, VSOXSEG4EI8_V, 0x7, 0x0 }, // 4950 |
| 16943 | { PseudoVSOXSEG5EI16_V_M1_M1, VSOXSEG5EI16_V, 0x0, 0x0 }, // 4951 |
| 16944 | { PseudoVSOXSEG5EI16_V_M2_M1, VSOXSEG5EI16_V, 0x0, 0x0 }, // 4952 |
| 16945 | { PseudoVSOXSEG5EI16_V_MF2_M1, VSOXSEG5EI16_V, 0x0, 0x0 }, // 4953 |
| 16946 | { PseudoVSOXSEG5EI16_V_MF4_M1, VSOXSEG5EI16_V, 0x0, 0x0 }, // 4954 |
| 16947 | { PseudoVSOXSEG5EI16_V_MF4_MF8, VSOXSEG5EI16_V, 0x5, 0x0 }, // 4955 |
| 16948 | { PseudoVSOXSEG5EI16_V_MF2_MF4, VSOXSEG5EI16_V, 0x6, 0x0 }, // 4956 |
| 16949 | { PseudoVSOXSEG5EI16_V_MF4_MF4, VSOXSEG5EI16_V, 0x6, 0x0 }, // 4957 |
| 16950 | { PseudoVSOXSEG5EI16_V_M1_MF2, VSOXSEG5EI16_V, 0x7, 0x0 }, // 4958 |
| 16951 | { PseudoVSOXSEG5EI16_V_MF2_MF2, VSOXSEG5EI16_V, 0x7, 0x0 }, // 4959 |
| 16952 | { PseudoVSOXSEG5EI16_V_MF4_MF2, VSOXSEG5EI16_V, 0x7, 0x0 }, // 4960 |
| 16953 | { PseudoVSOXSEG5EI32_V_M1_M1, VSOXSEG5EI32_V, 0x0, 0x0 }, // 4961 |
| 16954 | { PseudoVSOXSEG5EI32_V_M2_M1, VSOXSEG5EI32_V, 0x0, 0x0 }, // 4962 |
| 16955 | { PseudoVSOXSEG5EI32_V_M4_M1, VSOXSEG5EI32_V, 0x0, 0x0 }, // 4963 |
| 16956 | { PseudoVSOXSEG5EI32_V_MF2_M1, VSOXSEG5EI32_V, 0x0, 0x0 }, // 4964 |
| 16957 | { PseudoVSOXSEG5EI32_V_MF2_MF8, VSOXSEG5EI32_V, 0x5, 0x0 }, // 4965 |
| 16958 | { PseudoVSOXSEG5EI32_V_M1_MF4, VSOXSEG5EI32_V, 0x6, 0x0 }, // 4966 |
| 16959 | { PseudoVSOXSEG5EI32_V_MF2_MF4, VSOXSEG5EI32_V, 0x6, 0x0 }, // 4967 |
| 16960 | { PseudoVSOXSEG5EI32_V_M1_MF2, VSOXSEG5EI32_V, 0x7, 0x0 }, // 4968 |
| 16961 | { PseudoVSOXSEG5EI32_V_M2_MF2, VSOXSEG5EI32_V, 0x7, 0x0 }, // 4969 |
| 16962 | { PseudoVSOXSEG5EI32_V_MF2_MF2, VSOXSEG5EI32_V, 0x7, 0x0 }, // 4970 |
| 16963 | { PseudoVSOXSEG5EI64_V_M1_M1, VSOXSEG5EI64_V, 0x0, 0x0 }, // 4971 |
| 16964 | { PseudoVSOXSEG5EI64_V_M2_M1, VSOXSEG5EI64_V, 0x0, 0x0 }, // 4972 |
| 16965 | { PseudoVSOXSEG5EI64_V_M4_M1, VSOXSEG5EI64_V, 0x0, 0x0 }, // 4973 |
| 16966 | { PseudoVSOXSEG5EI64_V_M8_M1, VSOXSEG5EI64_V, 0x0, 0x0 }, // 4974 |
| 16967 | { PseudoVSOXSEG5EI64_V_M1_MF8, VSOXSEG5EI64_V, 0x5, 0x0 }, // 4975 |
| 16968 | { PseudoVSOXSEG5EI64_V_M1_MF4, VSOXSEG5EI64_V, 0x6, 0x0 }, // 4976 |
| 16969 | { PseudoVSOXSEG5EI64_V_M2_MF4, VSOXSEG5EI64_V, 0x6, 0x0 }, // 4977 |
| 16970 | { PseudoVSOXSEG5EI64_V_M1_MF2, VSOXSEG5EI64_V, 0x7, 0x0 }, // 4978 |
| 16971 | { PseudoVSOXSEG5EI64_V_M2_MF2, VSOXSEG5EI64_V, 0x7, 0x0 }, // 4979 |
| 16972 | { PseudoVSOXSEG5EI64_V_M4_MF2, VSOXSEG5EI64_V, 0x7, 0x0 }, // 4980 |
| 16973 | { PseudoVSOXSEG5EI8_V_M1_M1, VSOXSEG5EI8_V, 0x0, 0x0 }, // 4981 |
| 16974 | { PseudoVSOXSEG5EI8_V_MF2_M1, VSOXSEG5EI8_V, 0x0, 0x0 }, // 4982 |
| 16975 | { PseudoVSOXSEG5EI8_V_MF4_M1, VSOXSEG5EI8_V, 0x0, 0x0 }, // 4983 |
| 16976 | { PseudoVSOXSEG5EI8_V_MF8_M1, VSOXSEG5EI8_V, 0x0, 0x0 }, // 4984 |
| 16977 | { PseudoVSOXSEG5EI8_V_MF8_MF8, VSOXSEG5EI8_V, 0x5, 0x0 }, // 4985 |
| 16978 | { PseudoVSOXSEG5EI8_V_MF4_MF4, VSOXSEG5EI8_V, 0x6, 0x0 }, // 4986 |
| 16979 | { PseudoVSOXSEG5EI8_V_MF8_MF4, VSOXSEG5EI8_V, 0x6, 0x0 }, // 4987 |
| 16980 | { PseudoVSOXSEG5EI8_V_MF2_MF2, VSOXSEG5EI8_V, 0x7, 0x0 }, // 4988 |
| 16981 | { PseudoVSOXSEG5EI8_V_MF4_MF2, VSOXSEG5EI8_V, 0x7, 0x0 }, // 4989 |
| 16982 | { PseudoVSOXSEG5EI8_V_MF8_MF2, VSOXSEG5EI8_V, 0x7, 0x0 }, // 4990 |
| 16983 | { PseudoVSOXSEG6EI16_V_M1_M1, VSOXSEG6EI16_V, 0x0, 0x0 }, // 4991 |
| 16984 | { PseudoVSOXSEG6EI16_V_M2_M1, VSOXSEG6EI16_V, 0x0, 0x0 }, // 4992 |
| 16985 | { PseudoVSOXSEG6EI16_V_MF2_M1, VSOXSEG6EI16_V, 0x0, 0x0 }, // 4993 |
| 16986 | { PseudoVSOXSEG6EI16_V_MF4_M1, VSOXSEG6EI16_V, 0x0, 0x0 }, // 4994 |
| 16987 | { PseudoVSOXSEG6EI16_V_MF4_MF8, VSOXSEG6EI16_V, 0x5, 0x0 }, // 4995 |
| 16988 | { PseudoVSOXSEG6EI16_V_MF2_MF4, VSOXSEG6EI16_V, 0x6, 0x0 }, // 4996 |
| 16989 | { PseudoVSOXSEG6EI16_V_MF4_MF4, VSOXSEG6EI16_V, 0x6, 0x0 }, // 4997 |
| 16990 | { PseudoVSOXSEG6EI16_V_M1_MF2, VSOXSEG6EI16_V, 0x7, 0x0 }, // 4998 |
| 16991 | { PseudoVSOXSEG6EI16_V_MF2_MF2, VSOXSEG6EI16_V, 0x7, 0x0 }, // 4999 |
| 16992 | { PseudoVSOXSEG6EI16_V_MF4_MF2, VSOXSEG6EI16_V, 0x7, 0x0 }, // 5000 |
| 16993 | { PseudoVSOXSEG6EI32_V_M1_M1, VSOXSEG6EI32_V, 0x0, 0x0 }, // 5001 |
| 16994 | { PseudoVSOXSEG6EI32_V_M2_M1, VSOXSEG6EI32_V, 0x0, 0x0 }, // 5002 |
| 16995 | { PseudoVSOXSEG6EI32_V_M4_M1, VSOXSEG6EI32_V, 0x0, 0x0 }, // 5003 |
| 16996 | { PseudoVSOXSEG6EI32_V_MF2_M1, VSOXSEG6EI32_V, 0x0, 0x0 }, // 5004 |
| 16997 | { PseudoVSOXSEG6EI32_V_MF2_MF8, VSOXSEG6EI32_V, 0x5, 0x0 }, // 5005 |
| 16998 | { PseudoVSOXSEG6EI32_V_M1_MF4, VSOXSEG6EI32_V, 0x6, 0x0 }, // 5006 |
| 16999 | { PseudoVSOXSEG6EI32_V_MF2_MF4, VSOXSEG6EI32_V, 0x6, 0x0 }, // 5007 |
| 17000 | { PseudoVSOXSEG6EI32_V_M1_MF2, VSOXSEG6EI32_V, 0x7, 0x0 }, // 5008 |
| 17001 | { PseudoVSOXSEG6EI32_V_M2_MF2, VSOXSEG6EI32_V, 0x7, 0x0 }, // 5009 |
| 17002 | { PseudoVSOXSEG6EI32_V_MF2_MF2, VSOXSEG6EI32_V, 0x7, 0x0 }, // 5010 |
| 17003 | { PseudoVSOXSEG6EI64_V_M1_M1, VSOXSEG6EI64_V, 0x0, 0x0 }, // 5011 |
| 17004 | { PseudoVSOXSEG6EI64_V_M2_M1, VSOXSEG6EI64_V, 0x0, 0x0 }, // 5012 |
| 17005 | { PseudoVSOXSEG6EI64_V_M4_M1, VSOXSEG6EI64_V, 0x0, 0x0 }, // 5013 |
| 17006 | { PseudoVSOXSEG6EI64_V_M8_M1, VSOXSEG6EI64_V, 0x0, 0x0 }, // 5014 |
| 17007 | { PseudoVSOXSEG6EI64_V_M1_MF8, VSOXSEG6EI64_V, 0x5, 0x0 }, // 5015 |
| 17008 | { PseudoVSOXSEG6EI64_V_M1_MF4, VSOXSEG6EI64_V, 0x6, 0x0 }, // 5016 |
| 17009 | { PseudoVSOXSEG6EI64_V_M2_MF4, VSOXSEG6EI64_V, 0x6, 0x0 }, // 5017 |
| 17010 | { PseudoVSOXSEG6EI64_V_M1_MF2, VSOXSEG6EI64_V, 0x7, 0x0 }, // 5018 |
| 17011 | { PseudoVSOXSEG6EI64_V_M2_MF2, VSOXSEG6EI64_V, 0x7, 0x0 }, // 5019 |
| 17012 | { PseudoVSOXSEG6EI64_V_M4_MF2, VSOXSEG6EI64_V, 0x7, 0x0 }, // 5020 |
| 17013 | { PseudoVSOXSEG6EI8_V_M1_M1, VSOXSEG6EI8_V, 0x0, 0x0 }, // 5021 |
| 17014 | { PseudoVSOXSEG6EI8_V_MF2_M1, VSOXSEG6EI8_V, 0x0, 0x0 }, // 5022 |
| 17015 | { PseudoVSOXSEG6EI8_V_MF4_M1, VSOXSEG6EI8_V, 0x0, 0x0 }, // 5023 |
| 17016 | { PseudoVSOXSEG6EI8_V_MF8_M1, VSOXSEG6EI8_V, 0x0, 0x0 }, // 5024 |
| 17017 | { PseudoVSOXSEG6EI8_V_MF8_MF8, VSOXSEG6EI8_V, 0x5, 0x0 }, // 5025 |
| 17018 | { PseudoVSOXSEG6EI8_V_MF4_MF4, VSOXSEG6EI8_V, 0x6, 0x0 }, // 5026 |
| 17019 | { PseudoVSOXSEG6EI8_V_MF8_MF4, VSOXSEG6EI8_V, 0x6, 0x0 }, // 5027 |
| 17020 | { PseudoVSOXSEG6EI8_V_MF2_MF2, VSOXSEG6EI8_V, 0x7, 0x0 }, // 5028 |
| 17021 | { PseudoVSOXSEG6EI8_V_MF4_MF2, VSOXSEG6EI8_V, 0x7, 0x0 }, // 5029 |
| 17022 | { PseudoVSOXSEG6EI8_V_MF8_MF2, VSOXSEG6EI8_V, 0x7, 0x0 }, // 5030 |
| 17023 | { PseudoVSOXSEG7EI16_V_M1_M1, VSOXSEG7EI16_V, 0x0, 0x0 }, // 5031 |
| 17024 | { PseudoVSOXSEG7EI16_V_M2_M1, VSOXSEG7EI16_V, 0x0, 0x0 }, // 5032 |
| 17025 | { PseudoVSOXSEG7EI16_V_MF2_M1, VSOXSEG7EI16_V, 0x0, 0x0 }, // 5033 |
| 17026 | { PseudoVSOXSEG7EI16_V_MF4_M1, VSOXSEG7EI16_V, 0x0, 0x0 }, // 5034 |
| 17027 | { PseudoVSOXSEG7EI16_V_MF4_MF8, VSOXSEG7EI16_V, 0x5, 0x0 }, // 5035 |
| 17028 | { PseudoVSOXSEG7EI16_V_MF2_MF4, VSOXSEG7EI16_V, 0x6, 0x0 }, // 5036 |
| 17029 | { PseudoVSOXSEG7EI16_V_MF4_MF4, VSOXSEG7EI16_V, 0x6, 0x0 }, // 5037 |
| 17030 | { PseudoVSOXSEG7EI16_V_M1_MF2, VSOXSEG7EI16_V, 0x7, 0x0 }, // 5038 |
| 17031 | { PseudoVSOXSEG7EI16_V_MF2_MF2, VSOXSEG7EI16_V, 0x7, 0x0 }, // 5039 |
| 17032 | { PseudoVSOXSEG7EI16_V_MF4_MF2, VSOXSEG7EI16_V, 0x7, 0x0 }, // 5040 |
| 17033 | { PseudoVSOXSEG7EI32_V_M1_M1, VSOXSEG7EI32_V, 0x0, 0x0 }, // 5041 |
| 17034 | { PseudoVSOXSEG7EI32_V_M2_M1, VSOXSEG7EI32_V, 0x0, 0x0 }, // 5042 |
| 17035 | { PseudoVSOXSEG7EI32_V_M4_M1, VSOXSEG7EI32_V, 0x0, 0x0 }, // 5043 |
| 17036 | { PseudoVSOXSEG7EI32_V_MF2_M1, VSOXSEG7EI32_V, 0x0, 0x0 }, // 5044 |
| 17037 | { PseudoVSOXSEG7EI32_V_MF2_MF8, VSOXSEG7EI32_V, 0x5, 0x0 }, // 5045 |
| 17038 | { PseudoVSOXSEG7EI32_V_M1_MF4, VSOXSEG7EI32_V, 0x6, 0x0 }, // 5046 |
| 17039 | { PseudoVSOXSEG7EI32_V_MF2_MF4, VSOXSEG7EI32_V, 0x6, 0x0 }, // 5047 |
| 17040 | { PseudoVSOXSEG7EI32_V_M1_MF2, VSOXSEG7EI32_V, 0x7, 0x0 }, // 5048 |
| 17041 | { PseudoVSOXSEG7EI32_V_M2_MF2, VSOXSEG7EI32_V, 0x7, 0x0 }, // 5049 |
| 17042 | { PseudoVSOXSEG7EI32_V_MF2_MF2, VSOXSEG7EI32_V, 0x7, 0x0 }, // 5050 |
| 17043 | { PseudoVSOXSEG7EI64_V_M1_M1, VSOXSEG7EI64_V, 0x0, 0x0 }, // 5051 |
| 17044 | { PseudoVSOXSEG7EI64_V_M2_M1, VSOXSEG7EI64_V, 0x0, 0x0 }, // 5052 |
| 17045 | { PseudoVSOXSEG7EI64_V_M4_M1, VSOXSEG7EI64_V, 0x0, 0x0 }, // 5053 |
| 17046 | { PseudoVSOXSEG7EI64_V_M8_M1, VSOXSEG7EI64_V, 0x0, 0x0 }, // 5054 |
| 17047 | { PseudoVSOXSEG7EI64_V_M1_MF8, VSOXSEG7EI64_V, 0x5, 0x0 }, // 5055 |
| 17048 | { PseudoVSOXSEG7EI64_V_M1_MF4, VSOXSEG7EI64_V, 0x6, 0x0 }, // 5056 |
| 17049 | { PseudoVSOXSEG7EI64_V_M2_MF4, VSOXSEG7EI64_V, 0x6, 0x0 }, // 5057 |
| 17050 | { PseudoVSOXSEG7EI64_V_M1_MF2, VSOXSEG7EI64_V, 0x7, 0x0 }, // 5058 |
| 17051 | { PseudoVSOXSEG7EI64_V_M2_MF2, VSOXSEG7EI64_V, 0x7, 0x0 }, // 5059 |
| 17052 | { PseudoVSOXSEG7EI64_V_M4_MF2, VSOXSEG7EI64_V, 0x7, 0x0 }, // 5060 |
| 17053 | { PseudoVSOXSEG7EI8_V_M1_M1, VSOXSEG7EI8_V, 0x0, 0x0 }, // 5061 |
| 17054 | { PseudoVSOXSEG7EI8_V_MF2_M1, VSOXSEG7EI8_V, 0x0, 0x0 }, // 5062 |
| 17055 | { PseudoVSOXSEG7EI8_V_MF4_M1, VSOXSEG7EI8_V, 0x0, 0x0 }, // 5063 |
| 17056 | { PseudoVSOXSEG7EI8_V_MF8_M1, VSOXSEG7EI8_V, 0x0, 0x0 }, // 5064 |
| 17057 | { PseudoVSOXSEG7EI8_V_MF8_MF8, VSOXSEG7EI8_V, 0x5, 0x0 }, // 5065 |
| 17058 | { PseudoVSOXSEG7EI8_V_MF4_MF4, VSOXSEG7EI8_V, 0x6, 0x0 }, // 5066 |
| 17059 | { PseudoVSOXSEG7EI8_V_MF8_MF4, VSOXSEG7EI8_V, 0x6, 0x0 }, // 5067 |
| 17060 | { PseudoVSOXSEG7EI8_V_MF2_MF2, VSOXSEG7EI8_V, 0x7, 0x0 }, // 5068 |
| 17061 | { PseudoVSOXSEG7EI8_V_MF4_MF2, VSOXSEG7EI8_V, 0x7, 0x0 }, // 5069 |
| 17062 | { PseudoVSOXSEG7EI8_V_MF8_MF2, VSOXSEG7EI8_V, 0x7, 0x0 }, // 5070 |
| 17063 | { PseudoVSOXSEG8EI16_V_M1_M1, VSOXSEG8EI16_V, 0x0, 0x0 }, // 5071 |
| 17064 | { PseudoVSOXSEG8EI16_V_M2_M1, VSOXSEG8EI16_V, 0x0, 0x0 }, // 5072 |
| 17065 | { PseudoVSOXSEG8EI16_V_MF2_M1, VSOXSEG8EI16_V, 0x0, 0x0 }, // 5073 |
| 17066 | { PseudoVSOXSEG8EI16_V_MF4_M1, VSOXSEG8EI16_V, 0x0, 0x0 }, // 5074 |
| 17067 | { PseudoVSOXSEG8EI16_V_MF4_MF8, VSOXSEG8EI16_V, 0x5, 0x0 }, // 5075 |
| 17068 | { PseudoVSOXSEG8EI16_V_MF2_MF4, VSOXSEG8EI16_V, 0x6, 0x0 }, // 5076 |
| 17069 | { PseudoVSOXSEG8EI16_V_MF4_MF4, VSOXSEG8EI16_V, 0x6, 0x0 }, // 5077 |
| 17070 | { PseudoVSOXSEG8EI16_V_M1_MF2, VSOXSEG8EI16_V, 0x7, 0x0 }, // 5078 |
| 17071 | { PseudoVSOXSEG8EI16_V_MF2_MF2, VSOXSEG8EI16_V, 0x7, 0x0 }, // 5079 |
| 17072 | { PseudoVSOXSEG8EI16_V_MF4_MF2, VSOXSEG8EI16_V, 0x7, 0x0 }, // 5080 |
| 17073 | { PseudoVSOXSEG8EI32_V_M1_M1, VSOXSEG8EI32_V, 0x0, 0x0 }, // 5081 |
| 17074 | { PseudoVSOXSEG8EI32_V_M2_M1, VSOXSEG8EI32_V, 0x0, 0x0 }, // 5082 |
| 17075 | { PseudoVSOXSEG8EI32_V_M4_M1, VSOXSEG8EI32_V, 0x0, 0x0 }, // 5083 |
| 17076 | { PseudoVSOXSEG8EI32_V_MF2_M1, VSOXSEG8EI32_V, 0x0, 0x0 }, // 5084 |
| 17077 | { PseudoVSOXSEG8EI32_V_MF2_MF8, VSOXSEG8EI32_V, 0x5, 0x0 }, // 5085 |
| 17078 | { PseudoVSOXSEG8EI32_V_M1_MF4, VSOXSEG8EI32_V, 0x6, 0x0 }, // 5086 |
| 17079 | { PseudoVSOXSEG8EI32_V_MF2_MF4, VSOXSEG8EI32_V, 0x6, 0x0 }, // 5087 |
| 17080 | { PseudoVSOXSEG8EI32_V_M1_MF2, VSOXSEG8EI32_V, 0x7, 0x0 }, // 5088 |
| 17081 | { PseudoVSOXSEG8EI32_V_M2_MF2, VSOXSEG8EI32_V, 0x7, 0x0 }, // 5089 |
| 17082 | { PseudoVSOXSEG8EI32_V_MF2_MF2, VSOXSEG8EI32_V, 0x7, 0x0 }, // 5090 |
| 17083 | { PseudoVSOXSEG8EI64_V_M1_M1, VSOXSEG8EI64_V, 0x0, 0x0 }, // 5091 |
| 17084 | { PseudoVSOXSEG8EI64_V_M2_M1, VSOXSEG8EI64_V, 0x0, 0x0 }, // 5092 |
| 17085 | { PseudoVSOXSEG8EI64_V_M4_M1, VSOXSEG8EI64_V, 0x0, 0x0 }, // 5093 |
| 17086 | { PseudoVSOXSEG8EI64_V_M8_M1, VSOXSEG8EI64_V, 0x0, 0x0 }, // 5094 |
| 17087 | { PseudoVSOXSEG8EI64_V_M1_MF8, VSOXSEG8EI64_V, 0x5, 0x0 }, // 5095 |
| 17088 | { PseudoVSOXSEG8EI64_V_M1_MF4, VSOXSEG8EI64_V, 0x6, 0x0 }, // 5096 |
| 17089 | { PseudoVSOXSEG8EI64_V_M2_MF4, VSOXSEG8EI64_V, 0x6, 0x0 }, // 5097 |
| 17090 | { PseudoVSOXSEG8EI64_V_M1_MF2, VSOXSEG8EI64_V, 0x7, 0x0 }, // 5098 |
| 17091 | { PseudoVSOXSEG8EI64_V_M2_MF2, VSOXSEG8EI64_V, 0x7, 0x0 }, // 5099 |
| 17092 | { PseudoVSOXSEG8EI64_V_M4_MF2, VSOXSEG8EI64_V, 0x7, 0x0 }, // 5100 |
| 17093 | { PseudoVSOXSEG8EI8_V_M1_M1, VSOXSEG8EI8_V, 0x0, 0x0 }, // 5101 |
| 17094 | { PseudoVSOXSEG8EI8_V_MF2_M1, VSOXSEG8EI8_V, 0x0, 0x0 }, // 5102 |
| 17095 | { PseudoVSOXSEG8EI8_V_MF4_M1, VSOXSEG8EI8_V, 0x0, 0x0 }, // 5103 |
| 17096 | { PseudoVSOXSEG8EI8_V_MF8_M1, VSOXSEG8EI8_V, 0x0, 0x0 }, // 5104 |
| 17097 | { PseudoVSOXSEG8EI8_V_MF8_MF8, VSOXSEG8EI8_V, 0x5, 0x0 }, // 5105 |
| 17098 | { PseudoVSOXSEG8EI8_V_MF4_MF4, VSOXSEG8EI8_V, 0x6, 0x0 }, // 5106 |
| 17099 | { PseudoVSOXSEG8EI8_V_MF8_MF4, VSOXSEG8EI8_V, 0x6, 0x0 }, // 5107 |
| 17100 | { PseudoVSOXSEG8EI8_V_MF2_MF2, VSOXSEG8EI8_V, 0x7, 0x0 }, // 5108 |
| 17101 | { PseudoVSOXSEG8EI8_V_MF4_MF2, VSOXSEG8EI8_V, 0x7, 0x0 }, // 5109 |
| 17102 | { PseudoVSOXSEG8EI8_V_MF8_MF2, VSOXSEG8EI8_V, 0x7, 0x0 }, // 5110 |
| 17103 | { PseudoVSRA_VI_M1, VSRA_VI, 0x0, 0x0 }, // 5111 |
| 17104 | { PseudoVSRA_VI_M2, VSRA_VI, 0x1, 0x0 }, // 5112 |
| 17105 | { PseudoVSRA_VI_M4, VSRA_VI, 0x2, 0x0 }, // 5113 |
| 17106 | { PseudoVSRA_VI_M8, VSRA_VI, 0x3, 0x0 }, // 5114 |
| 17107 | { PseudoVSRA_VI_MF8, VSRA_VI, 0x5, 0x0 }, // 5115 |
| 17108 | { PseudoVSRA_VI_MF4, VSRA_VI, 0x6, 0x0 }, // 5116 |
| 17109 | { PseudoVSRA_VI_MF2, VSRA_VI, 0x7, 0x0 }, // 5117 |
| 17110 | { PseudoVSRA_VV_M1, VSRA_VV, 0x0, 0x0 }, // 5118 |
| 17111 | { PseudoVSRA_VV_M2, VSRA_VV, 0x1, 0x0 }, // 5119 |
| 17112 | { PseudoVSRA_VV_M4, VSRA_VV, 0x2, 0x0 }, // 5120 |
| 17113 | { PseudoVSRA_VV_M8, VSRA_VV, 0x3, 0x0 }, // 5121 |
| 17114 | { PseudoVSRA_VV_MF8, VSRA_VV, 0x5, 0x0 }, // 5122 |
| 17115 | { PseudoVSRA_VV_MF4, VSRA_VV, 0x6, 0x0 }, // 5123 |
| 17116 | { PseudoVSRA_VV_MF2, VSRA_VV, 0x7, 0x0 }, // 5124 |
| 17117 | { PseudoVSRA_VX_M1, VSRA_VX, 0x0, 0x0 }, // 5125 |
| 17118 | { PseudoVSRA_VX_M2, VSRA_VX, 0x1, 0x0 }, // 5126 |
| 17119 | { PseudoVSRA_VX_M4, VSRA_VX, 0x2, 0x0 }, // 5127 |
| 17120 | { PseudoVSRA_VX_M8, VSRA_VX, 0x3, 0x0 }, // 5128 |
| 17121 | { PseudoVSRA_VX_MF8, VSRA_VX, 0x5, 0x0 }, // 5129 |
| 17122 | { PseudoVSRA_VX_MF4, VSRA_VX, 0x6, 0x0 }, // 5130 |
| 17123 | { PseudoVSRA_VX_MF2, VSRA_VX, 0x7, 0x0 }, // 5131 |
| 17124 | { PseudoVSRL_VI_M1, VSRL_VI, 0x0, 0x0 }, // 5132 |
| 17125 | { PseudoVSRL_VI_M2, VSRL_VI, 0x1, 0x0 }, // 5133 |
| 17126 | { PseudoVSRL_VI_M4, VSRL_VI, 0x2, 0x0 }, // 5134 |
| 17127 | { PseudoVSRL_VI_M8, VSRL_VI, 0x3, 0x0 }, // 5135 |
| 17128 | { PseudoVSRL_VI_MF8, VSRL_VI, 0x5, 0x0 }, // 5136 |
| 17129 | { PseudoVSRL_VI_MF4, VSRL_VI, 0x6, 0x0 }, // 5137 |
| 17130 | { PseudoVSRL_VI_MF2, VSRL_VI, 0x7, 0x0 }, // 5138 |
| 17131 | { PseudoVSRL_VV_M1, VSRL_VV, 0x0, 0x0 }, // 5139 |
| 17132 | { PseudoVSRL_VV_M2, VSRL_VV, 0x1, 0x0 }, // 5140 |
| 17133 | { PseudoVSRL_VV_M4, VSRL_VV, 0x2, 0x0 }, // 5141 |
| 17134 | { PseudoVSRL_VV_M8, VSRL_VV, 0x3, 0x0 }, // 5142 |
| 17135 | { PseudoVSRL_VV_MF8, VSRL_VV, 0x5, 0x0 }, // 5143 |
| 17136 | { PseudoVSRL_VV_MF4, VSRL_VV, 0x6, 0x0 }, // 5144 |
| 17137 | { PseudoVSRL_VV_MF2, VSRL_VV, 0x7, 0x0 }, // 5145 |
| 17138 | { PseudoVSRL_VX_M1, VSRL_VX, 0x0, 0x0 }, // 5146 |
| 17139 | { PseudoVSRL_VX_M2, VSRL_VX, 0x1, 0x0 }, // 5147 |
| 17140 | { PseudoVSRL_VX_M4, VSRL_VX, 0x2, 0x0 }, // 5148 |
| 17141 | { PseudoVSRL_VX_M8, VSRL_VX, 0x3, 0x0 }, // 5149 |
| 17142 | { PseudoVSRL_VX_MF8, VSRL_VX, 0x5, 0x0 }, // 5150 |
| 17143 | { PseudoVSRL_VX_MF4, VSRL_VX, 0x6, 0x0 }, // 5151 |
| 17144 | { PseudoVSRL_VX_MF2, VSRL_VX, 0x7, 0x0 }, // 5152 |
| 17145 | { PseudoVSSE16_V_M1, VSSE16_V, 0x0, 0x10 }, // 5153 |
| 17146 | { PseudoVSSE16_V_M2, VSSE16_V, 0x1, 0x10 }, // 5154 |
| 17147 | { PseudoVSSE16_V_M4, VSSE16_V, 0x2, 0x10 }, // 5155 |
| 17148 | { PseudoVSSE16_V_M8, VSSE16_V, 0x3, 0x10 }, // 5156 |
| 17149 | { PseudoVSSE16_V_MF4, VSSE16_V, 0x6, 0x10 }, // 5157 |
| 17150 | { PseudoVSSE16_V_MF2, VSSE16_V, 0x7, 0x10 }, // 5158 |
| 17151 | { PseudoVSSE32_V_M1, VSSE32_V, 0x0, 0x20 }, // 5159 |
| 17152 | { PseudoVSSE32_V_M2, VSSE32_V, 0x1, 0x20 }, // 5160 |
| 17153 | { PseudoVSSE32_V_M4, VSSE32_V, 0x2, 0x20 }, // 5161 |
| 17154 | { PseudoVSSE32_V_M8, VSSE32_V, 0x3, 0x20 }, // 5162 |
| 17155 | { PseudoVSSE32_V_MF2, VSSE32_V, 0x7, 0x20 }, // 5163 |
| 17156 | { PseudoVSSE64_V_M1, VSSE64_V, 0x0, 0x40 }, // 5164 |
| 17157 | { PseudoVSSE64_V_M2, VSSE64_V, 0x1, 0x40 }, // 5165 |
| 17158 | { PseudoVSSE64_V_M4, VSSE64_V, 0x2, 0x40 }, // 5166 |
| 17159 | { PseudoVSSE64_V_M8, VSSE64_V, 0x3, 0x40 }, // 5167 |
| 17160 | { PseudoVSSE8_V_M1, VSSE8_V, 0x0, 0x8 }, // 5168 |
| 17161 | { PseudoVSSE8_V_M2, VSSE8_V, 0x1, 0x8 }, // 5169 |
| 17162 | { PseudoVSSE8_V_M4, VSSE8_V, 0x2, 0x8 }, // 5170 |
| 17163 | { PseudoVSSE8_V_M8, VSSE8_V, 0x3, 0x8 }, // 5171 |
| 17164 | { PseudoVSSE8_V_MF8, VSSE8_V, 0x5, 0x8 }, // 5172 |
| 17165 | { PseudoVSSE8_V_MF4, VSSE8_V, 0x6, 0x8 }, // 5173 |
| 17166 | { PseudoVSSE8_V_MF2, VSSE8_V, 0x7, 0x8 }, // 5174 |
| 17167 | { PseudoVSSEG2E16_V_M1, VSSEG2E16_V, 0x0, 0x10 }, // 5175 |
| 17168 | { PseudoVSSEG2E16_V_M2, VSSEG2E16_V, 0x1, 0x10 }, // 5176 |
| 17169 | { PseudoVSSEG2E16_V_M4, VSSEG2E16_V, 0x2, 0x10 }, // 5177 |
| 17170 | { PseudoVSSEG2E16_V_MF4, VSSEG2E16_V, 0x6, 0x10 }, // 5178 |
| 17171 | { PseudoVSSEG2E16_V_MF2, VSSEG2E16_V, 0x7, 0x10 }, // 5179 |
| 17172 | { PseudoVSSEG2E32_V_M1, VSSEG2E32_V, 0x0, 0x20 }, // 5180 |
| 17173 | { PseudoVSSEG2E32_V_M2, VSSEG2E32_V, 0x1, 0x20 }, // 5181 |
| 17174 | { PseudoVSSEG2E32_V_M4, VSSEG2E32_V, 0x2, 0x20 }, // 5182 |
| 17175 | { PseudoVSSEG2E32_V_MF2, VSSEG2E32_V, 0x7, 0x20 }, // 5183 |
| 17176 | { PseudoVSSEG2E64_V_M1, VSSEG2E64_V, 0x0, 0x40 }, // 5184 |
| 17177 | { PseudoVSSEG2E64_V_M2, VSSEG2E64_V, 0x1, 0x40 }, // 5185 |
| 17178 | { PseudoVSSEG2E64_V_M4, VSSEG2E64_V, 0x2, 0x40 }, // 5186 |
| 17179 | { PseudoVSSEG2E8_V_M1, VSSEG2E8_V, 0x0, 0x8 }, // 5187 |
| 17180 | { PseudoVSSEG2E8_V_M2, VSSEG2E8_V, 0x1, 0x8 }, // 5188 |
| 17181 | { PseudoVSSEG2E8_V_M4, VSSEG2E8_V, 0x2, 0x8 }, // 5189 |
| 17182 | { PseudoVSSEG2E8_V_MF8, VSSEG2E8_V, 0x5, 0x8 }, // 5190 |
| 17183 | { PseudoVSSEG2E8_V_MF4, VSSEG2E8_V, 0x6, 0x8 }, // 5191 |
| 17184 | { PseudoVSSEG2E8_V_MF2, VSSEG2E8_V, 0x7, 0x8 }, // 5192 |
| 17185 | { PseudoVSSEG3E16_V_M1, VSSEG3E16_V, 0x0, 0x10 }, // 5193 |
| 17186 | { PseudoVSSEG3E16_V_M2, VSSEG3E16_V, 0x1, 0x10 }, // 5194 |
| 17187 | { PseudoVSSEG3E16_V_MF4, VSSEG3E16_V, 0x6, 0x10 }, // 5195 |
| 17188 | { PseudoVSSEG3E16_V_MF2, VSSEG3E16_V, 0x7, 0x10 }, // 5196 |
| 17189 | { PseudoVSSEG3E32_V_M1, VSSEG3E32_V, 0x0, 0x20 }, // 5197 |
| 17190 | { PseudoVSSEG3E32_V_M2, VSSEG3E32_V, 0x1, 0x20 }, // 5198 |
| 17191 | { PseudoVSSEG3E32_V_MF2, VSSEG3E32_V, 0x7, 0x20 }, // 5199 |
| 17192 | { PseudoVSSEG3E64_V_M1, VSSEG3E64_V, 0x0, 0x40 }, // 5200 |
| 17193 | { PseudoVSSEG3E64_V_M2, VSSEG3E64_V, 0x1, 0x40 }, // 5201 |
| 17194 | { PseudoVSSEG3E8_V_M1, VSSEG3E8_V, 0x0, 0x8 }, // 5202 |
| 17195 | { PseudoVSSEG3E8_V_M2, VSSEG3E8_V, 0x1, 0x8 }, // 5203 |
| 17196 | { PseudoVSSEG3E8_V_MF8, VSSEG3E8_V, 0x5, 0x8 }, // 5204 |
| 17197 | { PseudoVSSEG3E8_V_MF4, VSSEG3E8_V, 0x6, 0x8 }, // 5205 |
| 17198 | { PseudoVSSEG3E8_V_MF2, VSSEG3E8_V, 0x7, 0x8 }, // 5206 |
| 17199 | { PseudoVSSEG4E16_V_M1, VSSEG4E16_V, 0x0, 0x10 }, // 5207 |
| 17200 | { PseudoVSSEG4E16_V_M2, VSSEG4E16_V, 0x1, 0x10 }, // 5208 |
| 17201 | { PseudoVSSEG4E16_V_MF4, VSSEG4E16_V, 0x6, 0x10 }, // 5209 |
| 17202 | { PseudoVSSEG4E16_V_MF2, VSSEG4E16_V, 0x7, 0x10 }, // 5210 |
| 17203 | { PseudoVSSEG4E32_V_M1, VSSEG4E32_V, 0x0, 0x20 }, // 5211 |
| 17204 | { PseudoVSSEG4E32_V_M2, VSSEG4E32_V, 0x1, 0x20 }, // 5212 |
| 17205 | { PseudoVSSEG4E32_V_MF2, VSSEG4E32_V, 0x7, 0x20 }, // 5213 |
| 17206 | { PseudoVSSEG4E64_V_M1, VSSEG4E64_V, 0x0, 0x40 }, // 5214 |
| 17207 | { PseudoVSSEG4E64_V_M2, VSSEG4E64_V, 0x1, 0x40 }, // 5215 |
| 17208 | { PseudoVSSEG4E8_V_M1, VSSEG4E8_V, 0x0, 0x8 }, // 5216 |
| 17209 | { PseudoVSSEG4E8_V_M2, VSSEG4E8_V, 0x1, 0x8 }, // 5217 |
| 17210 | { PseudoVSSEG4E8_V_MF8, VSSEG4E8_V, 0x5, 0x8 }, // 5218 |
| 17211 | { PseudoVSSEG4E8_V_MF4, VSSEG4E8_V, 0x6, 0x8 }, // 5219 |
| 17212 | { PseudoVSSEG4E8_V_MF2, VSSEG4E8_V, 0x7, 0x8 }, // 5220 |
| 17213 | { PseudoVSSEG5E16_V_M1, VSSEG5E16_V, 0x0, 0x10 }, // 5221 |
| 17214 | { PseudoVSSEG5E16_V_MF4, VSSEG5E16_V, 0x6, 0x10 }, // 5222 |
| 17215 | { PseudoVSSEG5E16_V_MF2, VSSEG5E16_V, 0x7, 0x10 }, // 5223 |
| 17216 | { PseudoVSSEG5E32_V_M1, VSSEG5E32_V, 0x0, 0x20 }, // 5224 |
| 17217 | { PseudoVSSEG5E32_V_MF2, VSSEG5E32_V, 0x7, 0x20 }, // 5225 |
| 17218 | { PseudoVSSEG5E64_V_M1, VSSEG5E64_V, 0x0, 0x40 }, // 5226 |
| 17219 | { PseudoVSSEG5E8_V_M1, VSSEG5E8_V, 0x0, 0x8 }, // 5227 |
| 17220 | { PseudoVSSEG5E8_V_MF8, VSSEG5E8_V, 0x5, 0x8 }, // 5228 |
| 17221 | { PseudoVSSEG5E8_V_MF4, VSSEG5E8_V, 0x6, 0x8 }, // 5229 |
| 17222 | { PseudoVSSEG5E8_V_MF2, VSSEG5E8_V, 0x7, 0x8 }, // 5230 |
| 17223 | { PseudoVSSEG6E16_V_M1, VSSEG6E16_V, 0x0, 0x10 }, // 5231 |
| 17224 | { PseudoVSSEG6E16_V_MF4, VSSEG6E16_V, 0x6, 0x10 }, // 5232 |
| 17225 | { PseudoVSSEG6E16_V_MF2, VSSEG6E16_V, 0x7, 0x10 }, // 5233 |
| 17226 | { PseudoVSSEG6E32_V_M1, VSSEG6E32_V, 0x0, 0x20 }, // 5234 |
| 17227 | { PseudoVSSEG6E32_V_MF2, VSSEG6E32_V, 0x7, 0x20 }, // 5235 |
| 17228 | { PseudoVSSEG6E64_V_M1, VSSEG6E64_V, 0x0, 0x40 }, // 5236 |
| 17229 | { PseudoVSSEG6E8_V_M1, VSSEG6E8_V, 0x0, 0x8 }, // 5237 |
| 17230 | { PseudoVSSEG6E8_V_MF8, VSSEG6E8_V, 0x5, 0x8 }, // 5238 |
| 17231 | { PseudoVSSEG6E8_V_MF4, VSSEG6E8_V, 0x6, 0x8 }, // 5239 |
| 17232 | { PseudoVSSEG6E8_V_MF2, VSSEG6E8_V, 0x7, 0x8 }, // 5240 |
| 17233 | { PseudoVSSEG7E16_V_M1, VSSEG7E16_V, 0x0, 0x10 }, // 5241 |
| 17234 | { PseudoVSSEG7E16_V_MF4, VSSEG7E16_V, 0x6, 0x10 }, // 5242 |
| 17235 | { PseudoVSSEG7E16_V_MF2, VSSEG7E16_V, 0x7, 0x10 }, // 5243 |
| 17236 | { PseudoVSSEG7E32_V_M1, VSSEG7E32_V, 0x0, 0x20 }, // 5244 |
| 17237 | { PseudoVSSEG7E32_V_MF2, VSSEG7E32_V, 0x7, 0x20 }, // 5245 |
| 17238 | { PseudoVSSEG7E64_V_M1, VSSEG7E64_V, 0x0, 0x40 }, // 5246 |
| 17239 | { PseudoVSSEG7E8_V_M1, VSSEG7E8_V, 0x0, 0x8 }, // 5247 |
| 17240 | { PseudoVSSEG7E8_V_MF8, VSSEG7E8_V, 0x5, 0x8 }, // 5248 |
| 17241 | { PseudoVSSEG7E8_V_MF4, VSSEG7E8_V, 0x6, 0x8 }, // 5249 |
| 17242 | { PseudoVSSEG7E8_V_MF2, VSSEG7E8_V, 0x7, 0x8 }, // 5250 |
| 17243 | { PseudoVSSEG8E16_V_M1, VSSEG8E16_V, 0x0, 0x10 }, // 5251 |
| 17244 | { PseudoVSSEG8E16_V_MF4, VSSEG8E16_V, 0x6, 0x10 }, // 5252 |
| 17245 | { PseudoVSSEG8E16_V_MF2, VSSEG8E16_V, 0x7, 0x10 }, // 5253 |
| 17246 | { PseudoVSSEG8E32_V_M1, VSSEG8E32_V, 0x0, 0x20 }, // 5254 |
| 17247 | { PseudoVSSEG8E32_V_MF2, VSSEG8E32_V, 0x7, 0x20 }, // 5255 |
| 17248 | { PseudoVSSEG8E64_V_M1, VSSEG8E64_V, 0x0, 0x40 }, // 5256 |
| 17249 | { PseudoVSSEG8E8_V_M1, VSSEG8E8_V, 0x0, 0x8 }, // 5257 |
| 17250 | { PseudoVSSEG8E8_V_MF8, VSSEG8E8_V, 0x5, 0x8 }, // 5258 |
| 17251 | { PseudoVSSEG8E8_V_MF4, VSSEG8E8_V, 0x6, 0x8 }, // 5259 |
| 17252 | { PseudoVSSEG8E8_V_MF2, VSSEG8E8_V, 0x7, 0x8 }, // 5260 |
| 17253 | { PseudoVSSRA_VI_M1, VSSRA_VI, 0x0, 0x0 }, // 5261 |
| 17254 | { PseudoVSSRA_VI_M2, VSSRA_VI, 0x1, 0x0 }, // 5262 |
| 17255 | { PseudoVSSRA_VI_M4, VSSRA_VI, 0x2, 0x0 }, // 5263 |
| 17256 | { PseudoVSSRA_VI_M8, VSSRA_VI, 0x3, 0x0 }, // 5264 |
| 17257 | { PseudoVSSRA_VI_MF8, VSSRA_VI, 0x5, 0x0 }, // 5265 |
| 17258 | { PseudoVSSRA_VI_MF4, VSSRA_VI, 0x6, 0x0 }, // 5266 |
| 17259 | { PseudoVSSRA_VI_MF2, VSSRA_VI, 0x7, 0x0 }, // 5267 |
| 17260 | { PseudoVSSRA_VV_M1, VSSRA_VV, 0x0, 0x0 }, // 5268 |
| 17261 | { PseudoVSSRA_VV_M2, VSSRA_VV, 0x1, 0x0 }, // 5269 |
| 17262 | { PseudoVSSRA_VV_M4, VSSRA_VV, 0x2, 0x0 }, // 5270 |
| 17263 | { PseudoVSSRA_VV_M8, VSSRA_VV, 0x3, 0x0 }, // 5271 |
| 17264 | { PseudoVSSRA_VV_MF8, VSSRA_VV, 0x5, 0x0 }, // 5272 |
| 17265 | { PseudoVSSRA_VV_MF4, VSSRA_VV, 0x6, 0x0 }, // 5273 |
| 17266 | { PseudoVSSRA_VV_MF2, VSSRA_VV, 0x7, 0x0 }, // 5274 |
| 17267 | { PseudoVSSRA_VX_M1, VSSRA_VX, 0x0, 0x0 }, // 5275 |
| 17268 | { PseudoVSSRA_VX_M2, VSSRA_VX, 0x1, 0x0 }, // 5276 |
| 17269 | { PseudoVSSRA_VX_M4, VSSRA_VX, 0x2, 0x0 }, // 5277 |
| 17270 | { PseudoVSSRA_VX_M8, VSSRA_VX, 0x3, 0x0 }, // 5278 |
| 17271 | { PseudoVSSRA_VX_MF8, VSSRA_VX, 0x5, 0x0 }, // 5279 |
| 17272 | { PseudoVSSRA_VX_MF4, VSSRA_VX, 0x6, 0x0 }, // 5280 |
| 17273 | { PseudoVSSRA_VX_MF2, VSSRA_VX, 0x7, 0x0 }, // 5281 |
| 17274 | { PseudoVSSRL_VI_M1, VSSRL_VI, 0x0, 0x0 }, // 5282 |
| 17275 | { PseudoVSSRL_VI_M2, VSSRL_VI, 0x1, 0x0 }, // 5283 |
| 17276 | { PseudoVSSRL_VI_M4, VSSRL_VI, 0x2, 0x0 }, // 5284 |
| 17277 | { PseudoVSSRL_VI_M8, VSSRL_VI, 0x3, 0x0 }, // 5285 |
| 17278 | { PseudoVSSRL_VI_MF8, VSSRL_VI, 0x5, 0x0 }, // 5286 |
| 17279 | { PseudoVSSRL_VI_MF4, VSSRL_VI, 0x6, 0x0 }, // 5287 |
| 17280 | { PseudoVSSRL_VI_MF2, VSSRL_VI, 0x7, 0x0 }, // 5288 |
| 17281 | { PseudoVSSRL_VV_M1, VSSRL_VV, 0x0, 0x0 }, // 5289 |
| 17282 | { PseudoVSSRL_VV_M2, VSSRL_VV, 0x1, 0x0 }, // 5290 |
| 17283 | { PseudoVSSRL_VV_M4, VSSRL_VV, 0x2, 0x0 }, // 5291 |
| 17284 | { PseudoVSSRL_VV_M8, VSSRL_VV, 0x3, 0x0 }, // 5292 |
| 17285 | { PseudoVSSRL_VV_MF8, VSSRL_VV, 0x5, 0x0 }, // 5293 |
| 17286 | { PseudoVSSRL_VV_MF4, VSSRL_VV, 0x6, 0x0 }, // 5294 |
| 17287 | { PseudoVSSRL_VV_MF2, VSSRL_VV, 0x7, 0x0 }, // 5295 |
| 17288 | { PseudoVSSRL_VX_M1, VSSRL_VX, 0x0, 0x0 }, // 5296 |
| 17289 | { PseudoVSSRL_VX_M2, VSSRL_VX, 0x1, 0x0 }, // 5297 |
| 17290 | { PseudoVSSRL_VX_M4, VSSRL_VX, 0x2, 0x0 }, // 5298 |
| 17291 | { PseudoVSSRL_VX_M8, VSSRL_VX, 0x3, 0x0 }, // 5299 |
| 17292 | { PseudoVSSRL_VX_MF8, VSSRL_VX, 0x5, 0x0 }, // 5300 |
| 17293 | { PseudoVSSRL_VX_MF4, VSSRL_VX, 0x6, 0x0 }, // 5301 |
| 17294 | { PseudoVSSRL_VX_MF2, VSSRL_VX, 0x7, 0x0 }, // 5302 |
| 17295 | { PseudoVSSSEG2E16_V_M1, VSSSEG2E16_V, 0x0, 0x10 }, // 5303 |
| 17296 | { PseudoVSSSEG2E16_V_M2, VSSSEG2E16_V, 0x1, 0x10 }, // 5304 |
| 17297 | { PseudoVSSSEG2E16_V_M4, VSSSEG2E16_V, 0x2, 0x10 }, // 5305 |
| 17298 | { PseudoVSSSEG2E16_V_MF4, VSSSEG2E16_V, 0x6, 0x10 }, // 5306 |
| 17299 | { PseudoVSSSEG2E16_V_MF2, VSSSEG2E16_V, 0x7, 0x10 }, // 5307 |
| 17300 | { PseudoVSSSEG2E32_V_M1, VSSSEG2E32_V, 0x0, 0x20 }, // 5308 |
| 17301 | { PseudoVSSSEG2E32_V_M2, VSSSEG2E32_V, 0x1, 0x20 }, // 5309 |
| 17302 | { PseudoVSSSEG2E32_V_M4, VSSSEG2E32_V, 0x2, 0x20 }, // 5310 |
| 17303 | { PseudoVSSSEG2E32_V_MF2, VSSSEG2E32_V, 0x7, 0x20 }, // 5311 |
| 17304 | { PseudoVSSSEG2E64_V_M1, VSSSEG2E64_V, 0x0, 0x40 }, // 5312 |
| 17305 | { PseudoVSSSEG2E64_V_M2, VSSSEG2E64_V, 0x1, 0x40 }, // 5313 |
| 17306 | { PseudoVSSSEG2E64_V_M4, VSSSEG2E64_V, 0x2, 0x40 }, // 5314 |
| 17307 | { PseudoVSSSEG2E8_V_M1, VSSSEG2E8_V, 0x0, 0x8 }, // 5315 |
| 17308 | { PseudoVSSSEG2E8_V_M2, VSSSEG2E8_V, 0x1, 0x8 }, // 5316 |
| 17309 | { PseudoVSSSEG2E8_V_M4, VSSSEG2E8_V, 0x2, 0x8 }, // 5317 |
| 17310 | { PseudoVSSSEG2E8_V_MF8, VSSSEG2E8_V, 0x5, 0x8 }, // 5318 |
| 17311 | { PseudoVSSSEG2E8_V_MF4, VSSSEG2E8_V, 0x6, 0x8 }, // 5319 |
| 17312 | { PseudoVSSSEG2E8_V_MF2, VSSSEG2E8_V, 0x7, 0x8 }, // 5320 |
| 17313 | { PseudoVSSSEG3E16_V_M1, VSSSEG3E16_V, 0x0, 0x10 }, // 5321 |
| 17314 | { PseudoVSSSEG3E16_V_M2, VSSSEG3E16_V, 0x1, 0x10 }, // 5322 |
| 17315 | { PseudoVSSSEG3E16_V_MF4, VSSSEG3E16_V, 0x6, 0x10 }, // 5323 |
| 17316 | { PseudoVSSSEG3E16_V_MF2, VSSSEG3E16_V, 0x7, 0x10 }, // 5324 |
| 17317 | { PseudoVSSSEG3E32_V_M1, VSSSEG3E32_V, 0x0, 0x20 }, // 5325 |
| 17318 | { PseudoVSSSEG3E32_V_M2, VSSSEG3E32_V, 0x1, 0x20 }, // 5326 |
| 17319 | { PseudoVSSSEG3E32_V_MF2, VSSSEG3E32_V, 0x7, 0x20 }, // 5327 |
| 17320 | { PseudoVSSSEG3E64_V_M1, VSSSEG3E64_V, 0x0, 0x40 }, // 5328 |
| 17321 | { PseudoVSSSEG3E64_V_M2, VSSSEG3E64_V, 0x1, 0x40 }, // 5329 |
| 17322 | { PseudoVSSSEG3E8_V_M1, VSSSEG3E8_V, 0x0, 0x8 }, // 5330 |
| 17323 | { PseudoVSSSEG3E8_V_M2, VSSSEG3E8_V, 0x1, 0x8 }, // 5331 |
| 17324 | { PseudoVSSSEG3E8_V_MF8, VSSSEG3E8_V, 0x5, 0x8 }, // 5332 |
| 17325 | { PseudoVSSSEG3E8_V_MF4, VSSSEG3E8_V, 0x6, 0x8 }, // 5333 |
| 17326 | { PseudoVSSSEG3E8_V_MF2, VSSSEG3E8_V, 0x7, 0x8 }, // 5334 |
| 17327 | { PseudoVSSSEG4E16_V_M1, VSSSEG4E16_V, 0x0, 0x10 }, // 5335 |
| 17328 | { PseudoVSSSEG4E16_V_M2, VSSSEG4E16_V, 0x1, 0x10 }, // 5336 |
| 17329 | { PseudoVSSSEG4E16_V_MF4, VSSSEG4E16_V, 0x6, 0x10 }, // 5337 |
| 17330 | { PseudoVSSSEG4E16_V_MF2, VSSSEG4E16_V, 0x7, 0x10 }, // 5338 |
| 17331 | { PseudoVSSSEG4E32_V_M1, VSSSEG4E32_V, 0x0, 0x20 }, // 5339 |
| 17332 | { PseudoVSSSEG4E32_V_M2, VSSSEG4E32_V, 0x1, 0x20 }, // 5340 |
| 17333 | { PseudoVSSSEG4E32_V_MF2, VSSSEG4E32_V, 0x7, 0x20 }, // 5341 |
| 17334 | { PseudoVSSSEG4E64_V_M1, VSSSEG4E64_V, 0x0, 0x40 }, // 5342 |
| 17335 | { PseudoVSSSEG4E64_V_M2, VSSSEG4E64_V, 0x1, 0x40 }, // 5343 |
| 17336 | { PseudoVSSSEG4E8_V_M1, VSSSEG4E8_V, 0x0, 0x8 }, // 5344 |
| 17337 | { PseudoVSSSEG4E8_V_M2, VSSSEG4E8_V, 0x1, 0x8 }, // 5345 |
| 17338 | { PseudoVSSSEG4E8_V_MF8, VSSSEG4E8_V, 0x5, 0x8 }, // 5346 |
| 17339 | { PseudoVSSSEG4E8_V_MF4, VSSSEG4E8_V, 0x6, 0x8 }, // 5347 |
| 17340 | { PseudoVSSSEG4E8_V_MF2, VSSSEG4E8_V, 0x7, 0x8 }, // 5348 |
| 17341 | { PseudoVSSSEG5E16_V_M1, VSSSEG5E16_V, 0x0, 0x10 }, // 5349 |
| 17342 | { PseudoVSSSEG5E16_V_MF4, VSSSEG5E16_V, 0x6, 0x10 }, // 5350 |
| 17343 | { PseudoVSSSEG5E16_V_MF2, VSSSEG5E16_V, 0x7, 0x10 }, // 5351 |
| 17344 | { PseudoVSSSEG5E32_V_M1, VSSSEG5E32_V, 0x0, 0x20 }, // 5352 |
| 17345 | { PseudoVSSSEG5E32_V_MF2, VSSSEG5E32_V, 0x7, 0x20 }, // 5353 |
| 17346 | { PseudoVSSSEG5E64_V_M1, VSSSEG5E64_V, 0x0, 0x40 }, // 5354 |
| 17347 | { PseudoVSSSEG5E8_V_M1, VSSSEG5E8_V, 0x0, 0x8 }, // 5355 |
| 17348 | { PseudoVSSSEG5E8_V_MF8, VSSSEG5E8_V, 0x5, 0x8 }, // 5356 |
| 17349 | { PseudoVSSSEG5E8_V_MF4, VSSSEG5E8_V, 0x6, 0x8 }, // 5357 |
| 17350 | { PseudoVSSSEG5E8_V_MF2, VSSSEG5E8_V, 0x7, 0x8 }, // 5358 |
| 17351 | { PseudoVSSSEG6E16_V_M1, VSSSEG6E16_V, 0x0, 0x10 }, // 5359 |
| 17352 | { PseudoVSSSEG6E16_V_MF4, VSSSEG6E16_V, 0x6, 0x10 }, // 5360 |
| 17353 | { PseudoVSSSEG6E16_V_MF2, VSSSEG6E16_V, 0x7, 0x10 }, // 5361 |
| 17354 | { PseudoVSSSEG6E32_V_M1, VSSSEG6E32_V, 0x0, 0x20 }, // 5362 |
| 17355 | { PseudoVSSSEG6E32_V_MF2, VSSSEG6E32_V, 0x7, 0x20 }, // 5363 |
| 17356 | { PseudoVSSSEG6E64_V_M1, VSSSEG6E64_V, 0x0, 0x40 }, // 5364 |
| 17357 | { PseudoVSSSEG6E8_V_M1, VSSSEG6E8_V, 0x0, 0x8 }, // 5365 |
| 17358 | { PseudoVSSSEG6E8_V_MF8, VSSSEG6E8_V, 0x5, 0x8 }, // 5366 |
| 17359 | { PseudoVSSSEG6E8_V_MF4, VSSSEG6E8_V, 0x6, 0x8 }, // 5367 |
| 17360 | { PseudoVSSSEG6E8_V_MF2, VSSSEG6E8_V, 0x7, 0x8 }, // 5368 |
| 17361 | { PseudoVSSSEG7E16_V_M1, VSSSEG7E16_V, 0x0, 0x10 }, // 5369 |
| 17362 | { PseudoVSSSEG7E16_V_MF4, VSSSEG7E16_V, 0x6, 0x10 }, // 5370 |
| 17363 | { PseudoVSSSEG7E16_V_MF2, VSSSEG7E16_V, 0x7, 0x10 }, // 5371 |
| 17364 | { PseudoVSSSEG7E32_V_M1, VSSSEG7E32_V, 0x0, 0x20 }, // 5372 |
| 17365 | { PseudoVSSSEG7E32_V_MF2, VSSSEG7E32_V, 0x7, 0x20 }, // 5373 |
| 17366 | { PseudoVSSSEG7E64_V_M1, VSSSEG7E64_V, 0x0, 0x40 }, // 5374 |
| 17367 | { PseudoVSSSEG7E8_V_M1, VSSSEG7E8_V, 0x0, 0x8 }, // 5375 |
| 17368 | { PseudoVSSSEG7E8_V_MF8, VSSSEG7E8_V, 0x5, 0x8 }, // 5376 |
| 17369 | { PseudoVSSSEG7E8_V_MF4, VSSSEG7E8_V, 0x6, 0x8 }, // 5377 |
| 17370 | { PseudoVSSSEG7E8_V_MF2, VSSSEG7E8_V, 0x7, 0x8 }, // 5378 |
| 17371 | { PseudoVSSSEG8E16_V_M1, VSSSEG8E16_V, 0x0, 0x10 }, // 5379 |
| 17372 | { PseudoVSSSEG8E16_V_MF4, VSSSEG8E16_V, 0x6, 0x10 }, // 5380 |
| 17373 | { PseudoVSSSEG8E16_V_MF2, VSSSEG8E16_V, 0x7, 0x10 }, // 5381 |
| 17374 | { PseudoVSSSEG8E32_V_M1, VSSSEG8E32_V, 0x0, 0x20 }, // 5382 |
| 17375 | { PseudoVSSSEG8E32_V_MF2, VSSSEG8E32_V, 0x7, 0x20 }, // 5383 |
| 17376 | { PseudoVSSSEG8E64_V_M1, VSSSEG8E64_V, 0x0, 0x40 }, // 5384 |
| 17377 | { PseudoVSSSEG8E8_V_M1, VSSSEG8E8_V, 0x0, 0x8 }, // 5385 |
| 17378 | { PseudoVSSSEG8E8_V_MF8, VSSSEG8E8_V, 0x5, 0x8 }, // 5386 |
| 17379 | { PseudoVSSSEG8E8_V_MF4, VSSSEG8E8_V, 0x6, 0x8 }, // 5387 |
| 17380 | { PseudoVSSSEG8E8_V_MF2, VSSSEG8E8_V, 0x7, 0x8 }, // 5388 |
| 17381 | { PseudoVSSUBU_VV_M1, VSSUBU_VV, 0x0, 0x0 }, // 5389 |
| 17382 | { PseudoVSSUBU_VV_M2, VSSUBU_VV, 0x1, 0x0 }, // 5390 |
| 17383 | { PseudoVSSUBU_VV_M4, VSSUBU_VV, 0x2, 0x0 }, // 5391 |
| 17384 | { PseudoVSSUBU_VV_M8, VSSUBU_VV, 0x3, 0x0 }, // 5392 |
| 17385 | { PseudoVSSUBU_VV_MF8, VSSUBU_VV, 0x5, 0x0 }, // 5393 |
| 17386 | { PseudoVSSUBU_VV_MF4, VSSUBU_VV, 0x6, 0x0 }, // 5394 |
| 17387 | { PseudoVSSUBU_VV_MF2, VSSUBU_VV, 0x7, 0x0 }, // 5395 |
| 17388 | { PseudoVSSUBU_VX_M1, VSSUBU_VX, 0x0, 0x0 }, // 5396 |
| 17389 | { PseudoVSSUBU_VX_M2, VSSUBU_VX, 0x1, 0x0 }, // 5397 |
| 17390 | { PseudoVSSUBU_VX_M4, VSSUBU_VX, 0x2, 0x0 }, // 5398 |
| 17391 | { PseudoVSSUBU_VX_M8, VSSUBU_VX, 0x3, 0x0 }, // 5399 |
| 17392 | { PseudoVSSUBU_VX_MF8, VSSUBU_VX, 0x5, 0x0 }, // 5400 |
| 17393 | { PseudoVSSUBU_VX_MF4, VSSUBU_VX, 0x6, 0x0 }, // 5401 |
| 17394 | { PseudoVSSUBU_VX_MF2, VSSUBU_VX, 0x7, 0x0 }, // 5402 |
| 17395 | { PseudoVSSUB_VV_M1, VSSUB_VV, 0x0, 0x0 }, // 5403 |
| 17396 | { PseudoVSSUB_VV_M2, VSSUB_VV, 0x1, 0x0 }, // 5404 |
| 17397 | { PseudoVSSUB_VV_M4, VSSUB_VV, 0x2, 0x0 }, // 5405 |
| 17398 | { PseudoVSSUB_VV_M8, VSSUB_VV, 0x3, 0x0 }, // 5406 |
| 17399 | { PseudoVSSUB_VV_MF8, VSSUB_VV, 0x5, 0x0 }, // 5407 |
| 17400 | { PseudoVSSUB_VV_MF4, VSSUB_VV, 0x6, 0x0 }, // 5408 |
| 17401 | { PseudoVSSUB_VV_MF2, VSSUB_VV, 0x7, 0x0 }, // 5409 |
| 17402 | { PseudoVSSUB_VX_M1, VSSUB_VX, 0x0, 0x0 }, // 5410 |
| 17403 | { PseudoVSSUB_VX_M2, VSSUB_VX, 0x1, 0x0 }, // 5411 |
| 17404 | { PseudoVSSUB_VX_M4, VSSUB_VX, 0x2, 0x0 }, // 5412 |
| 17405 | { PseudoVSSUB_VX_M8, VSSUB_VX, 0x3, 0x0 }, // 5413 |
| 17406 | { PseudoVSSUB_VX_MF8, VSSUB_VX, 0x5, 0x0 }, // 5414 |
| 17407 | { PseudoVSSUB_VX_MF4, VSSUB_VX, 0x6, 0x0 }, // 5415 |
| 17408 | { PseudoVSSUB_VX_MF2, VSSUB_VX, 0x7, 0x0 }, // 5416 |
| 17409 | { PseudoVSUB_VV_M1, VSUB_VV, 0x0, 0x0 }, // 5417 |
| 17410 | { PseudoVSUB_VV_M2, VSUB_VV, 0x1, 0x0 }, // 5418 |
| 17411 | { PseudoVSUB_VV_M4, VSUB_VV, 0x2, 0x0 }, // 5419 |
| 17412 | { PseudoVSUB_VV_M8, VSUB_VV, 0x3, 0x0 }, // 5420 |
| 17413 | { PseudoVSUB_VV_MF8, VSUB_VV, 0x5, 0x0 }, // 5421 |
| 17414 | { PseudoVSUB_VV_MF4, VSUB_VV, 0x6, 0x0 }, // 5422 |
| 17415 | { PseudoVSUB_VV_MF2, VSUB_VV, 0x7, 0x0 }, // 5423 |
| 17416 | { PseudoVSUB_VX_M1, VSUB_VX, 0x0, 0x0 }, // 5424 |
| 17417 | { PseudoVSUB_VX_M2, VSUB_VX, 0x1, 0x0 }, // 5425 |
| 17418 | { PseudoVSUB_VX_M4, VSUB_VX, 0x2, 0x0 }, // 5426 |
| 17419 | { PseudoVSUB_VX_M8, VSUB_VX, 0x3, 0x0 }, // 5427 |
| 17420 | { PseudoVSUB_VX_MF8, VSUB_VX, 0x5, 0x0 }, // 5428 |
| 17421 | { PseudoVSUB_VX_MF4, VSUB_VX, 0x6, 0x0 }, // 5429 |
| 17422 | { PseudoVSUB_VX_MF2, VSUB_VX, 0x7, 0x0 }, // 5430 |
| 17423 | { PseudoVSUXEI16_V_M1_M1, VSUXEI16_V, 0x0, 0x0 }, // 5431 |
| 17424 | { PseudoVSUXEI16_V_M2_M1, VSUXEI16_V, 0x0, 0x0 }, // 5432 |
| 17425 | { PseudoVSUXEI16_V_MF2_M1, VSUXEI16_V, 0x0, 0x0 }, // 5433 |
| 17426 | { PseudoVSUXEI16_V_MF4_M1, VSUXEI16_V, 0x0, 0x0 }, // 5434 |
| 17427 | { PseudoVSUXEI16_V_M1_M2, VSUXEI16_V, 0x1, 0x0 }, // 5435 |
| 17428 | { PseudoVSUXEI16_V_M2_M2, VSUXEI16_V, 0x1, 0x0 }, // 5436 |
| 17429 | { PseudoVSUXEI16_V_M4_M2, VSUXEI16_V, 0x1, 0x0 }, // 5437 |
| 17430 | { PseudoVSUXEI16_V_MF2_M2, VSUXEI16_V, 0x1, 0x0 }, // 5438 |
| 17431 | { PseudoVSUXEI16_V_M1_M4, VSUXEI16_V, 0x2, 0x0 }, // 5439 |
| 17432 | { PseudoVSUXEI16_V_M2_M4, VSUXEI16_V, 0x2, 0x0 }, // 5440 |
| 17433 | { PseudoVSUXEI16_V_M4_M4, VSUXEI16_V, 0x2, 0x0 }, // 5441 |
| 17434 | { PseudoVSUXEI16_V_M8_M4, VSUXEI16_V, 0x2, 0x0 }, // 5442 |
| 17435 | { PseudoVSUXEI16_V_M2_M8, VSUXEI16_V, 0x3, 0x0 }, // 5443 |
| 17436 | { PseudoVSUXEI16_V_M4_M8, VSUXEI16_V, 0x3, 0x0 }, // 5444 |
| 17437 | { PseudoVSUXEI16_V_M8_M8, VSUXEI16_V, 0x3, 0x0 }, // 5445 |
| 17438 | { PseudoVSUXEI16_V_MF4_MF8, VSUXEI16_V, 0x5, 0x0 }, // 5446 |
| 17439 | { PseudoVSUXEI16_V_MF2_MF4, VSUXEI16_V, 0x6, 0x0 }, // 5447 |
| 17440 | { PseudoVSUXEI16_V_MF4_MF4, VSUXEI16_V, 0x6, 0x0 }, // 5448 |
| 17441 | { PseudoVSUXEI16_V_M1_MF2, VSUXEI16_V, 0x7, 0x0 }, // 5449 |
| 17442 | { PseudoVSUXEI16_V_MF2_MF2, VSUXEI16_V, 0x7, 0x0 }, // 5450 |
| 17443 | { PseudoVSUXEI16_V_MF4_MF2, VSUXEI16_V, 0x7, 0x0 }, // 5451 |
| 17444 | { PseudoVSUXEI32_V_M1_M1, VSUXEI32_V, 0x0, 0x0 }, // 5452 |
| 17445 | { PseudoVSUXEI32_V_M2_M1, VSUXEI32_V, 0x0, 0x0 }, // 5453 |
| 17446 | { PseudoVSUXEI32_V_M4_M1, VSUXEI32_V, 0x0, 0x0 }, // 5454 |
| 17447 | { PseudoVSUXEI32_V_MF2_M1, VSUXEI32_V, 0x0, 0x0 }, // 5455 |
| 17448 | { PseudoVSUXEI32_V_M1_M2, VSUXEI32_V, 0x1, 0x0 }, // 5456 |
| 17449 | { PseudoVSUXEI32_V_M2_M2, VSUXEI32_V, 0x1, 0x0 }, // 5457 |
| 17450 | { PseudoVSUXEI32_V_M4_M2, VSUXEI32_V, 0x1, 0x0 }, // 5458 |
| 17451 | { PseudoVSUXEI32_V_M8_M2, VSUXEI32_V, 0x1, 0x0 }, // 5459 |
| 17452 | { PseudoVSUXEI32_V_M2_M4, VSUXEI32_V, 0x2, 0x0 }, // 5460 |
| 17453 | { PseudoVSUXEI32_V_M4_M4, VSUXEI32_V, 0x2, 0x0 }, // 5461 |
| 17454 | { PseudoVSUXEI32_V_M8_M4, VSUXEI32_V, 0x2, 0x0 }, // 5462 |
| 17455 | { PseudoVSUXEI32_V_M4_M8, VSUXEI32_V, 0x3, 0x0 }, // 5463 |
| 17456 | { PseudoVSUXEI32_V_M8_M8, VSUXEI32_V, 0x3, 0x0 }, // 5464 |
| 17457 | { PseudoVSUXEI32_V_MF2_MF8, VSUXEI32_V, 0x5, 0x0 }, // 5465 |
| 17458 | { PseudoVSUXEI32_V_M1_MF4, VSUXEI32_V, 0x6, 0x0 }, // 5466 |
| 17459 | { PseudoVSUXEI32_V_MF2_MF4, VSUXEI32_V, 0x6, 0x0 }, // 5467 |
| 17460 | { PseudoVSUXEI32_V_M1_MF2, VSUXEI32_V, 0x7, 0x0 }, // 5468 |
| 17461 | { PseudoVSUXEI32_V_M2_MF2, VSUXEI32_V, 0x7, 0x0 }, // 5469 |
| 17462 | { PseudoVSUXEI32_V_MF2_MF2, VSUXEI32_V, 0x7, 0x0 }, // 5470 |
| 17463 | { PseudoVSUXEI64_V_M1_M1, VSUXEI64_V, 0x0, 0x0 }, // 5471 |
| 17464 | { PseudoVSUXEI64_V_M2_M1, VSUXEI64_V, 0x0, 0x0 }, // 5472 |
| 17465 | { PseudoVSUXEI64_V_M4_M1, VSUXEI64_V, 0x0, 0x0 }, // 5473 |
| 17466 | { PseudoVSUXEI64_V_M8_M1, VSUXEI64_V, 0x0, 0x0 }, // 5474 |
| 17467 | { PseudoVSUXEI64_V_M2_M2, VSUXEI64_V, 0x1, 0x0 }, // 5475 |
| 17468 | { PseudoVSUXEI64_V_M4_M2, VSUXEI64_V, 0x1, 0x0 }, // 5476 |
| 17469 | { PseudoVSUXEI64_V_M8_M2, VSUXEI64_V, 0x1, 0x0 }, // 5477 |
| 17470 | { PseudoVSUXEI64_V_M4_M4, VSUXEI64_V, 0x2, 0x0 }, // 5478 |
| 17471 | { PseudoVSUXEI64_V_M8_M4, VSUXEI64_V, 0x2, 0x0 }, // 5479 |
| 17472 | { PseudoVSUXEI64_V_M8_M8, VSUXEI64_V, 0x3, 0x0 }, // 5480 |
| 17473 | { PseudoVSUXEI64_V_M1_MF8, VSUXEI64_V, 0x5, 0x0 }, // 5481 |
| 17474 | { PseudoVSUXEI64_V_M1_MF4, VSUXEI64_V, 0x6, 0x0 }, // 5482 |
| 17475 | { PseudoVSUXEI64_V_M2_MF4, VSUXEI64_V, 0x6, 0x0 }, // 5483 |
| 17476 | { PseudoVSUXEI64_V_M1_MF2, VSUXEI64_V, 0x7, 0x0 }, // 5484 |
| 17477 | { PseudoVSUXEI64_V_M2_MF2, VSUXEI64_V, 0x7, 0x0 }, // 5485 |
| 17478 | { PseudoVSUXEI64_V_M4_MF2, VSUXEI64_V, 0x7, 0x0 }, // 5486 |
| 17479 | { PseudoVSUXEI8_V_M1_M1, VSUXEI8_V, 0x0, 0x0 }, // 5487 |
| 17480 | { PseudoVSUXEI8_V_MF2_M1, VSUXEI8_V, 0x0, 0x0 }, // 5488 |
| 17481 | { PseudoVSUXEI8_V_MF4_M1, VSUXEI8_V, 0x0, 0x0 }, // 5489 |
| 17482 | { PseudoVSUXEI8_V_MF8_M1, VSUXEI8_V, 0x0, 0x0 }, // 5490 |
| 17483 | { PseudoVSUXEI8_V_M1_M2, VSUXEI8_V, 0x1, 0x0 }, // 5491 |
| 17484 | { PseudoVSUXEI8_V_M2_M2, VSUXEI8_V, 0x1, 0x0 }, // 5492 |
| 17485 | { PseudoVSUXEI8_V_MF2_M2, VSUXEI8_V, 0x1, 0x0 }, // 5493 |
| 17486 | { PseudoVSUXEI8_V_MF4_M2, VSUXEI8_V, 0x1, 0x0 }, // 5494 |
| 17487 | { PseudoVSUXEI8_V_M1_M4, VSUXEI8_V, 0x2, 0x0 }, // 5495 |
| 17488 | { PseudoVSUXEI8_V_M2_M4, VSUXEI8_V, 0x2, 0x0 }, // 5496 |
| 17489 | { PseudoVSUXEI8_V_M4_M4, VSUXEI8_V, 0x2, 0x0 }, // 5497 |
| 17490 | { PseudoVSUXEI8_V_MF2_M4, VSUXEI8_V, 0x2, 0x0 }, // 5498 |
| 17491 | { PseudoVSUXEI8_V_M1_M8, VSUXEI8_V, 0x3, 0x0 }, // 5499 |
| 17492 | { PseudoVSUXEI8_V_M2_M8, VSUXEI8_V, 0x3, 0x0 }, // 5500 |
| 17493 | { PseudoVSUXEI8_V_M4_M8, VSUXEI8_V, 0x3, 0x0 }, // 5501 |
| 17494 | { PseudoVSUXEI8_V_M8_M8, VSUXEI8_V, 0x3, 0x0 }, // 5502 |
| 17495 | { PseudoVSUXEI8_V_MF8_MF8, VSUXEI8_V, 0x5, 0x0 }, // 5503 |
| 17496 | { PseudoVSUXEI8_V_MF4_MF4, VSUXEI8_V, 0x6, 0x0 }, // 5504 |
| 17497 | { PseudoVSUXEI8_V_MF8_MF4, VSUXEI8_V, 0x6, 0x0 }, // 5505 |
| 17498 | { PseudoVSUXEI8_V_MF2_MF2, VSUXEI8_V, 0x7, 0x0 }, // 5506 |
| 17499 | { PseudoVSUXEI8_V_MF4_MF2, VSUXEI8_V, 0x7, 0x0 }, // 5507 |
| 17500 | { PseudoVSUXEI8_V_MF8_MF2, VSUXEI8_V, 0x7, 0x0 }, // 5508 |
| 17501 | { PseudoVSUXSEG2EI16_V_M1_M1, VSUXSEG2EI16_V, 0x0, 0x0 }, // 5509 |
| 17502 | { PseudoVSUXSEG2EI16_V_M2_M1, VSUXSEG2EI16_V, 0x0, 0x0 }, // 5510 |
| 17503 | { PseudoVSUXSEG2EI16_V_MF2_M1, VSUXSEG2EI16_V, 0x0, 0x0 }, // 5511 |
| 17504 | { PseudoVSUXSEG2EI16_V_MF4_M1, VSUXSEG2EI16_V, 0x0, 0x0 }, // 5512 |
| 17505 | { PseudoVSUXSEG2EI16_V_M1_M2, VSUXSEG2EI16_V, 0x1, 0x0 }, // 5513 |
| 17506 | { PseudoVSUXSEG2EI16_V_M2_M2, VSUXSEG2EI16_V, 0x1, 0x0 }, // 5514 |
| 17507 | { PseudoVSUXSEG2EI16_V_M4_M2, VSUXSEG2EI16_V, 0x1, 0x0 }, // 5515 |
| 17508 | { PseudoVSUXSEG2EI16_V_MF2_M2, VSUXSEG2EI16_V, 0x1, 0x0 }, // 5516 |
| 17509 | { PseudoVSUXSEG2EI16_V_M1_M4, VSUXSEG2EI16_V, 0x2, 0x0 }, // 5517 |
| 17510 | { PseudoVSUXSEG2EI16_V_M2_M4, VSUXSEG2EI16_V, 0x2, 0x0 }, // 5518 |
| 17511 | { PseudoVSUXSEG2EI16_V_M4_M4, VSUXSEG2EI16_V, 0x2, 0x0 }, // 5519 |
| 17512 | { PseudoVSUXSEG2EI16_V_M8_M4, VSUXSEG2EI16_V, 0x2, 0x0 }, // 5520 |
| 17513 | { PseudoVSUXSEG2EI16_V_MF4_MF8, VSUXSEG2EI16_V, 0x5, 0x0 }, // 5521 |
| 17514 | { PseudoVSUXSEG2EI16_V_MF2_MF4, VSUXSEG2EI16_V, 0x6, 0x0 }, // 5522 |
| 17515 | { PseudoVSUXSEG2EI16_V_MF4_MF4, VSUXSEG2EI16_V, 0x6, 0x0 }, // 5523 |
| 17516 | { PseudoVSUXSEG2EI16_V_M1_MF2, VSUXSEG2EI16_V, 0x7, 0x0 }, // 5524 |
| 17517 | { PseudoVSUXSEG2EI16_V_MF2_MF2, VSUXSEG2EI16_V, 0x7, 0x0 }, // 5525 |
| 17518 | { PseudoVSUXSEG2EI16_V_MF4_MF2, VSUXSEG2EI16_V, 0x7, 0x0 }, // 5526 |
| 17519 | { PseudoVSUXSEG2EI32_V_M1_M1, VSUXSEG2EI32_V, 0x0, 0x0 }, // 5527 |
| 17520 | { PseudoVSUXSEG2EI32_V_M2_M1, VSUXSEG2EI32_V, 0x0, 0x0 }, // 5528 |
| 17521 | { PseudoVSUXSEG2EI32_V_M4_M1, VSUXSEG2EI32_V, 0x0, 0x0 }, // 5529 |
| 17522 | { PseudoVSUXSEG2EI32_V_MF2_M1, VSUXSEG2EI32_V, 0x0, 0x0 }, // 5530 |
| 17523 | { PseudoVSUXSEG2EI32_V_M1_M2, VSUXSEG2EI32_V, 0x1, 0x0 }, // 5531 |
| 17524 | { PseudoVSUXSEG2EI32_V_M2_M2, VSUXSEG2EI32_V, 0x1, 0x0 }, // 5532 |
| 17525 | { PseudoVSUXSEG2EI32_V_M4_M2, VSUXSEG2EI32_V, 0x1, 0x0 }, // 5533 |
| 17526 | { PseudoVSUXSEG2EI32_V_M8_M2, VSUXSEG2EI32_V, 0x1, 0x0 }, // 5534 |
| 17527 | { PseudoVSUXSEG2EI32_V_M2_M4, VSUXSEG2EI32_V, 0x2, 0x0 }, // 5535 |
| 17528 | { PseudoVSUXSEG2EI32_V_M4_M4, VSUXSEG2EI32_V, 0x2, 0x0 }, // 5536 |
| 17529 | { PseudoVSUXSEG2EI32_V_M8_M4, VSUXSEG2EI32_V, 0x2, 0x0 }, // 5537 |
| 17530 | { PseudoVSUXSEG2EI32_V_MF2_MF8, VSUXSEG2EI32_V, 0x5, 0x0 }, // 5538 |
| 17531 | { PseudoVSUXSEG2EI32_V_M1_MF4, VSUXSEG2EI32_V, 0x6, 0x0 }, // 5539 |
| 17532 | { PseudoVSUXSEG2EI32_V_MF2_MF4, VSUXSEG2EI32_V, 0x6, 0x0 }, // 5540 |
| 17533 | { PseudoVSUXSEG2EI32_V_M1_MF2, VSUXSEG2EI32_V, 0x7, 0x0 }, // 5541 |
| 17534 | { PseudoVSUXSEG2EI32_V_M2_MF2, VSUXSEG2EI32_V, 0x7, 0x0 }, // 5542 |
| 17535 | { PseudoVSUXSEG2EI32_V_MF2_MF2, VSUXSEG2EI32_V, 0x7, 0x0 }, // 5543 |
| 17536 | { PseudoVSUXSEG2EI64_V_M1_M1, VSUXSEG2EI64_V, 0x0, 0x0 }, // 5544 |
| 17537 | { PseudoVSUXSEG2EI64_V_M2_M1, VSUXSEG2EI64_V, 0x0, 0x0 }, // 5545 |
| 17538 | { PseudoVSUXSEG2EI64_V_M4_M1, VSUXSEG2EI64_V, 0x0, 0x0 }, // 5546 |
| 17539 | { PseudoVSUXSEG2EI64_V_M8_M1, VSUXSEG2EI64_V, 0x0, 0x0 }, // 5547 |
| 17540 | { PseudoVSUXSEG2EI64_V_M2_M2, VSUXSEG2EI64_V, 0x1, 0x0 }, // 5548 |
| 17541 | { PseudoVSUXSEG2EI64_V_M4_M2, VSUXSEG2EI64_V, 0x1, 0x0 }, // 5549 |
| 17542 | { PseudoVSUXSEG2EI64_V_M8_M2, VSUXSEG2EI64_V, 0x1, 0x0 }, // 5550 |
| 17543 | { PseudoVSUXSEG2EI64_V_M4_M4, VSUXSEG2EI64_V, 0x2, 0x0 }, // 5551 |
| 17544 | { PseudoVSUXSEG2EI64_V_M8_M4, VSUXSEG2EI64_V, 0x2, 0x0 }, // 5552 |
| 17545 | { PseudoVSUXSEG2EI64_V_M1_MF8, VSUXSEG2EI64_V, 0x5, 0x0 }, // 5553 |
| 17546 | { PseudoVSUXSEG2EI64_V_M1_MF4, VSUXSEG2EI64_V, 0x6, 0x0 }, // 5554 |
| 17547 | { PseudoVSUXSEG2EI64_V_M2_MF4, VSUXSEG2EI64_V, 0x6, 0x0 }, // 5555 |
| 17548 | { PseudoVSUXSEG2EI64_V_M1_MF2, VSUXSEG2EI64_V, 0x7, 0x0 }, // 5556 |
| 17549 | { PseudoVSUXSEG2EI64_V_M2_MF2, VSUXSEG2EI64_V, 0x7, 0x0 }, // 5557 |
| 17550 | { PseudoVSUXSEG2EI64_V_M4_MF2, VSUXSEG2EI64_V, 0x7, 0x0 }, // 5558 |
| 17551 | { PseudoVSUXSEG2EI8_V_M1_M1, VSUXSEG2EI8_V, 0x0, 0x0 }, // 5559 |
| 17552 | { PseudoVSUXSEG2EI8_V_MF2_M1, VSUXSEG2EI8_V, 0x0, 0x0 }, // 5560 |
| 17553 | { PseudoVSUXSEG2EI8_V_MF4_M1, VSUXSEG2EI8_V, 0x0, 0x0 }, // 5561 |
| 17554 | { PseudoVSUXSEG2EI8_V_MF8_M1, VSUXSEG2EI8_V, 0x0, 0x0 }, // 5562 |
| 17555 | { PseudoVSUXSEG2EI8_V_M1_M2, VSUXSEG2EI8_V, 0x1, 0x0 }, // 5563 |
| 17556 | { PseudoVSUXSEG2EI8_V_M2_M2, VSUXSEG2EI8_V, 0x1, 0x0 }, // 5564 |
| 17557 | { PseudoVSUXSEG2EI8_V_MF2_M2, VSUXSEG2EI8_V, 0x1, 0x0 }, // 5565 |
| 17558 | { PseudoVSUXSEG2EI8_V_MF4_M2, VSUXSEG2EI8_V, 0x1, 0x0 }, // 5566 |
| 17559 | { PseudoVSUXSEG2EI8_V_M1_M4, VSUXSEG2EI8_V, 0x2, 0x0 }, // 5567 |
| 17560 | { PseudoVSUXSEG2EI8_V_M2_M4, VSUXSEG2EI8_V, 0x2, 0x0 }, // 5568 |
| 17561 | { PseudoVSUXSEG2EI8_V_M4_M4, VSUXSEG2EI8_V, 0x2, 0x0 }, // 5569 |
| 17562 | { PseudoVSUXSEG2EI8_V_MF2_M4, VSUXSEG2EI8_V, 0x2, 0x0 }, // 5570 |
| 17563 | { PseudoVSUXSEG2EI8_V_MF8_MF8, VSUXSEG2EI8_V, 0x5, 0x0 }, // 5571 |
| 17564 | { PseudoVSUXSEG2EI8_V_MF4_MF4, VSUXSEG2EI8_V, 0x6, 0x0 }, // 5572 |
| 17565 | { PseudoVSUXSEG2EI8_V_MF8_MF4, VSUXSEG2EI8_V, 0x6, 0x0 }, // 5573 |
| 17566 | { PseudoVSUXSEG2EI8_V_MF2_MF2, VSUXSEG2EI8_V, 0x7, 0x0 }, // 5574 |
| 17567 | { PseudoVSUXSEG2EI8_V_MF4_MF2, VSUXSEG2EI8_V, 0x7, 0x0 }, // 5575 |
| 17568 | { PseudoVSUXSEG2EI8_V_MF8_MF2, VSUXSEG2EI8_V, 0x7, 0x0 }, // 5576 |
| 17569 | { PseudoVSUXSEG3EI16_V_M1_M1, VSUXSEG3EI16_V, 0x0, 0x0 }, // 5577 |
| 17570 | { PseudoVSUXSEG3EI16_V_M2_M1, VSUXSEG3EI16_V, 0x0, 0x0 }, // 5578 |
| 17571 | { PseudoVSUXSEG3EI16_V_MF2_M1, VSUXSEG3EI16_V, 0x0, 0x0 }, // 5579 |
| 17572 | { PseudoVSUXSEG3EI16_V_MF4_M1, VSUXSEG3EI16_V, 0x0, 0x0 }, // 5580 |
| 17573 | { PseudoVSUXSEG3EI16_V_M1_M2, VSUXSEG3EI16_V, 0x1, 0x0 }, // 5581 |
| 17574 | { PseudoVSUXSEG3EI16_V_M2_M2, VSUXSEG3EI16_V, 0x1, 0x0 }, // 5582 |
| 17575 | { PseudoVSUXSEG3EI16_V_M4_M2, VSUXSEG3EI16_V, 0x1, 0x0 }, // 5583 |
| 17576 | { PseudoVSUXSEG3EI16_V_MF2_M2, VSUXSEG3EI16_V, 0x1, 0x0 }, // 5584 |
| 17577 | { PseudoVSUXSEG3EI16_V_MF4_MF8, VSUXSEG3EI16_V, 0x5, 0x0 }, // 5585 |
| 17578 | { PseudoVSUXSEG3EI16_V_MF2_MF4, VSUXSEG3EI16_V, 0x6, 0x0 }, // 5586 |
| 17579 | { PseudoVSUXSEG3EI16_V_MF4_MF4, VSUXSEG3EI16_V, 0x6, 0x0 }, // 5587 |
| 17580 | { PseudoVSUXSEG3EI16_V_M1_MF2, VSUXSEG3EI16_V, 0x7, 0x0 }, // 5588 |
| 17581 | { PseudoVSUXSEG3EI16_V_MF2_MF2, VSUXSEG3EI16_V, 0x7, 0x0 }, // 5589 |
| 17582 | { PseudoVSUXSEG3EI16_V_MF4_MF2, VSUXSEG3EI16_V, 0x7, 0x0 }, // 5590 |
| 17583 | { PseudoVSUXSEG3EI32_V_M1_M1, VSUXSEG3EI32_V, 0x0, 0x0 }, // 5591 |
| 17584 | { PseudoVSUXSEG3EI32_V_M2_M1, VSUXSEG3EI32_V, 0x0, 0x0 }, // 5592 |
| 17585 | { PseudoVSUXSEG3EI32_V_M4_M1, VSUXSEG3EI32_V, 0x0, 0x0 }, // 5593 |
| 17586 | { PseudoVSUXSEG3EI32_V_MF2_M1, VSUXSEG3EI32_V, 0x0, 0x0 }, // 5594 |
| 17587 | { PseudoVSUXSEG3EI32_V_M1_M2, VSUXSEG3EI32_V, 0x1, 0x0 }, // 5595 |
| 17588 | { PseudoVSUXSEG3EI32_V_M2_M2, VSUXSEG3EI32_V, 0x1, 0x0 }, // 5596 |
| 17589 | { PseudoVSUXSEG3EI32_V_M4_M2, VSUXSEG3EI32_V, 0x1, 0x0 }, // 5597 |
| 17590 | { PseudoVSUXSEG3EI32_V_M8_M2, VSUXSEG3EI32_V, 0x1, 0x0 }, // 5598 |
| 17591 | { PseudoVSUXSEG3EI32_V_MF2_MF8, VSUXSEG3EI32_V, 0x5, 0x0 }, // 5599 |
| 17592 | { PseudoVSUXSEG3EI32_V_M1_MF4, VSUXSEG3EI32_V, 0x6, 0x0 }, // 5600 |
| 17593 | { PseudoVSUXSEG3EI32_V_MF2_MF4, VSUXSEG3EI32_V, 0x6, 0x0 }, // 5601 |
| 17594 | { PseudoVSUXSEG3EI32_V_M1_MF2, VSUXSEG3EI32_V, 0x7, 0x0 }, // 5602 |
| 17595 | { PseudoVSUXSEG3EI32_V_M2_MF2, VSUXSEG3EI32_V, 0x7, 0x0 }, // 5603 |
| 17596 | { PseudoVSUXSEG3EI32_V_MF2_MF2, VSUXSEG3EI32_V, 0x7, 0x0 }, // 5604 |
| 17597 | { PseudoVSUXSEG3EI64_V_M1_M1, VSUXSEG3EI64_V, 0x0, 0x0 }, // 5605 |
| 17598 | { PseudoVSUXSEG3EI64_V_M2_M1, VSUXSEG3EI64_V, 0x0, 0x0 }, // 5606 |
| 17599 | { PseudoVSUXSEG3EI64_V_M4_M1, VSUXSEG3EI64_V, 0x0, 0x0 }, // 5607 |
| 17600 | { PseudoVSUXSEG3EI64_V_M8_M1, VSUXSEG3EI64_V, 0x0, 0x0 }, // 5608 |
| 17601 | { PseudoVSUXSEG3EI64_V_M2_M2, VSUXSEG3EI64_V, 0x1, 0x0 }, // 5609 |
| 17602 | { PseudoVSUXSEG3EI64_V_M4_M2, VSUXSEG3EI64_V, 0x1, 0x0 }, // 5610 |
| 17603 | { PseudoVSUXSEG3EI64_V_M8_M2, VSUXSEG3EI64_V, 0x1, 0x0 }, // 5611 |
| 17604 | { PseudoVSUXSEG3EI64_V_M1_MF8, VSUXSEG3EI64_V, 0x5, 0x0 }, // 5612 |
| 17605 | { PseudoVSUXSEG3EI64_V_M1_MF4, VSUXSEG3EI64_V, 0x6, 0x0 }, // 5613 |
| 17606 | { PseudoVSUXSEG3EI64_V_M2_MF4, VSUXSEG3EI64_V, 0x6, 0x0 }, // 5614 |
| 17607 | { PseudoVSUXSEG3EI64_V_M1_MF2, VSUXSEG3EI64_V, 0x7, 0x0 }, // 5615 |
| 17608 | { PseudoVSUXSEG3EI64_V_M2_MF2, VSUXSEG3EI64_V, 0x7, 0x0 }, // 5616 |
| 17609 | { PseudoVSUXSEG3EI64_V_M4_MF2, VSUXSEG3EI64_V, 0x7, 0x0 }, // 5617 |
| 17610 | { PseudoVSUXSEG3EI8_V_M1_M1, VSUXSEG3EI8_V, 0x0, 0x0 }, // 5618 |
| 17611 | { PseudoVSUXSEG3EI8_V_MF2_M1, VSUXSEG3EI8_V, 0x0, 0x0 }, // 5619 |
| 17612 | { PseudoVSUXSEG3EI8_V_MF4_M1, VSUXSEG3EI8_V, 0x0, 0x0 }, // 5620 |
| 17613 | { PseudoVSUXSEG3EI8_V_MF8_M1, VSUXSEG3EI8_V, 0x0, 0x0 }, // 5621 |
| 17614 | { PseudoVSUXSEG3EI8_V_M1_M2, VSUXSEG3EI8_V, 0x1, 0x0 }, // 5622 |
| 17615 | { PseudoVSUXSEG3EI8_V_M2_M2, VSUXSEG3EI8_V, 0x1, 0x0 }, // 5623 |
| 17616 | { PseudoVSUXSEG3EI8_V_MF2_M2, VSUXSEG3EI8_V, 0x1, 0x0 }, // 5624 |
| 17617 | { PseudoVSUXSEG3EI8_V_MF4_M2, VSUXSEG3EI8_V, 0x1, 0x0 }, // 5625 |
| 17618 | { PseudoVSUXSEG3EI8_V_MF8_MF8, VSUXSEG3EI8_V, 0x5, 0x0 }, // 5626 |
| 17619 | { PseudoVSUXSEG3EI8_V_MF4_MF4, VSUXSEG3EI8_V, 0x6, 0x0 }, // 5627 |
| 17620 | { PseudoVSUXSEG3EI8_V_MF8_MF4, VSUXSEG3EI8_V, 0x6, 0x0 }, // 5628 |
| 17621 | { PseudoVSUXSEG3EI8_V_MF2_MF2, VSUXSEG3EI8_V, 0x7, 0x0 }, // 5629 |
| 17622 | { PseudoVSUXSEG3EI8_V_MF4_MF2, VSUXSEG3EI8_V, 0x7, 0x0 }, // 5630 |
| 17623 | { PseudoVSUXSEG3EI8_V_MF8_MF2, VSUXSEG3EI8_V, 0x7, 0x0 }, // 5631 |
| 17624 | { PseudoVSUXSEG4EI16_V_M1_M1, VSUXSEG4EI16_V, 0x0, 0x0 }, // 5632 |
| 17625 | { PseudoVSUXSEG4EI16_V_M2_M1, VSUXSEG4EI16_V, 0x0, 0x0 }, // 5633 |
| 17626 | { PseudoVSUXSEG4EI16_V_MF2_M1, VSUXSEG4EI16_V, 0x0, 0x0 }, // 5634 |
| 17627 | { PseudoVSUXSEG4EI16_V_MF4_M1, VSUXSEG4EI16_V, 0x0, 0x0 }, // 5635 |
| 17628 | { PseudoVSUXSEG4EI16_V_M1_M2, VSUXSEG4EI16_V, 0x1, 0x0 }, // 5636 |
| 17629 | { PseudoVSUXSEG4EI16_V_M2_M2, VSUXSEG4EI16_V, 0x1, 0x0 }, // 5637 |
| 17630 | { PseudoVSUXSEG4EI16_V_M4_M2, VSUXSEG4EI16_V, 0x1, 0x0 }, // 5638 |
| 17631 | { PseudoVSUXSEG4EI16_V_MF2_M2, VSUXSEG4EI16_V, 0x1, 0x0 }, // 5639 |
| 17632 | { PseudoVSUXSEG4EI16_V_MF4_MF8, VSUXSEG4EI16_V, 0x5, 0x0 }, // 5640 |
| 17633 | { PseudoVSUXSEG4EI16_V_MF2_MF4, VSUXSEG4EI16_V, 0x6, 0x0 }, // 5641 |
| 17634 | { PseudoVSUXSEG4EI16_V_MF4_MF4, VSUXSEG4EI16_V, 0x6, 0x0 }, // 5642 |
| 17635 | { PseudoVSUXSEG4EI16_V_M1_MF2, VSUXSEG4EI16_V, 0x7, 0x0 }, // 5643 |
| 17636 | { PseudoVSUXSEG4EI16_V_MF2_MF2, VSUXSEG4EI16_V, 0x7, 0x0 }, // 5644 |
| 17637 | { PseudoVSUXSEG4EI16_V_MF4_MF2, VSUXSEG4EI16_V, 0x7, 0x0 }, // 5645 |
| 17638 | { PseudoVSUXSEG4EI32_V_M1_M1, VSUXSEG4EI32_V, 0x0, 0x0 }, // 5646 |
| 17639 | { PseudoVSUXSEG4EI32_V_M2_M1, VSUXSEG4EI32_V, 0x0, 0x0 }, // 5647 |
| 17640 | { PseudoVSUXSEG4EI32_V_M4_M1, VSUXSEG4EI32_V, 0x0, 0x0 }, // 5648 |
| 17641 | { PseudoVSUXSEG4EI32_V_MF2_M1, VSUXSEG4EI32_V, 0x0, 0x0 }, // 5649 |
| 17642 | { PseudoVSUXSEG4EI32_V_M1_M2, VSUXSEG4EI32_V, 0x1, 0x0 }, // 5650 |
| 17643 | { PseudoVSUXSEG4EI32_V_M2_M2, VSUXSEG4EI32_V, 0x1, 0x0 }, // 5651 |
| 17644 | { PseudoVSUXSEG4EI32_V_M4_M2, VSUXSEG4EI32_V, 0x1, 0x0 }, // 5652 |
| 17645 | { PseudoVSUXSEG4EI32_V_M8_M2, VSUXSEG4EI32_V, 0x1, 0x0 }, // 5653 |
| 17646 | { PseudoVSUXSEG4EI32_V_MF2_MF8, VSUXSEG4EI32_V, 0x5, 0x0 }, // 5654 |
| 17647 | { PseudoVSUXSEG4EI32_V_M1_MF4, VSUXSEG4EI32_V, 0x6, 0x0 }, // 5655 |
| 17648 | { PseudoVSUXSEG4EI32_V_MF2_MF4, VSUXSEG4EI32_V, 0x6, 0x0 }, // 5656 |
| 17649 | { PseudoVSUXSEG4EI32_V_M1_MF2, VSUXSEG4EI32_V, 0x7, 0x0 }, // 5657 |
| 17650 | { PseudoVSUXSEG4EI32_V_M2_MF2, VSUXSEG4EI32_V, 0x7, 0x0 }, // 5658 |
| 17651 | { PseudoVSUXSEG4EI32_V_MF2_MF2, VSUXSEG4EI32_V, 0x7, 0x0 }, // 5659 |
| 17652 | { PseudoVSUXSEG4EI64_V_M1_M1, VSUXSEG4EI64_V, 0x0, 0x0 }, // 5660 |
| 17653 | { PseudoVSUXSEG4EI64_V_M2_M1, VSUXSEG4EI64_V, 0x0, 0x0 }, // 5661 |
| 17654 | { PseudoVSUXSEG4EI64_V_M4_M1, VSUXSEG4EI64_V, 0x0, 0x0 }, // 5662 |
| 17655 | { PseudoVSUXSEG4EI64_V_M8_M1, VSUXSEG4EI64_V, 0x0, 0x0 }, // 5663 |
| 17656 | { PseudoVSUXSEG4EI64_V_M2_M2, VSUXSEG4EI64_V, 0x1, 0x0 }, // 5664 |
| 17657 | { PseudoVSUXSEG4EI64_V_M4_M2, VSUXSEG4EI64_V, 0x1, 0x0 }, // 5665 |
| 17658 | { PseudoVSUXSEG4EI64_V_M8_M2, VSUXSEG4EI64_V, 0x1, 0x0 }, // 5666 |
| 17659 | { PseudoVSUXSEG4EI64_V_M1_MF8, VSUXSEG4EI64_V, 0x5, 0x0 }, // 5667 |
| 17660 | { PseudoVSUXSEG4EI64_V_M1_MF4, VSUXSEG4EI64_V, 0x6, 0x0 }, // 5668 |
| 17661 | { PseudoVSUXSEG4EI64_V_M2_MF4, VSUXSEG4EI64_V, 0x6, 0x0 }, // 5669 |
| 17662 | { PseudoVSUXSEG4EI64_V_M1_MF2, VSUXSEG4EI64_V, 0x7, 0x0 }, // 5670 |
| 17663 | { PseudoVSUXSEG4EI64_V_M2_MF2, VSUXSEG4EI64_V, 0x7, 0x0 }, // 5671 |
| 17664 | { PseudoVSUXSEG4EI64_V_M4_MF2, VSUXSEG4EI64_V, 0x7, 0x0 }, // 5672 |
| 17665 | { PseudoVSUXSEG4EI8_V_M1_M1, VSUXSEG4EI8_V, 0x0, 0x0 }, // 5673 |
| 17666 | { PseudoVSUXSEG4EI8_V_MF2_M1, VSUXSEG4EI8_V, 0x0, 0x0 }, // 5674 |
| 17667 | { PseudoVSUXSEG4EI8_V_MF4_M1, VSUXSEG4EI8_V, 0x0, 0x0 }, // 5675 |
| 17668 | { PseudoVSUXSEG4EI8_V_MF8_M1, VSUXSEG4EI8_V, 0x0, 0x0 }, // 5676 |
| 17669 | { PseudoVSUXSEG4EI8_V_M1_M2, VSUXSEG4EI8_V, 0x1, 0x0 }, // 5677 |
| 17670 | { PseudoVSUXSEG4EI8_V_M2_M2, VSUXSEG4EI8_V, 0x1, 0x0 }, // 5678 |
| 17671 | { PseudoVSUXSEG4EI8_V_MF2_M2, VSUXSEG4EI8_V, 0x1, 0x0 }, // 5679 |
| 17672 | { PseudoVSUXSEG4EI8_V_MF4_M2, VSUXSEG4EI8_V, 0x1, 0x0 }, // 5680 |
| 17673 | { PseudoVSUXSEG4EI8_V_MF8_MF8, VSUXSEG4EI8_V, 0x5, 0x0 }, // 5681 |
| 17674 | { PseudoVSUXSEG4EI8_V_MF4_MF4, VSUXSEG4EI8_V, 0x6, 0x0 }, // 5682 |
| 17675 | { PseudoVSUXSEG4EI8_V_MF8_MF4, VSUXSEG4EI8_V, 0x6, 0x0 }, // 5683 |
| 17676 | { PseudoVSUXSEG4EI8_V_MF2_MF2, VSUXSEG4EI8_V, 0x7, 0x0 }, // 5684 |
| 17677 | { PseudoVSUXSEG4EI8_V_MF4_MF2, VSUXSEG4EI8_V, 0x7, 0x0 }, // 5685 |
| 17678 | { PseudoVSUXSEG4EI8_V_MF8_MF2, VSUXSEG4EI8_V, 0x7, 0x0 }, // 5686 |
| 17679 | { PseudoVSUXSEG5EI16_V_M1_M1, VSUXSEG5EI16_V, 0x0, 0x0 }, // 5687 |
| 17680 | { PseudoVSUXSEG5EI16_V_M2_M1, VSUXSEG5EI16_V, 0x0, 0x0 }, // 5688 |
| 17681 | { PseudoVSUXSEG5EI16_V_MF2_M1, VSUXSEG5EI16_V, 0x0, 0x0 }, // 5689 |
| 17682 | { PseudoVSUXSEG5EI16_V_MF4_M1, VSUXSEG5EI16_V, 0x0, 0x0 }, // 5690 |
| 17683 | { PseudoVSUXSEG5EI16_V_MF4_MF8, VSUXSEG5EI16_V, 0x5, 0x0 }, // 5691 |
| 17684 | { PseudoVSUXSEG5EI16_V_MF2_MF4, VSUXSEG5EI16_V, 0x6, 0x0 }, // 5692 |
| 17685 | { PseudoVSUXSEG5EI16_V_MF4_MF4, VSUXSEG5EI16_V, 0x6, 0x0 }, // 5693 |
| 17686 | { PseudoVSUXSEG5EI16_V_M1_MF2, VSUXSEG5EI16_V, 0x7, 0x0 }, // 5694 |
| 17687 | { PseudoVSUXSEG5EI16_V_MF2_MF2, VSUXSEG5EI16_V, 0x7, 0x0 }, // 5695 |
| 17688 | { PseudoVSUXSEG5EI16_V_MF4_MF2, VSUXSEG5EI16_V, 0x7, 0x0 }, // 5696 |
| 17689 | { PseudoVSUXSEG5EI32_V_M1_M1, VSUXSEG5EI32_V, 0x0, 0x0 }, // 5697 |
| 17690 | { PseudoVSUXSEG5EI32_V_M2_M1, VSUXSEG5EI32_V, 0x0, 0x0 }, // 5698 |
| 17691 | { PseudoVSUXSEG5EI32_V_M4_M1, VSUXSEG5EI32_V, 0x0, 0x0 }, // 5699 |
| 17692 | { PseudoVSUXSEG5EI32_V_MF2_M1, VSUXSEG5EI32_V, 0x0, 0x0 }, // 5700 |
| 17693 | { PseudoVSUXSEG5EI32_V_MF2_MF8, VSUXSEG5EI32_V, 0x5, 0x0 }, // 5701 |
| 17694 | { PseudoVSUXSEG5EI32_V_M1_MF4, VSUXSEG5EI32_V, 0x6, 0x0 }, // 5702 |
| 17695 | { PseudoVSUXSEG5EI32_V_MF2_MF4, VSUXSEG5EI32_V, 0x6, 0x0 }, // 5703 |
| 17696 | { PseudoVSUXSEG5EI32_V_M1_MF2, VSUXSEG5EI32_V, 0x7, 0x0 }, // 5704 |
| 17697 | { PseudoVSUXSEG5EI32_V_M2_MF2, VSUXSEG5EI32_V, 0x7, 0x0 }, // 5705 |
| 17698 | { PseudoVSUXSEG5EI32_V_MF2_MF2, VSUXSEG5EI32_V, 0x7, 0x0 }, // 5706 |
| 17699 | { PseudoVSUXSEG5EI64_V_M1_M1, VSUXSEG5EI64_V, 0x0, 0x0 }, // 5707 |
| 17700 | { PseudoVSUXSEG5EI64_V_M2_M1, VSUXSEG5EI64_V, 0x0, 0x0 }, // 5708 |
| 17701 | { PseudoVSUXSEG5EI64_V_M4_M1, VSUXSEG5EI64_V, 0x0, 0x0 }, // 5709 |
| 17702 | { PseudoVSUXSEG5EI64_V_M8_M1, VSUXSEG5EI64_V, 0x0, 0x0 }, // 5710 |
| 17703 | { PseudoVSUXSEG5EI64_V_M1_MF8, VSUXSEG5EI64_V, 0x5, 0x0 }, // 5711 |
| 17704 | { PseudoVSUXSEG5EI64_V_M1_MF4, VSUXSEG5EI64_V, 0x6, 0x0 }, // 5712 |
| 17705 | { PseudoVSUXSEG5EI64_V_M2_MF4, VSUXSEG5EI64_V, 0x6, 0x0 }, // 5713 |
| 17706 | { PseudoVSUXSEG5EI64_V_M1_MF2, VSUXSEG5EI64_V, 0x7, 0x0 }, // 5714 |
| 17707 | { PseudoVSUXSEG5EI64_V_M2_MF2, VSUXSEG5EI64_V, 0x7, 0x0 }, // 5715 |
| 17708 | { PseudoVSUXSEG5EI64_V_M4_MF2, VSUXSEG5EI64_V, 0x7, 0x0 }, // 5716 |
| 17709 | { PseudoVSUXSEG5EI8_V_M1_M1, VSUXSEG5EI8_V, 0x0, 0x0 }, // 5717 |
| 17710 | { PseudoVSUXSEG5EI8_V_MF2_M1, VSUXSEG5EI8_V, 0x0, 0x0 }, // 5718 |
| 17711 | { PseudoVSUXSEG5EI8_V_MF4_M1, VSUXSEG5EI8_V, 0x0, 0x0 }, // 5719 |
| 17712 | { PseudoVSUXSEG5EI8_V_MF8_M1, VSUXSEG5EI8_V, 0x0, 0x0 }, // 5720 |
| 17713 | { PseudoVSUXSEG5EI8_V_MF8_MF8, VSUXSEG5EI8_V, 0x5, 0x0 }, // 5721 |
| 17714 | { PseudoVSUXSEG5EI8_V_MF4_MF4, VSUXSEG5EI8_V, 0x6, 0x0 }, // 5722 |
| 17715 | { PseudoVSUXSEG5EI8_V_MF8_MF4, VSUXSEG5EI8_V, 0x6, 0x0 }, // 5723 |
| 17716 | { PseudoVSUXSEG5EI8_V_MF2_MF2, VSUXSEG5EI8_V, 0x7, 0x0 }, // 5724 |
| 17717 | { PseudoVSUXSEG5EI8_V_MF4_MF2, VSUXSEG5EI8_V, 0x7, 0x0 }, // 5725 |
| 17718 | { PseudoVSUXSEG5EI8_V_MF8_MF2, VSUXSEG5EI8_V, 0x7, 0x0 }, // 5726 |
| 17719 | { PseudoVSUXSEG6EI16_V_M1_M1, VSUXSEG6EI16_V, 0x0, 0x0 }, // 5727 |
| 17720 | { PseudoVSUXSEG6EI16_V_M2_M1, VSUXSEG6EI16_V, 0x0, 0x0 }, // 5728 |
| 17721 | { PseudoVSUXSEG6EI16_V_MF2_M1, VSUXSEG6EI16_V, 0x0, 0x0 }, // 5729 |
| 17722 | { PseudoVSUXSEG6EI16_V_MF4_M1, VSUXSEG6EI16_V, 0x0, 0x0 }, // 5730 |
| 17723 | { PseudoVSUXSEG6EI16_V_MF4_MF8, VSUXSEG6EI16_V, 0x5, 0x0 }, // 5731 |
| 17724 | { PseudoVSUXSEG6EI16_V_MF2_MF4, VSUXSEG6EI16_V, 0x6, 0x0 }, // 5732 |
| 17725 | { PseudoVSUXSEG6EI16_V_MF4_MF4, VSUXSEG6EI16_V, 0x6, 0x0 }, // 5733 |
| 17726 | { PseudoVSUXSEG6EI16_V_M1_MF2, VSUXSEG6EI16_V, 0x7, 0x0 }, // 5734 |
| 17727 | { PseudoVSUXSEG6EI16_V_MF2_MF2, VSUXSEG6EI16_V, 0x7, 0x0 }, // 5735 |
| 17728 | { PseudoVSUXSEG6EI16_V_MF4_MF2, VSUXSEG6EI16_V, 0x7, 0x0 }, // 5736 |
| 17729 | { PseudoVSUXSEG6EI32_V_M1_M1, VSUXSEG6EI32_V, 0x0, 0x0 }, // 5737 |
| 17730 | { PseudoVSUXSEG6EI32_V_M2_M1, VSUXSEG6EI32_V, 0x0, 0x0 }, // 5738 |
| 17731 | { PseudoVSUXSEG6EI32_V_M4_M1, VSUXSEG6EI32_V, 0x0, 0x0 }, // 5739 |
| 17732 | { PseudoVSUXSEG6EI32_V_MF2_M1, VSUXSEG6EI32_V, 0x0, 0x0 }, // 5740 |
| 17733 | { PseudoVSUXSEG6EI32_V_MF2_MF8, VSUXSEG6EI32_V, 0x5, 0x0 }, // 5741 |
| 17734 | { PseudoVSUXSEG6EI32_V_M1_MF4, VSUXSEG6EI32_V, 0x6, 0x0 }, // 5742 |
| 17735 | { PseudoVSUXSEG6EI32_V_MF2_MF4, VSUXSEG6EI32_V, 0x6, 0x0 }, // 5743 |
| 17736 | { PseudoVSUXSEG6EI32_V_M1_MF2, VSUXSEG6EI32_V, 0x7, 0x0 }, // 5744 |
| 17737 | { PseudoVSUXSEG6EI32_V_M2_MF2, VSUXSEG6EI32_V, 0x7, 0x0 }, // 5745 |
| 17738 | { PseudoVSUXSEG6EI32_V_MF2_MF2, VSUXSEG6EI32_V, 0x7, 0x0 }, // 5746 |
| 17739 | { PseudoVSUXSEG6EI64_V_M1_M1, VSUXSEG6EI64_V, 0x0, 0x0 }, // 5747 |
| 17740 | { PseudoVSUXSEG6EI64_V_M2_M1, VSUXSEG6EI64_V, 0x0, 0x0 }, // 5748 |
| 17741 | { PseudoVSUXSEG6EI64_V_M4_M1, VSUXSEG6EI64_V, 0x0, 0x0 }, // 5749 |
| 17742 | { PseudoVSUXSEG6EI64_V_M8_M1, VSUXSEG6EI64_V, 0x0, 0x0 }, // 5750 |
| 17743 | { PseudoVSUXSEG6EI64_V_M1_MF8, VSUXSEG6EI64_V, 0x5, 0x0 }, // 5751 |
| 17744 | { PseudoVSUXSEG6EI64_V_M1_MF4, VSUXSEG6EI64_V, 0x6, 0x0 }, // 5752 |
| 17745 | { PseudoVSUXSEG6EI64_V_M2_MF4, VSUXSEG6EI64_V, 0x6, 0x0 }, // 5753 |
| 17746 | { PseudoVSUXSEG6EI64_V_M1_MF2, VSUXSEG6EI64_V, 0x7, 0x0 }, // 5754 |
| 17747 | { PseudoVSUXSEG6EI64_V_M2_MF2, VSUXSEG6EI64_V, 0x7, 0x0 }, // 5755 |
| 17748 | { PseudoVSUXSEG6EI64_V_M4_MF2, VSUXSEG6EI64_V, 0x7, 0x0 }, // 5756 |
| 17749 | { PseudoVSUXSEG6EI8_V_M1_M1, VSUXSEG6EI8_V, 0x0, 0x0 }, // 5757 |
| 17750 | { PseudoVSUXSEG6EI8_V_MF2_M1, VSUXSEG6EI8_V, 0x0, 0x0 }, // 5758 |
| 17751 | { PseudoVSUXSEG6EI8_V_MF4_M1, VSUXSEG6EI8_V, 0x0, 0x0 }, // 5759 |
| 17752 | { PseudoVSUXSEG6EI8_V_MF8_M1, VSUXSEG6EI8_V, 0x0, 0x0 }, // 5760 |
| 17753 | { PseudoVSUXSEG6EI8_V_MF8_MF8, VSUXSEG6EI8_V, 0x5, 0x0 }, // 5761 |
| 17754 | { PseudoVSUXSEG6EI8_V_MF4_MF4, VSUXSEG6EI8_V, 0x6, 0x0 }, // 5762 |
| 17755 | { PseudoVSUXSEG6EI8_V_MF8_MF4, VSUXSEG6EI8_V, 0x6, 0x0 }, // 5763 |
| 17756 | { PseudoVSUXSEG6EI8_V_MF2_MF2, VSUXSEG6EI8_V, 0x7, 0x0 }, // 5764 |
| 17757 | { PseudoVSUXSEG6EI8_V_MF4_MF2, VSUXSEG6EI8_V, 0x7, 0x0 }, // 5765 |
| 17758 | { PseudoVSUXSEG6EI8_V_MF8_MF2, VSUXSEG6EI8_V, 0x7, 0x0 }, // 5766 |
| 17759 | { PseudoVSUXSEG7EI16_V_M1_M1, VSUXSEG7EI16_V, 0x0, 0x0 }, // 5767 |
| 17760 | { PseudoVSUXSEG7EI16_V_M2_M1, VSUXSEG7EI16_V, 0x0, 0x0 }, // 5768 |
| 17761 | { PseudoVSUXSEG7EI16_V_MF2_M1, VSUXSEG7EI16_V, 0x0, 0x0 }, // 5769 |
| 17762 | { PseudoVSUXSEG7EI16_V_MF4_M1, VSUXSEG7EI16_V, 0x0, 0x0 }, // 5770 |
| 17763 | { PseudoVSUXSEG7EI16_V_MF4_MF8, VSUXSEG7EI16_V, 0x5, 0x0 }, // 5771 |
| 17764 | { PseudoVSUXSEG7EI16_V_MF2_MF4, VSUXSEG7EI16_V, 0x6, 0x0 }, // 5772 |
| 17765 | { PseudoVSUXSEG7EI16_V_MF4_MF4, VSUXSEG7EI16_V, 0x6, 0x0 }, // 5773 |
| 17766 | { PseudoVSUXSEG7EI16_V_M1_MF2, VSUXSEG7EI16_V, 0x7, 0x0 }, // 5774 |
| 17767 | { PseudoVSUXSEG7EI16_V_MF2_MF2, VSUXSEG7EI16_V, 0x7, 0x0 }, // 5775 |
| 17768 | { PseudoVSUXSEG7EI16_V_MF4_MF2, VSUXSEG7EI16_V, 0x7, 0x0 }, // 5776 |
| 17769 | { PseudoVSUXSEG7EI32_V_M1_M1, VSUXSEG7EI32_V, 0x0, 0x0 }, // 5777 |
| 17770 | { PseudoVSUXSEG7EI32_V_M2_M1, VSUXSEG7EI32_V, 0x0, 0x0 }, // 5778 |
| 17771 | { PseudoVSUXSEG7EI32_V_M4_M1, VSUXSEG7EI32_V, 0x0, 0x0 }, // 5779 |
| 17772 | { PseudoVSUXSEG7EI32_V_MF2_M1, VSUXSEG7EI32_V, 0x0, 0x0 }, // 5780 |
| 17773 | { PseudoVSUXSEG7EI32_V_MF2_MF8, VSUXSEG7EI32_V, 0x5, 0x0 }, // 5781 |
| 17774 | { PseudoVSUXSEG7EI32_V_M1_MF4, VSUXSEG7EI32_V, 0x6, 0x0 }, // 5782 |
| 17775 | { PseudoVSUXSEG7EI32_V_MF2_MF4, VSUXSEG7EI32_V, 0x6, 0x0 }, // 5783 |
| 17776 | { PseudoVSUXSEG7EI32_V_M1_MF2, VSUXSEG7EI32_V, 0x7, 0x0 }, // 5784 |
| 17777 | { PseudoVSUXSEG7EI32_V_M2_MF2, VSUXSEG7EI32_V, 0x7, 0x0 }, // 5785 |
| 17778 | { PseudoVSUXSEG7EI32_V_MF2_MF2, VSUXSEG7EI32_V, 0x7, 0x0 }, // 5786 |
| 17779 | { PseudoVSUXSEG7EI64_V_M1_M1, VSUXSEG7EI64_V, 0x0, 0x0 }, // 5787 |
| 17780 | { PseudoVSUXSEG7EI64_V_M2_M1, VSUXSEG7EI64_V, 0x0, 0x0 }, // 5788 |
| 17781 | { PseudoVSUXSEG7EI64_V_M4_M1, VSUXSEG7EI64_V, 0x0, 0x0 }, // 5789 |
| 17782 | { PseudoVSUXSEG7EI64_V_M8_M1, VSUXSEG7EI64_V, 0x0, 0x0 }, // 5790 |
| 17783 | { PseudoVSUXSEG7EI64_V_M1_MF8, VSUXSEG7EI64_V, 0x5, 0x0 }, // 5791 |
| 17784 | { PseudoVSUXSEG7EI64_V_M1_MF4, VSUXSEG7EI64_V, 0x6, 0x0 }, // 5792 |
| 17785 | { PseudoVSUXSEG7EI64_V_M2_MF4, VSUXSEG7EI64_V, 0x6, 0x0 }, // 5793 |
| 17786 | { PseudoVSUXSEG7EI64_V_M1_MF2, VSUXSEG7EI64_V, 0x7, 0x0 }, // 5794 |
| 17787 | { PseudoVSUXSEG7EI64_V_M2_MF2, VSUXSEG7EI64_V, 0x7, 0x0 }, // 5795 |
| 17788 | { PseudoVSUXSEG7EI64_V_M4_MF2, VSUXSEG7EI64_V, 0x7, 0x0 }, // 5796 |
| 17789 | { PseudoVSUXSEG7EI8_V_M1_M1, VSUXSEG7EI8_V, 0x0, 0x0 }, // 5797 |
| 17790 | { PseudoVSUXSEG7EI8_V_MF2_M1, VSUXSEG7EI8_V, 0x0, 0x0 }, // 5798 |
| 17791 | { PseudoVSUXSEG7EI8_V_MF4_M1, VSUXSEG7EI8_V, 0x0, 0x0 }, // 5799 |
| 17792 | { PseudoVSUXSEG7EI8_V_MF8_M1, VSUXSEG7EI8_V, 0x0, 0x0 }, // 5800 |
| 17793 | { PseudoVSUXSEG7EI8_V_MF8_MF8, VSUXSEG7EI8_V, 0x5, 0x0 }, // 5801 |
| 17794 | { PseudoVSUXSEG7EI8_V_MF4_MF4, VSUXSEG7EI8_V, 0x6, 0x0 }, // 5802 |
| 17795 | { PseudoVSUXSEG7EI8_V_MF8_MF4, VSUXSEG7EI8_V, 0x6, 0x0 }, // 5803 |
| 17796 | { PseudoVSUXSEG7EI8_V_MF2_MF2, VSUXSEG7EI8_V, 0x7, 0x0 }, // 5804 |
| 17797 | { PseudoVSUXSEG7EI8_V_MF4_MF2, VSUXSEG7EI8_V, 0x7, 0x0 }, // 5805 |
| 17798 | { PseudoVSUXSEG7EI8_V_MF8_MF2, VSUXSEG7EI8_V, 0x7, 0x0 }, // 5806 |
| 17799 | { PseudoVSUXSEG8EI16_V_M1_M1, VSUXSEG8EI16_V, 0x0, 0x0 }, // 5807 |
| 17800 | { PseudoVSUXSEG8EI16_V_M2_M1, VSUXSEG8EI16_V, 0x0, 0x0 }, // 5808 |
| 17801 | { PseudoVSUXSEG8EI16_V_MF2_M1, VSUXSEG8EI16_V, 0x0, 0x0 }, // 5809 |
| 17802 | { PseudoVSUXSEG8EI16_V_MF4_M1, VSUXSEG8EI16_V, 0x0, 0x0 }, // 5810 |
| 17803 | { PseudoVSUXSEG8EI16_V_MF4_MF8, VSUXSEG8EI16_V, 0x5, 0x0 }, // 5811 |
| 17804 | { PseudoVSUXSEG8EI16_V_MF2_MF4, VSUXSEG8EI16_V, 0x6, 0x0 }, // 5812 |
| 17805 | { PseudoVSUXSEG8EI16_V_MF4_MF4, VSUXSEG8EI16_V, 0x6, 0x0 }, // 5813 |
| 17806 | { PseudoVSUXSEG8EI16_V_M1_MF2, VSUXSEG8EI16_V, 0x7, 0x0 }, // 5814 |
| 17807 | { PseudoVSUXSEG8EI16_V_MF2_MF2, VSUXSEG8EI16_V, 0x7, 0x0 }, // 5815 |
| 17808 | { PseudoVSUXSEG8EI16_V_MF4_MF2, VSUXSEG8EI16_V, 0x7, 0x0 }, // 5816 |
| 17809 | { PseudoVSUXSEG8EI32_V_M1_M1, VSUXSEG8EI32_V, 0x0, 0x0 }, // 5817 |
| 17810 | { PseudoVSUXSEG8EI32_V_M2_M1, VSUXSEG8EI32_V, 0x0, 0x0 }, // 5818 |
| 17811 | { PseudoVSUXSEG8EI32_V_M4_M1, VSUXSEG8EI32_V, 0x0, 0x0 }, // 5819 |
| 17812 | { PseudoVSUXSEG8EI32_V_MF2_M1, VSUXSEG8EI32_V, 0x0, 0x0 }, // 5820 |
| 17813 | { PseudoVSUXSEG8EI32_V_MF2_MF8, VSUXSEG8EI32_V, 0x5, 0x0 }, // 5821 |
| 17814 | { PseudoVSUXSEG8EI32_V_M1_MF4, VSUXSEG8EI32_V, 0x6, 0x0 }, // 5822 |
| 17815 | { PseudoVSUXSEG8EI32_V_MF2_MF4, VSUXSEG8EI32_V, 0x6, 0x0 }, // 5823 |
| 17816 | { PseudoVSUXSEG8EI32_V_M1_MF2, VSUXSEG8EI32_V, 0x7, 0x0 }, // 5824 |
| 17817 | { PseudoVSUXSEG8EI32_V_M2_MF2, VSUXSEG8EI32_V, 0x7, 0x0 }, // 5825 |
| 17818 | { PseudoVSUXSEG8EI32_V_MF2_MF2, VSUXSEG8EI32_V, 0x7, 0x0 }, // 5826 |
| 17819 | { PseudoVSUXSEG8EI64_V_M1_M1, VSUXSEG8EI64_V, 0x0, 0x0 }, // 5827 |
| 17820 | { PseudoVSUXSEG8EI64_V_M2_M1, VSUXSEG8EI64_V, 0x0, 0x0 }, // 5828 |
| 17821 | { PseudoVSUXSEG8EI64_V_M4_M1, VSUXSEG8EI64_V, 0x0, 0x0 }, // 5829 |
| 17822 | { PseudoVSUXSEG8EI64_V_M8_M1, VSUXSEG8EI64_V, 0x0, 0x0 }, // 5830 |
| 17823 | { PseudoVSUXSEG8EI64_V_M1_MF8, VSUXSEG8EI64_V, 0x5, 0x0 }, // 5831 |
| 17824 | { PseudoVSUXSEG8EI64_V_M1_MF4, VSUXSEG8EI64_V, 0x6, 0x0 }, // 5832 |
| 17825 | { PseudoVSUXSEG8EI64_V_M2_MF4, VSUXSEG8EI64_V, 0x6, 0x0 }, // 5833 |
| 17826 | { PseudoVSUXSEG8EI64_V_M1_MF2, VSUXSEG8EI64_V, 0x7, 0x0 }, // 5834 |
| 17827 | { PseudoVSUXSEG8EI64_V_M2_MF2, VSUXSEG8EI64_V, 0x7, 0x0 }, // 5835 |
| 17828 | { PseudoVSUXSEG8EI64_V_M4_MF2, VSUXSEG8EI64_V, 0x7, 0x0 }, // 5836 |
| 17829 | { PseudoVSUXSEG8EI8_V_M1_M1, VSUXSEG8EI8_V, 0x0, 0x0 }, // 5837 |
| 17830 | { PseudoVSUXSEG8EI8_V_MF2_M1, VSUXSEG8EI8_V, 0x0, 0x0 }, // 5838 |
| 17831 | { PseudoVSUXSEG8EI8_V_MF4_M1, VSUXSEG8EI8_V, 0x0, 0x0 }, // 5839 |
| 17832 | { PseudoVSUXSEG8EI8_V_MF8_M1, VSUXSEG8EI8_V, 0x0, 0x0 }, // 5840 |
| 17833 | { PseudoVSUXSEG8EI8_V_MF8_MF8, VSUXSEG8EI8_V, 0x5, 0x0 }, // 5841 |
| 17834 | { PseudoVSUXSEG8EI8_V_MF4_MF4, VSUXSEG8EI8_V, 0x6, 0x0 }, // 5842 |
| 17835 | { PseudoVSUXSEG8EI8_V_MF8_MF4, VSUXSEG8EI8_V, 0x6, 0x0 }, // 5843 |
| 17836 | { PseudoVSUXSEG8EI8_V_MF2_MF2, VSUXSEG8EI8_V, 0x7, 0x0 }, // 5844 |
| 17837 | { PseudoVSUXSEG8EI8_V_MF4_MF2, VSUXSEG8EI8_V, 0x7, 0x0 }, // 5845 |
| 17838 | { PseudoVSUXSEG8EI8_V_MF8_MF2, VSUXSEG8EI8_V, 0x7, 0x0 }, // 5846 |
| 17839 | { PseudoVWADDU_VV_M1, VWADDU_VV, 0x0, 0x0 }, // 5847 |
| 17840 | { PseudoVWADDU_VV_M2, VWADDU_VV, 0x1, 0x0 }, // 5848 |
| 17841 | { PseudoVWADDU_VV_M4, VWADDU_VV, 0x2, 0x0 }, // 5849 |
| 17842 | { PseudoVWADDU_VV_MF8, VWADDU_VV, 0x5, 0x0 }, // 5850 |
| 17843 | { PseudoVWADDU_VV_MF4, VWADDU_VV, 0x6, 0x0 }, // 5851 |
| 17844 | { PseudoVWADDU_VV_MF2, VWADDU_VV, 0x7, 0x0 }, // 5852 |
| 17845 | { PseudoVWADDU_VX_M1, VWADDU_VX, 0x0, 0x0 }, // 5853 |
| 17846 | { PseudoVWADDU_VX_M2, VWADDU_VX, 0x1, 0x0 }, // 5854 |
| 17847 | { PseudoVWADDU_VX_M4, VWADDU_VX, 0x2, 0x0 }, // 5855 |
| 17848 | { PseudoVWADDU_VX_MF8, VWADDU_VX, 0x5, 0x0 }, // 5856 |
| 17849 | { PseudoVWADDU_VX_MF4, VWADDU_VX, 0x6, 0x0 }, // 5857 |
| 17850 | { PseudoVWADDU_VX_MF2, VWADDU_VX, 0x7, 0x0 }, // 5858 |
| 17851 | { PseudoVWADDU_WV_M1, VWADDU_WV, 0x0, 0x0 }, // 5859 |
| 17852 | { PseudoVWADDU_WV_M2, VWADDU_WV, 0x1, 0x0 }, // 5860 |
| 17853 | { PseudoVWADDU_WV_M4, VWADDU_WV, 0x2, 0x0 }, // 5861 |
| 17854 | { PseudoVWADDU_WV_MF8, VWADDU_WV, 0x5, 0x0 }, // 5862 |
| 17855 | { PseudoVWADDU_WV_MF4, VWADDU_WV, 0x6, 0x0 }, // 5863 |
| 17856 | { PseudoVWADDU_WV_MF2, VWADDU_WV, 0x7, 0x0 }, // 5864 |
| 17857 | { PseudoVWADDU_WX_M1, VWADDU_WX, 0x0, 0x0 }, // 5865 |
| 17858 | { PseudoVWADDU_WX_M2, VWADDU_WX, 0x1, 0x0 }, // 5866 |
| 17859 | { PseudoVWADDU_WX_M4, VWADDU_WX, 0x2, 0x0 }, // 5867 |
| 17860 | { PseudoVWADDU_WX_MF8, VWADDU_WX, 0x5, 0x0 }, // 5868 |
| 17861 | { PseudoVWADDU_WX_MF4, VWADDU_WX, 0x6, 0x0 }, // 5869 |
| 17862 | { PseudoVWADDU_WX_MF2, VWADDU_WX, 0x7, 0x0 }, // 5870 |
| 17863 | { PseudoVWADD_VV_M1, VWADD_VV, 0x0, 0x0 }, // 5871 |
| 17864 | { PseudoVWADD_VV_M2, VWADD_VV, 0x1, 0x0 }, // 5872 |
| 17865 | { PseudoVWADD_VV_M4, VWADD_VV, 0x2, 0x0 }, // 5873 |
| 17866 | { PseudoVWADD_VV_MF8, VWADD_VV, 0x5, 0x0 }, // 5874 |
| 17867 | { PseudoVWADD_VV_MF4, VWADD_VV, 0x6, 0x0 }, // 5875 |
| 17868 | { PseudoVWADD_VV_MF2, VWADD_VV, 0x7, 0x0 }, // 5876 |
| 17869 | { PseudoVWADD_VX_M1, VWADD_VX, 0x0, 0x0 }, // 5877 |
| 17870 | { PseudoVWADD_VX_M2, VWADD_VX, 0x1, 0x0 }, // 5878 |
| 17871 | { PseudoVWADD_VX_M4, VWADD_VX, 0x2, 0x0 }, // 5879 |
| 17872 | { PseudoVWADD_VX_MF8, VWADD_VX, 0x5, 0x0 }, // 5880 |
| 17873 | { PseudoVWADD_VX_MF4, VWADD_VX, 0x6, 0x0 }, // 5881 |
| 17874 | { PseudoVWADD_VX_MF2, VWADD_VX, 0x7, 0x0 }, // 5882 |
| 17875 | { PseudoVWADD_WV_M1, VWADD_WV, 0x0, 0x0 }, // 5883 |
| 17876 | { PseudoVWADD_WV_M2, VWADD_WV, 0x1, 0x0 }, // 5884 |
| 17877 | { PseudoVWADD_WV_M4, VWADD_WV, 0x2, 0x0 }, // 5885 |
| 17878 | { PseudoVWADD_WV_MF8, VWADD_WV, 0x5, 0x0 }, // 5886 |
| 17879 | { PseudoVWADD_WV_MF4, VWADD_WV, 0x6, 0x0 }, // 5887 |
| 17880 | { PseudoVWADD_WV_MF2, VWADD_WV, 0x7, 0x0 }, // 5888 |
| 17881 | { PseudoVWADD_WX_M1, VWADD_WX, 0x0, 0x0 }, // 5889 |
| 17882 | { PseudoVWADD_WX_M2, VWADD_WX, 0x1, 0x0 }, // 5890 |
| 17883 | { PseudoVWADD_WX_M4, VWADD_WX, 0x2, 0x0 }, // 5891 |
| 17884 | { PseudoVWADD_WX_MF8, VWADD_WX, 0x5, 0x0 }, // 5892 |
| 17885 | { PseudoVWADD_WX_MF4, VWADD_WX, 0x6, 0x0 }, // 5893 |
| 17886 | { PseudoVWADD_WX_MF2, VWADD_WX, 0x7, 0x0 }, // 5894 |
| 17887 | { PseudoVWMACCSU_VV_M1, VWMACCSU_VV, 0x0, 0x0 }, // 5895 |
| 17888 | { PseudoVWMACCSU_VV_M2, VWMACCSU_VV, 0x1, 0x0 }, // 5896 |
| 17889 | { PseudoVWMACCSU_VV_M4, VWMACCSU_VV, 0x2, 0x0 }, // 5897 |
| 17890 | { PseudoVWMACCSU_VV_MF8, VWMACCSU_VV, 0x5, 0x0 }, // 5898 |
| 17891 | { PseudoVWMACCSU_VV_MF4, VWMACCSU_VV, 0x6, 0x0 }, // 5899 |
| 17892 | { PseudoVWMACCSU_VV_MF2, VWMACCSU_VV, 0x7, 0x0 }, // 5900 |
| 17893 | { PseudoVWMACCSU_VX_M1, VWMACCSU_VX, 0x0, 0x0 }, // 5901 |
| 17894 | { PseudoVWMACCSU_VX_M2, VWMACCSU_VX, 0x1, 0x0 }, // 5902 |
| 17895 | { PseudoVWMACCSU_VX_M4, VWMACCSU_VX, 0x2, 0x0 }, // 5903 |
| 17896 | { PseudoVWMACCSU_VX_MF8, VWMACCSU_VX, 0x5, 0x0 }, // 5904 |
| 17897 | { PseudoVWMACCSU_VX_MF4, VWMACCSU_VX, 0x6, 0x0 }, // 5905 |
| 17898 | { PseudoVWMACCSU_VX_MF2, VWMACCSU_VX, 0x7, 0x0 }, // 5906 |
| 17899 | { PseudoVWMACCUS_VX_M1, VWMACCUS_VX, 0x0, 0x0 }, // 5907 |
| 17900 | { PseudoVWMACCUS_VX_M2, VWMACCUS_VX, 0x1, 0x0 }, // 5908 |
| 17901 | { PseudoVWMACCUS_VX_M4, VWMACCUS_VX, 0x2, 0x0 }, // 5909 |
| 17902 | { PseudoVWMACCUS_VX_MF8, VWMACCUS_VX, 0x5, 0x0 }, // 5910 |
| 17903 | { PseudoVWMACCUS_VX_MF4, VWMACCUS_VX, 0x6, 0x0 }, // 5911 |
| 17904 | { PseudoVWMACCUS_VX_MF2, VWMACCUS_VX, 0x7, 0x0 }, // 5912 |
| 17905 | { PseudoVWMACCU_VV_M1, VWMACCU_VV, 0x0, 0x0 }, // 5913 |
| 17906 | { PseudoVWMACCU_VV_M2, VWMACCU_VV, 0x1, 0x0 }, // 5914 |
| 17907 | { PseudoVWMACCU_VV_M4, VWMACCU_VV, 0x2, 0x0 }, // 5915 |
| 17908 | { PseudoVWMACCU_VV_MF8, VWMACCU_VV, 0x5, 0x0 }, // 5916 |
| 17909 | { PseudoVWMACCU_VV_MF4, VWMACCU_VV, 0x6, 0x0 }, // 5917 |
| 17910 | { PseudoVWMACCU_VV_MF2, VWMACCU_VV, 0x7, 0x0 }, // 5918 |
| 17911 | { PseudoVWMACCU_VX_M1, VWMACCU_VX, 0x0, 0x0 }, // 5919 |
| 17912 | { PseudoVWMACCU_VX_M2, VWMACCU_VX, 0x1, 0x0 }, // 5920 |
| 17913 | { PseudoVWMACCU_VX_M4, VWMACCU_VX, 0x2, 0x0 }, // 5921 |
| 17914 | { PseudoVWMACCU_VX_MF8, VWMACCU_VX, 0x5, 0x0 }, // 5922 |
| 17915 | { PseudoVWMACCU_VX_MF4, VWMACCU_VX, 0x6, 0x0 }, // 5923 |
| 17916 | { PseudoVWMACCU_VX_MF2, VWMACCU_VX, 0x7, 0x0 }, // 5924 |
| 17917 | { PseudoVWMACC_VV_M1, VWMACC_VV, 0x0, 0x0 }, // 5925 |
| 17918 | { PseudoVWMACC_VV_M2, VWMACC_VV, 0x1, 0x0 }, // 5926 |
| 17919 | { PseudoVWMACC_VV_M4, VWMACC_VV, 0x2, 0x0 }, // 5927 |
| 17920 | { PseudoVWMACC_VV_MF8, VWMACC_VV, 0x5, 0x0 }, // 5928 |
| 17921 | { PseudoVWMACC_VV_MF4, VWMACC_VV, 0x6, 0x0 }, // 5929 |
| 17922 | { PseudoVWMACC_VV_MF2, VWMACC_VV, 0x7, 0x0 }, // 5930 |
| 17923 | { PseudoVWMACC_VX_M1, VWMACC_VX, 0x0, 0x0 }, // 5931 |
| 17924 | { PseudoVWMACC_VX_M2, VWMACC_VX, 0x1, 0x0 }, // 5932 |
| 17925 | { PseudoVWMACC_VX_M4, VWMACC_VX, 0x2, 0x0 }, // 5933 |
| 17926 | { PseudoVWMACC_VX_MF8, VWMACC_VX, 0x5, 0x0 }, // 5934 |
| 17927 | { PseudoVWMACC_VX_MF4, VWMACC_VX, 0x6, 0x0 }, // 5935 |
| 17928 | { PseudoVWMACC_VX_MF2, VWMACC_VX, 0x7, 0x0 }, // 5936 |
| 17929 | { PseudoVWMULSU_VV_M1, VWMULSU_VV, 0x0, 0x0 }, // 5937 |
| 17930 | { PseudoVWMULSU_VV_M2, VWMULSU_VV, 0x1, 0x0 }, // 5938 |
| 17931 | { PseudoVWMULSU_VV_M4, VWMULSU_VV, 0x2, 0x0 }, // 5939 |
| 17932 | { PseudoVWMULSU_VV_MF8, VWMULSU_VV, 0x5, 0x0 }, // 5940 |
| 17933 | { PseudoVWMULSU_VV_MF4, VWMULSU_VV, 0x6, 0x0 }, // 5941 |
| 17934 | { PseudoVWMULSU_VV_MF2, VWMULSU_VV, 0x7, 0x0 }, // 5942 |
| 17935 | { PseudoVWMULSU_VX_M1, VWMULSU_VX, 0x0, 0x0 }, // 5943 |
| 17936 | { PseudoVWMULSU_VX_M2, VWMULSU_VX, 0x1, 0x0 }, // 5944 |
| 17937 | { PseudoVWMULSU_VX_M4, VWMULSU_VX, 0x2, 0x0 }, // 5945 |
| 17938 | { PseudoVWMULSU_VX_MF8, VWMULSU_VX, 0x5, 0x0 }, // 5946 |
| 17939 | { PseudoVWMULSU_VX_MF4, VWMULSU_VX, 0x6, 0x0 }, // 5947 |
| 17940 | { PseudoVWMULSU_VX_MF2, VWMULSU_VX, 0x7, 0x0 }, // 5948 |
| 17941 | { PseudoVWMULU_VV_M1, VWMULU_VV, 0x0, 0x0 }, // 5949 |
| 17942 | { PseudoVWMULU_VV_M2, VWMULU_VV, 0x1, 0x0 }, // 5950 |
| 17943 | { PseudoVWMULU_VV_M4, VWMULU_VV, 0x2, 0x0 }, // 5951 |
| 17944 | { PseudoVWMULU_VV_MF8, VWMULU_VV, 0x5, 0x0 }, // 5952 |
| 17945 | { PseudoVWMULU_VV_MF4, VWMULU_VV, 0x6, 0x0 }, // 5953 |
| 17946 | { PseudoVWMULU_VV_MF2, VWMULU_VV, 0x7, 0x0 }, // 5954 |
| 17947 | { PseudoVWMULU_VX_M1, VWMULU_VX, 0x0, 0x0 }, // 5955 |
| 17948 | { PseudoVWMULU_VX_M2, VWMULU_VX, 0x1, 0x0 }, // 5956 |
| 17949 | { PseudoVWMULU_VX_M4, VWMULU_VX, 0x2, 0x0 }, // 5957 |
| 17950 | { PseudoVWMULU_VX_MF8, VWMULU_VX, 0x5, 0x0 }, // 5958 |
| 17951 | { PseudoVWMULU_VX_MF4, VWMULU_VX, 0x6, 0x0 }, // 5959 |
| 17952 | { PseudoVWMULU_VX_MF2, VWMULU_VX, 0x7, 0x0 }, // 5960 |
| 17953 | { PseudoVWMUL_VV_M1, VWMUL_VV, 0x0, 0x0 }, // 5961 |
| 17954 | { PseudoVWMUL_VV_M2, VWMUL_VV, 0x1, 0x0 }, // 5962 |
| 17955 | { PseudoVWMUL_VV_M4, VWMUL_VV, 0x2, 0x0 }, // 5963 |
| 17956 | { PseudoVWMUL_VV_MF8, VWMUL_VV, 0x5, 0x0 }, // 5964 |
| 17957 | { PseudoVWMUL_VV_MF4, VWMUL_VV, 0x6, 0x0 }, // 5965 |
| 17958 | { PseudoVWMUL_VV_MF2, VWMUL_VV, 0x7, 0x0 }, // 5966 |
| 17959 | { PseudoVWMUL_VX_M1, VWMUL_VX, 0x0, 0x0 }, // 5967 |
| 17960 | { PseudoVWMUL_VX_M2, VWMUL_VX, 0x1, 0x0 }, // 5968 |
| 17961 | { PseudoVWMUL_VX_M4, VWMUL_VX, 0x2, 0x0 }, // 5969 |
| 17962 | { PseudoVWMUL_VX_MF8, VWMUL_VX, 0x5, 0x0 }, // 5970 |
| 17963 | { PseudoVWMUL_VX_MF4, VWMUL_VX, 0x6, 0x0 }, // 5971 |
| 17964 | { PseudoVWMUL_VX_MF2, VWMUL_VX, 0x7, 0x0 }, // 5972 |
| 17965 | { PseudoVWREDSUMU_VS_M1_E8, VWREDSUMU_VS, 0x0, 0x8 }, // 5973 |
| 17966 | { PseudoVWREDSUMU_VS_M1_E16, VWREDSUMU_VS, 0x0, 0x10 }, // 5974 |
| 17967 | { PseudoVWREDSUMU_VS_M1_E32, VWREDSUMU_VS, 0x0, 0x20 }, // 5975 |
| 17968 | { PseudoVWREDSUMU_VS_M2_E8, VWREDSUMU_VS, 0x1, 0x8 }, // 5976 |
| 17969 | { PseudoVWREDSUMU_VS_M2_E16, VWREDSUMU_VS, 0x1, 0x10 }, // 5977 |
| 17970 | { PseudoVWREDSUMU_VS_M2_E32, VWREDSUMU_VS, 0x1, 0x20 }, // 5978 |
| 17971 | { PseudoVWREDSUMU_VS_M4_E8, VWREDSUMU_VS, 0x2, 0x8 }, // 5979 |
| 17972 | { PseudoVWREDSUMU_VS_M4_E16, VWREDSUMU_VS, 0x2, 0x10 }, // 5980 |
| 17973 | { PseudoVWREDSUMU_VS_M4_E32, VWREDSUMU_VS, 0x2, 0x20 }, // 5981 |
| 17974 | { PseudoVWREDSUMU_VS_M8_E8, VWREDSUMU_VS, 0x3, 0x8 }, // 5982 |
| 17975 | { PseudoVWREDSUMU_VS_M8_E16, VWREDSUMU_VS, 0x3, 0x10 }, // 5983 |
| 17976 | { PseudoVWREDSUMU_VS_M8_E32, VWREDSUMU_VS, 0x3, 0x20 }, // 5984 |
| 17977 | { PseudoVWREDSUMU_VS_MF8_E8, VWREDSUMU_VS, 0x5, 0x8 }, // 5985 |
| 17978 | { PseudoVWREDSUMU_VS_MF4_E8, VWREDSUMU_VS, 0x6, 0x8 }, // 5986 |
| 17979 | { PseudoVWREDSUMU_VS_MF4_E16, VWREDSUMU_VS, 0x6, 0x10 }, // 5987 |
| 17980 | { PseudoVWREDSUMU_VS_MF2_E8, VWREDSUMU_VS, 0x7, 0x8 }, // 5988 |
| 17981 | { PseudoVWREDSUMU_VS_MF2_E16, VWREDSUMU_VS, 0x7, 0x10 }, // 5989 |
| 17982 | { PseudoVWREDSUMU_VS_MF2_E32, VWREDSUMU_VS, 0x7, 0x20 }, // 5990 |
| 17983 | { PseudoVWREDSUM_VS_M1_E8, VWREDSUM_VS, 0x0, 0x8 }, // 5991 |
| 17984 | { PseudoVWREDSUM_VS_M1_E16, VWREDSUM_VS, 0x0, 0x10 }, // 5992 |
| 17985 | { PseudoVWREDSUM_VS_M1_E32, VWREDSUM_VS, 0x0, 0x20 }, // 5993 |
| 17986 | { PseudoVWREDSUM_VS_M2_E8, VWREDSUM_VS, 0x1, 0x8 }, // 5994 |
| 17987 | { PseudoVWREDSUM_VS_M2_E16, VWREDSUM_VS, 0x1, 0x10 }, // 5995 |
| 17988 | { PseudoVWREDSUM_VS_M2_E32, VWREDSUM_VS, 0x1, 0x20 }, // 5996 |
| 17989 | { PseudoVWREDSUM_VS_M4_E8, VWREDSUM_VS, 0x2, 0x8 }, // 5997 |
| 17990 | { PseudoVWREDSUM_VS_M4_E16, VWREDSUM_VS, 0x2, 0x10 }, // 5998 |
| 17991 | { PseudoVWREDSUM_VS_M4_E32, VWREDSUM_VS, 0x2, 0x20 }, // 5999 |
| 17992 | { PseudoVWREDSUM_VS_M8_E8, VWREDSUM_VS, 0x3, 0x8 }, // 6000 |
| 17993 | { PseudoVWREDSUM_VS_M8_E16, VWREDSUM_VS, 0x3, 0x10 }, // 6001 |
| 17994 | { PseudoVWREDSUM_VS_M8_E32, VWREDSUM_VS, 0x3, 0x20 }, // 6002 |
| 17995 | { PseudoVWREDSUM_VS_MF8_E8, VWREDSUM_VS, 0x5, 0x8 }, // 6003 |
| 17996 | { PseudoVWREDSUM_VS_MF4_E8, VWREDSUM_VS, 0x6, 0x8 }, // 6004 |
| 17997 | { PseudoVWREDSUM_VS_MF4_E16, VWREDSUM_VS, 0x6, 0x10 }, // 6005 |
| 17998 | { PseudoVWREDSUM_VS_MF2_E8, VWREDSUM_VS, 0x7, 0x8 }, // 6006 |
| 17999 | { PseudoVWREDSUM_VS_MF2_E16, VWREDSUM_VS, 0x7, 0x10 }, // 6007 |
| 18000 | { PseudoVWREDSUM_VS_MF2_E32, VWREDSUM_VS, 0x7, 0x20 }, // 6008 |
| 18001 | { PseudoVWSLL_VI_M1, VWSLL_VI, 0x0, 0x0 }, // 6009 |
| 18002 | { PseudoVWSLL_VI_M2, VWSLL_VI, 0x1, 0x0 }, // 6010 |
| 18003 | { PseudoVWSLL_VI_M4, VWSLL_VI, 0x2, 0x0 }, // 6011 |
| 18004 | { PseudoVWSLL_VI_MF8, VWSLL_VI, 0x5, 0x0 }, // 6012 |
| 18005 | { PseudoVWSLL_VI_MF4, VWSLL_VI, 0x6, 0x0 }, // 6013 |
| 18006 | { PseudoVWSLL_VI_MF2, VWSLL_VI, 0x7, 0x0 }, // 6014 |
| 18007 | { PseudoVWSLL_VV_M1, VWSLL_VV, 0x0, 0x0 }, // 6015 |
| 18008 | { PseudoVWSLL_VV_M2, VWSLL_VV, 0x1, 0x0 }, // 6016 |
| 18009 | { PseudoVWSLL_VV_M4, VWSLL_VV, 0x2, 0x0 }, // 6017 |
| 18010 | { PseudoVWSLL_VV_MF8, VWSLL_VV, 0x5, 0x0 }, // 6018 |
| 18011 | { PseudoVWSLL_VV_MF4, VWSLL_VV, 0x6, 0x0 }, // 6019 |
| 18012 | { PseudoVWSLL_VV_MF2, VWSLL_VV, 0x7, 0x0 }, // 6020 |
| 18013 | { PseudoVWSLL_VX_M1, VWSLL_VX, 0x0, 0x0 }, // 6021 |
| 18014 | { PseudoVWSLL_VX_M2, VWSLL_VX, 0x1, 0x0 }, // 6022 |
| 18015 | { PseudoVWSLL_VX_M4, VWSLL_VX, 0x2, 0x0 }, // 6023 |
| 18016 | { PseudoVWSLL_VX_MF8, VWSLL_VX, 0x5, 0x0 }, // 6024 |
| 18017 | { PseudoVWSLL_VX_MF4, VWSLL_VX, 0x6, 0x0 }, // 6025 |
| 18018 | { PseudoVWSLL_VX_MF2, VWSLL_VX, 0x7, 0x0 }, // 6026 |
| 18019 | { PseudoVWSUBU_VV_M1, VWSUBU_VV, 0x0, 0x0 }, // 6027 |
| 18020 | { PseudoVWSUBU_VV_M2, VWSUBU_VV, 0x1, 0x0 }, // 6028 |
| 18021 | { PseudoVWSUBU_VV_M4, VWSUBU_VV, 0x2, 0x0 }, // 6029 |
| 18022 | { PseudoVWSUBU_VV_MF8, VWSUBU_VV, 0x5, 0x0 }, // 6030 |
| 18023 | { PseudoVWSUBU_VV_MF4, VWSUBU_VV, 0x6, 0x0 }, // 6031 |
| 18024 | { PseudoVWSUBU_VV_MF2, VWSUBU_VV, 0x7, 0x0 }, // 6032 |
| 18025 | { PseudoVWSUBU_VX_M1, VWSUBU_VX, 0x0, 0x0 }, // 6033 |
| 18026 | { PseudoVWSUBU_VX_M2, VWSUBU_VX, 0x1, 0x0 }, // 6034 |
| 18027 | { PseudoVWSUBU_VX_M4, VWSUBU_VX, 0x2, 0x0 }, // 6035 |
| 18028 | { PseudoVWSUBU_VX_MF8, VWSUBU_VX, 0x5, 0x0 }, // 6036 |
| 18029 | { PseudoVWSUBU_VX_MF4, VWSUBU_VX, 0x6, 0x0 }, // 6037 |
| 18030 | { PseudoVWSUBU_VX_MF2, VWSUBU_VX, 0x7, 0x0 }, // 6038 |
| 18031 | { PseudoVWSUBU_WV_M1, VWSUBU_WV, 0x0, 0x0 }, // 6039 |
| 18032 | { PseudoVWSUBU_WV_M2, VWSUBU_WV, 0x1, 0x0 }, // 6040 |
| 18033 | { PseudoVWSUBU_WV_M4, VWSUBU_WV, 0x2, 0x0 }, // 6041 |
| 18034 | { PseudoVWSUBU_WV_MF8, VWSUBU_WV, 0x5, 0x0 }, // 6042 |
| 18035 | { PseudoVWSUBU_WV_MF4, VWSUBU_WV, 0x6, 0x0 }, // 6043 |
| 18036 | { PseudoVWSUBU_WV_MF2, VWSUBU_WV, 0x7, 0x0 }, // 6044 |
| 18037 | { PseudoVWSUBU_WX_M1, VWSUBU_WX, 0x0, 0x0 }, // 6045 |
| 18038 | { PseudoVWSUBU_WX_M2, VWSUBU_WX, 0x1, 0x0 }, // 6046 |
| 18039 | { PseudoVWSUBU_WX_M4, VWSUBU_WX, 0x2, 0x0 }, // 6047 |
| 18040 | { PseudoVWSUBU_WX_MF8, VWSUBU_WX, 0x5, 0x0 }, // 6048 |
| 18041 | { PseudoVWSUBU_WX_MF4, VWSUBU_WX, 0x6, 0x0 }, // 6049 |
| 18042 | { PseudoVWSUBU_WX_MF2, VWSUBU_WX, 0x7, 0x0 }, // 6050 |
| 18043 | { PseudoVWSUB_VV_M1, VWSUB_VV, 0x0, 0x0 }, // 6051 |
| 18044 | { PseudoVWSUB_VV_M2, VWSUB_VV, 0x1, 0x0 }, // 6052 |
| 18045 | { PseudoVWSUB_VV_M4, VWSUB_VV, 0x2, 0x0 }, // 6053 |
| 18046 | { PseudoVWSUB_VV_MF8, VWSUB_VV, 0x5, 0x0 }, // 6054 |
| 18047 | { PseudoVWSUB_VV_MF4, VWSUB_VV, 0x6, 0x0 }, // 6055 |
| 18048 | { PseudoVWSUB_VV_MF2, VWSUB_VV, 0x7, 0x0 }, // 6056 |
| 18049 | { PseudoVWSUB_VX_M1, VWSUB_VX, 0x0, 0x0 }, // 6057 |
| 18050 | { PseudoVWSUB_VX_M2, VWSUB_VX, 0x1, 0x0 }, // 6058 |
| 18051 | { PseudoVWSUB_VX_M4, VWSUB_VX, 0x2, 0x0 }, // 6059 |
| 18052 | { PseudoVWSUB_VX_MF8, VWSUB_VX, 0x5, 0x0 }, // 6060 |
| 18053 | { PseudoVWSUB_VX_MF4, VWSUB_VX, 0x6, 0x0 }, // 6061 |
| 18054 | { PseudoVWSUB_VX_MF2, VWSUB_VX, 0x7, 0x0 }, // 6062 |
| 18055 | { PseudoVWSUB_WV_M1, VWSUB_WV, 0x0, 0x0 }, // 6063 |
| 18056 | { PseudoVWSUB_WV_M2, VWSUB_WV, 0x1, 0x0 }, // 6064 |
| 18057 | { PseudoVWSUB_WV_M4, VWSUB_WV, 0x2, 0x0 }, // 6065 |
| 18058 | { PseudoVWSUB_WV_MF8, VWSUB_WV, 0x5, 0x0 }, // 6066 |
| 18059 | { PseudoVWSUB_WV_MF4, VWSUB_WV, 0x6, 0x0 }, // 6067 |
| 18060 | { PseudoVWSUB_WV_MF2, VWSUB_WV, 0x7, 0x0 }, // 6068 |
| 18061 | { PseudoVWSUB_WX_M1, VWSUB_WX, 0x0, 0x0 }, // 6069 |
| 18062 | { PseudoVWSUB_WX_M2, VWSUB_WX, 0x1, 0x0 }, // 6070 |
| 18063 | { PseudoVWSUB_WX_M4, VWSUB_WX, 0x2, 0x0 }, // 6071 |
| 18064 | { PseudoVWSUB_WX_MF8, VWSUB_WX, 0x5, 0x0 }, // 6072 |
| 18065 | { PseudoVWSUB_WX_MF4, VWSUB_WX, 0x6, 0x0 }, // 6073 |
| 18066 | { PseudoVWSUB_WX_MF2, VWSUB_WX, 0x7, 0x0 }, // 6074 |
| 18067 | { PseudoVXOR_VI_M1, VXOR_VI, 0x0, 0x0 }, // 6075 |
| 18068 | { PseudoVXOR_VI_M2, VXOR_VI, 0x1, 0x0 }, // 6076 |
| 18069 | { PseudoVXOR_VI_M4, VXOR_VI, 0x2, 0x0 }, // 6077 |
| 18070 | { PseudoVXOR_VI_M8, VXOR_VI, 0x3, 0x0 }, // 6078 |
| 18071 | { PseudoVXOR_VI_MF8, VXOR_VI, 0x5, 0x0 }, // 6079 |
| 18072 | { PseudoVXOR_VI_MF4, VXOR_VI, 0x6, 0x0 }, // 6080 |
| 18073 | { PseudoVXOR_VI_MF2, VXOR_VI, 0x7, 0x0 }, // 6081 |
| 18074 | { PseudoVXOR_VV_M1, VXOR_VV, 0x0, 0x0 }, // 6082 |
| 18075 | { PseudoVXOR_VV_M2, VXOR_VV, 0x1, 0x0 }, // 6083 |
| 18076 | { PseudoVXOR_VV_M4, VXOR_VV, 0x2, 0x0 }, // 6084 |
| 18077 | { PseudoVXOR_VV_M8, VXOR_VV, 0x3, 0x0 }, // 6085 |
| 18078 | { PseudoVXOR_VV_MF8, VXOR_VV, 0x5, 0x0 }, // 6086 |
| 18079 | { PseudoVXOR_VV_MF4, VXOR_VV, 0x6, 0x0 }, // 6087 |
| 18080 | { PseudoVXOR_VV_MF2, VXOR_VV, 0x7, 0x0 }, // 6088 |
| 18081 | { PseudoVXOR_VX_M1, VXOR_VX, 0x0, 0x0 }, // 6089 |
| 18082 | { PseudoVXOR_VX_M2, VXOR_VX, 0x1, 0x0 }, // 6090 |
| 18083 | { PseudoVXOR_VX_M4, VXOR_VX, 0x2, 0x0 }, // 6091 |
| 18084 | { PseudoVXOR_VX_M8, VXOR_VX, 0x3, 0x0 }, // 6092 |
| 18085 | { PseudoVXOR_VX_MF8, VXOR_VX, 0x5, 0x0 }, // 6093 |
| 18086 | { PseudoVXOR_VX_MF4, VXOR_VX, 0x6, 0x0 }, // 6094 |
| 18087 | { PseudoVXOR_VX_MF2, VXOR_VX, 0x7, 0x0 }, // 6095 |
| 18088 | { PseudoVZEXT_VF2_M1, VZEXT_VF2, 0x0, 0x0 }, // 6096 |
| 18089 | { PseudoVZEXT_VF2_M2, VZEXT_VF2, 0x1, 0x0 }, // 6097 |
| 18090 | { PseudoVZEXT_VF2_M4, VZEXT_VF2, 0x2, 0x0 }, // 6098 |
| 18091 | { PseudoVZEXT_VF2_M8, VZEXT_VF2, 0x3, 0x0 }, // 6099 |
| 18092 | { PseudoVZEXT_VF2_MF4, VZEXT_VF2, 0x6, 0x0 }, // 6100 |
| 18093 | { PseudoVZEXT_VF2_MF2, VZEXT_VF2, 0x7, 0x0 }, // 6101 |
| 18094 | { PseudoVZEXT_VF4_M1, VZEXT_VF4, 0x0, 0x0 }, // 6102 |
| 18095 | { PseudoVZEXT_VF4_M2, VZEXT_VF4, 0x1, 0x0 }, // 6103 |
| 18096 | { PseudoVZEXT_VF4_M4, VZEXT_VF4, 0x2, 0x0 }, // 6104 |
| 18097 | { PseudoVZEXT_VF4_M8, VZEXT_VF4, 0x3, 0x0 }, // 6105 |
| 18098 | { PseudoVZEXT_VF4_MF2, VZEXT_VF4, 0x7, 0x0 }, // 6106 |
| 18099 | { PseudoVZEXT_VF8_M1, VZEXT_VF8, 0x0, 0x0 }, // 6107 |
| 18100 | { PseudoVZEXT_VF8_M2, VZEXT_VF8, 0x1, 0x0 }, // 6108 |
| 18101 | { PseudoVZEXT_VF8_M4, VZEXT_VF8, 0x2, 0x0 }, // 6109 |
| 18102 | { PseudoVZEXT_VF8_M8, VZEXT_VF8, 0x3, 0x0 }, // 6110 |
| 18103 | }; |
| 18104 | |
| 18105 | const PseudoInfo *getBaseInfo(unsigned BaseInstr, uint8_t VLMul, uint8_t SEW) { |
| 18106 | if ((unsigned)BaseInstr != std::clamp((unsigned)BaseInstr, (unsigned)NDS_VD4DOTSU_VV, (unsigned)VZEXT_VF8)) |
| 18107 | return nullptr; |
| 18108 | |
| 18109 | struct KeyType { |
| 18110 | unsigned BaseInstr; |
| 18111 | uint8_t VLMul; |
| 18112 | uint8_t SEW; |
| 18113 | }; |
| 18114 | KeyType Key = {BaseInstr, VLMul, SEW}; |
| 18115 | struct Comp { |
| 18116 | bool operator()(const PseudoInfo &LHS, const KeyType &RHS) const { |
| 18117 | if (LHS.BaseInstr < RHS.BaseInstr) |
| 18118 | return true; |
| 18119 | if (LHS.BaseInstr > RHS.BaseInstr) |
| 18120 | return false; |
| 18121 | if (LHS.VLMul < RHS.VLMul) |
| 18122 | return true; |
| 18123 | if (LHS.VLMul > RHS.VLMul) |
| 18124 | return false; |
| 18125 | if (LHS.SEW < RHS.SEW) |
| 18126 | return true; |
| 18127 | if (LHS.SEW > RHS.SEW) |
| 18128 | return false; |
| 18129 | return false; |
| 18130 | } |
| 18131 | }; |
| 18132 | auto Table = ArrayRef(RISCVVInversePseudosTable); |
| 18133 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 18134 | if (Idx == Table.end() || |
| 18135 | Key.BaseInstr != Idx->BaseInstr || |
| 18136 | Key.VLMul != Idx->VLMul || |
| 18137 | Key.SEW != Idx->SEW) |
| 18138 | return nullptr; |
| 18139 | |
| 18140 | return &*Idx; |
| 18141 | } |
| 18142 | #endif |
| 18143 | |
| 18144 | #ifdef GET_RISCVVLETable_DECL |
| 18145 | const VLEPseudo *getVLEPseudo(uint8_t Masked, uint8_t Strided, uint8_t FF, uint8_t Log2SEW, uint8_t LMUL); |
| 18146 | #endif |
| 18147 | |
| 18148 | #ifdef GET_RISCVVLETable_IMPL |
| 18149 | constexpr VLEPseudo RISCVVLETable[] = { |
| 18150 | { 0x0, 0x0, 0x0, 0x0, 0x0, PseudoVLM_V_B8 }, // 0 |
| 18151 | { 0x0, 0x0, 0x0, 0x0, 0x1, PseudoVLM_V_B4 }, // 1 |
| 18152 | { 0x0, 0x0, 0x0, 0x0, 0x2, PseudoVLM_V_B2 }, // 2 |
| 18153 | { 0x0, 0x0, 0x0, 0x0, 0x3, PseudoVLM_V_B1 }, // 3 |
| 18154 | { 0x0, 0x0, 0x0, 0x0, 0x5, PseudoVLM_V_B64 }, // 4 |
| 18155 | { 0x0, 0x0, 0x0, 0x0, 0x6, PseudoVLM_V_B32 }, // 5 |
| 18156 | { 0x0, 0x0, 0x0, 0x0, 0x7, PseudoVLM_V_B16 }, // 6 |
| 18157 | { 0x0, 0x0, 0x0, 0x3, 0x0, PseudoVLE8_V_M1 }, // 7 |
| 18158 | { 0x0, 0x0, 0x0, 0x3, 0x1, PseudoVLE8_V_M2 }, // 8 |
| 18159 | { 0x0, 0x0, 0x0, 0x3, 0x2, PseudoVLE8_V_M4 }, // 9 |
| 18160 | { 0x0, 0x0, 0x0, 0x3, 0x3, PseudoVLE8_V_M8 }, // 10 |
| 18161 | { 0x0, 0x0, 0x0, 0x3, 0x5, PseudoVLE8_V_MF8 }, // 11 |
| 18162 | { 0x0, 0x0, 0x0, 0x3, 0x6, PseudoVLE8_V_MF4 }, // 12 |
| 18163 | { 0x0, 0x0, 0x0, 0x3, 0x7, PseudoVLE8_V_MF2 }, // 13 |
| 18164 | { 0x0, 0x0, 0x0, 0x4, 0x0, PseudoVLE16_V_M1 }, // 14 |
| 18165 | { 0x0, 0x0, 0x0, 0x4, 0x1, PseudoVLE16_V_M2 }, // 15 |
| 18166 | { 0x0, 0x0, 0x0, 0x4, 0x2, PseudoVLE16_V_M4 }, // 16 |
| 18167 | { 0x0, 0x0, 0x0, 0x4, 0x3, PseudoVLE16_V_M8 }, // 17 |
| 18168 | { 0x0, 0x0, 0x0, 0x4, 0x6, PseudoVLE16_V_MF4 }, // 18 |
| 18169 | { 0x0, 0x0, 0x0, 0x4, 0x7, PseudoVLE16_V_MF2 }, // 19 |
| 18170 | { 0x0, 0x0, 0x0, 0x5, 0x0, PseudoVLE32_V_M1 }, // 20 |
| 18171 | { 0x0, 0x0, 0x0, 0x5, 0x1, PseudoVLE32_V_M2 }, // 21 |
| 18172 | { 0x0, 0x0, 0x0, 0x5, 0x2, PseudoVLE32_V_M4 }, // 22 |
| 18173 | { 0x0, 0x0, 0x0, 0x5, 0x3, PseudoVLE32_V_M8 }, // 23 |
| 18174 | { 0x0, 0x0, 0x0, 0x5, 0x7, PseudoVLE32_V_MF2 }, // 24 |
| 18175 | { 0x0, 0x0, 0x0, 0x6, 0x0, PseudoVLE64_V_M1 }, // 25 |
| 18176 | { 0x0, 0x0, 0x0, 0x6, 0x1, PseudoVLE64_V_M2 }, // 26 |
| 18177 | { 0x0, 0x0, 0x0, 0x6, 0x2, PseudoVLE64_V_M4 }, // 27 |
| 18178 | { 0x0, 0x0, 0x0, 0x6, 0x3, PseudoVLE64_V_M8 }, // 28 |
| 18179 | { 0x0, 0x0, 0x1, 0x3, 0x0, PseudoVLE8FF_V_M1 }, // 29 |
| 18180 | { 0x0, 0x0, 0x1, 0x3, 0x1, PseudoVLE8FF_V_M2 }, // 30 |
| 18181 | { 0x0, 0x0, 0x1, 0x3, 0x2, PseudoVLE8FF_V_M4 }, // 31 |
| 18182 | { 0x0, 0x0, 0x1, 0x3, 0x3, PseudoVLE8FF_V_M8 }, // 32 |
| 18183 | { 0x0, 0x0, 0x1, 0x3, 0x5, PseudoVLE8FF_V_MF8 }, // 33 |
| 18184 | { 0x0, 0x0, 0x1, 0x3, 0x6, PseudoVLE8FF_V_MF4 }, // 34 |
| 18185 | { 0x0, 0x0, 0x1, 0x3, 0x7, PseudoVLE8FF_V_MF2 }, // 35 |
| 18186 | { 0x0, 0x0, 0x1, 0x4, 0x0, PseudoVLE16FF_V_M1 }, // 36 |
| 18187 | { 0x0, 0x0, 0x1, 0x4, 0x1, PseudoVLE16FF_V_M2 }, // 37 |
| 18188 | { 0x0, 0x0, 0x1, 0x4, 0x2, PseudoVLE16FF_V_M4 }, // 38 |
| 18189 | { 0x0, 0x0, 0x1, 0x4, 0x3, PseudoVLE16FF_V_M8 }, // 39 |
| 18190 | { 0x0, 0x0, 0x1, 0x4, 0x6, PseudoVLE16FF_V_MF4 }, // 40 |
| 18191 | { 0x0, 0x0, 0x1, 0x4, 0x7, PseudoVLE16FF_V_MF2 }, // 41 |
| 18192 | { 0x0, 0x0, 0x1, 0x5, 0x0, PseudoVLE32FF_V_M1 }, // 42 |
| 18193 | { 0x0, 0x0, 0x1, 0x5, 0x1, PseudoVLE32FF_V_M2 }, // 43 |
| 18194 | { 0x0, 0x0, 0x1, 0x5, 0x2, PseudoVLE32FF_V_M4 }, // 44 |
| 18195 | { 0x0, 0x0, 0x1, 0x5, 0x3, PseudoVLE32FF_V_M8 }, // 45 |
| 18196 | { 0x0, 0x0, 0x1, 0x5, 0x7, PseudoVLE32FF_V_MF2 }, // 46 |
| 18197 | { 0x0, 0x0, 0x1, 0x6, 0x0, PseudoVLE64FF_V_M1 }, // 47 |
| 18198 | { 0x0, 0x0, 0x1, 0x6, 0x1, PseudoVLE64FF_V_M2 }, // 48 |
| 18199 | { 0x0, 0x0, 0x1, 0x6, 0x2, PseudoVLE64FF_V_M4 }, // 49 |
| 18200 | { 0x0, 0x0, 0x1, 0x6, 0x3, PseudoVLE64FF_V_M8 }, // 50 |
| 18201 | { 0x0, 0x1, 0x0, 0x3, 0x0, PseudoVLSE8_V_M1 }, // 51 |
| 18202 | { 0x0, 0x1, 0x0, 0x3, 0x1, PseudoVLSE8_V_M2 }, // 52 |
| 18203 | { 0x0, 0x1, 0x0, 0x3, 0x2, PseudoVLSE8_V_M4 }, // 53 |
| 18204 | { 0x0, 0x1, 0x0, 0x3, 0x3, PseudoVLSE8_V_M8 }, // 54 |
| 18205 | { 0x0, 0x1, 0x0, 0x3, 0x5, PseudoVLSE8_V_MF8 }, // 55 |
| 18206 | { 0x0, 0x1, 0x0, 0x3, 0x6, PseudoVLSE8_V_MF4 }, // 56 |
| 18207 | { 0x0, 0x1, 0x0, 0x3, 0x7, PseudoVLSE8_V_MF2 }, // 57 |
| 18208 | { 0x0, 0x1, 0x0, 0x4, 0x0, PseudoVLSE16_V_M1 }, // 58 |
| 18209 | { 0x0, 0x1, 0x0, 0x4, 0x1, PseudoVLSE16_V_M2 }, // 59 |
| 18210 | { 0x0, 0x1, 0x0, 0x4, 0x2, PseudoVLSE16_V_M4 }, // 60 |
| 18211 | { 0x0, 0x1, 0x0, 0x4, 0x3, PseudoVLSE16_V_M8 }, // 61 |
| 18212 | { 0x0, 0x1, 0x0, 0x4, 0x6, PseudoVLSE16_V_MF4 }, // 62 |
| 18213 | { 0x0, 0x1, 0x0, 0x4, 0x7, PseudoVLSE16_V_MF2 }, // 63 |
| 18214 | { 0x0, 0x1, 0x0, 0x5, 0x0, PseudoVLSE32_V_M1 }, // 64 |
| 18215 | { 0x0, 0x1, 0x0, 0x5, 0x1, PseudoVLSE32_V_M2 }, // 65 |
| 18216 | { 0x0, 0x1, 0x0, 0x5, 0x2, PseudoVLSE32_V_M4 }, // 66 |
| 18217 | { 0x0, 0x1, 0x0, 0x5, 0x3, PseudoVLSE32_V_M8 }, // 67 |
| 18218 | { 0x0, 0x1, 0x0, 0x5, 0x7, PseudoVLSE32_V_MF2 }, // 68 |
| 18219 | { 0x0, 0x1, 0x0, 0x6, 0x0, PseudoVLSE64_V_M1 }, // 69 |
| 18220 | { 0x0, 0x1, 0x0, 0x6, 0x1, PseudoVLSE64_V_M2 }, // 70 |
| 18221 | { 0x0, 0x1, 0x0, 0x6, 0x2, PseudoVLSE64_V_M4 }, // 71 |
| 18222 | { 0x0, 0x1, 0x0, 0x6, 0x3, PseudoVLSE64_V_M8 }, // 72 |
| 18223 | { 0x1, 0x0, 0x0, 0x3, 0x0, PseudoVLE8_V_M1_MASK }, // 73 |
| 18224 | { 0x1, 0x0, 0x0, 0x3, 0x1, PseudoVLE8_V_M2_MASK }, // 74 |
| 18225 | { 0x1, 0x0, 0x0, 0x3, 0x2, PseudoVLE8_V_M4_MASK }, // 75 |
| 18226 | { 0x1, 0x0, 0x0, 0x3, 0x3, PseudoVLE8_V_M8_MASK }, // 76 |
| 18227 | { 0x1, 0x0, 0x0, 0x3, 0x5, PseudoVLE8_V_MF8_MASK }, // 77 |
| 18228 | { 0x1, 0x0, 0x0, 0x3, 0x6, PseudoVLE8_V_MF4_MASK }, // 78 |
| 18229 | { 0x1, 0x0, 0x0, 0x3, 0x7, PseudoVLE8_V_MF2_MASK }, // 79 |
| 18230 | { 0x1, 0x0, 0x0, 0x4, 0x0, PseudoVLE16_V_M1_MASK }, // 80 |
| 18231 | { 0x1, 0x0, 0x0, 0x4, 0x1, PseudoVLE16_V_M2_MASK }, // 81 |
| 18232 | { 0x1, 0x0, 0x0, 0x4, 0x2, PseudoVLE16_V_M4_MASK }, // 82 |
| 18233 | { 0x1, 0x0, 0x0, 0x4, 0x3, PseudoVLE16_V_M8_MASK }, // 83 |
| 18234 | { 0x1, 0x0, 0x0, 0x4, 0x6, PseudoVLE16_V_MF4_MASK }, // 84 |
| 18235 | { 0x1, 0x0, 0x0, 0x4, 0x7, PseudoVLE16_V_MF2_MASK }, // 85 |
| 18236 | { 0x1, 0x0, 0x0, 0x5, 0x0, PseudoVLE32_V_M1_MASK }, // 86 |
| 18237 | { 0x1, 0x0, 0x0, 0x5, 0x1, PseudoVLE32_V_M2_MASK }, // 87 |
| 18238 | { 0x1, 0x0, 0x0, 0x5, 0x2, PseudoVLE32_V_M4_MASK }, // 88 |
| 18239 | { 0x1, 0x0, 0x0, 0x5, 0x3, PseudoVLE32_V_M8_MASK }, // 89 |
| 18240 | { 0x1, 0x0, 0x0, 0x5, 0x7, PseudoVLE32_V_MF2_MASK }, // 90 |
| 18241 | { 0x1, 0x0, 0x0, 0x6, 0x0, PseudoVLE64_V_M1_MASK }, // 91 |
| 18242 | { 0x1, 0x0, 0x0, 0x6, 0x1, PseudoVLE64_V_M2_MASK }, // 92 |
| 18243 | { 0x1, 0x0, 0x0, 0x6, 0x2, PseudoVLE64_V_M4_MASK }, // 93 |
| 18244 | { 0x1, 0x0, 0x0, 0x6, 0x3, PseudoVLE64_V_M8_MASK }, // 94 |
| 18245 | { 0x1, 0x0, 0x1, 0x3, 0x0, PseudoVLE8FF_V_M1_MASK }, // 95 |
| 18246 | { 0x1, 0x0, 0x1, 0x3, 0x1, PseudoVLE8FF_V_M2_MASK }, // 96 |
| 18247 | { 0x1, 0x0, 0x1, 0x3, 0x2, PseudoVLE8FF_V_M4_MASK }, // 97 |
| 18248 | { 0x1, 0x0, 0x1, 0x3, 0x3, PseudoVLE8FF_V_M8_MASK }, // 98 |
| 18249 | { 0x1, 0x0, 0x1, 0x3, 0x5, PseudoVLE8FF_V_MF8_MASK }, // 99 |
| 18250 | { 0x1, 0x0, 0x1, 0x3, 0x6, PseudoVLE8FF_V_MF4_MASK }, // 100 |
| 18251 | { 0x1, 0x0, 0x1, 0x3, 0x7, PseudoVLE8FF_V_MF2_MASK }, // 101 |
| 18252 | { 0x1, 0x0, 0x1, 0x4, 0x0, PseudoVLE16FF_V_M1_MASK }, // 102 |
| 18253 | { 0x1, 0x0, 0x1, 0x4, 0x1, PseudoVLE16FF_V_M2_MASK }, // 103 |
| 18254 | { 0x1, 0x0, 0x1, 0x4, 0x2, PseudoVLE16FF_V_M4_MASK }, // 104 |
| 18255 | { 0x1, 0x0, 0x1, 0x4, 0x3, PseudoVLE16FF_V_M8_MASK }, // 105 |
| 18256 | { 0x1, 0x0, 0x1, 0x4, 0x6, PseudoVLE16FF_V_MF4_MASK }, // 106 |
| 18257 | { 0x1, 0x0, 0x1, 0x4, 0x7, PseudoVLE16FF_V_MF2_MASK }, // 107 |
| 18258 | { 0x1, 0x0, 0x1, 0x5, 0x0, PseudoVLE32FF_V_M1_MASK }, // 108 |
| 18259 | { 0x1, 0x0, 0x1, 0x5, 0x1, PseudoVLE32FF_V_M2_MASK }, // 109 |
| 18260 | { 0x1, 0x0, 0x1, 0x5, 0x2, PseudoVLE32FF_V_M4_MASK }, // 110 |
| 18261 | { 0x1, 0x0, 0x1, 0x5, 0x3, PseudoVLE32FF_V_M8_MASK }, // 111 |
| 18262 | { 0x1, 0x0, 0x1, 0x5, 0x7, PseudoVLE32FF_V_MF2_MASK }, // 112 |
| 18263 | { 0x1, 0x0, 0x1, 0x6, 0x0, PseudoVLE64FF_V_M1_MASK }, // 113 |
| 18264 | { 0x1, 0x0, 0x1, 0x6, 0x1, PseudoVLE64FF_V_M2_MASK }, // 114 |
| 18265 | { 0x1, 0x0, 0x1, 0x6, 0x2, PseudoVLE64FF_V_M4_MASK }, // 115 |
| 18266 | { 0x1, 0x0, 0x1, 0x6, 0x3, PseudoVLE64FF_V_M8_MASK }, // 116 |
| 18267 | { 0x1, 0x1, 0x0, 0x3, 0x0, PseudoVLSE8_V_M1_MASK }, // 117 |
| 18268 | { 0x1, 0x1, 0x0, 0x3, 0x1, PseudoVLSE8_V_M2_MASK }, // 118 |
| 18269 | { 0x1, 0x1, 0x0, 0x3, 0x2, PseudoVLSE8_V_M4_MASK }, // 119 |
| 18270 | { 0x1, 0x1, 0x0, 0x3, 0x3, PseudoVLSE8_V_M8_MASK }, // 120 |
| 18271 | { 0x1, 0x1, 0x0, 0x3, 0x5, PseudoVLSE8_V_MF8_MASK }, // 121 |
| 18272 | { 0x1, 0x1, 0x0, 0x3, 0x6, PseudoVLSE8_V_MF4_MASK }, // 122 |
| 18273 | { 0x1, 0x1, 0x0, 0x3, 0x7, PseudoVLSE8_V_MF2_MASK }, // 123 |
| 18274 | { 0x1, 0x1, 0x0, 0x4, 0x0, PseudoVLSE16_V_M1_MASK }, // 124 |
| 18275 | { 0x1, 0x1, 0x0, 0x4, 0x1, PseudoVLSE16_V_M2_MASK }, // 125 |
| 18276 | { 0x1, 0x1, 0x0, 0x4, 0x2, PseudoVLSE16_V_M4_MASK }, // 126 |
| 18277 | { 0x1, 0x1, 0x0, 0x4, 0x3, PseudoVLSE16_V_M8_MASK }, // 127 |
| 18278 | { 0x1, 0x1, 0x0, 0x4, 0x6, PseudoVLSE16_V_MF4_MASK }, // 128 |
| 18279 | { 0x1, 0x1, 0x0, 0x4, 0x7, PseudoVLSE16_V_MF2_MASK }, // 129 |
| 18280 | { 0x1, 0x1, 0x0, 0x5, 0x0, PseudoVLSE32_V_M1_MASK }, // 130 |
| 18281 | { 0x1, 0x1, 0x0, 0x5, 0x1, PseudoVLSE32_V_M2_MASK }, // 131 |
| 18282 | { 0x1, 0x1, 0x0, 0x5, 0x2, PseudoVLSE32_V_M4_MASK }, // 132 |
| 18283 | { 0x1, 0x1, 0x0, 0x5, 0x3, PseudoVLSE32_V_M8_MASK }, // 133 |
| 18284 | { 0x1, 0x1, 0x0, 0x5, 0x7, PseudoVLSE32_V_MF2_MASK }, // 134 |
| 18285 | { 0x1, 0x1, 0x0, 0x6, 0x0, PseudoVLSE64_V_M1_MASK }, // 135 |
| 18286 | { 0x1, 0x1, 0x0, 0x6, 0x1, PseudoVLSE64_V_M2_MASK }, // 136 |
| 18287 | { 0x1, 0x1, 0x0, 0x6, 0x2, PseudoVLSE64_V_M4_MASK }, // 137 |
| 18288 | { 0x1, 0x1, 0x0, 0x6, 0x3, PseudoVLSE64_V_M8_MASK }, // 138 |
| 18289 | }; |
| 18290 | |
| 18291 | const VLEPseudo *getVLEPseudo(uint8_t Masked, uint8_t Strided, uint8_t FF, uint8_t Log2SEW, uint8_t LMUL) { |
| 18292 | struct KeyType { |
| 18293 | uint8_t Masked; |
| 18294 | uint8_t Strided; |
| 18295 | uint8_t FF; |
| 18296 | uint8_t Log2SEW; |
| 18297 | uint8_t LMUL; |
| 18298 | }; |
| 18299 | KeyType Key = {Masked, Strided, FF, Log2SEW, LMUL}; |
| 18300 | struct Comp { |
| 18301 | bool operator()(const VLEPseudo &LHS, const KeyType &RHS) const { |
| 18302 | if (LHS.Masked < RHS.Masked) |
| 18303 | return true; |
| 18304 | if (LHS.Masked > RHS.Masked) |
| 18305 | return false; |
| 18306 | if (LHS.Strided < RHS.Strided) |
| 18307 | return true; |
| 18308 | if (LHS.Strided > RHS.Strided) |
| 18309 | return false; |
| 18310 | if (LHS.FF < RHS.FF) |
| 18311 | return true; |
| 18312 | if (LHS.FF > RHS.FF) |
| 18313 | return false; |
| 18314 | if (LHS.Log2SEW < RHS.Log2SEW) |
| 18315 | return true; |
| 18316 | if (LHS.Log2SEW > RHS.Log2SEW) |
| 18317 | return false; |
| 18318 | if (LHS.LMUL < RHS.LMUL) |
| 18319 | return true; |
| 18320 | if (LHS.LMUL > RHS.LMUL) |
| 18321 | return false; |
| 18322 | return false; |
| 18323 | } |
| 18324 | }; |
| 18325 | auto Table = ArrayRef(RISCVVLETable); |
| 18326 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 18327 | if (Idx == Table.end() || |
| 18328 | Key.Masked != Idx->Masked || |
| 18329 | Key.Strided != Idx->Strided || |
| 18330 | Key.FF != Idx->FF || |
| 18331 | Key.Log2SEW != Idx->Log2SEW || |
| 18332 | Key.LMUL != Idx->LMUL) |
| 18333 | return nullptr; |
| 18334 | |
| 18335 | return &*Idx; |
| 18336 | } |
| 18337 | #endif |
| 18338 | |
| 18339 | #ifdef GET_RISCVVLSEGTable_DECL |
| 18340 | const VLSEGPseudo *getVLSEGPseudo(uint8_t NF, uint8_t Masked, uint8_t Strided, uint8_t FF, uint8_t Log2SEW, uint8_t LMUL); |
| 18341 | #endif |
| 18342 | |
| 18343 | #ifdef GET_RISCVVLSEGTable_IMPL |
| 18344 | constexpr VLSEGPseudo RISCVVLSEGTable[] = { |
| 18345 | { 0x2, 0x0, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG2E8_V_M1 }, // 0 |
| 18346 | { 0x2, 0x0, 0x0, 0x0, 0x3, 0x1, PseudoVLSEG2E8_V_M2 }, // 1 |
| 18347 | { 0x2, 0x0, 0x0, 0x0, 0x3, 0x2, PseudoVLSEG2E8_V_M4 }, // 2 |
| 18348 | { 0x2, 0x0, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG2E8_V_MF8 }, // 3 |
| 18349 | { 0x2, 0x0, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG2E8_V_MF4 }, // 4 |
| 18350 | { 0x2, 0x0, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG2E8_V_MF2 }, // 5 |
| 18351 | { 0x2, 0x0, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG2E16_V_M1 }, // 6 |
| 18352 | { 0x2, 0x0, 0x0, 0x0, 0x4, 0x1, PseudoVLSEG2E16_V_M2 }, // 7 |
| 18353 | { 0x2, 0x0, 0x0, 0x0, 0x4, 0x2, PseudoVLSEG2E16_V_M4 }, // 8 |
| 18354 | { 0x2, 0x0, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG2E16_V_MF4 }, // 9 |
| 18355 | { 0x2, 0x0, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG2E16_V_MF2 }, // 10 |
| 18356 | { 0x2, 0x0, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG2E32_V_M1 }, // 11 |
| 18357 | { 0x2, 0x0, 0x0, 0x0, 0x5, 0x1, PseudoVLSEG2E32_V_M2 }, // 12 |
| 18358 | { 0x2, 0x0, 0x0, 0x0, 0x5, 0x2, PseudoVLSEG2E32_V_M4 }, // 13 |
| 18359 | { 0x2, 0x0, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG2E32_V_MF2 }, // 14 |
| 18360 | { 0x2, 0x0, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG2E64_V_M1 }, // 15 |
| 18361 | { 0x2, 0x0, 0x0, 0x0, 0x6, 0x1, PseudoVLSEG2E64_V_M2 }, // 16 |
| 18362 | { 0x2, 0x0, 0x0, 0x0, 0x6, 0x2, PseudoVLSEG2E64_V_M4 }, // 17 |
| 18363 | { 0x2, 0x0, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG2E8FF_V_M1 }, // 18 |
| 18364 | { 0x2, 0x0, 0x0, 0x1, 0x3, 0x1, PseudoVLSEG2E8FF_V_M2 }, // 19 |
| 18365 | { 0x2, 0x0, 0x0, 0x1, 0x3, 0x2, PseudoVLSEG2E8FF_V_M4 }, // 20 |
| 18366 | { 0x2, 0x0, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG2E8FF_V_MF8 }, // 21 |
| 18367 | { 0x2, 0x0, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG2E8FF_V_MF4 }, // 22 |
| 18368 | { 0x2, 0x0, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG2E8FF_V_MF2 }, // 23 |
| 18369 | { 0x2, 0x0, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG2E16FF_V_M1 }, // 24 |
| 18370 | { 0x2, 0x0, 0x0, 0x1, 0x4, 0x1, PseudoVLSEG2E16FF_V_M2 }, // 25 |
| 18371 | { 0x2, 0x0, 0x0, 0x1, 0x4, 0x2, PseudoVLSEG2E16FF_V_M4 }, // 26 |
| 18372 | { 0x2, 0x0, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG2E16FF_V_MF4 }, // 27 |
| 18373 | { 0x2, 0x0, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG2E16FF_V_MF2 }, // 28 |
| 18374 | { 0x2, 0x0, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG2E32FF_V_M1 }, // 29 |
| 18375 | { 0x2, 0x0, 0x0, 0x1, 0x5, 0x1, PseudoVLSEG2E32FF_V_M2 }, // 30 |
| 18376 | { 0x2, 0x0, 0x0, 0x1, 0x5, 0x2, PseudoVLSEG2E32FF_V_M4 }, // 31 |
| 18377 | { 0x2, 0x0, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG2E32FF_V_MF2 }, // 32 |
| 18378 | { 0x2, 0x0, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG2E64FF_V_M1 }, // 33 |
| 18379 | { 0x2, 0x0, 0x0, 0x1, 0x6, 0x1, PseudoVLSEG2E64FF_V_M2 }, // 34 |
| 18380 | { 0x2, 0x0, 0x0, 0x1, 0x6, 0x2, PseudoVLSEG2E64FF_V_M4 }, // 35 |
| 18381 | { 0x2, 0x0, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG2E8_V_M1 }, // 36 |
| 18382 | { 0x2, 0x0, 0x1, 0x0, 0x3, 0x1, PseudoVLSSEG2E8_V_M2 }, // 37 |
| 18383 | { 0x2, 0x0, 0x1, 0x0, 0x3, 0x2, PseudoVLSSEG2E8_V_M4 }, // 38 |
| 18384 | { 0x2, 0x0, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG2E8_V_MF8 }, // 39 |
| 18385 | { 0x2, 0x0, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG2E8_V_MF4 }, // 40 |
| 18386 | { 0x2, 0x0, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG2E8_V_MF2 }, // 41 |
| 18387 | { 0x2, 0x0, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG2E16_V_M1 }, // 42 |
| 18388 | { 0x2, 0x0, 0x1, 0x0, 0x4, 0x1, PseudoVLSSEG2E16_V_M2 }, // 43 |
| 18389 | { 0x2, 0x0, 0x1, 0x0, 0x4, 0x2, PseudoVLSSEG2E16_V_M4 }, // 44 |
| 18390 | { 0x2, 0x0, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG2E16_V_MF4 }, // 45 |
| 18391 | { 0x2, 0x0, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG2E16_V_MF2 }, // 46 |
| 18392 | { 0x2, 0x0, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG2E32_V_M1 }, // 47 |
| 18393 | { 0x2, 0x0, 0x1, 0x0, 0x5, 0x1, PseudoVLSSEG2E32_V_M2 }, // 48 |
| 18394 | { 0x2, 0x0, 0x1, 0x0, 0x5, 0x2, PseudoVLSSEG2E32_V_M4 }, // 49 |
| 18395 | { 0x2, 0x0, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG2E32_V_MF2 }, // 50 |
| 18396 | { 0x2, 0x0, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG2E64_V_M1 }, // 51 |
| 18397 | { 0x2, 0x0, 0x1, 0x0, 0x6, 0x1, PseudoVLSSEG2E64_V_M2 }, // 52 |
| 18398 | { 0x2, 0x0, 0x1, 0x0, 0x6, 0x2, PseudoVLSSEG2E64_V_M4 }, // 53 |
| 18399 | { 0x2, 0x1, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG2E8_V_M1_MASK }, // 54 |
| 18400 | { 0x2, 0x1, 0x0, 0x0, 0x3, 0x1, PseudoVLSEG2E8_V_M2_MASK }, // 55 |
| 18401 | { 0x2, 0x1, 0x0, 0x0, 0x3, 0x2, PseudoVLSEG2E8_V_M4_MASK }, // 56 |
| 18402 | { 0x2, 0x1, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG2E8_V_MF8_MASK }, // 57 |
| 18403 | { 0x2, 0x1, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG2E8_V_MF4_MASK }, // 58 |
| 18404 | { 0x2, 0x1, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG2E8_V_MF2_MASK }, // 59 |
| 18405 | { 0x2, 0x1, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG2E16_V_M1_MASK }, // 60 |
| 18406 | { 0x2, 0x1, 0x0, 0x0, 0x4, 0x1, PseudoVLSEG2E16_V_M2_MASK }, // 61 |
| 18407 | { 0x2, 0x1, 0x0, 0x0, 0x4, 0x2, PseudoVLSEG2E16_V_M4_MASK }, // 62 |
| 18408 | { 0x2, 0x1, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG2E16_V_MF4_MASK }, // 63 |
| 18409 | { 0x2, 0x1, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG2E16_V_MF2_MASK }, // 64 |
| 18410 | { 0x2, 0x1, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG2E32_V_M1_MASK }, // 65 |
| 18411 | { 0x2, 0x1, 0x0, 0x0, 0x5, 0x1, PseudoVLSEG2E32_V_M2_MASK }, // 66 |
| 18412 | { 0x2, 0x1, 0x0, 0x0, 0x5, 0x2, PseudoVLSEG2E32_V_M4_MASK }, // 67 |
| 18413 | { 0x2, 0x1, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG2E32_V_MF2_MASK }, // 68 |
| 18414 | { 0x2, 0x1, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG2E64_V_M1_MASK }, // 69 |
| 18415 | { 0x2, 0x1, 0x0, 0x0, 0x6, 0x1, PseudoVLSEG2E64_V_M2_MASK }, // 70 |
| 18416 | { 0x2, 0x1, 0x0, 0x0, 0x6, 0x2, PseudoVLSEG2E64_V_M4_MASK }, // 71 |
| 18417 | { 0x2, 0x1, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG2E8FF_V_M1_MASK }, // 72 |
| 18418 | { 0x2, 0x1, 0x0, 0x1, 0x3, 0x1, PseudoVLSEG2E8FF_V_M2_MASK }, // 73 |
| 18419 | { 0x2, 0x1, 0x0, 0x1, 0x3, 0x2, PseudoVLSEG2E8FF_V_M4_MASK }, // 74 |
| 18420 | { 0x2, 0x1, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG2E8FF_V_MF8_MASK }, // 75 |
| 18421 | { 0x2, 0x1, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG2E8FF_V_MF4_MASK }, // 76 |
| 18422 | { 0x2, 0x1, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG2E8FF_V_MF2_MASK }, // 77 |
| 18423 | { 0x2, 0x1, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG2E16FF_V_M1_MASK }, // 78 |
| 18424 | { 0x2, 0x1, 0x0, 0x1, 0x4, 0x1, PseudoVLSEG2E16FF_V_M2_MASK }, // 79 |
| 18425 | { 0x2, 0x1, 0x0, 0x1, 0x4, 0x2, PseudoVLSEG2E16FF_V_M4_MASK }, // 80 |
| 18426 | { 0x2, 0x1, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG2E16FF_V_MF4_MASK }, // 81 |
| 18427 | { 0x2, 0x1, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG2E16FF_V_MF2_MASK }, // 82 |
| 18428 | { 0x2, 0x1, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG2E32FF_V_M1_MASK }, // 83 |
| 18429 | { 0x2, 0x1, 0x0, 0x1, 0x5, 0x1, PseudoVLSEG2E32FF_V_M2_MASK }, // 84 |
| 18430 | { 0x2, 0x1, 0x0, 0x1, 0x5, 0x2, PseudoVLSEG2E32FF_V_M4_MASK }, // 85 |
| 18431 | { 0x2, 0x1, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG2E32FF_V_MF2_MASK }, // 86 |
| 18432 | { 0x2, 0x1, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG2E64FF_V_M1_MASK }, // 87 |
| 18433 | { 0x2, 0x1, 0x0, 0x1, 0x6, 0x1, PseudoVLSEG2E64FF_V_M2_MASK }, // 88 |
| 18434 | { 0x2, 0x1, 0x0, 0x1, 0x6, 0x2, PseudoVLSEG2E64FF_V_M4_MASK }, // 89 |
| 18435 | { 0x2, 0x1, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG2E8_V_M1_MASK }, // 90 |
| 18436 | { 0x2, 0x1, 0x1, 0x0, 0x3, 0x1, PseudoVLSSEG2E8_V_M2_MASK }, // 91 |
| 18437 | { 0x2, 0x1, 0x1, 0x0, 0x3, 0x2, PseudoVLSSEG2E8_V_M4_MASK }, // 92 |
| 18438 | { 0x2, 0x1, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG2E8_V_MF8_MASK }, // 93 |
| 18439 | { 0x2, 0x1, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG2E8_V_MF4_MASK }, // 94 |
| 18440 | { 0x2, 0x1, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG2E8_V_MF2_MASK }, // 95 |
| 18441 | { 0x2, 0x1, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG2E16_V_M1_MASK }, // 96 |
| 18442 | { 0x2, 0x1, 0x1, 0x0, 0x4, 0x1, PseudoVLSSEG2E16_V_M2_MASK }, // 97 |
| 18443 | { 0x2, 0x1, 0x1, 0x0, 0x4, 0x2, PseudoVLSSEG2E16_V_M4_MASK }, // 98 |
| 18444 | { 0x2, 0x1, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG2E16_V_MF4_MASK }, // 99 |
| 18445 | { 0x2, 0x1, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG2E16_V_MF2_MASK }, // 100 |
| 18446 | { 0x2, 0x1, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG2E32_V_M1_MASK }, // 101 |
| 18447 | { 0x2, 0x1, 0x1, 0x0, 0x5, 0x1, PseudoVLSSEG2E32_V_M2_MASK }, // 102 |
| 18448 | { 0x2, 0x1, 0x1, 0x0, 0x5, 0x2, PseudoVLSSEG2E32_V_M4_MASK }, // 103 |
| 18449 | { 0x2, 0x1, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG2E32_V_MF2_MASK }, // 104 |
| 18450 | { 0x2, 0x1, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG2E64_V_M1_MASK }, // 105 |
| 18451 | { 0x2, 0x1, 0x1, 0x0, 0x6, 0x1, PseudoVLSSEG2E64_V_M2_MASK }, // 106 |
| 18452 | { 0x2, 0x1, 0x1, 0x0, 0x6, 0x2, PseudoVLSSEG2E64_V_M4_MASK }, // 107 |
| 18453 | { 0x3, 0x0, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG3E8_V_M1 }, // 108 |
| 18454 | { 0x3, 0x0, 0x0, 0x0, 0x3, 0x1, PseudoVLSEG3E8_V_M2 }, // 109 |
| 18455 | { 0x3, 0x0, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG3E8_V_MF8 }, // 110 |
| 18456 | { 0x3, 0x0, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG3E8_V_MF4 }, // 111 |
| 18457 | { 0x3, 0x0, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG3E8_V_MF2 }, // 112 |
| 18458 | { 0x3, 0x0, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG3E16_V_M1 }, // 113 |
| 18459 | { 0x3, 0x0, 0x0, 0x0, 0x4, 0x1, PseudoVLSEG3E16_V_M2 }, // 114 |
| 18460 | { 0x3, 0x0, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG3E16_V_MF4 }, // 115 |
| 18461 | { 0x3, 0x0, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG3E16_V_MF2 }, // 116 |
| 18462 | { 0x3, 0x0, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG3E32_V_M1 }, // 117 |
| 18463 | { 0x3, 0x0, 0x0, 0x0, 0x5, 0x1, PseudoVLSEG3E32_V_M2 }, // 118 |
| 18464 | { 0x3, 0x0, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG3E32_V_MF2 }, // 119 |
| 18465 | { 0x3, 0x0, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG3E64_V_M1 }, // 120 |
| 18466 | { 0x3, 0x0, 0x0, 0x0, 0x6, 0x1, PseudoVLSEG3E64_V_M2 }, // 121 |
| 18467 | { 0x3, 0x0, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG3E8FF_V_M1 }, // 122 |
| 18468 | { 0x3, 0x0, 0x0, 0x1, 0x3, 0x1, PseudoVLSEG3E8FF_V_M2 }, // 123 |
| 18469 | { 0x3, 0x0, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG3E8FF_V_MF8 }, // 124 |
| 18470 | { 0x3, 0x0, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG3E8FF_V_MF4 }, // 125 |
| 18471 | { 0x3, 0x0, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG3E8FF_V_MF2 }, // 126 |
| 18472 | { 0x3, 0x0, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG3E16FF_V_M1 }, // 127 |
| 18473 | { 0x3, 0x0, 0x0, 0x1, 0x4, 0x1, PseudoVLSEG3E16FF_V_M2 }, // 128 |
| 18474 | { 0x3, 0x0, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG3E16FF_V_MF4 }, // 129 |
| 18475 | { 0x3, 0x0, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG3E16FF_V_MF2 }, // 130 |
| 18476 | { 0x3, 0x0, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG3E32FF_V_M1 }, // 131 |
| 18477 | { 0x3, 0x0, 0x0, 0x1, 0x5, 0x1, PseudoVLSEG3E32FF_V_M2 }, // 132 |
| 18478 | { 0x3, 0x0, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG3E32FF_V_MF2 }, // 133 |
| 18479 | { 0x3, 0x0, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG3E64FF_V_M1 }, // 134 |
| 18480 | { 0x3, 0x0, 0x0, 0x1, 0x6, 0x1, PseudoVLSEG3E64FF_V_M2 }, // 135 |
| 18481 | { 0x3, 0x0, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG3E8_V_M1 }, // 136 |
| 18482 | { 0x3, 0x0, 0x1, 0x0, 0x3, 0x1, PseudoVLSSEG3E8_V_M2 }, // 137 |
| 18483 | { 0x3, 0x0, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG3E8_V_MF8 }, // 138 |
| 18484 | { 0x3, 0x0, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG3E8_V_MF4 }, // 139 |
| 18485 | { 0x3, 0x0, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG3E8_V_MF2 }, // 140 |
| 18486 | { 0x3, 0x0, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG3E16_V_M1 }, // 141 |
| 18487 | { 0x3, 0x0, 0x1, 0x0, 0x4, 0x1, PseudoVLSSEG3E16_V_M2 }, // 142 |
| 18488 | { 0x3, 0x0, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG3E16_V_MF4 }, // 143 |
| 18489 | { 0x3, 0x0, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG3E16_V_MF2 }, // 144 |
| 18490 | { 0x3, 0x0, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG3E32_V_M1 }, // 145 |
| 18491 | { 0x3, 0x0, 0x1, 0x0, 0x5, 0x1, PseudoVLSSEG3E32_V_M2 }, // 146 |
| 18492 | { 0x3, 0x0, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG3E32_V_MF2 }, // 147 |
| 18493 | { 0x3, 0x0, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG3E64_V_M1 }, // 148 |
| 18494 | { 0x3, 0x0, 0x1, 0x0, 0x6, 0x1, PseudoVLSSEG3E64_V_M2 }, // 149 |
| 18495 | { 0x3, 0x1, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG3E8_V_M1_MASK }, // 150 |
| 18496 | { 0x3, 0x1, 0x0, 0x0, 0x3, 0x1, PseudoVLSEG3E8_V_M2_MASK }, // 151 |
| 18497 | { 0x3, 0x1, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG3E8_V_MF8_MASK }, // 152 |
| 18498 | { 0x3, 0x1, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG3E8_V_MF4_MASK }, // 153 |
| 18499 | { 0x3, 0x1, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG3E8_V_MF2_MASK }, // 154 |
| 18500 | { 0x3, 0x1, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG3E16_V_M1_MASK }, // 155 |
| 18501 | { 0x3, 0x1, 0x0, 0x0, 0x4, 0x1, PseudoVLSEG3E16_V_M2_MASK }, // 156 |
| 18502 | { 0x3, 0x1, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG3E16_V_MF4_MASK }, // 157 |
| 18503 | { 0x3, 0x1, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG3E16_V_MF2_MASK }, // 158 |
| 18504 | { 0x3, 0x1, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG3E32_V_M1_MASK }, // 159 |
| 18505 | { 0x3, 0x1, 0x0, 0x0, 0x5, 0x1, PseudoVLSEG3E32_V_M2_MASK }, // 160 |
| 18506 | { 0x3, 0x1, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG3E32_V_MF2_MASK }, // 161 |
| 18507 | { 0x3, 0x1, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG3E64_V_M1_MASK }, // 162 |
| 18508 | { 0x3, 0x1, 0x0, 0x0, 0x6, 0x1, PseudoVLSEG3E64_V_M2_MASK }, // 163 |
| 18509 | { 0x3, 0x1, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG3E8FF_V_M1_MASK }, // 164 |
| 18510 | { 0x3, 0x1, 0x0, 0x1, 0x3, 0x1, PseudoVLSEG3E8FF_V_M2_MASK }, // 165 |
| 18511 | { 0x3, 0x1, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG3E8FF_V_MF8_MASK }, // 166 |
| 18512 | { 0x3, 0x1, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG3E8FF_V_MF4_MASK }, // 167 |
| 18513 | { 0x3, 0x1, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG3E8FF_V_MF2_MASK }, // 168 |
| 18514 | { 0x3, 0x1, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG3E16FF_V_M1_MASK }, // 169 |
| 18515 | { 0x3, 0x1, 0x0, 0x1, 0x4, 0x1, PseudoVLSEG3E16FF_V_M2_MASK }, // 170 |
| 18516 | { 0x3, 0x1, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG3E16FF_V_MF4_MASK }, // 171 |
| 18517 | { 0x3, 0x1, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG3E16FF_V_MF2_MASK }, // 172 |
| 18518 | { 0x3, 0x1, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG3E32FF_V_M1_MASK }, // 173 |
| 18519 | { 0x3, 0x1, 0x0, 0x1, 0x5, 0x1, PseudoVLSEG3E32FF_V_M2_MASK }, // 174 |
| 18520 | { 0x3, 0x1, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG3E32FF_V_MF2_MASK }, // 175 |
| 18521 | { 0x3, 0x1, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG3E64FF_V_M1_MASK }, // 176 |
| 18522 | { 0x3, 0x1, 0x0, 0x1, 0x6, 0x1, PseudoVLSEG3E64FF_V_M2_MASK }, // 177 |
| 18523 | { 0x3, 0x1, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG3E8_V_M1_MASK }, // 178 |
| 18524 | { 0x3, 0x1, 0x1, 0x0, 0x3, 0x1, PseudoVLSSEG3E8_V_M2_MASK }, // 179 |
| 18525 | { 0x3, 0x1, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG3E8_V_MF8_MASK }, // 180 |
| 18526 | { 0x3, 0x1, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG3E8_V_MF4_MASK }, // 181 |
| 18527 | { 0x3, 0x1, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG3E8_V_MF2_MASK }, // 182 |
| 18528 | { 0x3, 0x1, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG3E16_V_M1_MASK }, // 183 |
| 18529 | { 0x3, 0x1, 0x1, 0x0, 0x4, 0x1, PseudoVLSSEG3E16_V_M2_MASK }, // 184 |
| 18530 | { 0x3, 0x1, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG3E16_V_MF4_MASK }, // 185 |
| 18531 | { 0x3, 0x1, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG3E16_V_MF2_MASK }, // 186 |
| 18532 | { 0x3, 0x1, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG3E32_V_M1_MASK }, // 187 |
| 18533 | { 0x3, 0x1, 0x1, 0x0, 0x5, 0x1, PseudoVLSSEG3E32_V_M2_MASK }, // 188 |
| 18534 | { 0x3, 0x1, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG3E32_V_MF2_MASK }, // 189 |
| 18535 | { 0x3, 0x1, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG3E64_V_M1_MASK }, // 190 |
| 18536 | { 0x3, 0x1, 0x1, 0x0, 0x6, 0x1, PseudoVLSSEG3E64_V_M2_MASK }, // 191 |
| 18537 | { 0x4, 0x0, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG4E8_V_M1 }, // 192 |
| 18538 | { 0x4, 0x0, 0x0, 0x0, 0x3, 0x1, PseudoVLSEG4E8_V_M2 }, // 193 |
| 18539 | { 0x4, 0x0, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG4E8_V_MF8 }, // 194 |
| 18540 | { 0x4, 0x0, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG4E8_V_MF4 }, // 195 |
| 18541 | { 0x4, 0x0, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG4E8_V_MF2 }, // 196 |
| 18542 | { 0x4, 0x0, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG4E16_V_M1 }, // 197 |
| 18543 | { 0x4, 0x0, 0x0, 0x0, 0x4, 0x1, PseudoVLSEG4E16_V_M2 }, // 198 |
| 18544 | { 0x4, 0x0, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG4E16_V_MF4 }, // 199 |
| 18545 | { 0x4, 0x0, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG4E16_V_MF2 }, // 200 |
| 18546 | { 0x4, 0x0, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG4E32_V_M1 }, // 201 |
| 18547 | { 0x4, 0x0, 0x0, 0x0, 0x5, 0x1, PseudoVLSEG4E32_V_M2 }, // 202 |
| 18548 | { 0x4, 0x0, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG4E32_V_MF2 }, // 203 |
| 18549 | { 0x4, 0x0, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG4E64_V_M1 }, // 204 |
| 18550 | { 0x4, 0x0, 0x0, 0x0, 0x6, 0x1, PseudoVLSEG4E64_V_M2 }, // 205 |
| 18551 | { 0x4, 0x0, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG4E8FF_V_M1 }, // 206 |
| 18552 | { 0x4, 0x0, 0x0, 0x1, 0x3, 0x1, PseudoVLSEG4E8FF_V_M2 }, // 207 |
| 18553 | { 0x4, 0x0, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG4E8FF_V_MF8 }, // 208 |
| 18554 | { 0x4, 0x0, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG4E8FF_V_MF4 }, // 209 |
| 18555 | { 0x4, 0x0, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG4E8FF_V_MF2 }, // 210 |
| 18556 | { 0x4, 0x0, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG4E16FF_V_M1 }, // 211 |
| 18557 | { 0x4, 0x0, 0x0, 0x1, 0x4, 0x1, PseudoVLSEG4E16FF_V_M2 }, // 212 |
| 18558 | { 0x4, 0x0, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG4E16FF_V_MF4 }, // 213 |
| 18559 | { 0x4, 0x0, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG4E16FF_V_MF2 }, // 214 |
| 18560 | { 0x4, 0x0, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG4E32FF_V_M1 }, // 215 |
| 18561 | { 0x4, 0x0, 0x0, 0x1, 0x5, 0x1, PseudoVLSEG4E32FF_V_M2 }, // 216 |
| 18562 | { 0x4, 0x0, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG4E32FF_V_MF2 }, // 217 |
| 18563 | { 0x4, 0x0, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG4E64FF_V_M1 }, // 218 |
| 18564 | { 0x4, 0x0, 0x0, 0x1, 0x6, 0x1, PseudoVLSEG4E64FF_V_M2 }, // 219 |
| 18565 | { 0x4, 0x0, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG4E8_V_M1 }, // 220 |
| 18566 | { 0x4, 0x0, 0x1, 0x0, 0x3, 0x1, PseudoVLSSEG4E8_V_M2 }, // 221 |
| 18567 | { 0x4, 0x0, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG4E8_V_MF8 }, // 222 |
| 18568 | { 0x4, 0x0, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG4E8_V_MF4 }, // 223 |
| 18569 | { 0x4, 0x0, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG4E8_V_MF2 }, // 224 |
| 18570 | { 0x4, 0x0, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG4E16_V_M1 }, // 225 |
| 18571 | { 0x4, 0x0, 0x1, 0x0, 0x4, 0x1, PseudoVLSSEG4E16_V_M2 }, // 226 |
| 18572 | { 0x4, 0x0, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG4E16_V_MF4 }, // 227 |
| 18573 | { 0x4, 0x0, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG4E16_V_MF2 }, // 228 |
| 18574 | { 0x4, 0x0, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG4E32_V_M1 }, // 229 |
| 18575 | { 0x4, 0x0, 0x1, 0x0, 0x5, 0x1, PseudoVLSSEG4E32_V_M2 }, // 230 |
| 18576 | { 0x4, 0x0, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG4E32_V_MF2 }, // 231 |
| 18577 | { 0x4, 0x0, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG4E64_V_M1 }, // 232 |
| 18578 | { 0x4, 0x0, 0x1, 0x0, 0x6, 0x1, PseudoVLSSEG4E64_V_M2 }, // 233 |
| 18579 | { 0x4, 0x1, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG4E8_V_M1_MASK }, // 234 |
| 18580 | { 0x4, 0x1, 0x0, 0x0, 0x3, 0x1, PseudoVLSEG4E8_V_M2_MASK }, // 235 |
| 18581 | { 0x4, 0x1, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG4E8_V_MF8_MASK }, // 236 |
| 18582 | { 0x4, 0x1, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG4E8_V_MF4_MASK }, // 237 |
| 18583 | { 0x4, 0x1, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG4E8_V_MF2_MASK }, // 238 |
| 18584 | { 0x4, 0x1, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG4E16_V_M1_MASK }, // 239 |
| 18585 | { 0x4, 0x1, 0x0, 0x0, 0x4, 0x1, PseudoVLSEG4E16_V_M2_MASK }, // 240 |
| 18586 | { 0x4, 0x1, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG4E16_V_MF4_MASK }, // 241 |
| 18587 | { 0x4, 0x1, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG4E16_V_MF2_MASK }, // 242 |
| 18588 | { 0x4, 0x1, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG4E32_V_M1_MASK }, // 243 |
| 18589 | { 0x4, 0x1, 0x0, 0x0, 0x5, 0x1, PseudoVLSEG4E32_V_M2_MASK }, // 244 |
| 18590 | { 0x4, 0x1, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG4E32_V_MF2_MASK }, // 245 |
| 18591 | { 0x4, 0x1, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG4E64_V_M1_MASK }, // 246 |
| 18592 | { 0x4, 0x1, 0x0, 0x0, 0x6, 0x1, PseudoVLSEG4E64_V_M2_MASK }, // 247 |
| 18593 | { 0x4, 0x1, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG4E8FF_V_M1_MASK }, // 248 |
| 18594 | { 0x4, 0x1, 0x0, 0x1, 0x3, 0x1, PseudoVLSEG4E8FF_V_M2_MASK }, // 249 |
| 18595 | { 0x4, 0x1, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG4E8FF_V_MF8_MASK }, // 250 |
| 18596 | { 0x4, 0x1, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG4E8FF_V_MF4_MASK }, // 251 |
| 18597 | { 0x4, 0x1, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG4E8FF_V_MF2_MASK }, // 252 |
| 18598 | { 0x4, 0x1, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG4E16FF_V_M1_MASK }, // 253 |
| 18599 | { 0x4, 0x1, 0x0, 0x1, 0x4, 0x1, PseudoVLSEG4E16FF_V_M2_MASK }, // 254 |
| 18600 | { 0x4, 0x1, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG4E16FF_V_MF4_MASK }, // 255 |
| 18601 | { 0x4, 0x1, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG4E16FF_V_MF2_MASK }, // 256 |
| 18602 | { 0x4, 0x1, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG4E32FF_V_M1_MASK }, // 257 |
| 18603 | { 0x4, 0x1, 0x0, 0x1, 0x5, 0x1, PseudoVLSEG4E32FF_V_M2_MASK }, // 258 |
| 18604 | { 0x4, 0x1, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG4E32FF_V_MF2_MASK }, // 259 |
| 18605 | { 0x4, 0x1, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG4E64FF_V_M1_MASK }, // 260 |
| 18606 | { 0x4, 0x1, 0x0, 0x1, 0x6, 0x1, PseudoVLSEG4E64FF_V_M2_MASK }, // 261 |
| 18607 | { 0x4, 0x1, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG4E8_V_M1_MASK }, // 262 |
| 18608 | { 0x4, 0x1, 0x1, 0x0, 0x3, 0x1, PseudoVLSSEG4E8_V_M2_MASK }, // 263 |
| 18609 | { 0x4, 0x1, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG4E8_V_MF8_MASK }, // 264 |
| 18610 | { 0x4, 0x1, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG4E8_V_MF4_MASK }, // 265 |
| 18611 | { 0x4, 0x1, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG4E8_V_MF2_MASK }, // 266 |
| 18612 | { 0x4, 0x1, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG4E16_V_M1_MASK }, // 267 |
| 18613 | { 0x4, 0x1, 0x1, 0x0, 0x4, 0x1, PseudoVLSSEG4E16_V_M2_MASK }, // 268 |
| 18614 | { 0x4, 0x1, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG4E16_V_MF4_MASK }, // 269 |
| 18615 | { 0x4, 0x1, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG4E16_V_MF2_MASK }, // 270 |
| 18616 | { 0x4, 0x1, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG4E32_V_M1_MASK }, // 271 |
| 18617 | { 0x4, 0x1, 0x1, 0x0, 0x5, 0x1, PseudoVLSSEG4E32_V_M2_MASK }, // 272 |
| 18618 | { 0x4, 0x1, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG4E32_V_MF2_MASK }, // 273 |
| 18619 | { 0x4, 0x1, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG4E64_V_M1_MASK }, // 274 |
| 18620 | { 0x4, 0x1, 0x1, 0x0, 0x6, 0x1, PseudoVLSSEG4E64_V_M2_MASK }, // 275 |
| 18621 | { 0x5, 0x0, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG5E8_V_M1 }, // 276 |
| 18622 | { 0x5, 0x0, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG5E8_V_MF8 }, // 277 |
| 18623 | { 0x5, 0x0, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG5E8_V_MF4 }, // 278 |
| 18624 | { 0x5, 0x0, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG5E8_V_MF2 }, // 279 |
| 18625 | { 0x5, 0x0, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG5E16_V_M1 }, // 280 |
| 18626 | { 0x5, 0x0, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG5E16_V_MF4 }, // 281 |
| 18627 | { 0x5, 0x0, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG5E16_V_MF2 }, // 282 |
| 18628 | { 0x5, 0x0, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG5E32_V_M1 }, // 283 |
| 18629 | { 0x5, 0x0, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG5E32_V_MF2 }, // 284 |
| 18630 | { 0x5, 0x0, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG5E64_V_M1 }, // 285 |
| 18631 | { 0x5, 0x0, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG5E8FF_V_M1 }, // 286 |
| 18632 | { 0x5, 0x0, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG5E8FF_V_MF8 }, // 287 |
| 18633 | { 0x5, 0x0, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG5E8FF_V_MF4 }, // 288 |
| 18634 | { 0x5, 0x0, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG5E8FF_V_MF2 }, // 289 |
| 18635 | { 0x5, 0x0, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG5E16FF_V_M1 }, // 290 |
| 18636 | { 0x5, 0x0, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG5E16FF_V_MF4 }, // 291 |
| 18637 | { 0x5, 0x0, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG5E16FF_V_MF2 }, // 292 |
| 18638 | { 0x5, 0x0, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG5E32FF_V_M1 }, // 293 |
| 18639 | { 0x5, 0x0, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG5E32FF_V_MF2 }, // 294 |
| 18640 | { 0x5, 0x0, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG5E64FF_V_M1 }, // 295 |
| 18641 | { 0x5, 0x0, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG5E8_V_M1 }, // 296 |
| 18642 | { 0x5, 0x0, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG5E8_V_MF8 }, // 297 |
| 18643 | { 0x5, 0x0, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG5E8_V_MF4 }, // 298 |
| 18644 | { 0x5, 0x0, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG5E8_V_MF2 }, // 299 |
| 18645 | { 0x5, 0x0, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG5E16_V_M1 }, // 300 |
| 18646 | { 0x5, 0x0, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG5E16_V_MF4 }, // 301 |
| 18647 | { 0x5, 0x0, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG5E16_V_MF2 }, // 302 |
| 18648 | { 0x5, 0x0, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG5E32_V_M1 }, // 303 |
| 18649 | { 0x5, 0x0, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG5E32_V_MF2 }, // 304 |
| 18650 | { 0x5, 0x0, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG5E64_V_M1 }, // 305 |
| 18651 | { 0x5, 0x1, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG5E8_V_M1_MASK }, // 306 |
| 18652 | { 0x5, 0x1, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG5E8_V_MF8_MASK }, // 307 |
| 18653 | { 0x5, 0x1, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG5E8_V_MF4_MASK }, // 308 |
| 18654 | { 0x5, 0x1, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG5E8_V_MF2_MASK }, // 309 |
| 18655 | { 0x5, 0x1, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG5E16_V_M1_MASK }, // 310 |
| 18656 | { 0x5, 0x1, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG5E16_V_MF4_MASK }, // 311 |
| 18657 | { 0x5, 0x1, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG5E16_V_MF2_MASK }, // 312 |
| 18658 | { 0x5, 0x1, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG5E32_V_M1_MASK }, // 313 |
| 18659 | { 0x5, 0x1, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG5E32_V_MF2_MASK }, // 314 |
| 18660 | { 0x5, 0x1, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG5E64_V_M1_MASK }, // 315 |
| 18661 | { 0x5, 0x1, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG5E8FF_V_M1_MASK }, // 316 |
| 18662 | { 0x5, 0x1, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG5E8FF_V_MF8_MASK }, // 317 |
| 18663 | { 0x5, 0x1, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG5E8FF_V_MF4_MASK }, // 318 |
| 18664 | { 0x5, 0x1, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG5E8FF_V_MF2_MASK }, // 319 |
| 18665 | { 0x5, 0x1, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG5E16FF_V_M1_MASK }, // 320 |
| 18666 | { 0x5, 0x1, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG5E16FF_V_MF4_MASK }, // 321 |
| 18667 | { 0x5, 0x1, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG5E16FF_V_MF2_MASK }, // 322 |
| 18668 | { 0x5, 0x1, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG5E32FF_V_M1_MASK }, // 323 |
| 18669 | { 0x5, 0x1, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG5E32FF_V_MF2_MASK }, // 324 |
| 18670 | { 0x5, 0x1, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG5E64FF_V_M1_MASK }, // 325 |
| 18671 | { 0x5, 0x1, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG5E8_V_M1_MASK }, // 326 |
| 18672 | { 0x5, 0x1, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG5E8_V_MF8_MASK }, // 327 |
| 18673 | { 0x5, 0x1, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG5E8_V_MF4_MASK }, // 328 |
| 18674 | { 0x5, 0x1, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG5E8_V_MF2_MASK }, // 329 |
| 18675 | { 0x5, 0x1, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG5E16_V_M1_MASK }, // 330 |
| 18676 | { 0x5, 0x1, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG5E16_V_MF4_MASK }, // 331 |
| 18677 | { 0x5, 0x1, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG5E16_V_MF2_MASK }, // 332 |
| 18678 | { 0x5, 0x1, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG5E32_V_M1_MASK }, // 333 |
| 18679 | { 0x5, 0x1, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG5E32_V_MF2_MASK }, // 334 |
| 18680 | { 0x5, 0x1, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG5E64_V_M1_MASK }, // 335 |
| 18681 | { 0x6, 0x0, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG6E8_V_M1 }, // 336 |
| 18682 | { 0x6, 0x0, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG6E8_V_MF8 }, // 337 |
| 18683 | { 0x6, 0x0, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG6E8_V_MF4 }, // 338 |
| 18684 | { 0x6, 0x0, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG6E8_V_MF2 }, // 339 |
| 18685 | { 0x6, 0x0, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG6E16_V_M1 }, // 340 |
| 18686 | { 0x6, 0x0, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG6E16_V_MF4 }, // 341 |
| 18687 | { 0x6, 0x0, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG6E16_V_MF2 }, // 342 |
| 18688 | { 0x6, 0x0, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG6E32_V_M1 }, // 343 |
| 18689 | { 0x6, 0x0, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG6E32_V_MF2 }, // 344 |
| 18690 | { 0x6, 0x0, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG6E64_V_M1 }, // 345 |
| 18691 | { 0x6, 0x0, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG6E8FF_V_M1 }, // 346 |
| 18692 | { 0x6, 0x0, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG6E8FF_V_MF8 }, // 347 |
| 18693 | { 0x6, 0x0, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG6E8FF_V_MF4 }, // 348 |
| 18694 | { 0x6, 0x0, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG6E8FF_V_MF2 }, // 349 |
| 18695 | { 0x6, 0x0, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG6E16FF_V_M1 }, // 350 |
| 18696 | { 0x6, 0x0, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG6E16FF_V_MF4 }, // 351 |
| 18697 | { 0x6, 0x0, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG6E16FF_V_MF2 }, // 352 |
| 18698 | { 0x6, 0x0, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG6E32FF_V_M1 }, // 353 |
| 18699 | { 0x6, 0x0, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG6E32FF_V_MF2 }, // 354 |
| 18700 | { 0x6, 0x0, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG6E64FF_V_M1 }, // 355 |
| 18701 | { 0x6, 0x0, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG6E8_V_M1 }, // 356 |
| 18702 | { 0x6, 0x0, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG6E8_V_MF8 }, // 357 |
| 18703 | { 0x6, 0x0, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG6E8_V_MF4 }, // 358 |
| 18704 | { 0x6, 0x0, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG6E8_V_MF2 }, // 359 |
| 18705 | { 0x6, 0x0, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG6E16_V_M1 }, // 360 |
| 18706 | { 0x6, 0x0, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG6E16_V_MF4 }, // 361 |
| 18707 | { 0x6, 0x0, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG6E16_V_MF2 }, // 362 |
| 18708 | { 0x6, 0x0, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG6E32_V_M1 }, // 363 |
| 18709 | { 0x6, 0x0, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG6E32_V_MF2 }, // 364 |
| 18710 | { 0x6, 0x0, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG6E64_V_M1 }, // 365 |
| 18711 | { 0x6, 0x1, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG6E8_V_M1_MASK }, // 366 |
| 18712 | { 0x6, 0x1, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG6E8_V_MF8_MASK }, // 367 |
| 18713 | { 0x6, 0x1, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG6E8_V_MF4_MASK }, // 368 |
| 18714 | { 0x6, 0x1, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG6E8_V_MF2_MASK }, // 369 |
| 18715 | { 0x6, 0x1, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG6E16_V_M1_MASK }, // 370 |
| 18716 | { 0x6, 0x1, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG6E16_V_MF4_MASK }, // 371 |
| 18717 | { 0x6, 0x1, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG6E16_V_MF2_MASK }, // 372 |
| 18718 | { 0x6, 0x1, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG6E32_V_M1_MASK }, // 373 |
| 18719 | { 0x6, 0x1, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG6E32_V_MF2_MASK }, // 374 |
| 18720 | { 0x6, 0x1, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG6E64_V_M1_MASK }, // 375 |
| 18721 | { 0x6, 0x1, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG6E8FF_V_M1_MASK }, // 376 |
| 18722 | { 0x6, 0x1, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG6E8FF_V_MF8_MASK }, // 377 |
| 18723 | { 0x6, 0x1, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG6E8FF_V_MF4_MASK }, // 378 |
| 18724 | { 0x6, 0x1, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG6E8FF_V_MF2_MASK }, // 379 |
| 18725 | { 0x6, 0x1, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG6E16FF_V_M1_MASK }, // 380 |
| 18726 | { 0x6, 0x1, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG6E16FF_V_MF4_MASK }, // 381 |
| 18727 | { 0x6, 0x1, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG6E16FF_V_MF2_MASK }, // 382 |
| 18728 | { 0x6, 0x1, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG6E32FF_V_M1_MASK }, // 383 |
| 18729 | { 0x6, 0x1, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG6E32FF_V_MF2_MASK }, // 384 |
| 18730 | { 0x6, 0x1, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG6E64FF_V_M1_MASK }, // 385 |
| 18731 | { 0x6, 0x1, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG6E8_V_M1_MASK }, // 386 |
| 18732 | { 0x6, 0x1, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG6E8_V_MF8_MASK }, // 387 |
| 18733 | { 0x6, 0x1, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG6E8_V_MF4_MASK }, // 388 |
| 18734 | { 0x6, 0x1, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG6E8_V_MF2_MASK }, // 389 |
| 18735 | { 0x6, 0x1, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG6E16_V_M1_MASK }, // 390 |
| 18736 | { 0x6, 0x1, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG6E16_V_MF4_MASK }, // 391 |
| 18737 | { 0x6, 0x1, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG6E16_V_MF2_MASK }, // 392 |
| 18738 | { 0x6, 0x1, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG6E32_V_M1_MASK }, // 393 |
| 18739 | { 0x6, 0x1, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG6E32_V_MF2_MASK }, // 394 |
| 18740 | { 0x6, 0x1, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG6E64_V_M1_MASK }, // 395 |
| 18741 | { 0x7, 0x0, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG7E8_V_M1 }, // 396 |
| 18742 | { 0x7, 0x0, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG7E8_V_MF8 }, // 397 |
| 18743 | { 0x7, 0x0, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG7E8_V_MF4 }, // 398 |
| 18744 | { 0x7, 0x0, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG7E8_V_MF2 }, // 399 |
| 18745 | { 0x7, 0x0, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG7E16_V_M1 }, // 400 |
| 18746 | { 0x7, 0x0, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG7E16_V_MF4 }, // 401 |
| 18747 | { 0x7, 0x0, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG7E16_V_MF2 }, // 402 |
| 18748 | { 0x7, 0x0, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG7E32_V_M1 }, // 403 |
| 18749 | { 0x7, 0x0, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG7E32_V_MF2 }, // 404 |
| 18750 | { 0x7, 0x0, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG7E64_V_M1 }, // 405 |
| 18751 | { 0x7, 0x0, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG7E8FF_V_M1 }, // 406 |
| 18752 | { 0x7, 0x0, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG7E8FF_V_MF8 }, // 407 |
| 18753 | { 0x7, 0x0, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG7E8FF_V_MF4 }, // 408 |
| 18754 | { 0x7, 0x0, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG7E8FF_V_MF2 }, // 409 |
| 18755 | { 0x7, 0x0, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG7E16FF_V_M1 }, // 410 |
| 18756 | { 0x7, 0x0, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG7E16FF_V_MF4 }, // 411 |
| 18757 | { 0x7, 0x0, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG7E16FF_V_MF2 }, // 412 |
| 18758 | { 0x7, 0x0, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG7E32FF_V_M1 }, // 413 |
| 18759 | { 0x7, 0x0, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG7E32FF_V_MF2 }, // 414 |
| 18760 | { 0x7, 0x0, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG7E64FF_V_M1 }, // 415 |
| 18761 | { 0x7, 0x0, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG7E8_V_M1 }, // 416 |
| 18762 | { 0x7, 0x0, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG7E8_V_MF8 }, // 417 |
| 18763 | { 0x7, 0x0, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG7E8_V_MF4 }, // 418 |
| 18764 | { 0x7, 0x0, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG7E8_V_MF2 }, // 419 |
| 18765 | { 0x7, 0x0, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG7E16_V_M1 }, // 420 |
| 18766 | { 0x7, 0x0, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG7E16_V_MF4 }, // 421 |
| 18767 | { 0x7, 0x0, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG7E16_V_MF2 }, // 422 |
| 18768 | { 0x7, 0x0, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG7E32_V_M1 }, // 423 |
| 18769 | { 0x7, 0x0, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG7E32_V_MF2 }, // 424 |
| 18770 | { 0x7, 0x0, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG7E64_V_M1 }, // 425 |
| 18771 | { 0x7, 0x1, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG7E8_V_M1_MASK }, // 426 |
| 18772 | { 0x7, 0x1, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG7E8_V_MF8_MASK }, // 427 |
| 18773 | { 0x7, 0x1, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG7E8_V_MF4_MASK }, // 428 |
| 18774 | { 0x7, 0x1, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG7E8_V_MF2_MASK }, // 429 |
| 18775 | { 0x7, 0x1, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG7E16_V_M1_MASK }, // 430 |
| 18776 | { 0x7, 0x1, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG7E16_V_MF4_MASK }, // 431 |
| 18777 | { 0x7, 0x1, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG7E16_V_MF2_MASK }, // 432 |
| 18778 | { 0x7, 0x1, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG7E32_V_M1_MASK }, // 433 |
| 18779 | { 0x7, 0x1, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG7E32_V_MF2_MASK }, // 434 |
| 18780 | { 0x7, 0x1, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG7E64_V_M1_MASK }, // 435 |
| 18781 | { 0x7, 0x1, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG7E8FF_V_M1_MASK }, // 436 |
| 18782 | { 0x7, 0x1, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG7E8FF_V_MF8_MASK }, // 437 |
| 18783 | { 0x7, 0x1, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG7E8FF_V_MF4_MASK }, // 438 |
| 18784 | { 0x7, 0x1, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG7E8FF_V_MF2_MASK }, // 439 |
| 18785 | { 0x7, 0x1, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG7E16FF_V_M1_MASK }, // 440 |
| 18786 | { 0x7, 0x1, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG7E16FF_V_MF4_MASK }, // 441 |
| 18787 | { 0x7, 0x1, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG7E16FF_V_MF2_MASK }, // 442 |
| 18788 | { 0x7, 0x1, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG7E32FF_V_M1_MASK }, // 443 |
| 18789 | { 0x7, 0x1, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG7E32FF_V_MF2_MASK }, // 444 |
| 18790 | { 0x7, 0x1, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG7E64FF_V_M1_MASK }, // 445 |
| 18791 | { 0x7, 0x1, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG7E8_V_M1_MASK }, // 446 |
| 18792 | { 0x7, 0x1, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG7E8_V_MF8_MASK }, // 447 |
| 18793 | { 0x7, 0x1, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG7E8_V_MF4_MASK }, // 448 |
| 18794 | { 0x7, 0x1, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG7E8_V_MF2_MASK }, // 449 |
| 18795 | { 0x7, 0x1, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG7E16_V_M1_MASK }, // 450 |
| 18796 | { 0x7, 0x1, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG7E16_V_MF4_MASK }, // 451 |
| 18797 | { 0x7, 0x1, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG7E16_V_MF2_MASK }, // 452 |
| 18798 | { 0x7, 0x1, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG7E32_V_M1_MASK }, // 453 |
| 18799 | { 0x7, 0x1, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG7E32_V_MF2_MASK }, // 454 |
| 18800 | { 0x7, 0x1, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG7E64_V_M1_MASK }, // 455 |
| 18801 | { 0x8, 0x0, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG8E8_V_M1 }, // 456 |
| 18802 | { 0x8, 0x0, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG8E8_V_MF8 }, // 457 |
| 18803 | { 0x8, 0x0, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG8E8_V_MF4 }, // 458 |
| 18804 | { 0x8, 0x0, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG8E8_V_MF2 }, // 459 |
| 18805 | { 0x8, 0x0, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG8E16_V_M1 }, // 460 |
| 18806 | { 0x8, 0x0, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG8E16_V_MF4 }, // 461 |
| 18807 | { 0x8, 0x0, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG8E16_V_MF2 }, // 462 |
| 18808 | { 0x8, 0x0, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG8E32_V_M1 }, // 463 |
| 18809 | { 0x8, 0x0, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG8E32_V_MF2 }, // 464 |
| 18810 | { 0x8, 0x0, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG8E64_V_M1 }, // 465 |
| 18811 | { 0x8, 0x0, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG8E8FF_V_M1 }, // 466 |
| 18812 | { 0x8, 0x0, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG8E8FF_V_MF8 }, // 467 |
| 18813 | { 0x8, 0x0, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG8E8FF_V_MF4 }, // 468 |
| 18814 | { 0x8, 0x0, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG8E8FF_V_MF2 }, // 469 |
| 18815 | { 0x8, 0x0, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG8E16FF_V_M1 }, // 470 |
| 18816 | { 0x8, 0x0, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG8E16FF_V_MF4 }, // 471 |
| 18817 | { 0x8, 0x0, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG8E16FF_V_MF2 }, // 472 |
| 18818 | { 0x8, 0x0, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG8E32FF_V_M1 }, // 473 |
| 18819 | { 0x8, 0x0, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG8E32FF_V_MF2 }, // 474 |
| 18820 | { 0x8, 0x0, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG8E64FF_V_M1 }, // 475 |
| 18821 | { 0x8, 0x0, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG8E8_V_M1 }, // 476 |
| 18822 | { 0x8, 0x0, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG8E8_V_MF8 }, // 477 |
| 18823 | { 0x8, 0x0, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG8E8_V_MF4 }, // 478 |
| 18824 | { 0x8, 0x0, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG8E8_V_MF2 }, // 479 |
| 18825 | { 0x8, 0x0, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG8E16_V_M1 }, // 480 |
| 18826 | { 0x8, 0x0, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG8E16_V_MF4 }, // 481 |
| 18827 | { 0x8, 0x0, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG8E16_V_MF2 }, // 482 |
| 18828 | { 0x8, 0x0, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG8E32_V_M1 }, // 483 |
| 18829 | { 0x8, 0x0, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG8E32_V_MF2 }, // 484 |
| 18830 | { 0x8, 0x0, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG8E64_V_M1 }, // 485 |
| 18831 | { 0x8, 0x1, 0x0, 0x0, 0x3, 0x0, PseudoVLSEG8E8_V_M1_MASK }, // 486 |
| 18832 | { 0x8, 0x1, 0x0, 0x0, 0x3, 0x5, PseudoVLSEG8E8_V_MF8_MASK }, // 487 |
| 18833 | { 0x8, 0x1, 0x0, 0x0, 0x3, 0x6, PseudoVLSEG8E8_V_MF4_MASK }, // 488 |
| 18834 | { 0x8, 0x1, 0x0, 0x0, 0x3, 0x7, PseudoVLSEG8E8_V_MF2_MASK }, // 489 |
| 18835 | { 0x8, 0x1, 0x0, 0x0, 0x4, 0x0, PseudoVLSEG8E16_V_M1_MASK }, // 490 |
| 18836 | { 0x8, 0x1, 0x0, 0x0, 0x4, 0x6, PseudoVLSEG8E16_V_MF4_MASK }, // 491 |
| 18837 | { 0x8, 0x1, 0x0, 0x0, 0x4, 0x7, PseudoVLSEG8E16_V_MF2_MASK }, // 492 |
| 18838 | { 0x8, 0x1, 0x0, 0x0, 0x5, 0x0, PseudoVLSEG8E32_V_M1_MASK }, // 493 |
| 18839 | { 0x8, 0x1, 0x0, 0x0, 0x5, 0x7, PseudoVLSEG8E32_V_MF2_MASK }, // 494 |
| 18840 | { 0x8, 0x1, 0x0, 0x0, 0x6, 0x0, PseudoVLSEG8E64_V_M1_MASK }, // 495 |
| 18841 | { 0x8, 0x1, 0x0, 0x1, 0x3, 0x0, PseudoVLSEG8E8FF_V_M1_MASK }, // 496 |
| 18842 | { 0x8, 0x1, 0x0, 0x1, 0x3, 0x5, PseudoVLSEG8E8FF_V_MF8_MASK }, // 497 |
| 18843 | { 0x8, 0x1, 0x0, 0x1, 0x3, 0x6, PseudoVLSEG8E8FF_V_MF4_MASK }, // 498 |
| 18844 | { 0x8, 0x1, 0x0, 0x1, 0x3, 0x7, PseudoVLSEG8E8FF_V_MF2_MASK }, // 499 |
| 18845 | { 0x8, 0x1, 0x0, 0x1, 0x4, 0x0, PseudoVLSEG8E16FF_V_M1_MASK }, // 500 |
| 18846 | { 0x8, 0x1, 0x0, 0x1, 0x4, 0x6, PseudoVLSEG8E16FF_V_MF4_MASK }, // 501 |
| 18847 | { 0x8, 0x1, 0x0, 0x1, 0x4, 0x7, PseudoVLSEG8E16FF_V_MF2_MASK }, // 502 |
| 18848 | { 0x8, 0x1, 0x0, 0x1, 0x5, 0x0, PseudoVLSEG8E32FF_V_M1_MASK }, // 503 |
| 18849 | { 0x8, 0x1, 0x0, 0x1, 0x5, 0x7, PseudoVLSEG8E32FF_V_MF2_MASK }, // 504 |
| 18850 | { 0x8, 0x1, 0x0, 0x1, 0x6, 0x0, PseudoVLSEG8E64FF_V_M1_MASK }, // 505 |
| 18851 | { 0x8, 0x1, 0x1, 0x0, 0x3, 0x0, PseudoVLSSEG8E8_V_M1_MASK }, // 506 |
| 18852 | { 0x8, 0x1, 0x1, 0x0, 0x3, 0x5, PseudoVLSSEG8E8_V_MF8_MASK }, // 507 |
| 18853 | { 0x8, 0x1, 0x1, 0x0, 0x3, 0x6, PseudoVLSSEG8E8_V_MF4_MASK }, // 508 |
| 18854 | { 0x8, 0x1, 0x1, 0x0, 0x3, 0x7, PseudoVLSSEG8E8_V_MF2_MASK }, // 509 |
| 18855 | { 0x8, 0x1, 0x1, 0x0, 0x4, 0x0, PseudoVLSSEG8E16_V_M1_MASK }, // 510 |
| 18856 | { 0x8, 0x1, 0x1, 0x0, 0x4, 0x6, PseudoVLSSEG8E16_V_MF4_MASK }, // 511 |
| 18857 | { 0x8, 0x1, 0x1, 0x0, 0x4, 0x7, PseudoVLSSEG8E16_V_MF2_MASK }, // 512 |
| 18858 | { 0x8, 0x1, 0x1, 0x0, 0x5, 0x0, PseudoVLSSEG8E32_V_M1_MASK }, // 513 |
| 18859 | { 0x8, 0x1, 0x1, 0x0, 0x5, 0x7, PseudoVLSSEG8E32_V_MF2_MASK }, // 514 |
| 18860 | { 0x8, 0x1, 0x1, 0x0, 0x6, 0x0, PseudoVLSSEG8E64_V_M1_MASK }, // 515 |
| 18861 | }; |
| 18862 | |
| 18863 | const VLSEGPseudo *getVLSEGPseudo(uint8_t NF, uint8_t Masked, uint8_t Strided, uint8_t FF, uint8_t Log2SEW, uint8_t LMUL) { |
| 18864 | struct KeyType { |
| 18865 | uint8_t NF; |
| 18866 | uint8_t Masked; |
| 18867 | uint8_t Strided; |
| 18868 | uint8_t FF; |
| 18869 | uint8_t Log2SEW; |
| 18870 | uint8_t LMUL; |
| 18871 | }; |
| 18872 | KeyType Key = {NF, Masked, Strided, FF, Log2SEW, LMUL}; |
| 18873 | struct Comp { |
| 18874 | bool operator()(const VLSEGPseudo &LHS, const KeyType &RHS) const { |
| 18875 | if (LHS.NF < RHS.NF) |
| 18876 | return true; |
| 18877 | if (LHS.NF > RHS.NF) |
| 18878 | return false; |
| 18879 | if (LHS.Masked < RHS.Masked) |
| 18880 | return true; |
| 18881 | if (LHS.Masked > RHS.Masked) |
| 18882 | return false; |
| 18883 | if (LHS.Strided < RHS.Strided) |
| 18884 | return true; |
| 18885 | if (LHS.Strided > RHS.Strided) |
| 18886 | return false; |
| 18887 | if (LHS.FF < RHS.FF) |
| 18888 | return true; |
| 18889 | if (LHS.FF > RHS.FF) |
| 18890 | return false; |
| 18891 | if (LHS.Log2SEW < RHS.Log2SEW) |
| 18892 | return true; |
| 18893 | if (LHS.Log2SEW > RHS.Log2SEW) |
| 18894 | return false; |
| 18895 | if (LHS.LMUL < RHS.LMUL) |
| 18896 | return true; |
| 18897 | if (LHS.LMUL > RHS.LMUL) |
| 18898 | return false; |
| 18899 | return false; |
| 18900 | } |
| 18901 | }; |
| 18902 | auto Table = ArrayRef(RISCVVLSEGTable); |
| 18903 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 18904 | if (Idx == Table.end() || |
| 18905 | Key.NF != Idx->NF || |
| 18906 | Key.Masked != Idx->Masked || |
| 18907 | Key.Strided != Idx->Strided || |
| 18908 | Key.FF != Idx->FF || |
| 18909 | Key.Log2SEW != Idx->Log2SEW || |
| 18910 | Key.LMUL != Idx->LMUL) |
| 18911 | return nullptr; |
| 18912 | |
| 18913 | return &*Idx; |
| 18914 | } |
| 18915 | #endif |
| 18916 | |
| 18917 | #ifdef GET_RISCVVLXSEGTable_DECL |
| 18918 | const VLXSEGPseudo *getVLXSEGPseudo(uint8_t NF, uint8_t Masked, uint8_t Ordered, uint8_t Log2SEW, uint8_t LMUL, uint8_t IndexLMUL); |
| 18919 | #endif |
| 18920 | |
| 18921 | #ifdef GET_RISCVVLXSEGTable_IMPL |
| 18922 | constexpr VLXSEGPseudo RISCVVLXSEGTable[] = { |
| 18923 | { 0x2, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG2EI8_V_M1_M1 }, // 0 |
| 18924 | { 0x2, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG2EI8_V_MF8_M1 }, // 1 |
| 18925 | { 0x2, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG2EI8_V_MF4_M1 }, // 2 |
| 18926 | { 0x2, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG2EI8_V_MF2_M1 }, // 3 |
| 18927 | { 0x2, 0x0, 0x0, 0x3, 0x1, 0x0, PseudoVLUXSEG2EI8_V_M1_M2 }, // 4 |
| 18928 | { 0x2, 0x0, 0x0, 0x3, 0x1, 0x1, PseudoVLUXSEG2EI8_V_M2_M2 }, // 5 |
| 18929 | { 0x2, 0x0, 0x0, 0x3, 0x1, 0x6, PseudoVLUXSEG2EI8_V_MF4_M2 }, // 6 |
| 18930 | { 0x2, 0x0, 0x0, 0x3, 0x1, 0x7, PseudoVLUXSEG2EI8_V_MF2_M2 }, // 7 |
| 18931 | { 0x2, 0x0, 0x0, 0x3, 0x2, 0x0, PseudoVLUXSEG2EI8_V_M1_M4 }, // 8 |
| 18932 | { 0x2, 0x0, 0x0, 0x3, 0x2, 0x1, PseudoVLUXSEG2EI8_V_M2_M4 }, // 9 |
| 18933 | { 0x2, 0x0, 0x0, 0x3, 0x2, 0x2, PseudoVLUXSEG2EI8_V_M4_M4 }, // 10 |
| 18934 | { 0x2, 0x0, 0x0, 0x3, 0x2, 0x7, PseudoVLUXSEG2EI8_V_MF2_M4 }, // 11 |
| 18935 | { 0x2, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG2EI8_V_MF8_MF8 }, // 12 |
| 18936 | { 0x2, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG2EI8_V_MF8_MF4 }, // 13 |
| 18937 | { 0x2, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG2EI8_V_MF4_MF4 }, // 14 |
| 18938 | { 0x2, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG2EI8_V_MF8_MF2 }, // 15 |
| 18939 | { 0x2, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG2EI8_V_MF4_MF2 }, // 16 |
| 18940 | { 0x2, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG2EI8_V_MF2_MF2 }, // 17 |
| 18941 | { 0x2, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG2EI16_V_M1_M1 }, // 18 |
| 18942 | { 0x2, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG2EI16_V_M2_M1 }, // 19 |
| 18943 | { 0x2, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG2EI16_V_MF4_M1 }, // 20 |
| 18944 | { 0x2, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG2EI16_V_MF2_M1 }, // 21 |
| 18945 | { 0x2, 0x0, 0x0, 0x4, 0x1, 0x0, PseudoVLUXSEG2EI16_V_M1_M2 }, // 22 |
| 18946 | { 0x2, 0x0, 0x0, 0x4, 0x1, 0x1, PseudoVLUXSEG2EI16_V_M2_M2 }, // 23 |
| 18947 | { 0x2, 0x0, 0x0, 0x4, 0x1, 0x2, PseudoVLUXSEG2EI16_V_M4_M2 }, // 24 |
| 18948 | { 0x2, 0x0, 0x0, 0x4, 0x1, 0x7, PseudoVLUXSEG2EI16_V_MF2_M2 }, // 25 |
| 18949 | { 0x2, 0x0, 0x0, 0x4, 0x2, 0x0, PseudoVLUXSEG2EI16_V_M1_M4 }, // 26 |
| 18950 | { 0x2, 0x0, 0x0, 0x4, 0x2, 0x1, PseudoVLUXSEG2EI16_V_M2_M4 }, // 27 |
| 18951 | { 0x2, 0x0, 0x0, 0x4, 0x2, 0x2, PseudoVLUXSEG2EI16_V_M4_M4 }, // 28 |
| 18952 | { 0x2, 0x0, 0x0, 0x4, 0x2, 0x3, PseudoVLUXSEG2EI16_V_M8_M4 }, // 29 |
| 18953 | { 0x2, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG2EI16_V_MF4_MF8 }, // 30 |
| 18954 | { 0x2, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG2EI16_V_MF4_MF4 }, // 31 |
| 18955 | { 0x2, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG2EI16_V_MF2_MF4 }, // 32 |
| 18956 | { 0x2, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG2EI16_V_M1_MF2 }, // 33 |
| 18957 | { 0x2, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG2EI16_V_MF4_MF2 }, // 34 |
| 18958 | { 0x2, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG2EI16_V_MF2_MF2 }, // 35 |
| 18959 | { 0x2, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG2EI32_V_M1_M1 }, // 36 |
| 18960 | { 0x2, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG2EI32_V_M2_M1 }, // 37 |
| 18961 | { 0x2, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG2EI32_V_M4_M1 }, // 38 |
| 18962 | { 0x2, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG2EI32_V_MF2_M1 }, // 39 |
| 18963 | { 0x2, 0x0, 0x0, 0x5, 0x1, 0x0, PseudoVLUXSEG2EI32_V_M1_M2 }, // 40 |
| 18964 | { 0x2, 0x0, 0x0, 0x5, 0x1, 0x1, PseudoVLUXSEG2EI32_V_M2_M2 }, // 41 |
| 18965 | { 0x2, 0x0, 0x0, 0x5, 0x1, 0x2, PseudoVLUXSEG2EI32_V_M4_M2 }, // 42 |
| 18966 | { 0x2, 0x0, 0x0, 0x5, 0x1, 0x3, PseudoVLUXSEG2EI32_V_M8_M2 }, // 43 |
| 18967 | { 0x2, 0x0, 0x0, 0x5, 0x2, 0x1, PseudoVLUXSEG2EI32_V_M2_M4 }, // 44 |
| 18968 | { 0x2, 0x0, 0x0, 0x5, 0x2, 0x2, PseudoVLUXSEG2EI32_V_M4_M4 }, // 45 |
| 18969 | { 0x2, 0x0, 0x0, 0x5, 0x2, 0x3, PseudoVLUXSEG2EI32_V_M8_M4 }, // 46 |
| 18970 | { 0x2, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG2EI32_V_MF2_MF8 }, // 47 |
| 18971 | { 0x2, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG2EI32_V_M1_MF4 }, // 48 |
| 18972 | { 0x2, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG2EI32_V_MF2_MF4 }, // 49 |
| 18973 | { 0x2, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG2EI32_V_M1_MF2 }, // 50 |
| 18974 | { 0x2, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG2EI32_V_M2_MF2 }, // 51 |
| 18975 | { 0x2, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG2EI32_V_MF2_MF2 }, // 52 |
| 18976 | { 0x2, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG2EI64_V_M1_M1 }, // 53 |
| 18977 | { 0x2, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG2EI64_V_M2_M1 }, // 54 |
| 18978 | { 0x2, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG2EI64_V_M4_M1 }, // 55 |
| 18979 | { 0x2, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG2EI64_V_M8_M1 }, // 56 |
| 18980 | { 0x2, 0x0, 0x0, 0x6, 0x1, 0x1, PseudoVLUXSEG2EI64_V_M2_M2 }, // 57 |
| 18981 | { 0x2, 0x0, 0x0, 0x6, 0x1, 0x2, PseudoVLUXSEG2EI64_V_M4_M2 }, // 58 |
| 18982 | { 0x2, 0x0, 0x0, 0x6, 0x1, 0x3, PseudoVLUXSEG2EI64_V_M8_M2 }, // 59 |
| 18983 | { 0x2, 0x0, 0x0, 0x6, 0x2, 0x2, PseudoVLUXSEG2EI64_V_M4_M4 }, // 60 |
| 18984 | { 0x2, 0x0, 0x0, 0x6, 0x2, 0x3, PseudoVLUXSEG2EI64_V_M8_M4 }, // 61 |
| 18985 | { 0x2, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG2EI64_V_M1_MF8 }, // 62 |
| 18986 | { 0x2, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG2EI64_V_M1_MF4 }, // 63 |
| 18987 | { 0x2, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG2EI64_V_M2_MF4 }, // 64 |
| 18988 | { 0x2, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG2EI64_V_M1_MF2 }, // 65 |
| 18989 | { 0x2, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG2EI64_V_M2_MF2 }, // 66 |
| 18990 | { 0x2, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG2EI64_V_M4_MF2 }, // 67 |
| 18991 | { 0x2, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG2EI8_V_M1_M1 }, // 68 |
| 18992 | { 0x2, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG2EI8_V_MF8_M1 }, // 69 |
| 18993 | { 0x2, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG2EI8_V_MF4_M1 }, // 70 |
| 18994 | { 0x2, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG2EI8_V_MF2_M1 }, // 71 |
| 18995 | { 0x2, 0x0, 0x1, 0x3, 0x1, 0x0, PseudoVLOXSEG2EI8_V_M1_M2 }, // 72 |
| 18996 | { 0x2, 0x0, 0x1, 0x3, 0x1, 0x1, PseudoVLOXSEG2EI8_V_M2_M2 }, // 73 |
| 18997 | { 0x2, 0x0, 0x1, 0x3, 0x1, 0x6, PseudoVLOXSEG2EI8_V_MF4_M2 }, // 74 |
| 18998 | { 0x2, 0x0, 0x1, 0x3, 0x1, 0x7, PseudoVLOXSEG2EI8_V_MF2_M2 }, // 75 |
| 18999 | { 0x2, 0x0, 0x1, 0x3, 0x2, 0x0, PseudoVLOXSEG2EI8_V_M1_M4 }, // 76 |
| 19000 | { 0x2, 0x0, 0x1, 0x3, 0x2, 0x1, PseudoVLOXSEG2EI8_V_M2_M4 }, // 77 |
| 19001 | { 0x2, 0x0, 0x1, 0x3, 0x2, 0x2, PseudoVLOXSEG2EI8_V_M4_M4 }, // 78 |
| 19002 | { 0x2, 0x0, 0x1, 0x3, 0x2, 0x7, PseudoVLOXSEG2EI8_V_MF2_M4 }, // 79 |
| 19003 | { 0x2, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG2EI8_V_MF8_MF8 }, // 80 |
| 19004 | { 0x2, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG2EI8_V_MF8_MF4 }, // 81 |
| 19005 | { 0x2, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG2EI8_V_MF4_MF4 }, // 82 |
| 19006 | { 0x2, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG2EI8_V_MF8_MF2 }, // 83 |
| 19007 | { 0x2, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG2EI8_V_MF4_MF2 }, // 84 |
| 19008 | { 0x2, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG2EI8_V_MF2_MF2 }, // 85 |
| 19009 | { 0x2, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG2EI16_V_M1_M1 }, // 86 |
| 19010 | { 0x2, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG2EI16_V_M2_M1 }, // 87 |
| 19011 | { 0x2, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG2EI16_V_MF4_M1 }, // 88 |
| 19012 | { 0x2, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG2EI16_V_MF2_M1 }, // 89 |
| 19013 | { 0x2, 0x0, 0x1, 0x4, 0x1, 0x0, PseudoVLOXSEG2EI16_V_M1_M2 }, // 90 |
| 19014 | { 0x2, 0x0, 0x1, 0x4, 0x1, 0x1, PseudoVLOXSEG2EI16_V_M2_M2 }, // 91 |
| 19015 | { 0x2, 0x0, 0x1, 0x4, 0x1, 0x2, PseudoVLOXSEG2EI16_V_M4_M2 }, // 92 |
| 19016 | { 0x2, 0x0, 0x1, 0x4, 0x1, 0x7, PseudoVLOXSEG2EI16_V_MF2_M2 }, // 93 |
| 19017 | { 0x2, 0x0, 0x1, 0x4, 0x2, 0x0, PseudoVLOXSEG2EI16_V_M1_M4 }, // 94 |
| 19018 | { 0x2, 0x0, 0x1, 0x4, 0x2, 0x1, PseudoVLOXSEG2EI16_V_M2_M4 }, // 95 |
| 19019 | { 0x2, 0x0, 0x1, 0x4, 0x2, 0x2, PseudoVLOXSEG2EI16_V_M4_M4 }, // 96 |
| 19020 | { 0x2, 0x0, 0x1, 0x4, 0x2, 0x3, PseudoVLOXSEG2EI16_V_M8_M4 }, // 97 |
| 19021 | { 0x2, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG2EI16_V_MF4_MF8 }, // 98 |
| 19022 | { 0x2, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG2EI16_V_MF4_MF4 }, // 99 |
| 19023 | { 0x2, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG2EI16_V_MF2_MF4 }, // 100 |
| 19024 | { 0x2, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG2EI16_V_M1_MF2 }, // 101 |
| 19025 | { 0x2, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG2EI16_V_MF4_MF2 }, // 102 |
| 19026 | { 0x2, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG2EI16_V_MF2_MF2 }, // 103 |
| 19027 | { 0x2, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG2EI32_V_M1_M1 }, // 104 |
| 19028 | { 0x2, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG2EI32_V_M2_M1 }, // 105 |
| 19029 | { 0x2, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG2EI32_V_M4_M1 }, // 106 |
| 19030 | { 0x2, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG2EI32_V_MF2_M1 }, // 107 |
| 19031 | { 0x2, 0x0, 0x1, 0x5, 0x1, 0x0, PseudoVLOXSEG2EI32_V_M1_M2 }, // 108 |
| 19032 | { 0x2, 0x0, 0x1, 0x5, 0x1, 0x1, PseudoVLOXSEG2EI32_V_M2_M2 }, // 109 |
| 19033 | { 0x2, 0x0, 0x1, 0x5, 0x1, 0x2, PseudoVLOXSEG2EI32_V_M4_M2 }, // 110 |
| 19034 | { 0x2, 0x0, 0x1, 0x5, 0x1, 0x3, PseudoVLOXSEG2EI32_V_M8_M2 }, // 111 |
| 19035 | { 0x2, 0x0, 0x1, 0x5, 0x2, 0x1, PseudoVLOXSEG2EI32_V_M2_M4 }, // 112 |
| 19036 | { 0x2, 0x0, 0x1, 0x5, 0x2, 0x2, PseudoVLOXSEG2EI32_V_M4_M4 }, // 113 |
| 19037 | { 0x2, 0x0, 0x1, 0x5, 0x2, 0x3, PseudoVLOXSEG2EI32_V_M8_M4 }, // 114 |
| 19038 | { 0x2, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG2EI32_V_MF2_MF8 }, // 115 |
| 19039 | { 0x2, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG2EI32_V_M1_MF4 }, // 116 |
| 19040 | { 0x2, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG2EI32_V_MF2_MF4 }, // 117 |
| 19041 | { 0x2, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG2EI32_V_M1_MF2 }, // 118 |
| 19042 | { 0x2, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG2EI32_V_M2_MF2 }, // 119 |
| 19043 | { 0x2, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG2EI32_V_MF2_MF2 }, // 120 |
| 19044 | { 0x2, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG2EI64_V_M1_M1 }, // 121 |
| 19045 | { 0x2, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG2EI64_V_M2_M1 }, // 122 |
| 19046 | { 0x2, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG2EI64_V_M4_M1 }, // 123 |
| 19047 | { 0x2, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG2EI64_V_M8_M1 }, // 124 |
| 19048 | { 0x2, 0x0, 0x1, 0x6, 0x1, 0x1, PseudoVLOXSEG2EI64_V_M2_M2 }, // 125 |
| 19049 | { 0x2, 0x0, 0x1, 0x6, 0x1, 0x2, PseudoVLOXSEG2EI64_V_M4_M2 }, // 126 |
| 19050 | { 0x2, 0x0, 0x1, 0x6, 0x1, 0x3, PseudoVLOXSEG2EI64_V_M8_M2 }, // 127 |
| 19051 | { 0x2, 0x0, 0x1, 0x6, 0x2, 0x2, PseudoVLOXSEG2EI64_V_M4_M4 }, // 128 |
| 19052 | { 0x2, 0x0, 0x1, 0x6, 0x2, 0x3, PseudoVLOXSEG2EI64_V_M8_M4 }, // 129 |
| 19053 | { 0x2, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG2EI64_V_M1_MF8 }, // 130 |
| 19054 | { 0x2, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG2EI64_V_M1_MF4 }, // 131 |
| 19055 | { 0x2, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG2EI64_V_M2_MF4 }, // 132 |
| 19056 | { 0x2, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG2EI64_V_M1_MF2 }, // 133 |
| 19057 | { 0x2, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG2EI64_V_M2_MF2 }, // 134 |
| 19058 | { 0x2, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG2EI64_V_M4_MF2 }, // 135 |
| 19059 | { 0x2, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG2EI8_V_M1_M1_MASK }, // 136 |
| 19060 | { 0x2, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG2EI8_V_MF8_M1_MASK }, // 137 |
| 19061 | { 0x2, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG2EI8_V_MF4_M1_MASK }, // 138 |
| 19062 | { 0x2, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG2EI8_V_MF2_M1_MASK }, // 139 |
| 19063 | { 0x2, 0x1, 0x0, 0x3, 0x1, 0x0, PseudoVLUXSEG2EI8_V_M1_M2_MASK }, // 140 |
| 19064 | { 0x2, 0x1, 0x0, 0x3, 0x1, 0x1, PseudoVLUXSEG2EI8_V_M2_M2_MASK }, // 141 |
| 19065 | { 0x2, 0x1, 0x0, 0x3, 0x1, 0x6, PseudoVLUXSEG2EI8_V_MF4_M2_MASK }, // 142 |
| 19066 | { 0x2, 0x1, 0x0, 0x3, 0x1, 0x7, PseudoVLUXSEG2EI8_V_MF2_M2_MASK }, // 143 |
| 19067 | { 0x2, 0x1, 0x0, 0x3, 0x2, 0x0, PseudoVLUXSEG2EI8_V_M1_M4_MASK }, // 144 |
| 19068 | { 0x2, 0x1, 0x0, 0x3, 0x2, 0x1, PseudoVLUXSEG2EI8_V_M2_M4_MASK }, // 145 |
| 19069 | { 0x2, 0x1, 0x0, 0x3, 0x2, 0x2, PseudoVLUXSEG2EI8_V_M4_M4_MASK }, // 146 |
| 19070 | { 0x2, 0x1, 0x0, 0x3, 0x2, 0x7, PseudoVLUXSEG2EI8_V_MF2_M4_MASK }, // 147 |
| 19071 | { 0x2, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG2EI8_V_MF8_MF8_MASK }, // 148 |
| 19072 | { 0x2, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG2EI8_V_MF8_MF4_MASK }, // 149 |
| 19073 | { 0x2, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG2EI8_V_MF4_MF4_MASK }, // 150 |
| 19074 | { 0x2, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG2EI8_V_MF8_MF2_MASK }, // 151 |
| 19075 | { 0x2, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG2EI8_V_MF4_MF2_MASK }, // 152 |
| 19076 | { 0x2, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG2EI8_V_MF2_MF2_MASK }, // 153 |
| 19077 | { 0x2, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG2EI16_V_M1_M1_MASK }, // 154 |
| 19078 | { 0x2, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG2EI16_V_M2_M1_MASK }, // 155 |
| 19079 | { 0x2, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG2EI16_V_MF4_M1_MASK }, // 156 |
| 19080 | { 0x2, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG2EI16_V_MF2_M1_MASK }, // 157 |
| 19081 | { 0x2, 0x1, 0x0, 0x4, 0x1, 0x0, PseudoVLUXSEG2EI16_V_M1_M2_MASK }, // 158 |
| 19082 | { 0x2, 0x1, 0x0, 0x4, 0x1, 0x1, PseudoVLUXSEG2EI16_V_M2_M2_MASK }, // 159 |
| 19083 | { 0x2, 0x1, 0x0, 0x4, 0x1, 0x2, PseudoVLUXSEG2EI16_V_M4_M2_MASK }, // 160 |
| 19084 | { 0x2, 0x1, 0x0, 0x4, 0x1, 0x7, PseudoVLUXSEG2EI16_V_MF2_M2_MASK }, // 161 |
| 19085 | { 0x2, 0x1, 0x0, 0x4, 0x2, 0x0, PseudoVLUXSEG2EI16_V_M1_M4_MASK }, // 162 |
| 19086 | { 0x2, 0x1, 0x0, 0x4, 0x2, 0x1, PseudoVLUXSEG2EI16_V_M2_M4_MASK }, // 163 |
| 19087 | { 0x2, 0x1, 0x0, 0x4, 0x2, 0x2, PseudoVLUXSEG2EI16_V_M4_M4_MASK }, // 164 |
| 19088 | { 0x2, 0x1, 0x0, 0x4, 0x2, 0x3, PseudoVLUXSEG2EI16_V_M8_M4_MASK }, // 165 |
| 19089 | { 0x2, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG2EI16_V_MF4_MF8_MASK }, // 166 |
| 19090 | { 0x2, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG2EI16_V_MF4_MF4_MASK }, // 167 |
| 19091 | { 0x2, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG2EI16_V_MF2_MF4_MASK }, // 168 |
| 19092 | { 0x2, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG2EI16_V_M1_MF2_MASK }, // 169 |
| 19093 | { 0x2, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG2EI16_V_MF4_MF2_MASK }, // 170 |
| 19094 | { 0x2, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG2EI16_V_MF2_MF2_MASK }, // 171 |
| 19095 | { 0x2, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG2EI32_V_M1_M1_MASK }, // 172 |
| 19096 | { 0x2, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG2EI32_V_M2_M1_MASK }, // 173 |
| 19097 | { 0x2, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG2EI32_V_M4_M1_MASK }, // 174 |
| 19098 | { 0x2, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG2EI32_V_MF2_M1_MASK }, // 175 |
| 19099 | { 0x2, 0x1, 0x0, 0x5, 0x1, 0x0, PseudoVLUXSEG2EI32_V_M1_M2_MASK }, // 176 |
| 19100 | { 0x2, 0x1, 0x0, 0x5, 0x1, 0x1, PseudoVLUXSEG2EI32_V_M2_M2_MASK }, // 177 |
| 19101 | { 0x2, 0x1, 0x0, 0x5, 0x1, 0x2, PseudoVLUXSEG2EI32_V_M4_M2_MASK }, // 178 |
| 19102 | { 0x2, 0x1, 0x0, 0x5, 0x1, 0x3, PseudoVLUXSEG2EI32_V_M8_M2_MASK }, // 179 |
| 19103 | { 0x2, 0x1, 0x0, 0x5, 0x2, 0x1, PseudoVLUXSEG2EI32_V_M2_M4_MASK }, // 180 |
| 19104 | { 0x2, 0x1, 0x0, 0x5, 0x2, 0x2, PseudoVLUXSEG2EI32_V_M4_M4_MASK }, // 181 |
| 19105 | { 0x2, 0x1, 0x0, 0x5, 0x2, 0x3, PseudoVLUXSEG2EI32_V_M8_M4_MASK }, // 182 |
| 19106 | { 0x2, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG2EI32_V_MF2_MF8_MASK }, // 183 |
| 19107 | { 0x2, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG2EI32_V_M1_MF4_MASK }, // 184 |
| 19108 | { 0x2, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG2EI32_V_MF2_MF4_MASK }, // 185 |
| 19109 | { 0x2, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG2EI32_V_M1_MF2_MASK }, // 186 |
| 19110 | { 0x2, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG2EI32_V_M2_MF2_MASK }, // 187 |
| 19111 | { 0x2, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG2EI32_V_MF2_MF2_MASK }, // 188 |
| 19112 | { 0x2, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG2EI64_V_M1_M1_MASK }, // 189 |
| 19113 | { 0x2, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG2EI64_V_M2_M1_MASK }, // 190 |
| 19114 | { 0x2, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG2EI64_V_M4_M1_MASK }, // 191 |
| 19115 | { 0x2, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG2EI64_V_M8_M1_MASK }, // 192 |
| 19116 | { 0x2, 0x1, 0x0, 0x6, 0x1, 0x1, PseudoVLUXSEG2EI64_V_M2_M2_MASK }, // 193 |
| 19117 | { 0x2, 0x1, 0x0, 0x6, 0x1, 0x2, PseudoVLUXSEG2EI64_V_M4_M2_MASK }, // 194 |
| 19118 | { 0x2, 0x1, 0x0, 0x6, 0x1, 0x3, PseudoVLUXSEG2EI64_V_M8_M2_MASK }, // 195 |
| 19119 | { 0x2, 0x1, 0x0, 0x6, 0x2, 0x2, PseudoVLUXSEG2EI64_V_M4_M4_MASK }, // 196 |
| 19120 | { 0x2, 0x1, 0x0, 0x6, 0x2, 0x3, PseudoVLUXSEG2EI64_V_M8_M4_MASK }, // 197 |
| 19121 | { 0x2, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG2EI64_V_M1_MF8_MASK }, // 198 |
| 19122 | { 0x2, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG2EI64_V_M1_MF4_MASK }, // 199 |
| 19123 | { 0x2, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG2EI64_V_M2_MF4_MASK }, // 200 |
| 19124 | { 0x2, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG2EI64_V_M1_MF2_MASK }, // 201 |
| 19125 | { 0x2, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG2EI64_V_M2_MF2_MASK }, // 202 |
| 19126 | { 0x2, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG2EI64_V_M4_MF2_MASK }, // 203 |
| 19127 | { 0x2, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG2EI8_V_M1_M1_MASK }, // 204 |
| 19128 | { 0x2, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG2EI8_V_MF8_M1_MASK }, // 205 |
| 19129 | { 0x2, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG2EI8_V_MF4_M1_MASK }, // 206 |
| 19130 | { 0x2, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG2EI8_V_MF2_M1_MASK }, // 207 |
| 19131 | { 0x2, 0x1, 0x1, 0x3, 0x1, 0x0, PseudoVLOXSEG2EI8_V_M1_M2_MASK }, // 208 |
| 19132 | { 0x2, 0x1, 0x1, 0x3, 0x1, 0x1, PseudoVLOXSEG2EI8_V_M2_M2_MASK }, // 209 |
| 19133 | { 0x2, 0x1, 0x1, 0x3, 0x1, 0x6, PseudoVLOXSEG2EI8_V_MF4_M2_MASK }, // 210 |
| 19134 | { 0x2, 0x1, 0x1, 0x3, 0x1, 0x7, PseudoVLOXSEG2EI8_V_MF2_M2_MASK }, // 211 |
| 19135 | { 0x2, 0x1, 0x1, 0x3, 0x2, 0x0, PseudoVLOXSEG2EI8_V_M1_M4_MASK }, // 212 |
| 19136 | { 0x2, 0x1, 0x1, 0x3, 0x2, 0x1, PseudoVLOXSEG2EI8_V_M2_M4_MASK }, // 213 |
| 19137 | { 0x2, 0x1, 0x1, 0x3, 0x2, 0x2, PseudoVLOXSEG2EI8_V_M4_M4_MASK }, // 214 |
| 19138 | { 0x2, 0x1, 0x1, 0x3, 0x2, 0x7, PseudoVLOXSEG2EI8_V_MF2_M4_MASK }, // 215 |
| 19139 | { 0x2, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG2EI8_V_MF8_MF8_MASK }, // 216 |
| 19140 | { 0x2, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG2EI8_V_MF8_MF4_MASK }, // 217 |
| 19141 | { 0x2, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG2EI8_V_MF4_MF4_MASK }, // 218 |
| 19142 | { 0x2, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG2EI8_V_MF8_MF2_MASK }, // 219 |
| 19143 | { 0x2, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG2EI8_V_MF4_MF2_MASK }, // 220 |
| 19144 | { 0x2, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG2EI8_V_MF2_MF2_MASK }, // 221 |
| 19145 | { 0x2, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG2EI16_V_M1_M1_MASK }, // 222 |
| 19146 | { 0x2, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG2EI16_V_M2_M1_MASK }, // 223 |
| 19147 | { 0x2, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG2EI16_V_MF4_M1_MASK }, // 224 |
| 19148 | { 0x2, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG2EI16_V_MF2_M1_MASK }, // 225 |
| 19149 | { 0x2, 0x1, 0x1, 0x4, 0x1, 0x0, PseudoVLOXSEG2EI16_V_M1_M2_MASK }, // 226 |
| 19150 | { 0x2, 0x1, 0x1, 0x4, 0x1, 0x1, PseudoVLOXSEG2EI16_V_M2_M2_MASK }, // 227 |
| 19151 | { 0x2, 0x1, 0x1, 0x4, 0x1, 0x2, PseudoVLOXSEG2EI16_V_M4_M2_MASK }, // 228 |
| 19152 | { 0x2, 0x1, 0x1, 0x4, 0x1, 0x7, PseudoVLOXSEG2EI16_V_MF2_M2_MASK }, // 229 |
| 19153 | { 0x2, 0x1, 0x1, 0x4, 0x2, 0x0, PseudoVLOXSEG2EI16_V_M1_M4_MASK }, // 230 |
| 19154 | { 0x2, 0x1, 0x1, 0x4, 0x2, 0x1, PseudoVLOXSEG2EI16_V_M2_M4_MASK }, // 231 |
| 19155 | { 0x2, 0x1, 0x1, 0x4, 0x2, 0x2, PseudoVLOXSEG2EI16_V_M4_M4_MASK }, // 232 |
| 19156 | { 0x2, 0x1, 0x1, 0x4, 0x2, 0x3, PseudoVLOXSEG2EI16_V_M8_M4_MASK }, // 233 |
| 19157 | { 0x2, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG2EI16_V_MF4_MF8_MASK }, // 234 |
| 19158 | { 0x2, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG2EI16_V_MF4_MF4_MASK }, // 235 |
| 19159 | { 0x2, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG2EI16_V_MF2_MF4_MASK }, // 236 |
| 19160 | { 0x2, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG2EI16_V_M1_MF2_MASK }, // 237 |
| 19161 | { 0x2, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG2EI16_V_MF4_MF2_MASK }, // 238 |
| 19162 | { 0x2, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG2EI16_V_MF2_MF2_MASK }, // 239 |
| 19163 | { 0x2, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG2EI32_V_M1_M1_MASK }, // 240 |
| 19164 | { 0x2, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG2EI32_V_M2_M1_MASK }, // 241 |
| 19165 | { 0x2, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG2EI32_V_M4_M1_MASK }, // 242 |
| 19166 | { 0x2, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG2EI32_V_MF2_M1_MASK }, // 243 |
| 19167 | { 0x2, 0x1, 0x1, 0x5, 0x1, 0x0, PseudoVLOXSEG2EI32_V_M1_M2_MASK }, // 244 |
| 19168 | { 0x2, 0x1, 0x1, 0x5, 0x1, 0x1, PseudoVLOXSEG2EI32_V_M2_M2_MASK }, // 245 |
| 19169 | { 0x2, 0x1, 0x1, 0x5, 0x1, 0x2, PseudoVLOXSEG2EI32_V_M4_M2_MASK }, // 246 |
| 19170 | { 0x2, 0x1, 0x1, 0x5, 0x1, 0x3, PseudoVLOXSEG2EI32_V_M8_M2_MASK }, // 247 |
| 19171 | { 0x2, 0x1, 0x1, 0x5, 0x2, 0x1, PseudoVLOXSEG2EI32_V_M2_M4_MASK }, // 248 |
| 19172 | { 0x2, 0x1, 0x1, 0x5, 0x2, 0x2, PseudoVLOXSEG2EI32_V_M4_M4_MASK }, // 249 |
| 19173 | { 0x2, 0x1, 0x1, 0x5, 0x2, 0x3, PseudoVLOXSEG2EI32_V_M8_M4_MASK }, // 250 |
| 19174 | { 0x2, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG2EI32_V_MF2_MF8_MASK }, // 251 |
| 19175 | { 0x2, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG2EI32_V_M1_MF4_MASK }, // 252 |
| 19176 | { 0x2, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG2EI32_V_MF2_MF4_MASK }, // 253 |
| 19177 | { 0x2, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG2EI32_V_M1_MF2_MASK }, // 254 |
| 19178 | { 0x2, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG2EI32_V_M2_MF2_MASK }, // 255 |
| 19179 | { 0x2, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG2EI32_V_MF2_MF2_MASK }, // 256 |
| 19180 | { 0x2, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG2EI64_V_M1_M1_MASK }, // 257 |
| 19181 | { 0x2, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG2EI64_V_M2_M1_MASK }, // 258 |
| 19182 | { 0x2, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG2EI64_V_M4_M1_MASK }, // 259 |
| 19183 | { 0x2, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG2EI64_V_M8_M1_MASK }, // 260 |
| 19184 | { 0x2, 0x1, 0x1, 0x6, 0x1, 0x1, PseudoVLOXSEG2EI64_V_M2_M2_MASK }, // 261 |
| 19185 | { 0x2, 0x1, 0x1, 0x6, 0x1, 0x2, PseudoVLOXSEG2EI64_V_M4_M2_MASK }, // 262 |
| 19186 | { 0x2, 0x1, 0x1, 0x6, 0x1, 0x3, PseudoVLOXSEG2EI64_V_M8_M2_MASK }, // 263 |
| 19187 | { 0x2, 0x1, 0x1, 0x6, 0x2, 0x2, PseudoVLOXSEG2EI64_V_M4_M4_MASK }, // 264 |
| 19188 | { 0x2, 0x1, 0x1, 0x6, 0x2, 0x3, PseudoVLOXSEG2EI64_V_M8_M4_MASK }, // 265 |
| 19189 | { 0x2, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG2EI64_V_M1_MF8_MASK }, // 266 |
| 19190 | { 0x2, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG2EI64_V_M1_MF4_MASK }, // 267 |
| 19191 | { 0x2, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG2EI64_V_M2_MF4_MASK }, // 268 |
| 19192 | { 0x2, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG2EI64_V_M1_MF2_MASK }, // 269 |
| 19193 | { 0x2, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG2EI64_V_M2_MF2_MASK }, // 270 |
| 19194 | { 0x2, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG2EI64_V_M4_MF2_MASK }, // 271 |
| 19195 | { 0x3, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG3EI8_V_M1_M1 }, // 272 |
| 19196 | { 0x3, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG3EI8_V_MF8_M1 }, // 273 |
| 19197 | { 0x3, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG3EI8_V_MF4_M1 }, // 274 |
| 19198 | { 0x3, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG3EI8_V_MF2_M1 }, // 275 |
| 19199 | { 0x3, 0x0, 0x0, 0x3, 0x1, 0x0, PseudoVLUXSEG3EI8_V_M1_M2 }, // 276 |
| 19200 | { 0x3, 0x0, 0x0, 0x3, 0x1, 0x1, PseudoVLUXSEG3EI8_V_M2_M2 }, // 277 |
| 19201 | { 0x3, 0x0, 0x0, 0x3, 0x1, 0x6, PseudoVLUXSEG3EI8_V_MF4_M2 }, // 278 |
| 19202 | { 0x3, 0x0, 0x0, 0x3, 0x1, 0x7, PseudoVLUXSEG3EI8_V_MF2_M2 }, // 279 |
| 19203 | { 0x3, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG3EI8_V_MF8_MF8 }, // 280 |
| 19204 | { 0x3, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG3EI8_V_MF8_MF4 }, // 281 |
| 19205 | { 0x3, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG3EI8_V_MF4_MF4 }, // 282 |
| 19206 | { 0x3, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG3EI8_V_MF8_MF2 }, // 283 |
| 19207 | { 0x3, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG3EI8_V_MF4_MF2 }, // 284 |
| 19208 | { 0x3, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG3EI8_V_MF2_MF2 }, // 285 |
| 19209 | { 0x3, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG3EI16_V_M1_M1 }, // 286 |
| 19210 | { 0x3, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG3EI16_V_M2_M1 }, // 287 |
| 19211 | { 0x3, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG3EI16_V_MF4_M1 }, // 288 |
| 19212 | { 0x3, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG3EI16_V_MF2_M1 }, // 289 |
| 19213 | { 0x3, 0x0, 0x0, 0x4, 0x1, 0x0, PseudoVLUXSEG3EI16_V_M1_M2 }, // 290 |
| 19214 | { 0x3, 0x0, 0x0, 0x4, 0x1, 0x1, PseudoVLUXSEG3EI16_V_M2_M2 }, // 291 |
| 19215 | { 0x3, 0x0, 0x0, 0x4, 0x1, 0x2, PseudoVLUXSEG3EI16_V_M4_M2 }, // 292 |
| 19216 | { 0x3, 0x0, 0x0, 0x4, 0x1, 0x7, PseudoVLUXSEG3EI16_V_MF2_M2 }, // 293 |
| 19217 | { 0x3, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG3EI16_V_MF4_MF8 }, // 294 |
| 19218 | { 0x3, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG3EI16_V_MF4_MF4 }, // 295 |
| 19219 | { 0x3, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG3EI16_V_MF2_MF4 }, // 296 |
| 19220 | { 0x3, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG3EI16_V_M1_MF2 }, // 297 |
| 19221 | { 0x3, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG3EI16_V_MF4_MF2 }, // 298 |
| 19222 | { 0x3, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG3EI16_V_MF2_MF2 }, // 299 |
| 19223 | { 0x3, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG3EI32_V_M1_M1 }, // 300 |
| 19224 | { 0x3, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG3EI32_V_M2_M1 }, // 301 |
| 19225 | { 0x3, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG3EI32_V_M4_M1 }, // 302 |
| 19226 | { 0x3, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG3EI32_V_MF2_M1 }, // 303 |
| 19227 | { 0x3, 0x0, 0x0, 0x5, 0x1, 0x0, PseudoVLUXSEG3EI32_V_M1_M2 }, // 304 |
| 19228 | { 0x3, 0x0, 0x0, 0x5, 0x1, 0x1, PseudoVLUXSEG3EI32_V_M2_M2 }, // 305 |
| 19229 | { 0x3, 0x0, 0x0, 0x5, 0x1, 0x2, PseudoVLUXSEG3EI32_V_M4_M2 }, // 306 |
| 19230 | { 0x3, 0x0, 0x0, 0x5, 0x1, 0x3, PseudoVLUXSEG3EI32_V_M8_M2 }, // 307 |
| 19231 | { 0x3, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG3EI32_V_MF2_MF8 }, // 308 |
| 19232 | { 0x3, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG3EI32_V_M1_MF4 }, // 309 |
| 19233 | { 0x3, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG3EI32_V_MF2_MF4 }, // 310 |
| 19234 | { 0x3, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG3EI32_V_M1_MF2 }, // 311 |
| 19235 | { 0x3, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG3EI32_V_M2_MF2 }, // 312 |
| 19236 | { 0x3, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG3EI32_V_MF2_MF2 }, // 313 |
| 19237 | { 0x3, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG3EI64_V_M1_M1 }, // 314 |
| 19238 | { 0x3, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG3EI64_V_M2_M1 }, // 315 |
| 19239 | { 0x3, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG3EI64_V_M4_M1 }, // 316 |
| 19240 | { 0x3, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG3EI64_V_M8_M1 }, // 317 |
| 19241 | { 0x3, 0x0, 0x0, 0x6, 0x1, 0x1, PseudoVLUXSEG3EI64_V_M2_M2 }, // 318 |
| 19242 | { 0x3, 0x0, 0x0, 0x6, 0x1, 0x2, PseudoVLUXSEG3EI64_V_M4_M2 }, // 319 |
| 19243 | { 0x3, 0x0, 0x0, 0x6, 0x1, 0x3, PseudoVLUXSEG3EI64_V_M8_M2 }, // 320 |
| 19244 | { 0x3, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG3EI64_V_M1_MF8 }, // 321 |
| 19245 | { 0x3, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG3EI64_V_M1_MF4 }, // 322 |
| 19246 | { 0x3, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG3EI64_V_M2_MF4 }, // 323 |
| 19247 | { 0x3, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG3EI64_V_M1_MF2 }, // 324 |
| 19248 | { 0x3, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG3EI64_V_M2_MF2 }, // 325 |
| 19249 | { 0x3, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG3EI64_V_M4_MF2 }, // 326 |
| 19250 | { 0x3, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG3EI8_V_M1_M1 }, // 327 |
| 19251 | { 0x3, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG3EI8_V_MF8_M1 }, // 328 |
| 19252 | { 0x3, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG3EI8_V_MF4_M1 }, // 329 |
| 19253 | { 0x3, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG3EI8_V_MF2_M1 }, // 330 |
| 19254 | { 0x3, 0x0, 0x1, 0x3, 0x1, 0x0, PseudoVLOXSEG3EI8_V_M1_M2 }, // 331 |
| 19255 | { 0x3, 0x0, 0x1, 0x3, 0x1, 0x1, PseudoVLOXSEG3EI8_V_M2_M2 }, // 332 |
| 19256 | { 0x3, 0x0, 0x1, 0x3, 0x1, 0x6, PseudoVLOXSEG3EI8_V_MF4_M2 }, // 333 |
| 19257 | { 0x3, 0x0, 0x1, 0x3, 0x1, 0x7, PseudoVLOXSEG3EI8_V_MF2_M2 }, // 334 |
| 19258 | { 0x3, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG3EI8_V_MF8_MF8 }, // 335 |
| 19259 | { 0x3, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG3EI8_V_MF8_MF4 }, // 336 |
| 19260 | { 0x3, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG3EI8_V_MF4_MF4 }, // 337 |
| 19261 | { 0x3, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG3EI8_V_MF8_MF2 }, // 338 |
| 19262 | { 0x3, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG3EI8_V_MF4_MF2 }, // 339 |
| 19263 | { 0x3, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG3EI8_V_MF2_MF2 }, // 340 |
| 19264 | { 0x3, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG3EI16_V_M1_M1 }, // 341 |
| 19265 | { 0x3, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG3EI16_V_M2_M1 }, // 342 |
| 19266 | { 0x3, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG3EI16_V_MF4_M1 }, // 343 |
| 19267 | { 0x3, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG3EI16_V_MF2_M1 }, // 344 |
| 19268 | { 0x3, 0x0, 0x1, 0x4, 0x1, 0x0, PseudoVLOXSEG3EI16_V_M1_M2 }, // 345 |
| 19269 | { 0x3, 0x0, 0x1, 0x4, 0x1, 0x1, PseudoVLOXSEG3EI16_V_M2_M2 }, // 346 |
| 19270 | { 0x3, 0x0, 0x1, 0x4, 0x1, 0x2, PseudoVLOXSEG3EI16_V_M4_M2 }, // 347 |
| 19271 | { 0x3, 0x0, 0x1, 0x4, 0x1, 0x7, PseudoVLOXSEG3EI16_V_MF2_M2 }, // 348 |
| 19272 | { 0x3, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG3EI16_V_MF4_MF8 }, // 349 |
| 19273 | { 0x3, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG3EI16_V_MF4_MF4 }, // 350 |
| 19274 | { 0x3, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG3EI16_V_MF2_MF4 }, // 351 |
| 19275 | { 0x3, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG3EI16_V_M1_MF2 }, // 352 |
| 19276 | { 0x3, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG3EI16_V_MF4_MF2 }, // 353 |
| 19277 | { 0x3, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG3EI16_V_MF2_MF2 }, // 354 |
| 19278 | { 0x3, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG3EI32_V_M1_M1 }, // 355 |
| 19279 | { 0x3, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG3EI32_V_M2_M1 }, // 356 |
| 19280 | { 0x3, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG3EI32_V_M4_M1 }, // 357 |
| 19281 | { 0x3, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG3EI32_V_MF2_M1 }, // 358 |
| 19282 | { 0x3, 0x0, 0x1, 0x5, 0x1, 0x0, PseudoVLOXSEG3EI32_V_M1_M2 }, // 359 |
| 19283 | { 0x3, 0x0, 0x1, 0x5, 0x1, 0x1, PseudoVLOXSEG3EI32_V_M2_M2 }, // 360 |
| 19284 | { 0x3, 0x0, 0x1, 0x5, 0x1, 0x2, PseudoVLOXSEG3EI32_V_M4_M2 }, // 361 |
| 19285 | { 0x3, 0x0, 0x1, 0x5, 0x1, 0x3, PseudoVLOXSEG3EI32_V_M8_M2 }, // 362 |
| 19286 | { 0x3, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG3EI32_V_MF2_MF8 }, // 363 |
| 19287 | { 0x3, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG3EI32_V_M1_MF4 }, // 364 |
| 19288 | { 0x3, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG3EI32_V_MF2_MF4 }, // 365 |
| 19289 | { 0x3, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG3EI32_V_M1_MF2 }, // 366 |
| 19290 | { 0x3, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG3EI32_V_M2_MF2 }, // 367 |
| 19291 | { 0x3, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG3EI32_V_MF2_MF2 }, // 368 |
| 19292 | { 0x3, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG3EI64_V_M1_M1 }, // 369 |
| 19293 | { 0x3, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG3EI64_V_M2_M1 }, // 370 |
| 19294 | { 0x3, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG3EI64_V_M4_M1 }, // 371 |
| 19295 | { 0x3, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG3EI64_V_M8_M1 }, // 372 |
| 19296 | { 0x3, 0x0, 0x1, 0x6, 0x1, 0x1, PseudoVLOXSEG3EI64_V_M2_M2 }, // 373 |
| 19297 | { 0x3, 0x0, 0x1, 0x6, 0x1, 0x2, PseudoVLOXSEG3EI64_V_M4_M2 }, // 374 |
| 19298 | { 0x3, 0x0, 0x1, 0x6, 0x1, 0x3, PseudoVLOXSEG3EI64_V_M8_M2 }, // 375 |
| 19299 | { 0x3, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG3EI64_V_M1_MF8 }, // 376 |
| 19300 | { 0x3, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG3EI64_V_M1_MF4 }, // 377 |
| 19301 | { 0x3, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG3EI64_V_M2_MF4 }, // 378 |
| 19302 | { 0x3, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG3EI64_V_M1_MF2 }, // 379 |
| 19303 | { 0x3, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG3EI64_V_M2_MF2 }, // 380 |
| 19304 | { 0x3, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG3EI64_V_M4_MF2 }, // 381 |
| 19305 | { 0x3, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG3EI8_V_M1_M1_MASK }, // 382 |
| 19306 | { 0x3, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG3EI8_V_MF8_M1_MASK }, // 383 |
| 19307 | { 0x3, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG3EI8_V_MF4_M1_MASK }, // 384 |
| 19308 | { 0x3, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG3EI8_V_MF2_M1_MASK }, // 385 |
| 19309 | { 0x3, 0x1, 0x0, 0x3, 0x1, 0x0, PseudoVLUXSEG3EI8_V_M1_M2_MASK }, // 386 |
| 19310 | { 0x3, 0x1, 0x0, 0x3, 0x1, 0x1, PseudoVLUXSEG3EI8_V_M2_M2_MASK }, // 387 |
| 19311 | { 0x3, 0x1, 0x0, 0x3, 0x1, 0x6, PseudoVLUXSEG3EI8_V_MF4_M2_MASK }, // 388 |
| 19312 | { 0x3, 0x1, 0x0, 0x3, 0x1, 0x7, PseudoVLUXSEG3EI8_V_MF2_M2_MASK }, // 389 |
| 19313 | { 0x3, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG3EI8_V_MF8_MF8_MASK }, // 390 |
| 19314 | { 0x3, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG3EI8_V_MF8_MF4_MASK }, // 391 |
| 19315 | { 0x3, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG3EI8_V_MF4_MF4_MASK }, // 392 |
| 19316 | { 0x3, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG3EI8_V_MF8_MF2_MASK }, // 393 |
| 19317 | { 0x3, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG3EI8_V_MF4_MF2_MASK }, // 394 |
| 19318 | { 0x3, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG3EI8_V_MF2_MF2_MASK }, // 395 |
| 19319 | { 0x3, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG3EI16_V_M1_M1_MASK }, // 396 |
| 19320 | { 0x3, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG3EI16_V_M2_M1_MASK }, // 397 |
| 19321 | { 0x3, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG3EI16_V_MF4_M1_MASK }, // 398 |
| 19322 | { 0x3, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG3EI16_V_MF2_M1_MASK }, // 399 |
| 19323 | { 0x3, 0x1, 0x0, 0x4, 0x1, 0x0, PseudoVLUXSEG3EI16_V_M1_M2_MASK }, // 400 |
| 19324 | { 0x3, 0x1, 0x0, 0x4, 0x1, 0x1, PseudoVLUXSEG3EI16_V_M2_M2_MASK }, // 401 |
| 19325 | { 0x3, 0x1, 0x0, 0x4, 0x1, 0x2, PseudoVLUXSEG3EI16_V_M4_M2_MASK }, // 402 |
| 19326 | { 0x3, 0x1, 0x0, 0x4, 0x1, 0x7, PseudoVLUXSEG3EI16_V_MF2_M2_MASK }, // 403 |
| 19327 | { 0x3, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG3EI16_V_MF4_MF8_MASK }, // 404 |
| 19328 | { 0x3, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG3EI16_V_MF4_MF4_MASK }, // 405 |
| 19329 | { 0x3, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG3EI16_V_MF2_MF4_MASK }, // 406 |
| 19330 | { 0x3, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG3EI16_V_M1_MF2_MASK }, // 407 |
| 19331 | { 0x3, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG3EI16_V_MF4_MF2_MASK }, // 408 |
| 19332 | { 0x3, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG3EI16_V_MF2_MF2_MASK }, // 409 |
| 19333 | { 0x3, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG3EI32_V_M1_M1_MASK }, // 410 |
| 19334 | { 0x3, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG3EI32_V_M2_M1_MASK }, // 411 |
| 19335 | { 0x3, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG3EI32_V_M4_M1_MASK }, // 412 |
| 19336 | { 0x3, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG3EI32_V_MF2_M1_MASK }, // 413 |
| 19337 | { 0x3, 0x1, 0x0, 0x5, 0x1, 0x0, PseudoVLUXSEG3EI32_V_M1_M2_MASK }, // 414 |
| 19338 | { 0x3, 0x1, 0x0, 0x5, 0x1, 0x1, PseudoVLUXSEG3EI32_V_M2_M2_MASK }, // 415 |
| 19339 | { 0x3, 0x1, 0x0, 0x5, 0x1, 0x2, PseudoVLUXSEG3EI32_V_M4_M2_MASK }, // 416 |
| 19340 | { 0x3, 0x1, 0x0, 0x5, 0x1, 0x3, PseudoVLUXSEG3EI32_V_M8_M2_MASK }, // 417 |
| 19341 | { 0x3, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG3EI32_V_MF2_MF8_MASK }, // 418 |
| 19342 | { 0x3, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG3EI32_V_M1_MF4_MASK }, // 419 |
| 19343 | { 0x3, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG3EI32_V_MF2_MF4_MASK }, // 420 |
| 19344 | { 0x3, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG3EI32_V_M1_MF2_MASK }, // 421 |
| 19345 | { 0x3, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG3EI32_V_M2_MF2_MASK }, // 422 |
| 19346 | { 0x3, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG3EI32_V_MF2_MF2_MASK }, // 423 |
| 19347 | { 0x3, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG3EI64_V_M1_M1_MASK }, // 424 |
| 19348 | { 0x3, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG3EI64_V_M2_M1_MASK }, // 425 |
| 19349 | { 0x3, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG3EI64_V_M4_M1_MASK }, // 426 |
| 19350 | { 0x3, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG3EI64_V_M8_M1_MASK }, // 427 |
| 19351 | { 0x3, 0x1, 0x0, 0x6, 0x1, 0x1, PseudoVLUXSEG3EI64_V_M2_M2_MASK }, // 428 |
| 19352 | { 0x3, 0x1, 0x0, 0x6, 0x1, 0x2, PseudoVLUXSEG3EI64_V_M4_M2_MASK }, // 429 |
| 19353 | { 0x3, 0x1, 0x0, 0x6, 0x1, 0x3, PseudoVLUXSEG3EI64_V_M8_M2_MASK }, // 430 |
| 19354 | { 0x3, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG3EI64_V_M1_MF8_MASK }, // 431 |
| 19355 | { 0x3, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG3EI64_V_M1_MF4_MASK }, // 432 |
| 19356 | { 0x3, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG3EI64_V_M2_MF4_MASK }, // 433 |
| 19357 | { 0x3, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG3EI64_V_M1_MF2_MASK }, // 434 |
| 19358 | { 0x3, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG3EI64_V_M2_MF2_MASK }, // 435 |
| 19359 | { 0x3, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG3EI64_V_M4_MF2_MASK }, // 436 |
| 19360 | { 0x3, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG3EI8_V_M1_M1_MASK }, // 437 |
| 19361 | { 0x3, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG3EI8_V_MF8_M1_MASK }, // 438 |
| 19362 | { 0x3, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG3EI8_V_MF4_M1_MASK }, // 439 |
| 19363 | { 0x3, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG3EI8_V_MF2_M1_MASK }, // 440 |
| 19364 | { 0x3, 0x1, 0x1, 0x3, 0x1, 0x0, PseudoVLOXSEG3EI8_V_M1_M2_MASK }, // 441 |
| 19365 | { 0x3, 0x1, 0x1, 0x3, 0x1, 0x1, PseudoVLOXSEG3EI8_V_M2_M2_MASK }, // 442 |
| 19366 | { 0x3, 0x1, 0x1, 0x3, 0x1, 0x6, PseudoVLOXSEG3EI8_V_MF4_M2_MASK }, // 443 |
| 19367 | { 0x3, 0x1, 0x1, 0x3, 0x1, 0x7, PseudoVLOXSEG3EI8_V_MF2_M2_MASK }, // 444 |
| 19368 | { 0x3, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG3EI8_V_MF8_MF8_MASK }, // 445 |
| 19369 | { 0x3, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG3EI8_V_MF8_MF4_MASK }, // 446 |
| 19370 | { 0x3, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG3EI8_V_MF4_MF4_MASK }, // 447 |
| 19371 | { 0x3, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG3EI8_V_MF8_MF2_MASK }, // 448 |
| 19372 | { 0x3, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG3EI8_V_MF4_MF2_MASK }, // 449 |
| 19373 | { 0x3, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG3EI8_V_MF2_MF2_MASK }, // 450 |
| 19374 | { 0x3, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG3EI16_V_M1_M1_MASK }, // 451 |
| 19375 | { 0x3, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG3EI16_V_M2_M1_MASK }, // 452 |
| 19376 | { 0x3, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG3EI16_V_MF4_M1_MASK }, // 453 |
| 19377 | { 0x3, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG3EI16_V_MF2_M1_MASK }, // 454 |
| 19378 | { 0x3, 0x1, 0x1, 0x4, 0x1, 0x0, PseudoVLOXSEG3EI16_V_M1_M2_MASK }, // 455 |
| 19379 | { 0x3, 0x1, 0x1, 0x4, 0x1, 0x1, PseudoVLOXSEG3EI16_V_M2_M2_MASK }, // 456 |
| 19380 | { 0x3, 0x1, 0x1, 0x4, 0x1, 0x2, PseudoVLOXSEG3EI16_V_M4_M2_MASK }, // 457 |
| 19381 | { 0x3, 0x1, 0x1, 0x4, 0x1, 0x7, PseudoVLOXSEG3EI16_V_MF2_M2_MASK }, // 458 |
| 19382 | { 0x3, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG3EI16_V_MF4_MF8_MASK }, // 459 |
| 19383 | { 0x3, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG3EI16_V_MF4_MF4_MASK }, // 460 |
| 19384 | { 0x3, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG3EI16_V_MF2_MF4_MASK }, // 461 |
| 19385 | { 0x3, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG3EI16_V_M1_MF2_MASK }, // 462 |
| 19386 | { 0x3, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG3EI16_V_MF4_MF2_MASK }, // 463 |
| 19387 | { 0x3, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG3EI16_V_MF2_MF2_MASK }, // 464 |
| 19388 | { 0x3, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG3EI32_V_M1_M1_MASK }, // 465 |
| 19389 | { 0x3, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG3EI32_V_M2_M1_MASK }, // 466 |
| 19390 | { 0x3, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG3EI32_V_M4_M1_MASK }, // 467 |
| 19391 | { 0x3, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG3EI32_V_MF2_M1_MASK }, // 468 |
| 19392 | { 0x3, 0x1, 0x1, 0x5, 0x1, 0x0, PseudoVLOXSEG3EI32_V_M1_M2_MASK }, // 469 |
| 19393 | { 0x3, 0x1, 0x1, 0x5, 0x1, 0x1, PseudoVLOXSEG3EI32_V_M2_M2_MASK }, // 470 |
| 19394 | { 0x3, 0x1, 0x1, 0x5, 0x1, 0x2, PseudoVLOXSEG3EI32_V_M4_M2_MASK }, // 471 |
| 19395 | { 0x3, 0x1, 0x1, 0x5, 0x1, 0x3, PseudoVLOXSEG3EI32_V_M8_M2_MASK }, // 472 |
| 19396 | { 0x3, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG3EI32_V_MF2_MF8_MASK }, // 473 |
| 19397 | { 0x3, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG3EI32_V_M1_MF4_MASK }, // 474 |
| 19398 | { 0x3, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG3EI32_V_MF2_MF4_MASK }, // 475 |
| 19399 | { 0x3, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG3EI32_V_M1_MF2_MASK }, // 476 |
| 19400 | { 0x3, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG3EI32_V_M2_MF2_MASK }, // 477 |
| 19401 | { 0x3, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG3EI32_V_MF2_MF2_MASK }, // 478 |
| 19402 | { 0x3, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG3EI64_V_M1_M1_MASK }, // 479 |
| 19403 | { 0x3, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG3EI64_V_M2_M1_MASK }, // 480 |
| 19404 | { 0x3, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG3EI64_V_M4_M1_MASK }, // 481 |
| 19405 | { 0x3, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG3EI64_V_M8_M1_MASK }, // 482 |
| 19406 | { 0x3, 0x1, 0x1, 0x6, 0x1, 0x1, PseudoVLOXSEG3EI64_V_M2_M2_MASK }, // 483 |
| 19407 | { 0x3, 0x1, 0x1, 0x6, 0x1, 0x2, PseudoVLOXSEG3EI64_V_M4_M2_MASK }, // 484 |
| 19408 | { 0x3, 0x1, 0x1, 0x6, 0x1, 0x3, PseudoVLOXSEG3EI64_V_M8_M2_MASK }, // 485 |
| 19409 | { 0x3, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG3EI64_V_M1_MF8_MASK }, // 486 |
| 19410 | { 0x3, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG3EI64_V_M1_MF4_MASK }, // 487 |
| 19411 | { 0x3, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG3EI64_V_M2_MF4_MASK }, // 488 |
| 19412 | { 0x3, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG3EI64_V_M1_MF2_MASK }, // 489 |
| 19413 | { 0x3, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG3EI64_V_M2_MF2_MASK }, // 490 |
| 19414 | { 0x3, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG3EI64_V_M4_MF2_MASK }, // 491 |
| 19415 | { 0x4, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG4EI8_V_M1_M1 }, // 492 |
| 19416 | { 0x4, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG4EI8_V_MF8_M1 }, // 493 |
| 19417 | { 0x4, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG4EI8_V_MF4_M1 }, // 494 |
| 19418 | { 0x4, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG4EI8_V_MF2_M1 }, // 495 |
| 19419 | { 0x4, 0x0, 0x0, 0x3, 0x1, 0x0, PseudoVLUXSEG4EI8_V_M1_M2 }, // 496 |
| 19420 | { 0x4, 0x0, 0x0, 0x3, 0x1, 0x1, PseudoVLUXSEG4EI8_V_M2_M2 }, // 497 |
| 19421 | { 0x4, 0x0, 0x0, 0x3, 0x1, 0x6, PseudoVLUXSEG4EI8_V_MF4_M2 }, // 498 |
| 19422 | { 0x4, 0x0, 0x0, 0x3, 0x1, 0x7, PseudoVLUXSEG4EI8_V_MF2_M2 }, // 499 |
| 19423 | { 0x4, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG4EI8_V_MF8_MF8 }, // 500 |
| 19424 | { 0x4, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG4EI8_V_MF8_MF4 }, // 501 |
| 19425 | { 0x4, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG4EI8_V_MF4_MF4 }, // 502 |
| 19426 | { 0x4, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG4EI8_V_MF8_MF2 }, // 503 |
| 19427 | { 0x4, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG4EI8_V_MF4_MF2 }, // 504 |
| 19428 | { 0x4, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG4EI8_V_MF2_MF2 }, // 505 |
| 19429 | { 0x4, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG4EI16_V_M1_M1 }, // 506 |
| 19430 | { 0x4, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG4EI16_V_M2_M1 }, // 507 |
| 19431 | { 0x4, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG4EI16_V_MF4_M1 }, // 508 |
| 19432 | { 0x4, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG4EI16_V_MF2_M1 }, // 509 |
| 19433 | { 0x4, 0x0, 0x0, 0x4, 0x1, 0x0, PseudoVLUXSEG4EI16_V_M1_M2 }, // 510 |
| 19434 | { 0x4, 0x0, 0x0, 0x4, 0x1, 0x1, PseudoVLUXSEG4EI16_V_M2_M2 }, // 511 |
| 19435 | { 0x4, 0x0, 0x0, 0x4, 0x1, 0x2, PseudoVLUXSEG4EI16_V_M4_M2 }, // 512 |
| 19436 | { 0x4, 0x0, 0x0, 0x4, 0x1, 0x7, PseudoVLUXSEG4EI16_V_MF2_M2 }, // 513 |
| 19437 | { 0x4, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG4EI16_V_MF4_MF8 }, // 514 |
| 19438 | { 0x4, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG4EI16_V_MF4_MF4 }, // 515 |
| 19439 | { 0x4, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG4EI16_V_MF2_MF4 }, // 516 |
| 19440 | { 0x4, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG4EI16_V_M1_MF2 }, // 517 |
| 19441 | { 0x4, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG4EI16_V_MF4_MF2 }, // 518 |
| 19442 | { 0x4, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG4EI16_V_MF2_MF2 }, // 519 |
| 19443 | { 0x4, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG4EI32_V_M1_M1 }, // 520 |
| 19444 | { 0x4, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG4EI32_V_M2_M1 }, // 521 |
| 19445 | { 0x4, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG4EI32_V_M4_M1 }, // 522 |
| 19446 | { 0x4, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG4EI32_V_MF2_M1 }, // 523 |
| 19447 | { 0x4, 0x0, 0x0, 0x5, 0x1, 0x0, PseudoVLUXSEG4EI32_V_M1_M2 }, // 524 |
| 19448 | { 0x4, 0x0, 0x0, 0x5, 0x1, 0x1, PseudoVLUXSEG4EI32_V_M2_M2 }, // 525 |
| 19449 | { 0x4, 0x0, 0x0, 0x5, 0x1, 0x2, PseudoVLUXSEG4EI32_V_M4_M2 }, // 526 |
| 19450 | { 0x4, 0x0, 0x0, 0x5, 0x1, 0x3, PseudoVLUXSEG4EI32_V_M8_M2 }, // 527 |
| 19451 | { 0x4, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG4EI32_V_MF2_MF8 }, // 528 |
| 19452 | { 0x4, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG4EI32_V_M1_MF4 }, // 529 |
| 19453 | { 0x4, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG4EI32_V_MF2_MF4 }, // 530 |
| 19454 | { 0x4, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG4EI32_V_M1_MF2 }, // 531 |
| 19455 | { 0x4, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG4EI32_V_M2_MF2 }, // 532 |
| 19456 | { 0x4, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG4EI32_V_MF2_MF2 }, // 533 |
| 19457 | { 0x4, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG4EI64_V_M1_M1 }, // 534 |
| 19458 | { 0x4, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG4EI64_V_M2_M1 }, // 535 |
| 19459 | { 0x4, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG4EI64_V_M4_M1 }, // 536 |
| 19460 | { 0x4, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG4EI64_V_M8_M1 }, // 537 |
| 19461 | { 0x4, 0x0, 0x0, 0x6, 0x1, 0x1, PseudoVLUXSEG4EI64_V_M2_M2 }, // 538 |
| 19462 | { 0x4, 0x0, 0x0, 0x6, 0x1, 0x2, PseudoVLUXSEG4EI64_V_M4_M2 }, // 539 |
| 19463 | { 0x4, 0x0, 0x0, 0x6, 0x1, 0x3, PseudoVLUXSEG4EI64_V_M8_M2 }, // 540 |
| 19464 | { 0x4, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG4EI64_V_M1_MF8 }, // 541 |
| 19465 | { 0x4, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG4EI64_V_M1_MF4 }, // 542 |
| 19466 | { 0x4, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG4EI64_V_M2_MF4 }, // 543 |
| 19467 | { 0x4, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG4EI64_V_M1_MF2 }, // 544 |
| 19468 | { 0x4, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG4EI64_V_M2_MF2 }, // 545 |
| 19469 | { 0x4, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG4EI64_V_M4_MF2 }, // 546 |
| 19470 | { 0x4, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG4EI8_V_M1_M1 }, // 547 |
| 19471 | { 0x4, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG4EI8_V_MF8_M1 }, // 548 |
| 19472 | { 0x4, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG4EI8_V_MF4_M1 }, // 549 |
| 19473 | { 0x4, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG4EI8_V_MF2_M1 }, // 550 |
| 19474 | { 0x4, 0x0, 0x1, 0x3, 0x1, 0x0, PseudoVLOXSEG4EI8_V_M1_M2 }, // 551 |
| 19475 | { 0x4, 0x0, 0x1, 0x3, 0x1, 0x1, PseudoVLOXSEG4EI8_V_M2_M2 }, // 552 |
| 19476 | { 0x4, 0x0, 0x1, 0x3, 0x1, 0x6, PseudoVLOXSEG4EI8_V_MF4_M2 }, // 553 |
| 19477 | { 0x4, 0x0, 0x1, 0x3, 0x1, 0x7, PseudoVLOXSEG4EI8_V_MF2_M2 }, // 554 |
| 19478 | { 0x4, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG4EI8_V_MF8_MF8 }, // 555 |
| 19479 | { 0x4, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG4EI8_V_MF8_MF4 }, // 556 |
| 19480 | { 0x4, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG4EI8_V_MF4_MF4 }, // 557 |
| 19481 | { 0x4, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG4EI8_V_MF8_MF2 }, // 558 |
| 19482 | { 0x4, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG4EI8_V_MF4_MF2 }, // 559 |
| 19483 | { 0x4, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG4EI8_V_MF2_MF2 }, // 560 |
| 19484 | { 0x4, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG4EI16_V_M1_M1 }, // 561 |
| 19485 | { 0x4, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG4EI16_V_M2_M1 }, // 562 |
| 19486 | { 0x4, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG4EI16_V_MF4_M1 }, // 563 |
| 19487 | { 0x4, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG4EI16_V_MF2_M1 }, // 564 |
| 19488 | { 0x4, 0x0, 0x1, 0x4, 0x1, 0x0, PseudoVLOXSEG4EI16_V_M1_M2 }, // 565 |
| 19489 | { 0x4, 0x0, 0x1, 0x4, 0x1, 0x1, PseudoVLOXSEG4EI16_V_M2_M2 }, // 566 |
| 19490 | { 0x4, 0x0, 0x1, 0x4, 0x1, 0x2, PseudoVLOXSEG4EI16_V_M4_M2 }, // 567 |
| 19491 | { 0x4, 0x0, 0x1, 0x4, 0x1, 0x7, PseudoVLOXSEG4EI16_V_MF2_M2 }, // 568 |
| 19492 | { 0x4, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG4EI16_V_MF4_MF8 }, // 569 |
| 19493 | { 0x4, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG4EI16_V_MF4_MF4 }, // 570 |
| 19494 | { 0x4, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG4EI16_V_MF2_MF4 }, // 571 |
| 19495 | { 0x4, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG4EI16_V_M1_MF2 }, // 572 |
| 19496 | { 0x4, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG4EI16_V_MF4_MF2 }, // 573 |
| 19497 | { 0x4, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG4EI16_V_MF2_MF2 }, // 574 |
| 19498 | { 0x4, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG4EI32_V_M1_M1 }, // 575 |
| 19499 | { 0x4, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG4EI32_V_M2_M1 }, // 576 |
| 19500 | { 0x4, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG4EI32_V_M4_M1 }, // 577 |
| 19501 | { 0x4, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG4EI32_V_MF2_M1 }, // 578 |
| 19502 | { 0x4, 0x0, 0x1, 0x5, 0x1, 0x0, PseudoVLOXSEG4EI32_V_M1_M2 }, // 579 |
| 19503 | { 0x4, 0x0, 0x1, 0x5, 0x1, 0x1, PseudoVLOXSEG4EI32_V_M2_M2 }, // 580 |
| 19504 | { 0x4, 0x0, 0x1, 0x5, 0x1, 0x2, PseudoVLOXSEG4EI32_V_M4_M2 }, // 581 |
| 19505 | { 0x4, 0x0, 0x1, 0x5, 0x1, 0x3, PseudoVLOXSEG4EI32_V_M8_M2 }, // 582 |
| 19506 | { 0x4, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG4EI32_V_MF2_MF8 }, // 583 |
| 19507 | { 0x4, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG4EI32_V_M1_MF4 }, // 584 |
| 19508 | { 0x4, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG4EI32_V_MF2_MF4 }, // 585 |
| 19509 | { 0x4, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG4EI32_V_M1_MF2 }, // 586 |
| 19510 | { 0x4, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG4EI32_V_M2_MF2 }, // 587 |
| 19511 | { 0x4, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG4EI32_V_MF2_MF2 }, // 588 |
| 19512 | { 0x4, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG4EI64_V_M1_M1 }, // 589 |
| 19513 | { 0x4, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG4EI64_V_M2_M1 }, // 590 |
| 19514 | { 0x4, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG4EI64_V_M4_M1 }, // 591 |
| 19515 | { 0x4, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG4EI64_V_M8_M1 }, // 592 |
| 19516 | { 0x4, 0x0, 0x1, 0x6, 0x1, 0x1, PseudoVLOXSEG4EI64_V_M2_M2 }, // 593 |
| 19517 | { 0x4, 0x0, 0x1, 0x6, 0x1, 0x2, PseudoVLOXSEG4EI64_V_M4_M2 }, // 594 |
| 19518 | { 0x4, 0x0, 0x1, 0x6, 0x1, 0x3, PseudoVLOXSEG4EI64_V_M8_M2 }, // 595 |
| 19519 | { 0x4, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG4EI64_V_M1_MF8 }, // 596 |
| 19520 | { 0x4, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG4EI64_V_M1_MF4 }, // 597 |
| 19521 | { 0x4, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG4EI64_V_M2_MF4 }, // 598 |
| 19522 | { 0x4, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG4EI64_V_M1_MF2 }, // 599 |
| 19523 | { 0x4, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG4EI64_V_M2_MF2 }, // 600 |
| 19524 | { 0x4, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG4EI64_V_M4_MF2 }, // 601 |
| 19525 | { 0x4, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG4EI8_V_M1_M1_MASK }, // 602 |
| 19526 | { 0x4, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG4EI8_V_MF8_M1_MASK }, // 603 |
| 19527 | { 0x4, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG4EI8_V_MF4_M1_MASK }, // 604 |
| 19528 | { 0x4, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG4EI8_V_MF2_M1_MASK }, // 605 |
| 19529 | { 0x4, 0x1, 0x0, 0x3, 0x1, 0x0, PseudoVLUXSEG4EI8_V_M1_M2_MASK }, // 606 |
| 19530 | { 0x4, 0x1, 0x0, 0x3, 0x1, 0x1, PseudoVLUXSEG4EI8_V_M2_M2_MASK }, // 607 |
| 19531 | { 0x4, 0x1, 0x0, 0x3, 0x1, 0x6, PseudoVLUXSEG4EI8_V_MF4_M2_MASK }, // 608 |
| 19532 | { 0x4, 0x1, 0x0, 0x3, 0x1, 0x7, PseudoVLUXSEG4EI8_V_MF2_M2_MASK }, // 609 |
| 19533 | { 0x4, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG4EI8_V_MF8_MF8_MASK }, // 610 |
| 19534 | { 0x4, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG4EI8_V_MF8_MF4_MASK }, // 611 |
| 19535 | { 0x4, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG4EI8_V_MF4_MF4_MASK }, // 612 |
| 19536 | { 0x4, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG4EI8_V_MF8_MF2_MASK }, // 613 |
| 19537 | { 0x4, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG4EI8_V_MF4_MF2_MASK }, // 614 |
| 19538 | { 0x4, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG4EI8_V_MF2_MF2_MASK }, // 615 |
| 19539 | { 0x4, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG4EI16_V_M1_M1_MASK }, // 616 |
| 19540 | { 0x4, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG4EI16_V_M2_M1_MASK }, // 617 |
| 19541 | { 0x4, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG4EI16_V_MF4_M1_MASK }, // 618 |
| 19542 | { 0x4, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG4EI16_V_MF2_M1_MASK }, // 619 |
| 19543 | { 0x4, 0x1, 0x0, 0x4, 0x1, 0x0, PseudoVLUXSEG4EI16_V_M1_M2_MASK }, // 620 |
| 19544 | { 0x4, 0x1, 0x0, 0x4, 0x1, 0x1, PseudoVLUXSEG4EI16_V_M2_M2_MASK }, // 621 |
| 19545 | { 0x4, 0x1, 0x0, 0x4, 0x1, 0x2, PseudoVLUXSEG4EI16_V_M4_M2_MASK }, // 622 |
| 19546 | { 0x4, 0x1, 0x0, 0x4, 0x1, 0x7, PseudoVLUXSEG4EI16_V_MF2_M2_MASK }, // 623 |
| 19547 | { 0x4, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG4EI16_V_MF4_MF8_MASK }, // 624 |
| 19548 | { 0x4, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG4EI16_V_MF4_MF4_MASK }, // 625 |
| 19549 | { 0x4, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG4EI16_V_MF2_MF4_MASK }, // 626 |
| 19550 | { 0x4, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG4EI16_V_M1_MF2_MASK }, // 627 |
| 19551 | { 0x4, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG4EI16_V_MF4_MF2_MASK }, // 628 |
| 19552 | { 0x4, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG4EI16_V_MF2_MF2_MASK }, // 629 |
| 19553 | { 0x4, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG4EI32_V_M1_M1_MASK }, // 630 |
| 19554 | { 0x4, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG4EI32_V_M2_M1_MASK }, // 631 |
| 19555 | { 0x4, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG4EI32_V_M4_M1_MASK }, // 632 |
| 19556 | { 0x4, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG4EI32_V_MF2_M1_MASK }, // 633 |
| 19557 | { 0x4, 0x1, 0x0, 0x5, 0x1, 0x0, PseudoVLUXSEG4EI32_V_M1_M2_MASK }, // 634 |
| 19558 | { 0x4, 0x1, 0x0, 0x5, 0x1, 0x1, PseudoVLUXSEG4EI32_V_M2_M2_MASK }, // 635 |
| 19559 | { 0x4, 0x1, 0x0, 0x5, 0x1, 0x2, PseudoVLUXSEG4EI32_V_M4_M2_MASK }, // 636 |
| 19560 | { 0x4, 0x1, 0x0, 0x5, 0x1, 0x3, PseudoVLUXSEG4EI32_V_M8_M2_MASK }, // 637 |
| 19561 | { 0x4, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG4EI32_V_MF2_MF8_MASK }, // 638 |
| 19562 | { 0x4, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG4EI32_V_M1_MF4_MASK }, // 639 |
| 19563 | { 0x4, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG4EI32_V_MF2_MF4_MASK }, // 640 |
| 19564 | { 0x4, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG4EI32_V_M1_MF2_MASK }, // 641 |
| 19565 | { 0x4, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG4EI32_V_M2_MF2_MASK }, // 642 |
| 19566 | { 0x4, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG4EI32_V_MF2_MF2_MASK }, // 643 |
| 19567 | { 0x4, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG4EI64_V_M1_M1_MASK }, // 644 |
| 19568 | { 0x4, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG4EI64_V_M2_M1_MASK }, // 645 |
| 19569 | { 0x4, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG4EI64_V_M4_M1_MASK }, // 646 |
| 19570 | { 0x4, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG4EI64_V_M8_M1_MASK }, // 647 |
| 19571 | { 0x4, 0x1, 0x0, 0x6, 0x1, 0x1, PseudoVLUXSEG4EI64_V_M2_M2_MASK }, // 648 |
| 19572 | { 0x4, 0x1, 0x0, 0x6, 0x1, 0x2, PseudoVLUXSEG4EI64_V_M4_M2_MASK }, // 649 |
| 19573 | { 0x4, 0x1, 0x0, 0x6, 0x1, 0x3, PseudoVLUXSEG4EI64_V_M8_M2_MASK }, // 650 |
| 19574 | { 0x4, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG4EI64_V_M1_MF8_MASK }, // 651 |
| 19575 | { 0x4, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG4EI64_V_M1_MF4_MASK }, // 652 |
| 19576 | { 0x4, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG4EI64_V_M2_MF4_MASK }, // 653 |
| 19577 | { 0x4, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG4EI64_V_M1_MF2_MASK }, // 654 |
| 19578 | { 0x4, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG4EI64_V_M2_MF2_MASK }, // 655 |
| 19579 | { 0x4, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG4EI64_V_M4_MF2_MASK }, // 656 |
| 19580 | { 0x4, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG4EI8_V_M1_M1_MASK }, // 657 |
| 19581 | { 0x4, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG4EI8_V_MF8_M1_MASK }, // 658 |
| 19582 | { 0x4, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG4EI8_V_MF4_M1_MASK }, // 659 |
| 19583 | { 0x4, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG4EI8_V_MF2_M1_MASK }, // 660 |
| 19584 | { 0x4, 0x1, 0x1, 0x3, 0x1, 0x0, PseudoVLOXSEG4EI8_V_M1_M2_MASK }, // 661 |
| 19585 | { 0x4, 0x1, 0x1, 0x3, 0x1, 0x1, PseudoVLOXSEG4EI8_V_M2_M2_MASK }, // 662 |
| 19586 | { 0x4, 0x1, 0x1, 0x3, 0x1, 0x6, PseudoVLOXSEG4EI8_V_MF4_M2_MASK }, // 663 |
| 19587 | { 0x4, 0x1, 0x1, 0x3, 0x1, 0x7, PseudoVLOXSEG4EI8_V_MF2_M2_MASK }, // 664 |
| 19588 | { 0x4, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG4EI8_V_MF8_MF8_MASK }, // 665 |
| 19589 | { 0x4, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG4EI8_V_MF8_MF4_MASK }, // 666 |
| 19590 | { 0x4, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG4EI8_V_MF4_MF4_MASK }, // 667 |
| 19591 | { 0x4, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG4EI8_V_MF8_MF2_MASK }, // 668 |
| 19592 | { 0x4, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG4EI8_V_MF4_MF2_MASK }, // 669 |
| 19593 | { 0x4, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG4EI8_V_MF2_MF2_MASK }, // 670 |
| 19594 | { 0x4, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG4EI16_V_M1_M1_MASK }, // 671 |
| 19595 | { 0x4, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG4EI16_V_M2_M1_MASK }, // 672 |
| 19596 | { 0x4, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG4EI16_V_MF4_M1_MASK }, // 673 |
| 19597 | { 0x4, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG4EI16_V_MF2_M1_MASK }, // 674 |
| 19598 | { 0x4, 0x1, 0x1, 0x4, 0x1, 0x0, PseudoVLOXSEG4EI16_V_M1_M2_MASK }, // 675 |
| 19599 | { 0x4, 0x1, 0x1, 0x4, 0x1, 0x1, PseudoVLOXSEG4EI16_V_M2_M2_MASK }, // 676 |
| 19600 | { 0x4, 0x1, 0x1, 0x4, 0x1, 0x2, PseudoVLOXSEG4EI16_V_M4_M2_MASK }, // 677 |
| 19601 | { 0x4, 0x1, 0x1, 0x4, 0x1, 0x7, PseudoVLOXSEG4EI16_V_MF2_M2_MASK }, // 678 |
| 19602 | { 0x4, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG4EI16_V_MF4_MF8_MASK }, // 679 |
| 19603 | { 0x4, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG4EI16_V_MF4_MF4_MASK }, // 680 |
| 19604 | { 0x4, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG4EI16_V_MF2_MF4_MASK }, // 681 |
| 19605 | { 0x4, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG4EI16_V_M1_MF2_MASK }, // 682 |
| 19606 | { 0x4, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG4EI16_V_MF4_MF2_MASK }, // 683 |
| 19607 | { 0x4, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG4EI16_V_MF2_MF2_MASK }, // 684 |
| 19608 | { 0x4, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG4EI32_V_M1_M1_MASK }, // 685 |
| 19609 | { 0x4, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG4EI32_V_M2_M1_MASK }, // 686 |
| 19610 | { 0x4, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG4EI32_V_M4_M1_MASK }, // 687 |
| 19611 | { 0x4, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG4EI32_V_MF2_M1_MASK }, // 688 |
| 19612 | { 0x4, 0x1, 0x1, 0x5, 0x1, 0x0, PseudoVLOXSEG4EI32_V_M1_M2_MASK }, // 689 |
| 19613 | { 0x4, 0x1, 0x1, 0x5, 0x1, 0x1, PseudoVLOXSEG4EI32_V_M2_M2_MASK }, // 690 |
| 19614 | { 0x4, 0x1, 0x1, 0x5, 0x1, 0x2, PseudoVLOXSEG4EI32_V_M4_M2_MASK }, // 691 |
| 19615 | { 0x4, 0x1, 0x1, 0x5, 0x1, 0x3, PseudoVLOXSEG4EI32_V_M8_M2_MASK }, // 692 |
| 19616 | { 0x4, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG4EI32_V_MF2_MF8_MASK }, // 693 |
| 19617 | { 0x4, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG4EI32_V_M1_MF4_MASK }, // 694 |
| 19618 | { 0x4, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG4EI32_V_MF2_MF4_MASK }, // 695 |
| 19619 | { 0x4, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG4EI32_V_M1_MF2_MASK }, // 696 |
| 19620 | { 0x4, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG4EI32_V_M2_MF2_MASK }, // 697 |
| 19621 | { 0x4, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG4EI32_V_MF2_MF2_MASK }, // 698 |
| 19622 | { 0x4, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG4EI64_V_M1_M1_MASK }, // 699 |
| 19623 | { 0x4, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG4EI64_V_M2_M1_MASK }, // 700 |
| 19624 | { 0x4, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG4EI64_V_M4_M1_MASK }, // 701 |
| 19625 | { 0x4, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG4EI64_V_M8_M1_MASK }, // 702 |
| 19626 | { 0x4, 0x1, 0x1, 0x6, 0x1, 0x1, PseudoVLOXSEG4EI64_V_M2_M2_MASK }, // 703 |
| 19627 | { 0x4, 0x1, 0x1, 0x6, 0x1, 0x2, PseudoVLOXSEG4EI64_V_M4_M2_MASK }, // 704 |
| 19628 | { 0x4, 0x1, 0x1, 0x6, 0x1, 0x3, PseudoVLOXSEG4EI64_V_M8_M2_MASK }, // 705 |
| 19629 | { 0x4, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG4EI64_V_M1_MF8_MASK }, // 706 |
| 19630 | { 0x4, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG4EI64_V_M1_MF4_MASK }, // 707 |
| 19631 | { 0x4, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG4EI64_V_M2_MF4_MASK }, // 708 |
| 19632 | { 0x4, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG4EI64_V_M1_MF2_MASK }, // 709 |
| 19633 | { 0x4, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG4EI64_V_M2_MF2_MASK }, // 710 |
| 19634 | { 0x4, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG4EI64_V_M4_MF2_MASK }, // 711 |
| 19635 | { 0x5, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG5EI8_V_M1_M1 }, // 712 |
| 19636 | { 0x5, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG5EI8_V_MF8_M1 }, // 713 |
| 19637 | { 0x5, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG5EI8_V_MF4_M1 }, // 714 |
| 19638 | { 0x5, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG5EI8_V_MF2_M1 }, // 715 |
| 19639 | { 0x5, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG5EI8_V_MF8_MF8 }, // 716 |
| 19640 | { 0x5, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG5EI8_V_MF8_MF4 }, // 717 |
| 19641 | { 0x5, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG5EI8_V_MF4_MF4 }, // 718 |
| 19642 | { 0x5, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG5EI8_V_MF8_MF2 }, // 719 |
| 19643 | { 0x5, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG5EI8_V_MF4_MF2 }, // 720 |
| 19644 | { 0x5, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG5EI8_V_MF2_MF2 }, // 721 |
| 19645 | { 0x5, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG5EI16_V_M1_M1 }, // 722 |
| 19646 | { 0x5, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG5EI16_V_M2_M1 }, // 723 |
| 19647 | { 0x5, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG5EI16_V_MF4_M1 }, // 724 |
| 19648 | { 0x5, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG5EI16_V_MF2_M1 }, // 725 |
| 19649 | { 0x5, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG5EI16_V_MF4_MF8 }, // 726 |
| 19650 | { 0x5, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG5EI16_V_MF4_MF4 }, // 727 |
| 19651 | { 0x5, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG5EI16_V_MF2_MF4 }, // 728 |
| 19652 | { 0x5, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG5EI16_V_M1_MF2 }, // 729 |
| 19653 | { 0x5, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG5EI16_V_MF4_MF2 }, // 730 |
| 19654 | { 0x5, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG5EI16_V_MF2_MF2 }, // 731 |
| 19655 | { 0x5, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG5EI32_V_M1_M1 }, // 732 |
| 19656 | { 0x5, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG5EI32_V_M2_M1 }, // 733 |
| 19657 | { 0x5, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG5EI32_V_M4_M1 }, // 734 |
| 19658 | { 0x5, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG5EI32_V_MF2_M1 }, // 735 |
| 19659 | { 0x5, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG5EI32_V_MF2_MF8 }, // 736 |
| 19660 | { 0x5, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG5EI32_V_M1_MF4 }, // 737 |
| 19661 | { 0x5, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG5EI32_V_MF2_MF4 }, // 738 |
| 19662 | { 0x5, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG5EI32_V_M1_MF2 }, // 739 |
| 19663 | { 0x5, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG5EI32_V_M2_MF2 }, // 740 |
| 19664 | { 0x5, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG5EI32_V_MF2_MF2 }, // 741 |
| 19665 | { 0x5, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG5EI64_V_M1_M1 }, // 742 |
| 19666 | { 0x5, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG5EI64_V_M2_M1 }, // 743 |
| 19667 | { 0x5, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG5EI64_V_M4_M1 }, // 744 |
| 19668 | { 0x5, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG5EI64_V_M8_M1 }, // 745 |
| 19669 | { 0x5, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG5EI64_V_M1_MF8 }, // 746 |
| 19670 | { 0x5, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG5EI64_V_M1_MF4 }, // 747 |
| 19671 | { 0x5, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG5EI64_V_M2_MF4 }, // 748 |
| 19672 | { 0x5, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG5EI64_V_M1_MF2 }, // 749 |
| 19673 | { 0x5, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG5EI64_V_M2_MF2 }, // 750 |
| 19674 | { 0x5, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG5EI64_V_M4_MF2 }, // 751 |
| 19675 | { 0x5, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG5EI8_V_M1_M1 }, // 752 |
| 19676 | { 0x5, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG5EI8_V_MF8_M1 }, // 753 |
| 19677 | { 0x5, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG5EI8_V_MF4_M1 }, // 754 |
| 19678 | { 0x5, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG5EI8_V_MF2_M1 }, // 755 |
| 19679 | { 0x5, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG5EI8_V_MF8_MF8 }, // 756 |
| 19680 | { 0x5, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG5EI8_V_MF8_MF4 }, // 757 |
| 19681 | { 0x5, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG5EI8_V_MF4_MF4 }, // 758 |
| 19682 | { 0x5, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG5EI8_V_MF8_MF2 }, // 759 |
| 19683 | { 0x5, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG5EI8_V_MF4_MF2 }, // 760 |
| 19684 | { 0x5, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG5EI8_V_MF2_MF2 }, // 761 |
| 19685 | { 0x5, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG5EI16_V_M1_M1 }, // 762 |
| 19686 | { 0x5, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG5EI16_V_M2_M1 }, // 763 |
| 19687 | { 0x5, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG5EI16_V_MF4_M1 }, // 764 |
| 19688 | { 0x5, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG5EI16_V_MF2_M1 }, // 765 |
| 19689 | { 0x5, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG5EI16_V_MF4_MF8 }, // 766 |
| 19690 | { 0x5, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG5EI16_V_MF4_MF4 }, // 767 |
| 19691 | { 0x5, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG5EI16_V_MF2_MF4 }, // 768 |
| 19692 | { 0x5, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG5EI16_V_M1_MF2 }, // 769 |
| 19693 | { 0x5, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG5EI16_V_MF4_MF2 }, // 770 |
| 19694 | { 0x5, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG5EI16_V_MF2_MF2 }, // 771 |
| 19695 | { 0x5, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG5EI32_V_M1_M1 }, // 772 |
| 19696 | { 0x5, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG5EI32_V_M2_M1 }, // 773 |
| 19697 | { 0x5, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG5EI32_V_M4_M1 }, // 774 |
| 19698 | { 0x5, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG5EI32_V_MF2_M1 }, // 775 |
| 19699 | { 0x5, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG5EI32_V_MF2_MF8 }, // 776 |
| 19700 | { 0x5, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG5EI32_V_M1_MF4 }, // 777 |
| 19701 | { 0x5, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG5EI32_V_MF2_MF4 }, // 778 |
| 19702 | { 0x5, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG5EI32_V_M1_MF2 }, // 779 |
| 19703 | { 0x5, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG5EI32_V_M2_MF2 }, // 780 |
| 19704 | { 0x5, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG5EI32_V_MF2_MF2 }, // 781 |
| 19705 | { 0x5, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG5EI64_V_M1_M1 }, // 782 |
| 19706 | { 0x5, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG5EI64_V_M2_M1 }, // 783 |
| 19707 | { 0x5, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG5EI64_V_M4_M1 }, // 784 |
| 19708 | { 0x5, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG5EI64_V_M8_M1 }, // 785 |
| 19709 | { 0x5, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG5EI64_V_M1_MF8 }, // 786 |
| 19710 | { 0x5, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG5EI64_V_M1_MF4 }, // 787 |
| 19711 | { 0x5, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG5EI64_V_M2_MF4 }, // 788 |
| 19712 | { 0x5, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG5EI64_V_M1_MF2 }, // 789 |
| 19713 | { 0x5, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG5EI64_V_M2_MF2 }, // 790 |
| 19714 | { 0x5, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG5EI64_V_M4_MF2 }, // 791 |
| 19715 | { 0x5, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG5EI8_V_M1_M1_MASK }, // 792 |
| 19716 | { 0x5, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG5EI8_V_MF8_M1_MASK }, // 793 |
| 19717 | { 0x5, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG5EI8_V_MF4_M1_MASK }, // 794 |
| 19718 | { 0x5, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG5EI8_V_MF2_M1_MASK }, // 795 |
| 19719 | { 0x5, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG5EI8_V_MF8_MF8_MASK }, // 796 |
| 19720 | { 0x5, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG5EI8_V_MF8_MF4_MASK }, // 797 |
| 19721 | { 0x5, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG5EI8_V_MF4_MF4_MASK }, // 798 |
| 19722 | { 0x5, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG5EI8_V_MF8_MF2_MASK }, // 799 |
| 19723 | { 0x5, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG5EI8_V_MF4_MF2_MASK }, // 800 |
| 19724 | { 0x5, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG5EI8_V_MF2_MF2_MASK }, // 801 |
| 19725 | { 0x5, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG5EI16_V_M1_M1_MASK }, // 802 |
| 19726 | { 0x5, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG5EI16_V_M2_M1_MASK }, // 803 |
| 19727 | { 0x5, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG5EI16_V_MF4_M1_MASK }, // 804 |
| 19728 | { 0x5, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG5EI16_V_MF2_M1_MASK }, // 805 |
| 19729 | { 0x5, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG5EI16_V_MF4_MF8_MASK }, // 806 |
| 19730 | { 0x5, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG5EI16_V_MF4_MF4_MASK }, // 807 |
| 19731 | { 0x5, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG5EI16_V_MF2_MF4_MASK }, // 808 |
| 19732 | { 0x5, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG5EI16_V_M1_MF2_MASK }, // 809 |
| 19733 | { 0x5, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG5EI16_V_MF4_MF2_MASK }, // 810 |
| 19734 | { 0x5, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG5EI16_V_MF2_MF2_MASK }, // 811 |
| 19735 | { 0x5, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG5EI32_V_M1_M1_MASK }, // 812 |
| 19736 | { 0x5, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG5EI32_V_M2_M1_MASK }, // 813 |
| 19737 | { 0x5, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG5EI32_V_M4_M1_MASK }, // 814 |
| 19738 | { 0x5, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG5EI32_V_MF2_M1_MASK }, // 815 |
| 19739 | { 0x5, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG5EI32_V_MF2_MF8_MASK }, // 816 |
| 19740 | { 0x5, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG5EI32_V_M1_MF4_MASK }, // 817 |
| 19741 | { 0x5, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG5EI32_V_MF2_MF4_MASK }, // 818 |
| 19742 | { 0x5, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG5EI32_V_M1_MF2_MASK }, // 819 |
| 19743 | { 0x5, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG5EI32_V_M2_MF2_MASK }, // 820 |
| 19744 | { 0x5, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG5EI32_V_MF2_MF2_MASK }, // 821 |
| 19745 | { 0x5, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG5EI64_V_M1_M1_MASK }, // 822 |
| 19746 | { 0x5, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG5EI64_V_M2_M1_MASK }, // 823 |
| 19747 | { 0x5, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG5EI64_V_M4_M1_MASK }, // 824 |
| 19748 | { 0x5, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG5EI64_V_M8_M1_MASK }, // 825 |
| 19749 | { 0x5, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG5EI64_V_M1_MF8_MASK }, // 826 |
| 19750 | { 0x5, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG5EI64_V_M1_MF4_MASK }, // 827 |
| 19751 | { 0x5, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG5EI64_V_M2_MF4_MASK }, // 828 |
| 19752 | { 0x5, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG5EI64_V_M1_MF2_MASK }, // 829 |
| 19753 | { 0x5, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG5EI64_V_M2_MF2_MASK }, // 830 |
| 19754 | { 0x5, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG5EI64_V_M4_MF2_MASK }, // 831 |
| 19755 | { 0x5, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG5EI8_V_M1_M1_MASK }, // 832 |
| 19756 | { 0x5, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG5EI8_V_MF8_M1_MASK }, // 833 |
| 19757 | { 0x5, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG5EI8_V_MF4_M1_MASK }, // 834 |
| 19758 | { 0x5, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG5EI8_V_MF2_M1_MASK }, // 835 |
| 19759 | { 0x5, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG5EI8_V_MF8_MF8_MASK }, // 836 |
| 19760 | { 0x5, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG5EI8_V_MF8_MF4_MASK }, // 837 |
| 19761 | { 0x5, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG5EI8_V_MF4_MF4_MASK }, // 838 |
| 19762 | { 0x5, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG5EI8_V_MF8_MF2_MASK }, // 839 |
| 19763 | { 0x5, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG5EI8_V_MF4_MF2_MASK }, // 840 |
| 19764 | { 0x5, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG5EI8_V_MF2_MF2_MASK }, // 841 |
| 19765 | { 0x5, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG5EI16_V_M1_M1_MASK }, // 842 |
| 19766 | { 0x5, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG5EI16_V_M2_M1_MASK }, // 843 |
| 19767 | { 0x5, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG5EI16_V_MF4_M1_MASK }, // 844 |
| 19768 | { 0x5, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG5EI16_V_MF2_M1_MASK }, // 845 |
| 19769 | { 0x5, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG5EI16_V_MF4_MF8_MASK }, // 846 |
| 19770 | { 0x5, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG5EI16_V_MF4_MF4_MASK }, // 847 |
| 19771 | { 0x5, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG5EI16_V_MF2_MF4_MASK }, // 848 |
| 19772 | { 0x5, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG5EI16_V_M1_MF2_MASK }, // 849 |
| 19773 | { 0x5, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG5EI16_V_MF4_MF2_MASK }, // 850 |
| 19774 | { 0x5, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG5EI16_V_MF2_MF2_MASK }, // 851 |
| 19775 | { 0x5, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG5EI32_V_M1_M1_MASK }, // 852 |
| 19776 | { 0x5, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG5EI32_V_M2_M1_MASK }, // 853 |
| 19777 | { 0x5, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG5EI32_V_M4_M1_MASK }, // 854 |
| 19778 | { 0x5, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG5EI32_V_MF2_M1_MASK }, // 855 |
| 19779 | { 0x5, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG5EI32_V_MF2_MF8_MASK }, // 856 |
| 19780 | { 0x5, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG5EI32_V_M1_MF4_MASK }, // 857 |
| 19781 | { 0x5, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG5EI32_V_MF2_MF4_MASK }, // 858 |
| 19782 | { 0x5, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG5EI32_V_M1_MF2_MASK }, // 859 |
| 19783 | { 0x5, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG5EI32_V_M2_MF2_MASK }, // 860 |
| 19784 | { 0x5, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG5EI32_V_MF2_MF2_MASK }, // 861 |
| 19785 | { 0x5, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG5EI64_V_M1_M1_MASK }, // 862 |
| 19786 | { 0x5, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG5EI64_V_M2_M1_MASK }, // 863 |
| 19787 | { 0x5, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG5EI64_V_M4_M1_MASK }, // 864 |
| 19788 | { 0x5, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG5EI64_V_M8_M1_MASK }, // 865 |
| 19789 | { 0x5, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG5EI64_V_M1_MF8_MASK }, // 866 |
| 19790 | { 0x5, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG5EI64_V_M1_MF4_MASK }, // 867 |
| 19791 | { 0x5, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG5EI64_V_M2_MF4_MASK }, // 868 |
| 19792 | { 0x5, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG5EI64_V_M1_MF2_MASK }, // 869 |
| 19793 | { 0x5, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG5EI64_V_M2_MF2_MASK }, // 870 |
| 19794 | { 0x5, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG5EI64_V_M4_MF2_MASK }, // 871 |
| 19795 | { 0x6, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG6EI8_V_M1_M1 }, // 872 |
| 19796 | { 0x6, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG6EI8_V_MF8_M1 }, // 873 |
| 19797 | { 0x6, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG6EI8_V_MF4_M1 }, // 874 |
| 19798 | { 0x6, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG6EI8_V_MF2_M1 }, // 875 |
| 19799 | { 0x6, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG6EI8_V_MF8_MF8 }, // 876 |
| 19800 | { 0x6, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG6EI8_V_MF8_MF4 }, // 877 |
| 19801 | { 0x6, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG6EI8_V_MF4_MF4 }, // 878 |
| 19802 | { 0x6, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG6EI8_V_MF8_MF2 }, // 879 |
| 19803 | { 0x6, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG6EI8_V_MF4_MF2 }, // 880 |
| 19804 | { 0x6, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG6EI8_V_MF2_MF2 }, // 881 |
| 19805 | { 0x6, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG6EI16_V_M1_M1 }, // 882 |
| 19806 | { 0x6, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG6EI16_V_M2_M1 }, // 883 |
| 19807 | { 0x6, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG6EI16_V_MF4_M1 }, // 884 |
| 19808 | { 0x6, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG6EI16_V_MF2_M1 }, // 885 |
| 19809 | { 0x6, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG6EI16_V_MF4_MF8 }, // 886 |
| 19810 | { 0x6, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG6EI16_V_MF4_MF4 }, // 887 |
| 19811 | { 0x6, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG6EI16_V_MF2_MF4 }, // 888 |
| 19812 | { 0x6, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG6EI16_V_M1_MF2 }, // 889 |
| 19813 | { 0x6, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG6EI16_V_MF4_MF2 }, // 890 |
| 19814 | { 0x6, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG6EI16_V_MF2_MF2 }, // 891 |
| 19815 | { 0x6, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG6EI32_V_M1_M1 }, // 892 |
| 19816 | { 0x6, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG6EI32_V_M2_M1 }, // 893 |
| 19817 | { 0x6, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG6EI32_V_M4_M1 }, // 894 |
| 19818 | { 0x6, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG6EI32_V_MF2_M1 }, // 895 |
| 19819 | { 0x6, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG6EI32_V_MF2_MF8 }, // 896 |
| 19820 | { 0x6, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG6EI32_V_M1_MF4 }, // 897 |
| 19821 | { 0x6, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG6EI32_V_MF2_MF4 }, // 898 |
| 19822 | { 0x6, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG6EI32_V_M1_MF2 }, // 899 |
| 19823 | { 0x6, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG6EI32_V_M2_MF2 }, // 900 |
| 19824 | { 0x6, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG6EI32_V_MF2_MF2 }, // 901 |
| 19825 | { 0x6, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG6EI64_V_M1_M1 }, // 902 |
| 19826 | { 0x6, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG6EI64_V_M2_M1 }, // 903 |
| 19827 | { 0x6, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG6EI64_V_M4_M1 }, // 904 |
| 19828 | { 0x6, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG6EI64_V_M8_M1 }, // 905 |
| 19829 | { 0x6, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG6EI64_V_M1_MF8 }, // 906 |
| 19830 | { 0x6, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG6EI64_V_M1_MF4 }, // 907 |
| 19831 | { 0x6, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG6EI64_V_M2_MF4 }, // 908 |
| 19832 | { 0x6, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG6EI64_V_M1_MF2 }, // 909 |
| 19833 | { 0x6, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG6EI64_V_M2_MF2 }, // 910 |
| 19834 | { 0x6, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG6EI64_V_M4_MF2 }, // 911 |
| 19835 | { 0x6, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG6EI8_V_M1_M1 }, // 912 |
| 19836 | { 0x6, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG6EI8_V_MF8_M1 }, // 913 |
| 19837 | { 0x6, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG6EI8_V_MF4_M1 }, // 914 |
| 19838 | { 0x6, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG6EI8_V_MF2_M1 }, // 915 |
| 19839 | { 0x6, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG6EI8_V_MF8_MF8 }, // 916 |
| 19840 | { 0x6, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG6EI8_V_MF8_MF4 }, // 917 |
| 19841 | { 0x6, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG6EI8_V_MF4_MF4 }, // 918 |
| 19842 | { 0x6, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG6EI8_V_MF8_MF2 }, // 919 |
| 19843 | { 0x6, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG6EI8_V_MF4_MF2 }, // 920 |
| 19844 | { 0x6, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG6EI8_V_MF2_MF2 }, // 921 |
| 19845 | { 0x6, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG6EI16_V_M1_M1 }, // 922 |
| 19846 | { 0x6, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG6EI16_V_M2_M1 }, // 923 |
| 19847 | { 0x6, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG6EI16_V_MF4_M1 }, // 924 |
| 19848 | { 0x6, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG6EI16_V_MF2_M1 }, // 925 |
| 19849 | { 0x6, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG6EI16_V_MF4_MF8 }, // 926 |
| 19850 | { 0x6, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG6EI16_V_MF4_MF4 }, // 927 |
| 19851 | { 0x6, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG6EI16_V_MF2_MF4 }, // 928 |
| 19852 | { 0x6, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG6EI16_V_M1_MF2 }, // 929 |
| 19853 | { 0x6, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG6EI16_V_MF4_MF2 }, // 930 |
| 19854 | { 0x6, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG6EI16_V_MF2_MF2 }, // 931 |
| 19855 | { 0x6, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG6EI32_V_M1_M1 }, // 932 |
| 19856 | { 0x6, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG6EI32_V_M2_M1 }, // 933 |
| 19857 | { 0x6, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG6EI32_V_M4_M1 }, // 934 |
| 19858 | { 0x6, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG6EI32_V_MF2_M1 }, // 935 |
| 19859 | { 0x6, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG6EI32_V_MF2_MF8 }, // 936 |
| 19860 | { 0x6, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG6EI32_V_M1_MF4 }, // 937 |
| 19861 | { 0x6, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG6EI32_V_MF2_MF4 }, // 938 |
| 19862 | { 0x6, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG6EI32_V_M1_MF2 }, // 939 |
| 19863 | { 0x6, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG6EI32_V_M2_MF2 }, // 940 |
| 19864 | { 0x6, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG6EI32_V_MF2_MF2 }, // 941 |
| 19865 | { 0x6, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG6EI64_V_M1_M1 }, // 942 |
| 19866 | { 0x6, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG6EI64_V_M2_M1 }, // 943 |
| 19867 | { 0x6, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG6EI64_V_M4_M1 }, // 944 |
| 19868 | { 0x6, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG6EI64_V_M8_M1 }, // 945 |
| 19869 | { 0x6, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG6EI64_V_M1_MF8 }, // 946 |
| 19870 | { 0x6, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG6EI64_V_M1_MF4 }, // 947 |
| 19871 | { 0x6, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG6EI64_V_M2_MF4 }, // 948 |
| 19872 | { 0x6, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG6EI64_V_M1_MF2 }, // 949 |
| 19873 | { 0x6, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG6EI64_V_M2_MF2 }, // 950 |
| 19874 | { 0x6, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG6EI64_V_M4_MF2 }, // 951 |
| 19875 | { 0x6, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG6EI8_V_M1_M1_MASK }, // 952 |
| 19876 | { 0x6, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG6EI8_V_MF8_M1_MASK }, // 953 |
| 19877 | { 0x6, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG6EI8_V_MF4_M1_MASK }, // 954 |
| 19878 | { 0x6, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG6EI8_V_MF2_M1_MASK }, // 955 |
| 19879 | { 0x6, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG6EI8_V_MF8_MF8_MASK }, // 956 |
| 19880 | { 0x6, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG6EI8_V_MF8_MF4_MASK }, // 957 |
| 19881 | { 0x6, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG6EI8_V_MF4_MF4_MASK }, // 958 |
| 19882 | { 0x6, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG6EI8_V_MF8_MF2_MASK }, // 959 |
| 19883 | { 0x6, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG6EI8_V_MF4_MF2_MASK }, // 960 |
| 19884 | { 0x6, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG6EI8_V_MF2_MF2_MASK }, // 961 |
| 19885 | { 0x6, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG6EI16_V_M1_M1_MASK }, // 962 |
| 19886 | { 0x6, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG6EI16_V_M2_M1_MASK }, // 963 |
| 19887 | { 0x6, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG6EI16_V_MF4_M1_MASK }, // 964 |
| 19888 | { 0x6, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG6EI16_V_MF2_M1_MASK }, // 965 |
| 19889 | { 0x6, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG6EI16_V_MF4_MF8_MASK }, // 966 |
| 19890 | { 0x6, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG6EI16_V_MF4_MF4_MASK }, // 967 |
| 19891 | { 0x6, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG6EI16_V_MF2_MF4_MASK }, // 968 |
| 19892 | { 0x6, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG6EI16_V_M1_MF2_MASK }, // 969 |
| 19893 | { 0x6, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG6EI16_V_MF4_MF2_MASK }, // 970 |
| 19894 | { 0x6, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG6EI16_V_MF2_MF2_MASK }, // 971 |
| 19895 | { 0x6, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG6EI32_V_M1_M1_MASK }, // 972 |
| 19896 | { 0x6, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG6EI32_V_M2_M1_MASK }, // 973 |
| 19897 | { 0x6, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG6EI32_V_M4_M1_MASK }, // 974 |
| 19898 | { 0x6, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG6EI32_V_MF2_M1_MASK }, // 975 |
| 19899 | { 0x6, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG6EI32_V_MF2_MF8_MASK }, // 976 |
| 19900 | { 0x6, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG6EI32_V_M1_MF4_MASK }, // 977 |
| 19901 | { 0x6, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG6EI32_V_MF2_MF4_MASK }, // 978 |
| 19902 | { 0x6, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG6EI32_V_M1_MF2_MASK }, // 979 |
| 19903 | { 0x6, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG6EI32_V_M2_MF2_MASK }, // 980 |
| 19904 | { 0x6, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG6EI32_V_MF2_MF2_MASK }, // 981 |
| 19905 | { 0x6, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG6EI64_V_M1_M1_MASK }, // 982 |
| 19906 | { 0x6, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG6EI64_V_M2_M1_MASK }, // 983 |
| 19907 | { 0x6, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG6EI64_V_M4_M1_MASK }, // 984 |
| 19908 | { 0x6, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG6EI64_V_M8_M1_MASK }, // 985 |
| 19909 | { 0x6, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG6EI64_V_M1_MF8_MASK }, // 986 |
| 19910 | { 0x6, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG6EI64_V_M1_MF4_MASK }, // 987 |
| 19911 | { 0x6, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG6EI64_V_M2_MF4_MASK }, // 988 |
| 19912 | { 0x6, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG6EI64_V_M1_MF2_MASK }, // 989 |
| 19913 | { 0x6, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG6EI64_V_M2_MF2_MASK }, // 990 |
| 19914 | { 0x6, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG6EI64_V_M4_MF2_MASK }, // 991 |
| 19915 | { 0x6, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG6EI8_V_M1_M1_MASK }, // 992 |
| 19916 | { 0x6, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG6EI8_V_MF8_M1_MASK }, // 993 |
| 19917 | { 0x6, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG6EI8_V_MF4_M1_MASK }, // 994 |
| 19918 | { 0x6, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG6EI8_V_MF2_M1_MASK }, // 995 |
| 19919 | { 0x6, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG6EI8_V_MF8_MF8_MASK }, // 996 |
| 19920 | { 0x6, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG6EI8_V_MF8_MF4_MASK }, // 997 |
| 19921 | { 0x6, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG6EI8_V_MF4_MF4_MASK }, // 998 |
| 19922 | { 0x6, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG6EI8_V_MF8_MF2_MASK }, // 999 |
| 19923 | { 0x6, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG6EI8_V_MF4_MF2_MASK }, // 1000 |
| 19924 | { 0x6, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG6EI8_V_MF2_MF2_MASK }, // 1001 |
| 19925 | { 0x6, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG6EI16_V_M1_M1_MASK }, // 1002 |
| 19926 | { 0x6, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG6EI16_V_M2_M1_MASK }, // 1003 |
| 19927 | { 0x6, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG6EI16_V_MF4_M1_MASK }, // 1004 |
| 19928 | { 0x6, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG6EI16_V_MF2_M1_MASK }, // 1005 |
| 19929 | { 0x6, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG6EI16_V_MF4_MF8_MASK }, // 1006 |
| 19930 | { 0x6, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG6EI16_V_MF4_MF4_MASK }, // 1007 |
| 19931 | { 0x6, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG6EI16_V_MF2_MF4_MASK }, // 1008 |
| 19932 | { 0x6, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG6EI16_V_M1_MF2_MASK }, // 1009 |
| 19933 | { 0x6, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG6EI16_V_MF4_MF2_MASK }, // 1010 |
| 19934 | { 0x6, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG6EI16_V_MF2_MF2_MASK }, // 1011 |
| 19935 | { 0x6, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG6EI32_V_M1_M1_MASK }, // 1012 |
| 19936 | { 0x6, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG6EI32_V_M2_M1_MASK }, // 1013 |
| 19937 | { 0x6, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG6EI32_V_M4_M1_MASK }, // 1014 |
| 19938 | { 0x6, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG6EI32_V_MF2_M1_MASK }, // 1015 |
| 19939 | { 0x6, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG6EI32_V_MF2_MF8_MASK }, // 1016 |
| 19940 | { 0x6, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG6EI32_V_M1_MF4_MASK }, // 1017 |
| 19941 | { 0x6, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG6EI32_V_MF2_MF4_MASK }, // 1018 |
| 19942 | { 0x6, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG6EI32_V_M1_MF2_MASK }, // 1019 |
| 19943 | { 0x6, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG6EI32_V_M2_MF2_MASK }, // 1020 |
| 19944 | { 0x6, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG6EI32_V_MF2_MF2_MASK }, // 1021 |
| 19945 | { 0x6, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG6EI64_V_M1_M1_MASK }, // 1022 |
| 19946 | { 0x6, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG6EI64_V_M2_M1_MASK }, // 1023 |
| 19947 | { 0x6, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG6EI64_V_M4_M1_MASK }, // 1024 |
| 19948 | { 0x6, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG6EI64_V_M8_M1_MASK }, // 1025 |
| 19949 | { 0x6, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG6EI64_V_M1_MF8_MASK }, // 1026 |
| 19950 | { 0x6, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG6EI64_V_M1_MF4_MASK }, // 1027 |
| 19951 | { 0x6, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG6EI64_V_M2_MF4_MASK }, // 1028 |
| 19952 | { 0x6, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG6EI64_V_M1_MF2_MASK }, // 1029 |
| 19953 | { 0x6, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG6EI64_V_M2_MF2_MASK }, // 1030 |
| 19954 | { 0x6, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG6EI64_V_M4_MF2_MASK }, // 1031 |
| 19955 | { 0x7, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG7EI8_V_M1_M1 }, // 1032 |
| 19956 | { 0x7, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG7EI8_V_MF8_M1 }, // 1033 |
| 19957 | { 0x7, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG7EI8_V_MF4_M1 }, // 1034 |
| 19958 | { 0x7, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG7EI8_V_MF2_M1 }, // 1035 |
| 19959 | { 0x7, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG7EI8_V_MF8_MF8 }, // 1036 |
| 19960 | { 0x7, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG7EI8_V_MF8_MF4 }, // 1037 |
| 19961 | { 0x7, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG7EI8_V_MF4_MF4 }, // 1038 |
| 19962 | { 0x7, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG7EI8_V_MF8_MF2 }, // 1039 |
| 19963 | { 0x7, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG7EI8_V_MF4_MF2 }, // 1040 |
| 19964 | { 0x7, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG7EI8_V_MF2_MF2 }, // 1041 |
| 19965 | { 0x7, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG7EI16_V_M1_M1 }, // 1042 |
| 19966 | { 0x7, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG7EI16_V_M2_M1 }, // 1043 |
| 19967 | { 0x7, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG7EI16_V_MF4_M1 }, // 1044 |
| 19968 | { 0x7, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG7EI16_V_MF2_M1 }, // 1045 |
| 19969 | { 0x7, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG7EI16_V_MF4_MF8 }, // 1046 |
| 19970 | { 0x7, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG7EI16_V_MF4_MF4 }, // 1047 |
| 19971 | { 0x7, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG7EI16_V_MF2_MF4 }, // 1048 |
| 19972 | { 0x7, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG7EI16_V_M1_MF2 }, // 1049 |
| 19973 | { 0x7, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG7EI16_V_MF4_MF2 }, // 1050 |
| 19974 | { 0x7, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG7EI16_V_MF2_MF2 }, // 1051 |
| 19975 | { 0x7, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG7EI32_V_M1_M1 }, // 1052 |
| 19976 | { 0x7, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG7EI32_V_M2_M1 }, // 1053 |
| 19977 | { 0x7, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG7EI32_V_M4_M1 }, // 1054 |
| 19978 | { 0x7, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG7EI32_V_MF2_M1 }, // 1055 |
| 19979 | { 0x7, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG7EI32_V_MF2_MF8 }, // 1056 |
| 19980 | { 0x7, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG7EI32_V_M1_MF4 }, // 1057 |
| 19981 | { 0x7, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG7EI32_V_MF2_MF4 }, // 1058 |
| 19982 | { 0x7, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG7EI32_V_M1_MF2 }, // 1059 |
| 19983 | { 0x7, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG7EI32_V_M2_MF2 }, // 1060 |
| 19984 | { 0x7, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG7EI32_V_MF2_MF2 }, // 1061 |
| 19985 | { 0x7, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG7EI64_V_M1_M1 }, // 1062 |
| 19986 | { 0x7, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG7EI64_V_M2_M1 }, // 1063 |
| 19987 | { 0x7, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG7EI64_V_M4_M1 }, // 1064 |
| 19988 | { 0x7, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG7EI64_V_M8_M1 }, // 1065 |
| 19989 | { 0x7, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG7EI64_V_M1_MF8 }, // 1066 |
| 19990 | { 0x7, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG7EI64_V_M1_MF4 }, // 1067 |
| 19991 | { 0x7, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG7EI64_V_M2_MF4 }, // 1068 |
| 19992 | { 0x7, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG7EI64_V_M1_MF2 }, // 1069 |
| 19993 | { 0x7, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG7EI64_V_M2_MF2 }, // 1070 |
| 19994 | { 0x7, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG7EI64_V_M4_MF2 }, // 1071 |
| 19995 | { 0x7, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG7EI8_V_M1_M1 }, // 1072 |
| 19996 | { 0x7, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG7EI8_V_MF8_M1 }, // 1073 |
| 19997 | { 0x7, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG7EI8_V_MF4_M1 }, // 1074 |
| 19998 | { 0x7, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG7EI8_V_MF2_M1 }, // 1075 |
| 19999 | { 0x7, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG7EI8_V_MF8_MF8 }, // 1076 |
| 20000 | { 0x7, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG7EI8_V_MF8_MF4 }, // 1077 |
| 20001 | { 0x7, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG7EI8_V_MF4_MF4 }, // 1078 |
| 20002 | { 0x7, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG7EI8_V_MF8_MF2 }, // 1079 |
| 20003 | { 0x7, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG7EI8_V_MF4_MF2 }, // 1080 |
| 20004 | { 0x7, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG7EI8_V_MF2_MF2 }, // 1081 |
| 20005 | { 0x7, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG7EI16_V_M1_M1 }, // 1082 |
| 20006 | { 0x7, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG7EI16_V_M2_M1 }, // 1083 |
| 20007 | { 0x7, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG7EI16_V_MF4_M1 }, // 1084 |
| 20008 | { 0x7, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG7EI16_V_MF2_M1 }, // 1085 |
| 20009 | { 0x7, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG7EI16_V_MF4_MF8 }, // 1086 |
| 20010 | { 0x7, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG7EI16_V_MF4_MF4 }, // 1087 |
| 20011 | { 0x7, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG7EI16_V_MF2_MF4 }, // 1088 |
| 20012 | { 0x7, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG7EI16_V_M1_MF2 }, // 1089 |
| 20013 | { 0x7, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG7EI16_V_MF4_MF2 }, // 1090 |
| 20014 | { 0x7, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG7EI16_V_MF2_MF2 }, // 1091 |
| 20015 | { 0x7, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG7EI32_V_M1_M1 }, // 1092 |
| 20016 | { 0x7, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG7EI32_V_M2_M1 }, // 1093 |
| 20017 | { 0x7, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG7EI32_V_M4_M1 }, // 1094 |
| 20018 | { 0x7, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG7EI32_V_MF2_M1 }, // 1095 |
| 20019 | { 0x7, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG7EI32_V_MF2_MF8 }, // 1096 |
| 20020 | { 0x7, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG7EI32_V_M1_MF4 }, // 1097 |
| 20021 | { 0x7, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG7EI32_V_MF2_MF4 }, // 1098 |
| 20022 | { 0x7, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG7EI32_V_M1_MF2 }, // 1099 |
| 20023 | { 0x7, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG7EI32_V_M2_MF2 }, // 1100 |
| 20024 | { 0x7, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG7EI32_V_MF2_MF2 }, // 1101 |
| 20025 | { 0x7, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG7EI64_V_M1_M1 }, // 1102 |
| 20026 | { 0x7, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG7EI64_V_M2_M1 }, // 1103 |
| 20027 | { 0x7, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG7EI64_V_M4_M1 }, // 1104 |
| 20028 | { 0x7, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG7EI64_V_M8_M1 }, // 1105 |
| 20029 | { 0x7, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG7EI64_V_M1_MF8 }, // 1106 |
| 20030 | { 0x7, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG7EI64_V_M1_MF4 }, // 1107 |
| 20031 | { 0x7, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG7EI64_V_M2_MF4 }, // 1108 |
| 20032 | { 0x7, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG7EI64_V_M1_MF2 }, // 1109 |
| 20033 | { 0x7, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG7EI64_V_M2_MF2 }, // 1110 |
| 20034 | { 0x7, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG7EI64_V_M4_MF2 }, // 1111 |
| 20035 | { 0x7, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG7EI8_V_M1_M1_MASK }, // 1112 |
| 20036 | { 0x7, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG7EI8_V_MF8_M1_MASK }, // 1113 |
| 20037 | { 0x7, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG7EI8_V_MF4_M1_MASK }, // 1114 |
| 20038 | { 0x7, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG7EI8_V_MF2_M1_MASK }, // 1115 |
| 20039 | { 0x7, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG7EI8_V_MF8_MF8_MASK }, // 1116 |
| 20040 | { 0x7, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG7EI8_V_MF8_MF4_MASK }, // 1117 |
| 20041 | { 0x7, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG7EI8_V_MF4_MF4_MASK }, // 1118 |
| 20042 | { 0x7, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG7EI8_V_MF8_MF2_MASK }, // 1119 |
| 20043 | { 0x7, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG7EI8_V_MF4_MF2_MASK }, // 1120 |
| 20044 | { 0x7, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG7EI8_V_MF2_MF2_MASK }, // 1121 |
| 20045 | { 0x7, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG7EI16_V_M1_M1_MASK }, // 1122 |
| 20046 | { 0x7, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG7EI16_V_M2_M1_MASK }, // 1123 |
| 20047 | { 0x7, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG7EI16_V_MF4_M1_MASK }, // 1124 |
| 20048 | { 0x7, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG7EI16_V_MF2_M1_MASK }, // 1125 |
| 20049 | { 0x7, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG7EI16_V_MF4_MF8_MASK }, // 1126 |
| 20050 | { 0x7, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG7EI16_V_MF4_MF4_MASK }, // 1127 |
| 20051 | { 0x7, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG7EI16_V_MF2_MF4_MASK }, // 1128 |
| 20052 | { 0x7, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG7EI16_V_M1_MF2_MASK }, // 1129 |
| 20053 | { 0x7, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG7EI16_V_MF4_MF2_MASK }, // 1130 |
| 20054 | { 0x7, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG7EI16_V_MF2_MF2_MASK }, // 1131 |
| 20055 | { 0x7, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG7EI32_V_M1_M1_MASK }, // 1132 |
| 20056 | { 0x7, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG7EI32_V_M2_M1_MASK }, // 1133 |
| 20057 | { 0x7, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG7EI32_V_M4_M1_MASK }, // 1134 |
| 20058 | { 0x7, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG7EI32_V_MF2_M1_MASK }, // 1135 |
| 20059 | { 0x7, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG7EI32_V_MF2_MF8_MASK }, // 1136 |
| 20060 | { 0x7, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG7EI32_V_M1_MF4_MASK }, // 1137 |
| 20061 | { 0x7, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG7EI32_V_MF2_MF4_MASK }, // 1138 |
| 20062 | { 0x7, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG7EI32_V_M1_MF2_MASK }, // 1139 |
| 20063 | { 0x7, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG7EI32_V_M2_MF2_MASK }, // 1140 |
| 20064 | { 0x7, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG7EI32_V_MF2_MF2_MASK }, // 1141 |
| 20065 | { 0x7, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG7EI64_V_M1_M1_MASK }, // 1142 |
| 20066 | { 0x7, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG7EI64_V_M2_M1_MASK }, // 1143 |
| 20067 | { 0x7, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG7EI64_V_M4_M1_MASK }, // 1144 |
| 20068 | { 0x7, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG7EI64_V_M8_M1_MASK }, // 1145 |
| 20069 | { 0x7, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG7EI64_V_M1_MF8_MASK }, // 1146 |
| 20070 | { 0x7, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG7EI64_V_M1_MF4_MASK }, // 1147 |
| 20071 | { 0x7, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG7EI64_V_M2_MF4_MASK }, // 1148 |
| 20072 | { 0x7, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG7EI64_V_M1_MF2_MASK }, // 1149 |
| 20073 | { 0x7, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG7EI64_V_M2_MF2_MASK }, // 1150 |
| 20074 | { 0x7, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG7EI64_V_M4_MF2_MASK }, // 1151 |
| 20075 | { 0x7, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG7EI8_V_M1_M1_MASK }, // 1152 |
| 20076 | { 0x7, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG7EI8_V_MF8_M1_MASK }, // 1153 |
| 20077 | { 0x7, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG7EI8_V_MF4_M1_MASK }, // 1154 |
| 20078 | { 0x7, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG7EI8_V_MF2_M1_MASK }, // 1155 |
| 20079 | { 0x7, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG7EI8_V_MF8_MF8_MASK }, // 1156 |
| 20080 | { 0x7, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG7EI8_V_MF8_MF4_MASK }, // 1157 |
| 20081 | { 0x7, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG7EI8_V_MF4_MF4_MASK }, // 1158 |
| 20082 | { 0x7, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG7EI8_V_MF8_MF2_MASK }, // 1159 |
| 20083 | { 0x7, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG7EI8_V_MF4_MF2_MASK }, // 1160 |
| 20084 | { 0x7, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG7EI8_V_MF2_MF2_MASK }, // 1161 |
| 20085 | { 0x7, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG7EI16_V_M1_M1_MASK }, // 1162 |
| 20086 | { 0x7, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG7EI16_V_M2_M1_MASK }, // 1163 |
| 20087 | { 0x7, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG7EI16_V_MF4_M1_MASK }, // 1164 |
| 20088 | { 0x7, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG7EI16_V_MF2_M1_MASK }, // 1165 |
| 20089 | { 0x7, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG7EI16_V_MF4_MF8_MASK }, // 1166 |
| 20090 | { 0x7, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG7EI16_V_MF4_MF4_MASK }, // 1167 |
| 20091 | { 0x7, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG7EI16_V_MF2_MF4_MASK }, // 1168 |
| 20092 | { 0x7, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG7EI16_V_M1_MF2_MASK }, // 1169 |
| 20093 | { 0x7, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG7EI16_V_MF4_MF2_MASK }, // 1170 |
| 20094 | { 0x7, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG7EI16_V_MF2_MF2_MASK }, // 1171 |
| 20095 | { 0x7, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG7EI32_V_M1_M1_MASK }, // 1172 |
| 20096 | { 0x7, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG7EI32_V_M2_M1_MASK }, // 1173 |
| 20097 | { 0x7, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG7EI32_V_M4_M1_MASK }, // 1174 |
| 20098 | { 0x7, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG7EI32_V_MF2_M1_MASK }, // 1175 |
| 20099 | { 0x7, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG7EI32_V_MF2_MF8_MASK }, // 1176 |
| 20100 | { 0x7, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG7EI32_V_M1_MF4_MASK }, // 1177 |
| 20101 | { 0x7, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG7EI32_V_MF2_MF4_MASK }, // 1178 |
| 20102 | { 0x7, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG7EI32_V_M1_MF2_MASK }, // 1179 |
| 20103 | { 0x7, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG7EI32_V_M2_MF2_MASK }, // 1180 |
| 20104 | { 0x7, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG7EI32_V_MF2_MF2_MASK }, // 1181 |
| 20105 | { 0x7, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG7EI64_V_M1_M1_MASK }, // 1182 |
| 20106 | { 0x7, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG7EI64_V_M2_M1_MASK }, // 1183 |
| 20107 | { 0x7, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG7EI64_V_M4_M1_MASK }, // 1184 |
| 20108 | { 0x7, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG7EI64_V_M8_M1_MASK }, // 1185 |
| 20109 | { 0x7, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG7EI64_V_M1_MF8_MASK }, // 1186 |
| 20110 | { 0x7, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG7EI64_V_M1_MF4_MASK }, // 1187 |
| 20111 | { 0x7, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG7EI64_V_M2_MF4_MASK }, // 1188 |
| 20112 | { 0x7, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG7EI64_V_M1_MF2_MASK }, // 1189 |
| 20113 | { 0x7, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG7EI64_V_M2_MF2_MASK }, // 1190 |
| 20114 | { 0x7, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG7EI64_V_M4_MF2_MASK }, // 1191 |
| 20115 | { 0x8, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG8EI8_V_M1_M1 }, // 1192 |
| 20116 | { 0x8, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG8EI8_V_MF8_M1 }, // 1193 |
| 20117 | { 0x8, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG8EI8_V_MF4_M1 }, // 1194 |
| 20118 | { 0x8, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG8EI8_V_MF2_M1 }, // 1195 |
| 20119 | { 0x8, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG8EI8_V_MF8_MF8 }, // 1196 |
| 20120 | { 0x8, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG8EI8_V_MF8_MF4 }, // 1197 |
| 20121 | { 0x8, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG8EI8_V_MF4_MF4 }, // 1198 |
| 20122 | { 0x8, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG8EI8_V_MF8_MF2 }, // 1199 |
| 20123 | { 0x8, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG8EI8_V_MF4_MF2 }, // 1200 |
| 20124 | { 0x8, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG8EI8_V_MF2_MF2 }, // 1201 |
| 20125 | { 0x8, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG8EI16_V_M1_M1 }, // 1202 |
| 20126 | { 0x8, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG8EI16_V_M2_M1 }, // 1203 |
| 20127 | { 0x8, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG8EI16_V_MF4_M1 }, // 1204 |
| 20128 | { 0x8, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG8EI16_V_MF2_M1 }, // 1205 |
| 20129 | { 0x8, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG8EI16_V_MF4_MF8 }, // 1206 |
| 20130 | { 0x8, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG8EI16_V_MF4_MF4 }, // 1207 |
| 20131 | { 0x8, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG8EI16_V_MF2_MF4 }, // 1208 |
| 20132 | { 0x8, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG8EI16_V_M1_MF2 }, // 1209 |
| 20133 | { 0x8, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG8EI16_V_MF4_MF2 }, // 1210 |
| 20134 | { 0x8, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG8EI16_V_MF2_MF2 }, // 1211 |
| 20135 | { 0x8, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG8EI32_V_M1_M1 }, // 1212 |
| 20136 | { 0x8, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG8EI32_V_M2_M1 }, // 1213 |
| 20137 | { 0x8, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG8EI32_V_M4_M1 }, // 1214 |
| 20138 | { 0x8, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG8EI32_V_MF2_M1 }, // 1215 |
| 20139 | { 0x8, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG8EI32_V_MF2_MF8 }, // 1216 |
| 20140 | { 0x8, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG8EI32_V_M1_MF4 }, // 1217 |
| 20141 | { 0x8, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG8EI32_V_MF2_MF4 }, // 1218 |
| 20142 | { 0x8, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG8EI32_V_M1_MF2 }, // 1219 |
| 20143 | { 0x8, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG8EI32_V_M2_MF2 }, // 1220 |
| 20144 | { 0x8, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG8EI32_V_MF2_MF2 }, // 1221 |
| 20145 | { 0x8, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG8EI64_V_M1_M1 }, // 1222 |
| 20146 | { 0x8, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG8EI64_V_M2_M1 }, // 1223 |
| 20147 | { 0x8, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG8EI64_V_M4_M1 }, // 1224 |
| 20148 | { 0x8, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG8EI64_V_M8_M1 }, // 1225 |
| 20149 | { 0x8, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG8EI64_V_M1_MF8 }, // 1226 |
| 20150 | { 0x8, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG8EI64_V_M1_MF4 }, // 1227 |
| 20151 | { 0x8, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG8EI64_V_M2_MF4 }, // 1228 |
| 20152 | { 0x8, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG8EI64_V_M1_MF2 }, // 1229 |
| 20153 | { 0x8, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG8EI64_V_M2_MF2 }, // 1230 |
| 20154 | { 0x8, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG8EI64_V_M4_MF2 }, // 1231 |
| 20155 | { 0x8, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG8EI8_V_M1_M1 }, // 1232 |
| 20156 | { 0x8, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG8EI8_V_MF8_M1 }, // 1233 |
| 20157 | { 0x8, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG8EI8_V_MF4_M1 }, // 1234 |
| 20158 | { 0x8, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG8EI8_V_MF2_M1 }, // 1235 |
| 20159 | { 0x8, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG8EI8_V_MF8_MF8 }, // 1236 |
| 20160 | { 0x8, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG8EI8_V_MF8_MF4 }, // 1237 |
| 20161 | { 0x8, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG8EI8_V_MF4_MF4 }, // 1238 |
| 20162 | { 0x8, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG8EI8_V_MF8_MF2 }, // 1239 |
| 20163 | { 0x8, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG8EI8_V_MF4_MF2 }, // 1240 |
| 20164 | { 0x8, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG8EI8_V_MF2_MF2 }, // 1241 |
| 20165 | { 0x8, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG8EI16_V_M1_M1 }, // 1242 |
| 20166 | { 0x8, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG8EI16_V_M2_M1 }, // 1243 |
| 20167 | { 0x8, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG8EI16_V_MF4_M1 }, // 1244 |
| 20168 | { 0x8, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG8EI16_V_MF2_M1 }, // 1245 |
| 20169 | { 0x8, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG8EI16_V_MF4_MF8 }, // 1246 |
| 20170 | { 0x8, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG8EI16_V_MF4_MF4 }, // 1247 |
| 20171 | { 0x8, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG8EI16_V_MF2_MF4 }, // 1248 |
| 20172 | { 0x8, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG8EI16_V_M1_MF2 }, // 1249 |
| 20173 | { 0x8, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG8EI16_V_MF4_MF2 }, // 1250 |
| 20174 | { 0x8, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG8EI16_V_MF2_MF2 }, // 1251 |
| 20175 | { 0x8, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG8EI32_V_M1_M1 }, // 1252 |
| 20176 | { 0x8, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG8EI32_V_M2_M1 }, // 1253 |
| 20177 | { 0x8, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG8EI32_V_M4_M1 }, // 1254 |
| 20178 | { 0x8, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG8EI32_V_MF2_M1 }, // 1255 |
| 20179 | { 0x8, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG8EI32_V_MF2_MF8 }, // 1256 |
| 20180 | { 0x8, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG8EI32_V_M1_MF4 }, // 1257 |
| 20181 | { 0x8, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG8EI32_V_MF2_MF4 }, // 1258 |
| 20182 | { 0x8, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG8EI32_V_M1_MF2 }, // 1259 |
| 20183 | { 0x8, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG8EI32_V_M2_MF2 }, // 1260 |
| 20184 | { 0x8, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG8EI32_V_MF2_MF2 }, // 1261 |
| 20185 | { 0x8, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG8EI64_V_M1_M1 }, // 1262 |
| 20186 | { 0x8, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG8EI64_V_M2_M1 }, // 1263 |
| 20187 | { 0x8, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG8EI64_V_M4_M1 }, // 1264 |
| 20188 | { 0x8, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG8EI64_V_M8_M1 }, // 1265 |
| 20189 | { 0x8, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG8EI64_V_M1_MF8 }, // 1266 |
| 20190 | { 0x8, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG8EI64_V_M1_MF4 }, // 1267 |
| 20191 | { 0x8, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG8EI64_V_M2_MF4 }, // 1268 |
| 20192 | { 0x8, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG8EI64_V_M1_MF2 }, // 1269 |
| 20193 | { 0x8, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG8EI64_V_M2_MF2 }, // 1270 |
| 20194 | { 0x8, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG8EI64_V_M4_MF2 }, // 1271 |
| 20195 | { 0x8, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVLUXSEG8EI8_V_M1_M1_MASK }, // 1272 |
| 20196 | { 0x8, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVLUXSEG8EI8_V_MF8_M1_MASK }, // 1273 |
| 20197 | { 0x8, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVLUXSEG8EI8_V_MF4_M1_MASK }, // 1274 |
| 20198 | { 0x8, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVLUXSEG8EI8_V_MF2_M1_MASK }, // 1275 |
| 20199 | { 0x8, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVLUXSEG8EI8_V_MF8_MF8_MASK }, // 1276 |
| 20200 | { 0x8, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVLUXSEG8EI8_V_MF8_MF4_MASK }, // 1277 |
| 20201 | { 0x8, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVLUXSEG8EI8_V_MF4_MF4_MASK }, // 1278 |
| 20202 | { 0x8, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVLUXSEG8EI8_V_MF8_MF2_MASK }, // 1279 |
| 20203 | { 0x8, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVLUXSEG8EI8_V_MF4_MF2_MASK }, // 1280 |
| 20204 | { 0x8, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVLUXSEG8EI8_V_MF2_MF2_MASK }, // 1281 |
| 20205 | { 0x8, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVLUXSEG8EI16_V_M1_M1_MASK }, // 1282 |
| 20206 | { 0x8, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVLUXSEG8EI16_V_M2_M1_MASK }, // 1283 |
| 20207 | { 0x8, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVLUXSEG8EI16_V_MF4_M1_MASK }, // 1284 |
| 20208 | { 0x8, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVLUXSEG8EI16_V_MF2_M1_MASK }, // 1285 |
| 20209 | { 0x8, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVLUXSEG8EI16_V_MF4_MF8_MASK }, // 1286 |
| 20210 | { 0x8, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVLUXSEG8EI16_V_MF4_MF4_MASK }, // 1287 |
| 20211 | { 0x8, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVLUXSEG8EI16_V_MF2_MF4_MASK }, // 1288 |
| 20212 | { 0x8, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVLUXSEG8EI16_V_M1_MF2_MASK }, // 1289 |
| 20213 | { 0x8, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVLUXSEG8EI16_V_MF4_MF2_MASK }, // 1290 |
| 20214 | { 0x8, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVLUXSEG8EI16_V_MF2_MF2_MASK }, // 1291 |
| 20215 | { 0x8, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVLUXSEG8EI32_V_M1_M1_MASK }, // 1292 |
| 20216 | { 0x8, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVLUXSEG8EI32_V_M2_M1_MASK }, // 1293 |
| 20217 | { 0x8, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVLUXSEG8EI32_V_M4_M1_MASK }, // 1294 |
| 20218 | { 0x8, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVLUXSEG8EI32_V_MF2_M1_MASK }, // 1295 |
| 20219 | { 0x8, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVLUXSEG8EI32_V_MF2_MF8_MASK }, // 1296 |
| 20220 | { 0x8, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVLUXSEG8EI32_V_M1_MF4_MASK }, // 1297 |
| 20221 | { 0x8, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVLUXSEG8EI32_V_MF2_MF4_MASK }, // 1298 |
| 20222 | { 0x8, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVLUXSEG8EI32_V_M1_MF2_MASK }, // 1299 |
| 20223 | { 0x8, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVLUXSEG8EI32_V_M2_MF2_MASK }, // 1300 |
| 20224 | { 0x8, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVLUXSEG8EI32_V_MF2_MF2_MASK }, // 1301 |
| 20225 | { 0x8, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVLUXSEG8EI64_V_M1_M1_MASK }, // 1302 |
| 20226 | { 0x8, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVLUXSEG8EI64_V_M2_M1_MASK }, // 1303 |
| 20227 | { 0x8, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVLUXSEG8EI64_V_M4_M1_MASK }, // 1304 |
| 20228 | { 0x8, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVLUXSEG8EI64_V_M8_M1_MASK }, // 1305 |
| 20229 | { 0x8, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVLUXSEG8EI64_V_M1_MF8_MASK }, // 1306 |
| 20230 | { 0x8, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVLUXSEG8EI64_V_M1_MF4_MASK }, // 1307 |
| 20231 | { 0x8, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVLUXSEG8EI64_V_M2_MF4_MASK }, // 1308 |
| 20232 | { 0x8, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVLUXSEG8EI64_V_M1_MF2_MASK }, // 1309 |
| 20233 | { 0x8, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVLUXSEG8EI64_V_M2_MF2_MASK }, // 1310 |
| 20234 | { 0x8, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVLUXSEG8EI64_V_M4_MF2_MASK }, // 1311 |
| 20235 | { 0x8, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVLOXSEG8EI8_V_M1_M1_MASK }, // 1312 |
| 20236 | { 0x8, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVLOXSEG8EI8_V_MF8_M1_MASK }, // 1313 |
| 20237 | { 0x8, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVLOXSEG8EI8_V_MF4_M1_MASK }, // 1314 |
| 20238 | { 0x8, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVLOXSEG8EI8_V_MF2_M1_MASK }, // 1315 |
| 20239 | { 0x8, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVLOXSEG8EI8_V_MF8_MF8_MASK }, // 1316 |
| 20240 | { 0x8, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVLOXSEG8EI8_V_MF8_MF4_MASK }, // 1317 |
| 20241 | { 0x8, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVLOXSEG8EI8_V_MF4_MF4_MASK }, // 1318 |
| 20242 | { 0x8, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVLOXSEG8EI8_V_MF8_MF2_MASK }, // 1319 |
| 20243 | { 0x8, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVLOXSEG8EI8_V_MF4_MF2_MASK }, // 1320 |
| 20244 | { 0x8, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVLOXSEG8EI8_V_MF2_MF2_MASK }, // 1321 |
| 20245 | { 0x8, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVLOXSEG8EI16_V_M1_M1_MASK }, // 1322 |
| 20246 | { 0x8, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVLOXSEG8EI16_V_M2_M1_MASK }, // 1323 |
| 20247 | { 0x8, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVLOXSEG8EI16_V_MF4_M1_MASK }, // 1324 |
| 20248 | { 0x8, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVLOXSEG8EI16_V_MF2_M1_MASK }, // 1325 |
| 20249 | { 0x8, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVLOXSEG8EI16_V_MF4_MF8_MASK }, // 1326 |
| 20250 | { 0x8, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVLOXSEG8EI16_V_MF4_MF4_MASK }, // 1327 |
| 20251 | { 0x8, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVLOXSEG8EI16_V_MF2_MF4_MASK }, // 1328 |
| 20252 | { 0x8, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVLOXSEG8EI16_V_M1_MF2_MASK }, // 1329 |
| 20253 | { 0x8, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVLOXSEG8EI16_V_MF4_MF2_MASK }, // 1330 |
| 20254 | { 0x8, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVLOXSEG8EI16_V_MF2_MF2_MASK }, // 1331 |
| 20255 | { 0x8, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVLOXSEG8EI32_V_M1_M1_MASK }, // 1332 |
| 20256 | { 0x8, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVLOXSEG8EI32_V_M2_M1_MASK }, // 1333 |
| 20257 | { 0x8, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVLOXSEG8EI32_V_M4_M1_MASK }, // 1334 |
| 20258 | { 0x8, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVLOXSEG8EI32_V_MF2_M1_MASK }, // 1335 |
| 20259 | { 0x8, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVLOXSEG8EI32_V_MF2_MF8_MASK }, // 1336 |
| 20260 | { 0x8, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVLOXSEG8EI32_V_M1_MF4_MASK }, // 1337 |
| 20261 | { 0x8, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVLOXSEG8EI32_V_MF2_MF4_MASK }, // 1338 |
| 20262 | { 0x8, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVLOXSEG8EI32_V_M1_MF2_MASK }, // 1339 |
| 20263 | { 0x8, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVLOXSEG8EI32_V_M2_MF2_MASK }, // 1340 |
| 20264 | { 0x8, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVLOXSEG8EI32_V_MF2_MF2_MASK }, // 1341 |
| 20265 | { 0x8, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVLOXSEG8EI64_V_M1_M1_MASK }, // 1342 |
| 20266 | { 0x8, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVLOXSEG8EI64_V_M2_M1_MASK }, // 1343 |
| 20267 | { 0x8, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVLOXSEG8EI64_V_M4_M1_MASK }, // 1344 |
| 20268 | { 0x8, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVLOXSEG8EI64_V_M8_M1_MASK }, // 1345 |
| 20269 | { 0x8, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVLOXSEG8EI64_V_M1_MF8_MASK }, // 1346 |
| 20270 | { 0x8, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVLOXSEG8EI64_V_M1_MF4_MASK }, // 1347 |
| 20271 | { 0x8, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVLOXSEG8EI64_V_M2_MF4_MASK }, // 1348 |
| 20272 | { 0x8, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVLOXSEG8EI64_V_M1_MF2_MASK }, // 1349 |
| 20273 | { 0x8, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVLOXSEG8EI64_V_M2_MF2_MASK }, // 1350 |
| 20274 | { 0x8, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVLOXSEG8EI64_V_M4_MF2_MASK }, // 1351 |
| 20275 | }; |
| 20276 | |
| 20277 | const VLXSEGPseudo *getVLXSEGPseudo(uint8_t NF, uint8_t Masked, uint8_t Ordered, uint8_t Log2SEW, uint8_t LMUL, uint8_t IndexLMUL) { |
| 20278 | struct KeyType { |
| 20279 | uint8_t NF; |
| 20280 | uint8_t Masked; |
| 20281 | uint8_t Ordered; |
| 20282 | uint8_t Log2SEW; |
| 20283 | uint8_t LMUL; |
| 20284 | uint8_t IndexLMUL; |
| 20285 | }; |
| 20286 | KeyType Key = {NF, Masked, Ordered, Log2SEW, LMUL, IndexLMUL}; |
| 20287 | struct Comp { |
| 20288 | bool operator()(const VLXSEGPseudo &LHS, const KeyType &RHS) const { |
| 20289 | if (LHS.NF < RHS.NF) |
| 20290 | return true; |
| 20291 | if (LHS.NF > RHS.NF) |
| 20292 | return false; |
| 20293 | if (LHS.Masked < RHS.Masked) |
| 20294 | return true; |
| 20295 | if (LHS.Masked > RHS.Masked) |
| 20296 | return false; |
| 20297 | if (LHS.Ordered < RHS.Ordered) |
| 20298 | return true; |
| 20299 | if (LHS.Ordered > RHS.Ordered) |
| 20300 | return false; |
| 20301 | if (LHS.Log2SEW < RHS.Log2SEW) |
| 20302 | return true; |
| 20303 | if (LHS.Log2SEW > RHS.Log2SEW) |
| 20304 | return false; |
| 20305 | if (LHS.LMUL < RHS.LMUL) |
| 20306 | return true; |
| 20307 | if (LHS.LMUL > RHS.LMUL) |
| 20308 | return false; |
| 20309 | if (LHS.IndexLMUL < RHS.IndexLMUL) |
| 20310 | return true; |
| 20311 | if (LHS.IndexLMUL > RHS.IndexLMUL) |
| 20312 | return false; |
| 20313 | return false; |
| 20314 | } |
| 20315 | }; |
| 20316 | auto Table = ArrayRef(RISCVVLXSEGTable); |
| 20317 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 20318 | if (Idx == Table.end() || |
| 20319 | Key.NF != Idx->NF || |
| 20320 | Key.Masked != Idx->Masked || |
| 20321 | Key.Ordered != Idx->Ordered || |
| 20322 | Key.Log2SEW != Idx->Log2SEW || |
| 20323 | Key.LMUL != Idx->LMUL || |
| 20324 | Key.IndexLMUL != Idx->IndexLMUL) |
| 20325 | return nullptr; |
| 20326 | |
| 20327 | return &*Idx; |
| 20328 | } |
| 20329 | #endif |
| 20330 | |
| 20331 | #ifdef GET_RISCVVLXTable_DECL |
| 20332 | const VLX_VSXPseudo *getVLXPseudo(uint8_t Masked, uint8_t Ordered, uint8_t Log2SEW, uint8_t LMUL, uint8_t IndexLMUL); |
| 20333 | #endif |
| 20334 | |
| 20335 | #ifdef GET_RISCVVLXTable_IMPL |
| 20336 | constexpr VLX_VSXPseudo RISCVVLXTable[] = { |
| 20337 | { 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVLUXEI8_V_M1_M1 }, // 0 |
| 20338 | { 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVLUXEI8_V_MF8_M1 }, // 1 |
| 20339 | { 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVLUXEI8_V_MF4_M1 }, // 2 |
| 20340 | { 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVLUXEI8_V_MF2_M1 }, // 3 |
| 20341 | { 0x0, 0x0, 0x3, 0x1, 0x0, PseudoVLUXEI8_V_M1_M2 }, // 4 |
| 20342 | { 0x0, 0x0, 0x3, 0x1, 0x1, PseudoVLUXEI8_V_M2_M2 }, // 5 |
| 20343 | { 0x0, 0x0, 0x3, 0x1, 0x6, PseudoVLUXEI8_V_MF4_M2 }, // 6 |
| 20344 | { 0x0, 0x0, 0x3, 0x1, 0x7, PseudoVLUXEI8_V_MF2_M2 }, // 7 |
| 20345 | { 0x0, 0x0, 0x3, 0x2, 0x0, PseudoVLUXEI8_V_M1_M4 }, // 8 |
| 20346 | { 0x0, 0x0, 0x3, 0x2, 0x1, PseudoVLUXEI8_V_M2_M4 }, // 9 |
| 20347 | { 0x0, 0x0, 0x3, 0x2, 0x2, PseudoVLUXEI8_V_M4_M4 }, // 10 |
| 20348 | { 0x0, 0x0, 0x3, 0x2, 0x7, PseudoVLUXEI8_V_MF2_M4 }, // 11 |
| 20349 | { 0x0, 0x0, 0x3, 0x3, 0x0, PseudoVLUXEI8_V_M1_M8 }, // 12 |
| 20350 | { 0x0, 0x0, 0x3, 0x3, 0x1, PseudoVLUXEI8_V_M2_M8 }, // 13 |
| 20351 | { 0x0, 0x0, 0x3, 0x3, 0x2, PseudoVLUXEI8_V_M4_M8 }, // 14 |
| 20352 | { 0x0, 0x0, 0x3, 0x3, 0x3, PseudoVLUXEI8_V_M8_M8 }, // 15 |
| 20353 | { 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVLUXEI8_V_MF8_MF8 }, // 16 |
| 20354 | { 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVLUXEI8_V_MF8_MF4 }, // 17 |
| 20355 | { 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVLUXEI8_V_MF4_MF4 }, // 18 |
| 20356 | { 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVLUXEI8_V_MF8_MF2 }, // 19 |
| 20357 | { 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVLUXEI8_V_MF4_MF2 }, // 20 |
| 20358 | { 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVLUXEI8_V_MF2_MF2 }, // 21 |
| 20359 | { 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVLUXEI16_V_M1_M1 }, // 22 |
| 20360 | { 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVLUXEI16_V_M2_M1 }, // 23 |
| 20361 | { 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVLUXEI16_V_MF4_M1 }, // 24 |
| 20362 | { 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVLUXEI16_V_MF2_M1 }, // 25 |
| 20363 | { 0x0, 0x0, 0x4, 0x1, 0x0, PseudoVLUXEI16_V_M1_M2 }, // 26 |
| 20364 | { 0x0, 0x0, 0x4, 0x1, 0x1, PseudoVLUXEI16_V_M2_M2 }, // 27 |
| 20365 | { 0x0, 0x0, 0x4, 0x1, 0x2, PseudoVLUXEI16_V_M4_M2 }, // 28 |
| 20366 | { 0x0, 0x0, 0x4, 0x1, 0x7, PseudoVLUXEI16_V_MF2_M2 }, // 29 |
| 20367 | { 0x0, 0x0, 0x4, 0x2, 0x0, PseudoVLUXEI16_V_M1_M4 }, // 30 |
| 20368 | { 0x0, 0x0, 0x4, 0x2, 0x1, PseudoVLUXEI16_V_M2_M4 }, // 31 |
| 20369 | { 0x0, 0x0, 0x4, 0x2, 0x2, PseudoVLUXEI16_V_M4_M4 }, // 32 |
| 20370 | { 0x0, 0x0, 0x4, 0x2, 0x3, PseudoVLUXEI16_V_M8_M4 }, // 33 |
| 20371 | { 0x0, 0x0, 0x4, 0x3, 0x1, PseudoVLUXEI16_V_M2_M8 }, // 34 |
| 20372 | { 0x0, 0x0, 0x4, 0x3, 0x2, PseudoVLUXEI16_V_M4_M8 }, // 35 |
| 20373 | { 0x0, 0x0, 0x4, 0x3, 0x3, PseudoVLUXEI16_V_M8_M8 }, // 36 |
| 20374 | { 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVLUXEI16_V_MF4_MF8 }, // 37 |
| 20375 | { 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVLUXEI16_V_MF4_MF4 }, // 38 |
| 20376 | { 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVLUXEI16_V_MF2_MF4 }, // 39 |
| 20377 | { 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVLUXEI16_V_M1_MF2 }, // 40 |
| 20378 | { 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVLUXEI16_V_MF4_MF2 }, // 41 |
| 20379 | { 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVLUXEI16_V_MF2_MF2 }, // 42 |
| 20380 | { 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVLUXEI32_V_M1_M1 }, // 43 |
| 20381 | { 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVLUXEI32_V_M2_M1 }, // 44 |
| 20382 | { 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVLUXEI32_V_M4_M1 }, // 45 |
| 20383 | { 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVLUXEI32_V_MF2_M1 }, // 46 |
| 20384 | { 0x0, 0x0, 0x5, 0x1, 0x0, PseudoVLUXEI32_V_M1_M2 }, // 47 |
| 20385 | { 0x0, 0x0, 0x5, 0x1, 0x1, PseudoVLUXEI32_V_M2_M2 }, // 48 |
| 20386 | { 0x0, 0x0, 0x5, 0x1, 0x2, PseudoVLUXEI32_V_M4_M2 }, // 49 |
| 20387 | { 0x0, 0x0, 0x5, 0x1, 0x3, PseudoVLUXEI32_V_M8_M2 }, // 50 |
| 20388 | { 0x0, 0x0, 0x5, 0x2, 0x1, PseudoVLUXEI32_V_M2_M4 }, // 51 |
| 20389 | { 0x0, 0x0, 0x5, 0x2, 0x2, PseudoVLUXEI32_V_M4_M4 }, // 52 |
| 20390 | { 0x0, 0x0, 0x5, 0x2, 0x3, PseudoVLUXEI32_V_M8_M4 }, // 53 |
| 20391 | { 0x0, 0x0, 0x5, 0x3, 0x2, PseudoVLUXEI32_V_M4_M8 }, // 54 |
| 20392 | { 0x0, 0x0, 0x5, 0x3, 0x3, PseudoVLUXEI32_V_M8_M8 }, // 55 |
| 20393 | { 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVLUXEI32_V_MF2_MF8 }, // 56 |
| 20394 | { 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVLUXEI32_V_M1_MF4 }, // 57 |
| 20395 | { 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVLUXEI32_V_MF2_MF4 }, // 58 |
| 20396 | { 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVLUXEI32_V_M1_MF2 }, // 59 |
| 20397 | { 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVLUXEI32_V_M2_MF2 }, // 60 |
| 20398 | { 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVLUXEI32_V_MF2_MF2 }, // 61 |
| 20399 | { 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVLUXEI64_V_M1_M1 }, // 62 |
| 20400 | { 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVLUXEI64_V_M2_M1 }, // 63 |
| 20401 | { 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVLUXEI64_V_M4_M1 }, // 64 |
| 20402 | { 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVLUXEI64_V_M8_M1 }, // 65 |
| 20403 | { 0x0, 0x0, 0x6, 0x1, 0x1, PseudoVLUXEI64_V_M2_M2 }, // 66 |
| 20404 | { 0x0, 0x0, 0x6, 0x1, 0x2, PseudoVLUXEI64_V_M4_M2 }, // 67 |
| 20405 | { 0x0, 0x0, 0x6, 0x1, 0x3, PseudoVLUXEI64_V_M8_M2 }, // 68 |
| 20406 | { 0x0, 0x0, 0x6, 0x2, 0x2, PseudoVLUXEI64_V_M4_M4 }, // 69 |
| 20407 | { 0x0, 0x0, 0x6, 0x2, 0x3, PseudoVLUXEI64_V_M8_M4 }, // 70 |
| 20408 | { 0x0, 0x0, 0x6, 0x3, 0x3, PseudoVLUXEI64_V_M8_M8 }, // 71 |
| 20409 | { 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVLUXEI64_V_M1_MF8 }, // 72 |
| 20410 | { 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVLUXEI64_V_M1_MF4 }, // 73 |
| 20411 | { 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVLUXEI64_V_M2_MF4 }, // 74 |
| 20412 | { 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVLUXEI64_V_M1_MF2 }, // 75 |
| 20413 | { 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVLUXEI64_V_M2_MF2 }, // 76 |
| 20414 | { 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVLUXEI64_V_M4_MF2 }, // 77 |
| 20415 | { 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVLOXEI8_V_M1_M1 }, // 78 |
| 20416 | { 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVLOXEI8_V_MF8_M1 }, // 79 |
| 20417 | { 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVLOXEI8_V_MF4_M1 }, // 80 |
| 20418 | { 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVLOXEI8_V_MF2_M1 }, // 81 |
| 20419 | { 0x0, 0x1, 0x3, 0x1, 0x0, PseudoVLOXEI8_V_M1_M2 }, // 82 |
| 20420 | { 0x0, 0x1, 0x3, 0x1, 0x1, PseudoVLOXEI8_V_M2_M2 }, // 83 |
| 20421 | { 0x0, 0x1, 0x3, 0x1, 0x6, PseudoVLOXEI8_V_MF4_M2 }, // 84 |
| 20422 | { 0x0, 0x1, 0x3, 0x1, 0x7, PseudoVLOXEI8_V_MF2_M2 }, // 85 |
| 20423 | { 0x0, 0x1, 0x3, 0x2, 0x0, PseudoVLOXEI8_V_M1_M4 }, // 86 |
| 20424 | { 0x0, 0x1, 0x3, 0x2, 0x1, PseudoVLOXEI8_V_M2_M4 }, // 87 |
| 20425 | { 0x0, 0x1, 0x3, 0x2, 0x2, PseudoVLOXEI8_V_M4_M4 }, // 88 |
| 20426 | { 0x0, 0x1, 0x3, 0x2, 0x7, PseudoVLOXEI8_V_MF2_M4 }, // 89 |
| 20427 | { 0x0, 0x1, 0x3, 0x3, 0x0, PseudoVLOXEI8_V_M1_M8 }, // 90 |
| 20428 | { 0x0, 0x1, 0x3, 0x3, 0x1, PseudoVLOXEI8_V_M2_M8 }, // 91 |
| 20429 | { 0x0, 0x1, 0x3, 0x3, 0x2, PseudoVLOXEI8_V_M4_M8 }, // 92 |
| 20430 | { 0x0, 0x1, 0x3, 0x3, 0x3, PseudoVLOXEI8_V_M8_M8 }, // 93 |
| 20431 | { 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVLOXEI8_V_MF8_MF8 }, // 94 |
| 20432 | { 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVLOXEI8_V_MF8_MF4 }, // 95 |
| 20433 | { 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVLOXEI8_V_MF4_MF4 }, // 96 |
| 20434 | { 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVLOXEI8_V_MF8_MF2 }, // 97 |
| 20435 | { 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVLOXEI8_V_MF4_MF2 }, // 98 |
| 20436 | { 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVLOXEI8_V_MF2_MF2 }, // 99 |
| 20437 | { 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVLOXEI16_V_M1_M1 }, // 100 |
| 20438 | { 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVLOXEI16_V_M2_M1 }, // 101 |
| 20439 | { 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVLOXEI16_V_MF4_M1 }, // 102 |
| 20440 | { 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVLOXEI16_V_MF2_M1 }, // 103 |
| 20441 | { 0x0, 0x1, 0x4, 0x1, 0x0, PseudoVLOXEI16_V_M1_M2 }, // 104 |
| 20442 | { 0x0, 0x1, 0x4, 0x1, 0x1, PseudoVLOXEI16_V_M2_M2 }, // 105 |
| 20443 | { 0x0, 0x1, 0x4, 0x1, 0x2, PseudoVLOXEI16_V_M4_M2 }, // 106 |
| 20444 | { 0x0, 0x1, 0x4, 0x1, 0x7, PseudoVLOXEI16_V_MF2_M2 }, // 107 |
| 20445 | { 0x0, 0x1, 0x4, 0x2, 0x0, PseudoVLOXEI16_V_M1_M4 }, // 108 |
| 20446 | { 0x0, 0x1, 0x4, 0x2, 0x1, PseudoVLOXEI16_V_M2_M4 }, // 109 |
| 20447 | { 0x0, 0x1, 0x4, 0x2, 0x2, PseudoVLOXEI16_V_M4_M4 }, // 110 |
| 20448 | { 0x0, 0x1, 0x4, 0x2, 0x3, PseudoVLOXEI16_V_M8_M4 }, // 111 |
| 20449 | { 0x0, 0x1, 0x4, 0x3, 0x1, PseudoVLOXEI16_V_M2_M8 }, // 112 |
| 20450 | { 0x0, 0x1, 0x4, 0x3, 0x2, PseudoVLOXEI16_V_M4_M8 }, // 113 |
| 20451 | { 0x0, 0x1, 0x4, 0x3, 0x3, PseudoVLOXEI16_V_M8_M8 }, // 114 |
| 20452 | { 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVLOXEI16_V_MF4_MF8 }, // 115 |
| 20453 | { 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVLOXEI16_V_MF4_MF4 }, // 116 |
| 20454 | { 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVLOXEI16_V_MF2_MF4 }, // 117 |
| 20455 | { 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVLOXEI16_V_M1_MF2 }, // 118 |
| 20456 | { 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVLOXEI16_V_MF4_MF2 }, // 119 |
| 20457 | { 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVLOXEI16_V_MF2_MF2 }, // 120 |
| 20458 | { 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVLOXEI32_V_M1_M1 }, // 121 |
| 20459 | { 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVLOXEI32_V_M2_M1 }, // 122 |
| 20460 | { 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVLOXEI32_V_M4_M1 }, // 123 |
| 20461 | { 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVLOXEI32_V_MF2_M1 }, // 124 |
| 20462 | { 0x0, 0x1, 0x5, 0x1, 0x0, PseudoVLOXEI32_V_M1_M2 }, // 125 |
| 20463 | { 0x0, 0x1, 0x5, 0x1, 0x1, PseudoVLOXEI32_V_M2_M2 }, // 126 |
| 20464 | { 0x0, 0x1, 0x5, 0x1, 0x2, PseudoVLOXEI32_V_M4_M2 }, // 127 |
| 20465 | { 0x0, 0x1, 0x5, 0x1, 0x3, PseudoVLOXEI32_V_M8_M2 }, // 128 |
| 20466 | { 0x0, 0x1, 0x5, 0x2, 0x1, PseudoVLOXEI32_V_M2_M4 }, // 129 |
| 20467 | { 0x0, 0x1, 0x5, 0x2, 0x2, PseudoVLOXEI32_V_M4_M4 }, // 130 |
| 20468 | { 0x0, 0x1, 0x5, 0x2, 0x3, PseudoVLOXEI32_V_M8_M4 }, // 131 |
| 20469 | { 0x0, 0x1, 0x5, 0x3, 0x2, PseudoVLOXEI32_V_M4_M8 }, // 132 |
| 20470 | { 0x0, 0x1, 0x5, 0x3, 0x3, PseudoVLOXEI32_V_M8_M8 }, // 133 |
| 20471 | { 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVLOXEI32_V_MF2_MF8 }, // 134 |
| 20472 | { 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVLOXEI32_V_M1_MF4 }, // 135 |
| 20473 | { 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVLOXEI32_V_MF2_MF4 }, // 136 |
| 20474 | { 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVLOXEI32_V_M1_MF2 }, // 137 |
| 20475 | { 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVLOXEI32_V_M2_MF2 }, // 138 |
| 20476 | { 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVLOXEI32_V_MF2_MF2 }, // 139 |
| 20477 | { 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVLOXEI64_V_M1_M1 }, // 140 |
| 20478 | { 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVLOXEI64_V_M2_M1 }, // 141 |
| 20479 | { 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVLOXEI64_V_M4_M1 }, // 142 |
| 20480 | { 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVLOXEI64_V_M8_M1 }, // 143 |
| 20481 | { 0x0, 0x1, 0x6, 0x1, 0x1, PseudoVLOXEI64_V_M2_M2 }, // 144 |
| 20482 | { 0x0, 0x1, 0x6, 0x1, 0x2, PseudoVLOXEI64_V_M4_M2 }, // 145 |
| 20483 | { 0x0, 0x1, 0x6, 0x1, 0x3, PseudoVLOXEI64_V_M8_M2 }, // 146 |
| 20484 | { 0x0, 0x1, 0x6, 0x2, 0x2, PseudoVLOXEI64_V_M4_M4 }, // 147 |
| 20485 | { 0x0, 0x1, 0x6, 0x2, 0x3, PseudoVLOXEI64_V_M8_M4 }, // 148 |
| 20486 | { 0x0, 0x1, 0x6, 0x3, 0x3, PseudoVLOXEI64_V_M8_M8 }, // 149 |
| 20487 | { 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVLOXEI64_V_M1_MF8 }, // 150 |
| 20488 | { 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVLOXEI64_V_M1_MF4 }, // 151 |
| 20489 | { 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVLOXEI64_V_M2_MF4 }, // 152 |
| 20490 | { 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVLOXEI64_V_M1_MF2 }, // 153 |
| 20491 | { 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVLOXEI64_V_M2_MF2 }, // 154 |
| 20492 | { 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVLOXEI64_V_M4_MF2 }, // 155 |
| 20493 | { 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVLUXEI8_V_M1_M1_MASK }, // 156 |
| 20494 | { 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVLUXEI8_V_MF8_M1_MASK }, // 157 |
| 20495 | { 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVLUXEI8_V_MF4_M1_MASK }, // 158 |
| 20496 | { 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVLUXEI8_V_MF2_M1_MASK }, // 159 |
| 20497 | { 0x1, 0x0, 0x3, 0x1, 0x0, PseudoVLUXEI8_V_M1_M2_MASK }, // 160 |
| 20498 | { 0x1, 0x0, 0x3, 0x1, 0x1, PseudoVLUXEI8_V_M2_M2_MASK }, // 161 |
| 20499 | { 0x1, 0x0, 0x3, 0x1, 0x6, PseudoVLUXEI8_V_MF4_M2_MASK }, // 162 |
| 20500 | { 0x1, 0x0, 0x3, 0x1, 0x7, PseudoVLUXEI8_V_MF2_M2_MASK }, // 163 |
| 20501 | { 0x1, 0x0, 0x3, 0x2, 0x0, PseudoVLUXEI8_V_M1_M4_MASK }, // 164 |
| 20502 | { 0x1, 0x0, 0x3, 0x2, 0x1, PseudoVLUXEI8_V_M2_M4_MASK }, // 165 |
| 20503 | { 0x1, 0x0, 0x3, 0x2, 0x2, PseudoVLUXEI8_V_M4_M4_MASK }, // 166 |
| 20504 | { 0x1, 0x0, 0x3, 0x2, 0x7, PseudoVLUXEI8_V_MF2_M4_MASK }, // 167 |
| 20505 | { 0x1, 0x0, 0x3, 0x3, 0x0, PseudoVLUXEI8_V_M1_M8_MASK }, // 168 |
| 20506 | { 0x1, 0x0, 0x3, 0x3, 0x1, PseudoVLUXEI8_V_M2_M8_MASK }, // 169 |
| 20507 | { 0x1, 0x0, 0x3, 0x3, 0x2, PseudoVLUXEI8_V_M4_M8_MASK }, // 170 |
| 20508 | { 0x1, 0x0, 0x3, 0x3, 0x3, PseudoVLUXEI8_V_M8_M8_MASK }, // 171 |
| 20509 | { 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVLUXEI8_V_MF8_MF8_MASK }, // 172 |
| 20510 | { 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVLUXEI8_V_MF8_MF4_MASK }, // 173 |
| 20511 | { 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVLUXEI8_V_MF4_MF4_MASK }, // 174 |
| 20512 | { 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVLUXEI8_V_MF8_MF2_MASK }, // 175 |
| 20513 | { 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVLUXEI8_V_MF4_MF2_MASK }, // 176 |
| 20514 | { 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVLUXEI8_V_MF2_MF2_MASK }, // 177 |
| 20515 | { 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVLUXEI16_V_M1_M1_MASK }, // 178 |
| 20516 | { 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVLUXEI16_V_M2_M1_MASK }, // 179 |
| 20517 | { 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVLUXEI16_V_MF4_M1_MASK }, // 180 |
| 20518 | { 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVLUXEI16_V_MF2_M1_MASK }, // 181 |
| 20519 | { 0x1, 0x0, 0x4, 0x1, 0x0, PseudoVLUXEI16_V_M1_M2_MASK }, // 182 |
| 20520 | { 0x1, 0x0, 0x4, 0x1, 0x1, PseudoVLUXEI16_V_M2_M2_MASK }, // 183 |
| 20521 | { 0x1, 0x0, 0x4, 0x1, 0x2, PseudoVLUXEI16_V_M4_M2_MASK }, // 184 |
| 20522 | { 0x1, 0x0, 0x4, 0x1, 0x7, PseudoVLUXEI16_V_MF2_M2_MASK }, // 185 |
| 20523 | { 0x1, 0x0, 0x4, 0x2, 0x0, PseudoVLUXEI16_V_M1_M4_MASK }, // 186 |
| 20524 | { 0x1, 0x0, 0x4, 0x2, 0x1, PseudoVLUXEI16_V_M2_M4_MASK }, // 187 |
| 20525 | { 0x1, 0x0, 0x4, 0x2, 0x2, PseudoVLUXEI16_V_M4_M4_MASK }, // 188 |
| 20526 | { 0x1, 0x0, 0x4, 0x2, 0x3, PseudoVLUXEI16_V_M8_M4_MASK }, // 189 |
| 20527 | { 0x1, 0x0, 0x4, 0x3, 0x1, PseudoVLUXEI16_V_M2_M8_MASK }, // 190 |
| 20528 | { 0x1, 0x0, 0x4, 0x3, 0x2, PseudoVLUXEI16_V_M4_M8_MASK }, // 191 |
| 20529 | { 0x1, 0x0, 0x4, 0x3, 0x3, PseudoVLUXEI16_V_M8_M8_MASK }, // 192 |
| 20530 | { 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVLUXEI16_V_MF4_MF8_MASK }, // 193 |
| 20531 | { 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVLUXEI16_V_MF4_MF4_MASK }, // 194 |
| 20532 | { 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVLUXEI16_V_MF2_MF4_MASK }, // 195 |
| 20533 | { 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVLUXEI16_V_M1_MF2_MASK }, // 196 |
| 20534 | { 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVLUXEI16_V_MF4_MF2_MASK }, // 197 |
| 20535 | { 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVLUXEI16_V_MF2_MF2_MASK }, // 198 |
| 20536 | { 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVLUXEI32_V_M1_M1_MASK }, // 199 |
| 20537 | { 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVLUXEI32_V_M2_M1_MASK }, // 200 |
| 20538 | { 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVLUXEI32_V_M4_M1_MASK }, // 201 |
| 20539 | { 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVLUXEI32_V_MF2_M1_MASK }, // 202 |
| 20540 | { 0x1, 0x0, 0x5, 0x1, 0x0, PseudoVLUXEI32_V_M1_M2_MASK }, // 203 |
| 20541 | { 0x1, 0x0, 0x5, 0x1, 0x1, PseudoVLUXEI32_V_M2_M2_MASK }, // 204 |
| 20542 | { 0x1, 0x0, 0x5, 0x1, 0x2, PseudoVLUXEI32_V_M4_M2_MASK }, // 205 |
| 20543 | { 0x1, 0x0, 0x5, 0x1, 0x3, PseudoVLUXEI32_V_M8_M2_MASK }, // 206 |
| 20544 | { 0x1, 0x0, 0x5, 0x2, 0x1, PseudoVLUXEI32_V_M2_M4_MASK }, // 207 |
| 20545 | { 0x1, 0x0, 0x5, 0x2, 0x2, PseudoVLUXEI32_V_M4_M4_MASK }, // 208 |
| 20546 | { 0x1, 0x0, 0x5, 0x2, 0x3, PseudoVLUXEI32_V_M8_M4_MASK }, // 209 |
| 20547 | { 0x1, 0x0, 0x5, 0x3, 0x2, PseudoVLUXEI32_V_M4_M8_MASK }, // 210 |
| 20548 | { 0x1, 0x0, 0x5, 0x3, 0x3, PseudoVLUXEI32_V_M8_M8_MASK }, // 211 |
| 20549 | { 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVLUXEI32_V_MF2_MF8_MASK }, // 212 |
| 20550 | { 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVLUXEI32_V_M1_MF4_MASK }, // 213 |
| 20551 | { 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVLUXEI32_V_MF2_MF4_MASK }, // 214 |
| 20552 | { 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVLUXEI32_V_M1_MF2_MASK }, // 215 |
| 20553 | { 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVLUXEI32_V_M2_MF2_MASK }, // 216 |
| 20554 | { 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVLUXEI32_V_MF2_MF2_MASK }, // 217 |
| 20555 | { 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVLUXEI64_V_M1_M1_MASK }, // 218 |
| 20556 | { 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVLUXEI64_V_M2_M1_MASK }, // 219 |
| 20557 | { 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVLUXEI64_V_M4_M1_MASK }, // 220 |
| 20558 | { 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVLUXEI64_V_M8_M1_MASK }, // 221 |
| 20559 | { 0x1, 0x0, 0x6, 0x1, 0x1, PseudoVLUXEI64_V_M2_M2_MASK }, // 222 |
| 20560 | { 0x1, 0x0, 0x6, 0x1, 0x2, PseudoVLUXEI64_V_M4_M2_MASK }, // 223 |
| 20561 | { 0x1, 0x0, 0x6, 0x1, 0x3, PseudoVLUXEI64_V_M8_M2_MASK }, // 224 |
| 20562 | { 0x1, 0x0, 0x6, 0x2, 0x2, PseudoVLUXEI64_V_M4_M4_MASK }, // 225 |
| 20563 | { 0x1, 0x0, 0x6, 0x2, 0x3, PseudoVLUXEI64_V_M8_M4_MASK }, // 226 |
| 20564 | { 0x1, 0x0, 0x6, 0x3, 0x3, PseudoVLUXEI64_V_M8_M8_MASK }, // 227 |
| 20565 | { 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVLUXEI64_V_M1_MF8_MASK }, // 228 |
| 20566 | { 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVLUXEI64_V_M1_MF4_MASK }, // 229 |
| 20567 | { 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVLUXEI64_V_M2_MF4_MASK }, // 230 |
| 20568 | { 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVLUXEI64_V_M1_MF2_MASK }, // 231 |
| 20569 | { 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVLUXEI64_V_M2_MF2_MASK }, // 232 |
| 20570 | { 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVLUXEI64_V_M4_MF2_MASK }, // 233 |
| 20571 | { 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVLOXEI8_V_M1_M1_MASK }, // 234 |
| 20572 | { 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVLOXEI8_V_MF8_M1_MASK }, // 235 |
| 20573 | { 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVLOXEI8_V_MF4_M1_MASK }, // 236 |
| 20574 | { 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVLOXEI8_V_MF2_M1_MASK }, // 237 |
| 20575 | { 0x1, 0x1, 0x3, 0x1, 0x0, PseudoVLOXEI8_V_M1_M2_MASK }, // 238 |
| 20576 | { 0x1, 0x1, 0x3, 0x1, 0x1, PseudoVLOXEI8_V_M2_M2_MASK }, // 239 |
| 20577 | { 0x1, 0x1, 0x3, 0x1, 0x6, PseudoVLOXEI8_V_MF4_M2_MASK }, // 240 |
| 20578 | { 0x1, 0x1, 0x3, 0x1, 0x7, PseudoVLOXEI8_V_MF2_M2_MASK }, // 241 |
| 20579 | { 0x1, 0x1, 0x3, 0x2, 0x0, PseudoVLOXEI8_V_M1_M4_MASK }, // 242 |
| 20580 | { 0x1, 0x1, 0x3, 0x2, 0x1, PseudoVLOXEI8_V_M2_M4_MASK }, // 243 |
| 20581 | { 0x1, 0x1, 0x3, 0x2, 0x2, PseudoVLOXEI8_V_M4_M4_MASK }, // 244 |
| 20582 | { 0x1, 0x1, 0x3, 0x2, 0x7, PseudoVLOXEI8_V_MF2_M4_MASK }, // 245 |
| 20583 | { 0x1, 0x1, 0x3, 0x3, 0x0, PseudoVLOXEI8_V_M1_M8_MASK }, // 246 |
| 20584 | { 0x1, 0x1, 0x3, 0x3, 0x1, PseudoVLOXEI8_V_M2_M8_MASK }, // 247 |
| 20585 | { 0x1, 0x1, 0x3, 0x3, 0x2, PseudoVLOXEI8_V_M4_M8_MASK }, // 248 |
| 20586 | { 0x1, 0x1, 0x3, 0x3, 0x3, PseudoVLOXEI8_V_M8_M8_MASK }, // 249 |
| 20587 | { 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVLOXEI8_V_MF8_MF8_MASK }, // 250 |
| 20588 | { 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVLOXEI8_V_MF8_MF4_MASK }, // 251 |
| 20589 | { 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVLOXEI8_V_MF4_MF4_MASK }, // 252 |
| 20590 | { 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVLOXEI8_V_MF8_MF2_MASK }, // 253 |
| 20591 | { 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVLOXEI8_V_MF4_MF2_MASK }, // 254 |
| 20592 | { 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVLOXEI8_V_MF2_MF2_MASK }, // 255 |
| 20593 | { 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVLOXEI16_V_M1_M1_MASK }, // 256 |
| 20594 | { 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVLOXEI16_V_M2_M1_MASK }, // 257 |
| 20595 | { 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVLOXEI16_V_MF4_M1_MASK }, // 258 |
| 20596 | { 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVLOXEI16_V_MF2_M1_MASK }, // 259 |
| 20597 | { 0x1, 0x1, 0x4, 0x1, 0x0, PseudoVLOXEI16_V_M1_M2_MASK }, // 260 |
| 20598 | { 0x1, 0x1, 0x4, 0x1, 0x1, PseudoVLOXEI16_V_M2_M2_MASK }, // 261 |
| 20599 | { 0x1, 0x1, 0x4, 0x1, 0x2, PseudoVLOXEI16_V_M4_M2_MASK }, // 262 |
| 20600 | { 0x1, 0x1, 0x4, 0x1, 0x7, PseudoVLOXEI16_V_MF2_M2_MASK }, // 263 |
| 20601 | { 0x1, 0x1, 0x4, 0x2, 0x0, PseudoVLOXEI16_V_M1_M4_MASK }, // 264 |
| 20602 | { 0x1, 0x1, 0x4, 0x2, 0x1, PseudoVLOXEI16_V_M2_M4_MASK }, // 265 |
| 20603 | { 0x1, 0x1, 0x4, 0x2, 0x2, PseudoVLOXEI16_V_M4_M4_MASK }, // 266 |
| 20604 | { 0x1, 0x1, 0x4, 0x2, 0x3, PseudoVLOXEI16_V_M8_M4_MASK }, // 267 |
| 20605 | { 0x1, 0x1, 0x4, 0x3, 0x1, PseudoVLOXEI16_V_M2_M8_MASK }, // 268 |
| 20606 | { 0x1, 0x1, 0x4, 0x3, 0x2, PseudoVLOXEI16_V_M4_M8_MASK }, // 269 |
| 20607 | { 0x1, 0x1, 0x4, 0x3, 0x3, PseudoVLOXEI16_V_M8_M8_MASK }, // 270 |
| 20608 | { 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVLOXEI16_V_MF4_MF8_MASK }, // 271 |
| 20609 | { 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVLOXEI16_V_MF4_MF4_MASK }, // 272 |
| 20610 | { 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVLOXEI16_V_MF2_MF4_MASK }, // 273 |
| 20611 | { 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVLOXEI16_V_M1_MF2_MASK }, // 274 |
| 20612 | { 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVLOXEI16_V_MF4_MF2_MASK }, // 275 |
| 20613 | { 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVLOXEI16_V_MF2_MF2_MASK }, // 276 |
| 20614 | { 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVLOXEI32_V_M1_M1_MASK }, // 277 |
| 20615 | { 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVLOXEI32_V_M2_M1_MASK }, // 278 |
| 20616 | { 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVLOXEI32_V_M4_M1_MASK }, // 279 |
| 20617 | { 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVLOXEI32_V_MF2_M1_MASK }, // 280 |
| 20618 | { 0x1, 0x1, 0x5, 0x1, 0x0, PseudoVLOXEI32_V_M1_M2_MASK }, // 281 |
| 20619 | { 0x1, 0x1, 0x5, 0x1, 0x1, PseudoVLOXEI32_V_M2_M2_MASK }, // 282 |
| 20620 | { 0x1, 0x1, 0x5, 0x1, 0x2, PseudoVLOXEI32_V_M4_M2_MASK }, // 283 |
| 20621 | { 0x1, 0x1, 0x5, 0x1, 0x3, PseudoVLOXEI32_V_M8_M2_MASK }, // 284 |
| 20622 | { 0x1, 0x1, 0x5, 0x2, 0x1, PseudoVLOXEI32_V_M2_M4_MASK }, // 285 |
| 20623 | { 0x1, 0x1, 0x5, 0x2, 0x2, PseudoVLOXEI32_V_M4_M4_MASK }, // 286 |
| 20624 | { 0x1, 0x1, 0x5, 0x2, 0x3, PseudoVLOXEI32_V_M8_M4_MASK }, // 287 |
| 20625 | { 0x1, 0x1, 0x5, 0x3, 0x2, PseudoVLOXEI32_V_M4_M8_MASK }, // 288 |
| 20626 | { 0x1, 0x1, 0x5, 0x3, 0x3, PseudoVLOXEI32_V_M8_M8_MASK }, // 289 |
| 20627 | { 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVLOXEI32_V_MF2_MF8_MASK }, // 290 |
| 20628 | { 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVLOXEI32_V_M1_MF4_MASK }, // 291 |
| 20629 | { 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVLOXEI32_V_MF2_MF4_MASK }, // 292 |
| 20630 | { 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVLOXEI32_V_M1_MF2_MASK }, // 293 |
| 20631 | { 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVLOXEI32_V_M2_MF2_MASK }, // 294 |
| 20632 | { 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVLOXEI32_V_MF2_MF2_MASK }, // 295 |
| 20633 | { 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVLOXEI64_V_M1_M1_MASK }, // 296 |
| 20634 | { 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVLOXEI64_V_M2_M1_MASK }, // 297 |
| 20635 | { 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVLOXEI64_V_M4_M1_MASK }, // 298 |
| 20636 | { 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVLOXEI64_V_M8_M1_MASK }, // 299 |
| 20637 | { 0x1, 0x1, 0x6, 0x1, 0x1, PseudoVLOXEI64_V_M2_M2_MASK }, // 300 |
| 20638 | { 0x1, 0x1, 0x6, 0x1, 0x2, PseudoVLOXEI64_V_M4_M2_MASK }, // 301 |
| 20639 | { 0x1, 0x1, 0x6, 0x1, 0x3, PseudoVLOXEI64_V_M8_M2_MASK }, // 302 |
| 20640 | { 0x1, 0x1, 0x6, 0x2, 0x2, PseudoVLOXEI64_V_M4_M4_MASK }, // 303 |
| 20641 | { 0x1, 0x1, 0x6, 0x2, 0x3, PseudoVLOXEI64_V_M8_M4_MASK }, // 304 |
| 20642 | { 0x1, 0x1, 0x6, 0x3, 0x3, PseudoVLOXEI64_V_M8_M8_MASK }, // 305 |
| 20643 | { 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVLOXEI64_V_M1_MF8_MASK }, // 306 |
| 20644 | { 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVLOXEI64_V_M1_MF4_MASK }, // 307 |
| 20645 | { 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVLOXEI64_V_M2_MF4_MASK }, // 308 |
| 20646 | { 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVLOXEI64_V_M1_MF2_MASK }, // 309 |
| 20647 | { 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVLOXEI64_V_M2_MF2_MASK }, // 310 |
| 20648 | { 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVLOXEI64_V_M4_MF2_MASK }, // 311 |
| 20649 | }; |
| 20650 | |
| 20651 | const VLX_VSXPseudo *getVLXPseudo(uint8_t Masked, uint8_t Ordered, uint8_t Log2SEW, uint8_t LMUL, uint8_t IndexLMUL) { |
| 20652 | struct KeyType { |
| 20653 | uint8_t Masked; |
| 20654 | uint8_t Ordered; |
| 20655 | uint8_t Log2SEW; |
| 20656 | uint8_t LMUL; |
| 20657 | uint8_t IndexLMUL; |
| 20658 | }; |
| 20659 | KeyType Key = {Masked, Ordered, Log2SEW, LMUL, IndexLMUL}; |
| 20660 | struct Comp { |
| 20661 | bool operator()(const VLX_VSXPseudo &LHS, const KeyType &RHS) const { |
| 20662 | if (LHS.Masked < RHS.Masked) |
| 20663 | return true; |
| 20664 | if (LHS.Masked > RHS.Masked) |
| 20665 | return false; |
| 20666 | if (LHS.Ordered < RHS.Ordered) |
| 20667 | return true; |
| 20668 | if (LHS.Ordered > RHS.Ordered) |
| 20669 | return false; |
| 20670 | if (LHS.Log2SEW < RHS.Log2SEW) |
| 20671 | return true; |
| 20672 | if (LHS.Log2SEW > RHS.Log2SEW) |
| 20673 | return false; |
| 20674 | if (LHS.LMUL < RHS.LMUL) |
| 20675 | return true; |
| 20676 | if (LHS.LMUL > RHS.LMUL) |
| 20677 | return false; |
| 20678 | if (LHS.IndexLMUL < RHS.IndexLMUL) |
| 20679 | return true; |
| 20680 | if (LHS.IndexLMUL > RHS.IndexLMUL) |
| 20681 | return false; |
| 20682 | return false; |
| 20683 | } |
| 20684 | }; |
| 20685 | auto Table = ArrayRef(RISCVVLXTable); |
| 20686 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 20687 | if (Idx == Table.end() || |
| 20688 | Key.Masked != Idx->Masked || |
| 20689 | Key.Ordered != Idx->Ordered || |
| 20690 | Key.Log2SEW != Idx->Log2SEW || |
| 20691 | Key.LMUL != Idx->LMUL || |
| 20692 | Key.IndexLMUL != Idx->IndexLMUL) |
| 20693 | return nullptr; |
| 20694 | |
| 20695 | return &*Idx; |
| 20696 | } |
| 20697 | #endif |
| 20698 | |
| 20699 | #ifdef GET_RISCVVPseudosTable_DECL |
| 20700 | const PseudoInfo *getPseudoInfo(unsigned Pseudo); |
| 20701 | #endif |
| 20702 | |
| 20703 | #ifdef GET_RISCVVPseudosTable_IMPL |
| 20704 | constexpr PseudoInfo RISCVVPseudosTable[] = { |
| 20705 | { PseudoNDS_VD4DOTSU_VV_M1, NDS_VD4DOTSU_VV }, // 0 |
| 20706 | { PseudoNDS_VD4DOTSU_VV_M1_MASK, NDS_VD4DOTSU_VV }, // 1 |
| 20707 | { PseudoNDS_VD4DOTSU_VV_M2, NDS_VD4DOTSU_VV }, // 2 |
| 20708 | { PseudoNDS_VD4DOTSU_VV_M2_MASK, NDS_VD4DOTSU_VV }, // 3 |
| 20709 | { PseudoNDS_VD4DOTSU_VV_M4, NDS_VD4DOTSU_VV }, // 4 |
| 20710 | { PseudoNDS_VD4DOTSU_VV_M4_MASK, NDS_VD4DOTSU_VV }, // 5 |
| 20711 | { PseudoNDS_VD4DOTSU_VV_M8, NDS_VD4DOTSU_VV }, // 6 |
| 20712 | { PseudoNDS_VD4DOTSU_VV_M8_MASK, NDS_VD4DOTSU_VV }, // 7 |
| 20713 | { PseudoNDS_VD4DOTSU_VV_MF2, NDS_VD4DOTSU_VV }, // 8 |
| 20714 | { PseudoNDS_VD4DOTSU_VV_MF2_MASK, NDS_VD4DOTSU_VV }, // 9 |
| 20715 | { PseudoNDS_VD4DOTS_VV_M1, NDS_VD4DOTS_VV }, // 10 |
| 20716 | { PseudoNDS_VD4DOTS_VV_M1_MASK, NDS_VD4DOTS_VV }, // 11 |
| 20717 | { PseudoNDS_VD4DOTS_VV_M2, NDS_VD4DOTS_VV }, // 12 |
| 20718 | { PseudoNDS_VD4DOTS_VV_M2_MASK, NDS_VD4DOTS_VV }, // 13 |
| 20719 | { PseudoNDS_VD4DOTS_VV_M4, NDS_VD4DOTS_VV }, // 14 |
| 20720 | { PseudoNDS_VD4DOTS_VV_M4_MASK, NDS_VD4DOTS_VV }, // 15 |
| 20721 | { PseudoNDS_VD4DOTS_VV_M8, NDS_VD4DOTS_VV }, // 16 |
| 20722 | { PseudoNDS_VD4DOTS_VV_M8_MASK, NDS_VD4DOTS_VV }, // 17 |
| 20723 | { PseudoNDS_VD4DOTS_VV_MF2, NDS_VD4DOTS_VV }, // 18 |
| 20724 | { PseudoNDS_VD4DOTS_VV_MF2_MASK, NDS_VD4DOTS_VV }, // 19 |
| 20725 | { PseudoNDS_VD4DOTU_VV_M1, NDS_VD4DOTU_VV }, // 20 |
| 20726 | { PseudoNDS_VD4DOTU_VV_M1_MASK, NDS_VD4DOTU_VV }, // 21 |
| 20727 | { PseudoNDS_VD4DOTU_VV_M2, NDS_VD4DOTU_VV }, // 22 |
| 20728 | { PseudoNDS_VD4DOTU_VV_M2_MASK, NDS_VD4DOTU_VV }, // 23 |
| 20729 | { PseudoNDS_VD4DOTU_VV_M4, NDS_VD4DOTU_VV }, // 24 |
| 20730 | { PseudoNDS_VD4DOTU_VV_M4_MASK, NDS_VD4DOTU_VV }, // 25 |
| 20731 | { PseudoNDS_VD4DOTU_VV_M8, NDS_VD4DOTU_VV }, // 26 |
| 20732 | { PseudoNDS_VD4DOTU_VV_M8_MASK, NDS_VD4DOTU_VV }, // 27 |
| 20733 | { PseudoNDS_VD4DOTU_VV_MF2, NDS_VD4DOTU_VV }, // 28 |
| 20734 | { PseudoNDS_VD4DOTU_VV_MF2_MASK, NDS_VD4DOTU_VV }, // 29 |
| 20735 | { PseudoNDS_VFNCVT_BF16_S_M1, NDS_VFNCVT_BF16_S }, // 30 |
| 20736 | { PseudoNDS_VFNCVT_BF16_S_M2, NDS_VFNCVT_BF16_S }, // 31 |
| 20737 | { PseudoNDS_VFNCVT_BF16_S_M4, NDS_VFNCVT_BF16_S }, // 32 |
| 20738 | { PseudoNDS_VFNCVT_BF16_S_MF2, NDS_VFNCVT_BF16_S }, // 33 |
| 20739 | { PseudoNDS_VFNCVT_BF16_S_MF4, NDS_VFNCVT_BF16_S }, // 34 |
| 20740 | { PseudoNDS_VFPMADB_VFPR16_M1, NDS_VFPMADB_VF }, // 35 |
| 20741 | { PseudoNDS_VFPMADB_VFPR16_M1_MASK, NDS_VFPMADB_VF }, // 36 |
| 20742 | { PseudoNDS_VFPMADB_VFPR16_M2, NDS_VFPMADB_VF }, // 37 |
| 20743 | { PseudoNDS_VFPMADB_VFPR16_M2_MASK, NDS_VFPMADB_VF }, // 38 |
| 20744 | { PseudoNDS_VFPMADB_VFPR16_M4, NDS_VFPMADB_VF }, // 39 |
| 20745 | { PseudoNDS_VFPMADB_VFPR16_M4_MASK, NDS_VFPMADB_VF }, // 40 |
| 20746 | { PseudoNDS_VFPMADB_VFPR16_M8, NDS_VFPMADB_VF }, // 41 |
| 20747 | { PseudoNDS_VFPMADB_VFPR16_M8_MASK, NDS_VFPMADB_VF }, // 42 |
| 20748 | { PseudoNDS_VFPMADB_VFPR16_MF2, NDS_VFPMADB_VF }, // 43 |
| 20749 | { PseudoNDS_VFPMADB_VFPR16_MF2_MASK, NDS_VFPMADB_VF }, // 44 |
| 20750 | { PseudoNDS_VFPMADB_VFPR16_MF4, NDS_VFPMADB_VF }, // 45 |
| 20751 | { PseudoNDS_VFPMADB_VFPR16_MF4_MASK, NDS_VFPMADB_VF }, // 46 |
| 20752 | { PseudoNDS_VFPMADT_VFPR16_M1, NDS_VFPMADT_VF }, // 47 |
| 20753 | { PseudoNDS_VFPMADT_VFPR16_M1_MASK, NDS_VFPMADT_VF }, // 48 |
| 20754 | { PseudoNDS_VFPMADT_VFPR16_M2, NDS_VFPMADT_VF }, // 49 |
| 20755 | { PseudoNDS_VFPMADT_VFPR16_M2_MASK, NDS_VFPMADT_VF }, // 50 |
| 20756 | { PseudoNDS_VFPMADT_VFPR16_M4, NDS_VFPMADT_VF }, // 51 |
| 20757 | { PseudoNDS_VFPMADT_VFPR16_M4_MASK, NDS_VFPMADT_VF }, // 52 |
| 20758 | { PseudoNDS_VFPMADT_VFPR16_M8, NDS_VFPMADT_VF }, // 53 |
| 20759 | { PseudoNDS_VFPMADT_VFPR16_M8_MASK, NDS_VFPMADT_VF }, // 54 |
| 20760 | { PseudoNDS_VFPMADT_VFPR16_MF2, NDS_VFPMADT_VF }, // 55 |
| 20761 | { PseudoNDS_VFPMADT_VFPR16_MF2_MASK, NDS_VFPMADT_VF }, // 56 |
| 20762 | { PseudoNDS_VFPMADT_VFPR16_MF4, NDS_VFPMADT_VF }, // 57 |
| 20763 | { PseudoNDS_VFPMADT_VFPR16_MF4_MASK, NDS_VFPMADT_VF }, // 58 |
| 20764 | { PseudoNDS_VFWCVT_S_BF16_M1, NDS_VFWCVT_S_BF16 }, // 59 |
| 20765 | { PseudoNDS_VFWCVT_S_BF16_M2, NDS_VFWCVT_S_BF16 }, // 60 |
| 20766 | { PseudoNDS_VFWCVT_S_BF16_M4, NDS_VFWCVT_S_BF16 }, // 61 |
| 20767 | { PseudoNDS_VFWCVT_S_BF16_MF2, NDS_VFWCVT_S_BF16 }, // 62 |
| 20768 | { PseudoNDS_VFWCVT_S_BF16_MF4, NDS_VFWCVT_S_BF16 }, // 63 |
| 20769 | { PseudoRI_VEXTRACT_M1, RI_VEXTRACT }, // 64 |
| 20770 | { PseudoRI_VEXTRACT_M2, RI_VEXTRACT }, // 65 |
| 20771 | { PseudoRI_VEXTRACT_M4, RI_VEXTRACT }, // 66 |
| 20772 | { PseudoRI_VEXTRACT_M8, RI_VEXTRACT }, // 67 |
| 20773 | { PseudoRI_VEXTRACT_MF2, RI_VEXTRACT }, // 68 |
| 20774 | { PseudoRI_VEXTRACT_MF4, RI_VEXTRACT }, // 69 |
| 20775 | { PseudoRI_VEXTRACT_MF8, RI_VEXTRACT }, // 70 |
| 20776 | { PseudoRI_VINSERT_M1, RI_VINSERT }, // 71 |
| 20777 | { PseudoRI_VINSERT_M2, RI_VINSERT }, // 72 |
| 20778 | { PseudoRI_VINSERT_M4, RI_VINSERT }, // 73 |
| 20779 | { PseudoRI_VINSERT_M8, RI_VINSERT }, // 74 |
| 20780 | { PseudoRI_VINSERT_MF2, RI_VINSERT }, // 75 |
| 20781 | { PseudoRI_VINSERT_MF4, RI_VINSERT }, // 76 |
| 20782 | { PseudoRI_VINSERT_MF8, RI_VINSERT }, // 77 |
| 20783 | { PseudoRI_VUNZIP2A_VV_M1, RI_VUNZIP2A_VV }, // 78 |
| 20784 | { PseudoRI_VUNZIP2A_VV_M1_MASK, RI_VUNZIP2A_VV }, // 79 |
| 20785 | { PseudoRI_VUNZIP2A_VV_M2, RI_VUNZIP2A_VV }, // 80 |
| 20786 | { PseudoRI_VUNZIP2A_VV_M2_MASK, RI_VUNZIP2A_VV }, // 81 |
| 20787 | { PseudoRI_VUNZIP2A_VV_M4, RI_VUNZIP2A_VV }, // 82 |
| 20788 | { PseudoRI_VUNZIP2A_VV_M4_MASK, RI_VUNZIP2A_VV }, // 83 |
| 20789 | { PseudoRI_VUNZIP2A_VV_M8, RI_VUNZIP2A_VV }, // 84 |
| 20790 | { PseudoRI_VUNZIP2A_VV_M8_MASK, RI_VUNZIP2A_VV }, // 85 |
| 20791 | { PseudoRI_VUNZIP2A_VV_MF2, RI_VUNZIP2A_VV }, // 86 |
| 20792 | { PseudoRI_VUNZIP2A_VV_MF2_MASK, RI_VUNZIP2A_VV }, // 87 |
| 20793 | { PseudoRI_VUNZIP2A_VV_MF4, RI_VUNZIP2A_VV }, // 88 |
| 20794 | { PseudoRI_VUNZIP2A_VV_MF4_MASK, RI_VUNZIP2A_VV }, // 89 |
| 20795 | { PseudoRI_VUNZIP2A_VV_MF8, RI_VUNZIP2A_VV }, // 90 |
| 20796 | { PseudoRI_VUNZIP2A_VV_MF8_MASK, RI_VUNZIP2A_VV }, // 91 |
| 20797 | { PseudoRI_VUNZIP2B_VV_M1, RI_VUNZIP2B_VV }, // 92 |
| 20798 | { PseudoRI_VUNZIP2B_VV_M1_MASK, RI_VUNZIP2B_VV }, // 93 |
| 20799 | { PseudoRI_VUNZIP2B_VV_M2, RI_VUNZIP2B_VV }, // 94 |
| 20800 | { PseudoRI_VUNZIP2B_VV_M2_MASK, RI_VUNZIP2B_VV }, // 95 |
| 20801 | { PseudoRI_VUNZIP2B_VV_M4, RI_VUNZIP2B_VV }, // 96 |
| 20802 | { PseudoRI_VUNZIP2B_VV_M4_MASK, RI_VUNZIP2B_VV }, // 97 |
| 20803 | { PseudoRI_VUNZIP2B_VV_M8, RI_VUNZIP2B_VV }, // 98 |
| 20804 | { PseudoRI_VUNZIP2B_VV_M8_MASK, RI_VUNZIP2B_VV }, // 99 |
| 20805 | { PseudoRI_VUNZIP2B_VV_MF2, RI_VUNZIP2B_VV }, // 100 |
| 20806 | { PseudoRI_VUNZIP2B_VV_MF2_MASK, RI_VUNZIP2B_VV }, // 101 |
| 20807 | { PseudoRI_VUNZIP2B_VV_MF4, RI_VUNZIP2B_VV }, // 102 |
| 20808 | { PseudoRI_VUNZIP2B_VV_MF4_MASK, RI_VUNZIP2B_VV }, // 103 |
| 20809 | { PseudoRI_VUNZIP2B_VV_MF8, RI_VUNZIP2B_VV }, // 104 |
| 20810 | { PseudoRI_VUNZIP2B_VV_MF8_MASK, RI_VUNZIP2B_VV }, // 105 |
| 20811 | { PseudoRI_VZIP2A_VV_M1, RI_VZIP2A_VV }, // 106 |
| 20812 | { PseudoRI_VZIP2A_VV_M1_MASK, RI_VZIP2A_VV }, // 107 |
| 20813 | { PseudoRI_VZIP2A_VV_M2, RI_VZIP2A_VV }, // 108 |
| 20814 | { PseudoRI_VZIP2A_VV_M2_MASK, RI_VZIP2A_VV }, // 109 |
| 20815 | { PseudoRI_VZIP2A_VV_M4, RI_VZIP2A_VV }, // 110 |
| 20816 | { PseudoRI_VZIP2A_VV_M4_MASK, RI_VZIP2A_VV }, // 111 |
| 20817 | { PseudoRI_VZIP2A_VV_M8, RI_VZIP2A_VV }, // 112 |
| 20818 | { PseudoRI_VZIP2A_VV_M8_MASK, RI_VZIP2A_VV }, // 113 |
| 20819 | { PseudoRI_VZIP2A_VV_MF2, RI_VZIP2A_VV }, // 114 |
| 20820 | { PseudoRI_VZIP2A_VV_MF2_MASK, RI_VZIP2A_VV }, // 115 |
| 20821 | { PseudoRI_VZIP2A_VV_MF4, RI_VZIP2A_VV }, // 116 |
| 20822 | { PseudoRI_VZIP2A_VV_MF4_MASK, RI_VZIP2A_VV }, // 117 |
| 20823 | { PseudoRI_VZIP2A_VV_MF8, RI_VZIP2A_VV }, // 118 |
| 20824 | { PseudoRI_VZIP2A_VV_MF8_MASK, RI_VZIP2A_VV }, // 119 |
| 20825 | { PseudoRI_VZIP2B_VV_M1, RI_VZIP2B_VV }, // 120 |
| 20826 | { PseudoRI_VZIP2B_VV_M1_MASK, RI_VZIP2B_VV }, // 121 |
| 20827 | { PseudoRI_VZIP2B_VV_M2, RI_VZIP2B_VV }, // 122 |
| 20828 | { PseudoRI_VZIP2B_VV_M2_MASK, RI_VZIP2B_VV }, // 123 |
| 20829 | { PseudoRI_VZIP2B_VV_M4, RI_VZIP2B_VV }, // 124 |
| 20830 | { PseudoRI_VZIP2B_VV_M4_MASK, RI_VZIP2B_VV }, // 125 |
| 20831 | { PseudoRI_VZIP2B_VV_M8, RI_VZIP2B_VV }, // 126 |
| 20832 | { PseudoRI_VZIP2B_VV_M8_MASK, RI_VZIP2B_VV }, // 127 |
| 20833 | { PseudoRI_VZIP2B_VV_MF2, RI_VZIP2B_VV }, // 128 |
| 20834 | { PseudoRI_VZIP2B_VV_MF2_MASK, RI_VZIP2B_VV }, // 129 |
| 20835 | { PseudoRI_VZIP2B_VV_MF4, RI_VZIP2B_VV }, // 130 |
| 20836 | { PseudoRI_VZIP2B_VV_MF4_MASK, RI_VZIP2B_VV }, // 131 |
| 20837 | { PseudoRI_VZIP2B_VV_MF8, RI_VZIP2B_VV }, // 132 |
| 20838 | { PseudoRI_VZIP2B_VV_MF8_MASK, RI_VZIP2B_VV }, // 133 |
| 20839 | { PseudoRI_VZIPEVEN_VV_M1, RI_VZIPEVEN_VV }, // 134 |
| 20840 | { PseudoRI_VZIPEVEN_VV_M1_MASK, RI_VZIPEVEN_VV }, // 135 |
| 20841 | { PseudoRI_VZIPEVEN_VV_M2, RI_VZIPEVEN_VV }, // 136 |
| 20842 | { PseudoRI_VZIPEVEN_VV_M2_MASK, RI_VZIPEVEN_VV }, // 137 |
| 20843 | { PseudoRI_VZIPEVEN_VV_M4, RI_VZIPEVEN_VV }, // 138 |
| 20844 | { PseudoRI_VZIPEVEN_VV_M4_MASK, RI_VZIPEVEN_VV }, // 139 |
| 20845 | { PseudoRI_VZIPEVEN_VV_M8, RI_VZIPEVEN_VV }, // 140 |
| 20846 | { PseudoRI_VZIPEVEN_VV_M8_MASK, RI_VZIPEVEN_VV }, // 141 |
| 20847 | { PseudoRI_VZIPEVEN_VV_MF2, RI_VZIPEVEN_VV }, // 142 |
| 20848 | { PseudoRI_VZIPEVEN_VV_MF2_MASK, RI_VZIPEVEN_VV }, // 143 |
| 20849 | { PseudoRI_VZIPEVEN_VV_MF4, RI_VZIPEVEN_VV }, // 144 |
| 20850 | { PseudoRI_VZIPEVEN_VV_MF4_MASK, RI_VZIPEVEN_VV }, // 145 |
| 20851 | { PseudoRI_VZIPEVEN_VV_MF8, RI_VZIPEVEN_VV }, // 146 |
| 20852 | { PseudoRI_VZIPEVEN_VV_MF8_MASK, RI_VZIPEVEN_VV }, // 147 |
| 20853 | { PseudoRI_VZIPODD_VV_M1, RI_VZIPODD_VV }, // 148 |
| 20854 | { PseudoRI_VZIPODD_VV_M1_MASK, RI_VZIPODD_VV }, // 149 |
| 20855 | { PseudoRI_VZIPODD_VV_M2, RI_VZIPODD_VV }, // 150 |
| 20856 | { PseudoRI_VZIPODD_VV_M2_MASK, RI_VZIPODD_VV }, // 151 |
| 20857 | { PseudoRI_VZIPODD_VV_M4, RI_VZIPODD_VV }, // 152 |
| 20858 | { PseudoRI_VZIPODD_VV_M4_MASK, RI_VZIPODD_VV }, // 153 |
| 20859 | { PseudoRI_VZIPODD_VV_M8, RI_VZIPODD_VV }, // 154 |
| 20860 | { PseudoRI_VZIPODD_VV_M8_MASK, RI_VZIPODD_VV }, // 155 |
| 20861 | { PseudoRI_VZIPODD_VV_MF2, RI_VZIPODD_VV }, // 156 |
| 20862 | { PseudoRI_VZIPODD_VV_MF2_MASK, RI_VZIPODD_VV }, // 157 |
| 20863 | { PseudoRI_VZIPODD_VV_MF4, RI_VZIPODD_VV }, // 158 |
| 20864 | { PseudoRI_VZIPODD_VV_MF4_MASK, RI_VZIPODD_VV }, // 159 |
| 20865 | { PseudoRI_VZIPODD_VV_MF8, RI_VZIPODD_VV }, // 160 |
| 20866 | { PseudoRI_VZIPODD_VV_MF8_MASK, RI_VZIPODD_VV }, // 161 |
| 20867 | { PseudoSF_VC_FPR16VV_SE_M1, SF_VC_FVV }, // 162 |
| 20868 | { PseudoSF_VC_FPR16VV_SE_M2, SF_VC_FVV }, // 163 |
| 20869 | { PseudoSF_VC_FPR16VV_SE_M4, SF_VC_FVV }, // 164 |
| 20870 | { PseudoSF_VC_FPR16VV_SE_M8, SF_VC_FVV }, // 165 |
| 20871 | { PseudoSF_VC_FPR16VV_SE_MF2, SF_VC_FVV }, // 166 |
| 20872 | { PseudoSF_VC_FPR16VV_SE_MF4, SF_VC_FVV }, // 167 |
| 20873 | { PseudoSF_VC_FPR16VW_SE_M1, SF_VC_FVW }, // 168 |
| 20874 | { PseudoSF_VC_FPR16VW_SE_M2, SF_VC_FVW }, // 169 |
| 20875 | { PseudoSF_VC_FPR16VW_SE_M4, SF_VC_FVW }, // 170 |
| 20876 | { PseudoSF_VC_FPR16VW_SE_M8, SF_VC_FVW }, // 171 |
| 20877 | { PseudoSF_VC_FPR16VW_SE_MF2, SF_VC_FVW }, // 172 |
| 20878 | { PseudoSF_VC_FPR16VW_SE_MF4, SF_VC_FVW }, // 173 |
| 20879 | { PseudoSF_VC_FPR16V_SE_M1, SF_VC_FV }, // 174 |
| 20880 | { PseudoSF_VC_FPR16V_SE_M2, SF_VC_FV }, // 175 |
| 20881 | { PseudoSF_VC_FPR16V_SE_M4, SF_VC_FV }, // 176 |
| 20882 | { PseudoSF_VC_FPR16V_SE_M8, SF_VC_FV }, // 177 |
| 20883 | { PseudoSF_VC_FPR16V_SE_MF2, SF_VC_FV }, // 178 |
| 20884 | { PseudoSF_VC_FPR16V_SE_MF4, SF_VC_FV }, // 179 |
| 20885 | { PseudoSF_VC_FPR32VV_SE_M1, SF_VC_FVV }, // 180 |
| 20886 | { PseudoSF_VC_FPR32VV_SE_M2, SF_VC_FVV }, // 181 |
| 20887 | { PseudoSF_VC_FPR32VV_SE_M4, SF_VC_FVV }, // 182 |
| 20888 | { PseudoSF_VC_FPR32VV_SE_M8, SF_VC_FVV }, // 183 |
| 20889 | { PseudoSF_VC_FPR32VV_SE_MF2, SF_VC_FVV }, // 184 |
| 20890 | { PseudoSF_VC_FPR32VW_SE_M1, SF_VC_FVW }, // 185 |
| 20891 | { PseudoSF_VC_FPR32VW_SE_M2, SF_VC_FVW }, // 186 |
| 20892 | { PseudoSF_VC_FPR32VW_SE_M4, SF_VC_FVW }, // 187 |
| 20893 | { PseudoSF_VC_FPR32VW_SE_M8, SF_VC_FVW }, // 188 |
| 20894 | { PseudoSF_VC_FPR32VW_SE_MF2, SF_VC_FVW }, // 189 |
| 20895 | { PseudoSF_VC_FPR32V_SE_M1, SF_VC_FV }, // 190 |
| 20896 | { PseudoSF_VC_FPR32V_SE_M2, SF_VC_FV }, // 191 |
| 20897 | { PseudoSF_VC_FPR32V_SE_M4, SF_VC_FV }, // 192 |
| 20898 | { PseudoSF_VC_FPR32V_SE_M8, SF_VC_FV }, // 193 |
| 20899 | { PseudoSF_VC_FPR32V_SE_MF2, SF_VC_FV }, // 194 |
| 20900 | { PseudoSF_VC_FPR64VV_SE_M1, SF_VC_FVV }, // 195 |
| 20901 | { PseudoSF_VC_FPR64VV_SE_M2, SF_VC_FVV }, // 196 |
| 20902 | { PseudoSF_VC_FPR64VV_SE_M4, SF_VC_FVV }, // 197 |
| 20903 | { PseudoSF_VC_FPR64VV_SE_M8, SF_VC_FVV }, // 198 |
| 20904 | { PseudoSF_VC_FPR64V_SE_M1, SF_VC_FV }, // 199 |
| 20905 | { PseudoSF_VC_FPR64V_SE_M2, SF_VC_FV }, // 200 |
| 20906 | { PseudoSF_VC_FPR64V_SE_M4, SF_VC_FV }, // 201 |
| 20907 | { PseudoSF_VC_FPR64V_SE_M8, SF_VC_FV }, // 202 |
| 20908 | { PseudoSF_VC_IVV_SE_M1, SF_VC_IVV }, // 203 |
| 20909 | { PseudoSF_VC_IVV_SE_M2, SF_VC_IVV }, // 204 |
| 20910 | { PseudoSF_VC_IVV_SE_M4, SF_VC_IVV }, // 205 |
| 20911 | { PseudoSF_VC_IVV_SE_M8, SF_VC_IVV }, // 206 |
| 20912 | { PseudoSF_VC_IVV_SE_MF2, SF_VC_IVV }, // 207 |
| 20913 | { PseudoSF_VC_IVV_SE_MF4, SF_VC_IVV }, // 208 |
| 20914 | { PseudoSF_VC_IVV_SE_MF8, SF_VC_IVV }, // 209 |
| 20915 | { PseudoSF_VC_IVW_SE_M1, SF_VC_IVW }, // 210 |
| 20916 | { PseudoSF_VC_IVW_SE_M2, SF_VC_IVW }, // 211 |
| 20917 | { PseudoSF_VC_IVW_SE_M4, SF_VC_IVW }, // 212 |
| 20918 | { PseudoSF_VC_IVW_SE_MF2, SF_VC_IVW }, // 213 |
| 20919 | { PseudoSF_VC_IVW_SE_MF4, SF_VC_IVW }, // 214 |
| 20920 | { PseudoSF_VC_IVW_SE_MF8, SF_VC_IVW }, // 215 |
| 20921 | { PseudoSF_VC_IV_SE_M1, SF_VC_IV }, // 216 |
| 20922 | { PseudoSF_VC_IV_SE_M2, SF_VC_IV }, // 217 |
| 20923 | { PseudoSF_VC_IV_SE_M4, SF_VC_IV }, // 218 |
| 20924 | { PseudoSF_VC_IV_SE_M8, SF_VC_IV }, // 219 |
| 20925 | { PseudoSF_VC_IV_SE_MF2, SF_VC_IV }, // 220 |
| 20926 | { PseudoSF_VC_IV_SE_MF4, SF_VC_IV }, // 221 |
| 20927 | { PseudoSF_VC_IV_SE_MF8, SF_VC_IV }, // 222 |
| 20928 | { PseudoSF_VC_I_SE_M1, SF_VC_I }, // 223 |
| 20929 | { PseudoSF_VC_I_SE_M2, SF_VC_I }, // 224 |
| 20930 | { PseudoSF_VC_I_SE_M4, SF_VC_I }, // 225 |
| 20931 | { PseudoSF_VC_I_SE_M8, SF_VC_I }, // 226 |
| 20932 | { PseudoSF_VC_I_SE_MF2, SF_VC_I }, // 227 |
| 20933 | { PseudoSF_VC_I_SE_MF4, SF_VC_I }, // 228 |
| 20934 | { PseudoSF_VC_I_SE_MF8, SF_VC_I }, // 229 |
| 20935 | { PseudoSF_VC_VVV_SE_M1, SF_VC_VVV }, // 230 |
| 20936 | { PseudoSF_VC_VVV_SE_M2, SF_VC_VVV }, // 231 |
| 20937 | { PseudoSF_VC_VVV_SE_M4, SF_VC_VVV }, // 232 |
| 20938 | { PseudoSF_VC_VVV_SE_M8, SF_VC_VVV }, // 233 |
| 20939 | { PseudoSF_VC_VVV_SE_MF2, SF_VC_VVV }, // 234 |
| 20940 | { PseudoSF_VC_VVV_SE_MF4, SF_VC_VVV }, // 235 |
| 20941 | { PseudoSF_VC_VVV_SE_MF8, SF_VC_VVV }, // 236 |
| 20942 | { PseudoSF_VC_VVW_SE_M1, SF_VC_VVW }, // 237 |
| 20943 | { PseudoSF_VC_VVW_SE_M2, SF_VC_VVW }, // 238 |
| 20944 | { PseudoSF_VC_VVW_SE_M4, SF_VC_VVW }, // 239 |
| 20945 | { PseudoSF_VC_VVW_SE_MF2, SF_VC_VVW }, // 240 |
| 20946 | { PseudoSF_VC_VVW_SE_MF4, SF_VC_VVW }, // 241 |
| 20947 | { PseudoSF_VC_VVW_SE_MF8, SF_VC_VVW }, // 242 |
| 20948 | { PseudoSF_VC_VV_SE_M1, SF_VC_VV }, // 243 |
| 20949 | { PseudoSF_VC_VV_SE_M2, SF_VC_VV }, // 244 |
| 20950 | { PseudoSF_VC_VV_SE_M4, SF_VC_VV }, // 245 |
| 20951 | { PseudoSF_VC_VV_SE_M8, SF_VC_VV }, // 246 |
| 20952 | { PseudoSF_VC_VV_SE_MF2, SF_VC_VV }, // 247 |
| 20953 | { PseudoSF_VC_VV_SE_MF4, SF_VC_VV }, // 248 |
| 20954 | { PseudoSF_VC_VV_SE_MF8, SF_VC_VV }, // 249 |
| 20955 | { PseudoSF_VC_V_FPR16VV_M1, SF_VC_V_FVV }, // 250 |
| 20956 | { PseudoSF_VC_V_FPR16VV_M2, SF_VC_V_FVV }, // 251 |
| 20957 | { PseudoSF_VC_V_FPR16VV_M4, SF_VC_V_FVV }, // 252 |
| 20958 | { PseudoSF_VC_V_FPR16VV_M8, SF_VC_V_FVV }, // 253 |
| 20959 | { PseudoSF_VC_V_FPR16VV_MF2, SF_VC_V_FVV }, // 254 |
| 20960 | { PseudoSF_VC_V_FPR16VV_MF4, SF_VC_V_FVV }, // 255 |
| 20961 | { PseudoSF_VC_V_FPR16VV_SE_M1, SF_VC_V_FVV }, // 256 |
| 20962 | { PseudoSF_VC_V_FPR16VV_SE_M2, SF_VC_V_FVV }, // 257 |
| 20963 | { PseudoSF_VC_V_FPR16VV_SE_M4, SF_VC_V_FVV }, // 258 |
| 20964 | { PseudoSF_VC_V_FPR16VV_SE_M8, SF_VC_V_FVV }, // 259 |
| 20965 | { PseudoSF_VC_V_FPR16VV_SE_MF2, SF_VC_V_FVV }, // 260 |
| 20966 | { PseudoSF_VC_V_FPR16VV_SE_MF4, SF_VC_V_FVV }, // 261 |
| 20967 | { PseudoSF_VC_V_FPR16VW_M1, SF_VC_V_FVW }, // 262 |
| 20968 | { PseudoSF_VC_V_FPR16VW_M2, SF_VC_V_FVW }, // 263 |
| 20969 | { PseudoSF_VC_V_FPR16VW_M4, SF_VC_V_FVW }, // 264 |
| 20970 | { PseudoSF_VC_V_FPR16VW_M8, SF_VC_V_FVW }, // 265 |
| 20971 | { PseudoSF_VC_V_FPR16VW_MF2, SF_VC_V_FVW }, // 266 |
| 20972 | { PseudoSF_VC_V_FPR16VW_MF4, SF_VC_V_FVW }, // 267 |
| 20973 | { PseudoSF_VC_V_FPR16VW_SE_M1, SF_VC_V_FVW }, // 268 |
| 20974 | { PseudoSF_VC_V_FPR16VW_SE_M2, SF_VC_V_FVW }, // 269 |
| 20975 | { PseudoSF_VC_V_FPR16VW_SE_M4, SF_VC_V_FVW }, // 270 |
| 20976 | { PseudoSF_VC_V_FPR16VW_SE_M8, SF_VC_V_FVW }, // 271 |
| 20977 | { PseudoSF_VC_V_FPR16VW_SE_MF2, SF_VC_V_FVW }, // 272 |
| 20978 | { PseudoSF_VC_V_FPR16VW_SE_MF4, SF_VC_V_FVW }, // 273 |
| 20979 | { PseudoSF_VC_V_FPR16V_M1, SF_VC_V_FV }, // 274 |
| 20980 | { PseudoSF_VC_V_FPR16V_M2, SF_VC_V_FV }, // 275 |
| 20981 | { PseudoSF_VC_V_FPR16V_M4, SF_VC_V_FV }, // 276 |
| 20982 | { PseudoSF_VC_V_FPR16V_M8, SF_VC_V_FV }, // 277 |
| 20983 | { PseudoSF_VC_V_FPR16V_MF2, SF_VC_V_FV }, // 278 |
| 20984 | { PseudoSF_VC_V_FPR16V_MF4, SF_VC_V_FV }, // 279 |
| 20985 | { PseudoSF_VC_V_FPR16V_SE_M1, SF_VC_V_FV }, // 280 |
| 20986 | { PseudoSF_VC_V_FPR16V_SE_M2, SF_VC_V_FV }, // 281 |
| 20987 | { PseudoSF_VC_V_FPR16V_SE_M4, SF_VC_V_FV }, // 282 |
| 20988 | { PseudoSF_VC_V_FPR16V_SE_M8, SF_VC_V_FV }, // 283 |
| 20989 | { PseudoSF_VC_V_FPR16V_SE_MF2, SF_VC_V_FV }, // 284 |
| 20990 | { PseudoSF_VC_V_FPR16V_SE_MF4, SF_VC_V_FV }, // 285 |
| 20991 | { PseudoSF_VC_V_FPR32VV_M1, SF_VC_V_FVV }, // 286 |
| 20992 | { PseudoSF_VC_V_FPR32VV_M2, SF_VC_V_FVV }, // 287 |
| 20993 | { PseudoSF_VC_V_FPR32VV_M4, SF_VC_V_FVV }, // 288 |
| 20994 | { PseudoSF_VC_V_FPR32VV_M8, SF_VC_V_FVV }, // 289 |
| 20995 | { PseudoSF_VC_V_FPR32VV_MF2, SF_VC_V_FVV }, // 290 |
| 20996 | { PseudoSF_VC_V_FPR32VV_SE_M1, SF_VC_V_FVV }, // 291 |
| 20997 | { PseudoSF_VC_V_FPR32VV_SE_M2, SF_VC_V_FVV }, // 292 |
| 20998 | { PseudoSF_VC_V_FPR32VV_SE_M4, SF_VC_V_FVV }, // 293 |
| 20999 | { PseudoSF_VC_V_FPR32VV_SE_M8, SF_VC_V_FVV }, // 294 |
| 21000 | { PseudoSF_VC_V_FPR32VV_SE_MF2, SF_VC_V_FVV }, // 295 |
| 21001 | { PseudoSF_VC_V_FPR32VW_M1, SF_VC_V_FVW }, // 296 |
| 21002 | { PseudoSF_VC_V_FPR32VW_M2, SF_VC_V_FVW }, // 297 |
| 21003 | { PseudoSF_VC_V_FPR32VW_M4, SF_VC_V_FVW }, // 298 |
| 21004 | { PseudoSF_VC_V_FPR32VW_M8, SF_VC_V_FVW }, // 299 |
| 21005 | { PseudoSF_VC_V_FPR32VW_MF2, SF_VC_V_FVW }, // 300 |
| 21006 | { PseudoSF_VC_V_FPR32VW_SE_M1, SF_VC_V_FVW }, // 301 |
| 21007 | { PseudoSF_VC_V_FPR32VW_SE_M2, SF_VC_V_FVW }, // 302 |
| 21008 | { PseudoSF_VC_V_FPR32VW_SE_M4, SF_VC_V_FVW }, // 303 |
| 21009 | { PseudoSF_VC_V_FPR32VW_SE_M8, SF_VC_V_FVW }, // 304 |
| 21010 | { PseudoSF_VC_V_FPR32VW_SE_MF2, SF_VC_V_FVW }, // 305 |
| 21011 | { PseudoSF_VC_V_FPR32V_M1, SF_VC_V_FV }, // 306 |
| 21012 | { PseudoSF_VC_V_FPR32V_M2, SF_VC_V_FV }, // 307 |
| 21013 | { PseudoSF_VC_V_FPR32V_M4, SF_VC_V_FV }, // 308 |
| 21014 | { PseudoSF_VC_V_FPR32V_M8, SF_VC_V_FV }, // 309 |
| 21015 | { PseudoSF_VC_V_FPR32V_MF2, SF_VC_V_FV }, // 310 |
| 21016 | { PseudoSF_VC_V_FPR32V_SE_M1, SF_VC_V_FV }, // 311 |
| 21017 | { PseudoSF_VC_V_FPR32V_SE_M2, SF_VC_V_FV }, // 312 |
| 21018 | { PseudoSF_VC_V_FPR32V_SE_M4, SF_VC_V_FV }, // 313 |
| 21019 | { PseudoSF_VC_V_FPR32V_SE_M8, SF_VC_V_FV }, // 314 |
| 21020 | { PseudoSF_VC_V_FPR32V_SE_MF2, SF_VC_V_FV }, // 315 |
| 21021 | { PseudoSF_VC_V_FPR64VV_M1, SF_VC_V_FVV }, // 316 |
| 21022 | { PseudoSF_VC_V_FPR64VV_M2, SF_VC_V_FVV }, // 317 |
| 21023 | { PseudoSF_VC_V_FPR64VV_M4, SF_VC_V_FVV }, // 318 |
| 21024 | { PseudoSF_VC_V_FPR64VV_M8, SF_VC_V_FVV }, // 319 |
| 21025 | { PseudoSF_VC_V_FPR64VV_SE_M1, SF_VC_V_FVV }, // 320 |
| 21026 | { PseudoSF_VC_V_FPR64VV_SE_M2, SF_VC_V_FVV }, // 321 |
| 21027 | { PseudoSF_VC_V_FPR64VV_SE_M4, SF_VC_V_FVV }, // 322 |
| 21028 | { PseudoSF_VC_V_FPR64VV_SE_M8, SF_VC_V_FVV }, // 323 |
| 21029 | { PseudoSF_VC_V_FPR64V_M1, SF_VC_V_FV }, // 324 |
| 21030 | { PseudoSF_VC_V_FPR64V_M2, SF_VC_V_FV }, // 325 |
| 21031 | { PseudoSF_VC_V_FPR64V_M4, SF_VC_V_FV }, // 326 |
| 21032 | { PseudoSF_VC_V_FPR64V_M8, SF_VC_V_FV }, // 327 |
| 21033 | { PseudoSF_VC_V_FPR64V_SE_M1, SF_VC_V_FV }, // 328 |
| 21034 | { PseudoSF_VC_V_FPR64V_SE_M2, SF_VC_V_FV }, // 329 |
| 21035 | { PseudoSF_VC_V_FPR64V_SE_M4, SF_VC_V_FV }, // 330 |
| 21036 | { PseudoSF_VC_V_FPR64V_SE_M8, SF_VC_V_FV }, // 331 |
| 21037 | { PseudoSF_VC_V_IVV_M1, SF_VC_V_IVV }, // 332 |
| 21038 | { PseudoSF_VC_V_IVV_M2, SF_VC_V_IVV }, // 333 |
| 21039 | { PseudoSF_VC_V_IVV_M4, SF_VC_V_IVV }, // 334 |
| 21040 | { PseudoSF_VC_V_IVV_M8, SF_VC_V_IVV }, // 335 |
| 21041 | { PseudoSF_VC_V_IVV_MF2, SF_VC_V_IVV }, // 336 |
| 21042 | { PseudoSF_VC_V_IVV_MF4, SF_VC_V_IVV }, // 337 |
| 21043 | { PseudoSF_VC_V_IVV_MF8, SF_VC_V_IVV }, // 338 |
| 21044 | { PseudoSF_VC_V_IVV_SE_M1, SF_VC_V_IVV }, // 339 |
| 21045 | { PseudoSF_VC_V_IVV_SE_M2, SF_VC_V_IVV }, // 340 |
| 21046 | { PseudoSF_VC_V_IVV_SE_M4, SF_VC_V_IVV }, // 341 |
| 21047 | { PseudoSF_VC_V_IVV_SE_M8, SF_VC_V_IVV }, // 342 |
| 21048 | { PseudoSF_VC_V_IVV_SE_MF2, SF_VC_V_IVV }, // 343 |
| 21049 | { PseudoSF_VC_V_IVV_SE_MF4, SF_VC_V_IVV }, // 344 |
| 21050 | { PseudoSF_VC_V_IVV_SE_MF8, SF_VC_V_IVV }, // 345 |
| 21051 | { PseudoSF_VC_V_IVW_M1, SF_VC_V_IVW }, // 346 |
| 21052 | { PseudoSF_VC_V_IVW_M2, SF_VC_V_IVW }, // 347 |
| 21053 | { PseudoSF_VC_V_IVW_M4, SF_VC_V_IVW }, // 348 |
| 21054 | { PseudoSF_VC_V_IVW_MF2, SF_VC_V_IVW }, // 349 |
| 21055 | { PseudoSF_VC_V_IVW_MF4, SF_VC_V_IVW }, // 350 |
| 21056 | { PseudoSF_VC_V_IVW_MF8, SF_VC_V_IVW }, // 351 |
| 21057 | { PseudoSF_VC_V_IVW_SE_M1, SF_VC_V_IVW }, // 352 |
| 21058 | { PseudoSF_VC_V_IVW_SE_M2, SF_VC_V_IVW }, // 353 |
| 21059 | { PseudoSF_VC_V_IVW_SE_M4, SF_VC_V_IVW }, // 354 |
| 21060 | { PseudoSF_VC_V_IVW_SE_MF2, SF_VC_V_IVW }, // 355 |
| 21061 | { PseudoSF_VC_V_IVW_SE_MF4, SF_VC_V_IVW }, // 356 |
| 21062 | { PseudoSF_VC_V_IVW_SE_MF8, SF_VC_V_IVW }, // 357 |
| 21063 | { PseudoSF_VC_V_IV_M1, SF_VC_V_IV }, // 358 |
| 21064 | { PseudoSF_VC_V_IV_M2, SF_VC_V_IV }, // 359 |
| 21065 | { PseudoSF_VC_V_IV_M4, SF_VC_V_IV }, // 360 |
| 21066 | { PseudoSF_VC_V_IV_M8, SF_VC_V_IV }, // 361 |
| 21067 | { PseudoSF_VC_V_IV_MF2, SF_VC_V_IV }, // 362 |
| 21068 | { PseudoSF_VC_V_IV_MF4, SF_VC_V_IV }, // 363 |
| 21069 | { PseudoSF_VC_V_IV_MF8, SF_VC_V_IV }, // 364 |
| 21070 | { PseudoSF_VC_V_IV_SE_M1, SF_VC_V_IV }, // 365 |
| 21071 | { PseudoSF_VC_V_IV_SE_M2, SF_VC_V_IV }, // 366 |
| 21072 | { PseudoSF_VC_V_IV_SE_M4, SF_VC_V_IV }, // 367 |
| 21073 | { PseudoSF_VC_V_IV_SE_M8, SF_VC_V_IV }, // 368 |
| 21074 | { PseudoSF_VC_V_IV_SE_MF2, SF_VC_V_IV }, // 369 |
| 21075 | { PseudoSF_VC_V_IV_SE_MF4, SF_VC_V_IV }, // 370 |
| 21076 | { PseudoSF_VC_V_IV_SE_MF8, SF_VC_V_IV }, // 371 |
| 21077 | { PseudoSF_VC_V_I_M1, SF_VC_V_I }, // 372 |
| 21078 | { PseudoSF_VC_V_I_M2, SF_VC_V_I }, // 373 |
| 21079 | { PseudoSF_VC_V_I_M4, SF_VC_V_I }, // 374 |
| 21080 | { PseudoSF_VC_V_I_M8, SF_VC_V_I }, // 375 |
| 21081 | { PseudoSF_VC_V_I_MF2, SF_VC_V_I }, // 376 |
| 21082 | { PseudoSF_VC_V_I_MF4, SF_VC_V_I }, // 377 |
| 21083 | { PseudoSF_VC_V_I_MF8, SF_VC_V_I }, // 378 |
| 21084 | { PseudoSF_VC_V_I_SE_M1, SF_VC_V_I }, // 379 |
| 21085 | { PseudoSF_VC_V_I_SE_M2, SF_VC_V_I }, // 380 |
| 21086 | { PseudoSF_VC_V_I_SE_M4, SF_VC_V_I }, // 381 |
| 21087 | { PseudoSF_VC_V_I_SE_M8, SF_VC_V_I }, // 382 |
| 21088 | { PseudoSF_VC_V_I_SE_MF2, SF_VC_V_I }, // 383 |
| 21089 | { PseudoSF_VC_V_I_SE_MF4, SF_VC_V_I }, // 384 |
| 21090 | { PseudoSF_VC_V_I_SE_MF8, SF_VC_V_I }, // 385 |
| 21091 | { PseudoSF_VC_V_VVV_M1, SF_VC_V_VVV }, // 386 |
| 21092 | { PseudoSF_VC_V_VVV_M2, SF_VC_V_VVV }, // 387 |
| 21093 | { PseudoSF_VC_V_VVV_M4, SF_VC_V_VVV }, // 388 |
| 21094 | { PseudoSF_VC_V_VVV_M8, SF_VC_V_VVV }, // 389 |
| 21095 | { PseudoSF_VC_V_VVV_MF2, SF_VC_V_VVV }, // 390 |
| 21096 | { PseudoSF_VC_V_VVV_MF4, SF_VC_V_VVV }, // 391 |
| 21097 | { PseudoSF_VC_V_VVV_MF8, SF_VC_V_VVV }, // 392 |
| 21098 | { PseudoSF_VC_V_VVV_SE_M1, SF_VC_V_VVV }, // 393 |
| 21099 | { PseudoSF_VC_V_VVV_SE_M2, SF_VC_V_VVV }, // 394 |
| 21100 | { PseudoSF_VC_V_VVV_SE_M4, SF_VC_V_VVV }, // 395 |
| 21101 | { PseudoSF_VC_V_VVV_SE_M8, SF_VC_V_VVV }, // 396 |
| 21102 | { PseudoSF_VC_V_VVV_SE_MF2, SF_VC_V_VVV }, // 397 |
| 21103 | { PseudoSF_VC_V_VVV_SE_MF4, SF_VC_V_VVV }, // 398 |
| 21104 | { PseudoSF_VC_V_VVV_SE_MF8, SF_VC_V_VVV }, // 399 |
| 21105 | { PseudoSF_VC_V_VVW_M1, SF_VC_V_VVW }, // 400 |
| 21106 | { PseudoSF_VC_V_VVW_M2, SF_VC_V_VVW }, // 401 |
| 21107 | { PseudoSF_VC_V_VVW_M4, SF_VC_V_VVW }, // 402 |
| 21108 | { PseudoSF_VC_V_VVW_MF2, SF_VC_V_VVW }, // 403 |
| 21109 | { PseudoSF_VC_V_VVW_MF4, SF_VC_V_VVW }, // 404 |
| 21110 | { PseudoSF_VC_V_VVW_MF8, SF_VC_V_VVW }, // 405 |
| 21111 | { PseudoSF_VC_V_VVW_SE_M1, SF_VC_V_VVW }, // 406 |
| 21112 | { PseudoSF_VC_V_VVW_SE_M2, SF_VC_V_VVW }, // 407 |
| 21113 | { PseudoSF_VC_V_VVW_SE_M4, SF_VC_V_VVW }, // 408 |
| 21114 | { PseudoSF_VC_V_VVW_SE_MF2, SF_VC_V_VVW }, // 409 |
| 21115 | { PseudoSF_VC_V_VVW_SE_MF4, SF_VC_V_VVW }, // 410 |
| 21116 | { PseudoSF_VC_V_VVW_SE_MF8, SF_VC_V_VVW }, // 411 |
| 21117 | { PseudoSF_VC_V_VV_M1, SF_VC_V_VV }, // 412 |
| 21118 | { PseudoSF_VC_V_VV_M2, SF_VC_V_VV }, // 413 |
| 21119 | { PseudoSF_VC_V_VV_M4, SF_VC_V_VV }, // 414 |
| 21120 | { PseudoSF_VC_V_VV_M8, SF_VC_V_VV }, // 415 |
| 21121 | { PseudoSF_VC_V_VV_MF2, SF_VC_V_VV }, // 416 |
| 21122 | { PseudoSF_VC_V_VV_MF4, SF_VC_V_VV }, // 417 |
| 21123 | { PseudoSF_VC_V_VV_MF8, SF_VC_V_VV }, // 418 |
| 21124 | { PseudoSF_VC_V_VV_SE_M1, SF_VC_V_VV }, // 419 |
| 21125 | { PseudoSF_VC_V_VV_SE_M2, SF_VC_V_VV }, // 420 |
| 21126 | { PseudoSF_VC_V_VV_SE_M4, SF_VC_V_VV }, // 421 |
| 21127 | { PseudoSF_VC_V_VV_SE_M8, SF_VC_V_VV }, // 422 |
| 21128 | { PseudoSF_VC_V_VV_SE_MF2, SF_VC_V_VV }, // 423 |
| 21129 | { PseudoSF_VC_V_VV_SE_MF4, SF_VC_V_VV }, // 424 |
| 21130 | { PseudoSF_VC_V_VV_SE_MF8, SF_VC_V_VV }, // 425 |
| 21131 | { PseudoSF_VC_V_XVV_M1, SF_VC_V_XVV }, // 426 |
| 21132 | { PseudoSF_VC_V_XVV_M2, SF_VC_V_XVV }, // 427 |
| 21133 | { PseudoSF_VC_V_XVV_M4, SF_VC_V_XVV }, // 428 |
| 21134 | { PseudoSF_VC_V_XVV_M8, SF_VC_V_XVV }, // 429 |
| 21135 | { PseudoSF_VC_V_XVV_MF2, SF_VC_V_XVV }, // 430 |
| 21136 | { PseudoSF_VC_V_XVV_MF4, SF_VC_V_XVV }, // 431 |
| 21137 | { PseudoSF_VC_V_XVV_MF8, SF_VC_V_XVV }, // 432 |
| 21138 | { PseudoSF_VC_V_XVV_SE_M1, SF_VC_V_XVV }, // 433 |
| 21139 | { PseudoSF_VC_V_XVV_SE_M2, SF_VC_V_XVV }, // 434 |
| 21140 | { PseudoSF_VC_V_XVV_SE_M4, SF_VC_V_XVV }, // 435 |
| 21141 | { PseudoSF_VC_V_XVV_SE_M8, SF_VC_V_XVV }, // 436 |
| 21142 | { PseudoSF_VC_V_XVV_SE_MF2, SF_VC_V_XVV }, // 437 |
| 21143 | { PseudoSF_VC_V_XVV_SE_MF4, SF_VC_V_XVV }, // 438 |
| 21144 | { PseudoSF_VC_V_XVV_SE_MF8, SF_VC_V_XVV }, // 439 |
| 21145 | { PseudoSF_VC_V_XVW_M1, SF_VC_V_XVW }, // 440 |
| 21146 | { PseudoSF_VC_V_XVW_M2, SF_VC_V_XVW }, // 441 |
| 21147 | { PseudoSF_VC_V_XVW_M4, SF_VC_V_XVW }, // 442 |
| 21148 | { PseudoSF_VC_V_XVW_MF2, SF_VC_V_XVW }, // 443 |
| 21149 | { PseudoSF_VC_V_XVW_MF4, SF_VC_V_XVW }, // 444 |
| 21150 | { PseudoSF_VC_V_XVW_MF8, SF_VC_V_XVW }, // 445 |
| 21151 | { PseudoSF_VC_V_XVW_SE_M1, SF_VC_V_XVW }, // 446 |
| 21152 | { PseudoSF_VC_V_XVW_SE_M2, SF_VC_V_XVW }, // 447 |
| 21153 | { PseudoSF_VC_V_XVW_SE_M4, SF_VC_V_XVW }, // 448 |
| 21154 | { PseudoSF_VC_V_XVW_SE_MF2, SF_VC_V_XVW }, // 449 |
| 21155 | { PseudoSF_VC_V_XVW_SE_MF4, SF_VC_V_XVW }, // 450 |
| 21156 | { PseudoSF_VC_V_XVW_SE_MF8, SF_VC_V_XVW }, // 451 |
| 21157 | { PseudoSF_VC_V_XV_M1, SF_VC_V_XV }, // 452 |
| 21158 | { PseudoSF_VC_V_XV_M2, SF_VC_V_XV }, // 453 |
| 21159 | { PseudoSF_VC_V_XV_M4, SF_VC_V_XV }, // 454 |
| 21160 | { PseudoSF_VC_V_XV_M8, SF_VC_V_XV }, // 455 |
| 21161 | { PseudoSF_VC_V_XV_MF2, SF_VC_V_XV }, // 456 |
| 21162 | { PseudoSF_VC_V_XV_MF4, SF_VC_V_XV }, // 457 |
| 21163 | { PseudoSF_VC_V_XV_MF8, SF_VC_V_XV }, // 458 |
| 21164 | { PseudoSF_VC_V_XV_SE_M1, SF_VC_V_XV }, // 459 |
| 21165 | { PseudoSF_VC_V_XV_SE_M2, SF_VC_V_XV }, // 460 |
| 21166 | { PseudoSF_VC_V_XV_SE_M4, SF_VC_V_XV }, // 461 |
| 21167 | { PseudoSF_VC_V_XV_SE_M8, SF_VC_V_XV }, // 462 |
| 21168 | { PseudoSF_VC_V_XV_SE_MF2, SF_VC_V_XV }, // 463 |
| 21169 | { PseudoSF_VC_V_XV_SE_MF4, SF_VC_V_XV }, // 464 |
| 21170 | { PseudoSF_VC_V_XV_SE_MF8, SF_VC_V_XV }, // 465 |
| 21171 | { PseudoSF_VC_V_X_M1, SF_VC_V_X }, // 466 |
| 21172 | { PseudoSF_VC_V_X_M2, SF_VC_V_X }, // 467 |
| 21173 | { PseudoSF_VC_V_X_M4, SF_VC_V_X }, // 468 |
| 21174 | { PseudoSF_VC_V_X_M8, SF_VC_V_X }, // 469 |
| 21175 | { PseudoSF_VC_V_X_MF2, SF_VC_V_X }, // 470 |
| 21176 | { PseudoSF_VC_V_X_MF4, SF_VC_V_X }, // 471 |
| 21177 | { PseudoSF_VC_V_X_MF8, SF_VC_V_X }, // 472 |
| 21178 | { PseudoSF_VC_V_X_SE_M1, SF_VC_V_X }, // 473 |
| 21179 | { PseudoSF_VC_V_X_SE_M2, SF_VC_V_X }, // 474 |
| 21180 | { PseudoSF_VC_V_X_SE_M4, SF_VC_V_X }, // 475 |
| 21181 | { PseudoSF_VC_V_X_SE_M8, SF_VC_V_X }, // 476 |
| 21182 | { PseudoSF_VC_V_X_SE_MF2, SF_VC_V_X }, // 477 |
| 21183 | { PseudoSF_VC_V_X_SE_MF4, SF_VC_V_X }, // 478 |
| 21184 | { PseudoSF_VC_V_X_SE_MF8, SF_VC_V_X }, // 479 |
| 21185 | { PseudoSF_VC_XVV_SE_M1, SF_VC_XVV }, // 480 |
| 21186 | { PseudoSF_VC_XVV_SE_M2, SF_VC_XVV }, // 481 |
| 21187 | { PseudoSF_VC_XVV_SE_M4, SF_VC_XVV }, // 482 |
| 21188 | { PseudoSF_VC_XVV_SE_M8, SF_VC_XVV }, // 483 |
| 21189 | { PseudoSF_VC_XVV_SE_MF2, SF_VC_XVV }, // 484 |
| 21190 | { PseudoSF_VC_XVV_SE_MF4, SF_VC_XVV }, // 485 |
| 21191 | { PseudoSF_VC_XVV_SE_MF8, SF_VC_XVV }, // 486 |
| 21192 | { PseudoSF_VC_XVW_SE_M1, SF_VC_XVW }, // 487 |
| 21193 | { PseudoSF_VC_XVW_SE_M2, SF_VC_XVW }, // 488 |
| 21194 | { PseudoSF_VC_XVW_SE_M4, SF_VC_XVW }, // 489 |
| 21195 | { PseudoSF_VC_XVW_SE_MF2, SF_VC_XVW }, // 490 |
| 21196 | { PseudoSF_VC_XVW_SE_MF4, SF_VC_XVW }, // 491 |
| 21197 | { PseudoSF_VC_XVW_SE_MF8, SF_VC_XVW }, // 492 |
| 21198 | { PseudoSF_VC_XV_SE_M1, SF_VC_XV }, // 493 |
| 21199 | { PseudoSF_VC_XV_SE_M2, SF_VC_XV }, // 494 |
| 21200 | { PseudoSF_VC_XV_SE_M4, SF_VC_XV }, // 495 |
| 21201 | { PseudoSF_VC_XV_SE_M8, SF_VC_XV }, // 496 |
| 21202 | { PseudoSF_VC_XV_SE_MF2, SF_VC_XV }, // 497 |
| 21203 | { PseudoSF_VC_XV_SE_MF4, SF_VC_XV }, // 498 |
| 21204 | { PseudoSF_VC_XV_SE_MF8, SF_VC_XV }, // 499 |
| 21205 | { PseudoSF_VC_X_SE_M1, SF_VC_X }, // 500 |
| 21206 | { PseudoSF_VC_X_SE_M2, SF_VC_X }, // 501 |
| 21207 | { PseudoSF_VC_X_SE_M4, SF_VC_X }, // 502 |
| 21208 | { PseudoSF_VC_X_SE_M8, SF_VC_X }, // 503 |
| 21209 | { PseudoSF_VC_X_SE_MF2, SF_VC_X }, // 504 |
| 21210 | { PseudoSF_VC_X_SE_MF4, SF_VC_X }, // 505 |
| 21211 | { PseudoSF_VC_X_SE_MF8, SF_VC_X }, // 506 |
| 21212 | { PseudoSF_VFNRCLIP_XU_F_QF_M1, SF_VFNRCLIP_XU_F_QF }, // 507 |
| 21213 | { PseudoSF_VFNRCLIP_XU_F_QF_M1_MASK, SF_VFNRCLIP_XU_F_QF }, // 508 |
| 21214 | { PseudoSF_VFNRCLIP_XU_F_QF_M2, SF_VFNRCLIP_XU_F_QF }, // 509 |
| 21215 | { PseudoSF_VFNRCLIP_XU_F_QF_M2_MASK, SF_VFNRCLIP_XU_F_QF }, // 510 |
| 21216 | { PseudoSF_VFNRCLIP_XU_F_QF_MF2, SF_VFNRCLIP_XU_F_QF }, // 511 |
| 21217 | { PseudoSF_VFNRCLIP_XU_F_QF_MF2_MASK, SF_VFNRCLIP_XU_F_QF }, // 512 |
| 21218 | { PseudoSF_VFNRCLIP_XU_F_QF_MF4, SF_VFNRCLIP_XU_F_QF }, // 513 |
| 21219 | { PseudoSF_VFNRCLIP_XU_F_QF_MF4_MASK, SF_VFNRCLIP_XU_F_QF }, // 514 |
| 21220 | { PseudoSF_VFNRCLIP_XU_F_QF_MF8, SF_VFNRCLIP_XU_F_QF }, // 515 |
| 21221 | { PseudoSF_VFNRCLIP_XU_F_QF_MF8_MASK, SF_VFNRCLIP_XU_F_QF }, // 516 |
| 21222 | { PseudoSF_VFNRCLIP_X_F_QF_M1, SF_VFNRCLIP_X_F_QF }, // 517 |
| 21223 | { PseudoSF_VFNRCLIP_X_F_QF_M1_MASK, SF_VFNRCLIP_X_F_QF }, // 518 |
| 21224 | { PseudoSF_VFNRCLIP_X_F_QF_M2, SF_VFNRCLIP_X_F_QF }, // 519 |
| 21225 | { PseudoSF_VFNRCLIP_X_F_QF_M2_MASK, SF_VFNRCLIP_X_F_QF }, // 520 |
| 21226 | { PseudoSF_VFNRCLIP_X_F_QF_MF2, SF_VFNRCLIP_X_F_QF }, // 521 |
| 21227 | { PseudoSF_VFNRCLIP_X_F_QF_MF2_MASK, SF_VFNRCLIP_X_F_QF }, // 522 |
| 21228 | { PseudoSF_VFNRCLIP_X_F_QF_MF4, SF_VFNRCLIP_X_F_QF }, // 523 |
| 21229 | { PseudoSF_VFNRCLIP_X_F_QF_MF4_MASK, SF_VFNRCLIP_X_F_QF }, // 524 |
| 21230 | { PseudoSF_VFNRCLIP_X_F_QF_MF8, SF_VFNRCLIP_X_F_QF }, // 525 |
| 21231 | { PseudoSF_VFNRCLIP_X_F_QF_MF8_MASK, SF_VFNRCLIP_X_F_QF }, // 526 |
| 21232 | { PseudoSF_VFWMACC_4x4x4_M1, SF_VFWMACC_4x4x4 }, // 527 |
| 21233 | { PseudoSF_VFWMACC_4x4x4_M2, SF_VFWMACC_4x4x4 }, // 528 |
| 21234 | { PseudoSF_VFWMACC_4x4x4_M4, SF_VFWMACC_4x4x4 }, // 529 |
| 21235 | { PseudoSF_VFWMACC_4x4x4_MF2, SF_VFWMACC_4x4x4 }, // 530 |
| 21236 | { PseudoSF_VFWMACC_4x4x4_MF4, SF_VFWMACC_4x4x4 }, // 531 |
| 21237 | { PseudoSF_VQMACCSU_2x8x2_M1, SF_VQMACCSU_2x8x2 }, // 532 |
| 21238 | { PseudoSF_VQMACCSU_2x8x2_M2, SF_VQMACCSU_2x8x2 }, // 533 |
| 21239 | { PseudoSF_VQMACCSU_2x8x2_M4, SF_VQMACCSU_2x8x2 }, // 534 |
| 21240 | { PseudoSF_VQMACCSU_2x8x2_M8, SF_VQMACCSU_2x8x2 }, // 535 |
| 21241 | { PseudoSF_VQMACCSU_4x8x4_M1, SF_VQMACCSU_4x8x4 }, // 536 |
| 21242 | { PseudoSF_VQMACCSU_4x8x4_M2, SF_VQMACCSU_4x8x4 }, // 537 |
| 21243 | { PseudoSF_VQMACCSU_4x8x4_M4, SF_VQMACCSU_4x8x4 }, // 538 |
| 21244 | { PseudoSF_VQMACCSU_4x8x4_MF2, SF_VQMACCSU_4x8x4 }, // 539 |
| 21245 | { PseudoSF_VQMACCUS_2x8x2_M1, SF_VQMACCUS_2x8x2 }, // 540 |
| 21246 | { PseudoSF_VQMACCUS_2x8x2_M2, SF_VQMACCUS_2x8x2 }, // 541 |
| 21247 | { PseudoSF_VQMACCUS_2x8x2_M4, SF_VQMACCUS_2x8x2 }, // 542 |
| 21248 | { PseudoSF_VQMACCUS_2x8x2_M8, SF_VQMACCUS_2x8x2 }, // 543 |
| 21249 | { PseudoSF_VQMACCUS_4x8x4_M1, SF_VQMACCUS_4x8x4 }, // 544 |
| 21250 | { PseudoSF_VQMACCUS_4x8x4_M2, SF_VQMACCUS_4x8x4 }, // 545 |
| 21251 | { PseudoSF_VQMACCUS_4x8x4_M4, SF_VQMACCUS_4x8x4 }, // 546 |
| 21252 | { PseudoSF_VQMACCUS_4x8x4_MF2, SF_VQMACCUS_4x8x4 }, // 547 |
| 21253 | { PseudoSF_VQMACCU_2x8x2_M1, SF_VQMACCU_2x8x2 }, // 548 |
| 21254 | { PseudoSF_VQMACCU_2x8x2_M2, SF_VQMACCU_2x8x2 }, // 549 |
| 21255 | { PseudoSF_VQMACCU_2x8x2_M4, SF_VQMACCU_2x8x2 }, // 550 |
| 21256 | { PseudoSF_VQMACCU_2x8x2_M8, SF_VQMACCU_2x8x2 }, // 551 |
| 21257 | { PseudoSF_VQMACCU_4x8x4_M1, SF_VQMACCU_4x8x4 }, // 552 |
| 21258 | { PseudoSF_VQMACCU_4x8x4_M2, SF_VQMACCU_4x8x4 }, // 553 |
| 21259 | { PseudoSF_VQMACCU_4x8x4_M4, SF_VQMACCU_4x8x4 }, // 554 |
| 21260 | { PseudoSF_VQMACCU_4x8x4_MF2, SF_VQMACCU_4x8x4 }, // 555 |
| 21261 | { PseudoSF_VQMACC_2x8x2_M1, SF_VQMACC_2x8x2 }, // 556 |
| 21262 | { PseudoSF_VQMACC_2x8x2_M2, SF_VQMACC_2x8x2 }, // 557 |
| 21263 | { PseudoSF_VQMACC_2x8x2_M4, SF_VQMACC_2x8x2 }, // 558 |
| 21264 | { PseudoSF_VQMACC_2x8x2_M8, SF_VQMACC_2x8x2 }, // 559 |
| 21265 | { PseudoSF_VQMACC_4x8x4_M1, SF_VQMACC_4x8x4 }, // 560 |
| 21266 | { PseudoSF_VQMACC_4x8x4_M2, SF_VQMACC_4x8x4 }, // 561 |
| 21267 | { PseudoSF_VQMACC_4x8x4_M4, SF_VQMACC_4x8x4 }, // 562 |
| 21268 | { PseudoSF_VQMACC_4x8x4_MF2, SF_VQMACC_4x8x4 }, // 563 |
| 21269 | { PseudoTH_VMAQASU_VV_M1, TH_VMAQASU_VV }, // 564 |
| 21270 | { PseudoTH_VMAQASU_VV_M1_MASK, TH_VMAQASU_VV }, // 565 |
| 21271 | { PseudoTH_VMAQASU_VV_M2, TH_VMAQASU_VV }, // 566 |
| 21272 | { PseudoTH_VMAQASU_VV_M2_MASK, TH_VMAQASU_VV }, // 567 |
| 21273 | { PseudoTH_VMAQASU_VV_M4, TH_VMAQASU_VV }, // 568 |
| 21274 | { PseudoTH_VMAQASU_VV_M4_MASK, TH_VMAQASU_VV }, // 569 |
| 21275 | { PseudoTH_VMAQASU_VV_M8, TH_VMAQASU_VV }, // 570 |
| 21276 | { PseudoTH_VMAQASU_VV_M8_MASK, TH_VMAQASU_VV }, // 571 |
| 21277 | { PseudoTH_VMAQASU_VV_MF2, TH_VMAQASU_VV }, // 572 |
| 21278 | { PseudoTH_VMAQASU_VV_MF2_MASK, TH_VMAQASU_VV }, // 573 |
| 21279 | { PseudoTH_VMAQASU_VX_M1, TH_VMAQASU_VX }, // 574 |
| 21280 | { PseudoTH_VMAQASU_VX_M1_MASK, TH_VMAQASU_VX }, // 575 |
| 21281 | { PseudoTH_VMAQASU_VX_M2, TH_VMAQASU_VX }, // 576 |
| 21282 | { PseudoTH_VMAQASU_VX_M2_MASK, TH_VMAQASU_VX }, // 577 |
| 21283 | { PseudoTH_VMAQASU_VX_M4, TH_VMAQASU_VX }, // 578 |
| 21284 | { PseudoTH_VMAQASU_VX_M4_MASK, TH_VMAQASU_VX }, // 579 |
| 21285 | { PseudoTH_VMAQASU_VX_M8, TH_VMAQASU_VX }, // 580 |
| 21286 | { PseudoTH_VMAQASU_VX_M8_MASK, TH_VMAQASU_VX }, // 581 |
| 21287 | { PseudoTH_VMAQASU_VX_MF2, TH_VMAQASU_VX }, // 582 |
| 21288 | { PseudoTH_VMAQASU_VX_MF2_MASK, TH_VMAQASU_VX }, // 583 |
| 21289 | { PseudoTH_VMAQAUS_VX_M1, TH_VMAQAUS_VX }, // 584 |
| 21290 | { PseudoTH_VMAQAUS_VX_M1_MASK, TH_VMAQAUS_VX }, // 585 |
| 21291 | { PseudoTH_VMAQAUS_VX_M2, TH_VMAQAUS_VX }, // 586 |
| 21292 | { PseudoTH_VMAQAUS_VX_M2_MASK, TH_VMAQAUS_VX }, // 587 |
| 21293 | { PseudoTH_VMAQAUS_VX_M4, TH_VMAQAUS_VX }, // 588 |
| 21294 | { PseudoTH_VMAQAUS_VX_M4_MASK, TH_VMAQAUS_VX }, // 589 |
| 21295 | { PseudoTH_VMAQAUS_VX_M8, TH_VMAQAUS_VX }, // 590 |
| 21296 | { PseudoTH_VMAQAUS_VX_M8_MASK, TH_VMAQAUS_VX }, // 591 |
| 21297 | { PseudoTH_VMAQAUS_VX_MF2, TH_VMAQAUS_VX }, // 592 |
| 21298 | { PseudoTH_VMAQAUS_VX_MF2_MASK, TH_VMAQAUS_VX }, // 593 |
| 21299 | { PseudoTH_VMAQAU_VV_M1, TH_VMAQAU_VV }, // 594 |
| 21300 | { PseudoTH_VMAQAU_VV_M1_MASK, TH_VMAQAU_VV }, // 595 |
| 21301 | { PseudoTH_VMAQAU_VV_M2, TH_VMAQAU_VV }, // 596 |
| 21302 | { PseudoTH_VMAQAU_VV_M2_MASK, TH_VMAQAU_VV }, // 597 |
| 21303 | { PseudoTH_VMAQAU_VV_M4, TH_VMAQAU_VV }, // 598 |
| 21304 | { PseudoTH_VMAQAU_VV_M4_MASK, TH_VMAQAU_VV }, // 599 |
| 21305 | { PseudoTH_VMAQAU_VV_M8, TH_VMAQAU_VV }, // 600 |
| 21306 | { PseudoTH_VMAQAU_VV_M8_MASK, TH_VMAQAU_VV }, // 601 |
| 21307 | { PseudoTH_VMAQAU_VV_MF2, TH_VMAQAU_VV }, // 602 |
| 21308 | { PseudoTH_VMAQAU_VV_MF2_MASK, TH_VMAQAU_VV }, // 603 |
| 21309 | { PseudoTH_VMAQAU_VX_M1, TH_VMAQAU_VX }, // 604 |
| 21310 | { PseudoTH_VMAQAU_VX_M1_MASK, TH_VMAQAU_VX }, // 605 |
| 21311 | { PseudoTH_VMAQAU_VX_M2, TH_VMAQAU_VX }, // 606 |
| 21312 | { PseudoTH_VMAQAU_VX_M2_MASK, TH_VMAQAU_VX }, // 607 |
| 21313 | { PseudoTH_VMAQAU_VX_M4, TH_VMAQAU_VX }, // 608 |
| 21314 | { PseudoTH_VMAQAU_VX_M4_MASK, TH_VMAQAU_VX }, // 609 |
| 21315 | { PseudoTH_VMAQAU_VX_M8, TH_VMAQAU_VX }, // 610 |
| 21316 | { PseudoTH_VMAQAU_VX_M8_MASK, TH_VMAQAU_VX }, // 611 |
| 21317 | { PseudoTH_VMAQAU_VX_MF2, TH_VMAQAU_VX }, // 612 |
| 21318 | { PseudoTH_VMAQAU_VX_MF2_MASK, TH_VMAQAU_VX }, // 613 |
| 21319 | { PseudoTH_VMAQA_VV_M1, TH_VMAQA_VV }, // 614 |
| 21320 | { PseudoTH_VMAQA_VV_M1_MASK, TH_VMAQA_VV }, // 615 |
| 21321 | { PseudoTH_VMAQA_VV_M2, TH_VMAQA_VV }, // 616 |
| 21322 | { PseudoTH_VMAQA_VV_M2_MASK, TH_VMAQA_VV }, // 617 |
| 21323 | { PseudoTH_VMAQA_VV_M4, TH_VMAQA_VV }, // 618 |
| 21324 | { PseudoTH_VMAQA_VV_M4_MASK, TH_VMAQA_VV }, // 619 |
| 21325 | { PseudoTH_VMAQA_VV_M8, TH_VMAQA_VV }, // 620 |
| 21326 | { PseudoTH_VMAQA_VV_M8_MASK, TH_VMAQA_VV }, // 621 |
| 21327 | { PseudoTH_VMAQA_VV_MF2, TH_VMAQA_VV }, // 622 |
| 21328 | { PseudoTH_VMAQA_VV_MF2_MASK, TH_VMAQA_VV }, // 623 |
| 21329 | { PseudoTH_VMAQA_VX_M1, TH_VMAQA_VX }, // 624 |
| 21330 | { PseudoTH_VMAQA_VX_M1_MASK, TH_VMAQA_VX }, // 625 |
| 21331 | { PseudoTH_VMAQA_VX_M2, TH_VMAQA_VX }, // 626 |
| 21332 | { PseudoTH_VMAQA_VX_M2_MASK, TH_VMAQA_VX }, // 627 |
| 21333 | { PseudoTH_VMAQA_VX_M4, TH_VMAQA_VX }, // 628 |
| 21334 | { PseudoTH_VMAQA_VX_M4_MASK, TH_VMAQA_VX }, // 629 |
| 21335 | { PseudoTH_VMAQA_VX_M8, TH_VMAQA_VX }, // 630 |
| 21336 | { PseudoTH_VMAQA_VX_M8_MASK, TH_VMAQA_VX }, // 631 |
| 21337 | { PseudoTH_VMAQA_VX_MF2, TH_VMAQA_VX }, // 632 |
| 21338 | { PseudoTH_VMAQA_VX_MF2_MASK, TH_VMAQA_VX }, // 633 |
| 21339 | { PseudoVAADDU_VV_M1, VAADDU_VV }, // 634 |
| 21340 | { PseudoVAADDU_VV_M1_MASK, VAADDU_VV }, // 635 |
| 21341 | { PseudoVAADDU_VV_M2, VAADDU_VV }, // 636 |
| 21342 | { PseudoVAADDU_VV_M2_MASK, VAADDU_VV }, // 637 |
| 21343 | { PseudoVAADDU_VV_M4, VAADDU_VV }, // 638 |
| 21344 | { PseudoVAADDU_VV_M4_MASK, VAADDU_VV }, // 639 |
| 21345 | { PseudoVAADDU_VV_M8, VAADDU_VV }, // 640 |
| 21346 | { PseudoVAADDU_VV_M8_MASK, VAADDU_VV }, // 641 |
| 21347 | { PseudoVAADDU_VV_MF2, VAADDU_VV }, // 642 |
| 21348 | { PseudoVAADDU_VV_MF2_MASK, VAADDU_VV }, // 643 |
| 21349 | { PseudoVAADDU_VV_MF4, VAADDU_VV }, // 644 |
| 21350 | { PseudoVAADDU_VV_MF4_MASK, VAADDU_VV }, // 645 |
| 21351 | { PseudoVAADDU_VV_MF8, VAADDU_VV }, // 646 |
| 21352 | { PseudoVAADDU_VV_MF8_MASK, VAADDU_VV }, // 647 |
| 21353 | { PseudoVAADDU_VX_M1, VAADDU_VX }, // 648 |
| 21354 | { PseudoVAADDU_VX_M1_MASK, VAADDU_VX }, // 649 |
| 21355 | { PseudoVAADDU_VX_M2, VAADDU_VX }, // 650 |
| 21356 | { PseudoVAADDU_VX_M2_MASK, VAADDU_VX }, // 651 |
| 21357 | { PseudoVAADDU_VX_M4, VAADDU_VX }, // 652 |
| 21358 | { PseudoVAADDU_VX_M4_MASK, VAADDU_VX }, // 653 |
| 21359 | { PseudoVAADDU_VX_M8, VAADDU_VX }, // 654 |
| 21360 | { PseudoVAADDU_VX_M8_MASK, VAADDU_VX }, // 655 |
| 21361 | { PseudoVAADDU_VX_MF2, VAADDU_VX }, // 656 |
| 21362 | { PseudoVAADDU_VX_MF2_MASK, VAADDU_VX }, // 657 |
| 21363 | { PseudoVAADDU_VX_MF4, VAADDU_VX }, // 658 |
| 21364 | { PseudoVAADDU_VX_MF4_MASK, VAADDU_VX }, // 659 |
| 21365 | { PseudoVAADDU_VX_MF8, VAADDU_VX }, // 660 |
| 21366 | { PseudoVAADDU_VX_MF8_MASK, VAADDU_VX }, // 661 |
| 21367 | { PseudoVAADD_VV_M1, VAADD_VV }, // 662 |
| 21368 | { PseudoVAADD_VV_M1_MASK, VAADD_VV }, // 663 |
| 21369 | { PseudoVAADD_VV_M2, VAADD_VV }, // 664 |
| 21370 | { PseudoVAADD_VV_M2_MASK, VAADD_VV }, // 665 |
| 21371 | { PseudoVAADD_VV_M4, VAADD_VV }, // 666 |
| 21372 | { PseudoVAADD_VV_M4_MASK, VAADD_VV }, // 667 |
| 21373 | { PseudoVAADD_VV_M8, VAADD_VV }, // 668 |
| 21374 | { PseudoVAADD_VV_M8_MASK, VAADD_VV }, // 669 |
| 21375 | { PseudoVAADD_VV_MF2, VAADD_VV }, // 670 |
| 21376 | { PseudoVAADD_VV_MF2_MASK, VAADD_VV }, // 671 |
| 21377 | { PseudoVAADD_VV_MF4, VAADD_VV }, // 672 |
| 21378 | { PseudoVAADD_VV_MF4_MASK, VAADD_VV }, // 673 |
| 21379 | { PseudoVAADD_VV_MF8, VAADD_VV }, // 674 |
| 21380 | { PseudoVAADD_VV_MF8_MASK, VAADD_VV }, // 675 |
| 21381 | { PseudoVAADD_VX_M1, VAADD_VX }, // 676 |
| 21382 | { PseudoVAADD_VX_M1_MASK, VAADD_VX }, // 677 |
| 21383 | { PseudoVAADD_VX_M2, VAADD_VX }, // 678 |
| 21384 | { PseudoVAADD_VX_M2_MASK, VAADD_VX }, // 679 |
| 21385 | { PseudoVAADD_VX_M4, VAADD_VX }, // 680 |
| 21386 | { PseudoVAADD_VX_M4_MASK, VAADD_VX }, // 681 |
| 21387 | { PseudoVAADD_VX_M8, VAADD_VX }, // 682 |
| 21388 | { PseudoVAADD_VX_M8_MASK, VAADD_VX }, // 683 |
| 21389 | { PseudoVAADD_VX_MF2, VAADD_VX }, // 684 |
| 21390 | { PseudoVAADD_VX_MF2_MASK, VAADD_VX }, // 685 |
| 21391 | { PseudoVAADD_VX_MF4, VAADD_VX }, // 686 |
| 21392 | { PseudoVAADD_VX_MF4_MASK, VAADD_VX }, // 687 |
| 21393 | { PseudoVAADD_VX_MF8, VAADD_VX }, // 688 |
| 21394 | { PseudoVAADD_VX_MF8_MASK, VAADD_VX }, // 689 |
| 21395 | { PseudoVADC_VIM_M1, VADC_VIM }, // 690 |
| 21396 | { PseudoVADC_VIM_M2, VADC_VIM }, // 691 |
| 21397 | { PseudoVADC_VIM_M4, VADC_VIM }, // 692 |
| 21398 | { PseudoVADC_VIM_M8, VADC_VIM }, // 693 |
| 21399 | { PseudoVADC_VIM_MF2, VADC_VIM }, // 694 |
| 21400 | { PseudoVADC_VIM_MF4, VADC_VIM }, // 695 |
| 21401 | { PseudoVADC_VIM_MF8, VADC_VIM }, // 696 |
| 21402 | { PseudoVADC_VVM_M1, VADC_VVM }, // 697 |
| 21403 | { PseudoVADC_VVM_M2, VADC_VVM }, // 698 |
| 21404 | { PseudoVADC_VVM_M4, VADC_VVM }, // 699 |
| 21405 | { PseudoVADC_VVM_M8, VADC_VVM }, // 700 |
| 21406 | { PseudoVADC_VVM_MF2, VADC_VVM }, // 701 |
| 21407 | { PseudoVADC_VVM_MF4, VADC_VVM }, // 702 |
| 21408 | { PseudoVADC_VVM_MF8, VADC_VVM }, // 703 |
| 21409 | { PseudoVADC_VXM_M1, VADC_VXM }, // 704 |
| 21410 | { PseudoVADC_VXM_M2, VADC_VXM }, // 705 |
| 21411 | { PseudoVADC_VXM_M4, VADC_VXM }, // 706 |
| 21412 | { PseudoVADC_VXM_M8, VADC_VXM }, // 707 |
| 21413 | { PseudoVADC_VXM_MF2, VADC_VXM }, // 708 |
| 21414 | { PseudoVADC_VXM_MF4, VADC_VXM }, // 709 |
| 21415 | { PseudoVADC_VXM_MF8, VADC_VXM }, // 710 |
| 21416 | { PseudoVADD_VI_M1, VADD_VI }, // 711 |
| 21417 | { PseudoVADD_VI_M1_MASK, VADD_VI }, // 712 |
| 21418 | { PseudoVADD_VI_M2, VADD_VI }, // 713 |
| 21419 | { PseudoVADD_VI_M2_MASK, VADD_VI }, // 714 |
| 21420 | { PseudoVADD_VI_M4, VADD_VI }, // 715 |
| 21421 | { PseudoVADD_VI_M4_MASK, VADD_VI }, // 716 |
| 21422 | { PseudoVADD_VI_M8, VADD_VI }, // 717 |
| 21423 | { PseudoVADD_VI_M8_MASK, VADD_VI }, // 718 |
| 21424 | { PseudoVADD_VI_MF2, VADD_VI }, // 719 |
| 21425 | { PseudoVADD_VI_MF2_MASK, VADD_VI }, // 720 |
| 21426 | { PseudoVADD_VI_MF4, VADD_VI }, // 721 |
| 21427 | { PseudoVADD_VI_MF4_MASK, VADD_VI }, // 722 |
| 21428 | { PseudoVADD_VI_MF8, VADD_VI }, // 723 |
| 21429 | { PseudoVADD_VI_MF8_MASK, VADD_VI }, // 724 |
| 21430 | { PseudoVADD_VV_M1, VADD_VV }, // 725 |
| 21431 | { PseudoVADD_VV_M1_MASK, VADD_VV }, // 726 |
| 21432 | { PseudoVADD_VV_M2, VADD_VV }, // 727 |
| 21433 | { PseudoVADD_VV_M2_MASK, VADD_VV }, // 728 |
| 21434 | { PseudoVADD_VV_M4, VADD_VV }, // 729 |
| 21435 | { PseudoVADD_VV_M4_MASK, VADD_VV }, // 730 |
| 21436 | { PseudoVADD_VV_M8, VADD_VV }, // 731 |
| 21437 | { PseudoVADD_VV_M8_MASK, VADD_VV }, // 732 |
| 21438 | { PseudoVADD_VV_MF2, VADD_VV }, // 733 |
| 21439 | { PseudoVADD_VV_MF2_MASK, VADD_VV }, // 734 |
| 21440 | { PseudoVADD_VV_MF4, VADD_VV }, // 735 |
| 21441 | { PseudoVADD_VV_MF4_MASK, VADD_VV }, // 736 |
| 21442 | { PseudoVADD_VV_MF8, VADD_VV }, // 737 |
| 21443 | { PseudoVADD_VV_MF8_MASK, VADD_VV }, // 738 |
| 21444 | { PseudoVADD_VX_M1, VADD_VX }, // 739 |
| 21445 | { PseudoVADD_VX_M1_MASK, VADD_VX }, // 740 |
| 21446 | { PseudoVADD_VX_M2, VADD_VX }, // 741 |
| 21447 | { PseudoVADD_VX_M2_MASK, VADD_VX }, // 742 |
| 21448 | { PseudoVADD_VX_M4, VADD_VX }, // 743 |
| 21449 | { PseudoVADD_VX_M4_MASK, VADD_VX }, // 744 |
| 21450 | { PseudoVADD_VX_M8, VADD_VX }, // 745 |
| 21451 | { PseudoVADD_VX_M8_MASK, VADD_VX }, // 746 |
| 21452 | { PseudoVADD_VX_MF2, VADD_VX }, // 747 |
| 21453 | { PseudoVADD_VX_MF2_MASK, VADD_VX }, // 748 |
| 21454 | { PseudoVADD_VX_MF4, VADD_VX }, // 749 |
| 21455 | { PseudoVADD_VX_MF4_MASK, VADD_VX }, // 750 |
| 21456 | { PseudoVADD_VX_MF8, VADD_VX }, // 751 |
| 21457 | { PseudoVADD_VX_MF8_MASK, VADD_VX }, // 752 |
| 21458 | { PseudoVAESDF_VS_M1_M1, VAESDF_VS }, // 753 |
| 21459 | { PseudoVAESDF_VS_M1_MF2, VAESDF_VS }, // 754 |
| 21460 | { PseudoVAESDF_VS_M1_MF4, VAESDF_VS }, // 755 |
| 21461 | { PseudoVAESDF_VS_M1_MF8, VAESDF_VS }, // 756 |
| 21462 | { PseudoVAESDF_VS_M2_M1, VAESDF_VS }, // 757 |
| 21463 | { PseudoVAESDF_VS_M2_M2, VAESDF_VS }, // 758 |
| 21464 | { PseudoVAESDF_VS_M2_MF2, VAESDF_VS }, // 759 |
| 21465 | { PseudoVAESDF_VS_M2_MF4, VAESDF_VS }, // 760 |
| 21466 | { PseudoVAESDF_VS_M2_MF8, VAESDF_VS }, // 761 |
| 21467 | { PseudoVAESDF_VS_M4_M1, VAESDF_VS }, // 762 |
| 21468 | { PseudoVAESDF_VS_M4_M2, VAESDF_VS }, // 763 |
| 21469 | { PseudoVAESDF_VS_M4_M4, VAESDF_VS }, // 764 |
| 21470 | { PseudoVAESDF_VS_M4_MF2, VAESDF_VS }, // 765 |
| 21471 | { PseudoVAESDF_VS_M4_MF4, VAESDF_VS }, // 766 |
| 21472 | { PseudoVAESDF_VS_M4_MF8, VAESDF_VS }, // 767 |
| 21473 | { PseudoVAESDF_VS_M8_M1, VAESDF_VS }, // 768 |
| 21474 | { PseudoVAESDF_VS_M8_M2, VAESDF_VS }, // 769 |
| 21475 | { PseudoVAESDF_VS_M8_M4, VAESDF_VS }, // 770 |
| 21476 | { PseudoVAESDF_VS_M8_MF2, VAESDF_VS }, // 771 |
| 21477 | { PseudoVAESDF_VS_M8_MF4, VAESDF_VS }, // 772 |
| 21478 | { PseudoVAESDF_VS_M8_MF8, VAESDF_VS }, // 773 |
| 21479 | { PseudoVAESDF_VS_MF2_MF2, VAESDF_VS }, // 774 |
| 21480 | { PseudoVAESDF_VS_MF2_MF4, VAESDF_VS }, // 775 |
| 21481 | { PseudoVAESDF_VS_MF2_MF8, VAESDF_VS }, // 776 |
| 21482 | { PseudoVAESDF_VV_M1, VAESDF_VV }, // 777 |
| 21483 | { PseudoVAESDF_VV_M2, VAESDF_VV }, // 778 |
| 21484 | { PseudoVAESDF_VV_M4, VAESDF_VV }, // 779 |
| 21485 | { PseudoVAESDF_VV_M8, VAESDF_VV }, // 780 |
| 21486 | { PseudoVAESDF_VV_MF2, VAESDF_VV }, // 781 |
| 21487 | { PseudoVAESDM_VS_M1_M1, VAESDM_VS }, // 782 |
| 21488 | { PseudoVAESDM_VS_M1_MF2, VAESDM_VS }, // 783 |
| 21489 | { PseudoVAESDM_VS_M1_MF4, VAESDM_VS }, // 784 |
| 21490 | { PseudoVAESDM_VS_M1_MF8, VAESDM_VS }, // 785 |
| 21491 | { PseudoVAESDM_VS_M2_M1, VAESDM_VS }, // 786 |
| 21492 | { PseudoVAESDM_VS_M2_M2, VAESDM_VS }, // 787 |
| 21493 | { PseudoVAESDM_VS_M2_MF2, VAESDM_VS }, // 788 |
| 21494 | { PseudoVAESDM_VS_M2_MF4, VAESDM_VS }, // 789 |
| 21495 | { PseudoVAESDM_VS_M2_MF8, VAESDM_VS }, // 790 |
| 21496 | { PseudoVAESDM_VS_M4_M1, VAESDM_VS }, // 791 |
| 21497 | { PseudoVAESDM_VS_M4_M2, VAESDM_VS }, // 792 |
| 21498 | { PseudoVAESDM_VS_M4_M4, VAESDM_VS }, // 793 |
| 21499 | { PseudoVAESDM_VS_M4_MF2, VAESDM_VS }, // 794 |
| 21500 | { PseudoVAESDM_VS_M4_MF4, VAESDM_VS }, // 795 |
| 21501 | { PseudoVAESDM_VS_M4_MF8, VAESDM_VS }, // 796 |
| 21502 | { PseudoVAESDM_VS_M8_M1, VAESDM_VS }, // 797 |
| 21503 | { PseudoVAESDM_VS_M8_M2, VAESDM_VS }, // 798 |
| 21504 | { PseudoVAESDM_VS_M8_M4, VAESDM_VS }, // 799 |
| 21505 | { PseudoVAESDM_VS_M8_MF2, VAESDM_VS }, // 800 |
| 21506 | { PseudoVAESDM_VS_M8_MF4, VAESDM_VS }, // 801 |
| 21507 | { PseudoVAESDM_VS_M8_MF8, VAESDM_VS }, // 802 |
| 21508 | { PseudoVAESDM_VS_MF2_MF2, VAESDM_VS }, // 803 |
| 21509 | { PseudoVAESDM_VS_MF2_MF4, VAESDM_VS }, // 804 |
| 21510 | { PseudoVAESDM_VS_MF2_MF8, VAESDM_VS }, // 805 |
| 21511 | { PseudoVAESDM_VV_M1, VAESDM_VV }, // 806 |
| 21512 | { PseudoVAESDM_VV_M2, VAESDM_VV }, // 807 |
| 21513 | { PseudoVAESDM_VV_M4, VAESDM_VV }, // 808 |
| 21514 | { PseudoVAESDM_VV_M8, VAESDM_VV }, // 809 |
| 21515 | { PseudoVAESDM_VV_MF2, VAESDM_VV }, // 810 |
| 21516 | { PseudoVAESEF_VS_M1_M1, VAESEF_VS }, // 811 |
| 21517 | { PseudoVAESEF_VS_M1_MF2, VAESEF_VS }, // 812 |
| 21518 | { PseudoVAESEF_VS_M1_MF4, VAESEF_VS }, // 813 |
| 21519 | { PseudoVAESEF_VS_M1_MF8, VAESEF_VS }, // 814 |
| 21520 | { PseudoVAESEF_VS_M2_M1, VAESEF_VS }, // 815 |
| 21521 | { PseudoVAESEF_VS_M2_M2, VAESEF_VS }, // 816 |
| 21522 | { PseudoVAESEF_VS_M2_MF2, VAESEF_VS }, // 817 |
| 21523 | { PseudoVAESEF_VS_M2_MF4, VAESEF_VS }, // 818 |
| 21524 | { PseudoVAESEF_VS_M2_MF8, VAESEF_VS }, // 819 |
| 21525 | { PseudoVAESEF_VS_M4_M1, VAESEF_VS }, // 820 |
| 21526 | { PseudoVAESEF_VS_M4_M2, VAESEF_VS }, // 821 |
| 21527 | { PseudoVAESEF_VS_M4_M4, VAESEF_VS }, // 822 |
| 21528 | { PseudoVAESEF_VS_M4_MF2, VAESEF_VS }, // 823 |
| 21529 | { PseudoVAESEF_VS_M4_MF4, VAESEF_VS }, // 824 |
| 21530 | { PseudoVAESEF_VS_M4_MF8, VAESEF_VS }, // 825 |
| 21531 | { PseudoVAESEF_VS_M8_M1, VAESEF_VS }, // 826 |
| 21532 | { PseudoVAESEF_VS_M8_M2, VAESEF_VS }, // 827 |
| 21533 | { PseudoVAESEF_VS_M8_M4, VAESEF_VS }, // 828 |
| 21534 | { PseudoVAESEF_VS_M8_MF2, VAESEF_VS }, // 829 |
| 21535 | { PseudoVAESEF_VS_M8_MF4, VAESEF_VS }, // 830 |
| 21536 | { PseudoVAESEF_VS_M8_MF8, VAESEF_VS }, // 831 |
| 21537 | { PseudoVAESEF_VS_MF2_MF2, VAESEF_VS }, // 832 |
| 21538 | { PseudoVAESEF_VS_MF2_MF4, VAESEF_VS }, // 833 |
| 21539 | { PseudoVAESEF_VS_MF2_MF8, VAESEF_VS }, // 834 |
| 21540 | { PseudoVAESEF_VV_M1, VAESEF_VV }, // 835 |
| 21541 | { PseudoVAESEF_VV_M2, VAESEF_VV }, // 836 |
| 21542 | { PseudoVAESEF_VV_M4, VAESEF_VV }, // 837 |
| 21543 | { PseudoVAESEF_VV_M8, VAESEF_VV }, // 838 |
| 21544 | { PseudoVAESEF_VV_MF2, VAESEF_VV }, // 839 |
| 21545 | { PseudoVAESEM_VS_M1_M1, VAESEM_VS }, // 840 |
| 21546 | { PseudoVAESEM_VS_M1_MF2, VAESEM_VS }, // 841 |
| 21547 | { PseudoVAESEM_VS_M1_MF4, VAESEM_VS }, // 842 |
| 21548 | { PseudoVAESEM_VS_M1_MF8, VAESEM_VS }, // 843 |
| 21549 | { PseudoVAESEM_VS_M2_M1, VAESEM_VS }, // 844 |
| 21550 | { PseudoVAESEM_VS_M2_M2, VAESEM_VS }, // 845 |
| 21551 | { PseudoVAESEM_VS_M2_MF2, VAESEM_VS }, // 846 |
| 21552 | { PseudoVAESEM_VS_M2_MF4, VAESEM_VS }, // 847 |
| 21553 | { PseudoVAESEM_VS_M2_MF8, VAESEM_VS }, // 848 |
| 21554 | { PseudoVAESEM_VS_M4_M1, VAESEM_VS }, // 849 |
| 21555 | { PseudoVAESEM_VS_M4_M2, VAESEM_VS }, // 850 |
| 21556 | { PseudoVAESEM_VS_M4_M4, VAESEM_VS }, // 851 |
| 21557 | { PseudoVAESEM_VS_M4_MF2, VAESEM_VS }, // 852 |
| 21558 | { PseudoVAESEM_VS_M4_MF4, VAESEM_VS }, // 853 |
| 21559 | { PseudoVAESEM_VS_M4_MF8, VAESEM_VS }, // 854 |
| 21560 | { PseudoVAESEM_VS_M8_M1, VAESEM_VS }, // 855 |
| 21561 | { PseudoVAESEM_VS_M8_M2, VAESEM_VS }, // 856 |
| 21562 | { PseudoVAESEM_VS_M8_M4, VAESEM_VS }, // 857 |
| 21563 | { PseudoVAESEM_VS_M8_MF2, VAESEM_VS }, // 858 |
| 21564 | { PseudoVAESEM_VS_M8_MF4, VAESEM_VS }, // 859 |
| 21565 | { PseudoVAESEM_VS_M8_MF8, VAESEM_VS }, // 860 |
| 21566 | { PseudoVAESEM_VS_MF2_MF2, VAESEM_VS }, // 861 |
| 21567 | { PseudoVAESEM_VS_MF2_MF4, VAESEM_VS }, // 862 |
| 21568 | { PseudoVAESEM_VS_MF2_MF8, VAESEM_VS }, // 863 |
| 21569 | { PseudoVAESEM_VV_M1, VAESEM_VV }, // 864 |
| 21570 | { PseudoVAESEM_VV_M2, VAESEM_VV }, // 865 |
| 21571 | { PseudoVAESEM_VV_M4, VAESEM_VV }, // 866 |
| 21572 | { PseudoVAESEM_VV_M8, VAESEM_VV }, // 867 |
| 21573 | { PseudoVAESEM_VV_MF2, VAESEM_VV }, // 868 |
| 21574 | { PseudoVAESKF1_VI_M1, VAESKF1_VI }, // 869 |
| 21575 | { PseudoVAESKF1_VI_M2, VAESKF1_VI }, // 870 |
| 21576 | { PseudoVAESKF1_VI_M4, VAESKF1_VI }, // 871 |
| 21577 | { PseudoVAESKF1_VI_M8, VAESKF1_VI }, // 872 |
| 21578 | { PseudoVAESKF1_VI_MF2, VAESKF1_VI }, // 873 |
| 21579 | { PseudoVAESKF2_VI_M1, VAESKF2_VI }, // 874 |
| 21580 | { PseudoVAESKF2_VI_M2, VAESKF2_VI }, // 875 |
| 21581 | { PseudoVAESKF2_VI_M4, VAESKF2_VI }, // 876 |
| 21582 | { PseudoVAESKF2_VI_M8, VAESKF2_VI }, // 877 |
| 21583 | { PseudoVAESKF2_VI_MF2, VAESKF2_VI }, // 878 |
| 21584 | { PseudoVAESZ_VS_M1_M1, VAESZ_VS }, // 879 |
| 21585 | { PseudoVAESZ_VS_M1_MF2, VAESZ_VS }, // 880 |
| 21586 | { PseudoVAESZ_VS_M1_MF4, VAESZ_VS }, // 881 |
| 21587 | { PseudoVAESZ_VS_M1_MF8, VAESZ_VS }, // 882 |
| 21588 | { PseudoVAESZ_VS_M2_M1, VAESZ_VS }, // 883 |
| 21589 | { PseudoVAESZ_VS_M2_M2, VAESZ_VS }, // 884 |
| 21590 | { PseudoVAESZ_VS_M2_MF2, VAESZ_VS }, // 885 |
| 21591 | { PseudoVAESZ_VS_M2_MF4, VAESZ_VS }, // 886 |
| 21592 | { PseudoVAESZ_VS_M2_MF8, VAESZ_VS }, // 887 |
| 21593 | { PseudoVAESZ_VS_M4_M1, VAESZ_VS }, // 888 |
| 21594 | { PseudoVAESZ_VS_M4_M2, VAESZ_VS }, // 889 |
| 21595 | { PseudoVAESZ_VS_M4_M4, VAESZ_VS }, // 890 |
| 21596 | { PseudoVAESZ_VS_M4_MF2, VAESZ_VS }, // 891 |
| 21597 | { PseudoVAESZ_VS_M4_MF4, VAESZ_VS }, // 892 |
| 21598 | { PseudoVAESZ_VS_M4_MF8, VAESZ_VS }, // 893 |
| 21599 | { PseudoVAESZ_VS_M8_M1, VAESZ_VS }, // 894 |
| 21600 | { PseudoVAESZ_VS_M8_M2, VAESZ_VS }, // 895 |
| 21601 | { PseudoVAESZ_VS_M8_M4, VAESZ_VS }, // 896 |
| 21602 | { PseudoVAESZ_VS_M8_MF2, VAESZ_VS }, // 897 |
| 21603 | { PseudoVAESZ_VS_M8_MF4, VAESZ_VS }, // 898 |
| 21604 | { PseudoVAESZ_VS_M8_MF8, VAESZ_VS }, // 899 |
| 21605 | { PseudoVAESZ_VS_MF2_MF2, VAESZ_VS }, // 900 |
| 21606 | { PseudoVAESZ_VS_MF2_MF4, VAESZ_VS }, // 901 |
| 21607 | { PseudoVAESZ_VS_MF2_MF8, VAESZ_VS }, // 902 |
| 21608 | { PseudoVANDN_VV_M1, VANDN_VV }, // 903 |
| 21609 | { PseudoVANDN_VV_M1_MASK, VANDN_VV }, // 904 |
| 21610 | { PseudoVANDN_VV_M2, VANDN_VV }, // 905 |
| 21611 | { PseudoVANDN_VV_M2_MASK, VANDN_VV }, // 906 |
| 21612 | { PseudoVANDN_VV_M4, VANDN_VV }, // 907 |
| 21613 | { PseudoVANDN_VV_M4_MASK, VANDN_VV }, // 908 |
| 21614 | { PseudoVANDN_VV_M8, VANDN_VV }, // 909 |
| 21615 | { PseudoVANDN_VV_M8_MASK, VANDN_VV }, // 910 |
| 21616 | { PseudoVANDN_VV_MF2, VANDN_VV }, // 911 |
| 21617 | { PseudoVANDN_VV_MF2_MASK, VANDN_VV }, // 912 |
| 21618 | { PseudoVANDN_VV_MF4, VANDN_VV }, // 913 |
| 21619 | { PseudoVANDN_VV_MF4_MASK, VANDN_VV }, // 914 |
| 21620 | { PseudoVANDN_VV_MF8, VANDN_VV }, // 915 |
| 21621 | { PseudoVANDN_VV_MF8_MASK, VANDN_VV }, // 916 |
| 21622 | { PseudoVANDN_VX_M1, VANDN_VX }, // 917 |
| 21623 | { PseudoVANDN_VX_M1_MASK, VANDN_VX }, // 918 |
| 21624 | { PseudoVANDN_VX_M2, VANDN_VX }, // 919 |
| 21625 | { PseudoVANDN_VX_M2_MASK, VANDN_VX }, // 920 |
| 21626 | { PseudoVANDN_VX_M4, VANDN_VX }, // 921 |
| 21627 | { PseudoVANDN_VX_M4_MASK, VANDN_VX }, // 922 |
| 21628 | { PseudoVANDN_VX_M8, VANDN_VX }, // 923 |
| 21629 | { PseudoVANDN_VX_M8_MASK, VANDN_VX }, // 924 |
| 21630 | { PseudoVANDN_VX_MF2, VANDN_VX }, // 925 |
| 21631 | { PseudoVANDN_VX_MF2_MASK, VANDN_VX }, // 926 |
| 21632 | { PseudoVANDN_VX_MF4, VANDN_VX }, // 927 |
| 21633 | { PseudoVANDN_VX_MF4_MASK, VANDN_VX }, // 928 |
| 21634 | { PseudoVANDN_VX_MF8, VANDN_VX }, // 929 |
| 21635 | { PseudoVANDN_VX_MF8_MASK, VANDN_VX }, // 930 |
| 21636 | { PseudoVAND_VI_M1, VAND_VI }, // 931 |
| 21637 | { PseudoVAND_VI_M1_MASK, VAND_VI }, // 932 |
| 21638 | { PseudoVAND_VI_M2, VAND_VI }, // 933 |
| 21639 | { PseudoVAND_VI_M2_MASK, VAND_VI }, // 934 |
| 21640 | { PseudoVAND_VI_M4, VAND_VI }, // 935 |
| 21641 | { PseudoVAND_VI_M4_MASK, VAND_VI }, // 936 |
| 21642 | { PseudoVAND_VI_M8, VAND_VI }, // 937 |
| 21643 | { PseudoVAND_VI_M8_MASK, VAND_VI }, // 938 |
| 21644 | { PseudoVAND_VI_MF2, VAND_VI }, // 939 |
| 21645 | { PseudoVAND_VI_MF2_MASK, VAND_VI }, // 940 |
| 21646 | { PseudoVAND_VI_MF4, VAND_VI }, // 941 |
| 21647 | { PseudoVAND_VI_MF4_MASK, VAND_VI }, // 942 |
| 21648 | { PseudoVAND_VI_MF8, VAND_VI }, // 943 |
| 21649 | { PseudoVAND_VI_MF8_MASK, VAND_VI }, // 944 |
| 21650 | { PseudoVAND_VV_M1, VAND_VV }, // 945 |
| 21651 | { PseudoVAND_VV_M1_MASK, VAND_VV }, // 946 |
| 21652 | { PseudoVAND_VV_M2, VAND_VV }, // 947 |
| 21653 | { PseudoVAND_VV_M2_MASK, VAND_VV }, // 948 |
| 21654 | { PseudoVAND_VV_M4, VAND_VV }, // 949 |
| 21655 | { PseudoVAND_VV_M4_MASK, VAND_VV }, // 950 |
| 21656 | { PseudoVAND_VV_M8, VAND_VV }, // 951 |
| 21657 | { PseudoVAND_VV_M8_MASK, VAND_VV }, // 952 |
| 21658 | { PseudoVAND_VV_MF2, VAND_VV }, // 953 |
| 21659 | { PseudoVAND_VV_MF2_MASK, VAND_VV }, // 954 |
| 21660 | { PseudoVAND_VV_MF4, VAND_VV }, // 955 |
| 21661 | { PseudoVAND_VV_MF4_MASK, VAND_VV }, // 956 |
| 21662 | { PseudoVAND_VV_MF8, VAND_VV }, // 957 |
| 21663 | { PseudoVAND_VV_MF8_MASK, VAND_VV }, // 958 |
| 21664 | { PseudoVAND_VX_M1, VAND_VX }, // 959 |
| 21665 | { PseudoVAND_VX_M1_MASK, VAND_VX }, // 960 |
| 21666 | { PseudoVAND_VX_M2, VAND_VX }, // 961 |
| 21667 | { PseudoVAND_VX_M2_MASK, VAND_VX }, // 962 |
| 21668 | { PseudoVAND_VX_M4, VAND_VX }, // 963 |
| 21669 | { PseudoVAND_VX_M4_MASK, VAND_VX }, // 964 |
| 21670 | { PseudoVAND_VX_M8, VAND_VX }, // 965 |
| 21671 | { PseudoVAND_VX_M8_MASK, VAND_VX }, // 966 |
| 21672 | { PseudoVAND_VX_MF2, VAND_VX }, // 967 |
| 21673 | { PseudoVAND_VX_MF2_MASK, VAND_VX }, // 968 |
| 21674 | { PseudoVAND_VX_MF4, VAND_VX }, // 969 |
| 21675 | { PseudoVAND_VX_MF4_MASK, VAND_VX }, // 970 |
| 21676 | { PseudoVAND_VX_MF8, VAND_VX }, // 971 |
| 21677 | { PseudoVAND_VX_MF8_MASK, VAND_VX }, // 972 |
| 21678 | { PseudoVASUBU_VV_M1, VASUBU_VV }, // 973 |
| 21679 | { PseudoVASUBU_VV_M1_MASK, VASUBU_VV }, // 974 |
| 21680 | { PseudoVASUBU_VV_M2, VASUBU_VV }, // 975 |
| 21681 | { PseudoVASUBU_VV_M2_MASK, VASUBU_VV }, // 976 |
| 21682 | { PseudoVASUBU_VV_M4, VASUBU_VV }, // 977 |
| 21683 | { PseudoVASUBU_VV_M4_MASK, VASUBU_VV }, // 978 |
| 21684 | { PseudoVASUBU_VV_M8, VASUBU_VV }, // 979 |
| 21685 | { PseudoVASUBU_VV_M8_MASK, VASUBU_VV }, // 980 |
| 21686 | { PseudoVASUBU_VV_MF2, VASUBU_VV }, // 981 |
| 21687 | { PseudoVASUBU_VV_MF2_MASK, VASUBU_VV }, // 982 |
| 21688 | { PseudoVASUBU_VV_MF4, VASUBU_VV }, // 983 |
| 21689 | { PseudoVASUBU_VV_MF4_MASK, VASUBU_VV }, // 984 |
| 21690 | { PseudoVASUBU_VV_MF8, VASUBU_VV }, // 985 |
| 21691 | { PseudoVASUBU_VV_MF8_MASK, VASUBU_VV }, // 986 |
| 21692 | { PseudoVASUBU_VX_M1, VASUBU_VX }, // 987 |
| 21693 | { PseudoVASUBU_VX_M1_MASK, VASUBU_VX }, // 988 |
| 21694 | { PseudoVASUBU_VX_M2, VASUBU_VX }, // 989 |
| 21695 | { PseudoVASUBU_VX_M2_MASK, VASUBU_VX }, // 990 |
| 21696 | { PseudoVASUBU_VX_M4, VASUBU_VX }, // 991 |
| 21697 | { PseudoVASUBU_VX_M4_MASK, VASUBU_VX }, // 992 |
| 21698 | { PseudoVASUBU_VX_M8, VASUBU_VX }, // 993 |
| 21699 | { PseudoVASUBU_VX_M8_MASK, VASUBU_VX }, // 994 |
| 21700 | { PseudoVASUBU_VX_MF2, VASUBU_VX }, // 995 |
| 21701 | { PseudoVASUBU_VX_MF2_MASK, VASUBU_VX }, // 996 |
| 21702 | { PseudoVASUBU_VX_MF4, VASUBU_VX }, // 997 |
| 21703 | { PseudoVASUBU_VX_MF4_MASK, VASUBU_VX }, // 998 |
| 21704 | { PseudoVASUBU_VX_MF8, VASUBU_VX }, // 999 |
| 21705 | { PseudoVASUBU_VX_MF8_MASK, VASUBU_VX }, // 1000 |
| 21706 | { PseudoVASUB_VV_M1, VASUB_VV }, // 1001 |
| 21707 | { PseudoVASUB_VV_M1_MASK, VASUB_VV }, // 1002 |
| 21708 | { PseudoVASUB_VV_M2, VASUB_VV }, // 1003 |
| 21709 | { PseudoVASUB_VV_M2_MASK, VASUB_VV }, // 1004 |
| 21710 | { PseudoVASUB_VV_M4, VASUB_VV }, // 1005 |
| 21711 | { PseudoVASUB_VV_M4_MASK, VASUB_VV }, // 1006 |
| 21712 | { PseudoVASUB_VV_M8, VASUB_VV }, // 1007 |
| 21713 | { PseudoVASUB_VV_M8_MASK, VASUB_VV }, // 1008 |
| 21714 | { PseudoVASUB_VV_MF2, VASUB_VV }, // 1009 |
| 21715 | { PseudoVASUB_VV_MF2_MASK, VASUB_VV }, // 1010 |
| 21716 | { PseudoVASUB_VV_MF4, VASUB_VV }, // 1011 |
| 21717 | { PseudoVASUB_VV_MF4_MASK, VASUB_VV }, // 1012 |
| 21718 | { PseudoVASUB_VV_MF8, VASUB_VV }, // 1013 |
| 21719 | { PseudoVASUB_VV_MF8_MASK, VASUB_VV }, // 1014 |
| 21720 | { PseudoVASUB_VX_M1, VASUB_VX }, // 1015 |
| 21721 | { PseudoVASUB_VX_M1_MASK, VASUB_VX }, // 1016 |
| 21722 | { PseudoVASUB_VX_M2, VASUB_VX }, // 1017 |
| 21723 | { PseudoVASUB_VX_M2_MASK, VASUB_VX }, // 1018 |
| 21724 | { PseudoVASUB_VX_M4, VASUB_VX }, // 1019 |
| 21725 | { PseudoVASUB_VX_M4_MASK, VASUB_VX }, // 1020 |
| 21726 | { PseudoVASUB_VX_M8, VASUB_VX }, // 1021 |
| 21727 | { PseudoVASUB_VX_M8_MASK, VASUB_VX }, // 1022 |
| 21728 | { PseudoVASUB_VX_MF2, VASUB_VX }, // 1023 |
| 21729 | { PseudoVASUB_VX_MF2_MASK, VASUB_VX }, // 1024 |
| 21730 | { PseudoVASUB_VX_MF4, VASUB_VX }, // 1025 |
| 21731 | { PseudoVASUB_VX_MF4_MASK, VASUB_VX }, // 1026 |
| 21732 | { PseudoVASUB_VX_MF8, VASUB_VX }, // 1027 |
| 21733 | { PseudoVASUB_VX_MF8_MASK, VASUB_VX }, // 1028 |
| 21734 | { PseudoVBREV8_V_M1, VBREV8_V }, // 1029 |
| 21735 | { PseudoVBREV8_V_M1_MASK, VBREV8_V }, // 1030 |
| 21736 | { PseudoVBREV8_V_M2, VBREV8_V }, // 1031 |
| 21737 | { PseudoVBREV8_V_M2_MASK, VBREV8_V }, // 1032 |
| 21738 | { PseudoVBREV8_V_M4, VBREV8_V }, // 1033 |
| 21739 | { PseudoVBREV8_V_M4_MASK, VBREV8_V }, // 1034 |
| 21740 | { PseudoVBREV8_V_M8, VBREV8_V }, // 1035 |
| 21741 | { PseudoVBREV8_V_M8_MASK, VBREV8_V }, // 1036 |
| 21742 | { PseudoVBREV8_V_MF2, VBREV8_V }, // 1037 |
| 21743 | { PseudoVBREV8_V_MF2_MASK, VBREV8_V }, // 1038 |
| 21744 | { PseudoVBREV8_V_MF4, VBREV8_V }, // 1039 |
| 21745 | { PseudoVBREV8_V_MF4_MASK, VBREV8_V }, // 1040 |
| 21746 | { PseudoVBREV8_V_MF8, VBREV8_V }, // 1041 |
| 21747 | { PseudoVBREV8_V_MF8_MASK, VBREV8_V }, // 1042 |
| 21748 | { PseudoVBREV_V_M1, VBREV_V }, // 1043 |
| 21749 | { PseudoVBREV_V_M1_MASK, VBREV_V }, // 1044 |
| 21750 | { PseudoVBREV_V_M2, VBREV_V }, // 1045 |
| 21751 | { PseudoVBREV_V_M2_MASK, VBREV_V }, // 1046 |
| 21752 | { PseudoVBREV_V_M4, VBREV_V }, // 1047 |
| 21753 | { PseudoVBREV_V_M4_MASK, VBREV_V }, // 1048 |
| 21754 | { PseudoVBREV_V_M8, VBREV_V }, // 1049 |
| 21755 | { PseudoVBREV_V_M8_MASK, VBREV_V }, // 1050 |
| 21756 | { PseudoVBREV_V_MF2, VBREV_V }, // 1051 |
| 21757 | { PseudoVBREV_V_MF2_MASK, VBREV_V }, // 1052 |
| 21758 | { PseudoVBREV_V_MF4, VBREV_V }, // 1053 |
| 21759 | { PseudoVBREV_V_MF4_MASK, VBREV_V }, // 1054 |
| 21760 | { PseudoVBREV_V_MF8, VBREV_V }, // 1055 |
| 21761 | { PseudoVBREV_V_MF8_MASK, VBREV_V }, // 1056 |
| 21762 | { PseudoVCLMULH_VV_M1, VCLMULH_VV }, // 1057 |
| 21763 | { PseudoVCLMULH_VV_M1_MASK, VCLMULH_VV }, // 1058 |
| 21764 | { PseudoVCLMULH_VV_M2, VCLMULH_VV }, // 1059 |
| 21765 | { PseudoVCLMULH_VV_M2_MASK, VCLMULH_VV }, // 1060 |
| 21766 | { PseudoVCLMULH_VV_M4, VCLMULH_VV }, // 1061 |
| 21767 | { PseudoVCLMULH_VV_M4_MASK, VCLMULH_VV }, // 1062 |
| 21768 | { PseudoVCLMULH_VV_M8, VCLMULH_VV }, // 1063 |
| 21769 | { PseudoVCLMULH_VV_M8_MASK, VCLMULH_VV }, // 1064 |
| 21770 | { PseudoVCLMULH_VV_MF2, VCLMULH_VV }, // 1065 |
| 21771 | { PseudoVCLMULH_VV_MF2_MASK, VCLMULH_VV }, // 1066 |
| 21772 | { PseudoVCLMULH_VV_MF4, VCLMULH_VV }, // 1067 |
| 21773 | { PseudoVCLMULH_VV_MF4_MASK, VCLMULH_VV }, // 1068 |
| 21774 | { PseudoVCLMULH_VV_MF8, VCLMULH_VV }, // 1069 |
| 21775 | { PseudoVCLMULH_VV_MF8_MASK, VCLMULH_VV }, // 1070 |
| 21776 | { PseudoVCLMULH_VX_M1, VCLMULH_VX }, // 1071 |
| 21777 | { PseudoVCLMULH_VX_M1_MASK, VCLMULH_VX }, // 1072 |
| 21778 | { PseudoVCLMULH_VX_M2, VCLMULH_VX }, // 1073 |
| 21779 | { PseudoVCLMULH_VX_M2_MASK, VCLMULH_VX }, // 1074 |
| 21780 | { PseudoVCLMULH_VX_M4, VCLMULH_VX }, // 1075 |
| 21781 | { PseudoVCLMULH_VX_M4_MASK, VCLMULH_VX }, // 1076 |
| 21782 | { PseudoVCLMULH_VX_M8, VCLMULH_VX }, // 1077 |
| 21783 | { PseudoVCLMULH_VX_M8_MASK, VCLMULH_VX }, // 1078 |
| 21784 | { PseudoVCLMULH_VX_MF2, VCLMULH_VX }, // 1079 |
| 21785 | { PseudoVCLMULH_VX_MF2_MASK, VCLMULH_VX }, // 1080 |
| 21786 | { PseudoVCLMULH_VX_MF4, VCLMULH_VX }, // 1081 |
| 21787 | { PseudoVCLMULH_VX_MF4_MASK, VCLMULH_VX }, // 1082 |
| 21788 | { PseudoVCLMULH_VX_MF8, VCLMULH_VX }, // 1083 |
| 21789 | { PseudoVCLMULH_VX_MF8_MASK, VCLMULH_VX }, // 1084 |
| 21790 | { PseudoVCLMUL_VV_M1, VCLMUL_VV }, // 1085 |
| 21791 | { PseudoVCLMUL_VV_M1_MASK, VCLMUL_VV }, // 1086 |
| 21792 | { PseudoVCLMUL_VV_M2, VCLMUL_VV }, // 1087 |
| 21793 | { PseudoVCLMUL_VV_M2_MASK, VCLMUL_VV }, // 1088 |
| 21794 | { PseudoVCLMUL_VV_M4, VCLMUL_VV }, // 1089 |
| 21795 | { PseudoVCLMUL_VV_M4_MASK, VCLMUL_VV }, // 1090 |
| 21796 | { PseudoVCLMUL_VV_M8, VCLMUL_VV }, // 1091 |
| 21797 | { PseudoVCLMUL_VV_M8_MASK, VCLMUL_VV }, // 1092 |
| 21798 | { PseudoVCLMUL_VV_MF2, VCLMUL_VV }, // 1093 |
| 21799 | { PseudoVCLMUL_VV_MF2_MASK, VCLMUL_VV }, // 1094 |
| 21800 | { PseudoVCLMUL_VV_MF4, VCLMUL_VV }, // 1095 |
| 21801 | { PseudoVCLMUL_VV_MF4_MASK, VCLMUL_VV }, // 1096 |
| 21802 | { PseudoVCLMUL_VV_MF8, VCLMUL_VV }, // 1097 |
| 21803 | { PseudoVCLMUL_VV_MF8_MASK, VCLMUL_VV }, // 1098 |
| 21804 | { PseudoVCLMUL_VX_M1, VCLMUL_VX }, // 1099 |
| 21805 | { PseudoVCLMUL_VX_M1_MASK, VCLMUL_VX }, // 1100 |
| 21806 | { PseudoVCLMUL_VX_M2, VCLMUL_VX }, // 1101 |
| 21807 | { PseudoVCLMUL_VX_M2_MASK, VCLMUL_VX }, // 1102 |
| 21808 | { PseudoVCLMUL_VX_M4, VCLMUL_VX }, // 1103 |
| 21809 | { PseudoVCLMUL_VX_M4_MASK, VCLMUL_VX }, // 1104 |
| 21810 | { PseudoVCLMUL_VX_M8, VCLMUL_VX }, // 1105 |
| 21811 | { PseudoVCLMUL_VX_M8_MASK, VCLMUL_VX }, // 1106 |
| 21812 | { PseudoVCLMUL_VX_MF2, VCLMUL_VX }, // 1107 |
| 21813 | { PseudoVCLMUL_VX_MF2_MASK, VCLMUL_VX }, // 1108 |
| 21814 | { PseudoVCLMUL_VX_MF4, VCLMUL_VX }, // 1109 |
| 21815 | { PseudoVCLMUL_VX_MF4_MASK, VCLMUL_VX }, // 1110 |
| 21816 | { PseudoVCLMUL_VX_MF8, VCLMUL_VX }, // 1111 |
| 21817 | { PseudoVCLMUL_VX_MF8_MASK, VCLMUL_VX }, // 1112 |
| 21818 | { PseudoVCLZ_V_M1, VCLZ_V }, // 1113 |
| 21819 | { PseudoVCLZ_V_M1_MASK, VCLZ_V }, // 1114 |
| 21820 | { PseudoVCLZ_V_M2, VCLZ_V }, // 1115 |
| 21821 | { PseudoVCLZ_V_M2_MASK, VCLZ_V }, // 1116 |
| 21822 | { PseudoVCLZ_V_M4, VCLZ_V }, // 1117 |
| 21823 | { PseudoVCLZ_V_M4_MASK, VCLZ_V }, // 1118 |
| 21824 | { PseudoVCLZ_V_M8, VCLZ_V }, // 1119 |
| 21825 | { PseudoVCLZ_V_M8_MASK, VCLZ_V }, // 1120 |
| 21826 | { PseudoVCLZ_V_MF2, VCLZ_V }, // 1121 |
| 21827 | { PseudoVCLZ_V_MF2_MASK, VCLZ_V }, // 1122 |
| 21828 | { PseudoVCLZ_V_MF4, VCLZ_V }, // 1123 |
| 21829 | { PseudoVCLZ_V_MF4_MASK, VCLZ_V }, // 1124 |
| 21830 | { PseudoVCLZ_V_MF8, VCLZ_V }, // 1125 |
| 21831 | { PseudoVCLZ_V_MF8_MASK, VCLZ_V }, // 1126 |
| 21832 | { PseudoVCOMPRESS_VM_M1_E16, VCOMPRESS_VM }, // 1127 |
| 21833 | { PseudoVCOMPRESS_VM_M1_E32, VCOMPRESS_VM }, // 1128 |
| 21834 | { PseudoVCOMPRESS_VM_M1_E64, VCOMPRESS_VM }, // 1129 |
| 21835 | { PseudoVCOMPRESS_VM_M1_E8, VCOMPRESS_VM }, // 1130 |
| 21836 | { PseudoVCOMPRESS_VM_M2_E16, VCOMPRESS_VM }, // 1131 |
| 21837 | { PseudoVCOMPRESS_VM_M2_E32, VCOMPRESS_VM }, // 1132 |
| 21838 | { PseudoVCOMPRESS_VM_M2_E64, VCOMPRESS_VM }, // 1133 |
| 21839 | { PseudoVCOMPRESS_VM_M2_E8, VCOMPRESS_VM }, // 1134 |
| 21840 | { PseudoVCOMPRESS_VM_M4_E16, VCOMPRESS_VM }, // 1135 |
| 21841 | { PseudoVCOMPRESS_VM_M4_E32, VCOMPRESS_VM }, // 1136 |
| 21842 | { PseudoVCOMPRESS_VM_M4_E64, VCOMPRESS_VM }, // 1137 |
| 21843 | { PseudoVCOMPRESS_VM_M4_E8, VCOMPRESS_VM }, // 1138 |
| 21844 | { PseudoVCOMPRESS_VM_M8_E16, VCOMPRESS_VM }, // 1139 |
| 21845 | { PseudoVCOMPRESS_VM_M8_E32, VCOMPRESS_VM }, // 1140 |
| 21846 | { PseudoVCOMPRESS_VM_M8_E64, VCOMPRESS_VM }, // 1141 |
| 21847 | { PseudoVCOMPRESS_VM_M8_E8, VCOMPRESS_VM }, // 1142 |
| 21848 | { PseudoVCOMPRESS_VM_MF2_E16, VCOMPRESS_VM }, // 1143 |
| 21849 | { PseudoVCOMPRESS_VM_MF2_E32, VCOMPRESS_VM }, // 1144 |
| 21850 | { PseudoVCOMPRESS_VM_MF2_E8, VCOMPRESS_VM }, // 1145 |
| 21851 | { PseudoVCOMPRESS_VM_MF4_E16, VCOMPRESS_VM }, // 1146 |
| 21852 | { PseudoVCOMPRESS_VM_MF4_E8, VCOMPRESS_VM }, // 1147 |
| 21853 | { PseudoVCOMPRESS_VM_MF8_E8, VCOMPRESS_VM }, // 1148 |
| 21854 | { PseudoVCPOP_M_B1, VCPOP_M }, // 1149 |
| 21855 | { PseudoVCPOP_M_B16, VCPOP_M }, // 1150 |
| 21856 | { PseudoVCPOP_M_B16_MASK, VCPOP_M }, // 1151 |
| 21857 | { PseudoVCPOP_M_B1_MASK, VCPOP_M }, // 1152 |
| 21858 | { PseudoVCPOP_M_B2, VCPOP_M }, // 1153 |
| 21859 | { PseudoVCPOP_M_B2_MASK, VCPOP_M }, // 1154 |
| 21860 | { PseudoVCPOP_M_B32, VCPOP_M }, // 1155 |
| 21861 | { PseudoVCPOP_M_B32_MASK, VCPOP_M }, // 1156 |
| 21862 | { PseudoVCPOP_M_B4, VCPOP_M }, // 1157 |
| 21863 | { PseudoVCPOP_M_B4_MASK, VCPOP_M }, // 1158 |
| 21864 | { PseudoVCPOP_M_B64, VCPOP_M }, // 1159 |
| 21865 | { PseudoVCPOP_M_B64_MASK, VCPOP_M }, // 1160 |
| 21866 | { PseudoVCPOP_M_B8, VCPOP_M }, // 1161 |
| 21867 | { PseudoVCPOP_M_B8_MASK, VCPOP_M }, // 1162 |
| 21868 | { PseudoVCPOP_V_M1, VCPOP_V }, // 1163 |
| 21869 | { PseudoVCPOP_V_M1_MASK, VCPOP_V }, // 1164 |
| 21870 | { PseudoVCPOP_V_M2, VCPOP_V }, // 1165 |
| 21871 | { PseudoVCPOP_V_M2_MASK, VCPOP_V }, // 1166 |
| 21872 | { PseudoVCPOP_V_M4, VCPOP_V }, // 1167 |
| 21873 | { PseudoVCPOP_V_M4_MASK, VCPOP_V }, // 1168 |
| 21874 | { PseudoVCPOP_V_M8, VCPOP_V }, // 1169 |
| 21875 | { PseudoVCPOP_V_M8_MASK, VCPOP_V }, // 1170 |
| 21876 | { PseudoVCPOP_V_MF2, VCPOP_V }, // 1171 |
| 21877 | { PseudoVCPOP_V_MF2_MASK, VCPOP_V }, // 1172 |
| 21878 | { PseudoVCPOP_V_MF4, VCPOP_V }, // 1173 |
| 21879 | { PseudoVCPOP_V_MF4_MASK, VCPOP_V }, // 1174 |
| 21880 | { PseudoVCPOP_V_MF8, VCPOP_V }, // 1175 |
| 21881 | { PseudoVCPOP_V_MF8_MASK, VCPOP_V }, // 1176 |
| 21882 | { PseudoVCTZ_V_M1, VCTZ_V }, // 1177 |
| 21883 | { PseudoVCTZ_V_M1_MASK, VCTZ_V }, // 1178 |
| 21884 | { PseudoVCTZ_V_M2, VCTZ_V }, // 1179 |
| 21885 | { PseudoVCTZ_V_M2_MASK, VCTZ_V }, // 1180 |
| 21886 | { PseudoVCTZ_V_M4, VCTZ_V }, // 1181 |
| 21887 | { PseudoVCTZ_V_M4_MASK, VCTZ_V }, // 1182 |
| 21888 | { PseudoVCTZ_V_M8, VCTZ_V }, // 1183 |
| 21889 | { PseudoVCTZ_V_M8_MASK, VCTZ_V }, // 1184 |
| 21890 | { PseudoVCTZ_V_MF2, VCTZ_V }, // 1185 |
| 21891 | { PseudoVCTZ_V_MF2_MASK, VCTZ_V }, // 1186 |
| 21892 | { PseudoVCTZ_V_MF4, VCTZ_V }, // 1187 |
| 21893 | { PseudoVCTZ_V_MF4_MASK, VCTZ_V }, // 1188 |
| 21894 | { PseudoVCTZ_V_MF8, VCTZ_V }, // 1189 |
| 21895 | { PseudoVCTZ_V_MF8_MASK, VCTZ_V }, // 1190 |
| 21896 | { PseudoVDIVU_VV_M1_E16, VDIVU_VV }, // 1191 |
| 21897 | { PseudoVDIVU_VV_M1_E16_MASK, VDIVU_VV }, // 1192 |
| 21898 | { PseudoVDIVU_VV_M1_E32, VDIVU_VV }, // 1193 |
| 21899 | { PseudoVDIVU_VV_M1_E32_MASK, VDIVU_VV }, // 1194 |
| 21900 | { PseudoVDIVU_VV_M1_E64, VDIVU_VV }, // 1195 |
| 21901 | { PseudoVDIVU_VV_M1_E64_MASK, VDIVU_VV }, // 1196 |
| 21902 | { PseudoVDIVU_VV_M1_E8, VDIVU_VV }, // 1197 |
| 21903 | { PseudoVDIVU_VV_M1_E8_MASK, VDIVU_VV }, // 1198 |
| 21904 | { PseudoVDIVU_VV_M2_E16, VDIVU_VV }, // 1199 |
| 21905 | { PseudoVDIVU_VV_M2_E16_MASK, VDIVU_VV }, // 1200 |
| 21906 | { PseudoVDIVU_VV_M2_E32, VDIVU_VV }, // 1201 |
| 21907 | { PseudoVDIVU_VV_M2_E32_MASK, VDIVU_VV }, // 1202 |
| 21908 | { PseudoVDIVU_VV_M2_E64, VDIVU_VV }, // 1203 |
| 21909 | { PseudoVDIVU_VV_M2_E64_MASK, VDIVU_VV }, // 1204 |
| 21910 | { PseudoVDIVU_VV_M2_E8, VDIVU_VV }, // 1205 |
| 21911 | { PseudoVDIVU_VV_M2_E8_MASK, VDIVU_VV }, // 1206 |
| 21912 | { PseudoVDIVU_VV_M4_E16, VDIVU_VV }, // 1207 |
| 21913 | { PseudoVDIVU_VV_M4_E16_MASK, VDIVU_VV }, // 1208 |
| 21914 | { PseudoVDIVU_VV_M4_E32, VDIVU_VV }, // 1209 |
| 21915 | { PseudoVDIVU_VV_M4_E32_MASK, VDIVU_VV }, // 1210 |
| 21916 | { PseudoVDIVU_VV_M4_E64, VDIVU_VV }, // 1211 |
| 21917 | { PseudoVDIVU_VV_M4_E64_MASK, VDIVU_VV }, // 1212 |
| 21918 | { PseudoVDIVU_VV_M4_E8, VDIVU_VV }, // 1213 |
| 21919 | { PseudoVDIVU_VV_M4_E8_MASK, VDIVU_VV }, // 1214 |
| 21920 | { PseudoVDIVU_VV_M8_E16, VDIVU_VV }, // 1215 |
| 21921 | { PseudoVDIVU_VV_M8_E16_MASK, VDIVU_VV }, // 1216 |
| 21922 | { PseudoVDIVU_VV_M8_E32, VDIVU_VV }, // 1217 |
| 21923 | { PseudoVDIVU_VV_M8_E32_MASK, VDIVU_VV }, // 1218 |
| 21924 | { PseudoVDIVU_VV_M8_E64, VDIVU_VV }, // 1219 |
| 21925 | { PseudoVDIVU_VV_M8_E64_MASK, VDIVU_VV }, // 1220 |
| 21926 | { PseudoVDIVU_VV_M8_E8, VDIVU_VV }, // 1221 |
| 21927 | { PseudoVDIVU_VV_M8_E8_MASK, VDIVU_VV }, // 1222 |
| 21928 | { PseudoVDIVU_VV_MF2_E16, VDIVU_VV }, // 1223 |
| 21929 | { PseudoVDIVU_VV_MF2_E16_MASK, VDIVU_VV }, // 1224 |
| 21930 | { PseudoVDIVU_VV_MF2_E32, VDIVU_VV }, // 1225 |
| 21931 | { PseudoVDIVU_VV_MF2_E32_MASK, VDIVU_VV }, // 1226 |
| 21932 | { PseudoVDIVU_VV_MF2_E8, VDIVU_VV }, // 1227 |
| 21933 | { PseudoVDIVU_VV_MF2_E8_MASK, VDIVU_VV }, // 1228 |
| 21934 | { PseudoVDIVU_VV_MF4_E16, VDIVU_VV }, // 1229 |
| 21935 | { PseudoVDIVU_VV_MF4_E16_MASK, VDIVU_VV }, // 1230 |
| 21936 | { PseudoVDIVU_VV_MF4_E8, VDIVU_VV }, // 1231 |
| 21937 | { PseudoVDIVU_VV_MF4_E8_MASK, VDIVU_VV }, // 1232 |
| 21938 | { PseudoVDIVU_VV_MF8_E8, VDIVU_VV }, // 1233 |
| 21939 | { PseudoVDIVU_VV_MF8_E8_MASK, VDIVU_VV }, // 1234 |
| 21940 | { PseudoVDIVU_VX_M1_E16, VDIVU_VX }, // 1235 |
| 21941 | { PseudoVDIVU_VX_M1_E16_MASK, VDIVU_VX }, // 1236 |
| 21942 | { PseudoVDIVU_VX_M1_E32, VDIVU_VX }, // 1237 |
| 21943 | { PseudoVDIVU_VX_M1_E32_MASK, VDIVU_VX }, // 1238 |
| 21944 | { PseudoVDIVU_VX_M1_E64, VDIVU_VX }, // 1239 |
| 21945 | { PseudoVDIVU_VX_M1_E64_MASK, VDIVU_VX }, // 1240 |
| 21946 | { PseudoVDIVU_VX_M1_E8, VDIVU_VX }, // 1241 |
| 21947 | { PseudoVDIVU_VX_M1_E8_MASK, VDIVU_VX }, // 1242 |
| 21948 | { PseudoVDIVU_VX_M2_E16, VDIVU_VX }, // 1243 |
| 21949 | { PseudoVDIVU_VX_M2_E16_MASK, VDIVU_VX }, // 1244 |
| 21950 | { PseudoVDIVU_VX_M2_E32, VDIVU_VX }, // 1245 |
| 21951 | { PseudoVDIVU_VX_M2_E32_MASK, VDIVU_VX }, // 1246 |
| 21952 | { PseudoVDIVU_VX_M2_E64, VDIVU_VX }, // 1247 |
| 21953 | { PseudoVDIVU_VX_M2_E64_MASK, VDIVU_VX }, // 1248 |
| 21954 | { PseudoVDIVU_VX_M2_E8, VDIVU_VX }, // 1249 |
| 21955 | { PseudoVDIVU_VX_M2_E8_MASK, VDIVU_VX }, // 1250 |
| 21956 | { PseudoVDIVU_VX_M4_E16, VDIVU_VX }, // 1251 |
| 21957 | { PseudoVDIVU_VX_M4_E16_MASK, VDIVU_VX }, // 1252 |
| 21958 | { PseudoVDIVU_VX_M4_E32, VDIVU_VX }, // 1253 |
| 21959 | { PseudoVDIVU_VX_M4_E32_MASK, VDIVU_VX }, // 1254 |
| 21960 | { PseudoVDIVU_VX_M4_E64, VDIVU_VX }, // 1255 |
| 21961 | { PseudoVDIVU_VX_M4_E64_MASK, VDIVU_VX }, // 1256 |
| 21962 | { PseudoVDIVU_VX_M4_E8, VDIVU_VX }, // 1257 |
| 21963 | { PseudoVDIVU_VX_M4_E8_MASK, VDIVU_VX }, // 1258 |
| 21964 | { PseudoVDIVU_VX_M8_E16, VDIVU_VX }, // 1259 |
| 21965 | { PseudoVDIVU_VX_M8_E16_MASK, VDIVU_VX }, // 1260 |
| 21966 | { PseudoVDIVU_VX_M8_E32, VDIVU_VX }, // 1261 |
| 21967 | { PseudoVDIVU_VX_M8_E32_MASK, VDIVU_VX }, // 1262 |
| 21968 | { PseudoVDIVU_VX_M8_E64, VDIVU_VX }, // 1263 |
| 21969 | { PseudoVDIVU_VX_M8_E64_MASK, VDIVU_VX }, // 1264 |
| 21970 | { PseudoVDIVU_VX_M8_E8, VDIVU_VX }, // 1265 |
| 21971 | { PseudoVDIVU_VX_M8_E8_MASK, VDIVU_VX }, // 1266 |
| 21972 | { PseudoVDIVU_VX_MF2_E16, VDIVU_VX }, // 1267 |
| 21973 | { PseudoVDIVU_VX_MF2_E16_MASK, VDIVU_VX }, // 1268 |
| 21974 | { PseudoVDIVU_VX_MF2_E32, VDIVU_VX }, // 1269 |
| 21975 | { PseudoVDIVU_VX_MF2_E32_MASK, VDIVU_VX }, // 1270 |
| 21976 | { PseudoVDIVU_VX_MF2_E8, VDIVU_VX }, // 1271 |
| 21977 | { PseudoVDIVU_VX_MF2_E8_MASK, VDIVU_VX }, // 1272 |
| 21978 | { PseudoVDIVU_VX_MF4_E16, VDIVU_VX }, // 1273 |
| 21979 | { PseudoVDIVU_VX_MF4_E16_MASK, VDIVU_VX }, // 1274 |
| 21980 | { PseudoVDIVU_VX_MF4_E8, VDIVU_VX }, // 1275 |
| 21981 | { PseudoVDIVU_VX_MF4_E8_MASK, VDIVU_VX }, // 1276 |
| 21982 | { PseudoVDIVU_VX_MF8_E8, VDIVU_VX }, // 1277 |
| 21983 | { PseudoVDIVU_VX_MF8_E8_MASK, VDIVU_VX }, // 1278 |
| 21984 | { PseudoVDIV_VV_M1_E16, VDIV_VV }, // 1279 |
| 21985 | { PseudoVDIV_VV_M1_E16_MASK, VDIV_VV }, // 1280 |
| 21986 | { PseudoVDIV_VV_M1_E32, VDIV_VV }, // 1281 |
| 21987 | { PseudoVDIV_VV_M1_E32_MASK, VDIV_VV }, // 1282 |
| 21988 | { PseudoVDIV_VV_M1_E64, VDIV_VV }, // 1283 |
| 21989 | { PseudoVDIV_VV_M1_E64_MASK, VDIV_VV }, // 1284 |
| 21990 | { PseudoVDIV_VV_M1_E8, VDIV_VV }, // 1285 |
| 21991 | { PseudoVDIV_VV_M1_E8_MASK, VDIV_VV }, // 1286 |
| 21992 | { PseudoVDIV_VV_M2_E16, VDIV_VV }, // 1287 |
| 21993 | { PseudoVDIV_VV_M2_E16_MASK, VDIV_VV }, // 1288 |
| 21994 | { PseudoVDIV_VV_M2_E32, VDIV_VV }, // 1289 |
| 21995 | { PseudoVDIV_VV_M2_E32_MASK, VDIV_VV }, // 1290 |
| 21996 | { PseudoVDIV_VV_M2_E64, VDIV_VV }, // 1291 |
| 21997 | { PseudoVDIV_VV_M2_E64_MASK, VDIV_VV }, // 1292 |
| 21998 | { PseudoVDIV_VV_M2_E8, VDIV_VV }, // 1293 |
| 21999 | { PseudoVDIV_VV_M2_E8_MASK, VDIV_VV }, // 1294 |
| 22000 | { PseudoVDIV_VV_M4_E16, VDIV_VV }, // 1295 |
| 22001 | { PseudoVDIV_VV_M4_E16_MASK, VDIV_VV }, // 1296 |
| 22002 | { PseudoVDIV_VV_M4_E32, VDIV_VV }, // 1297 |
| 22003 | { PseudoVDIV_VV_M4_E32_MASK, VDIV_VV }, // 1298 |
| 22004 | { PseudoVDIV_VV_M4_E64, VDIV_VV }, // 1299 |
| 22005 | { PseudoVDIV_VV_M4_E64_MASK, VDIV_VV }, // 1300 |
| 22006 | { PseudoVDIV_VV_M4_E8, VDIV_VV }, // 1301 |
| 22007 | { PseudoVDIV_VV_M4_E8_MASK, VDIV_VV }, // 1302 |
| 22008 | { PseudoVDIV_VV_M8_E16, VDIV_VV }, // 1303 |
| 22009 | { PseudoVDIV_VV_M8_E16_MASK, VDIV_VV }, // 1304 |
| 22010 | { PseudoVDIV_VV_M8_E32, VDIV_VV }, // 1305 |
| 22011 | { PseudoVDIV_VV_M8_E32_MASK, VDIV_VV }, // 1306 |
| 22012 | { PseudoVDIV_VV_M8_E64, VDIV_VV }, // 1307 |
| 22013 | { PseudoVDIV_VV_M8_E64_MASK, VDIV_VV }, // 1308 |
| 22014 | { PseudoVDIV_VV_M8_E8, VDIV_VV }, // 1309 |
| 22015 | { PseudoVDIV_VV_M8_E8_MASK, VDIV_VV }, // 1310 |
| 22016 | { PseudoVDIV_VV_MF2_E16, VDIV_VV }, // 1311 |
| 22017 | { PseudoVDIV_VV_MF2_E16_MASK, VDIV_VV }, // 1312 |
| 22018 | { PseudoVDIV_VV_MF2_E32, VDIV_VV }, // 1313 |
| 22019 | { PseudoVDIV_VV_MF2_E32_MASK, VDIV_VV }, // 1314 |
| 22020 | { PseudoVDIV_VV_MF2_E8, VDIV_VV }, // 1315 |
| 22021 | { PseudoVDIV_VV_MF2_E8_MASK, VDIV_VV }, // 1316 |
| 22022 | { PseudoVDIV_VV_MF4_E16, VDIV_VV }, // 1317 |
| 22023 | { PseudoVDIV_VV_MF4_E16_MASK, VDIV_VV }, // 1318 |
| 22024 | { PseudoVDIV_VV_MF4_E8, VDIV_VV }, // 1319 |
| 22025 | { PseudoVDIV_VV_MF4_E8_MASK, VDIV_VV }, // 1320 |
| 22026 | { PseudoVDIV_VV_MF8_E8, VDIV_VV }, // 1321 |
| 22027 | { PseudoVDIV_VV_MF8_E8_MASK, VDIV_VV }, // 1322 |
| 22028 | { PseudoVDIV_VX_M1_E16, VDIV_VX }, // 1323 |
| 22029 | { PseudoVDIV_VX_M1_E16_MASK, VDIV_VX }, // 1324 |
| 22030 | { PseudoVDIV_VX_M1_E32, VDIV_VX }, // 1325 |
| 22031 | { PseudoVDIV_VX_M1_E32_MASK, VDIV_VX }, // 1326 |
| 22032 | { PseudoVDIV_VX_M1_E64, VDIV_VX }, // 1327 |
| 22033 | { PseudoVDIV_VX_M1_E64_MASK, VDIV_VX }, // 1328 |
| 22034 | { PseudoVDIV_VX_M1_E8, VDIV_VX }, // 1329 |
| 22035 | { PseudoVDIV_VX_M1_E8_MASK, VDIV_VX }, // 1330 |
| 22036 | { PseudoVDIV_VX_M2_E16, VDIV_VX }, // 1331 |
| 22037 | { PseudoVDIV_VX_M2_E16_MASK, VDIV_VX }, // 1332 |
| 22038 | { PseudoVDIV_VX_M2_E32, VDIV_VX }, // 1333 |
| 22039 | { PseudoVDIV_VX_M2_E32_MASK, VDIV_VX }, // 1334 |
| 22040 | { PseudoVDIV_VX_M2_E64, VDIV_VX }, // 1335 |
| 22041 | { PseudoVDIV_VX_M2_E64_MASK, VDIV_VX }, // 1336 |
| 22042 | { PseudoVDIV_VX_M2_E8, VDIV_VX }, // 1337 |
| 22043 | { PseudoVDIV_VX_M2_E8_MASK, VDIV_VX }, // 1338 |
| 22044 | { PseudoVDIV_VX_M4_E16, VDIV_VX }, // 1339 |
| 22045 | { PseudoVDIV_VX_M4_E16_MASK, VDIV_VX }, // 1340 |
| 22046 | { PseudoVDIV_VX_M4_E32, VDIV_VX }, // 1341 |
| 22047 | { PseudoVDIV_VX_M4_E32_MASK, VDIV_VX }, // 1342 |
| 22048 | { PseudoVDIV_VX_M4_E64, VDIV_VX }, // 1343 |
| 22049 | { PseudoVDIV_VX_M4_E64_MASK, VDIV_VX }, // 1344 |
| 22050 | { PseudoVDIV_VX_M4_E8, VDIV_VX }, // 1345 |
| 22051 | { PseudoVDIV_VX_M4_E8_MASK, VDIV_VX }, // 1346 |
| 22052 | { PseudoVDIV_VX_M8_E16, VDIV_VX }, // 1347 |
| 22053 | { PseudoVDIV_VX_M8_E16_MASK, VDIV_VX }, // 1348 |
| 22054 | { PseudoVDIV_VX_M8_E32, VDIV_VX }, // 1349 |
| 22055 | { PseudoVDIV_VX_M8_E32_MASK, VDIV_VX }, // 1350 |
| 22056 | { PseudoVDIV_VX_M8_E64, VDIV_VX }, // 1351 |
| 22057 | { PseudoVDIV_VX_M8_E64_MASK, VDIV_VX }, // 1352 |
| 22058 | { PseudoVDIV_VX_M8_E8, VDIV_VX }, // 1353 |
| 22059 | { PseudoVDIV_VX_M8_E8_MASK, VDIV_VX }, // 1354 |
| 22060 | { PseudoVDIV_VX_MF2_E16, VDIV_VX }, // 1355 |
| 22061 | { PseudoVDIV_VX_MF2_E16_MASK, VDIV_VX }, // 1356 |
| 22062 | { PseudoVDIV_VX_MF2_E32, VDIV_VX }, // 1357 |
| 22063 | { PseudoVDIV_VX_MF2_E32_MASK, VDIV_VX }, // 1358 |
| 22064 | { PseudoVDIV_VX_MF2_E8, VDIV_VX }, // 1359 |
| 22065 | { PseudoVDIV_VX_MF2_E8_MASK, VDIV_VX }, // 1360 |
| 22066 | { PseudoVDIV_VX_MF4_E16, VDIV_VX }, // 1361 |
| 22067 | { PseudoVDIV_VX_MF4_E16_MASK, VDIV_VX }, // 1362 |
| 22068 | { PseudoVDIV_VX_MF4_E8, VDIV_VX }, // 1363 |
| 22069 | { PseudoVDIV_VX_MF4_E8_MASK, VDIV_VX }, // 1364 |
| 22070 | { PseudoVDIV_VX_MF8_E8, VDIV_VX }, // 1365 |
| 22071 | { PseudoVDIV_VX_MF8_E8_MASK, VDIV_VX }, // 1366 |
| 22072 | { PseudoVFADD_VFPR16_M1_E16, VFADD_VF }, // 1367 |
| 22073 | { PseudoVFADD_VFPR16_M1_E16_MASK, VFADD_VF }, // 1368 |
| 22074 | { PseudoVFADD_VFPR16_M2_E16, VFADD_VF }, // 1369 |
| 22075 | { PseudoVFADD_VFPR16_M2_E16_MASK, VFADD_VF }, // 1370 |
| 22076 | { PseudoVFADD_VFPR16_M4_E16, VFADD_VF }, // 1371 |
| 22077 | { PseudoVFADD_VFPR16_M4_E16_MASK, VFADD_VF }, // 1372 |
| 22078 | { PseudoVFADD_VFPR16_M8_E16, VFADD_VF }, // 1373 |
| 22079 | { PseudoVFADD_VFPR16_M8_E16_MASK, VFADD_VF }, // 1374 |
| 22080 | { PseudoVFADD_VFPR16_MF2_E16, VFADD_VF }, // 1375 |
| 22081 | { PseudoVFADD_VFPR16_MF2_E16_MASK, VFADD_VF }, // 1376 |
| 22082 | { PseudoVFADD_VFPR16_MF4_E16, VFADD_VF }, // 1377 |
| 22083 | { PseudoVFADD_VFPR16_MF4_E16_MASK, VFADD_VF }, // 1378 |
| 22084 | { PseudoVFADD_VFPR32_M1_E32, VFADD_VF }, // 1379 |
| 22085 | { PseudoVFADD_VFPR32_M1_E32_MASK, VFADD_VF }, // 1380 |
| 22086 | { PseudoVFADD_VFPR32_M2_E32, VFADD_VF }, // 1381 |
| 22087 | { PseudoVFADD_VFPR32_M2_E32_MASK, VFADD_VF }, // 1382 |
| 22088 | { PseudoVFADD_VFPR32_M4_E32, VFADD_VF }, // 1383 |
| 22089 | { PseudoVFADD_VFPR32_M4_E32_MASK, VFADD_VF }, // 1384 |
| 22090 | { PseudoVFADD_VFPR32_M8_E32, VFADD_VF }, // 1385 |
| 22091 | { PseudoVFADD_VFPR32_M8_E32_MASK, VFADD_VF }, // 1386 |
| 22092 | { PseudoVFADD_VFPR32_MF2_E32, VFADD_VF }, // 1387 |
| 22093 | { PseudoVFADD_VFPR32_MF2_E32_MASK, VFADD_VF }, // 1388 |
| 22094 | { PseudoVFADD_VFPR64_M1_E64, VFADD_VF }, // 1389 |
| 22095 | { PseudoVFADD_VFPR64_M1_E64_MASK, VFADD_VF }, // 1390 |
| 22096 | { PseudoVFADD_VFPR64_M2_E64, VFADD_VF }, // 1391 |
| 22097 | { PseudoVFADD_VFPR64_M2_E64_MASK, VFADD_VF }, // 1392 |
| 22098 | { PseudoVFADD_VFPR64_M4_E64, VFADD_VF }, // 1393 |
| 22099 | { PseudoVFADD_VFPR64_M4_E64_MASK, VFADD_VF }, // 1394 |
| 22100 | { PseudoVFADD_VFPR64_M8_E64, VFADD_VF }, // 1395 |
| 22101 | { PseudoVFADD_VFPR64_M8_E64_MASK, VFADD_VF }, // 1396 |
| 22102 | { PseudoVFADD_VV_M1_E16, VFADD_VV }, // 1397 |
| 22103 | { PseudoVFADD_VV_M1_E16_MASK, VFADD_VV }, // 1398 |
| 22104 | { PseudoVFADD_VV_M1_E32, VFADD_VV }, // 1399 |
| 22105 | { PseudoVFADD_VV_M1_E32_MASK, VFADD_VV }, // 1400 |
| 22106 | { PseudoVFADD_VV_M1_E64, VFADD_VV }, // 1401 |
| 22107 | { PseudoVFADD_VV_M1_E64_MASK, VFADD_VV }, // 1402 |
| 22108 | { PseudoVFADD_VV_M2_E16, VFADD_VV }, // 1403 |
| 22109 | { PseudoVFADD_VV_M2_E16_MASK, VFADD_VV }, // 1404 |
| 22110 | { PseudoVFADD_VV_M2_E32, VFADD_VV }, // 1405 |
| 22111 | { PseudoVFADD_VV_M2_E32_MASK, VFADD_VV }, // 1406 |
| 22112 | { PseudoVFADD_VV_M2_E64, VFADD_VV }, // 1407 |
| 22113 | { PseudoVFADD_VV_M2_E64_MASK, VFADD_VV }, // 1408 |
| 22114 | { PseudoVFADD_VV_M4_E16, VFADD_VV }, // 1409 |
| 22115 | { PseudoVFADD_VV_M4_E16_MASK, VFADD_VV }, // 1410 |
| 22116 | { PseudoVFADD_VV_M4_E32, VFADD_VV }, // 1411 |
| 22117 | { PseudoVFADD_VV_M4_E32_MASK, VFADD_VV }, // 1412 |
| 22118 | { PseudoVFADD_VV_M4_E64, VFADD_VV }, // 1413 |
| 22119 | { PseudoVFADD_VV_M4_E64_MASK, VFADD_VV }, // 1414 |
| 22120 | { PseudoVFADD_VV_M8_E16, VFADD_VV }, // 1415 |
| 22121 | { PseudoVFADD_VV_M8_E16_MASK, VFADD_VV }, // 1416 |
| 22122 | { PseudoVFADD_VV_M8_E32, VFADD_VV }, // 1417 |
| 22123 | { PseudoVFADD_VV_M8_E32_MASK, VFADD_VV }, // 1418 |
| 22124 | { PseudoVFADD_VV_M8_E64, VFADD_VV }, // 1419 |
| 22125 | { PseudoVFADD_VV_M8_E64_MASK, VFADD_VV }, // 1420 |
| 22126 | { PseudoVFADD_VV_MF2_E16, VFADD_VV }, // 1421 |
| 22127 | { PseudoVFADD_VV_MF2_E16_MASK, VFADD_VV }, // 1422 |
| 22128 | { PseudoVFADD_VV_MF2_E32, VFADD_VV }, // 1423 |
| 22129 | { PseudoVFADD_VV_MF2_E32_MASK, VFADD_VV }, // 1424 |
| 22130 | { PseudoVFADD_VV_MF4_E16, VFADD_VV }, // 1425 |
| 22131 | { PseudoVFADD_VV_MF4_E16_MASK, VFADD_VV }, // 1426 |
| 22132 | { PseudoVFCLASS_V_M1, VFCLASS_V }, // 1427 |
| 22133 | { PseudoVFCLASS_V_M1_MASK, VFCLASS_V }, // 1428 |
| 22134 | { PseudoVFCLASS_V_M2, VFCLASS_V }, // 1429 |
| 22135 | { PseudoVFCLASS_V_M2_MASK, VFCLASS_V }, // 1430 |
| 22136 | { PseudoVFCLASS_V_M4, VFCLASS_V }, // 1431 |
| 22137 | { PseudoVFCLASS_V_M4_MASK, VFCLASS_V }, // 1432 |
| 22138 | { PseudoVFCLASS_V_M8, VFCLASS_V }, // 1433 |
| 22139 | { PseudoVFCLASS_V_M8_MASK, VFCLASS_V }, // 1434 |
| 22140 | { PseudoVFCLASS_V_MF2, VFCLASS_V }, // 1435 |
| 22141 | { PseudoVFCLASS_V_MF2_MASK, VFCLASS_V }, // 1436 |
| 22142 | { PseudoVFCLASS_V_MF4, VFCLASS_V }, // 1437 |
| 22143 | { PseudoVFCLASS_V_MF4_MASK, VFCLASS_V }, // 1438 |
| 22144 | { PseudoVFCVT_F_XU_V_M1_E16, VFCVT_F_XU_V }, // 1439 |
| 22145 | { PseudoVFCVT_F_XU_V_M1_E16_MASK, VFCVT_F_XU_V }, // 1440 |
| 22146 | { PseudoVFCVT_F_XU_V_M1_E32, VFCVT_F_XU_V }, // 1441 |
| 22147 | { PseudoVFCVT_F_XU_V_M1_E32_MASK, VFCVT_F_XU_V }, // 1442 |
| 22148 | { PseudoVFCVT_F_XU_V_M1_E64, VFCVT_F_XU_V }, // 1443 |
| 22149 | { PseudoVFCVT_F_XU_V_M1_E64_MASK, VFCVT_F_XU_V }, // 1444 |
| 22150 | { PseudoVFCVT_F_XU_V_M2_E16, VFCVT_F_XU_V }, // 1445 |
| 22151 | { PseudoVFCVT_F_XU_V_M2_E16_MASK, VFCVT_F_XU_V }, // 1446 |
| 22152 | { PseudoVFCVT_F_XU_V_M2_E32, VFCVT_F_XU_V }, // 1447 |
| 22153 | { PseudoVFCVT_F_XU_V_M2_E32_MASK, VFCVT_F_XU_V }, // 1448 |
| 22154 | { PseudoVFCVT_F_XU_V_M2_E64, VFCVT_F_XU_V }, // 1449 |
| 22155 | { PseudoVFCVT_F_XU_V_M2_E64_MASK, VFCVT_F_XU_V }, // 1450 |
| 22156 | { PseudoVFCVT_F_XU_V_M4_E16, VFCVT_F_XU_V }, // 1451 |
| 22157 | { PseudoVFCVT_F_XU_V_M4_E16_MASK, VFCVT_F_XU_V }, // 1452 |
| 22158 | { PseudoVFCVT_F_XU_V_M4_E32, VFCVT_F_XU_V }, // 1453 |
| 22159 | { PseudoVFCVT_F_XU_V_M4_E32_MASK, VFCVT_F_XU_V }, // 1454 |
| 22160 | { PseudoVFCVT_F_XU_V_M4_E64, VFCVT_F_XU_V }, // 1455 |
| 22161 | { PseudoVFCVT_F_XU_V_M4_E64_MASK, VFCVT_F_XU_V }, // 1456 |
| 22162 | { PseudoVFCVT_F_XU_V_M8_E16, VFCVT_F_XU_V }, // 1457 |
| 22163 | { PseudoVFCVT_F_XU_V_M8_E16_MASK, VFCVT_F_XU_V }, // 1458 |
| 22164 | { PseudoVFCVT_F_XU_V_M8_E32, VFCVT_F_XU_V }, // 1459 |
| 22165 | { PseudoVFCVT_F_XU_V_M8_E32_MASK, VFCVT_F_XU_V }, // 1460 |
| 22166 | { PseudoVFCVT_F_XU_V_M8_E64, VFCVT_F_XU_V }, // 1461 |
| 22167 | { PseudoVFCVT_F_XU_V_M8_E64_MASK, VFCVT_F_XU_V }, // 1462 |
| 22168 | { PseudoVFCVT_F_XU_V_MF2_E16, VFCVT_F_XU_V }, // 1463 |
| 22169 | { PseudoVFCVT_F_XU_V_MF2_E16_MASK, VFCVT_F_XU_V }, // 1464 |
| 22170 | { PseudoVFCVT_F_XU_V_MF2_E32, VFCVT_F_XU_V }, // 1465 |
| 22171 | { PseudoVFCVT_F_XU_V_MF2_E32_MASK, VFCVT_F_XU_V }, // 1466 |
| 22172 | { PseudoVFCVT_F_XU_V_MF4_E16, VFCVT_F_XU_V }, // 1467 |
| 22173 | { PseudoVFCVT_F_XU_V_MF4_E16_MASK, VFCVT_F_XU_V }, // 1468 |
| 22174 | { PseudoVFCVT_F_X_V_M1_E16, VFCVT_F_X_V }, // 1469 |
| 22175 | { PseudoVFCVT_F_X_V_M1_E16_MASK, VFCVT_F_X_V }, // 1470 |
| 22176 | { PseudoVFCVT_F_X_V_M1_E32, VFCVT_F_X_V }, // 1471 |
| 22177 | { PseudoVFCVT_F_X_V_M1_E32_MASK, VFCVT_F_X_V }, // 1472 |
| 22178 | { PseudoVFCVT_F_X_V_M1_E64, VFCVT_F_X_V }, // 1473 |
| 22179 | { PseudoVFCVT_F_X_V_M1_E64_MASK, VFCVT_F_X_V }, // 1474 |
| 22180 | { PseudoVFCVT_F_X_V_M2_E16, VFCVT_F_X_V }, // 1475 |
| 22181 | { PseudoVFCVT_F_X_V_M2_E16_MASK, VFCVT_F_X_V }, // 1476 |
| 22182 | { PseudoVFCVT_F_X_V_M2_E32, VFCVT_F_X_V }, // 1477 |
| 22183 | { PseudoVFCVT_F_X_V_M2_E32_MASK, VFCVT_F_X_V }, // 1478 |
| 22184 | { PseudoVFCVT_F_X_V_M2_E64, VFCVT_F_X_V }, // 1479 |
| 22185 | { PseudoVFCVT_F_X_V_M2_E64_MASK, VFCVT_F_X_V }, // 1480 |
| 22186 | { PseudoVFCVT_F_X_V_M4_E16, VFCVT_F_X_V }, // 1481 |
| 22187 | { PseudoVFCVT_F_X_V_M4_E16_MASK, VFCVT_F_X_V }, // 1482 |
| 22188 | { PseudoVFCVT_F_X_V_M4_E32, VFCVT_F_X_V }, // 1483 |
| 22189 | { PseudoVFCVT_F_X_V_M4_E32_MASK, VFCVT_F_X_V }, // 1484 |
| 22190 | { PseudoVFCVT_F_X_V_M4_E64, VFCVT_F_X_V }, // 1485 |
| 22191 | { PseudoVFCVT_F_X_V_M4_E64_MASK, VFCVT_F_X_V }, // 1486 |
| 22192 | { PseudoVFCVT_F_X_V_M8_E16, VFCVT_F_X_V }, // 1487 |
| 22193 | { PseudoVFCVT_F_X_V_M8_E16_MASK, VFCVT_F_X_V }, // 1488 |
| 22194 | { PseudoVFCVT_F_X_V_M8_E32, VFCVT_F_X_V }, // 1489 |
| 22195 | { PseudoVFCVT_F_X_V_M8_E32_MASK, VFCVT_F_X_V }, // 1490 |
| 22196 | { PseudoVFCVT_F_X_V_M8_E64, VFCVT_F_X_V }, // 1491 |
| 22197 | { PseudoVFCVT_F_X_V_M8_E64_MASK, VFCVT_F_X_V }, // 1492 |
| 22198 | { PseudoVFCVT_F_X_V_MF2_E16, VFCVT_F_X_V }, // 1493 |
| 22199 | { PseudoVFCVT_F_X_V_MF2_E16_MASK, VFCVT_F_X_V }, // 1494 |
| 22200 | { PseudoVFCVT_F_X_V_MF2_E32, VFCVT_F_X_V }, // 1495 |
| 22201 | { PseudoVFCVT_F_X_V_MF2_E32_MASK, VFCVT_F_X_V }, // 1496 |
| 22202 | { PseudoVFCVT_F_X_V_MF4_E16, VFCVT_F_X_V }, // 1497 |
| 22203 | { PseudoVFCVT_F_X_V_MF4_E16_MASK, VFCVT_F_X_V }, // 1498 |
| 22204 | { PseudoVFCVT_RTZ_XU_F_V_M1, VFCVT_RTZ_XU_F_V }, // 1499 |
| 22205 | { PseudoVFCVT_RTZ_XU_F_V_M1_MASK, VFCVT_RTZ_XU_F_V }, // 1500 |
| 22206 | { PseudoVFCVT_RTZ_XU_F_V_M2, VFCVT_RTZ_XU_F_V }, // 1501 |
| 22207 | { PseudoVFCVT_RTZ_XU_F_V_M2_MASK, VFCVT_RTZ_XU_F_V }, // 1502 |
| 22208 | { PseudoVFCVT_RTZ_XU_F_V_M4, VFCVT_RTZ_XU_F_V }, // 1503 |
| 22209 | { PseudoVFCVT_RTZ_XU_F_V_M4_MASK, VFCVT_RTZ_XU_F_V }, // 1504 |
| 22210 | { PseudoVFCVT_RTZ_XU_F_V_M8, VFCVT_RTZ_XU_F_V }, // 1505 |
| 22211 | { PseudoVFCVT_RTZ_XU_F_V_M8_MASK, VFCVT_RTZ_XU_F_V }, // 1506 |
| 22212 | { PseudoVFCVT_RTZ_XU_F_V_MF2, VFCVT_RTZ_XU_F_V }, // 1507 |
| 22213 | { PseudoVFCVT_RTZ_XU_F_V_MF2_MASK, VFCVT_RTZ_XU_F_V }, // 1508 |
| 22214 | { PseudoVFCVT_RTZ_XU_F_V_MF4, VFCVT_RTZ_XU_F_V }, // 1509 |
| 22215 | { PseudoVFCVT_RTZ_XU_F_V_MF4_MASK, VFCVT_RTZ_XU_F_V }, // 1510 |
| 22216 | { PseudoVFCVT_RTZ_X_F_V_M1, VFCVT_RTZ_X_F_V }, // 1511 |
| 22217 | { PseudoVFCVT_RTZ_X_F_V_M1_MASK, VFCVT_RTZ_X_F_V }, // 1512 |
| 22218 | { PseudoVFCVT_RTZ_X_F_V_M2, VFCVT_RTZ_X_F_V }, // 1513 |
| 22219 | { PseudoVFCVT_RTZ_X_F_V_M2_MASK, VFCVT_RTZ_X_F_V }, // 1514 |
| 22220 | { PseudoVFCVT_RTZ_X_F_V_M4, VFCVT_RTZ_X_F_V }, // 1515 |
| 22221 | { PseudoVFCVT_RTZ_X_F_V_M4_MASK, VFCVT_RTZ_X_F_V }, // 1516 |
| 22222 | { PseudoVFCVT_RTZ_X_F_V_M8, VFCVT_RTZ_X_F_V }, // 1517 |
| 22223 | { PseudoVFCVT_RTZ_X_F_V_M8_MASK, VFCVT_RTZ_X_F_V }, // 1518 |
| 22224 | { PseudoVFCVT_RTZ_X_F_V_MF2, VFCVT_RTZ_X_F_V }, // 1519 |
| 22225 | { PseudoVFCVT_RTZ_X_F_V_MF2_MASK, VFCVT_RTZ_X_F_V }, // 1520 |
| 22226 | { PseudoVFCVT_RTZ_X_F_V_MF4, VFCVT_RTZ_X_F_V }, // 1521 |
| 22227 | { PseudoVFCVT_RTZ_X_F_V_MF4_MASK, VFCVT_RTZ_X_F_V }, // 1522 |
| 22228 | { PseudoVFCVT_XU_F_V_M1, VFCVT_XU_F_V }, // 1523 |
| 22229 | { PseudoVFCVT_XU_F_V_M1_MASK, VFCVT_XU_F_V }, // 1524 |
| 22230 | { PseudoVFCVT_XU_F_V_M2, VFCVT_XU_F_V }, // 1525 |
| 22231 | { PseudoVFCVT_XU_F_V_M2_MASK, VFCVT_XU_F_V }, // 1526 |
| 22232 | { PseudoVFCVT_XU_F_V_M4, VFCVT_XU_F_V }, // 1527 |
| 22233 | { PseudoVFCVT_XU_F_V_M4_MASK, VFCVT_XU_F_V }, // 1528 |
| 22234 | { PseudoVFCVT_XU_F_V_M8, VFCVT_XU_F_V }, // 1529 |
| 22235 | { PseudoVFCVT_XU_F_V_M8_MASK, VFCVT_XU_F_V }, // 1530 |
| 22236 | { PseudoVFCVT_XU_F_V_MF2, VFCVT_XU_F_V }, // 1531 |
| 22237 | { PseudoVFCVT_XU_F_V_MF2_MASK, VFCVT_XU_F_V }, // 1532 |
| 22238 | { PseudoVFCVT_XU_F_V_MF4, VFCVT_XU_F_V }, // 1533 |
| 22239 | { PseudoVFCVT_XU_F_V_MF4_MASK, VFCVT_XU_F_V }, // 1534 |
| 22240 | { PseudoVFCVT_X_F_V_M1, VFCVT_X_F_V }, // 1535 |
| 22241 | { PseudoVFCVT_X_F_V_M1_MASK, VFCVT_X_F_V }, // 1536 |
| 22242 | { PseudoVFCVT_X_F_V_M2, VFCVT_X_F_V }, // 1537 |
| 22243 | { PseudoVFCVT_X_F_V_M2_MASK, VFCVT_X_F_V }, // 1538 |
| 22244 | { PseudoVFCVT_X_F_V_M4, VFCVT_X_F_V }, // 1539 |
| 22245 | { PseudoVFCVT_X_F_V_M4_MASK, VFCVT_X_F_V }, // 1540 |
| 22246 | { PseudoVFCVT_X_F_V_M8, VFCVT_X_F_V }, // 1541 |
| 22247 | { PseudoVFCVT_X_F_V_M8_MASK, VFCVT_X_F_V }, // 1542 |
| 22248 | { PseudoVFCVT_X_F_V_MF2, VFCVT_X_F_V }, // 1543 |
| 22249 | { PseudoVFCVT_X_F_V_MF2_MASK, VFCVT_X_F_V }, // 1544 |
| 22250 | { PseudoVFCVT_X_F_V_MF4, VFCVT_X_F_V }, // 1545 |
| 22251 | { PseudoVFCVT_X_F_V_MF4_MASK, VFCVT_X_F_V }, // 1546 |
| 22252 | { PseudoVFDIV_VFPR16_M1_E16, VFDIV_VF }, // 1547 |
| 22253 | { PseudoVFDIV_VFPR16_M1_E16_MASK, VFDIV_VF }, // 1548 |
| 22254 | { PseudoVFDIV_VFPR16_M2_E16, VFDIV_VF }, // 1549 |
| 22255 | { PseudoVFDIV_VFPR16_M2_E16_MASK, VFDIV_VF }, // 1550 |
| 22256 | { PseudoVFDIV_VFPR16_M4_E16, VFDIV_VF }, // 1551 |
| 22257 | { PseudoVFDIV_VFPR16_M4_E16_MASK, VFDIV_VF }, // 1552 |
| 22258 | { PseudoVFDIV_VFPR16_M8_E16, VFDIV_VF }, // 1553 |
| 22259 | { PseudoVFDIV_VFPR16_M8_E16_MASK, VFDIV_VF }, // 1554 |
| 22260 | { PseudoVFDIV_VFPR16_MF2_E16, VFDIV_VF }, // 1555 |
| 22261 | { PseudoVFDIV_VFPR16_MF2_E16_MASK, VFDIV_VF }, // 1556 |
| 22262 | { PseudoVFDIV_VFPR16_MF4_E16, VFDIV_VF }, // 1557 |
| 22263 | { PseudoVFDIV_VFPR16_MF4_E16_MASK, VFDIV_VF }, // 1558 |
| 22264 | { PseudoVFDIV_VFPR32_M1_E32, VFDIV_VF }, // 1559 |
| 22265 | { PseudoVFDIV_VFPR32_M1_E32_MASK, VFDIV_VF }, // 1560 |
| 22266 | { PseudoVFDIV_VFPR32_M2_E32, VFDIV_VF }, // 1561 |
| 22267 | { PseudoVFDIV_VFPR32_M2_E32_MASK, VFDIV_VF }, // 1562 |
| 22268 | { PseudoVFDIV_VFPR32_M4_E32, VFDIV_VF }, // 1563 |
| 22269 | { PseudoVFDIV_VFPR32_M4_E32_MASK, VFDIV_VF }, // 1564 |
| 22270 | { PseudoVFDIV_VFPR32_M8_E32, VFDIV_VF }, // 1565 |
| 22271 | { PseudoVFDIV_VFPR32_M8_E32_MASK, VFDIV_VF }, // 1566 |
| 22272 | { PseudoVFDIV_VFPR32_MF2_E32, VFDIV_VF }, // 1567 |
| 22273 | { PseudoVFDIV_VFPR32_MF2_E32_MASK, VFDIV_VF }, // 1568 |
| 22274 | { PseudoVFDIV_VFPR64_M1_E64, VFDIV_VF }, // 1569 |
| 22275 | { PseudoVFDIV_VFPR64_M1_E64_MASK, VFDIV_VF }, // 1570 |
| 22276 | { PseudoVFDIV_VFPR64_M2_E64, VFDIV_VF }, // 1571 |
| 22277 | { PseudoVFDIV_VFPR64_M2_E64_MASK, VFDIV_VF }, // 1572 |
| 22278 | { PseudoVFDIV_VFPR64_M4_E64, VFDIV_VF }, // 1573 |
| 22279 | { PseudoVFDIV_VFPR64_M4_E64_MASK, VFDIV_VF }, // 1574 |
| 22280 | { PseudoVFDIV_VFPR64_M8_E64, VFDIV_VF }, // 1575 |
| 22281 | { PseudoVFDIV_VFPR64_M8_E64_MASK, VFDIV_VF }, // 1576 |
| 22282 | { PseudoVFDIV_VV_M1_E16, VFDIV_VV }, // 1577 |
| 22283 | { PseudoVFDIV_VV_M1_E16_MASK, VFDIV_VV }, // 1578 |
| 22284 | { PseudoVFDIV_VV_M1_E32, VFDIV_VV }, // 1579 |
| 22285 | { PseudoVFDIV_VV_M1_E32_MASK, VFDIV_VV }, // 1580 |
| 22286 | { PseudoVFDIV_VV_M1_E64, VFDIV_VV }, // 1581 |
| 22287 | { PseudoVFDIV_VV_M1_E64_MASK, VFDIV_VV }, // 1582 |
| 22288 | { PseudoVFDIV_VV_M2_E16, VFDIV_VV }, // 1583 |
| 22289 | { PseudoVFDIV_VV_M2_E16_MASK, VFDIV_VV }, // 1584 |
| 22290 | { PseudoVFDIV_VV_M2_E32, VFDIV_VV }, // 1585 |
| 22291 | { PseudoVFDIV_VV_M2_E32_MASK, VFDIV_VV }, // 1586 |
| 22292 | { PseudoVFDIV_VV_M2_E64, VFDIV_VV }, // 1587 |
| 22293 | { PseudoVFDIV_VV_M2_E64_MASK, VFDIV_VV }, // 1588 |
| 22294 | { PseudoVFDIV_VV_M4_E16, VFDIV_VV }, // 1589 |
| 22295 | { PseudoVFDIV_VV_M4_E16_MASK, VFDIV_VV }, // 1590 |
| 22296 | { PseudoVFDIV_VV_M4_E32, VFDIV_VV }, // 1591 |
| 22297 | { PseudoVFDIV_VV_M4_E32_MASK, VFDIV_VV }, // 1592 |
| 22298 | { PseudoVFDIV_VV_M4_E64, VFDIV_VV }, // 1593 |
| 22299 | { PseudoVFDIV_VV_M4_E64_MASK, VFDIV_VV }, // 1594 |
| 22300 | { PseudoVFDIV_VV_M8_E16, VFDIV_VV }, // 1595 |
| 22301 | { PseudoVFDIV_VV_M8_E16_MASK, VFDIV_VV }, // 1596 |
| 22302 | { PseudoVFDIV_VV_M8_E32, VFDIV_VV }, // 1597 |
| 22303 | { PseudoVFDIV_VV_M8_E32_MASK, VFDIV_VV }, // 1598 |
| 22304 | { PseudoVFDIV_VV_M8_E64, VFDIV_VV }, // 1599 |
| 22305 | { PseudoVFDIV_VV_M8_E64_MASK, VFDIV_VV }, // 1600 |
| 22306 | { PseudoVFDIV_VV_MF2_E16, VFDIV_VV }, // 1601 |
| 22307 | { PseudoVFDIV_VV_MF2_E16_MASK, VFDIV_VV }, // 1602 |
| 22308 | { PseudoVFDIV_VV_MF2_E32, VFDIV_VV }, // 1603 |
| 22309 | { PseudoVFDIV_VV_MF2_E32_MASK, VFDIV_VV }, // 1604 |
| 22310 | { PseudoVFDIV_VV_MF4_E16, VFDIV_VV }, // 1605 |
| 22311 | { PseudoVFDIV_VV_MF4_E16_MASK, VFDIV_VV }, // 1606 |
| 22312 | { PseudoVFIRST_M_B1, VFIRST_M }, // 1607 |
| 22313 | { PseudoVFIRST_M_B16, VFIRST_M }, // 1608 |
| 22314 | { PseudoVFIRST_M_B16_MASK, VFIRST_M }, // 1609 |
| 22315 | { PseudoVFIRST_M_B1_MASK, VFIRST_M }, // 1610 |
| 22316 | { PseudoVFIRST_M_B2, VFIRST_M }, // 1611 |
| 22317 | { PseudoVFIRST_M_B2_MASK, VFIRST_M }, // 1612 |
| 22318 | { PseudoVFIRST_M_B32, VFIRST_M }, // 1613 |
| 22319 | { PseudoVFIRST_M_B32_MASK, VFIRST_M }, // 1614 |
| 22320 | { PseudoVFIRST_M_B4, VFIRST_M }, // 1615 |
| 22321 | { PseudoVFIRST_M_B4_MASK, VFIRST_M }, // 1616 |
| 22322 | { PseudoVFIRST_M_B64, VFIRST_M }, // 1617 |
| 22323 | { PseudoVFIRST_M_B64_MASK, VFIRST_M }, // 1618 |
| 22324 | { PseudoVFIRST_M_B8, VFIRST_M }, // 1619 |
| 22325 | { PseudoVFIRST_M_B8_MASK, VFIRST_M }, // 1620 |
| 22326 | { PseudoVFMACC_VFPR16_M1_E16, VFMACC_VF }, // 1621 |
| 22327 | { PseudoVFMACC_VFPR16_M1_E16_MASK, VFMACC_VF }, // 1622 |
| 22328 | { PseudoVFMACC_VFPR16_M2_E16, VFMACC_VF }, // 1623 |
| 22329 | { PseudoVFMACC_VFPR16_M2_E16_MASK, VFMACC_VF }, // 1624 |
| 22330 | { PseudoVFMACC_VFPR16_M4_E16, VFMACC_VF }, // 1625 |
| 22331 | { PseudoVFMACC_VFPR16_M4_E16_MASK, VFMACC_VF }, // 1626 |
| 22332 | { PseudoVFMACC_VFPR16_M8_E16, VFMACC_VF }, // 1627 |
| 22333 | { PseudoVFMACC_VFPR16_M8_E16_MASK, VFMACC_VF }, // 1628 |
| 22334 | { PseudoVFMACC_VFPR16_MF2_E16, VFMACC_VF }, // 1629 |
| 22335 | { PseudoVFMACC_VFPR16_MF2_E16_MASK, VFMACC_VF }, // 1630 |
| 22336 | { PseudoVFMACC_VFPR16_MF4_E16, VFMACC_VF }, // 1631 |
| 22337 | { PseudoVFMACC_VFPR16_MF4_E16_MASK, VFMACC_VF }, // 1632 |
| 22338 | { PseudoVFMACC_VFPR32_M1_E32, VFMACC_VF }, // 1633 |
| 22339 | { PseudoVFMACC_VFPR32_M1_E32_MASK, VFMACC_VF }, // 1634 |
| 22340 | { PseudoVFMACC_VFPR32_M2_E32, VFMACC_VF }, // 1635 |
| 22341 | { PseudoVFMACC_VFPR32_M2_E32_MASK, VFMACC_VF }, // 1636 |
| 22342 | { PseudoVFMACC_VFPR32_M4_E32, VFMACC_VF }, // 1637 |
| 22343 | { PseudoVFMACC_VFPR32_M4_E32_MASK, VFMACC_VF }, // 1638 |
| 22344 | { PseudoVFMACC_VFPR32_M8_E32, VFMACC_VF }, // 1639 |
| 22345 | { PseudoVFMACC_VFPR32_M8_E32_MASK, VFMACC_VF }, // 1640 |
| 22346 | { PseudoVFMACC_VFPR32_MF2_E32, VFMACC_VF }, // 1641 |
| 22347 | { PseudoVFMACC_VFPR32_MF2_E32_MASK, VFMACC_VF }, // 1642 |
| 22348 | { PseudoVFMACC_VFPR64_M1_E64, VFMACC_VF }, // 1643 |
| 22349 | { PseudoVFMACC_VFPR64_M1_E64_MASK, VFMACC_VF }, // 1644 |
| 22350 | { PseudoVFMACC_VFPR64_M2_E64, VFMACC_VF }, // 1645 |
| 22351 | { PseudoVFMACC_VFPR64_M2_E64_MASK, VFMACC_VF }, // 1646 |
| 22352 | { PseudoVFMACC_VFPR64_M4_E64, VFMACC_VF }, // 1647 |
| 22353 | { PseudoVFMACC_VFPR64_M4_E64_MASK, VFMACC_VF }, // 1648 |
| 22354 | { PseudoVFMACC_VFPR64_M8_E64, VFMACC_VF }, // 1649 |
| 22355 | { PseudoVFMACC_VFPR64_M8_E64_MASK, VFMACC_VF }, // 1650 |
| 22356 | { PseudoVFMACC_VV_M1_E16, VFMACC_VV }, // 1651 |
| 22357 | { PseudoVFMACC_VV_M1_E16_MASK, VFMACC_VV }, // 1652 |
| 22358 | { PseudoVFMACC_VV_M1_E32, VFMACC_VV }, // 1653 |
| 22359 | { PseudoVFMACC_VV_M1_E32_MASK, VFMACC_VV }, // 1654 |
| 22360 | { PseudoVFMACC_VV_M1_E64, VFMACC_VV }, // 1655 |
| 22361 | { PseudoVFMACC_VV_M1_E64_MASK, VFMACC_VV }, // 1656 |
| 22362 | { PseudoVFMACC_VV_M2_E16, VFMACC_VV }, // 1657 |
| 22363 | { PseudoVFMACC_VV_M2_E16_MASK, VFMACC_VV }, // 1658 |
| 22364 | { PseudoVFMACC_VV_M2_E32, VFMACC_VV }, // 1659 |
| 22365 | { PseudoVFMACC_VV_M2_E32_MASK, VFMACC_VV }, // 1660 |
| 22366 | { PseudoVFMACC_VV_M2_E64, VFMACC_VV }, // 1661 |
| 22367 | { PseudoVFMACC_VV_M2_E64_MASK, VFMACC_VV }, // 1662 |
| 22368 | { PseudoVFMACC_VV_M4_E16, VFMACC_VV }, // 1663 |
| 22369 | { PseudoVFMACC_VV_M4_E16_MASK, VFMACC_VV }, // 1664 |
| 22370 | { PseudoVFMACC_VV_M4_E32, VFMACC_VV }, // 1665 |
| 22371 | { PseudoVFMACC_VV_M4_E32_MASK, VFMACC_VV }, // 1666 |
| 22372 | { PseudoVFMACC_VV_M4_E64, VFMACC_VV }, // 1667 |
| 22373 | { PseudoVFMACC_VV_M4_E64_MASK, VFMACC_VV }, // 1668 |
| 22374 | { PseudoVFMACC_VV_M8_E16, VFMACC_VV }, // 1669 |
| 22375 | { PseudoVFMACC_VV_M8_E16_MASK, VFMACC_VV }, // 1670 |
| 22376 | { PseudoVFMACC_VV_M8_E32, VFMACC_VV }, // 1671 |
| 22377 | { PseudoVFMACC_VV_M8_E32_MASK, VFMACC_VV }, // 1672 |
| 22378 | { PseudoVFMACC_VV_M8_E64, VFMACC_VV }, // 1673 |
| 22379 | { PseudoVFMACC_VV_M8_E64_MASK, VFMACC_VV }, // 1674 |
| 22380 | { PseudoVFMACC_VV_MF2_E16, VFMACC_VV }, // 1675 |
| 22381 | { PseudoVFMACC_VV_MF2_E16_MASK, VFMACC_VV }, // 1676 |
| 22382 | { PseudoVFMACC_VV_MF2_E32, VFMACC_VV }, // 1677 |
| 22383 | { PseudoVFMACC_VV_MF2_E32_MASK, VFMACC_VV }, // 1678 |
| 22384 | { PseudoVFMACC_VV_MF4_E16, VFMACC_VV }, // 1679 |
| 22385 | { PseudoVFMACC_VV_MF4_E16_MASK, VFMACC_VV }, // 1680 |
| 22386 | { PseudoVFMADD_VFPR16_M1_E16, VFMADD_VF }, // 1681 |
| 22387 | { PseudoVFMADD_VFPR16_M1_E16_MASK, VFMADD_VF }, // 1682 |
| 22388 | { PseudoVFMADD_VFPR16_M2_E16, VFMADD_VF }, // 1683 |
| 22389 | { PseudoVFMADD_VFPR16_M2_E16_MASK, VFMADD_VF }, // 1684 |
| 22390 | { PseudoVFMADD_VFPR16_M4_E16, VFMADD_VF }, // 1685 |
| 22391 | { PseudoVFMADD_VFPR16_M4_E16_MASK, VFMADD_VF }, // 1686 |
| 22392 | { PseudoVFMADD_VFPR16_M8_E16, VFMADD_VF }, // 1687 |
| 22393 | { PseudoVFMADD_VFPR16_M8_E16_MASK, VFMADD_VF }, // 1688 |
| 22394 | { PseudoVFMADD_VFPR16_MF2_E16, VFMADD_VF }, // 1689 |
| 22395 | { PseudoVFMADD_VFPR16_MF2_E16_MASK, VFMADD_VF }, // 1690 |
| 22396 | { PseudoVFMADD_VFPR16_MF4_E16, VFMADD_VF }, // 1691 |
| 22397 | { PseudoVFMADD_VFPR16_MF4_E16_MASK, VFMADD_VF }, // 1692 |
| 22398 | { PseudoVFMADD_VFPR32_M1_E32, VFMADD_VF }, // 1693 |
| 22399 | { PseudoVFMADD_VFPR32_M1_E32_MASK, VFMADD_VF }, // 1694 |
| 22400 | { PseudoVFMADD_VFPR32_M2_E32, VFMADD_VF }, // 1695 |
| 22401 | { PseudoVFMADD_VFPR32_M2_E32_MASK, VFMADD_VF }, // 1696 |
| 22402 | { PseudoVFMADD_VFPR32_M4_E32, VFMADD_VF }, // 1697 |
| 22403 | { PseudoVFMADD_VFPR32_M4_E32_MASK, VFMADD_VF }, // 1698 |
| 22404 | { PseudoVFMADD_VFPR32_M8_E32, VFMADD_VF }, // 1699 |
| 22405 | { PseudoVFMADD_VFPR32_M8_E32_MASK, VFMADD_VF }, // 1700 |
| 22406 | { PseudoVFMADD_VFPR32_MF2_E32, VFMADD_VF }, // 1701 |
| 22407 | { PseudoVFMADD_VFPR32_MF2_E32_MASK, VFMADD_VF }, // 1702 |
| 22408 | { PseudoVFMADD_VFPR64_M1_E64, VFMADD_VF }, // 1703 |
| 22409 | { PseudoVFMADD_VFPR64_M1_E64_MASK, VFMADD_VF }, // 1704 |
| 22410 | { PseudoVFMADD_VFPR64_M2_E64, VFMADD_VF }, // 1705 |
| 22411 | { PseudoVFMADD_VFPR64_M2_E64_MASK, VFMADD_VF }, // 1706 |
| 22412 | { PseudoVFMADD_VFPR64_M4_E64, VFMADD_VF }, // 1707 |
| 22413 | { PseudoVFMADD_VFPR64_M4_E64_MASK, VFMADD_VF }, // 1708 |
| 22414 | { PseudoVFMADD_VFPR64_M8_E64, VFMADD_VF }, // 1709 |
| 22415 | { PseudoVFMADD_VFPR64_M8_E64_MASK, VFMADD_VF }, // 1710 |
| 22416 | { PseudoVFMADD_VV_M1_E16, VFMADD_VV }, // 1711 |
| 22417 | { PseudoVFMADD_VV_M1_E16_MASK, VFMADD_VV }, // 1712 |
| 22418 | { PseudoVFMADD_VV_M1_E32, VFMADD_VV }, // 1713 |
| 22419 | { PseudoVFMADD_VV_M1_E32_MASK, VFMADD_VV }, // 1714 |
| 22420 | { PseudoVFMADD_VV_M1_E64, VFMADD_VV }, // 1715 |
| 22421 | { PseudoVFMADD_VV_M1_E64_MASK, VFMADD_VV }, // 1716 |
| 22422 | { PseudoVFMADD_VV_M2_E16, VFMADD_VV }, // 1717 |
| 22423 | { PseudoVFMADD_VV_M2_E16_MASK, VFMADD_VV }, // 1718 |
| 22424 | { PseudoVFMADD_VV_M2_E32, VFMADD_VV }, // 1719 |
| 22425 | { PseudoVFMADD_VV_M2_E32_MASK, VFMADD_VV }, // 1720 |
| 22426 | { PseudoVFMADD_VV_M2_E64, VFMADD_VV }, // 1721 |
| 22427 | { PseudoVFMADD_VV_M2_E64_MASK, VFMADD_VV }, // 1722 |
| 22428 | { PseudoVFMADD_VV_M4_E16, VFMADD_VV }, // 1723 |
| 22429 | { PseudoVFMADD_VV_M4_E16_MASK, VFMADD_VV }, // 1724 |
| 22430 | { PseudoVFMADD_VV_M4_E32, VFMADD_VV }, // 1725 |
| 22431 | { PseudoVFMADD_VV_M4_E32_MASK, VFMADD_VV }, // 1726 |
| 22432 | { PseudoVFMADD_VV_M4_E64, VFMADD_VV }, // 1727 |
| 22433 | { PseudoVFMADD_VV_M4_E64_MASK, VFMADD_VV }, // 1728 |
| 22434 | { PseudoVFMADD_VV_M8_E16, VFMADD_VV }, // 1729 |
| 22435 | { PseudoVFMADD_VV_M8_E16_MASK, VFMADD_VV }, // 1730 |
| 22436 | { PseudoVFMADD_VV_M8_E32, VFMADD_VV }, // 1731 |
| 22437 | { PseudoVFMADD_VV_M8_E32_MASK, VFMADD_VV }, // 1732 |
| 22438 | { PseudoVFMADD_VV_M8_E64, VFMADD_VV }, // 1733 |
| 22439 | { PseudoVFMADD_VV_M8_E64_MASK, VFMADD_VV }, // 1734 |
| 22440 | { PseudoVFMADD_VV_MF2_E16, VFMADD_VV }, // 1735 |
| 22441 | { PseudoVFMADD_VV_MF2_E16_MASK, VFMADD_VV }, // 1736 |
| 22442 | { PseudoVFMADD_VV_MF2_E32, VFMADD_VV }, // 1737 |
| 22443 | { PseudoVFMADD_VV_MF2_E32_MASK, VFMADD_VV }, // 1738 |
| 22444 | { PseudoVFMADD_VV_MF4_E16, VFMADD_VV }, // 1739 |
| 22445 | { PseudoVFMADD_VV_MF4_E16_MASK, VFMADD_VV }, // 1740 |
| 22446 | { PseudoVFMAX_VFPR16_M1_E16, VFMAX_VF }, // 1741 |
| 22447 | { PseudoVFMAX_VFPR16_M1_E16_MASK, VFMAX_VF }, // 1742 |
| 22448 | { PseudoVFMAX_VFPR16_M2_E16, VFMAX_VF }, // 1743 |
| 22449 | { PseudoVFMAX_VFPR16_M2_E16_MASK, VFMAX_VF }, // 1744 |
| 22450 | { PseudoVFMAX_VFPR16_M4_E16, VFMAX_VF }, // 1745 |
| 22451 | { PseudoVFMAX_VFPR16_M4_E16_MASK, VFMAX_VF }, // 1746 |
| 22452 | { PseudoVFMAX_VFPR16_M8_E16, VFMAX_VF }, // 1747 |
| 22453 | { PseudoVFMAX_VFPR16_M8_E16_MASK, VFMAX_VF }, // 1748 |
| 22454 | { PseudoVFMAX_VFPR16_MF2_E16, VFMAX_VF }, // 1749 |
| 22455 | { PseudoVFMAX_VFPR16_MF2_E16_MASK, VFMAX_VF }, // 1750 |
| 22456 | { PseudoVFMAX_VFPR16_MF4_E16, VFMAX_VF }, // 1751 |
| 22457 | { PseudoVFMAX_VFPR16_MF4_E16_MASK, VFMAX_VF }, // 1752 |
| 22458 | { PseudoVFMAX_VFPR32_M1_E32, VFMAX_VF }, // 1753 |
| 22459 | { PseudoVFMAX_VFPR32_M1_E32_MASK, VFMAX_VF }, // 1754 |
| 22460 | { PseudoVFMAX_VFPR32_M2_E32, VFMAX_VF }, // 1755 |
| 22461 | { PseudoVFMAX_VFPR32_M2_E32_MASK, VFMAX_VF }, // 1756 |
| 22462 | { PseudoVFMAX_VFPR32_M4_E32, VFMAX_VF }, // 1757 |
| 22463 | { PseudoVFMAX_VFPR32_M4_E32_MASK, VFMAX_VF }, // 1758 |
| 22464 | { PseudoVFMAX_VFPR32_M8_E32, VFMAX_VF }, // 1759 |
| 22465 | { PseudoVFMAX_VFPR32_M8_E32_MASK, VFMAX_VF }, // 1760 |
| 22466 | { PseudoVFMAX_VFPR32_MF2_E32, VFMAX_VF }, // 1761 |
| 22467 | { PseudoVFMAX_VFPR32_MF2_E32_MASK, VFMAX_VF }, // 1762 |
| 22468 | { PseudoVFMAX_VFPR64_M1_E64, VFMAX_VF }, // 1763 |
| 22469 | { PseudoVFMAX_VFPR64_M1_E64_MASK, VFMAX_VF }, // 1764 |
| 22470 | { PseudoVFMAX_VFPR64_M2_E64, VFMAX_VF }, // 1765 |
| 22471 | { PseudoVFMAX_VFPR64_M2_E64_MASK, VFMAX_VF }, // 1766 |
| 22472 | { PseudoVFMAX_VFPR64_M4_E64, VFMAX_VF }, // 1767 |
| 22473 | { PseudoVFMAX_VFPR64_M4_E64_MASK, VFMAX_VF }, // 1768 |
| 22474 | { PseudoVFMAX_VFPR64_M8_E64, VFMAX_VF }, // 1769 |
| 22475 | { PseudoVFMAX_VFPR64_M8_E64_MASK, VFMAX_VF }, // 1770 |
| 22476 | { PseudoVFMAX_VV_M1_E16, VFMAX_VV }, // 1771 |
| 22477 | { PseudoVFMAX_VV_M1_E16_MASK, VFMAX_VV }, // 1772 |
| 22478 | { PseudoVFMAX_VV_M1_E32, VFMAX_VV }, // 1773 |
| 22479 | { PseudoVFMAX_VV_M1_E32_MASK, VFMAX_VV }, // 1774 |
| 22480 | { PseudoVFMAX_VV_M1_E64, VFMAX_VV }, // 1775 |
| 22481 | { PseudoVFMAX_VV_M1_E64_MASK, VFMAX_VV }, // 1776 |
| 22482 | { PseudoVFMAX_VV_M2_E16, VFMAX_VV }, // 1777 |
| 22483 | { PseudoVFMAX_VV_M2_E16_MASK, VFMAX_VV }, // 1778 |
| 22484 | { PseudoVFMAX_VV_M2_E32, VFMAX_VV }, // 1779 |
| 22485 | { PseudoVFMAX_VV_M2_E32_MASK, VFMAX_VV }, // 1780 |
| 22486 | { PseudoVFMAX_VV_M2_E64, VFMAX_VV }, // 1781 |
| 22487 | { PseudoVFMAX_VV_M2_E64_MASK, VFMAX_VV }, // 1782 |
| 22488 | { PseudoVFMAX_VV_M4_E16, VFMAX_VV }, // 1783 |
| 22489 | { PseudoVFMAX_VV_M4_E16_MASK, VFMAX_VV }, // 1784 |
| 22490 | { PseudoVFMAX_VV_M4_E32, VFMAX_VV }, // 1785 |
| 22491 | { PseudoVFMAX_VV_M4_E32_MASK, VFMAX_VV }, // 1786 |
| 22492 | { PseudoVFMAX_VV_M4_E64, VFMAX_VV }, // 1787 |
| 22493 | { PseudoVFMAX_VV_M4_E64_MASK, VFMAX_VV }, // 1788 |
| 22494 | { PseudoVFMAX_VV_M8_E16, VFMAX_VV }, // 1789 |
| 22495 | { PseudoVFMAX_VV_M8_E16_MASK, VFMAX_VV }, // 1790 |
| 22496 | { PseudoVFMAX_VV_M8_E32, VFMAX_VV }, // 1791 |
| 22497 | { PseudoVFMAX_VV_M8_E32_MASK, VFMAX_VV }, // 1792 |
| 22498 | { PseudoVFMAX_VV_M8_E64, VFMAX_VV }, // 1793 |
| 22499 | { PseudoVFMAX_VV_M8_E64_MASK, VFMAX_VV }, // 1794 |
| 22500 | { PseudoVFMAX_VV_MF2_E16, VFMAX_VV }, // 1795 |
| 22501 | { PseudoVFMAX_VV_MF2_E16_MASK, VFMAX_VV }, // 1796 |
| 22502 | { PseudoVFMAX_VV_MF2_E32, VFMAX_VV }, // 1797 |
| 22503 | { PseudoVFMAX_VV_MF2_E32_MASK, VFMAX_VV }, // 1798 |
| 22504 | { PseudoVFMAX_VV_MF4_E16, VFMAX_VV }, // 1799 |
| 22505 | { PseudoVFMAX_VV_MF4_E16_MASK, VFMAX_VV }, // 1800 |
| 22506 | { PseudoVFMERGE_VFPR16M_M1, VFMERGE_VFM }, // 1801 |
| 22507 | { PseudoVFMERGE_VFPR16M_M2, VFMERGE_VFM }, // 1802 |
| 22508 | { PseudoVFMERGE_VFPR16M_M4, VFMERGE_VFM }, // 1803 |
| 22509 | { PseudoVFMERGE_VFPR16M_M8, VFMERGE_VFM }, // 1804 |
| 22510 | { PseudoVFMERGE_VFPR16M_MF2, VFMERGE_VFM }, // 1805 |
| 22511 | { PseudoVFMERGE_VFPR16M_MF4, VFMERGE_VFM }, // 1806 |
| 22512 | { PseudoVFMERGE_VFPR32M_M1, VFMERGE_VFM }, // 1807 |
| 22513 | { PseudoVFMERGE_VFPR32M_M2, VFMERGE_VFM }, // 1808 |
| 22514 | { PseudoVFMERGE_VFPR32M_M4, VFMERGE_VFM }, // 1809 |
| 22515 | { PseudoVFMERGE_VFPR32M_M8, VFMERGE_VFM }, // 1810 |
| 22516 | { PseudoVFMERGE_VFPR32M_MF2, VFMERGE_VFM }, // 1811 |
| 22517 | { PseudoVFMERGE_VFPR64M_M1, VFMERGE_VFM }, // 1812 |
| 22518 | { PseudoVFMERGE_VFPR64M_M2, VFMERGE_VFM }, // 1813 |
| 22519 | { PseudoVFMERGE_VFPR64M_M4, VFMERGE_VFM }, // 1814 |
| 22520 | { PseudoVFMERGE_VFPR64M_M8, VFMERGE_VFM }, // 1815 |
| 22521 | { PseudoVFMIN_VFPR16_M1_E16, VFMIN_VF }, // 1816 |
| 22522 | { PseudoVFMIN_VFPR16_M1_E16_MASK, VFMIN_VF }, // 1817 |
| 22523 | { PseudoVFMIN_VFPR16_M2_E16, VFMIN_VF }, // 1818 |
| 22524 | { PseudoVFMIN_VFPR16_M2_E16_MASK, VFMIN_VF }, // 1819 |
| 22525 | { PseudoVFMIN_VFPR16_M4_E16, VFMIN_VF }, // 1820 |
| 22526 | { PseudoVFMIN_VFPR16_M4_E16_MASK, VFMIN_VF }, // 1821 |
| 22527 | { PseudoVFMIN_VFPR16_M8_E16, VFMIN_VF }, // 1822 |
| 22528 | { PseudoVFMIN_VFPR16_M8_E16_MASK, VFMIN_VF }, // 1823 |
| 22529 | { PseudoVFMIN_VFPR16_MF2_E16, VFMIN_VF }, // 1824 |
| 22530 | { PseudoVFMIN_VFPR16_MF2_E16_MASK, VFMIN_VF }, // 1825 |
| 22531 | { PseudoVFMIN_VFPR16_MF4_E16, VFMIN_VF }, // 1826 |
| 22532 | { PseudoVFMIN_VFPR16_MF4_E16_MASK, VFMIN_VF }, // 1827 |
| 22533 | { PseudoVFMIN_VFPR32_M1_E32, VFMIN_VF }, // 1828 |
| 22534 | { PseudoVFMIN_VFPR32_M1_E32_MASK, VFMIN_VF }, // 1829 |
| 22535 | { PseudoVFMIN_VFPR32_M2_E32, VFMIN_VF }, // 1830 |
| 22536 | { PseudoVFMIN_VFPR32_M2_E32_MASK, VFMIN_VF }, // 1831 |
| 22537 | { PseudoVFMIN_VFPR32_M4_E32, VFMIN_VF }, // 1832 |
| 22538 | { PseudoVFMIN_VFPR32_M4_E32_MASK, VFMIN_VF }, // 1833 |
| 22539 | { PseudoVFMIN_VFPR32_M8_E32, VFMIN_VF }, // 1834 |
| 22540 | { PseudoVFMIN_VFPR32_M8_E32_MASK, VFMIN_VF }, // 1835 |
| 22541 | { PseudoVFMIN_VFPR32_MF2_E32, VFMIN_VF }, // 1836 |
| 22542 | { PseudoVFMIN_VFPR32_MF2_E32_MASK, VFMIN_VF }, // 1837 |
| 22543 | { PseudoVFMIN_VFPR64_M1_E64, VFMIN_VF }, // 1838 |
| 22544 | { PseudoVFMIN_VFPR64_M1_E64_MASK, VFMIN_VF }, // 1839 |
| 22545 | { PseudoVFMIN_VFPR64_M2_E64, VFMIN_VF }, // 1840 |
| 22546 | { PseudoVFMIN_VFPR64_M2_E64_MASK, VFMIN_VF }, // 1841 |
| 22547 | { PseudoVFMIN_VFPR64_M4_E64, VFMIN_VF }, // 1842 |
| 22548 | { PseudoVFMIN_VFPR64_M4_E64_MASK, VFMIN_VF }, // 1843 |
| 22549 | { PseudoVFMIN_VFPR64_M8_E64, VFMIN_VF }, // 1844 |
| 22550 | { PseudoVFMIN_VFPR64_M8_E64_MASK, VFMIN_VF }, // 1845 |
| 22551 | { PseudoVFMIN_VV_M1_E16, VFMIN_VV }, // 1846 |
| 22552 | { PseudoVFMIN_VV_M1_E16_MASK, VFMIN_VV }, // 1847 |
| 22553 | { PseudoVFMIN_VV_M1_E32, VFMIN_VV }, // 1848 |
| 22554 | { PseudoVFMIN_VV_M1_E32_MASK, VFMIN_VV }, // 1849 |
| 22555 | { PseudoVFMIN_VV_M1_E64, VFMIN_VV }, // 1850 |
| 22556 | { PseudoVFMIN_VV_M1_E64_MASK, VFMIN_VV }, // 1851 |
| 22557 | { PseudoVFMIN_VV_M2_E16, VFMIN_VV }, // 1852 |
| 22558 | { PseudoVFMIN_VV_M2_E16_MASK, VFMIN_VV }, // 1853 |
| 22559 | { PseudoVFMIN_VV_M2_E32, VFMIN_VV }, // 1854 |
| 22560 | { PseudoVFMIN_VV_M2_E32_MASK, VFMIN_VV }, // 1855 |
| 22561 | { PseudoVFMIN_VV_M2_E64, VFMIN_VV }, // 1856 |
| 22562 | { PseudoVFMIN_VV_M2_E64_MASK, VFMIN_VV }, // 1857 |
| 22563 | { PseudoVFMIN_VV_M4_E16, VFMIN_VV }, // 1858 |
| 22564 | { PseudoVFMIN_VV_M4_E16_MASK, VFMIN_VV }, // 1859 |
| 22565 | { PseudoVFMIN_VV_M4_E32, VFMIN_VV }, // 1860 |
| 22566 | { PseudoVFMIN_VV_M4_E32_MASK, VFMIN_VV }, // 1861 |
| 22567 | { PseudoVFMIN_VV_M4_E64, VFMIN_VV }, // 1862 |
| 22568 | { PseudoVFMIN_VV_M4_E64_MASK, VFMIN_VV }, // 1863 |
| 22569 | { PseudoVFMIN_VV_M8_E16, VFMIN_VV }, // 1864 |
| 22570 | { PseudoVFMIN_VV_M8_E16_MASK, VFMIN_VV }, // 1865 |
| 22571 | { PseudoVFMIN_VV_M8_E32, VFMIN_VV }, // 1866 |
| 22572 | { PseudoVFMIN_VV_M8_E32_MASK, VFMIN_VV }, // 1867 |
| 22573 | { PseudoVFMIN_VV_M8_E64, VFMIN_VV }, // 1868 |
| 22574 | { PseudoVFMIN_VV_M8_E64_MASK, VFMIN_VV }, // 1869 |
| 22575 | { PseudoVFMIN_VV_MF2_E16, VFMIN_VV }, // 1870 |
| 22576 | { PseudoVFMIN_VV_MF2_E16_MASK, VFMIN_VV }, // 1871 |
| 22577 | { PseudoVFMIN_VV_MF2_E32, VFMIN_VV }, // 1872 |
| 22578 | { PseudoVFMIN_VV_MF2_E32_MASK, VFMIN_VV }, // 1873 |
| 22579 | { PseudoVFMIN_VV_MF4_E16, VFMIN_VV }, // 1874 |
| 22580 | { PseudoVFMIN_VV_MF4_E16_MASK, VFMIN_VV }, // 1875 |
| 22581 | { PseudoVFMSAC_VFPR16_M1_E16, VFMSAC_VF }, // 1876 |
| 22582 | { PseudoVFMSAC_VFPR16_M1_E16_MASK, VFMSAC_VF }, // 1877 |
| 22583 | { PseudoVFMSAC_VFPR16_M2_E16, VFMSAC_VF }, // 1878 |
| 22584 | { PseudoVFMSAC_VFPR16_M2_E16_MASK, VFMSAC_VF }, // 1879 |
| 22585 | { PseudoVFMSAC_VFPR16_M4_E16, VFMSAC_VF }, // 1880 |
| 22586 | { PseudoVFMSAC_VFPR16_M4_E16_MASK, VFMSAC_VF }, // 1881 |
| 22587 | { PseudoVFMSAC_VFPR16_M8_E16, VFMSAC_VF }, // 1882 |
| 22588 | { PseudoVFMSAC_VFPR16_M8_E16_MASK, VFMSAC_VF }, // 1883 |
| 22589 | { PseudoVFMSAC_VFPR16_MF2_E16, VFMSAC_VF }, // 1884 |
| 22590 | { PseudoVFMSAC_VFPR16_MF2_E16_MASK, VFMSAC_VF }, // 1885 |
| 22591 | { PseudoVFMSAC_VFPR16_MF4_E16, VFMSAC_VF }, // 1886 |
| 22592 | { PseudoVFMSAC_VFPR16_MF4_E16_MASK, VFMSAC_VF }, // 1887 |
| 22593 | { PseudoVFMSAC_VFPR32_M1_E32, VFMSAC_VF }, // 1888 |
| 22594 | { PseudoVFMSAC_VFPR32_M1_E32_MASK, VFMSAC_VF }, // 1889 |
| 22595 | { PseudoVFMSAC_VFPR32_M2_E32, VFMSAC_VF }, // 1890 |
| 22596 | { PseudoVFMSAC_VFPR32_M2_E32_MASK, VFMSAC_VF }, // 1891 |
| 22597 | { PseudoVFMSAC_VFPR32_M4_E32, VFMSAC_VF }, // 1892 |
| 22598 | { PseudoVFMSAC_VFPR32_M4_E32_MASK, VFMSAC_VF }, // 1893 |
| 22599 | { PseudoVFMSAC_VFPR32_M8_E32, VFMSAC_VF }, // 1894 |
| 22600 | { PseudoVFMSAC_VFPR32_M8_E32_MASK, VFMSAC_VF }, // 1895 |
| 22601 | { PseudoVFMSAC_VFPR32_MF2_E32, VFMSAC_VF }, // 1896 |
| 22602 | { PseudoVFMSAC_VFPR32_MF2_E32_MASK, VFMSAC_VF }, // 1897 |
| 22603 | { PseudoVFMSAC_VFPR64_M1_E64, VFMSAC_VF }, // 1898 |
| 22604 | { PseudoVFMSAC_VFPR64_M1_E64_MASK, VFMSAC_VF }, // 1899 |
| 22605 | { PseudoVFMSAC_VFPR64_M2_E64, VFMSAC_VF }, // 1900 |
| 22606 | { PseudoVFMSAC_VFPR64_M2_E64_MASK, VFMSAC_VF }, // 1901 |
| 22607 | { PseudoVFMSAC_VFPR64_M4_E64, VFMSAC_VF }, // 1902 |
| 22608 | { PseudoVFMSAC_VFPR64_M4_E64_MASK, VFMSAC_VF }, // 1903 |
| 22609 | { PseudoVFMSAC_VFPR64_M8_E64, VFMSAC_VF }, // 1904 |
| 22610 | { PseudoVFMSAC_VFPR64_M8_E64_MASK, VFMSAC_VF }, // 1905 |
| 22611 | { PseudoVFMSAC_VV_M1_E16, VFMSAC_VV }, // 1906 |
| 22612 | { PseudoVFMSAC_VV_M1_E16_MASK, VFMSAC_VV }, // 1907 |
| 22613 | { PseudoVFMSAC_VV_M1_E32, VFMSAC_VV }, // 1908 |
| 22614 | { PseudoVFMSAC_VV_M1_E32_MASK, VFMSAC_VV }, // 1909 |
| 22615 | { PseudoVFMSAC_VV_M1_E64, VFMSAC_VV }, // 1910 |
| 22616 | { PseudoVFMSAC_VV_M1_E64_MASK, VFMSAC_VV }, // 1911 |
| 22617 | { PseudoVFMSAC_VV_M2_E16, VFMSAC_VV }, // 1912 |
| 22618 | { PseudoVFMSAC_VV_M2_E16_MASK, VFMSAC_VV }, // 1913 |
| 22619 | { PseudoVFMSAC_VV_M2_E32, VFMSAC_VV }, // 1914 |
| 22620 | { PseudoVFMSAC_VV_M2_E32_MASK, VFMSAC_VV }, // 1915 |
| 22621 | { PseudoVFMSAC_VV_M2_E64, VFMSAC_VV }, // 1916 |
| 22622 | { PseudoVFMSAC_VV_M2_E64_MASK, VFMSAC_VV }, // 1917 |
| 22623 | { PseudoVFMSAC_VV_M4_E16, VFMSAC_VV }, // 1918 |
| 22624 | { PseudoVFMSAC_VV_M4_E16_MASK, VFMSAC_VV }, // 1919 |
| 22625 | { PseudoVFMSAC_VV_M4_E32, VFMSAC_VV }, // 1920 |
| 22626 | { PseudoVFMSAC_VV_M4_E32_MASK, VFMSAC_VV }, // 1921 |
| 22627 | { PseudoVFMSAC_VV_M4_E64, VFMSAC_VV }, // 1922 |
| 22628 | { PseudoVFMSAC_VV_M4_E64_MASK, VFMSAC_VV }, // 1923 |
| 22629 | { PseudoVFMSAC_VV_M8_E16, VFMSAC_VV }, // 1924 |
| 22630 | { PseudoVFMSAC_VV_M8_E16_MASK, VFMSAC_VV }, // 1925 |
| 22631 | { PseudoVFMSAC_VV_M8_E32, VFMSAC_VV }, // 1926 |
| 22632 | { PseudoVFMSAC_VV_M8_E32_MASK, VFMSAC_VV }, // 1927 |
| 22633 | { PseudoVFMSAC_VV_M8_E64, VFMSAC_VV }, // 1928 |
| 22634 | { PseudoVFMSAC_VV_M8_E64_MASK, VFMSAC_VV }, // 1929 |
| 22635 | { PseudoVFMSAC_VV_MF2_E16, VFMSAC_VV }, // 1930 |
| 22636 | { PseudoVFMSAC_VV_MF2_E16_MASK, VFMSAC_VV }, // 1931 |
| 22637 | { PseudoVFMSAC_VV_MF2_E32, VFMSAC_VV }, // 1932 |
| 22638 | { PseudoVFMSAC_VV_MF2_E32_MASK, VFMSAC_VV }, // 1933 |
| 22639 | { PseudoVFMSAC_VV_MF4_E16, VFMSAC_VV }, // 1934 |
| 22640 | { PseudoVFMSAC_VV_MF4_E16_MASK, VFMSAC_VV }, // 1935 |
| 22641 | { PseudoVFMSUB_VFPR16_M1_E16, VFMSUB_VF }, // 1936 |
| 22642 | { PseudoVFMSUB_VFPR16_M1_E16_MASK, VFMSUB_VF }, // 1937 |
| 22643 | { PseudoVFMSUB_VFPR16_M2_E16, VFMSUB_VF }, // 1938 |
| 22644 | { PseudoVFMSUB_VFPR16_M2_E16_MASK, VFMSUB_VF }, // 1939 |
| 22645 | { PseudoVFMSUB_VFPR16_M4_E16, VFMSUB_VF }, // 1940 |
| 22646 | { PseudoVFMSUB_VFPR16_M4_E16_MASK, VFMSUB_VF }, // 1941 |
| 22647 | { PseudoVFMSUB_VFPR16_M8_E16, VFMSUB_VF }, // 1942 |
| 22648 | { PseudoVFMSUB_VFPR16_M8_E16_MASK, VFMSUB_VF }, // 1943 |
| 22649 | { PseudoVFMSUB_VFPR16_MF2_E16, VFMSUB_VF }, // 1944 |
| 22650 | { PseudoVFMSUB_VFPR16_MF2_E16_MASK, VFMSUB_VF }, // 1945 |
| 22651 | { PseudoVFMSUB_VFPR16_MF4_E16, VFMSUB_VF }, // 1946 |
| 22652 | { PseudoVFMSUB_VFPR16_MF4_E16_MASK, VFMSUB_VF }, // 1947 |
| 22653 | { PseudoVFMSUB_VFPR32_M1_E32, VFMSUB_VF }, // 1948 |
| 22654 | { PseudoVFMSUB_VFPR32_M1_E32_MASK, VFMSUB_VF }, // 1949 |
| 22655 | { PseudoVFMSUB_VFPR32_M2_E32, VFMSUB_VF }, // 1950 |
| 22656 | { PseudoVFMSUB_VFPR32_M2_E32_MASK, VFMSUB_VF }, // 1951 |
| 22657 | { PseudoVFMSUB_VFPR32_M4_E32, VFMSUB_VF }, // 1952 |
| 22658 | { PseudoVFMSUB_VFPR32_M4_E32_MASK, VFMSUB_VF }, // 1953 |
| 22659 | { PseudoVFMSUB_VFPR32_M8_E32, VFMSUB_VF }, // 1954 |
| 22660 | { PseudoVFMSUB_VFPR32_M8_E32_MASK, VFMSUB_VF }, // 1955 |
| 22661 | { PseudoVFMSUB_VFPR32_MF2_E32, VFMSUB_VF }, // 1956 |
| 22662 | { PseudoVFMSUB_VFPR32_MF2_E32_MASK, VFMSUB_VF }, // 1957 |
| 22663 | { PseudoVFMSUB_VFPR64_M1_E64, VFMSUB_VF }, // 1958 |
| 22664 | { PseudoVFMSUB_VFPR64_M1_E64_MASK, VFMSUB_VF }, // 1959 |
| 22665 | { PseudoVFMSUB_VFPR64_M2_E64, VFMSUB_VF }, // 1960 |
| 22666 | { PseudoVFMSUB_VFPR64_M2_E64_MASK, VFMSUB_VF }, // 1961 |
| 22667 | { PseudoVFMSUB_VFPR64_M4_E64, VFMSUB_VF }, // 1962 |
| 22668 | { PseudoVFMSUB_VFPR64_M4_E64_MASK, VFMSUB_VF }, // 1963 |
| 22669 | { PseudoVFMSUB_VFPR64_M8_E64, VFMSUB_VF }, // 1964 |
| 22670 | { PseudoVFMSUB_VFPR64_M8_E64_MASK, VFMSUB_VF }, // 1965 |
| 22671 | { PseudoVFMSUB_VV_M1_E16, VFMSUB_VV }, // 1966 |
| 22672 | { PseudoVFMSUB_VV_M1_E16_MASK, VFMSUB_VV }, // 1967 |
| 22673 | { PseudoVFMSUB_VV_M1_E32, VFMSUB_VV }, // 1968 |
| 22674 | { PseudoVFMSUB_VV_M1_E32_MASK, VFMSUB_VV }, // 1969 |
| 22675 | { PseudoVFMSUB_VV_M1_E64, VFMSUB_VV }, // 1970 |
| 22676 | { PseudoVFMSUB_VV_M1_E64_MASK, VFMSUB_VV }, // 1971 |
| 22677 | { PseudoVFMSUB_VV_M2_E16, VFMSUB_VV }, // 1972 |
| 22678 | { PseudoVFMSUB_VV_M2_E16_MASK, VFMSUB_VV }, // 1973 |
| 22679 | { PseudoVFMSUB_VV_M2_E32, VFMSUB_VV }, // 1974 |
| 22680 | { PseudoVFMSUB_VV_M2_E32_MASK, VFMSUB_VV }, // 1975 |
| 22681 | { PseudoVFMSUB_VV_M2_E64, VFMSUB_VV }, // 1976 |
| 22682 | { PseudoVFMSUB_VV_M2_E64_MASK, VFMSUB_VV }, // 1977 |
| 22683 | { PseudoVFMSUB_VV_M4_E16, VFMSUB_VV }, // 1978 |
| 22684 | { PseudoVFMSUB_VV_M4_E16_MASK, VFMSUB_VV }, // 1979 |
| 22685 | { PseudoVFMSUB_VV_M4_E32, VFMSUB_VV }, // 1980 |
| 22686 | { PseudoVFMSUB_VV_M4_E32_MASK, VFMSUB_VV }, // 1981 |
| 22687 | { PseudoVFMSUB_VV_M4_E64, VFMSUB_VV }, // 1982 |
| 22688 | { PseudoVFMSUB_VV_M4_E64_MASK, VFMSUB_VV }, // 1983 |
| 22689 | { PseudoVFMSUB_VV_M8_E16, VFMSUB_VV }, // 1984 |
| 22690 | { PseudoVFMSUB_VV_M8_E16_MASK, VFMSUB_VV }, // 1985 |
| 22691 | { PseudoVFMSUB_VV_M8_E32, VFMSUB_VV }, // 1986 |
| 22692 | { PseudoVFMSUB_VV_M8_E32_MASK, VFMSUB_VV }, // 1987 |
| 22693 | { PseudoVFMSUB_VV_M8_E64, VFMSUB_VV }, // 1988 |
| 22694 | { PseudoVFMSUB_VV_M8_E64_MASK, VFMSUB_VV }, // 1989 |
| 22695 | { PseudoVFMSUB_VV_MF2_E16, VFMSUB_VV }, // 1990 |
| 22696 | { PseudoVFMSUB_VV_MF2_E16_MASK, VFMSUB_VV }, // 1991 |
| 22697 | { PseudoVFMSUB_VV_MF2_E32, VFMSUB_VV }, // 1992 |
| 22698 | { PseudoVFMSUB_VV_MF2_E32_MASK, VFMSUB_VV }, // 1993 |
| 22699 | { PseudoVFMSUB_VV_MF4_E16, VFMSUB_VV }, // 1994 |
| 22700 | { PseudoVFMSUB_VV_MF4_E16_MASK, VFMSUB_VV }, // 1995 |
| 22701 | { PseudoVFMUL_VFPR16_M1_E16, VFMUL_VF }, // 1996 |
| 22702 | { PseudoVFMUL_VFPR16_M1_E16_MASK, VFMUL_VF }, // 1997 |
| 22703 | { PseudoVFMUL_VFPR16_M2_E16, VFMUL_VF }, // 1998 |
| 22704 | { PseudoVFMUL_VFPR16_M2_E16_MASK, VFMUL_VF }, // 1999 |
| 22705 | { PseudoVFMUL_VFPR16_M4_E16, VFMUL_VF }, // 2000 |
| 22706 | { PseudoVFMUL_VFPR16_M4_E16_MASK, VFMUL_VF }, // 2001 |
| 22707 | { PseudoVFMUL_VFPR16_M8_E16, VFMUL_VF }, // 2002 |
| 22708 | { PseudoVFMUL_VFPR16_M8_E16_MASK, VFMUL_VF }, // 2003 |
| 22709 | { PseudoVFMUL_VFPR16_MF2_E16, VFMUL_VF }, // 2004 |
| 22710 | { PseudoVFMUL_VFPR16_MF2_E16_MASK, VFMUL_VF }, // 2005 |
| 22711 | { PseudoVFMUL_VFPR16_MF4_E16, VFMUL_VF }, // 2006 |
| 22712 | { PseudoVFMUL_VFPR16_MF4_E16_MASK, VFMUL_VF }, // 2007 |
| 22713 | { PseudoVFMUL_VFPR32_M1_E32, VFMUL_VF }, // 2008 |
| 22714 | { PseudoVFMUL_VFPR32_M1_E32_MASK, VFMUL_VF }, // 2009 |
| 22715 | { PseudoVFMUL_VFPR32_M2_E32, VFMUL_VF }, // 2010 |
| 22716 | { PseudoVFMUL_VFPR32_M2_E32_MASK, VFMUL_VF }, // 2011 |
| 22717 | { PseudoVFMUL_VFPR32_M4_E32, VFMUL_VF }, // 2012 |
| 22718 | { PseudoVFMUL_VFPR32_M4_E32_MASK, VFMUL_VF }, // 2013 |
| 22719 | { PseudoVFMUL_VFPR32_M8_E32, VFMUL_VF }, // 2014 |
| 22720 | { PseudoVFMUL_VFPR32_M8_E32_MASK, VFMUL_VF }, // 2015 |
| 22721 | { PseudoVFMUL_VFPR32_MF2_E32, VFMUL_VF }, // 2016 |
| 22722 | { PseudoVFMUL_VFPR32_MF2_E32_MASK, VFMUL_VF }, // 2017 |
| 22723 | { PseudoVFMUL_VFPR64_M1_E64, VFMUL_VF }, // 2018 |
| 22724 | { PseudoVFMUL_VFPR64_M1_E64_MASK, VFMUL_VF }, // 2019 |
| 22725 | { PseudoVFMUL_VFPR64_M2_E64, VFMUL_VF }, // 2020 |
| 22726 | { PseudoVFMUL_VFPR64_M2_E64_MASK, VFMUL_VF }, // 2021 |
| 22727 | { PseudoVFMUL_VFPR64_M4_E64, VFMUL_VF }, // 2022 |
| 22728 | { PseudoVFMUL_VFPR64_M4_E64_MASK, VFMUL_VF }, // 2023 |
| 22729 | { PseudoVFMUL_VFPR64_M8_E64, VFMUL_VF }, // 2024 |
| 22730 | { PseudoVFMUL_VFPR64_M8_E64_MASK, VFMUL_VF }, // 2025 |
| 22731 | { PseudoVFMUL_VV_M1_E16, VFMUL_VV }, // 2026 |
| 22732 | { PseudoVFMUL_VV_M1_E16_MASK, VFMUL_VV }, // 2027 |
| 22733 | { PseudoVFMUL_VV_M1_E32, VFMUL_VV }, // 2028 |
| 22734 | { PseudoVFMUL_VV_M1_E32_MASK, VFMUL_VV }, // 2029 |
| 22735 | { PseudoVFMUL_VV_M1_E64, VFMUL_VV }, // 2030 |
| 22736 | { PseudoVFMUL_VV_M1_E64_MASK, VFMUL_VV }, // 2031 |
| 22737 | { PseudoVFMUL_VV_M2_E16, VFMUL_VV }, // 2032 |
| 22738 | { PseudoVFMUL_VV_M2_E16_MASK, VFMUL_VV }, // 2033 |
| 22739 | { PseudoVFMUL_VV_M2_E32, VFMUL_VV }, // 2034 |
| 22740 | { PseudoVFMUL_VV_M2_E32_MASK, VFMUL_VV }, // 2035 |
| 22741 | { PseudoVFMUL_VV_M2_E64, VFMUL_VV }, // 2036 |
| 22742 | { PseudoVFMUL_VV_M2_E64_MASK, VFMUL_VV }, // 2037 |
| 22743 | { PseudoVFMUL_VV_M4_E16, VFMUL_VV }, // 2038 |
| 22744 | { PseudoVFMUL_VV_M4_E16_MASK, VFMUL_VV }, // 2039 |
| 22745 | { PseudoVFMUL_VV_M4_E32, VFMUL_VV }, // 2040 |
| 22746 | { PseudoVFMUL_VV_M4_E32_MASK, VFMUL_VV }, // 2041 |
| 22747 | { PseudoVFMUL_VV_M4_E64, VFMUL_VV }, // 2042 |
| 22748 | { PseudoVFMUL_VV_M4_E64_MASK, VFMUL_VV }, // 2043 |
| 22749 | { PseudoVFMUL_VV_M8_E16, VFMUL_VV }, // 2044 |
| 22750 | { PseudoVFMUL_VV_M8_E16_MASK, VFMUL_VV }, // 2045 |
| 22751 | { PseudoVFMUL_VV_M8_E32, VFMUL_VV }, // 2046 |
| 22752 | { PseudoVFMUL_VV_M8_E32_MASK, VFMUL_VV }, // 2047 |
| 22753 | { PseudoVFMUL_VV_M8_E64, VFMUL_VV }, // 2048 |
| 22754 | { PseudoVFMUL_VV_M8_E64_MASK, VFMUL_VV }, // 2049 |
| 22755 | { PseudoVFMUL_VV_MF2_E16, VFMUL_VV }, // 2050 |
| 22756 | { PseudoVFMUL_VV_MF2_E16_MASK, VFMUL_VV }, // 2051 |
| 22757 | { PseudoVFMUL_VV_MF2_E32, VFMUL_VV }, // 2052 |
| 22758 | { PseudoVFMUL_VV_MF2_E32_MASK, VFMUL_VV }, // 2053 |
| 22759 | { PseudoVFMUL_VV_MF4_E16, VFMUL_VV }, // 2054 |
| 22760 | { PseudoVFMUL_VV_MF4_E16_MASK, VFMUL_VV }, // 2055 |
| 22761 | { PseudoVFMV_FPR16_S, VFMV_F_S }, // 2056 |
| 22762 | { PseudoVFMV_FPR32_S, VFMV_F_S }, // 2057 |
| 22763 | { PseudoVFMV_FPR64_S, VFMV_F_S }, // 2058 |
| 22764 | { PseudoVFMV_S_FPR16, VFMV_S_F }, // 2059 |
| 22765 | { PseudoVFMV_S_FPR32, VFMV_S_F }, // 2060 |
| 22766 | { PseudoVFMV_S_FPR64, VFMV_S_F }, // 2061 |
| 22767 | { PseudoVFMV_V_FPR16_M1, VFMV_V_F }, // 2062 |
| 22768 | { PseudoVFMV_V_FPR16_M2, VFMV_V_F }, // 2063 |
| 22769 | { PseudoVFMV_V_FPR16_M4, VFMV_V_F }, // 2064 |
| 22770 | { PseudoVFMV_V_FPR16_M8, VFMV_V_F }, // 2065 |
| 22771 | { PseudoVFMV_V_FPR16_MF2, VFMV_V_F }, // 2066 |
| 22772 | { PseudoVFMV_V_FPR16_MF4, VFMV_V_F }, // 2067 |
| 22773 | { PseudoVFMV_V_FPR32_M1, VFMV_V_F }, // 2068 |
| 22774 | { PseudoVFMV_V_FPR32_M2, VFMV_V_F }, // 2069 |
| 22775 | { PseudoVFMV_V_FPR32_M4, VFMV_V_F }, // 2070 |
| 22776 | { PseudoVFMV_V_FPR32_M8, VFMV_V_F }, // 2071 |
| 22777 | { PseudoVFMV_V_FPR32_MF2, VFMV_V_F }, // 2072 |
| 22778 | { PseudoVFMV_V_FPR64_M1, VFMV_V_F }, // 2073 |
| 22779 | { PseudoVFMV_V_FPR64_M2, VFMV_V_F }, // 2074 |
| 22780 | { PseudoVFMV_V_FPR64_M4, VFMV_V_F }, // 2075 |
| 22781 | { PseudoVFMV_V_FPR64_M8, VFMV_V_F }, // 2076 |
| 22782 | { PseudoVFNCVTBF16_F_F_W_M1_E16, VFNCVTBF16_F_F_W }, // 2077 |
| 22783 | { PseudoVFNCVTBF16_F_F_W_M1_E16_MASK, VFNCVTBF16_F_F_W }, // 2078 |
| 22784 | { PseudoVFNCVTBF16_F_F_W_M1_E32, VFNCVTBF16_F_F_W }, // 2079 |
| 22785 | { PseudoVFNCVTBF16_F_F_W_M1_E32_MASK, VFNCVTBF16_F_F_W }, // 2080 |
| 22786 | { PseudoVFNCVTBF16_F_F_W_M2_E16, VFNCVTBF16_F_F_W }, // 2081 |
| 22787 | { PseudoVFNCVTBF16_F_F_W_M2_E16_MASK, VFNCVTBF16_F_F_W }, // 2082 |
| 22788 | { PseudoVFNCVTBF16_F_F_W_M2_E32, VFNCVTBF16_F_F_W }, // 2083 |
| 22789 | { PseudoVFNCVTBF16_F_F_W_M2_E32_MASK, VFNCVTBF16_F_F_W }, // 2084 |
| 22790 | { PseudoVFNCVTBF16_F_F_W_M4_E16, VFNCVTBF16_F_F_W }, // 2085 |
| 22791 | { PseudoVFNCVTBF16_F_F_W_M4_E16_MASK, VFNCVTBF16_F_F_W }, // 2086 |
| 22792 | { PseudoVFNCVTBF16_F_F_W_M4_E32, VFNCVTBF16_F_F_W }, // 2087 |
| 22793 | { PseudoVFNCVTBF16_F_F_W_M4_E32_MASK, VFNCVTBF16_F_F_W }, // 2088 |
| 22794 | { PseudoVFNCVTBF16_F_F_W_MF2_E16, VFNCVTBF16_F_F_W }, // 2089 |
| 22795 | { PseudoVFNCVTBF16_F_F_W_MF2_E16_MASK, VFNCVTBF16_F_F_W }, // 2090 |
| 22796 | { PseudoVFNCVTBF16_F_F_W_MF2_E32, VFNCVTBF16_F_F_W }, // 2091 |
| 22797 | { PseudoVFNCVTBF16_F_F_W_MF2_E32_MASK, VFNCVTBF16_F_F_W }, // 2092 |
| 22798 | { PseudoVFNCVTBF16_F_F_W_MF4_E16, VFNCVTBF16_F_F_W }, // 2093 |
| 22799 | { PseudoVFNCVTBF16_F_F_W_MF4_E16_MASK, VFNCVTBF16_F_F_W }, // 2094 |
| 22800 | { PseudoVFNCVT_F_F_W_M1_E16, VFNCVT_F_F_W }, // 2095 |
| 22801 | { PseudoVFNCVT_F_F_W_M1_E16_MASK, VFNCVT_F_F_W }, // 2096 |
| 22802 | { PseudoVFNCVT_F_F_W_M1_E32, VFNCVT_F_F_W }, // 2097 |
| 22803 | { PseudoVFNCVT_F_F_W_M1_E32_MASK, VFNCVT_F_F_W }, // 2098 |
| 22804 | { PseudoVFNCVT_F_F_W_M2_E16, VFNCVT_F_F_W }, // 2099 |
| 22805 | { PseudoVFNCVT_F_F_W_M2_E16_MASK, VFNCVT_F_F_W }, // 2100 |
| 22806 | { PseudoVFNCVT_F_F_W_M2_E32, VFNCVT_F_F_W }, // 2101 |
| 22807 | { PseudoVFNCVT_F_F_W_M2_E32_MASK, VFNCVT_F_F_W }, // 2102 |
| 22808 | { PseudoVFNCVT_F_F_W_M4_E16, VFNCVT_F_F_W }, // 2103 |
| 22809 | { PseudoVFNCVT_F_F_W_M4_E16_MASK, VFNCVT_F_F_W }, // 2104 |
| 22810 | { PseudoVFNCVT_F_F_W_M4_E32, VFNCVT_F_F_W }, // 2105 |
| 22811 | { PseudoVFNCVT_F_F_W_M4_E32_MASK, VFNCVT_F_F_W }, // 2106 |
| 22812 | { PseudoVFNCVT_F_F_W_MF2_E16, VFNCVT_F_F_W }, // 2107 |
| 22813 | { PseudoVFNCVT_F_F_W_MF2_E16_MASK, VFNCVT_F_F_W }, // 2108 |
| 22814 | { PseudoVFNCVT_F_F_W_MF2_E32, VFNCVT_F_F_W }, // 2109 |
| 22815 | { PseudoVFNCVT_F_F_W_MF2_E32_MASK, VFNCVT_F_F_W }, // 2110 |
| 22816 | { PseudoVFNCVT_F_F_W_MF4_E16, VFNCVT_F_F_W }, // 2111 |
| 22817 | { PseudoVFNCVT_F_F_W_MF4_E16_MASK, VFNCVT_F_F_W }, // 2112 |
| 22818 | { PseudoVFNCVT_F_XU_W_M1_E16, VFNCVT_F_XU_W }, // 2113 |
| 22819 | { PseudoVFNCVT_F_XU_W_M1_E16_MASK, VFNCVT_F_XU_W }, // 2114 |
| 22820 | { PseudoVFNCVT_F_XU_W_M1_E32, VFNCVT_F_XU_W }, // 2115 |
| 22821 | { PseudoVFNCVT_F_XU_W_M1_E32_MASK, VFNCVT_F_XU_W }, // 2116 |
| 22822 | { PseudoVFNCVT_F_XU_W_M2_E16, VFNCVT_F_XU_W }, // 2117 |
| 22823 | { PseudoVFNCVT_F_XU_W_M2_E16_MASK, VFNCVT_F_XU_W }, // 2118 |
| 22824 | { PseudoVFNCVT_F_XU_W_M2_E32, VFNCVT_F_XU_W }, // 2119 |
| 22825 | { PseudoVFNCVT_F_XU_W_M2_E32_MASK, VFNCVT_F_XU_W }, // 2120 |
| 22826 | { PseudoVFNCVT_F_XU_W_M4_E16, VFNCVT_F_XU_W }, // 2121 |
| 22827 | { PseudoVFNCVT_F_XU_W_M4_E16_MASK, VFNCVT_F_XU_W }, // 2122 |
| 22828 | { PseudoVFNCVT_F_XU_W_M4_E32, VFNCVT_F_XU_W }, // 2123 |
| 22829 | { PseudoVFNCVT_F_XU_W_M4_E32_MASK, VFNCVT_F_XU_W }, // 2124 |
| 22830 | { PseudoVFNCVT_F_XU_W_MF2_E16, VFNCVT_F_XU_W }, // 2125 |
| 22831 | { PseudoVFNCVT_F_XU_W_MF2_E16_MASK, VFNCVT_F_XU_W }, // 2126 |
| 22832 | { PseudoVFNCVT_F_XU_W_MF2_E32, VFNCVT_F_XU_W }, // 2127 |
| 22833 | { PseudoVFNCVT_F_XU_W_MF2_E32_MASK, VFNCVT_F_XU_W }, // 2128 |
| 22834 | { PseudoVFNCVT_F_XU_W_MF4_E16, VFNCVT_F_XU_W }, // 2129 |
| 22835 | { PseudoVFNCVT_F_XU_W_MF4_E16_MASK, VFNCVT_F_XU_W }, // 2130 |
| 22836 | { PseudoVFNCVT_F_X_W_M1_E16, VFNCVT_F_X_W }, // 2131 |
| 22837 | { PseudoVFNCVT_F_X_W_M1_E16_MASK, VFNCVT_F_X_W }, // 2132 |
| 22838 | { PseudoVFNCVT_F_X_W_M1_E32, VFNCVT_F_X_W }, // 2133 |
| 22839 | { PseudoVFNCVT_F_X_W_M1_E32_MASK, VFNCVT_F_X_W }, // 2134 |
| 22840 | { PseudoVFNCVT_F_X_W_M2_E16, VFNCVT_F_X_W }, // 2135 |
| 22841 | { PseudoVFNCVT_F_X_W_M2_E16_MASK, VFNCVT_F_X_W }, // 2136 |
| 22842 | { PseudoVFNCVT_F_X_W_M2_E32, VFNCVT_F_X_W }, // 2137 |
| 22843 | { PseudoVFNCVT_F_X_W_M2_E32_MASK, VFNCVT_F_X_W }, // 2138 |
| 22844 | { PseudoVFNCVT_F_X_W_M4_E16, VFNCVT_F_X_W }, // 2139 |
| 22845 | { PseudoVFNCVT_F_X_W_M4_E16_MASK, VFNCVT_F_X_W }, // 2140 |
| 22846 | { PseudoVFNCVT_F_X_W_M4_E32, VFNCVT_F_X_W }, // 2141 |
| 22847 | { PseudoVFNCVT_F_X_W_M4_E32_MASK, VFNCVT_F_X_W }, // 2142 |
| 22848 | { PseudoVFNCVT_F_X_W_MF2_E16, VFNCVT_F_X_W }, // 2143 |
| 22849 | { PseudoVFNCVT_F_X_W_MF2_E16_MASK, VFNCVT_F_X_W }, // 2144 |
| 22850 | { PseudoVFNCVT_F_X_W_MF2_E32, VFNCVT_F_X_W }, // 2145 |
| 22851 | { PseudoVFNCVT_F_X_W_MF2_E32_MASK, VFNCVT_F_X_W }, // 2146 |
| 22852 | { PseudoVFNCVT_F_X_W_MF4_E16, VFNCVT_F_X_W }, // 2147 |
| 22853 | { PseudoVFNCVT_F_X_W_MF4_E16_MASK, VFNCVT_F_X_W }, // 2148 |
| 22854 | { PseudoVFNCVT_ROD_F_F_W_M1_E16, VFNCVT_ROD_F_F_W }, // 2149 |
| 22855 | { PseudoVFNCVT_ROD_F_F_W_M1_E16_MASK, VFNCVT_ROD_F_F_W }, // 2150 |
| 22856 | { PseudoVFNCVT_ROD_F_F_W_M1_E32, VFNCVT_ROD_F_F_W }, // 2151 |
| 22857 | { PseudoVFNCVT_ROD_F_F_W_M1_E32_MASK, VFNCVT_ROD_F_F_W }, // 2152 |
| 22858 | { PseudoVFNCVT_ROD_F_F_W_M2_E16, VFNCVT_ROD_F_F_W }, // 2153 |
| 22859 | { PseudoVFNCVT_ROD_F_F_W_M2_E16_MASK, VFNCVT_ROD_F_F_W }, // 2154 |
| 22860 | { PseudoVFNCVT_ROD_F_F_W_M2_E32, VFNCVT_ROD_F_F_W }, // 2155 |
| 22861 | { PseudoVFNCVT_ROD_F_F_W_M2_E32_MASK, VFNCVT_ROD_F_F_W }, // 2156 |
| 22862 | { PseudoVFNCVT_ROD_F_F_W_M4_E16, VFNCVT_ROD_F_F_W }, // 2157 |
| 22863 | { PseudoVFNCVT_ROD_F_F_W_M4_E16_MASK, VFNCVT_ROD_F_F_W }, // 2158 |
| 22864 | { PseudoVFNCVT_ROD_F_F_W_M4_E32, VFNCVT_ROD_F_F_W }, // 2159 |
| 22865 | { PseudoVFNCVT_ROD_F_F_W_M4_E32_MASK, VFNCVT_ROD_F_F_W }, // 2160 |
| 22866 | { PseudoVFNCVT_ROD_F_F_W_MF2_E16, VFNCVT_ROD_F_F_W }, // 2161 |
| 22867 | { PseudoVFNCVT_ROD_F_F_W_MF2_E16_MASK, VFNCVT_ROD_F_F_W }, // 2162 |
| 22868 | { PseudoVFNCVT_ROD_F_F_W_MF2_E32, VFNCVT_ROD_F_F_W }, // 2163 |
| 22869 | { PseudoVFNCVT_ROD_F_F_W_MF2_E32_MASK, VFNCVT_ROD_F_F_W }, // 2164 |
| 22870 | { PseudoVFNCVT_ROD_F_F_W_MF4_E16, VFNCVT_ROD_F_F_W }, // 2165 |
| 22871 | { PseudoVFNCVT_ROD_F_F_W_MF4_E16_MASK, VFNCVT_ROD_F_F_W }, // 2166 |
| 22872 | { PseudoVFNCVT_RTZ_XU_F_W_M1, VFNCVT_RTZ_XU_F_W }, // 2167 |
| 22873 | { PseudoVFNCVT_RTZ_XU_F_W_M1_MASK, VFNCVT_RTZ_XU_F_W }, // 2168 |
| 22874 | { PseudoVFNCVT_RTZ_XU_F_W_M2, VFNCVT_RTZ_XU_F_W }, // 2169 |
| 22875 | { PseudoVFNCVT_RTZ_XU_F_W_M2_MASK, VFNCVT_RTZ_XU_F_W }, // 2170 |
| 22876 | { PseudoVFNCVT_RTZ_XU_F_W_M4, VFNCVT_RTZ_XU_F_W }, // 2171 |
| 22877 | { PseudoVFNCVT_RTZ_XU_F_W_M4_MASK, VFNCVT_RTZ_XU_F_W }, // 2172 |
| 22878 | { PseudoVFNCVT_RTZ_XU_F_W_MF2, VFNCVT_RTZ_XU_F_W }, // 2173 |
| 22879 | { PseudoVFNCVT_RTZ_XU_F_W_MF2_MASK, VFNCVT_RTZ_XU_F_W }, // 2174 |
| 22880 | { PseudoVFNCVT_RTZ_XU_F_W_MF4, VFNCVT_RTZ_XU_F_W }, // 2175 |
| 22881 | { PseudoVFNCVT_RTZ_XU_F_W_MF4_MASK, VFNCVT_RTZ_XU_F_W }, // 2176 |
| 22882 | { PseudoVFNCVT_RTZ_XU_F_W_MF8, VFNCVT_RTZ_XU_F_W }, // 2177 |
| 22883 | { PseudoVFNCVT_RTZ_XU_F_W_MF8_MASK, VFNCVT_RTZ_XU_F_W }, // 2178 |
| 22884 | { PseudoVFNCVT_RTZ_X_F_W_M1, VFNCVT_RTZ_X_F_W }, // 2179 |
| 22885 | { PseudoVFNCVT_RTZ_X_F_W_M1_MASK, VFNCVT_RTZ_X_F_W }, // 2180 |
| 22886 | { PseudoVFNCVT_RTZ_X_F_W_M2, VFNCVT_RTZ_X_F_W }, // 2181 |
| 22887 | { PseudoVFNCVT_RTZ_X_F_W_M2_MASK, VFNCVT_RTZ_X_F_W }, // 2182 |
| 22888 | { PseudoVFNCVT_RTZ_X_F_W_M4, VFNCVT_RTZ_X_F_W }, // 2183 |
| 22889 | { PseudoVFNCVT_RTZ_X_F_W_M4_MASK, VFNCVT_RTZ_X_F_W }, // 2184 |
| 22890 | { PseudoVFNCVT_RTZ_X_F_W_MF2, VFNCVT_RTZ_X_F_W }, // 2185 |
| 22891 | { PseudoVFNCVT_RTZ_X_F_W_MF2_MASK, VFNCVT_RTZ_X_F_W }, // 2186 |
| 22892 | { PseudoVFNCVT_RTZ_X_F_W_MF4, VFNCVT_RTZ_X_F_W }, // 2187 |
| 22893 | { PseudoVFNCVT_RTZ_X_F_W_MF4_MASK, VFNCVT_RTZ_X_F_W }, // 2188 |
| 22894 | { PseudoVFNCVT_RTZ_X_F_W_MF8, VFNCVT_RTZ_X_F_W }, // 2189 |
| 22895 | { PseudoVFNCVT_RTZ_X_F_W_MF8_MASK, VFNCVT_RTZ_X_F_W }, // 2190 |
| 22896 | { PseudoVFNCVT_XU_F_W_M1, VFNCVT_XU_F_W }, // 2191 |
| 22897 | { PseudoVFNCVT_XU_F_W_M1_MASK, VFNCVT_XU_F_W }, // 2192 |
| 22898 | { PseudoVFNCVT_XU_F_W_M2, VFNCVT_XU_F_W }, // 2193 |
| 22899 | { PseudoVFNCVT_XU_F_W_M2_MASK, VFNCVT_XU_F_W }, // 2194 |
| 22900 | { PseudoVFNCVT_XU_F_W_M4, VFNCVT_XU_F_W }, // 2195 |
| 22901 | { PseudoVFNCVT_XU_F_W_M4_MASK, VFNCVT_XU_F_W }, // 2196 |
| 22902 | { PseudoVFNCVT_XU_F_W_MF2, VFNCVT_XU_F_W }, // 2197 |
| 22903 | { PseudoVFNCVT_XU_F_W_MF2_MASK, VFNCVT_XU_F_W }, // 2198 |
| 22904 | { PseudoVFNCVT_XU_F_W_MF4, VFNCVT_XU_F_W }, // 2199 |
| 22905 | { PseudoVFNCVT_XU_F_W_MF4_MASK, VFNCVT_XU_F_W }, // 2200 |
| 22906 | { PseudoVFNCVT_XU_F_W_MF8, VFNCVT_XU_F_W }, // 2201 |
| 22907 | { PseudoVFNCVT_XU_F_W_MF8_MASK, VFNCVT_XU_F_W }, // 2202 |
| 22908 | { PseudoVFNCVT_X_F_W_M1, VFNCVT_X_F_W }, // 2203 |
| 22909 | { PseudoVFNCVT_X_F_W_M1_MASK, VFNCVT_X_F_W }, // 2204 |
| 22910 | { PseudoVFNCVT_X_F_W_M2, VFNCVT_X_F_W }, // 2205 |
| 22911 | { PseudoVFNCVT_X_F_W_M2_MASK, VFNCVT_X_F_W }, // 2206 |
| 22912 | { PseudoVFNCVT_X_F_W_M4, VFNCVT_X_F_W }, // 2207 |
| 22913 | { PseudoVFNCVT_X_F_W_M4_MASK, VFNCVT_X_F_W }, // 2208 |
| 22914 | { PseudoVFNCVT_X_F_W_MF2, VFNCVT_X_F_W }, // 2209 |
| 22915 | { PseudoVFNCVT_X_F_W_MF2_MASK, VFNCVT_X_F_W }, // 2210 |
| 22916 | { PseudoVFNCVT_X_F_W_MF4, VFNCVT_X_F_W }, // 2211 |
| 22917 | { PseudoVFNCVT_X_F_W_MF4_MASK, VFNCVT_X_F_W }, // 2212 |
| 22918 | { PseudoVFNCVT_X_F_W_MF8, VFNCVT_X_F_W }, // 2213 |
| 22919 | { PseudoVFNCVT_X_F_W_MF8_MASK, VFNCVT_X_F_W }, // 2214 |
| 22920 | { PseudoVFNMACC_VFPR16_M1_E16, VFNMACC_VF }, // 2215 |
| 22921 | { PseudoVFNMACC_VFPR16_M1_E16_MASK, VFNMACC_VF }, // 2216 |
| 22922 | { PseudoVFNMACC_VFPR16_M2_E16, VFNMACC_VF }, // 2217 |
| 22923 | { PseudoVFNMACC_VFPR16_M2_E16_MASK, VFNMACC_VF }, // 2218 |
| 22924 | { PseudoVFNMACC_VFPR16_M4_E16, VFNMACC_VF }, // 2219 |
| 22925 | { PseudoVFNMACC_VFPR16_M4_E16_MASK, VFNMACC_VF }, // 2220 |
| 22926 | { PseudoVFNMACC_VFPR16_M8_E16, VFNMACC_VF }, // 2221 |
| 22927 | { PseudoVFNMACC_VFPR16_M8_E16_MASK, VFNMACC_VF }, // 2222 |
| 22928 | { PseudoVFNMACC_VFPR16_MF2_E16, VFNMACC_VF }, // 2223 |
| 22929 | { PseudoVFNMACC_VFPR16_MF2_E16_MASK, VFNMACC_VF }, // 2224 |
| 22930 | { PseudoVFNMACC_VFPR16_MF4_E16, VFNMACC_VF }, // 2225 |
| 22931 | { PseudoVFNMACC_VFPR16_MF4_E16_MASK, VFNMACC_VF }, // 2226 |
| 22932 | { PseudoVFNMACC_VFPR32_M1_E32, VFNMACC_VF }, // 2227 |
| 22933 | { PseudoVFNMACC_VFPR32_M1_E32_MASK, VFNMACC_VF }, // 2228 |
| 22934 | { PseudoVFNMACC_VFPR32_M2_E32, VFNMACC_VF }, // 2229 |
| 22935 | { PseudoVFNMACC_VFPR32_M2_E32_MASK, VFNMACC_VF }, // 2230 |
| 22936 | { PseudoVFNMACC_VFPR32_M4_E32, VFNMACC_VF }, // 2231 |
| 22937 | { PseudoVFNMACC_VFPR32_M4_E32_MASK, VFNMACC_VF }, // 2232 |
| 22938 | { PseudoVFNMACC_VFPR32_M8_E32, VFNMACC_VF }, // 2233 |
| 22939 | { PseudoVFNMACC_VFPR32_M8_E32_MASK, VFNMACC_VF }, // 2234 |
| 22940 | { PseudoVFNMACC_VFPR32_MF2_E32, VFNMACC_VF }, // 2235 |
| 22941 | { PseudoVFNMACC_VFPR32_MF2_E32_MASK, VFNMACC_VF }, // 2236 |
| 22942 | { PseudoVFNMACC_VFPR64_M1_E64, VFNMACC_VF }, // 2237 |
| 22943 | { PseudoVFNMACC_VFPR64_M1_E64_MASK, VFNMACC_VF }, // 2238 |
| 22944 | { PseudoVFNMACC_VFPR64_M2_E64, VFNMACC_VF }, // 2239 |
| 22945 | { PseudoVFNMACC_VFPR64_M2_E64_MASK, VFNMACC_VF }, // 2240 |
| 22946 | { PseudoVFNMACC_VFPR64_M4_E64, VFNMACC_VF }, // 2241 |
| 22947 | { PseudoVFNMACC_VFPR64_M4_E64_MASK, VFNMACC_VF }, // 2242 |
| 22948 | { PseudoVFNMACC_VFPR64_M8_E64, VFNMACC_VF }, // 2243 |
| 22949 | { PseudoVFNMACC_VFPR64_M8_E64_MASK, VFNMACC_VF }, // 2244 |
| 22950 | { PseudoVFNMACC_VV_M1_E16, VFNMACC_VV }, // 2245 |
| 22951 | { PseudoVFNMACC_VV_M1_E16_MASK, VFNMACC_VV }, // 2246 |
| 22952 | { PseudoVFNMACC_VV_M1_E32, VFNMACC_VV }, // 2247 |
| 22953 | { PseudoVFNMACC_VV_M1_E32_MASK, VFNMACC_VV }, // 2248 |
| 22954 | { PseudoVFNMACC_VV_M1_E64, VFNMACC_VV }, // 2249 |
| 22955 | { PseudoVFNMACC_VV_M1_E64_MASK, VFNMACC_VV }, // 2250 |
| 22956 | { PseudoVFNMACC_VV_M2_E16, VFNMACC_VV }, // 2251 |
| 22957 | { PseudoVFNMACC_VV_M2_E16_MASK, VFNMACC_VV }, // 2252 |
| 22958 | { PseudoVFNMACC_VV_M2_E32, VFNMACC_VV }, // 2253 |
| 22959 | { PseudoVFNMACC_VV_M2_E32_MASK, VFNMACC_VV }, // 2254 |
| 22960 | { PseudoVFNMACC_VV_M2_E64, VFNMACC_VV }, // 2255 |
| 22961 | { PseudoVFNMACC_VV_M2_E64_MASK, VFNMACC_VV }, // 2256 |
| 22962 | { PseudoVFNMACC_VV_M4_E16, VFNMACC_VV }, // 2257 |
| 22963 | { PseudoVFNMACC_VV_M4_E16_MASK, VFNMACC_VV }, // 2258 |
| 22964 | { PseudoVFNMACC_VV_M4_E32, VFNMACC_VV }, // 2259 |
| 22965 | { PseudoVFNMACC_VV_M4_E32_MASK, VFNMACC_VV }, // 2260 |
| 22966 | { PseudoVFNMACC_VV_M4_E64, VFNMACC_VV }, // 2261 |
| 22967 | { PseudoVFNMACC_VV_M4_E64_MASK, VFNMACC_VV }, // 2262 |
| 22968 | { PseudoVFNMACC_VV_M8_E16, VFNMACC_VV }, // 2263 |
| 22969 | { PseudoVFNMACC_VV_M8_E16_MASK, VFNMACC_VV }, // 2264 |
| 22970 | { PseudoVFNMACC_VV_M8_E32, VFNMACC_VV }, // 2265 |
| 22971 | { PseudoVFNMACC_VV_M8_E32_MASK, VFNMACC_VV }, // 2266 |
| 22972 | { PseudoVFNMACC_VV_M8_E64, VFNMACC_VV }, // 2267 |
| 22973 | { PseudoVFNMACC_VV_M8_E64_MASK, VFNMACC_VV }, // 2268 |
| 22974 | { PseudoVFNMACC_VV_MF2_E16, VFNMACC_VV }, // 2269 |
| 22975 | { PseudoVFNMACC_VV_MF2_E16_MASK, VFNMACC_VV }, // 2270 |
| 22976 | { PseudoVFNMACC_VV_MF2_E32, VFNMACC_VV }, // 2271 |
| 22977 | { PseudoVFNMACC_VV_MF2_E32_MASK, VFNMACC_VV }, // 2272 |
| 22978 | { PseudoVFNMACC_VV_MF4_E16, VFNMACC_VV }, // 2273 |
| 22979 | { PseudoVFNMACC_VV_MF4_E16_MASK, VFNMACC_VV }, // 2274 |
| 22980 | { PseudoVFNMADD_VFPR16_M1_E16, VFNMADD_VF }, // 2275 |
| 22981 | { PseudoVFNMADD_VFPR16_M1_E16_MASK, VFNMADD_VF }, // 2276 |
| 22982 | { PseudoVFNMADD_VFPR16_M2_E16, VFNMADD_VF }, // 2277 |
| 22983 | { PseudoVFNMADD_VFPR16_M2_E16_MASK, VFNMADD_VF }, // 2278 |
| 22984 | { PseudoVFNMADD_VFPR16_M4_E16, VFNMADD_VF }, // 2279 |
| 22985 | { PseudoVFNMADD_VFPR16_M4_E16_MASK, VFNMADD_VF }, // 2280 |
| 22986 | { PseudoVFNMADD_VFPR16_M8_E16, VFNMADD_VF }, // 2281 |
| 22987 | { PseudoVFNMADD_VFPR16_M8_E16_MASK, VFNMADD_VF }, // 2282 |
| 22988 | { PseudoVFNMADD_VFPR16_MF2_E16, VFNMADD_VF }, // 2283 |
| 22989 | { PseudoVFNMADD_VFPR16_MF2_E16_MASK, VFNMADD_VF }, // 2284 |
| 22990 | { PseudoVFNMADD_VFPR16_MF4_E16, VFNMADD_VF }, // 2285 |
| 22991 | { PseudoVFNMADD_VFPR16_MF4_E16_MASK, VFNMADD_VF }, // 2286 |
| 22992 | { PseudoVFNMADD_VFPR32_M1_E32, VFNMADD_VF }, // 2287 |
| 22993 | { PseudoVFNMADD_VFPR32_M1_E32_MASK, VFNMADD_VF }, // 2288 |
| 22994 | { PseudoVFNMADD_VFPR32_M2_E32, VFNMADD_VF }, // 2289 |
| 22995 | { PseudoVFNMADD_VFPR32_M2_E32_MASK, VFNMADD_VF }, // 2290 |
| 22996 | { PseudoVFNMADD_VFPR32_M4_E32, VFNMADD_VF }, // 2291 |
| 22997 | { PseudoVFNMADD_VFPR32_M4_E32_MASK, VFNMADD_VF }, // 2292 |
| 22998 | { PseudoVFNMADD_VFPR32_M8_E32, VFNMADD_VF }, // 2293 |
| 22999 | { PseudoVFNMADD_VFPR32_M8_E32_MASK, VFNMADD_VF }, // 2294 |
| 23000 | { PseudoVFNMADD_VFPR32_MF2_E32, VFNMADD_VF }, // 2295 |
| 23001 | { PseudoVFNMADD_VFPR32_MF2_E32_MASK, VFNMADD_VF }, // 2296 |
| 23002 | { PseudoVFNMADD_VFPR64_M1_E64, VFNMADD_VF }, // 2297 |
| 23003 | { PseudoVFNMADD_VFPR64_M1_E64_MASK, VFNMADD_VF }, // 2298 |
| 23004 | { PseudoVFNMADD_VFPR64_M2_E64, VFNMADD_VF }, // 2299 |
| 23005 | { PseudoVFNMADD_VFPR64_M2_E64_MASK, VFNMADD_VF }, // 2300 |
| 23006 | { PseudoVFNMADD_VFPR64_M4_E64, VFNMADD_VF }, // 2301 |
| 23007 | { PseudoVFNMADD_VFPR64_M4_E64_MASK, VFNMADD_VF }, // 2302 |
| 23008 | { PseudoVFNMADD_VFPR64_M8_E64, VFNMADD_VF }, // 2303 |
| 23009 | { PseudoVFNMADD_VFPR64_M8_E64_MASK, VFNMADD_VF }, // 2304 |
| 23010 | { PseudoVFNMADD_VV_M1_E16, VFNMADD_VV }, // 2305 |
| 23011 | { PseudoVFNMADD_VV_M1_E16_MASK, VFNMADD_VV }, // 2306 |
| 23012 | { PseudoVFNMADD_VV_M1_E32, VFNMADD_VV }, // 2307 |
| 23013 | { PseudoVFNMADD_VV_M1_E32_MASK, VFNMADD_VV }, // 2308 |
| 23014 | { PseudoVFNMADD_VV_M1_E64, VFNMADD_VV }, // 2309 |
| 23015 | { PseudoVFNMADD_VV_M1_E64_MASK, VFNMADD_VV }, // 2310 |
| 23016 | { PseudoVFNMADD_VV_M2_E16, VFNMADD_VV }, // 2311 |
| 23017 | { PseudoVFNMADD_VV_M2_E16_MASK, VFNMADD_VV }, // 2312 |
| 23018 | { PseudoVFNMADD_VV_M2_E32, VFNMADD_VV }, // 2313 |
| 23019 | { PseudoVFNMADD_VV_M2_E32_MASK, VFNMADD_VV }, // 2314 |
| 23020 | { PseudoVFNMADD_VV_M2_E64, VFNMADD_VV }, // 2315 |
| 23021 | { PseudoVFNMADD_VV_M2_E64_MASK, VFNMADD_VV }, // 2316 |
| 23022 | { PseudoVFNMADD_VV_M4_E16, VFNMADD_VV }, // 2317 |
| 23023 | { PseudoVFNMADD_VV_M4_E16_MASK, VFNMADD_VV }, // 2318 |
| 23024 | { PseudoVFNMADD_VV_M4_E32, VFNMADD_VV }, // 2319 |
| 23025 | { PseudoVFNMADD_VV_M4_E32_MASK, VFNMADD_VV }, // 2320 |
| 23026 | { PseudoVFNMADD_VV_M4_E64, VFNMADD_VV }, // 2321 |
| 23027 | { PseudoVFNMADD_VV_M4_E64_MASK, VFNMADD_VV }, // 2322 |
| 23028 | { PseudoVFNMADD_VV_M8_E16, VFNMADD_VV }, // 2323 |
| 23029 | { PseudoVFNMADD_VV_M8_E16_MASK, VFNMADD_VV }, // 2324 |
| 23030 | { PseudoVFNMADD_VV_M8_E32, VFNMADD_VV }, // 2325 |
| 23031 | { PseudoVFNMADD_VV_M8_E32_MASK, VFNMADD_VV }, // 2326 |
| 23032 | { PseudoVFNMADD_VV_M8_E64, VFNMADD_VV }, // 2327 |
| 23033 | { PseudoVFNMADD_VV_M8_E64_MASK, VFNMADD_VV }, // 2328 |
| 23034 | { PseudoVFNMADD_VV_MF2_E16, VFNMADD_VV }, // 2329 |
| 23035 | { PseudoVFNMADD_VV_MF2_E16_MASK, VFNMADD_VV }, // 2330 |
| 23036 | { PseudoVFNMADD_VV_MF2_E32, VFNMADD_VV }, // 2331 |
| 23037 | { PseudoVFNMADD_VV_MF2_E32_MASK, VFNMADD_VV }, // 2332 |
| 23038 | { PseudoVFNMADD_VV_MF4_E16, VFNMADD_VV }, // 2333 |
| 23039 | { PseudoVFNMADD_VV_MF4_E16_MASK, VFNMADD_VV }, // 2334 |
| 23040 | { PseudoVFNMSAC_VFPR16_M1_E16, VFNMSAC_VF }, // 2335 |
| 23041 | { PseudoVFNMSAC_VFPR16_M1_E16_MASK, VFNMSAC_VF }, // 2336 |
| 23042 | { PseudoVFNMSAC_VFPR16_M2_E16, VFNMSAC_VF }, // 2337 |
| 23043 | { PseudoVFNMSAC_VFPR16_M2_E16_MASK, VFNMSAC_VF }, // 2338 |
| 23044 | { PseudoVFNMSAC_VFPR16_M4_E16, VFNMSAC_VF }, // 2339 |
| 23045 | { PseudoVFNMSAC_VFPR16_M4_E16_MASK, VFNMSAC_VF }, // 2340 |
| 23046 | { PseudoVFNMSAC_VFPR16_M8_E16, VFNMSAC_VF }, // 2341 |
| 23047 | { PseudoVFNMSAC_VFPR16_M8_E16_MASK, VFNMSAC_VF }, // 2342 |
| 23048 | { PseudoVFNMSAC_VFPR16_MF2_E16, VFNMSAC_VF }, // 2343 |
| 23049 | { PseudoVFNMSAC_VFPR16_MF2_E16_MASK, VFNMSAC_VF }, // 2344 |
| 23050 | { PseudoVFNMSAC_VFPR16_MF4_E16, VFNMSAC_VF }, // 2345 |
| 23051 | { PseudoVFNMSAC_VFPR16_MF4_E16_MASK, VFNMSAC_VF }, // 2346 |
| 23052 | { PseudoVFNMSAC_VFPR32_M1_E32, VFNMSAC_VF }, // 2347 |
| 23053 | { PseudoVFNMSAC_VFPR32_M1_E32_MASK, VFNMSAC_VF }, // 2348 |
| 23054 | { PseudoVFNMSAC_VFPR32_M2_E32, VFNMSAC_VF }, // 2349 |
| 23055 | { PseudoVFNMSAC_VFPR32_M2_E32_MASK, VFNMSAC_VF }, // 2350 |
| 23056 | { PseudoVFNMSAC_VFPR32_M4_E32, VFNMSAC_VF }, // 2351 |
| 23057 | { PseudoVFNMSAC_VFPR32_M4_E32_MASK, VFNMSAC_VF }, // 2352 |
| 23058 | { PseudoVFNMSAC_VFPR32_M8_E32, VFNMSAC_VF }, // 2353 |
| 23059 | { PseudoVFNMSAC_VFPR32_M8_E32_MASK, VFNMSAC_VF }, // 2354 |
| 23060 | { PseudoVFNMSAC_VFPR32_MF2_E32, VFNMSAC_VF }, // 2355 |
| 23061 | { PseudoVFNMSAC_VFPR32_MF2_E32_MASK, VFNMSAC_VF }, // 2356 |
| 23062 | { PseudoVFNMSAC_VFPR64_M1_E64, VFNMSAC_VF }, // 2357 |
| 23063 | { PseudoVFNMSAC_VFPR64_M1_E64_MASK, VFNMSAC_VF }, // 2358 |
| 23064 | { PseudoVFNMSAC_VFPR64_M2_E64, VFNMSAC_VF }, // 2359 |
| 23065 | { PseudoVFNMSAC_VFPR64_M2_E64_MASK, VFNMSAC_VF }, // 2360 |
| 23066 | { PseudoVFNMSAC_VFPR64_M4_E64, VFNMSAC_VF }, // 2361 |
| 23067 | { PseudoVFNMSAC_VFPR64_M4_E64_MASK, VFNMSAC_VF }, // 2362 |
| 23068 | { PseudoVFNMSAC_VFPR64_M8_E64, VFNMSAC_VF }, // 2363 |
| 23069 | { PseudoVFNMSAC_VFPR64_M8_E64_MASK, VFNMSAC_VF }, // 2364 |
| 23070 | { PseudoVFNMSAC_VV_M1_E16, VFNMSAC_VV }, // 2365 |
| 23071 | { PseudoVFNMSAC_VV_M1_E16_MASK, VFNMSAC_VV }, // 2366 |
| 23072 | { PseudoVFNMSAC_VV_M1_E32, VFNMSAC_VV }, // 2367 |
| 23073 | { PseudoVFNMSAC_VV_M1_E32_MASK, VFNMSAC_VV }, // 2368 |
| 23074 | { PseudoVFNMSAC_VV_M1_E64, VFNMSAC_VV }, // 2369 |
| 23075 | { PseudoVFNMSAC_VV_M1_E64_MASK, VFNMSAC_VV }, // 2370 |
| 23076 | { PseudoVFNMSAC_VV_M2_E16, VFNMSAC_VV }, // 2371 |
| 23077 | { PseudoVFNMSAC_VV_M2_E16_MASK, VFNMSAC_VV }, // 2372 |
| 23078 | { PseudoVFNMSAC_VV_M2_E32, VFNMSAC_VV }, // 2373 |
| 23079 | { PseudoVFNMSAC_VV_M2_E32_MASK, VFNMSAC_VV }, // 2374 |
| 23080 | { PseudoVFNMSAC_VV_M2_E64, VFNMSAC_VV }, // 2375 |
| 23081 | { PseudoVFNMSAC_VV_M2_E64_MASK, VFNMSAC_VV }, // 2376 |
| 23082 | { PseudoVFNMSAC_VV_M4_E16, VFNMSAC_VV }, // 2377 |
| 23083 | { PseudoVFNMSAC_VV_M4_E16_MASK, VFNMSAC_VV }, // 2378 |
| 23084 | { PseudoVFNMSAC_VV_M4_E32, VFNMSAC_VV }, // 2379 |
| 23085 | { PseudoVFNMSAC_VV_M4_E32_MASK, VFNMSAC_VV }, // 2380 |
| 23086 | { PseudoVFNMSAC_VV_M4_E64, VFNMSAC_VV }, // 2381 |
| 23087 | { PseudoVFNMSAC_VV_M4_E64_MASK, VFNMSAC_VV }, // 2382 |
| 23088 | { PseudoVFNMSAC_VV_M8_E16, VFNMSAC_VV }, // 2383 |
| 23089 | { PseudoVFNMSAC_VV_M8_E16_MASK, VFNMSAC_VV }, // 2384 |
| 23090 | { PseudoVFNMSAC_VV_M8_E32, VFNMSAC_VV }, // 2385 |
| 23091 | { PseudoVFNMSAC_VV_M8_E32_MASK, VFNMSAC_VV }, // 2386 |
| 23092 | { PseudoVFNMSAC_VV_M8_E64, VFNMSAC_VV }, // 2387 |
| 23093 | { PseudoVFNMSAC_VV_M8_E64_MASK, VFNMSAC_VV }, // 2388 |
| 23094 | { PseudoVFNMSAC_VV_MF2_E16, VFNMSAC_VV }, // 2389 |
| 23095 | { PseudoVFNMSAC_VV_MF2_E16_MASK, VFNMSAC_VV }, // 2390 |
| 23096 | { PseudoVFNMSAC_VV_MF2_E32, VFNMSAC_VV }, // 2391 |
| 23097 | { PseudoVFNMSAC_VV_MF2_E32_MASK, VFNMSAC_VV }, // 2392 |
| 23098 | { PseudoVFNMSAC_VV_MF4_E16, VFNMSAC_VV }, // 2393 |
| 23099 | { PseudoVFNMSAC_VV_MF4_E16_MASK, VFNMSAC_VV }, // 2394 |
| 23100 | { PseudoVFNMSUB_VFPR16_M1_E16, VFNMSUB_VF }, // 2395 |
| 23101 | { PseudoVFNMSUB_VFPR16_M1_E16_MASK, VFNMSUB_VF }, // 2396 |
| 23102 | { PseudoVFNMSUB_VFPR16_M2_E16, VFNMSUB_VF }, // 2397 |
| 23103 | { PseudoVFNMSUB_VFPR16_M2_E16_MASK, VFNMSUB_VF }, // 2398 |
| 23104 | { PseudoVFNMSUB_VFPR16_M4_E16, VFNMSUB_VF }, // 2399 |
| 23105 | { PseudoVFNMSUB_VFPR16_M4_E16_MASK, VFNMSUB_VF }, // 2400 |
| 23106 | { PseudoVFNMSUB_VFPR16_M8_E16, VFNMSUB_VF }, // 2401 |
| 23107 | { PseudoVFNMSUB_VFPR16_M8_E16_MASK, VFNMSUB_VF }, // 2402 |
| 23108 | { PseudoVFNMSUB_VFPR16_MF2_E16, VFNMSUB_VF }, // 2403 |
| 23109 | { PseudoVFNMSUB_VFPR16_MF2_E16_MASK, VFNMSUB_VF }, // 2404 |
| 23110 | { PseudoVFNMSUB_VFPR16_MF4_E16, VFNMSUB_VF }, // 2405 |
| 23111 | { PseudoVFNMSUB_VFPR16_MF4_E16_MASK, VFNMSUB_VF }, // 2406 |
| 23112 | { PseudoVFNMSUB_VFPR32_M1_E32, VFNMSUB_VF }, // 2407 |
| 23113 | { PseudoVFNMSUB_VFPR32_M1_E32_MASK, VFNMSUB_VF }, // 2408 |
| 23114 | { PseudoVFNMSUB_VFPR32_M2_E32, VFNMSUB_VF }, // 2409 |
| 23115 | { PseudoVFNMSUB_VFPR32_M2_E32_MASK, VFNMSUB_VF }, // 2410 |
| 23116 | { PseudoVFNMSUB_VFPR32_M4_E32, VFNMSUB_VF }, // 2411 |
| 23117 | { PseudoVFNMSUB_VFPR32_M4_E32_MASK, VFNMSUB_VF }, // 2412 |
| 23118 | { PseudoVFNMSUB_VFPR32_M8_E32, VFNMSUB_VF }, // 2413 |
| 23119 | { PseudoVFNMSUB_VFPR32_M8_E32_MASK, VFNMSUB_VF }, // 2414 |
| 23120 | { PseudoVFNMSUB_VFPR32_MF2_E32, VFNMSUB_VF }, // 2415 |
| 23121 | { PseudoVFNMSUB_VFPR32_MF2_E32_MASK, VFNMSUB_VF }, // 2416 |
| 23122 | { PseudoVFNMSUB_VFPR64_M1_E64, VFNMSUB_VF }, // 2417 |
| 23123 | { PseudoVFNMSUB_VFPR64_M1_E64_MASK, VFNMSUB_VF }, // 2418 |
| 23124 | { PseudoVFNMSUB_VFPR64_M2_E64, VFNMSUB_VF }, // 2419 |
| 23125 | { PseudoVFNMSUB_VFPR64_M2_E64_MASK, VFNMSUB_VF }, // 2420 |
| 23126 | { PseudoVFNMSUB_VFPR64_M4_E64, VFNMSUB_VF }, // 2421 |
| 23127 | { PseudoVFNMSUB_VFPR64_M4_E64_MASK, VFNMSUB_VF }, // 2422 |
| 23128 | { PseudoVFNMSUB_VFPR64_M8_E64, VFNMSUB_VF }, // 2423 |
| 23129 | { PseudoVFNMSUB_VFPR64_M8_E64_MASK, VFNMSUB_VF }, // 2424 |
| 23130 | { PseudoVFNMSUB_VV_M1_E16, VFNMSUB_VV }, // 2425 |
| 23131 | { PseudoVFNMSUB_VV_M1_E16_MASK, VFNMSUB_VV }, // 2426 |
| 23132 | { PseudoVFNMSUB_VV_M1_E32, VFNMSUB_VV }, // 2427 |
| 23133 | { PseudoVFNMSUB_VV_M1_E32_MASK, VFNMSUB_VV }, // 2428 |
| 23134 | { PseudoVFNMSUB_VV_M1_E64, VFNMSUB_VV }, // 2429 |
| 23135 | { PseudoVFNMSUB_VV_M1_E64_MASK, VFNMSUB_VV }, // 2430 |
| 23136 | { PseudoVFNMSUB_VV_M2_E16, VFNMSUB_VV }, // 2431 |
| 23137 | { PseudoVFNMSUB_VV_M2_E16_MASK, VFNMSUB_VV }, // 2432 |
| 23138 | { PseudoVFNMSUB_VV_M2_E32, VFNMSUB_VV }, // 2433 |
| 23139 | { PseudoVFNMSUB_VV_M2_E32_MASK, VFNMSUB_VV }, // 2434 |
| 23140 | { PseudoVFNMSUB_VV_M2_E64, VFNMSUB_VV }, // 2435 |
| 23141 | { PseudoVFNMSUB_VV_M2_E64_MASK, VFNMSUB_VV }, // 2436 |
| 23142 | { PseudoVFNMSUB_VV_M4_E16, VFNMSUB_VV }, // 2437 |
| 23143 | { PseudoVFNMSUB_VV_M4_E16_MASK, VFNMSUB_VV }, // 2438 |
| 23144 | { PseudoVFNMSUB_VV_M4_E32, VFNMSUB_VV }, // 2439 |
| 23145 | { PseudoVFNMSUB_VV_M4_E32_MASK, VFNMSUB_VV }, // 2440 |
| 23146 | { PseudoVFNMSUB_VV_M4_E64, VFNMSUB_VV }, // 2441 |
| 23147 | { PseudoVFNMSUB_VV_M4_E64_MASK, VFNMSUB_VV }, // 2442 |
| 23148 | { PseudoVFNMSUB_VV_M8_E16, VFNMSUB_VV }, // 2443 |
| 23149 | { PseudoVFNMSUB_VV_M8_E16_MASK, VFNMSUB_VV }, // 2444 |
| 23150 | { PseudoVFNMSUB_VV_M8_E32, VFNMSUB_VV }, // 2445 |
| 23151 | { PseudoVFNMSUB_VV_M8_E32_MASK, VFNMSUB_VV }, // 2446 |
| 23152 | { PseudoVFNMSUB_VV_M8_E64, VFNMSUB_VV }, // 2447 |
| 23153 | { PseudoVFNMSUB_VV_M8_E64_MASK, VFNMSUB_VV }, // 2448 |
| 23154 | { PseudoVFNMSUB_VV_MF2_E16, VFNMSUB_VV }, // 2449 |
| 23155 | { PseudoVFNMSUB_VV_MF2_E16_MASK, VFNMSUB_VV }, // 2450 |
| 23156 | { PseudoVFNMSUB_VV_MF2_E32, VFNMSUB_VV }, // 2451 |
| 23157 | { PseudoVFNMSUB_VV_MF2_E32_MASK, VFNMSUB_VV }, // 2452 |
| 23158 | { PseudoVFNMSUB_VV_MF4_E16, VFNMSUB_VV }, // 2453 |
| 23159 | { PseudoVFNMSUB_VV_MF4_E16_MASK, VFNMSUB_VV }, // 2454 |
| 23160 | { PseudoVFRDIV_VFPR16_M1_E16, VFRDIV_VF }, // 2455 |
| 23161 | { PseudoVFRDIV_VFPR16_M1_E16_MASK, VFRDIV_VF }, // 2456 |
| 23162 | { PseudoVFRDIV_VFPR16_M2_E16, VFRDIV_VF }, // 2457 |
| 23163 | { PseudoVFRDIV_VFPR16_M2_E16_MASK, VFRDIV_VF }, // 2458 |
| 23164 | { PseudoVFRDIV_VFPR16_M4_E16, VFRDIV_VF }, // 2459 |
| 23165 | { PseudoVFRDIV_VFPR16_M4_E16_MASK, VFRDIV_VF }, // 2460 |
| 23166 | { PseudoVFRDIV_VFPR16_M8_E16, VFRDIV_VF }, // 2461 |
| 23167 | { PseudoVFRDIV_VFPR16_M8_E16_MASK, VFRDIV_VF }, // 2462 |
| 23168 | { PseudoVFRDIV_VFPR16_MF2_E16, VFRDIV_VF }, // 2463 |
| 23169 | { PseudoVFRDIV_VFPR16_MF2_E16_MASK, VFRDIV_VF }, // 2464 |
| 23170 | { PseudoVFRDIV_VFPR16_MF4_E16, VFRDIV_VF }, // 2465 |
| 23171 | { PseudoVFRDIV_VFPR16_MF4_E16_MASK, VFRDIV_VF }, // 2466 |
| 23172 | { PseudoVFRDIV_VFPR32_M1_E32, VFRDIV_VF }, // 2467 |
| 23173 | { PseudoVFRDIV_VFPR32_M1_E32_MASK, VFRDIV_VF }, // 2468 |
| 23174 | { PseudoVFRDIV_VFPR32_M2_E32, VFRDIV_VF }, // 2469 |
| 23175 | { PseudoVFRDIV_VFPR32_M2_E32_MASK, VFRDIV_VF }, // 2470 |
| 23176 | { PseudoVFRDIV_VFPR32_M4_E32, VFRDIV_VF }, // 2471 |
| 23177 | { PseudoVFRDIV_VFPR32_M4_E32_MASK, VFRDIV_VF }, // 2472 |
| 23178 | { PseudoVFRDIV_VFPR32_M8_E32, VFRDIV_VF }, // 2473 |
| 23179 | { PseudoVFRDIV_VFPR32_M8_E32_MASK, VFRDIV_VF }, // 2474 |
| 23180 | { PseudoVFRDIV_VFPR32_MF2_E32, VFRDIV_VF }, // 2475 |
| 23181 | { PseudoVFRDIV_VFPR32_MF2_E32_MASK, VFRDIV_VF }, // 2476 |
| 23182 | { PseudoVFRDIV_VFPR64_M1_E64, VFRDIV_VF }, // 2477 |
| 23183 | { PseudoVFRDIV_VFPR64_M1_E64_MASK, VFRDIV_VF }, // 2478 |
| 23184 | { PseudoVFRDIV_VFPR64_M2_E64, VFRDIV_VF }, // 2479 |
| 23185 | { PseudoVFRDIV_VFPR64_M2_E64_MASK, VFRDIV_VF }, // 2480 |
| 23186 | { PseudoVFRDIV_VFPR64_M4_E64, VFRDIV_VF }, // 2481 |
| 23187 | { PseudoVFRDIV_VFPR64_M4_E64_MASK, VFRDIV_VF }, // 2482 |
| 23188 | { PseudoVFRDIV_VFPR64_M8_E64, VFRDIV_VF }, // 2483 |
| 23189 | { PseudoVFRDIV_VFPR64_M8_E64_MASK, VFRDIV_VF }, // 2484 |
| 23190 | { PseudoVFREC7_V_M1_E16, VFREC7_V }, // 2485 |
| 23191 | { PseudoVFREC7_V_M1_E16_MASK, VFREC7_V }, // 2486 |
| 23192 | { PseudoVFREC7_V_M1_E32, VFREC7_V }, // 2487 |
| 23193 | { PseudoVFREC7_V_M1_E32_MASK, VFREC7_V }, // 2488 |
| 23194 | { PseudoVFREC7_V_M1_E64, VFREC7_V }, // 2489 |
| 23195 | { PseudoVFREC7_V_M1_E64_MASK, VFREC7_V }, // 2490 |
| 23196 | { PseudoVFREC7_V_M2_E16, VFREC7_V }, // 2491 |
| 23197 | { PseudoVFREC7_V_M2_E16_MASK, VFREC7_V }, // 2492 |
| 23198 | { PseudoVFREC7_V_M2_E32, VFREC7_V }, // 2493 |
| 23199 | { PseudoVFREC7_V_M2_E32_MASK, VFREC7_V }, // 2494 |
| 23200 | { PseudoVFREC7_V_M2_E64, VFREC7_V }, // 2495 |
| 23201 | { PseudoVFREC7_V_M2_E64_MASK, VFREC7_V }, // 2496 |
| 23202 | { PseudoVFREC7_V_M4_E16, VFREC7_V }, // 2497 |
| 23203 | { PseudoVFREC7_V_M4_E16_MASK, VFREC7_V }, // 2498 |
| 23204 | { PseudoVFREC7_V_M4_E32, VFREC7_V }, // 2499 |
| 23205 | { PseudoVFREC7_V_M4_E32_MASK, VFREC7_V }, // 2500 |
| 23206 | { PseudoVFREC7_V_M4_E64, VFREC7_V }, // 2501 |
| 23207 | { PseudoVFREC7_V_M4_E64_MASK, VFREC7_V }, // 2502 |
| 23208 | { PseudoVFREC7_V_M8_E16, VFREC7_V }, // 2503 |
| 23209 | { PseudoVFREC7_V_M8_E16_MASK, VFREC7_V }, // 2504 |
| 23210 | { PseudoVFREC7_V_M8_E32, VFREC7_V }, // 2505 |
| 23211 | { PseudoVFREC7_V_M8_E32_MASK, VFREC7_V }, // 2506 |
| 23212 | { PseudoVFREC7_V_M8_E64, VFREC7_V }, // 2507 |
| 23213 | { PseudoVFREC7_V_M8_E64_MASK, VFREC7_V }, // 2508 |
| 23214 | { PseudoVFREC7_V_MF2_E16, VFREC7_V }, // 2509 |
| 23215 | { PseudoVFREC7_V_MF2_E16_MASK, VFREC7_V }, // 2510 |
| 23216 | { PseudoVFREC7_V_MF2_E32, VFREC7_V }, // 2511 |
| 23217 | { PseudoVFREC7_V_MF2_E32_MASK, VFREC7_V }, // 2512 |
| 23218 | { PseudoVFREC7_V_MF4_E16, VFREC7_V }, // 2513 |
| 23219 | { PseudoVFREC7_V_MF4_E16_MASK, VFREC7_V }, // 2514 |
| 23220 | { PseudoVFREDMAX_VS_M1_E16, VFREDMAX_VS }, // 2515 |
| 23221 | { PseudoVFREDMAX_VS_M1_E16_MASK, VFREDMAX_VS }, // 2516 |
| 23222 | { PseudoVFREDMAX_VS_M1_E32, VFREDMAX_VS }, // 2517 |
| 23223 | { PseudoVFREDMAX_VS_M1_E32_MASK, VFREDMAX_VS }, // 2518 |
| 23224 | { PseudoVFREDMAX_VS_M1_E64, VFREDMAX_VS }, // 2519 |
| 23225 | { PseudoVFREDMAX_VS_M1_E64_MASK, VFREDMAX_VS }, // 2520 |
| 23226 | { PseudoVFREDMAX_VS_M2_E16, VFREDMAX_VS }, // 2521 |
| 23227 | { PseudoVFREDMAX_VS_M2_E16_MASK, VFREDMAX_VS }, // 2522 |
| 23228 | { PseudoVFREDMAX_VS_M2_E32, VFREDMAX_VS }, // 2523 |
| 23229 | { PseudoVFREDMAX_VS_M2_E32_MASK, VFREDMAX_VS }, // 2524 |
| 23230 | { PseudoVFREDMAX_VS_M2_E64, VFREDMAX_VS }, // 2525 |
| 23231 | { PseudoVFREDMAX_VS_M2_E64_MASK, VFREDMAX_VS }, // 2526 |
| 23232 | { PseudoVFREDMAX_VS_M4_E16, VFREDMAX_VS }, // 2527 |
| 23233 | { PseudoVFREDMAX_VS_M4_E16_MASK, VFREDMAX_VS }, // 2528 |
| 23234 | { PseudoVFREDMAX_VS_M4_E32, VFREDMAX_VS }, // 2529 |
| 23235 | { PseudoVFREDMAX_VS_M4_E32_MASK, VFREDMAX_VS }, // 2530 |
| 23236 | { PseudoVFREDMAX_VS_M4_E64, VFREDMAX_VS }, // 2531 |
| 23237 | { PseudoVFREDMAX_VS_M4_E64_MASK, VFREDMAX_VS }, // 2532 |
| 23238 | { PseudoVFREDMAX_VS_M8_E16, VFREDMAX_VS }, // 2533 |
| 23239 | { PseudoVFREDMAX_VS_M8_E16_MASK, VFREDMAX_VS }, // 2534 |
| 23240 | { PseudoVFREDMAX_VS_M8_E32, VFREDMAX_VS }, // 2535 |
| 23241 | { PseudoVFREDMAX_VS_M8_E32_MASK, VFREDMAX_VS }, // 2536 |
| 23242 | { PseudoVFREDMAX_VS_M8_E64, VFREDMAX_VS }, // 2537 |
| 23243 | { PseudoVFREDMAX_VS_M8_E64_MASK, VFREDMAX_VS }, // 2538 |
| 23244 | { PseudoVFREDMAX_VS_MF2_E16, VFREDMAX_VS }, // 2539 |
| 23245 | { PseudoVFREDMAX_VS_MF2_E16_MASK, VFREDMAX_VS }, // 2540 |
| 23246 | { PseudoVFREDMAX_VS_MF2_E32, VFREDMAX_VS }, // 2541 |
| 23247 | { PseudoVFREDMAX_VS_MF2_E32_MASK, VFREDMAX_VS }, // 2542 |
| 23248 | { PseudoVFREDMAX_VS_MF4_E16, VFREDMAX_VS }, // 2543 |
| 23249 | { PseudoVFREDMAX_VS_MF4_E16_MASK, VFREDMAX_VS }, // 2544 |
| 23250 | { PseudoVFREDMIN_VS_M1_E16, VFREDMIN_VS }, // 2545 |
| 23251 | { PseudoVFREDMIN_VS_M1_E16_MASK, VFREDMIN_VS }, // 2546 |
| 23252 | { PseudoVFREDMIN_VS_M1_E32, VFREDMIN_VS }, // 2547 |
| 23253 | { PseudoVFREDMIN_VS_M1_E32_MASK, VFREDMIN_VS }, // 2548 |
| 23254 | { PseudoVFREDMIN_VS_M1_E64, VFREDMIN_VS }, // 2549 |
| 23255 | { PseudoVFREDMIN_VS_M1_E64_MASK, VFREDMIN_VS }, // 2550 |
| 23256 | { PseudoVFREDMIN_VS_M2_E16, VFREDMIN_VS }, // 2551 |
| 23257 | { PseudoVFREDMIN_VS_M2_E16_MASK, VFREDMIN_VS }, // 2552 |
| 23258 | { PseudoVFREDMIN_VS_M2_E32, VFREDMIN_VS }, // 2553 |
| 23259 | { PseudoVFREDMIN_VS_M2_E32_MASK, VFREDMIN_VS }, // 2554 |
| 23260 | { PseudoVFREDMIN_VS_M2_E64, VFREDMIN_VS }, // 2555 |
| 23261 | { PseudoVFREDMIN_VS_M2_E64_MASK, VFREDMIN_VS }, // 2556 |
| 23262 | { PseudoVFREDMIN_VS_M4_E16, VFREDMIN_VS }, // 2557 |
| 23263 | { PseudoVFREDMIN_VS_M4_E16_MASK, VFREDMIN_VS }, // 2558 |
| 23264 | { PseudoVFREDMIN_VS_M4_E32, VFREDMIN_VS }, // 2559 |
| 23265 | { PseudoVFREDMIN_VS_M4_E32_MASK, VFREDMIN_VS }, // 2560 |
| 23266 | { PseudoVFREDMIN_VS_M4_E64, VFREDMIN_VS }, // 2561 |
| 23267 | { PseudoVFREDMIN_VS_M4_E64_MASK, VFREDMIN_VS }, // 2562 |
| 23268 | { PseudoVFREDMIN_VS_M8_E16, VFREDMIN_VS }, // 2563 |
| 23269 | { PseudoVFREDMIN_VS_M8_E16_MASK, VFREDMIN_VS }, // 2564 |
| 23270 | { PseudoVFREDMIN_VS_M8_E32, VFREDMIN_VS }, // 2565 |
| 23271 | { PseudoVFREDMIN_VS_M8_E32_MASK, VFREDMIN_VS }, // 2566 |
| 23272 | { PseudoVFREDMIN_VS_M8_E64, VFREDMIN_VS }, // 2567 |
| 23273 | { PseudoVFREDMIN_VS_M8_E64_MASK, VFREDMIN_VS }, // 2568 |
| 23274 | { PseudoVFREDMIN_VS_MF2_E16, VFREDMIN_VS }, // 2569 |
| 23275 | { PseudoVFREDMIN_VS_MF2_E16_MASK, VFREDMIN_VS }, // 2570 |
| 23276 | { PseudoVFREDMIN_VS_MF2_E32, VFREDMIN_VS }, // 2571 |
| 23277 | { PseudoVFREDMIN_VS_MF2_E32_MASK, VFREDMIN_VS }, // 2572 |
| 23278 | { PseudoVFREDMIN_VS_MF4_E16, VFREDMIN_VS }, // 2573 |
| 23279 | { PseudoVFREDMIN_VS_MF4_E16_MASK, VFREDMIN_VS }, // 2574 |
| 23280 | { PseudoVFREDOSUM_VS_M1_E16, VFREDOSUM_VS }, // 2575 |
| 23281 | { PseudoVFREDOSUM_VS_M1_E16_MASK, VFREDOSUM_VS }, // 2576 |
| 23282 | { PseudoVFREDOSUM_VS_M1_E32, VFREDOSUM_VS }, // 2577 |
| 23283 | { PseudoVFREDOSUM_VS_M1_E32_MASK, VFREDOSUM_VS }, // 2578 |
| 23284 | { PseudoVFREDOSUM_VS_M1_E64, VFREDOSUM_VS }, // 2579 |
| 23285 | { PseudoVFREDOSUM_VS_M1_E64_MASK, VFREDOSUM_VS }, // 2580 |
| 23286 | { PseudoVFREDOSUM_VS_M2_E16, VFREDOSUM_VS }, // 2581 |
| 23287 | { PseudoVFREDOSUM_VS_M2_E16_MASK, VFREDOSUM_VS }, // 2582 |
| 23288 | { PseudoVFREDOSUM_VS_M2_E32, VFREDOSUM_VS }, // 2583 |
| 23289 | { PseudoVFREDOSUM_VS_M2_E32_MASK, VFREDOSUM_VS }, // 2584 |
| 23290 | { PseudoVFREDOSUM_VS_M2_E64, VFREDOSUM_VS }, // 2585 |
| 23291 | { PseudoVFREDOSUM_VS_M2_E64_MASK, VFREDOSUM_VS }, // 2586 |
| 23292 | { PseudoVFREDOSUM_VS_M4_E16, VFREDOSUM_VS }, // 2587 |
| 23293 | { PseudoVFREDOSUM_VS_M4_E16_MASK, VFREDOSUM_VS }, // 2588 |
| 23294 | { PseudoVFREDOSUM_VS_M4_E32, VFREDOSUM_VS }, // 2589 |
| 23295 | { PseudoVFREDOSUM_VS_M4_E32_MASK, VFREDOSUM_VS }, // 2590 |
| 23296 | { PseudoVFREDOSUM_VS_M4_E64, VFREDOSUM_VS }, // 2591 |
| 23297 | { PseudoVFREDOSUM_VS_M4_E64_MASK, VFREDOSUM_VS }, // 2592 |
| 23298 | { PseudoVFREDOSUM_VS_M8_E16, VFREDOSUM_VS }, // 2593 |
| 23299 | { PseudoVFREDOSUM_VS_M8_E16_MASK, VFREDOSUM_VS }, // 2594 |
| 23300 | { PseudoVFREDOSUM_VS_M8_E32, VFREDOSUM_VS }, // 2595 |
| 23301 | { PseudoVFREDOSUM_VS_M8_E32_MASK, VFREDOSUM_VS }, // 2596 |
| 23302 | { PseudoVFREDOSUM_VS_M8_E64, VFREDOSUM_VS }, // 2597 |
| 23303 | { PseudoVFREDOSUM_VS_M8_E64_MASK, VFREDOSUM_VS }, // 2598 |
| 23304 | { PseudoVFREDOSUM_VS_MF2_E16, VFREDOSUM_VS }, // 2599 |
| 23305 | { PseudoVFREDOSUM_VS_MF2_E16_MASK, VFREDOSUM_VS }, // 2600 |
| 23306 | { PseudoVFREDOSUM_VS_MF2_E32, VFREDOSUM_VS }, // 2601 |
| 23307 | { PseudoVFREDOSUM_VS_MF2_E32_MASK, VFREDOSUM_VS }, // 2602 |
| 23308 | { PseudoVFREDOSUM_VS_MF4_E16, VFREDOSUM_VS }, // 2603 |
| 23309 | { PseudoVFREDOSUM_VS_MF4_E16_MASK, VFREDOSUM_VS }, // 2604 |
| 23310 | { PseudoVFREDUSUM_VS_M1_E16, VFREDUSUM_VS }, // 2605 |
| 23311 | { PseudoVFREDUSUM_VS_M1_E16_MASK, VFREDUSUM_VS }, // 2606 |
| 23312 | { PseudoVFREDUSUM_VS_M1_E32, VFREDUSUM_VS }, // 2607 |
| 23313 | { PseudoVFREDUSUM_VS_M1_E32_MASK, VFREDUSUM_VS }, // 2608 |
| 23314 | { PseudoVFREDUSUM_VS_M1_E64, VFREDUSUM_VS }, // 2609 |
| 23315 | { PseudoVFREDUSUM_VS_M1_E64_MASK, VFREDUSUM_VS }, // 2610 |
| 23316 | { PseudoVFREDUSUM_VS_M2_E16, VFREDUSUM_VS }, // 2611 |
| 23317 | { PseudoVFREDUSUM_VS_M2_E16_MASK, VFREDUSUM_VS }, // 2612 |
| 23318 | { PseudoVFREDUSUM_VS_M2_E32, VFREDUSUM_VS }, // 2613 |
| 23319 | { PseudoVFREDUSUM_VS_M2_E32_MASK, VFREDUSUM_VS }, // 2614 |
| 23320 | { PseudoVFREDUSUM_VS_M2_E64, VFREDUSUM_VS }, // 2615 |
| 23321 | { PseudoVFREDUSUM_VS_M2_E64_MASK, VFREDUSUM_VS }, // 2616 |
| 23322 | { PseudoVFREDUSUM_VS_M4_E16, VFREDUSUM_VS }, // 2617 |
| 23323 | { PseudoVFREDUSUM_VS_M4_E16_MASK, VFREDUSUM_VS }, // 2618 |
| 23324 | { PseudoVFREDUSUM_VS_M4_E32, VFREDUSUM_VS }, // 2619 |
| 23325 | { PseudoVFREDUSUM_VS_M4_E32_MASK, VFREDUSUM_VS }, // 2620 |
| 23326 | { PseudoVFREDUSUM_VS_M4_E64, VFREDUSUM_VS }, // 2621 |
| 23327 | { PseudoVFREDUSUM_VS_M4_E64_MASK, VFREDUSUM_VS }, // 2622 |
| 23328 | { PseudoVFREDUSUM_VS_M8_E16, VFREDUSUM_VS }, // 2623 |
| 23329 | { PseudoVFREDUSUM_VS_M8_E16_MASK, VFREDUSUM_VS }, // 2624 |
| 23330 | { PseudoVFREDUSUM_VS_M8_E32, VFREDUSUM_VS }, // 2625 |
| 23331 | { PseudoVFREDUSUM_VS_M8_E32_MASK, VFREDUSUM_VS }, // 2626 |
| 23332 | { PseudoVFREDUSUM_VS_M8_E64, VFREDUSUM_VS }, // 2627 |
| 23333 | { PseudoVFREDUSUM_VS_M8_E64_MASK, VFREDUSUM_VS }, // 2628 |
| 23334 | { PseudoVFREDUSUM_VS_MF2_E16, VFREDUSUM_VS }, // 2629 |
| 23335 | { PseudoVFREDUSUM_VS_MF2_E16_MASK, VFREDUSUM_VS }, // 2630 |
| 23336 | { PseudoVFREDUSUM_VS_MF2_E32, VFREDUSUM_VS }, // 2631 |
| 23337 | { PseudoVFREDUSUM_VS_MF2_E32_MASK, VFREDUSUM_VS }, // 2632 |
| 23338 | { PseudoVFREDUSUM_VS_MF4_E16, VFREDUSUM_VS }, // 2633 |
| 23339 | { PseudoVFREDUSUM_VS_MF4_E16_MASK, VFREDUSUM_VS }, // 2634 |
| 23340 | { PseudoVFRSQRT7_V_M1_E16, VFRSQRT7_V }, // 2635 |
| 23341 | { PseudoVFRSQRT7_V_M1_E16_MASK, VFRSQRT7_V }, // 2636 |
| 23342 | { PseudoVFRSQRT7_V_M1_E32, VFRSQRT7_V }, // 2637 |
| 23343 | { PseudoVFRSQRT7_V_M1_E32_MASK, VFRSQRT7_V }, // 2638 |
| 23344 | { PseudoVFRSQRT7_V_M1_E64, VFRSQRT7_V }, // 2639 |
| 23345 | { PseudoVFRSQRT7_V_M1_E64_MASK, VFRSQRT7_V }, // 2640 |
| 23346 | { PseudoVFRSQRT7_V_M2_E16, VFRSQRT7_V }, // 2641 |
| 23347 | { PseudoVFRSQRT7_V_M2_E16_MASK, VFRSQRT7_V }, // 2642 |
| 23348 | { PseudoVFRSQRT7_V_M2_E32, VFRSQRT7_V }, // 2643 |
| 23349 | { PseudoVFRSQRT7_V_M2_E32_MASK, VFRSQRT7_V }, // 2644 |
| 23350 | { PseudoVFRSQRT7_V_M2_E64, VFRSQRT7_V }, // 2645 |
| 23351 | { PseudoVFRSQRT7_V_M2_E64_MASK, VFRSQRT7_V }, // 2646 |
| 23352 | { PseudoVFRSQRT7_V_M4_E16, VFRSQRT7_V }, // 2647 |
| 23353 | { PseudoVFRSQRT7_V_M4_E16_MASK, VFRSQRT7_V }, // 2648 |
| 23354 | { PseudoVFRSQRT7_V_M4_E32, VFRSQRT7_V }, // 2649 |
| 23355 | { PseudoVFRSQRT7_V_M4_E32_MASK, VFRSQRT7_V }, // 2650 |
| 23356 | { PseudoVFRSQRT7_V_M4_E64, VFRSQRT7_V }, // 2651 |
| 23357 | { PseudoVFRSQRT7_V_M4_E64_MASK, VFRSQRT7_V }, // 2652 |
| 23358 | { PseudoVFRSQRT7_V_M8_E16, VFRSQRT7_V }, // 2653 |
| 23359 | { PseudoVFRSQRT7_V_M8_E16_MASK, VFRSQRT7_V }, // 2654 |
| 23360 | { PseudoVFRSQRT7_V_M8_E32, VFRSQRT7_V }, // 2655 |
| 23361 | { PseudoVFRSQRT7_V_M8_E32_MASK, VFRSQRT7_V }, // 2656 |
| 23362 | { PseudoVFRSQRT7_V_M8_E64, VFRSQRT7_V }, // 2657 |
| 23363 | { PseudoVFRSQRT7_V_M8_E64_MASK, VFRSQRT7_V }, // 2658 |
| 23364 | { PseudoVFRSQRT7_V_MF2_E16, VFRSQRT7_V }, // 2659 |
| 23365 | { PseudoVFRSQRT7_V_MF2_E16_MASK, VFRSQRT7_V }, // 2660 |
| 23366 | { PseudoVFRSQRT7_V_MF2_E32, VFRSQRT7_V }, // 2661 |
| 23367 | { PseudoVFRSQRT7_V_MF2_E32_MASK, VFRSQRT7_V }, // 2662 |
| 23368 | { PseudoVFRSQRT7_V_MF4_E16, VFRSQRT7_V }, // 2663 |
| 23369 | { PseudoVFRSQRT7_V_MF4_E16_MASK, VFRSQRT7_V }, // 2664 |
| 23370 | { PseudoVFRSUB_VFPR16_M1_E16, VFRSUB_VF }, // 2665 |
| 23371 | { PseudoVFRSUB_VFPR16_M1_E16_MASK, VFRSUB_VF }, // 2666 |
| 23372 | { PseudoVFRSUB_VFPR16_M2_E16, VFRSUB_VF }, // 2667 |
| 23373 | { PseudoVFRSUB_VFPR16_M2_E16_MASK, VFRSUB_VF }, // 2668 |
| 23374 | { PseudoVFRSUB_VFPR16_M4_E16, VFRSUB_VF }, // 2669 |
| 23375 | { PseudoVFRSUB_VFPR16_M4_E16_MASK, VFRSUB_VF }, // 2670 |
| 23376 | { PseudoVFRSUB_VFPR16_M8_E16, VFRSUB_VF }, // 2671 |
| 23377 | { PseudoVFRSUB_VFPR16_M8_E16_MASK, VFRSUB_VF }, // 2672 |
| 23378 | { PseudoVFRSUB_VFPR16_MF2_E16, VFRSUB_VF }, // 2673 |
| 23379 | { PseudoVFRSUB_VFPR16_MF2_E16_MASK, VFRSUB_VF }, // 2674 |
| 23380 | { PseudoVFRSUB_VFPR16_MF4_E16, VFRSUB_VF }, // 2675 |
| 23381 | { PseudoVFRSUB_VFPR16_MF4_E16_MASK, VFRSUB_VF }, // 2676 |
| 23382 | { PseudoVFRSUB_VFPR32_M1_E32, VFRSUB_VF }, // 2677 |
| 23383 | { PseudoVFRSUB_VFPR32_M1_E32_MASK, VFRSUB_VF }, // 2678 |
| 23384 | { PseudoVFRSUB_VFPR32_M2_E32, VFRSUB_VF }, // 2679 |
| 23385 | { PseudoVFRSUB_VFPR32_M2_E32_MASK, VFRSUB_VF }, // 2680 |
| 23386 | { PseudoVFRSUB_VFPR32_M4_E32, VFRSUB_VF }, // 2681 |
| 23387 | { PseudoVFRSUB_VFPR32_M4_E32_MASK, VFRSUB_VF }, // 2682 |
| 23388 | { PseudoVFRSUB_VFPR32_M8_E32, VFRSUB_VF }, // 2683 |
| 23389 | { PseudoVFRSUB_VFPR32_M8_E32_MASK, VFRSUB_VF }, // 2684 |
| 23390 | { PseudoVFRSUB_VFPR32_MF2_E32, VFRSUB_VF }, // 2685 |
| 23391 | { PseudoVFRSUB_VFPR32_MF2_E32_MASK, VFRSUB_VF }, // 2686 |
| 23392 | { PseudoVFRSUB_VFPR64_M1_E64, VFRSUB_VF }, // 2687 |
| 23393 | { PseudoVFRSUB_VFPR64_M1_E64_MASK, VFRSUB_VF }, // 2688 |
| 23394 | { PseudoVFRSUB_VFPR64_M2_E64, VFRSUB_VF }, // 2689 |
| 23395 | { PseudoVFRSUB_VFPR64_M2_E64_MASK, VFRSUB_VF }, // 2690 |
| 23396 | { PseudoVFRSUB_VFPR64_M4_E64, VFRSUB_VF }, // 2691 |
| 23397 | { PseudoVFRSUB_VFPR64_M4_E64_MASK, VFRSUB_VF }, // 2692 |
| 23398 | { PseudoVFRSUB_VFPR64_M8_E64, VFRSUB_VF }, // 2693 |
| 23399 | { PseudoVFRSUB_VFPR64_M8_E64_MASK, VFRSUB_VF }, // 2694 |
| 23400 | { PseudoVFSGNJN_VFPR16_M1_E16, VFSGNJN_VF }, // 2695 |
| 23401 | { PseudoVFSGNJN_VFPR16_M1_E16_MASK, VFSGNJN_VF }, // 2696 |
| 23402 | { PseudoVFSGNJN_VFPR16_M2_E16, VFSGNJN_VF }, // 2697 |
| 23403 | { PseudoVFSGNJN_VFPR16_M2_E16_MASK, VFSGNJN_VF }, // 2698 |
| 23404 | { PseudoVFSGNJN_VFPR16_M4_E16, VFSGNJN_VF }, // 2699 |
| 23405 | { PseudoVFSGNJN_VFPR16_M4_E16_MASK, VFSGNJN_VF }, // 2700 |
| 23406 | { PseudoVFSGNJN_VFPR16_M8_E16, VFSGNJN_VF }, // 2701 |
| 23407 | { PseudoVFSGNJN_VFPR16_M8_E16_MASK, VFSGNJN_VF }, // 2702 |
| 23408 | { PseudoVFSGNJN_VFPR16_MF2_E16, VFSGNJN_VF }, // 2703 |
| 23409 | { PseudoVFSGNJN_VFPR16_MF2_E16_MASK, VFSGNJN_VF }, // 2704 |
| 23410 | { PseudoVFSGNJN_VFPR16_MF4_E16, VFSGNJN_VF }, // 2705 |
| 23411 | { PseudoVFSGNJN_VFPR16_MF4_E16_MASK, VFSGNJN_VF }, // 2706 |
| 23412 | { PseudoVFSGNJN_VFPR32_M1_E32, VFSGNJN_VF }, // 2707 |
| 23413 | { PseudoVFSGNJN_VFPR32_M1_E32_MASK, VFSGNJN_VF }, // 2708 |
| 23414 | { PseudoVFSGNJN_VFPR32_M2_E32, VFSGNJN_VF }, // 2709 |
| 23415 | { PseudoVFSGNJN_VFPR32_M2_E32_MASK, VFSGNJN_VF }, // 2710 |
| 23416 | { PseudoVFSGNJN_VFPR32_M4_E32, VFSGNJN_VF }, // 2711 |
| 23417 | { PseudoVFSGNJN_VFPR32_M4_E32_MASK, VFSGNJN_VF }, // 2712 |
| 23418 | { PseudoVFSGNJN_VFPR32_M8_E32, VFSGNJN_VF }, // 2713 |
| 23419 | { PseudoVFSGNJN_VFPR32_M8_E32_MASK, VFSGNJN_VF }, // 2714 |
| 23420 | { PseudoVFSGNJN_VFPR32_MF2_E32, VFSGNJN_VF }, // 2715 |
| 23421 | { PseudoVFSGNJN_VFPR32_MF2_E32_MASK, VFSGNJN_VF }, // 2716 |
| 23422 | { PseudoVFSGNJN_VFPR64_M1_E64, VFSGNJN_VF }, // 2717 |
| 23423 | { PseudoVFSGNJN_VFPR64_M1_E64_MASK, VFSGNJN_VF }, // 2718 |
| 23424 | { PseudoVFSGNJN_VFPR64_M2_E64, VFSGNJN_VF }, // 2719 |
| 23425 | { PseudoVFSGNJN_VFPR64_M2_E64_MASK, VFSGNJN_VF }, // 2720 |
| 23426 | { PseudoVFSGNJN_VFPR64_M4_E64, VFSGNJN_VF }, // 2721 |
| 23427 | { PseudoVFSGNJN_VFPR64_M4_E64_MASK, VFSGNJN_VF }, // 2722 |
| 23428 | { PseudoVFSGNJN_VFPR64_M8_E64, VFSGNJN_VF }, // 2723 |
| 23429 | { PseudoVFSGNJN_VFPR64_M8_E64_MASK, VFSGNJN_VF }, // 2724 |
| 23430 | { PseudoVFSGNJN_VV_M1_E16, VFSGNJN_VV }, // 2725 |
| 23431 | { PseudoVFSGNJN_VV_M1_E16_MASK, VFSGNJN_VV }, // 2726 |
| 23432 | { PseudoVFSGNJN_VV_M1_E32, VFSGNJN_VV }, // 2727 |
| 23433 | { PseudoVFSGNJN_VV_M1_E32_MASK, VFSGNJN_VV }, // 2728 |
| 23434 | { PseudoVFSGNJN_VV_M1_E64, VFSGNJN_VV }, // 2729 |
| 23435 | { PseudoVFSGNJN_VV_M1_E64_MASK, VFSGNJN_VV }, // 2730 |
| 23436 | { PseudoVFSGNJN_VV_M2_E16, VFSGNJN_VV }, // 2731 |
| 23437 | { PseudoVFSGNJN_VV_M2_E16_MASK, VFSGNJN_VV }, // 2732 |
| 23438 | { PseudoVFSGNJN_VV_M2_E32, VFSGNJN_VV }, // 2733 |
| 23439 | { PseudoVFSGNJN_VV_M2_E32_MASK, VFSGNJN_VV }, // 2734 |
| 23440 | { PseudoVFSGNJN_VV_M2_E64, VFSGNJN_VV }, // 2735 |
| 23441 | { PseudoVFSGNJN_VV_M2_E64_MASK, VFSGNJN_VV }, // 2736 |
| 23442 | { PseudoVFSGNJN_VV_M4_E16, VFSGNJN_VV }, // 2737 |
| 23443 | { PseudoVFSGNJN_VV_M4_E16_MASK, VFSGNJN_VV }, // 2738 |
| 23444 | { PseudoVFSGNJN_VV_M4_E32, VFSGNJN_VV }, // 2739 |
| 23445 | { PseudoVFSGNJN_VV_M4_E32_MASK, VFSGNJN_VV }, // 2740 |
| 23446 | { PseudoVFSGNJN_VV_M4_E64, VFSGNJN_VV }, // 2741 |
| 23447 | { PseudoVFSGNJN_VV_M4_E64_MASK, VFSGNJN_VV }, // 2742 |
| 23448 | { PseudoVFSGNJN_VV_M8_E16, VFSGNJN_VV }, // 2743 |
| 23449 | { PseudoVFSGNJN_VV_M8_E16_MASK, VFSGNJN_VV }, // 2744 |
| 23450 | { PseudoVFSGNJN_VV_M8_E32, VFSGNJN_VV }, // 2745 |
| 23451 | { PseudoVFSGNJN_VV_M8_E32_MASK, VFSGNJN_VV }, // 2746 |
| 23452 | { PseudoVFSGNJN_VV_M8_E64, VFSGNJN_VV }, // 2747 |
| 23453 | { PseudoVFSGNJN_VV_M8_E64_MASK, VFSGNJN_VV }, // 2748 |
| 23454 | { PseudoVFSGNJN_VV_MF2_E16, VFSGNJN_VV }, // 2749 |
| 23455 | { PseudoVFSGNJN_VV_MF2_E16_MASK, VFSGNJN_VV }, // 2750 |
| 23456 | { PseudoVFSGNJN_VV_MF2_E32, VFSGNJN_VV }, // 2751 |
| 23457 | { PseudoVFSGNJN_VV_MF2_E32_MASK, VFSGNJN_VV }, // 2752 |
| 23458 | { PseudoVFSGNJN_VV_MF4_E16, VFSGNJN_VV }, // 2753 |
| 23459 | { PseudoVFSGNJN_VV_MF4_E16_MASK, VFSGNJN_VV }, // 2754 |
| 23460 | { PseudoVFSGNJX_VFPR16_M1_E16, VFSGNJX_VF }, // 2755 |
| 23461 | { PseudoVFSGNJX_VFPR16_M1_E16_MASK, VFSGNJX_VF }, // 2756 |
| 23462 | { PseudoVFSGNJX_VFPR16_M2_E16, VFSGNJX_VF }, // 2757 |
| 23463 | { PseudoVFSGNJX_VFPR16_M2_E16_MASK, VFSGNJX_VF }, // 2758 |
| 23464 | { PseudoVFSGNJX_VFPR16_M4_E16, VFSGNJX_VF }, // 2759 |
| 23465 | { PseudoVFSGNJX_VFPR16_M4_E16_MASK, VFSGNJX_VF }, // 2760 |
| 23466 | { PseudoVFSGNJX_VFPR16_M8_E16, VFSGNJX_VF }, // 2761 |
| 23467 | { PseudoVFSGNJX_VFPR16_M8_E16_MASK, VFSGNJX_VF }, // 2762 |
| 23468 | { PseudoVFSGNJX_VFPR16_MF2_E16, VFSGNJX_VF }, // 2763 |
| 23469 | { PseudoVFSGNJX_VFPR16_MF2_E16_MASK, VFSGNJX_VF }, // 2764 |
| 23470 | { PseudoVFSGNJX_VFPR16_MF4_E16, VFSGNJX_VF }, // 2765 |
| 23471 | { PseudoVFSGNJX_VFPR16_MF4_E16_MASK, VFSGNJX_VF }, // 2766 |
| 23472 | { PseudoVFSGNJX_VFPR32_M1_E32, VFSGNJX_VF }, // 2767 |
| 23473 | { PseudoVFSGNJX_VFPR32_M1_E32_MASK, VFSGNJX_VF }, // 2768 |
| 23474 | { PseudoVFSGNJX_VFPR32_M2_E32, VFSGNJX_VF }, // 2769 |
| 23475 | { PseudoVFSGNJX_VFPR32_M2_E32_MASK, VFSGNJX_VF }, // 2770 |
| 23476 | { PseudoVFSGNJX_VFPR32_M4_E32, VFSGNJX_VF }, // 2771 |
| 23477 | { PseudoVFSGNJX_VFPR32_M4_E32_MASK, VFSGNJX_VF }, // 2772 |
| 23478 | { PseudoVFSGNJX_VFPR32_M8_E32, VFSGNJX_VF }, // 2773 |
| 23479 | { PseudoVFSGNJX_VFPR32_M8_E32_MASK, VFSGNJX_VF }, // 2774 |
| 23480 | { PseudoVFSGNJX_VFPR32_MF2_E32, VFSGNJX_VF }, // 2775 |
| 23481 | { PseudoVFSGNJX_VFPR32_MF2_E32_MASK, VFSGNJX_VF }, // 2776 |
| 23482 | { PseudoVFSGNJX_VFPR64_M1_E64, VFSGNJX_VF }, // 2777 |
| 23483 | { PseudoVFSGNJX_VFPR64_M1_E64_MASK, VFSGNJX_VF }, // 2778 |
| 23484 | { PseudoVFSGNJX_VFPR64_M2_E64, VFSGNJX_VF }, // 2779 |
| 23485 | { PseudoVFSGNJX_VFPR64_M2_E64_MASK, VFSGNJX_VF }, // 2780 |
| 23486 | { PseudoVFSGNJX_VFPR64_M4_E64, VFSGNJX_VF }, // 2781 |
| 23487 | { PseudoVFSGNJX_VFPR64_M4_E64_MASK, VFSGNJX_VF }, // 2782 |
| 23488 | { PseudoVFSGNJX_VFPR64_M8_E64, VFSGNJX_VF }, // 2783 |
| 23489 | { PseudoVFSGNJX_VFPR64_M8_E64_MASK, VFSGNJX_VF }, // 2784 |
| 23490 | { PseudoVFSGNJX_VV_M1_E16, VFSGNJX_VV }, // 2785 |
| 23491 | { PseudoVFSGNJX_VV_M1_E16_MASK, VFSGNJX_VV }, // 2786 |
| 23492 | { PseudoVFSGNJX_VV_M1_E32, VFSGNJX_VV }, // 2787 |
| 23493 | { PseudoVFSGNJX_VV_M1_E32_MASK, VFSGNJX_VV }, // 2788 |
| 23494 | { PseudoVFSGNJX_VV_M1_E64, VFSGNJX_VV }, // 2789 |
| 23495 | { PseudoVFSGNJX_VV_M1_E64_MASK, VFSGNJX_VV }, // 2790 |
| 23496 | { PseudoVFSGNJX_VV_M2_E16, VFSGNJX_VV }, // 2791 |
| 23497 | { PseudoVFSGNJX_VV_M2_E16_MASK, VFSGNJX_VV }, // 2792 |
| 23498 | { PseudoVFSGNJX_VV_M2_E32, VFSGNJX_VV }, // 2793 |
| 23499 | { PseudoVFSGNJX_VV_M2_E32_MASK, VFSGNJX_VV }, // 2794 |
| 23500 | { PseudoVFSGNJX_VV_M2_E64, VFSGNJX_VV }, // 2795 |
| 23501 | { PseudoVFSGNJX_VV_M2_E64_MASK, VFSGNJX_VV }, // 2796 |
| 23502 | { PseudoVFSGNJX_VV_M4_E16, VFSGNJX_VV }, // 2797 |
| 23503 | { PseudoVFSGNJX_VV_M4_E16_MASK, VFSGNJX_VV }, // 2798 |
| 23504 | { PseudoVFSGNJX_VV_M4_E32, VFSGNJX_VV }, // 2799 |
| 23505 | { PseudoVFSGNJX_VV_M4_E32_MASK, VFSGNJX_VV }, // 2800 |
| 23506 | { PseudoVFSGNJX_VV_M4_E64, VFSGNJX_VV }, // 2801 |
| 23507 | { PseudoVFSGNJX_VV_M4_E64_MASK, VFSGNJX_VV }, // 2802 |
| 23508 | { PseudoVFSGNJX_VV_M8_E16, VFSGNJX_VV }, // 2803 |
| 23509 | { PseudoVFSGNJX_VV_M8_E16_MASK, VFSGNJX_VV }, // 2804 |
| 23510 | { PseudoVFSGNJX_VV_M8_E32, VFSGNJX_VV }, // 2805 |
| 23511 | { PseudoVFSGNJX_VV_M8_E32_MASK, VFSGNJX_VV }, // 2806 |
| 23512 | { PseudoVFSGNJX_VV_M8_E64, VFSGNJX_VV }, // 2807 |
| 23513 | { PseudoVFSGNJX_VV_M8_E64_MASK, VFSGNJX_VV }, // 2808 |
| 23514 | { PseudoVFSGNJX_VV_MF2_E16, VFSGNJX_VV }, // 2809 |
| 23515 | { PseudoVFSGNJX_VV_MF2_E16_MASK, VFSGNJX_VV }, // 2810 |
| 23516 | { PseudoVFSGNJX_VV_MF2_E32, VFSGNJX_VV }, // 2811 |
| 23517 | { PseudoVFSGNJX_VV_MF2_E32_MASK, VFSGNJX_VV }, // 2812 |
| 23518 | { PseudoVFSGNJX_VV_MF4_E16, VFSGNJX_VV }, // 2813 |
| 23519 | { PseudoVFSGNJX_VV_MF4_E16_MASK, VFSGNJX_VV }, // 2814 |
| 23520 | { PseudoVFSGNJ_VFPR16_M1_E16, VFSGNJ_VF }, // 2815 |
| 23521 | { PseudoVFSGNJ_VFPR16_M1_E16_MASK, VFSGNJ_VF }, // 2816 |
| 23522 | { PseudoVFSGNJ_VFPR16_M2_E16, VFSGNJ_VF }, // 2817 |
| 23523 | { PseudoVFSGNJ_VFPR16_M2_E16_MASK, VFSGNJ_VF }, // 2818 |
| 23524 | { PseudoVFSGNJ_VFPR16_M4_E16, VFSGNJ_VF }, // 2819 |
| 23525 | { PseudoVFSGNJ_VFPR16_M4_E16_MASK, VFSGNJ_VF }, // 2820 |
| 23526 | { PseudoVFSGNJ_VFPR16_M8_E16, VFSGNJ_VF }, // 2821 |
| 23527 | { PseudoVFSGNJ_VFPR16_M8_E16_MASK, VFSGNJ_VF }, // 2822 |
| 23528 | { PseudoVFSGNJ_VFPR16_MF2_E16, VFSGNJ_VF }, // 2823 |
| 23529 | { PseudoVFSGNJ_VFPR16_MF2_E16_MASK, VFSGNJ_VF }, // 2824 |
| 23530 | { PseudoVFSGNJ_VFPR16_MF4_E16, VFSGNJ_VF }, // 2825 |
| 23531 | { PseudoVFSGNJ_VFPR16_MF4_E16_MASK, VFSGNJ_VF }, // 2826 |
| 23532 | { PseudoVFSGNJ_VFPR32_M1_E32, VFSGNJ_VF }, // 2827 |
| 23533 | { PseudoVFSGNJ_VFPR32_M1_E32_MASK, VFSGNJ_VF }, // 2828 |
| 23534 | { PseudoVFSGNJ_VFPR32_M2_E32, VFSGNJ_VF }, // 2829 |
| 23535 | { PseudoVFSGNJ_VFPR32_M2_E32_MASK, VFSGNJ_VF }, // 2830 |
| 23536 | { PseudoVFSGNJ_VFPR32_M4_E32, VFSGNJ_VF }, // 2831 |
| 23537 | { PseudoVFSGNJ_VFPR32_M4_E32_MASK, VFSGNJ_VF }, // 2832 |
| 23538 | { PseudoVFSGNJ_VFPR32_M8_E32, VFSGNJ_VF }, // 2833 |
| 23539 | { PseudoVFSGNJ_VFPR32_M8_E32_MASK, VFSGNJ_VF }, // 2834 |
| 23540 | { PseudoVFSGNJ_VFPR32_MF2_E32, VFSGNJ_VF }, // 2835 |
| 23541 | { PseudoVFSGNJ_VFPR32_MF2_E32_MASK, VFSGNJ_VF }, // 2836 |
| 23542 | { PseudoVFSGNJ_VFPR64_M1_E64, VFSGNJ_VF }, // 2837 |
| 23543 | { PseudoVFSGNJ_VFPR64_M1_E64_MASK, VFSGNJ_VF }, // 2838 |
| 23544 | { PseudoVFSGNJ_VFPR64_M2_E64, VFSGNJ_VF }, // 2839 |
| 23545 | { PseudoVFSGNJ_VFPR64_M2_E64_MASK, VFSGNJ_VF }, // 2840 |
| 23546 | { PseudoVFSGNJ_VFPR64_M4_E64, VFSGNJ_VF }, // 2841 |
| 23547 | { PseudoVFSGNJ_VFPR64_M4_E64_MASK, VFSGNJ_VF }, // 2842 |
| 23548 | { PseudoVFSGNJ_VFPR64_M8_E64, VFSGNJ_VF }, // 2843 |
| 23549 | { PseudoVFSGNJ_VFPR64_M8_E64_MASK, VFSGNJ_VF }, // 2844 |
| 23550 | { PseudoVFSGNJ_VV_M1_E16, VFSGNJ_VV }, // 2845 |
| 23551 | { PseudoVFSGNJ_VV_M1_E16_MASK, VFSGNJ_VV }, // 2846 |
| 23552 | { PseudoVFSGNJ_VV_M1_E32, VFSGNJ_VV }, // 2847 |
| 23553 | { PseudoVFSGNJ_VV_M1_E32_MASK, VFSGNJ_VV }, // 2848 |
| 23554 | { PseudoVFSGNJ_VV_M1_E64, VFSGNJ_VV }, // 2849 |
| 23555 | { PseudoVFSGNJ_VV_M1_E64_MASK, VFSGNJ_VV }, // 2850 |
| 23556 | { PseudoVFSGNJ_VV_M2_E16, VFSGNJ_VV }, // 2851 |
| 23557 | { PseudoVFSGNJ_VV_M2_E16_MASK, VFSGNJ_VV }, // 2852 |
| 23558 | { PseudoVFSGNJ_VV_M2_E32, VFSGNJ_VV }, // 2853 |
| 23559 | { PseudoVFSGNJ_VV_M2_E32_MASK, VFSGNJ_VV }, // 2854 |
| 23560 | { PseudoVFSGNJ_VV_M2_E64, VFSGNJ_VV }, // 2855 |
| 23561 | { PseudoVFSGNJ_VV_M2_E64_MASK, VFSGNJ_VV }, // 2856 |
| 23562 | { PseudoVFSGNJ_VV_M4_E16, VFSGNJ_VV }, // 2857 |
| 23563 | { PseudoVFSGNJ_VV_M4_E16_MASK, VFSGNJ_VV }, // 2858 |
| 23564 | { PseudoVFSGNJ_VV_M4_E32, VFSGNJ_VV }, // 2859 |
| 23565 | { PseudoVFSGNJ_VV_M4_E32_MASK, VFSGNJ_VV }, // 2860 |
| 23566 | { PseudoVFSGNJ_VV_M4_E64, VFSGNJ_VV }, // 2861 |
| 23567 | { PseudoVFSGNJ_VV_M4_E64_MASK, VFSGNJ_VV }, // 2862 |
| 23568 | { PseudoVFSGNJ_VV_M8_E16, VFSGNJ_VV }, // 2863 |
| 23569 | { PseudoVFSGNJ_VV_M8_E16_MASK, VFSGNJ_VV }, // 2864 |
| 23570 | { PseudoVFSGNJ_VV_M8_E32, VFSGNJ_VV }, // 2865 |
| 23571 | { PseudoVFSGNJ_VV_M8_E32_MASK, VFSGNJ_VV }, // 2866 |
| 23572 | { PseudoVFSGNJ_VV_M8_E64, VFSGNJ_VV }, // 2867 |
| 23573 | { PseudoVFSGNJ_VV_M8_E64_MASK, VFSGNJ_VV }, // 2868 |
| 23574 | { PseudoVFSGNJ_VV_MF2_E16, VFSGNJ_VV }, // 2869 |
| 23575 | { PseudoVFSGNJ_VV_MF2_E16_MASK, VFSGNJ_VV }, // 2870 |
| 23576 | { PseudoVFSGNJ_VV_MF2_E32, VFSGNJ_VV }, // 2871 |
| 23577 | { PseudoVFSGNJ_VV_MF2_E32_MASK, VFSGNJ_VV }, // 2872 |
| 23578 | { PseudoVFSGNJ_VV_MF4_E16, VFSGNJ_VV }, // 2873 |
| 23579 | { PseudoVFSGNJ_VV_MF4_E16_MASK, VFSGNJ_VV }, // 2874 |
| 23580 | { PseudoVFSLIDE1DOWN_VFPR16_M1, VFSLIDE1DOWN_VF }, // 2875 |
| 23581 | { PseudoVFSLIDE1DOWN_VFPR16_M1_MASK, VFSLIDE1DOWN_VF }, // 2876 |
| 23582 | { PseudoVFSLIDE1DOWN_VFPR16_M2, VFSLIDE1DOWN_VF }, // 2877 |
| 23583 | { PseudoVFSLIDE1DOWN_VFPR16_M2_MASK, VFSLIDE1DOWN_VF }, // 2878 |
| 23584 | { PseudoVFSLIDE1DOWN_VFPR16_M4, VFSLIDE1DOWN_VF }, // 2879 |
| 23585 | { PseudoVFSLIDE1DOWN_VFPR16_M4_MASK, VFSLIDE1DOWN_VF }, // 2880 |
| 23586 | { PseudoVFSLIDE1DOWN_VFPR16_M8, VFSLIDE1DOWN_VF }, // 2881 |
| 23587 | { PseudoVFSLIDE1DOWN_VFPR16_M8_MASK, VFSLIDE1DOWN_VF }, // 2882 |
| 23588 | { PseudoVFSLIDE1DOWN_VFPR16_MF2, VFSLIDE1DOWN_VF }, // 2883 |
| 23589 | { PseudoVFSLIDE1DOWN_VFPR16_MF2_MASK, VFSLIDE1DOWN_VF }, // 2884 |
| 23590 | { PseudoVFSLIDE1DOWN_VFPR16_MF4, VFSLIDE1DOWN_VF }, // 2885 |
| 23591 | { PseudoVFSLIDE1DOWN_VFPR16_MF4_MASK, VFSLIDE1DOWN_VF }, // 2886 |
| 23592 | { PseudoVFSLIDE1DOWN_VFPR32_M1, VFSLIDE1DOWN_VF }, // 2887 |
| 23593 | { PseudoVFSLIDE1DOWN_VFPR32_M1_MASK, VFSLIDE1DOWN_VF }, // 2888 |
| 23594 | { PseudoVFSLIDE1DOWN_VFPR32_M2, VFSLIDE1DOWN_VF }, // 2889 |
| 23595 | { PseudoVFSLIDE1DOWN_VFPR32_M2_MASK, VFSLIDE1DOWN_VF }, // 2890 |
| 23596 | { PseudoVFSLIDE1DOWN_VFPR32_M4, VFSLIDE1DOWN_VF }, // 2891 |
| 23597 | { PseudoVFSLIDE1DOWN_VFPR32_M4_MASK, VFSLIDE1DOWN_VF }, // 2892 |
| 23598 | { PseudoVFSLIDE1DOWN_VFPR32_M8, VFSLIDE1DOWN_VF }, // 2893 |
| 23599 | { PseudoVFSLIDE1DOWN_VFPR32_M8_MASK, VFSLIDE1DOWN_VF }, // 2894 |
| 23600 | { PseudoVFSLIDE1DOWN_VFPR32_MF2, VFSLIDE1DOWN_VF }, // 2895 |
| 23601 | { PseudoVFSLIDE1DOWN_VFPR32_MF2_MASK, VFSLIDE1DOWN_VF }, // 2896 |
| 23602 | { PseudoVFSLIDE1DOWN_VFPR64_M1, VFSLIDE1DOWN_VF }, // 2897 |
| 23603 | { PseudoVFSLIDE1DOWN_VFPR64_M1_MASK, VFSLIDE1DOWN_VF }, // 2898 |
| 23604 | { PseudoVFSLIDE1DOWN_VFPR64_M2, VFSLIDE1DOWN_VF }, // 2899 |
| 23605 | { PseudoVFSLIDE1DOWN_VFPR64_M2_MASK, VFSLIDE1DOWN_VF }, // 2900 |
| 23606 | { PseudoVFSLIDE1DOWN_VFPR64_M4, VFSLIDE1DOWN_VF }, // 2901 |
| 23607 | { PseudoVFSLIDE1DOWN_VFPR64_M4_MASK, VFSLIDE1DOWN_VF }, // 2902 |
| 23608 | { PseudoVFSLIDE1DOWN_VFPR64_M8, VFSLIDE1DOWN_VF }, // 2903 |
| 23609 | { PseudoVFSLIDE1DOWN_VFPR64_M8_MASK, VFSLIDE1DOWN_VF }, // 2904 |
| 23610 | { PseudoVFSLIDE1UP_VFPR16_M1, VFSLIDE1UP_VF }, // 2905 |
| 23611 | { PseudoVFSLIDE1UP_VFPR16_M1_MASK, VFSLIDE1UP_VF }, // 2906 |
| 23612 | { PseudoVFSLIDE1UP_VFPR16_M2, VFSLIDE1UP_VF }, // 2907 |
| 23613 | { PseudoVFSLIDE1UP_VFPR16_M2_MASK, VFSLIDE1UP_VF }, // 2908 |
| 23614 | { PseudoVFSLIDE1UP_VFPR16_M4, VFSLIDE1UP_VF }, // 2909 |
| 23615 | { PseudoVFSLIDE1UP_VFPR16_M4_MASK, VFSLIDE1UP_VF }, // 2910 |
| 23616 | { PseudoVFSLIDE1UP_VFPR16_M8, VFSLIDE1UP_VF }, // 2911 |
| 23617 | { PseudoVFSLIDE1UP_VFPR16_M8_MASK, VFSLIDE1UP_VF }, // 2912 |
| 23618 | { PseudoVFSLIDE1UP_VFPR16_MF2, VFSLIDE1UP_VF }, // 2913 |
| 23619 | { PseudoVFSLIDE1UP_VFPR16_MF2_MASK, VFSLIDE1UP_VF }, // 2914 |
| 23620 | { PseudoVFSLIDE1UP_VFPR16_MF4, VFSLIDE1UP_VF }, // 2915 |
| 23621 | { PseudoVFSLIDE1UP_VFPR16_MF4_MASK, VFSLIDE1UP_VF }, // 2916 |
| 23622 | { PseudoVFSLIDE1UP_VFPR32_M1, VFSLIDE1UP_VF }, // 2917 |
| 23623 | { PseudoVFSLIDE1UP_VFPR32_M1_MASK, VFSLIDE1UP_VF }, // 2918 |
| 23624 | { PseudoVFSLIDE1UP_VFPR32_M2, VFSLIDE1UP_VF }, // 2919 |
| 23625 | { PseudoVFSLIDE1UP_VFPR32_M2_MASK, VFSLIDE1UP_VF }, // 2920 |
| 23626 | { PseudoVFSLIDE1UP_VFPR32_M4, VFSLIDE1UP_VF }, // 2921 |
| 23627 | { PseudoVFSLIDE1UP_VFPR32_M4_MASK, VFSLIDE1UP_VF }, // 2922 |
| 23628 | { PseudoVFSLIDE1UP_VFPR32_M8, VFSLIDE1UP_VF }, // 2923 |
| 23629 | { PseudoVFSLIDE1UP_VFPR32_M8_MASK, VFSLIDE1UP_VF }, // 2924 |
| 23630 | { PseudoVFSLIDE1UP_VFPR32_MF2, VFSLIDE1UP_VF }, // 2925 |
| 23631 | { PseudoVFSLIDE1UP_VFPR32_MF2_MASK, VFSLIDE1UP_VF }, // 2926 |
| 23632 | { PseudoVFSLIDE1UP_VFPR64_M1, VFSLIDE1UP_VF }, // 2927 |
| 23633 | { PseudoVFSLIDE1UP_VFPR64_M1_MASK, VFSLIDE1UP_VF }, // 2928 |
| 23634 | { PseudoVFSLIDE1UP_VFPR64_M2, VFSLIDE1UP_VF }, // 2929 |
| 23635 | { PseudoVFSLIDE1UP_VFPR64_M2_MASK, VFSLIDE1UP_VF }, // 2930 |
| 23636 | { PseudoVFSLIDE1UP_VFPR64_M4, VFSLIDE1UP_VF }, // 2931 |
| 23637 | { PseudoVFSLIDE1UP_VFPR64_M4_MASK, VFSLIDE1UP_VF }, // 2932 |
| 23638 | { PseudoVFSLIDE1UP_VFPR64_M8, VFSLIDE1UP_VF }, // 2933 |
| 23639 | { PseudoVFSLIDE1UP_VFPR64_M8_MASK, VFSLIDE1UP_VF }, // 2934 |
| 23640 | { PseudoVFSQRT_V_M1_E16, VFSQRT_V }, // 2935 |
| 23641 | { PseudoVFSQRT_V_M1_E16_MASK, VFSQRT_V }, // 2936 |
| 23642 | { PseudoVFSQRT_V_M1_E32, VFSQRT_V }, // 2937 |
| 23643 | { PseudoVFSQRT_V_M1_E32_MASK, VFSQRT_V }, // 2938 |
| 23644 | { PseudoVFSQRT_V_M1_E64, VFSQRT_V }, // 2939 |
| 23645 | { PseudoVFSQRT_V_M1_E64_MASK, VFSQRT_V }, // 2940 |
| 23646 | { PseudoVFSQRT_V_M2_E16, VFSQRT_V }, // 2941 |
| 23647 | { PseudoVFSQRT_V_M2_E16_MASK, VFSQRT_V }, // 2942 |
| 23648 | { PseudoVFSQRT_V_M2_E32, VFSQRT_V }, // 2943 |
| 23649 | { PseudoVFSQRT_V_M2_E32_MASK, VFSQRT_V }, // 2944 |
| 23650 | { PseudoVFSQRT_V_M2_E64, VFSQRT_V }, // 2945 |
| 23651 | { PseudoVFSQRT_V_M2_E64_MASK, VFSQRT_V }, // 2946 |
| 23652 | { PseudoVFSQRT_V_M4_E16, VFSQRT_V }, // 2947 |
| 23653 | { PseudoVFSQRT_V_M4_E16_MASK, VFSQRT_V }, // 2948 |
| 23654 | { PseudoVFSQRT_V_M4_E32, VFSQRT_V }, // 2949 |
| 23655 | { PseudoVFSQRT_V_M4_E32_MASK, VFSQRT_V }, // 2950 |
| 23656 | { PseudoVFSQRT_V_M4_E64, VFSQRT_V }, // 2951 |
| 23657 | { PseudoVFSQRT_V_M4_E64_MASK, VFSQRT_V }, // 2952 |
| 23658 | { PseudoVFSQRT_V_M8_E16, VFSQRT_V }, // 2953 |
| 23659 | { PseudoVFSQRT_V_M8_E16_MASK, VFSQRT_V }, // 2954 |
| 23660 | { PseudoVFSQRT_V_M8_E32, VFSQRT_V }, // 2955 |
| 23661 | { PseudoVFSQRT_V_M8_E32_MASK, VFSQRT_V }, // 2956 |
| 23662 | { PseudoVFSQRT_V_M8_E64, VFSQRT_V }, // 2957 |
| 23663 | { PseudoVFSQRT_V_M8_E64_MASK, VFSQRT_V }, // 2958 |
| 23664 | { PseudoVFSQRT_V_MF2_E16, VFSQRT_V }, // 2959 |
| 23665 | { PseudoVFSQRT_V_MF2_E16_MASK, VFSQRT_V }, // 2960 |
| 23666 | { PseudoVFSQRT_V_MF2_E32, VFSQRT_V }, // 2961 |
| 23667 | { PseudoVFSQRT_V_MF2_E32_MASK, VFSQRT_V }, // 2962 |
| 23668 | { PseudoVFSQRT_V_MF4_E16, VFSQRT_V }, // 2963 |
| 23669 | { PseudoVFSQRT_V_MF4_E16_MASK, VFSQRT_V }, // 2964 |
| 23670 | { PseudoVFSUB_VFPR16_M1_E16, VFSUB_VF }, // 2965 |
| 23671 | { PseudoVFSUB_VFPR16_M1_E16_MASK, VFSUB_VF }, // 2966 |
| 23672 | { PseudoVFSUB_VFPR16_M2_E16, VFSUB_VF }, // 2967 |
| 23673 | { PseudoVFSUB_VFPR16_M2_E16_MASK, VFSUB_VF }, // 2968 |
| 23674 | { PseudoVFSUB_VFPR16_M4_E16, VFSUB_VF }, // 2969 |
| 23675 | { PseudoVFSUB_VFPR16_M4_E16_MASK, VFSUB_VF }, // 2970 |
| 23676 | { PseudoVFSUB_VFPR16_M8_E16, VFSUB_VF }, // 2971 |
| 23677 | { PseudoVFSUB_VFPR16_M8_E16_MASK, VFSUB_VF }, // 2972 |
| 23678 | { PseudoVFSUB_VFPR16_MF2_E16, VFSUB_VF }, // 2973 |
| 23679 | { PseudoVFSUB_VFPR16_MF2_E16_MASK, VFSUB_VF }, // 2974 |
| 23680 | { PseudoVFSUB_VFPR16_MF4_E16, VFSUB_VF }, // 2975 |
| 23681 | { PseudoVFSUB_VFPR16_MF4_E16_MASK, VFSUB_VF }, // 2976 |
| 23682 | { PseudoVFSUB_VFPR32_M1_E32, VFSUB_VF }, // 2977 |
| 23683 | { PseudoVFSUB_VFPR32_M1_E32_MASK, VFSUB_VF }, // 2978 |
| 23684 | { PseudoVFSUB_VFPR32_M2_E32, VFSUB_VF }, // 2979 |
| 23685 | { PseudoVFSUB_VFPR32_M2_E32_MASK, VFSUB_VF }, // 2980 |
| 23686 | { PseudoVFSUB_VFPR32_M4_E32, VFSUB_VF }, // 2981 |
| 23687 | { PseudoVFSUB_VFPR32_M4_E32_MASK, VFSUB_VF }, // 2982 |
| 23688 | { PseudoVFSUB_VFPR32_M8_E32, VFSUB_VF }, // 2983 |
| 23689 | { PseudoVFSUB_VFPR32_M8_E32_MASK, VFSUB_VF }, // 2984 |
| 23690 | { PseudoVFSUB_VFPR32_MF2_E32, VFSUB_VF }, // 2985 |
| 23691 | { PseudoVFSUB_VFPR32_MF2_E32_MASK, VFSUB_VF }, // 2986 |
| 23692 | { PseudoVFSUB_VFPR64_M1_E64, VFSUB_VF }, // 2987 |
| 23693 | { PseudoVFSUB_VFPR64_M1_E64_MASK, VFSUB_VF }, // 2988 |
| 23694 | { PseudoVFSUB_VFPR64_M2_E64, VFSUB_VF }, // 2989 |
| 23695 | { PseudoVFSUB_VFPR64_M2_E64_MASK, VFSUB_VF }, // 2990 |
| 23696 | { PseudoVFSUB_VFPR64_M4_E64, VFSUB_VF }, // 2991 |
| 23697 | { PseudoVFSUB_VFPR64_M4_E64_MASK, VFSUB_VF }, // 2992 |
| 23698 | { PseudoVFSUB_VFPR64_M8_E64, VFSUB_VF }, // 2993 |
| 23699 | { PseudoVFSUB_VFPR64_M8_E64_MASK, VFSUB_VF }, // 2994 |
| 23700 | { PseudoVFSUB_VV_M1_E16, VFSUB_VV }, // 2995 |
| 23701 | { PseudoVFSUB_VV_M1_E16_MASK, VFSUB_VV }, // 2996 |
| 23702 | { PseudoVFSUB_VV_M1_E32, VFSUB_VV }, // 2997 |
| 23703 | { PseudoVFSUB_VV_M1_E32_MASK, VFSUB_VV }, // 2998 |
| 23704 | { PseudoVFSUB_VV_M1_E64, VFSUB_VV }, // 2999 |
| 23705 | { PseudoVFSUB_VV_M1_E64_MASK, VFSUB_VV }, // 3000 |
| 23706 | { PseudoVFSUB_VV_M2_E16, VFSUB_VV }, // 3001 |
| 23707 | { PseudoVFSUB_VV_M2_E16_MASK, VFSUB_VV }, // 3002 |
| 23708 | { PseudoVFSUB_VV_M2_E32, VFSUB_VV }, // 3003 |
| 23709 | { PseudoVFSUB_VV_M2_E32_MASK, VFSUB_VV }, // 3004 |
| 23710 | { PseudoVFSUB_VV_M2_E64, VFSUB_VV }, // 3005 |
| 23711 | { PseudoVFSUB_VV_M2_E64_MASK, VFSUB_VV }, // 3006 |
| 23712 | { PseudoVFSUB_VV_M4_E16, VFSUB_VV }, // 3007 |
| 23713 | { PseudoVFSUB_VV_M4_E16_MASK, VFSUB_VV }, // 3008 |
| 23714 | { PseudoVFSUB_VV_M4_E32, VFSUB_VV }, // 3009 |
| 23715 | { PseudoVFSUB_VV_M4_E32_MASK, VFSUB_VV }, // 3010 |
| 23716 | { PseudoVFSUB_VV_M4_E64, VFSUB_VV }, // 3011 |
| 23717 | { PseudoVFSUB_VV_M4_E64_MASK, VFSUB_VV }, // 3012 |
| 23718 | { PseudoVFSUB_VV_M8_E16, VFSUB_VV }, // 3013 |
| 23719 | { PseudoVFSUB_VV_M8_E16_MASK, VFSUB_VV }, // 3014 |
| 23720 | { PseudoVFSUB_VV_M8_E32, VFSUB_VV }, // 3015 |
| 23721 | { PseudoVFSUB_VV_M8_E32_MASK, VFSUB_VV }, // 3016 |
| 23722 | { PseudoVFSUB_VV_M8_E64, VFSUB_VV }, // 3017 |
| 23723 | { PseudoVFSUB_VV_M8_E64_MASK, VFSUB_VV }, // 3018 |
| 23724 | { PseudoVFSUB_VV_MF2_E16, VFSUB_VV }, // 3019 |
| 23725 | { PseudoVFSUB_VV_MF2_E16_MASK, VFSUB_VV }, // 3020 |
| 23726 | { PseudoVFSUB_VV_MF2_E32, VFSUB_VV }, // 3021 |
| 23727 | { PseudoVFSUB_VV_MF2_E32_MASK, VFSUB_VV }, // 3022 |
| 23728 | { PseudoVFSUB_VV_MF4_E16, VFSUB_VV }, // 3023 |
| 23729 | { PseudoVFSUB_VV_MF4_E16_MASK, VFSUB_VV }, // 3024 |
| 23730 | { PseudoVFWADD_VFPR16_M1_E16, VFWADD_VF }, // 3025 |
| 23731 | { PseudoVFWADD_VFPR16_M1_E16_MASK, VFWADD_VF }, // 3026 |
| 23732 | { PseudoVFWADD_VFPR16_M2_E16, VFWADD_VF }, // 3027 |
| 23733 | { PseudoVFWADD_VFPR16_M2_E16_MASK, VFWADD_VF }, // 3028 |
| 23734 | { PseudoVFWADD_VFPR16_M4_E16, VFWADD_VF }, // 3029 |
| 23735 | { PseudoVFWADD_VFPR16_M4_E16_MASK, VFWADD_VF }, // 3030 |
| 23736 | { PseudoVFWADD_VFPR16_MF2_E16, VFWADD_VF }, // 3031 |
| 23737 | { PseudoVFWADD_VFPR16_MF2_E16_MASK, VFWADD_VF }, // 3032 |
| 23738 | { PseudoVFWADD_VFPR16_MF4_E16, VFWADD_VF }, // 3033 |
| 23739 | { PseudoVFWADD_VFPR16_MF4_E16_MASK, VFWADD_VF }, // 3034 |
| 23740 | { PseudoVFWADD_VFPR32_M1_E32, VFWADD_VF }, // 3035 |
| 23741 | { PseudoVFWADD_VFPR32_M1_E32_MASK, VFWADD_VF }, // 3036 |
| 23742 | { PseudoVFWADD_VFPR32_M2_E32, VFWADD_VF }, // 3037 |
| 23743 | { PseudoVFWADD_VFPR32_M2_E32_MASK, VFWADD_VF }, // 3038 |
| 23744 | { PseudoVFWADD_VFPR32_M4_E32, VFWADD_VF }, // 3039 |
| 23745 | { PseudoVFWADD_VFPR32_M4_E32_MASK, VFWADD_VF }, // 3040 |
| 23746 | { PseudoVFWADD_VFPR32_MF2_E32, VFWADD_VF }, // 3041 |
| 23747 | { PseudoVFWADD_VFPR32_MF2_E32_MASK, VFWADD_VF }, // 3042 |
| 23748 | { PseudoVFWADD_VV_M1_E16, VFWADD_VV }, // 3043 |
| 23749 | { PseudoVFWADD_VV_M1_E16_MASK, VFWADD_VV }, // 3044 |
| 23750 | { PseudoVFWADD_VV_M1_E32, VFWADD_VV }, // 3045 |
| 23751 | { PseudoVFWADD_VV_M1_E32_MASK, VFWADD_VV }, // 3046 |
| 23752 | { PseudoVFWADD_VV_M2_E16, VFWADD_VV }, // 3047 |
| 23753 | { PseudoVFWADD_VV_M2_E16_MASK, VFWADD_VV }, // 3048 |
| 23754 | { PseudoVFWADD_VV_M2_E32, VFWADD_VV }, // 3049 |
| 23755 | { PseudoVFWADD_VV_M2_E32_MASK, VFWADD_VV }, // 3050 |
| 23756 | { PseudoVFWADD_VV_M4_E16, VFWADD_VV }, // 3051 |
| 23757 | { PseudoVFWADD_VV_M4_E16_MASK, VFWADD_VV }, // 3052 |
| 23758 | { PseudoVFWADD_VV_M4_E32, VFWADD_VV }, // 3053 |
| 23759 | { PseudoVFWADD_VV_M4_E32_MASK, VFWADD_VV }, // 3054 |
| 23760 | { PseudoVFWADD_VV_MF2_E16, VFWADD_VV }, // 3055 |
| 23761 | { PseudoVFWADD_VV_MF2_E16_MASK, VFWADD_VV }, // 3056 |
| 23762 | { PseudoVFWADD_VV_MF2_E32, VFWADD_VV }, // 3057 |
| 23763 | { PseudoVFWADD_VV_MF2_E32_MASK, VFWADD_VV }, // 3058 |
| 23764 | { PseudoVFWADD_VV_MF4_E16, VFWADD_VV }, // 3059 |
| 23765 | { PseudoVFWADD_VV_MF4_E16_MASK, VFWADD_VV }, // 3060 |
| 23766 | { PseudoVFWADD_WFPR16_M1_E16, VFWADD_WF }, // 3061 |
| 23767 | { PseudoVFWADD_WFPR16_M1_E16_MASK, VFWADD_WF }, // 3062 |
| 23768 | { PseudoVFWADD_WFPR16_M2_E16, VFWADD_WF }, // 3063 |
| 23769 | { PseudoVFWADD_WFPR16_M2_E16_MASK, VFWADD_WF }, // 3064 |
| 23770 | { PseudoVFWADD_WFPR16_M4_E16, VFWADD_WF }, // 3065 |
| 23771 | { PseudoVFWADD_WFPR16_M4_E16_MASK, VFWADD_WF }, // 3066 |
| 23772 | { PseudoVFWADD_WFPR16_MF2_E16, VFWADD_WF }, // 3067 |
| 23773 | { PseudoVFWADD_WFPR16_MF2_E16_MASK, VFWADD_WF }, // 3068 |
| 23774 | { PseudoVFWADD_WFPR16_MF4_E16, VFWADD_WF }, // 3069 |
| 23775 | { PseudoVFWADD_WFPR16_MF4_E16_MASK, VFWADD_WF }, // 3070 |
| 23776 | { PseudoVFWADD_WFPR32_M1_E32, VFWADD_WF }, // 3071 |
| 23777 | { PseudoVFWADD_WFPR32_M1_E32_MASK, VFWADD_WF }, // 3072 |
| 23778 | { PseudoVFWADD_WFPR32_M2_E32, VFWADD_WF }, // 3073 |
| 23779 | { PseudoVFWADD_WFPR32_M2_E32_MASK, VFWADD_WF }, // 3074 |
| 23780 | { PseudoVFWADD_WFPR32_M4_E32, VFWADD_WF }, // 3075 |
| 23781 | { PseudoVFWADD_WFPR32_M4_E32_MASK, VFWADD_WF }, // 3076 |
| 23782 | { PseudoVFWADD_WFPR32_MF2_E32, VFWADD_WF }, // 3077 |
| 23783 | { PseudoVFWADD_WFPR32_MF2_E32_MASK, VFWADD_WF }, // 3078 |
| 23784 | { PseudoVFWADD_WV_M1_E16, VFWADD_WV }, // 3079 |
| 23785 | { PseudoVFWADD_WV_M1_E16_MASK, VFWADD_WV }, // 3080 |
| 23786 | { PseudoVFWADD_WV_M1_E16_MASK_TIED, VFWADD_WV }, // 3081 |
| 23787 | { PseudoVFWADD_WV_M1_E16_TIED, VFWADD_WV }, // 3082 |
| 23788 | { PseudoVFWADD_WV_M1_E32, VFWADD_WV }, // 3083 |
| 23789 | { PseudoVFWADD_WV_M1_E32_MASK, VFWADD_WV }, // 3084 |
| 23790 | { PseudoVFWADD_WV_M1_E32_MASK_TIED, VFWADD_WV }, // 3085 |
| 23791 | { PseudoVFWADD_WV_M1_E32_TIED, VFWADD_WV }, // 3086 |
| 23792 | { PseudoVFWADD_WV_M2_E16, VFWADD_WV }, // 3087 |
| 23793 | { PseudoVFWADD_WV_M2_E16_MASK, VFWADD_WV }, // 3088 |
| 23794 | { PseudoVFWADD_WV_M2_E16_MASK_TIED, VFWADD_WV }, // 3089 |
| 23795 | { PseudoVFWADD_WV_M2_E16_TIED, VFWADD_WV }, // 3090 |
| 23796 | { PseudoVFWADD_WV_M2_E32, VFWADD_WV }, // 3091 |
| 23797 | { PseudoVFWADD_WV_M2_E32_MASK, VFWADD_WV }, // 3092 |
| 23798 | { PseudoVFWADD_WV_M2_E32_MASK_TIED, VFWADD_WV }, // 3093 |
| 23799 | { PseudoVFWADD_WV_M2_E32_TIED, VFWADD_WV }, // 3094 |
| 23800 | { PseudoVFWADD_WV_M4_E16, VFWADD_WV }, // 3095 |
| 23801 | { PseudoVFWADD_WV_M4_E16_MASK, VFWADD_WV }, // 3096 |
| 23802 | { PseudoVFWADD_WV_M4_E16_MASK_TIED, VFWADD_WV }, // 3097 |
| 23803 | { PseudoVFWADD_WV_M4_E16_TIED, VFWADD_WV }, // 3098 |
| 23804 | { PseudoVFWADD_WV_M4_E32, VFWADD_WV }, // 3099 |
| 23805 | { PseudoVFWADD_WV_M4_E32_MASK, VFWADD_WV }, // 3100 |
| 23806 | { PseudoVFWADD_WV_M4_E32_MASK_TIED, VFWADD_WV }, // 3101 |
| 23807 | { PseudoVFWADD_WV_M4_E32_TIED, VFWADD_WV }, // 3102 |
| 23808 | { PseudoVFWADD_WV_MF2_E16, VFWADD_WV }, // 3103 |
| 23809 | { PseudoVFWADD_WV_MF2_E16_MASK, VFWADD_WV }, // 3104 |
| 23810 | { PseudoVFWADD_WV_MF2_E16_MASK_TIED, VFWADD_WV }, // 3105 |
| 23811 | { PseudoVFWADD_WV_MF2_E16_TIED, VFWADD_WV }, // 3106 |
| 23812 | { PseudoVFWADD_WV_MF2_E32, VFWADD_WV }, // 3107 |
| 23813 | { PseudoVFWADD_WV_MF2_E32_MASK, VFWADD_WV }, // 3108 |
| 23814 | { PseudoVFWADD_WV_MF2_E32_MASK_TIED, VFWADD_WV }, // 3109 |
| 23815 | { PseudoVFWADD_WV_MF2_E32_TIED, VFWADD_WV }, // 3110 |
| 23816 | { PseudoVFWADD_WV_MF4_E16, VFWADD_WV }, // 3111 |
| 23817 | { PseudoVFWADD_WV_MF4_E16_MASK, VFWADD_WV }, // 3112 |
| 23818 | { PseudoVFWADD_WV_MF4_E16_MASK_TIED, VFWADD_WV }, // 3113 |
| 23819 | { PseudoVFWADD_WV_MF4_E16_TIED, VFWADD_WV }, // 3114 |
| 23820 | { PseudoVFWCVTBF16_F_F_V_M1_E16, VFWCVTBF16_F_F_V }, // 3115 |
| 23821 | { PseudoVFWCVTBF16_F_F_V_M1_E16_MASK, VFWCVTBF16_F_F_V }, // 3116 |
| 23822 | { PseudoVFWCVTBF16_F_F_V_M1_E32, VFWCVTBF16_F_F_V }, // 3117 |
| 23823 | { PseudoVFWCVTBF16_F_F_V_M1_E32_MASK, VFWCVTBF16_F_F_V }, // 3118 |
| 23824 | { PseudoVFWCVTBF16_F_F_V_M2_E16, VFWCVTBF16_F_F_V }, // 3119 |
| 23825 | { PseudoVFWCVTBF16_F_F_V_M2_E16_MASK, VFWCVTBF16_F_F_V }, // 3120 |
| 23826 | { PseudoVFWCVTBF16_F_F_V_M2_E32, VFWCVTBF16_F_F_V }, // 3121 |
| 23827 | { PseudoVFWCVTBF16_F_F_V_M2_E32_MASK, VFWCVTBF16_F_F_V }, // 3122 |
| 23828 | { PseudoVFWCVTBF16_F_F_V_M4_E16, VFWCVTBF16_F_F_V }, // 3123 |
| 23829 | { PseudoVFWCVTBF16_F_F_V_M4_E16_MASK, VFWCVTBF16_F_F_V }, // 3124 |
| 23830 | { PseudoVFWCVTBF16_F_F_V_M4_E32, VFWCVTBF16_F_F_V }, // 3125 |
| 23831 | { PseudoVFWCVTBF16_F_F_V_M4_E32_MASK, VFWCVTBF16_F_F_V }, // 3126 |
| 23832 | { PseudoVFWCVTBF16_F_F_V_MF2_E16, VFWCVTBF16_F_F_V }, // 3127 |
| 23833 | { PseudoVFWCVTBF16_F_F_V_MF2_E16_MASK, VFWCVTBF16_F_F_V }, // 3128 |
| 23834 | { PseudoVFWCVTBF16_F_F_V_MF2_E32, VFWCVTBF16_F_F_V }, // 3129 |
| 23835 | { PseudoVFWCVTBF16_F_F_V_MF2_E32_MASK, VFWCVTBF16_F_F_V }, // 3130 |
| 23836 | { PseudoVFWCVTBF16_F_F_V_MF4_E16, VFWCVTBF16_F_F_V }, // 3131 |
| 23837 | { PseudoVFWCVTBF16_F_F_V_MF4_E16_MASK, VFWCVTBF16_F_F_V }, // 3132 |
| 23838 | { PseudoVFWCVT_F_F_V_M1_E16, VFWCVT_F_F_V }, // 3133 |
| 23839 | { PseudoVFWCVT_F_F_V_M1_E16_MASK, VFWCVT_F_F_V }, // 3134 |
| 23840 | { PseudoVFWCVT_F_F_V_M1_E32, VFWCVT_F_F_V }, // 3135 |
| 23841 | { PseudoVFWCVT_F_F_V_M1_E32_MASK, VFWCVT_F_F_V }, // 3136 |
| 23842 | { PseudoVFWCVT_F_F_V_M2_E16, VFWCVT_F_F_V }, // 3137 |
| 23843 | { PseudoVFWCVT_F_F_V_M2_E16_MASK, VFWCVT_F_F_V }, // 3138 |
| 23844 | { PseudoVFWCVT_F_F_V_M2_E32, VFWCVT_F_F_V }, // 3139 |
| 23845 | { PseudoVFWCVT_F_F_V_M2_E32_MASK, VFWCVT_F_F_V }, // 3140 |
| 23846 | { PseudoVFWCVT_F_F_V_M4_E16, VFWCVT_F_F_V }, // 3141 |
| 23847 | { PseudoVFWCVT_F_F_V_M4_E16_MASK, VFWCVT_F_F_V }, // 3142 |
| 23848 | { PseudoVFWCVT_F_F_V_M4_E32, VFWCVT_F_F_V }, // 3143 |
| 23849 | { PseudoVFWCVT_F_F_V_M4_E32_MASK, VFWCVT_F_F_V }, // 3144 |
| 23850 | { PseudoVFWCVT_F_F_V_MF2_E16, VFWCVT_F_F_V }, // 3145 |
| 23851 | { PseudoVFWCVT_F_F_V_MF2_E16_MASK, VFWCVT_F_F_V }, // 3146 |
| 23852 | { PseudoVFWCVT_F_F_V_MF2_E32, VFWCVT_F_F_V }, // 3147 |
| 23853 | { PseudoVFWCVT_F_F_V_MF2_E32_MASK, VFWCVT_F_F_V }, // 3148 |
| 23854 | { PseudoVFWCVT_F_F_V_MF4_E16, VFWCVT_F_F_V }, // 3149 |
| 23855 | { PseudoVFWCVT_F_F_V_MF4_E16_MASK, VFWCVT_F_F_V }, // 3150 |
| 23856 | { PseudoVFWCVT_F_XU_V_M1_E16, VFWCVT_F_XU_V }, // 3151 |
| 23857 | { PseudoVFWCVT_F_XU_V_M1_E16_MASK, VFWCVT_F_XU_V }, // 3152 |
| 23858 | { PseudoVFWCVT_F_XU_V_M1_E32, VFWCVT_F_XU_V }, // 3153 |
| 23859 | { PseudoVFWCVT_F_XU_V_M1_E32_MASK, VFWCVT_F_XU_V }, // 3154 |
| 23860 | { PseudoVFWCVT_F_XU_V_M1_E8, VFWCVT_F_XU_V }, // 3155 |
| 23861 | { PseudoVFWCVT_F_XU_V_M1_E8_MASK, VFWCVT_F_XU_V }, // 3156 |
| 23862 | { PseudoVFWCVT_F_XU_V_M2_E16, VFWCVT_F_XU_V }, // 3157 |
| 23863 | { PseudoVFWCVT_F_XU_V_M2_E16_MASK, VFWCVT_F_XU_V }, // 3158 |
| 23864 | { PseudoVFWCVT_F_XU_V_M2_E32, VFWCVT_F_XU_V }, // 3159 |
| 23865 | { PseudoVFWCVT_F_XU_V_M2_E32_MASK, VFWCVT_F_XU_V }, // 3160 |
| 23866 | { PseudoVFWCVT_F_XU_V_M2_E8, VFWCVT_F_XU_V }, // 3161 |
| 23867 | { PseudoVFWCVT_F_XU_V_M2_E8_MASK, VFWCVT_F_XU_V }, // 3162 |
| 23868 | { PseudoVFWCVT_F_XU_V_M4_E16, VFWCVT_F_XU_V }, // 3163 |
| 23869 | { PseudoVFWCVT_F_XU_V_M4_E16_MASK, VFWCVT_F_XU_V }, // 3164 |
| 23870 | { PseudoVFWCVT_F_XU_V_M4_E32, VFWCVT_F_XU_V }, // 3165 |
| 23871 | { PseudoVFWCVT_F_XU_V_M4_E32_MASK, VFWCVT_F_XU_V }, // 3166 |
| 23872 | { PseudoVFWCVT_F_XU_V_M4_E8, VFWCVT_F_XU_V }, // 3167 |
| 23873 | { PseudoVFWCVT_F_XU_V_M4_E8_MASK, VFWCVT_F_XU_V }, // 3168 |
| 23874 | { PseudoVFWCVT_F_XU_V_MF2_E16, VFWCVT_F_XU_V }, // 3169 |
| 23875 | { PseudoVFWCVT_F_XU_V_MF2_E16_MASK, VFWCVT_F_XU_V }, // 3170 |
| 23876 | { PseudoVFWCVT_F_XU_V_MF2_E32, VFWCVT_F_XU_V }, // 3171 |
| 23877 | { PseudoVFWCVT_F_XU_V_MF2_E32_MASK, VFWCVT_F_XU_V }, // 3172 |
| 23878 | { PseudoVFWCVT_F_XU_V_MF2_E8, VFWCVT_F_XU_V }, // 3173 |
| 23879 | { PseudoVFWCVT_F_XU_V_MF2_E8_MASK, VFWCVT_F_XU_V }, // 3174 |
| 23880 | { PseudoVFWCVT_F_XU_V_MF4_E16, VFWCVT_F_XU_V }, // 3175 |
| 23881 | { PseudoVFWCVT_F_XU_V_MF4_E16_MASK, VFWCVT_F_XU_V }, // 3176 |
| 23882 | { PseudoVFWCVT_F_XU_V_MF4_E8, VFWCVT_F_XU_V }, // 3177 |
| 23883 | { PseudoVFWCVT_F_XU_V_MF4_E8_MASK, VFWCVT_F_XU_V }, // 3178 |
| 23884 | { PseudoVFWCVT_F_XU_V_MF8_E8, VFWCVT_F_XU_V }, // 3179 |
| 23885 | { PseudoVFWCVT_F_XU_V_MF8_E8_MASK, VFWCVT_F_XU_V }, // 3180 |
| 23886 | { PseudoVFWCVT_F_X_V_M1_E16, VFWCVT_F_X_V }, // 3181 |
| 23887 | { PseudoVFWCVT_F_X_V_M1_E16_MASK, VFWCVT_F_X_V }, // 3182 |
| 23888 | { PseudoVFWCVT_F_X_V_M1_E32, VFWCVT_F_X_V }, // 3183 |
| 23889 | { PseudoVFWCVT_F_X_V_M1_E32_MASK, VFWCVT_F_X_V }, // 3184 |
| 23890 | { PseudoVFWCVT_F_X_V_M1_E8, VFWCVT_F_X_V }, // 3185 |
| 23891 | { PseudoVFWCVT_F_X_V_M1_E8_MASK, VFWCVT_F_X_V }, // 3186 |
| 23892 | { PseudoVFWCVT_F_X_V_M2_E16, VFWCVT_F_X_V }, // 3187 |
| 23893 | { PseudoVFWCVT_F_X_V_M2_E16_MASK, VFWCVT_F_X_V }, // 3188 |
| 23894 | { PseudoVFWCVT_F_X_V_M2_E32, VFWCVT_F_X_V }, // 3189 |
| 23895 | { PseudoVFWCVT_F_X_V_M2_E32_MASK, VFWCVT_F_X_V }, // 3190 |
| 23896 | { PseudoVFWCVT_F_X_V_M2_E8, VFWCVT_F_X_V }, // 3191 |
| 23897 | { PseudoVFWCVT_F_X_V_M2_E8_MASK, VFWCVT_F_X_V }, // 3192 |
| 23898 | { PseudoVFWCVT_F_X_V_M4_E16, VFWCVT_F_X_V }, // 3193 |
| 23899 | { PseudoVFWCVT_F_X_V_M4_E16_MASK, VFWCVT_F_X_V }, // 3194 |
| 23900 | { PseudoVFWCVT_F_X_V_M4_E32, VFWCVT_F_X_V }, // 3195 |
| 23901 | { PseudoVFWCVT_F_X_V_M4_E32_MASK, VFWCVT_F_X_V }, // 3196 |
| 23902 | { PseudoVFWCVT_F_X_V_M4_E8, VFWCVT_F_X_V }, // 3197 |
| 23903 | { PseudoVFWCVT_F_X_V_M4_E8_MASK, VFWCVT_F_X_V }, // 3198 |
| 23904 | { PseudoVFWCVT_F_X_V_MF2_E16, VFWCVT_F_X_V }, // 3199 |
| 23905 | { PseudoVFWCVT_F_X_V_MF2_E16_MASK, VFWCVT_F_X_V }, // 3200 |
| 23906 | { PseudoVFWCVT_F_X_V_MF2_E32, VFWCVT_F_X_V }, // 3201 |
| 23907 | { PseudoVFWCVT_F_X_V_MF2_E32_MASK, VFWCVT_F_X_V }, // 3202 |
| 23908 | { PseudoVFWCVT_F_X_V_MF2_E8, VFWCVT_F_X_V }, // 3203 |
| 23909 | { PseudoVFWCVT_F_X_V_MF2_E8_MASK, VFWCVT_F_X_V }, // 3204 |
| 23910 | { PseudoVFWCVT_F_X_V_MF4_E16, VFWCVT_F_X_V }, // 3205 |
| 23911 | { PseudoVFWCVT_F_X_V_MF4_E16_MASK, VFWCVT_F_X_V }, // 3206 |
| 23912 | { PseudoVFWCVT_F_X_V_MF4_E8, VFWCVT_F_X_V }, // 3207 |
| 23913 | { PseudoVFWCVT_F_X_V_MF4_E8_MASK, VFWCVT_F_X_V }, // 3208 |
| 23914 | { PseudoVFWCVT_F_X_V_MF8_E8, VFWCVT_F_X_V }, // 3209 |
| 23915 | { PseudoVFWCVT_F_X_V_MF8_E8_MASK, VFWCVT_F_X_V }, // 3210 |
| 23916 | { PseudoVFWCVT_RTZ_XU_F_V_M1, VFWCVT_RTZ_XU_F_V }, // 3211 |
| 23917 | { PseudoVFWCVT_RTZ_XU_F_V_M1_MASK, VFWCVT_RTZ_XU_F_V }, // 3212 |
| 23918 | { PseudoVFWCVT_RTZ_XU_F_V_M2, VFWCVT_RTZ_XU_F_V }, // 3213 |
| 23919 | { PseudoVFWCVT_RTZ_XU_F_V_M2_MASK, VFWCVT_RTZ_XU_F_V }, // 3214 |
| 23920 | { PseudoVFWCVT_RTZ_XU_F_V_M4, VFWCVT_RTZ_XU_F_V }, // 3215 |
| 23921 | { PseudoVFWCVT_RTZ_XU_F_V_M4_MASK, VFWCVT_RTZ_XU_F_V }, // 3216 |
| 23922 | { PseudoVFWCVT_RTZ_XU_F_V_MF2, VFWCVT_RTZ_XU_F_V }, // 3217 |
| 23923 | { PseudoVFWCVT_RTZ_XU_F_V_MF2_MASK, VFWCVT_RTZ_XU_F_V }, // 3218 |
| 23924 | { PseudoVFWCVT_RTZ_XU_F_V_MF4, VFWCVT_RTZ_XU_F_V }, // 3219 |
| 23925 | { PseudoVFWCVT_RTZ_XU_F_V_MF4_MASK, VFWCVT_RTZ_XU_F_V }, // 3220 |
| 23926 | { PseudoVFWCVT_RTZ_X_F_V_M1, VFWCVT_RTZ_X_F_V }, // 3221 |
| 23927 | { PseudoVFWCVT_RTZ_X_F_V_M1_MASK, VFWCVT_RTZ_X_F_V }, // 3222 |
| 23928 | { PseudoVFWCVT_RTZ_X_F_V_M2, VFWCVT_RTZ_X_F_V }, // 3223 |
| 23929 | { PseudoVFWCVT_RTZ_X_F_V_M2_MASK, VFWCVT_RTZ_X_F_V }, // 3224 |
| 23930 | { PseudoVFWCVT_RTZ_X_F_V_M4, VFWCVT_RTZ_X_F_V }, // 3225 |
| 23931 | { PseudoVFWCVT_RTZ_X_F_V_M4_MASK, VFWCVT_RTZ_X_F_V }, // 3226 |
| 23932 | { PseudoVFWCVT_RTZ_X_F_V_MF2, VFWCVT_RTZ_X_F_V }, // 3227 |
| 23933 | { PseudoVFWCVT_RTZ_X_F_V_MF2_MASK, VFWCVT_RTZ_X_F_V }, // 3228 |
| 23934 | { PseudoVFWCVT_RTZ_X_F_V_MF4, VFWCVT_RTZ_X_F_V }, // 3229 |
| 23935 | { PseudoVFWCVT_RTZ_X_F_V_MF4_MASK, VFWCVT_RTZ_X_F_V }, // 3230 |
| 23936 | { PseudoVFWCVT_XU_F_V_M1, VFWCVT_XU_F_V }, // 3231 |
| 23937 | { PseudoVFWCVT_XU_F_V_M1_MASK, VFWCVT_XU_F_V }, // 3232 |
| 23938 | { PseudoVFWCVT_XU_F_V_M2, VFWCVT_XU_F_V }, // 3233 |
| 23939 | { PseudoVFWCVT_XU_F_V_M2_MASK, VFWCVT_XU_F_V }, // 3234 |
| 23940 | { PseudoVFWCVT_XU_F_V_M4, VFWCVT_XU_F_V }, // 3235 |
| 23941 | { PseudoVFWCVT_XU_F_V_M4_MASK, VFWCVT_XU_F_V }, // 3236 |
| 23942 | { PseudoVFWCVT_XU_F_V_MF2, VFWCVT_XU_F_V }, // 3237 |
| 23943 | { PseudoVFWCVT_XU_F_V_MF2_MASK, VFWCVT_XU_F_V }, // 3238 |
| 23944 | { PseudoVFWCVT_XU_F_V_MF4, VFWCVT_XU_F_V }, // 3239 |
| 23945 | { PseudoVFWCVT_XU_F_V_MF4_MASK, VFWCVT_XU_F_V }, // 3240 |
| 23946 | { PseudoVFWCVT_X_F_V_M1, VFWCVT_X_F_V }, // 3241 |
| 23947 | { PseudoVFWCVT_X_F_V_M1_MASK, VFWCVT_X_F_V }, // 3242 |
| 23948 | { PseudoVFWCVT_X_F_V_M2, VFWCVT_X_F_V }, // 3243 |
| 23949 | { PseudoVFWCVT_X_F_V_M2_MASK, VFWCVT_X_F_V }, // 3244 |
| 23950 | { PseudoVFWCVT_X_F_V_M4, VFWCVT_X_F_V }, // 3245 |
| 23951 | { PseudoVFWCVT_X_F_V_M4_MASK, VFWCVT_X_F_V }, // 3246 |
| 23952 | { PseudoVFWCVT_X_F_V_MF2, VFWCVT_X_F_V }, // 3247 |
| 23953 | { PseudoVFWCVT_X_F_V_MF2_MASK, VFWCVT_X_F_V }, // 3248 |
| 23954 | { PseudoVFWCVT_X_F_V_MF4, VFWCVT_X_F_V }, // 3249 |
| 23955 | { PseudoVFWCVT_X_F_V_MF4_MASK, VFWCVT_X_F_V }, // 3250 |
| 23956 | { PseudoVFWMACCBF16_VFPR16_M1_E16, VFWMACCBF16_VF }, // 3251 |
| 23957 | { PseudoVFWMACCBF16_VFPR16_M1_E16_MASK, VFWMACCBF16_VF }, // 3252 |
| 23958 | { PseudoVFWMACCBF16_VFPR16_M2_E16, VFWMACCBF16_VF }, // 3253 |
| 23959 | { PseudoVFWMACCBF16_VFPR16_M2_E16_MASK, VFWMACCBF16_VF }, // 3254 |
| 23960 | { PseudoVFWMACCBF16_VFPR16_M4_E16, VFWMACCBF16_VF }, // 3255 |
| 23961 | { PseudoVFWMACCBF16_VFPR16_M4_E16_MASK, VFWMACCBF16_VF }, // 3256 |
| 23962 | { PseudoVFWMACCBF16_VFPR16_MF2_E16, VFWMACCBF16_VF }, // 3257 |
| 23963 | { PseudoVFWMACCBF16_VFPR16_MF2_E16_MASK, VFWMACCBF16_VF }, // 3258 |
| 23964 | { PseudoVFWMACCBF16_VFPR16_MF4_E16, VFWMACCBF16_VF }, // 3259 |
| 23965 | { PseudoVFWMACCBF16_VFPR16_MF4_E16_MASK, VFWMACCBF16_VF }, // 3260 |
| 23966 | { PseudoVFWMACCBF16_VV_M1_E16, VFWMACCBF16_VV }, // 3261 |
| 23967 | { PseudoVFWMACCBF16_VV_M1_E16_MASK, VFWMACCBF16_VV }, // 3262 |
| 23968 | { PseudoVFWMACCBF16_VV_M1_E32, VFWMACCBF16_VV }, // 3263 |
| 23969 | { PseudoVFWMACCBF16_VV_M1_E32_MASK, VFWMACCBF16_VV }, // 3264 |
| 23970 | { PseudoVFWMACCBF16_VV_M2_E16, VFWMACCBF16_VV }, // 3265 |
| 23971 | { PseudoVFWMACCBF16_VV_M2_E16_MASK, VFWMACCBF16_VV }, // 3266 |
| 23972 | { PseudoVFWMACCBF16_VV_M2_E32, VFWMACCBF16_VV }, // 3267 |
| 23973 | { PseudoVFWMACCBF16_VV_M2_E32_MASK, VFWMACCBF16_VV }, // 3268 |
| 23974 | { PseudoVFWMACCBF16_VV_M4_E16, VFWMACCBF16_VV }, // 3269 |
| 23975 | { PseudoVFWMACCBF16_VV_M4_E16_MASK, VFWMACCBF16_VV }, // 3270 |
| 23976 | { PseudoVFWMACCBF16_VV_M4_E32, VFWMACCBF16_VV }, // 3271 |
| 23977 | { PseudoVFWMACCBF16_VV_M4_E32_MASK, VFWMACCBF16_VV }, // 3272 |
| 23978 | { PseudoVFWMACCBF16_VV_MF2_E16, VFWMACCBF16_VV }, // 3273 |
| 23979 | { PseudoVFWMACCBF16_VV_MF2_E16_MASK, VFWMACCBF16_VV }, // 3274 |
| 23980 | { PseudoVFWMACCBF16_VV_MF2_E32, VFWMACCBF16_VV }, // 3275 |
| 23981 | { PseudoVFWMACCBF16_VV_MF2_E32_MASK, VFWMACCBF16_VV }, // 3276 |
| 23982 | { PseudoVFWMACCBF16_VV_MF4_E16, VFWMACCBF16_VV }, // 3277 |
| 23983 | { PseudoVFWMACCBF16_VV_MF4_E16_MASK, VFWMACCBF16_VV }, // 3278 |
| 23984 | { PseudoVFWMACC_VFPR16_M1_E16, VFWMACC_VF }, // 3279 |
| 23985 | { PseudoVFWMACC_VFPR16_M1_E16_MASK, VFWMACC_VF }, // 3280 |
| 23986 | { PseudoVFWMACC_VFPR16_M2_E16, VFWMACC_VF }, // 3281 |
| 23987 | { PseudoVFWMACC_VFPR16_M2_E16_MASK, VFWMACC_VF }, // 3282 |
| 23988 | { PseudoVFWMACC_VFPR16_M4_E16, VFWMACC_VF }, // 3283 |
| 23989 | { PseudoVFWMACC_VFPR16_M4_E16_MASK, VFWMACC_VF }, // 3284 |
| 23990 | { PseudoVFWMACC_VFPR16_MF2_E16, VFWMACC_VF }, // 3285 |
| 23991 | { PseudoVFWMACC_VFPR16_MF2_E16_MASK, VFWMACC_VF }, // 3286 |
| 23992 | { PseudoVFWMACC_VFPR16_MF4_E16, VFWMACC_VF }, // 3287 |
| 23993 | { PseudoVFWMACC_VFPR16_MF4_E16_MASK, VFWMACC_VF }, // 3288 |
| 23994 | { PseudoVFWMACC_VFPR32_M1_E32, VFWMACC_VF }, // 3289 |
| 23995 | { PseudoVFWMACC_VFPR32_M1_E32_MASK, VFWMACC_VF }, // 3290 |
| 23996 | { PseudoVFWMACC_VFPR32_M2_E32, VFWMACC_VF }, // 3291 |
| 23997 | { PseudoVFWMACC_VFPR32_M2_E32_MASK, VFWMACC_VF }, // 3292 |
| 23998 | { PseudoVFWMACC_VFPR32_M4_E32, VFWMACC_VF }, // 3293 |
| 23999 | { PseudoVFWMACC_VFPR32_M4_E32_MASK, VFWMACC_VF }, // 3294 |
| 24000 | { PseudoVFWMACC_VFPR32_MF2_E32, VFWMACC_VF }, // 3295 |
| 24001 | { PseudoVFWMACC_VFPR32_MF2_E32_MASK, VFWMACC_VF }, // 3296 |
| 24002 | { PseudoVFWMACC_VV_M1_E16, VFWMACC_VV }, // 3297 |
| 24003 | { PseudoVFWMACC_VV_M1_E16_MASK, VFWMACC_VV }, // 3298 |
| 24004 | { PseudoVFWMACC_VV_M1_E32, VFWMACC_VV }, // 3299 |
| 24005 | { PseudoVFWMACC_VV_M1_E32_MASK, VFWMACC_VV }, // 3300 |
| 24006 | { PseudoVFWMACC_VV_M2_E16, VFWMACC_VV }, // 3301 |
| 24007 | { PseudoVFWMACC_VV_M2_E16_MASK, VFWMACC_VV }, // 3302 |
| 24008 | { PseudoVFWMACC_VV_M2_E32, VFWMACC_VV }, // 3303 |
| 24009 | { PseudoVFWMACC_VV_M2_E32_MASK, VFWMACC_VV }, // 3304 |
| 24010 | { PseudoVFWMACC_VV_M4_E16, VFWMACC_VV }, // 3305 |
| 24011 | { PseudoVFWMACC_VV_M4_E16_MASK, VFWMACC_VV }, // 3306 |
| 24012 | { PseudoVFWMACC_VV_M4_E32, VFWMACC_VV }, // 3307 |
| 24013 | { PseudoVFWMACC_VV_M4_E32_MASK, VFWMACC_VV }, // 3308 |
| 24014 | { PseudoVFWMACC_VV_MF2_E16, VFWMACC_VV }, // 3309 |
| 24015 | { PseudoVFWMACC_VV_MF2_E16_MASK, VFWMACC_VV }, // 3310 |
| 24016 | { PseudoVFWMACC_VV_MF2_E32, VFWMACC_VV }, // 3311 |
| 24017 | { PseudoVFWMACC_VV_MF2_E32_MASK, VFWMACC_VV }, // 3312 |
| 24018 | { PseudoVFWMACC_VV_MF4_E16, VFWMACC_VV }, // 3313 |
| 24019 | { PseudoVFWMACC_VV_MF4_E16_MASK, VFWMACC_VV }, // 3314 |
| 24020 | { PseudoVFWMSAC_VFPR16_M1_E16, VFWMSAC_VF }, // 3315 |
| 24021 | { PseudoVFWMSAC_VFPR16_M1_E16_MASK, VFWMSAC_VF }, // 3316 |
| 24022 | { PseudoVFWMSAC_VFPR16_M2_E16, VFWMSAC_VF }, // 3317 |
| 24023 | { PseudoVFWMSAC_VFPR16_M2_E16_MASK, VFWMSAC_VF }, // 3318 |
| 24024 | { PseudoVFWMSAC_VFPR16_M4_E16, VFWMSAC_VF }, // 3319 |
| 24025 | { PseudoVFWMSAC_VFPR16_M4_E16_MASK, VFWMSAC_VF }, // 3320 |
| 24026 | { PseudoVFWMSAC_VFPR16_MF2_E16, VFWMSAC_VF }, // 3321 |
| 24027 | { PseudoVFWMSAC_VFPR16_MF2_E16_MASK, VFWMSAC_VF }, // 3322 |
| 24028 | { PseudoVFWMSAC_VFPR16_MF4_E16, VFWMSAC_VF }, // 3323 |
| 24029 | { PseudoVFWMSAC_VFPR16_MF4_E16_MASK, VFWMSAC_VF }, // 3324 |
| 24030 | { PseudoVFWMSAC_VFPR32_M1_E32, VFWMSAC_VF }, // 3325 |
| 24031 | { PseudoVFWMSAC_VFPR32_M1_E32_MASK, VFWMSAC_VF }, // 3326 |
| 24032 | { PseudoVFWMSAC_VFPR32_M2_E32, VFWMSAC_VF }, // 3327 |
| 24033 | { PseudoVFWMSAC_VFPR32_M2_E32_MASK, VFWMSAC_VF }, // 3328 |
| 24034 | { PseudoVFWMSAC_VFPR32_M4_E32, VFWMSAC_VF }, // 3329 |
| 24035 | { PseudoVFWMSAC_VFPR32_M4_E32_MASK, VFWMSAC_VF }, // 3330 |
| 24036 | { PseudoVFWMSAC_VFPR32_MF2_E32, VFWMSAC_VF }, // 3331 |
| 24037 | { PseudoVFWMSAC_VFPR32_MF2_E32_MASK, VFWMSAC_VF }, // 3332 |
| 24038 | { PseudoVFWMSAC_VV_M1_E16, VFWMSAC_VV }, // 3333 |
| 24039 | { PseudoVFWMSAC_VV_M1_E16_MASK, VFWMSAC_VV }, // 3334 |
| 24040 | { PseudoVFWMSAC_VV_M1_E32, VFWMSAC_VV }, // 3335 |
| 24041 | { PseudoVFWMSAC_VV_M1_E32_MASK, VFWMSAC_VV }, // 3336 |
| 24042 | { PseudoVFWMSAC_VV_M2_E16, VFWMSAC_VV }, // 3337 |
| 24043 | { PseudoVFWMSAC_VV_M2_E16_MASK, VFWMSAC_VV }, // 3338 |
| 24044 | { PseudoVFWMSAC_VV_M2_E32, VFWMSAC_VV }, // 3339 |
| 24045 | { PseudoVFWMSAC_VV_M2_E32_MASK, VFWMSAC_VV }, // 3340 |
| 24046 | { PseudoVFWMSAC_VV_M4_E16, VFWMSAC_VV }, // 3341 |
| 24047 | { PseudoVFWMSAC_VV_M4_E16_MASK, VFWMSAC_VV }, // 3342 |
| 24048 | { PseudoVFWMSAC_VV_M4_E32, VFWMSAC_VV }, // 3343 |
| 24049 | { PseudoVFWMSAC_VV_M4_E32_MASK, VFWMSAC_VV }, // 3344 |
| 24050 | { PseudoVFWMSAC_VV_MF2_E16, VFWMSAC_VV }, // 3345 |
| 24051 | { PseudoVFWMSAC_VV_MF2_E16_MASK, VFWMSAC_VV }, // 3346 |
| 24052 | { PseudoVFWMSAC_VV_MF2_E32, VFWMSAC_VV }, // 3347 |
| 24053 | { PseudoVFWMSAC_VV_MF2_E32_MASK, VFWMSAC_VV }, // 3348 |
| 24054 | { PseudoVFWMSAC_VV_MF4_E16, VFWMSAC_VV }, // 3349 |
| 24055 | { PseudoVFWMSAC_VV_MF4_E16_MASK, VFWMSAC_VV }, // 3350 |
| 24056 | { PseudoVFWMUL_VFPR16_M1_E16, VFWMUL_VF }, // 3351 |
| 24057 | { PseudoVFWMUL_VFPR16_M1_E16_MASK, VFWMUL_VF }, // 3352 |
| 24058 | { PseudoVFWMUL_VFPR16_M2_E16, VFWMUL_VF }, // 3353 |
| 24059 | { PseudoVFWMUL_VFPR16_M2_E16_MASK, VFWMUL_VF }, // 3354 |
| 24060 | { PseudoVFWMUL_VFPR16_M4_E16, VFWMUL_VF }, // 3355 |
| 24061 | { PseudoVFWMUL_VFPR16_M4_E16_MASK, VFWMUL_VF }, // 3356 |
| 24062 | { PseudoVFWMUL_VFPR16_MF2_E16, VFWMUL_VF }, // 3357 |
| 24063 | { PseudoVFWMUL_VFPR16_MF2_E16_MASK, VFWMUL_VF }, // 3358 |
| 24064 | { PseudoVFWMUL_VFPR16_MF4_E16, VFWMUL_VF }, // 3359 |
| 24065 | { PseudoVFWMUL_VFPR16_MF4_E16_MASK, VFWMUL_VF }, // 3360 |
| 24066 | { PseudoVFWMUL_VFPR32_M1_E32, VFWMUL_VF }, // 3361 |
| 24067 | { PseudoVFWMUL_VFPR32_M1_E32_MASK, VFWMUL_VF }, // 3362 |
| 24068 | { PseudoVFWMUL_VFPR32_M2_E32, VFWMUL_VF }, // 3363 |
| 24069 | { PseudoVFWMUL_VFPR32_M2_E32_MASK, VFWMUL_VF }, // 3364 |
| 24070 | { PseudoVFWMUL_VFPR32_M4_E32, VFWMUL_VF }, // 3365 |
| 24071 | { PseudoVFWMUL_VFPR32_M4_E32_MASK, VFWMUL_VF }, // 3366 |
| 24072 | { PseudoVFWMUL_VFPR32_MF2_E32, VFWMUL_VF }, // 3367 |
| 24073 | { PseudoVFWMUL_VFPR32_MF2_E32_MASK, VFWMUL_VF }, // 3368 |
| 24074 | { PseudoVFWMUL_VV_M1_E16, VFWMUL_VV }, // 3369 |
| 24075 | { PseudoVFWMUL_VV_M1_E16_MASK, VFWMUL_VV }, // 3370 |
| 24076 | { PseudoVFWMUL_VV_M1_E32, VFWMUL_VV }, // 3371 |
| 24077 | { PseudoVFWMUL_VV_M1_E32_MASK, VFWMUL_VV }, // 3372 |
| 24078 | { PseudoVFWMUL_VV_M2_E16, VFWMUL_VV }, // 3373 |
| 24079 | { PseudoVFWMUL_VV_M2_E16_MASK, VFWMUL_VV }, // 3374 |
| 24080 | { PseudoVFWMUL_VV_M2_E32, VFWMUL_VV }, // 3375 |
| 24081 | { PseudoVFWMUL_VV_M2_E32_MASK, VFWMUL_VV }, // 3376 |
| 24082 | { PseudoVFWMUL_VV_M4_E16, VFWMUL_VV }, // 3377 |
| 24083 | { PseudoVFWMUL_VV_M4_E16_MASK, VFWMUL_VV }, // 3378 |
| 24084 | { PseudoVFWMUL_VV_M4_E32, VFWMUL_VV }, // 3379 |
| 24085 | { PseudoVFWMUL_VV_M4_E32_MASK, VFWMUL_VV }, // 3380 |
| 24086 | { PseudoVFWMUL_VV_MF2_E16, VFWMUL_VV }, // 3381 |
| 24087 | { PseudoVFWMUL_VV_MF2_E16_MASK, VFWMUL_VV }, // 3382 |
| 24088 | { PseudoVFWMUL_VV_MF2_E32, VFWMUL_VV }, // 3383 |
| 24089 | { PseudoVFWMUL_VV_MF2_E32_MASK, VFWMUL_VV }, // 3384 |
| 24090 | { PseudoVFWMUL_VV_MF4_E16, VFWMUL_VV }, // 3385 |
| 24091 | { PseudoVFWMUL_VV_MF4_E16_MASK, VFWMUL_VV }, // 3386 |
| 24092 | { PseudoVFWNMACC_VFPR16_M1_E16, VFWNMACC_VF }, // 3387 |
| 24093 | { PseudoVFWNMACC_VFPR16_M1_E16_MASK, VFWNMACC_VF }, // 3388 |
| 24094 | { PseudoVFWNMACC_VFPR16_M2_E16, VFWNMACC_VF }, // 3389 |
| 24095 | { PseudoVFWNMACC_VFPR16_M2_E16_MASK, VFWNMACC_VF }, // 3390 |
| 24096 | { PseudoVFWNMACC_VFPR16_M4_E16, VFWNMACC_VF }, // 3391 |
| 24097 | { PseudoVFWNMACC_VFPR16_M4_E16_MASK, VFWNMACC_VF }, // 3392 |
| 24098 | { PseudoVFWNMACC_VFPR16_MF2_E16, VFWNMACC_VF }, // 3393 |
| 24099 | { PseudoVFWNMACC_VFPR16_MF2_E16_MASK, VFWNMACC_VF }, // 3394 |
| 24100 | { PseudoVFWNMACC_VFPR16_MF4_E16, VFWNMACC_VF }, // 3395 |
| 24101 | { PseudoVFWNMACC_VFPR16_MF4_E16_MASK, VFWNMACC_VF }, // 3396 |
| 24102 | { PseudoVFWNMACC_VFPR32_M1_E32, VFWNMACC_VF }, // 3397 |
| 24103 | { PseudoVFWNMACC_VFPR32_M1_E32_MASK, VFWNMACC_VF }, // 3398 |
| 24104 | { PseudoVFWNMACC_VFPR32_M2_E32, VFWNMACC_VF }, // 3399 |
| 24105 | { PseudoVFWNMACC_VFPR32_M2_E32_MASK, VFWNMACC_VF }, // 3400 |
| 24106 | { PseudoVFWNMACC_VFPR32_M4_E32, VFWNMACC_VF }, // 3401 |
| 24107 | { PseudoVFWNMACC_VFPR32_M4_E32_MASK, VFWNMACC_VF }, // 3402 |
| 24108 | { PseudoVFWNMACC_VFPR32_MF2_E32, VFWNMACC_VF }, // 3403 |
| 24109 | { PseudoVFWNMACC_VFPR32_MF2_E32_MASK, VFWNMACC_VF }, // 3404 |
| 24110 | { PseudoVFWNMACC_VV_M1_E16, VFWNMACC_VV }, // 3405 |
| 24111 | { PseudoVFWNMACC_VV_M1_E16_MASK, VFWNMACC_VV }, // 3406 |
| 24112 | { PseudoVFWNMACC_VV_M1_E32, VFWNMACC_VV }, // 3407 |
| 24113 | { PseudoVFWNMACC_VV_M1_E32_MASK, VFWNMACC_VV }, // 3408 |
| 24114 | { PseudoVFWNMACC_VV_M2_E16, VFWNMACC_VV }, // 3409 |
| 24115 | { PseudoVFWNMACC_VV_M2_E16_MASK, VFWNMACC_VV }, // 3410 |
| 24116 | { PseudoVFWNMACC_VV_M2_E32, VFWNMACC_VV }, // 3411 |
| 24117 | { PseudoVFWNMACC_VV_M2_E32_MASK, VFWNMACC_VV }, // 3412 |
| 24118 | { PseudoVFWNMACC_VV_M4_E16, VFWNMACC_VV }, // 3413 |
| 24119 | { PseudoVFWNMACC_VV_M4_E16_MASK, VFWNMACC_VV }, // 3414 |
| 24120 | { PseudoVFWNMACC_VV_M4_E32, VFWNMACC_VV }, // 3415 |
| 24121 | { PseudoVFWNMACC_VV_M4_E32_MASK, VFWNMACC_VV }, // 3416 |
| 24122 | { PseudoVFWNMACC_VV_MF2_E16, VFWNMACC_VV }, // 3417 |
| 24123 | { PseudoVFWNMACC_VV_MF2_E16_MASK, VFWNMACC_VV }, // 3418 |
| 24124 | { PseudoVFWNMACC_VV_MF2_E32, VFWNMACC_VV }, // 3419 |
| 24125 | { PseudoVFWNMACC_VV_MF2_E32_MASK, VFWNMACC_VV }, // 3420 |
| 24126 | { PseudoVFWNMACC_VV_MF4_E16, VFWNMACC_VV }, // 3421 |
| 24127 | { PseudoVFWNMACC_VV_MF4_E16_MASK, VFWNMACC_VV }, // 3422 |
| 24128 | { PseudoVFWNMSAC_VFPR16_M1_E16, VFWNMSAC_VF }, // 3423 |
| 24129 | { PseudoVFWNMSAC_VFPR16_M1_E16_MASK, VFWNMSAC_VF }, // 3424 |
| 24130 | { PseudoVFWNMSAC_VFPR16_M2_E16, VFWNMSAC_VF }, // 3425 |
| 24131 | { PseudoVFWNMSAC_VFPR16_M2_E16_MASK, VFWNMSAC_VF }, // 3426 |
| 24132 | { PseudoVFWNMSAC_VFPR16_M4_E16, VFWNMSAC_VF }, // 3427 |
| 24133 | { PseudoVFWNMSAC_VFPR16_M4_E16_MASK, VFWNMSAC_VF }, // 3428 |
| 24134 | { PseudoVFWNMSAC_VFPR16_MF2_E16, VFWNMSAC_VF }, // 3429 |
| 24135 | { PseudoVFWNMSAC_VFPR16_MF2_E16_MASK, VFWNMSAC_VF }, // 3430 |
| 24136 | { PseudoVFWNMSAC_VFPR16_MF4_E16, VFWNMSAC_VF }, // 3431 |
| 24137 | { PseudoVFWNMSAC_VFPR16_MF4_E16_MASK, VFWNMSAC_VF }, // 3432 |
| 24138 | { PseudoVFWNMSAC_VFPR32_M1_E32, VFWNMSAC_VF }, // 3433 |
| 24139 | { PseudoVFWNMSAC_VFPR32_M1_E32_MASK, VFWNMSAC_VF }, // 3434 |
| 24140 | { PseudoVFWNMSAC_VFPR32_M2_E32, VFWNMSAC_VF }, // 3435 |
| 24141 | { PseudoVFWNMSAC_VFPR32_M2_E32_MASK, VFWNMSAC_VF }, // 3436 |
| 24142 | { PseudoVFWNMSAC_VFPR32_M4_E32, VFWNMSAC_VF }, // 3437 |
| 24143 | { PseudoVFWNMSAC_VFPR32_M4_E32_MASK, VFWNMSAC_VF }, // 3438 |
| 24144 | { PseudoVFWNMSAC_VFPR32_MF2_E32, VFWNMSAC_VF }, // 3439 |
| 24145 | { PseudoVFWNMSAC_VFPR32_MF2_E32_MASK, VFWNMSAC_VF }, // 3440 |
| 24146 | { PseudoVFWNMSAC_VV_M1_E16, VFWNMSAC_VV }, // 3441 |
| 24147 | { PseudoVFWNMSAC_VV_M1_E16_MASK, VFWNMSAC_VV }, // 3442 |
| 24148 | { PseudoVFWNMSAC_VV_M1_E32, VFWNMSAC_VV }, // 3443 |
| 24149 | { PseudoVFWNMSAC_VV_M1_E32_MASK, VFWNMSAC_VV }, // 3444 |
| 24150 | { PseudoVFWNMSAC_VV_M2_E16, VFWNMSAC_VV }, // 3445 |
| 24151 | { PseudoVFWNMSAC_VV_M2_E16_MASK, VFWNMSAC_VV }, // 3446 |
| 24152 | { PseudoVFWNMSAC_VV_M2_E32, VFWNMSAC_VV }, // 3447 |
| 24153 | { PseudoVFWNMSAC_VV_M2_E32_MASK, VFWNMSAC_VV }, // 3448 |
| 24154 | { PseudoVFWNMSAC_VV_M4_E16, VFWNMSAC_VV }, // 3449 |
| 24155 | { PseudoVFWNMSAC_VV_M4_E16_MASK, VFWNMSAC_VV }, // 3450 |
| 24156 | { PseudoVFWNMSAC_VV_M4_E32, VFWNMSAC_VV }, // 3451 |
| 24157 | { PseudoVFWNMSAC_VV_M4_E32_MASK, VFWNMSAC_VV }, // 3452 |
| 24158 | { PseudoVFWNMSAC_VV_MF2_E16, VFWNMSAC_VV }, // 3453 |
| 24159 | { PseudoVFWNMSAC_VV_MF2_E16_MASK, VFWNMSAC_VV }, // 3454 |
| 24160 | { PseudoVFWNMSAC_VV_MF2_E32, VFWNMSAC_VV }, // 3455 |
| 24161 | { PseudoVFWNMSAC_VV_MF2_E32_MASK, VFWNMSAC_VV }, // 3456 |
| 24162 | { PseudoVFWNMSAC_VV_MF4_E16, VFWNMSAC_VV }, // 3457 |
| 24163 | { PseudoVFWNMSAC_VV_MF4_E16_MASK, VFWNMSAC_VV }, // 3458 |
| 24164 | { PseudoVFWREDOSUM_VS_M1_E16, VFWREDOSUM_VS }, // 3459 |
| 24165 | { PseudoVFWREDOSUM_VS_M1_E16_MASK, VFWREDOSUM_VS }, // 3460 |
| 24166 | { PseudoVFWREDOSUM_VS_M1_E32, VFWREDOSUM_VS }, // 3461 |
| 24167 | { PseudoVFWREDOSUM_VS_M1_E32_MASK, VFWREDOSUM_VS }, // 3462 |
| 24168 | { PseudoVFWREDOSUM_VS_M2_E16, VFWREDOSUM_VS }, // 3463 |
| 24169 | { PseudoVFWREDOSUM_VS_M2_E16_MASK, VFWREDOSUM_VS }, // 3464 |
| 24170 | { PseudoVFWREDOSUM_VS_M2_E32, VFWREDOSUM_VS }, // 3465 |
| 24171 | { PseudoVFWREDOSUM_VS_M2_E32_MASK, VFWREDOSUM_VS }, // 3466 |
| 24172 | { PseudoVFWREDOSUM_VS_M4_E16, VFWREDOSUM_VS }, // 3467 |
| 24173 | { PseudoVFWREDOSUM_VS_M4_E16_MASK, VFWREDOSUM_VS }, // 3468 |
| 24174 | { PseudoVFWREDOSUM_VS_M4_E32, VFWREDOSUM_VS }, // 3469 |
| 24175 | { PseudoVFWREDOSUM_VS_M4_E32_MASK, VFWREDOSUM_VS }, // 3470 |
| 24176 | { PseudoVFWREDOSUM_VS_M8_E16, VFWREDOSUM_VS }, // 3471 |
| 24177 | { PseudoVFWREDOSUM_VS_M8_E16_MASK, VFWREDOSUM_VS }, // 3472 |
| 24178 | { PseudoVFWREDOSUM_VS_M8_E32, VFWREDOSUM_VS }, // 3473 |
| 24179 | { PseudoVFWREDOSUM_VS_M8_E32_MASK, VFWREDOSUM_VS }, // 3474 |
| 24180 | { PseudoVFWREDOSUM_VS_MF2_E16, VFWREDOSUM_VS }, // 3475 |
| 24181 | { PseudoVFWREDOSUM_VS_MF2_E16_MASK, VFWREDOSUM_VS }, // 3476 |
| 24182 | { PseudoVFWREDOSUM_VS_MF2_E32, VFWREDOSUM_VS }, // 3477 |
| 24183 | { PseudoVFWREDOSUM_VS_MF2_E32_MASK, VFWREDOSUM_VS }, // 3478 |
| 24184 | { PseudoVFWREDOSUM_VS_MF4_E16, VFWREDOSUM_VS }, // 3479 |
| 24185 | { PseudoVFWREDOSUM_VS_MF4_E16_MASK, VFWREDOSUM_VS }, // 3480 |
| 24186 | { PseudoVFWREDUSUM_VS_M1_E16, VFWREDUSUM_VS }, // 3481 |
| 24187 | { PseudoVFWREDUSUM_VS_M1_E16_MASK, VFWREDUSUM_VS }, // 3482 |
| 24188 | { PseudoVFWREDUSUM_VS_M1_E32, VFWREDUSUM_VS }, // 3483 |
| 24189 | { PseudoVFWREDUSUM_VS_M1_E32_MASK, VFWREDUSUM_VS }, // 3484 |
| 24190 | { PseudoVFWREDUSUM_VS_M2_E16, VFWREDUSUM_VS }, // 3485 |
| 24191 | { PseudoVFWREDUSUM_VS_M2_E16_MASK, VFWREDUSUM_VS }, // 3486 |
| 24192 | { PseudoVFWREDUSUM_VS_M2_E32, VFWREDUSUM_VS }, // 3487 |
| 24193 | { PseudoVFWREDUSUM_VS_M2_E32_MASK, VFWREDUSUM_VS }, // 3488 |
| 24194 | { PseudoVFWREDUSUM_VS_M4_E16, VFWREDUSUM_VS }, // 3489 |
| 24195 | { PseudoVFWREDUSUM_VS_M4_E16_MASK, VFWREDUSUM_VS }, // 3490 |
| 24196 | { PseudoVFWREDUSUM_VS_M4_E32, VFWREDUSUM_VS }, // 3491 |
| 24197 | { PseudoVFWREDUSUM_VS_M4_E32_MASK, VFWREDUSUM_VS }, // 3492 |
| 24198 | { PseudoVFWREDUSUM_VS_M8_E16, VFWREDUSUM_VS }, // 3493 |
| 24199 | { PseudoVFWREDUSUM_VS_M8_E16_MASK, VFWREDUSUM_VS }, // 3494 |
| 24200 | { PseudoVFWREDUSUM_VS_M8_E32, VFWREDUSUM_VS }, // 3495 |
| 24201 | { PseudoVFWREDUSUM_VS_M8_E32_MASK, VFWREDUSUM_VS }, // 3496 |
| 24202 | { PseudoVFWREDUSUM_VS_MF2_E16, VFWREDUSUM_VS }, // 3497 |
| 24203 | { PseudoVFWREDUSUM_VS_MF2_E16_MASK, VFWREDUSUM_VS }, // 3498 |
| 24204 | { PseudoVFWREDUSUM_VS_MF2_E32, VFWREDUSUM_VS }, // 3499 |
| 24205 | { PseudoVFWREDUSUM_VS_MF2_E32_MASK, VFWREDUSUM_VS }, // 3500 |
| 24206 | { PseudoVFWREDUSUM_VS_MF4_E16, VFWREDUSUM_VS }, // 3501 |
| 24207 | { PseudoVFWREDUSUM_VS_MF4_E16_MASK, VFWREDUSUM_VS }, // 3502 |
| 24208 | { PseudoVFWSUB_VFPR16_M1_E16, VFWSUB_VF }, // 3503 |
| 24209 | { PseudoVFWSUB_VFPR16_M1_E16_MASK, VFWSUB_VF }, // 3504 |
| 24210 | { PseudoVFWSUB_VFPR16_M2_E16, VFWSUB_VF }, // 3505 |
| 24211 | { PseudoVFWSUB_VFPR16_M2_E16_MASK, VFWSUB_VF }, // 3506 |
| 24212 | { PseudoVFWSUB_VFPR16_M4_E16, VFWSUB_VF }, // 3507 |
| 24213 | { PseudoVFWSUB_VFPR16_M4_E16_MASK, VFWSUB_VF }, // 3508 |
| 24214 | { PseudoVFWSUB_VFPR16_MF2_E16, VFWSUB_VF }, // 3509 |
| 24215 | { PseudoVFWSUB_VFPR16_MF2_E16_MASK, VFWSUB_VF }, // 3510 |
| 24216 | { PseudoVFWSUB_VFPR16_MF4_E16, VFWSUB_VF }, // 3511 |
| 24217 | { PseudoVFWSUB_VFPR16_MF4_E16_MASK, VFWSUB_VF }, // 3512 |
| 24218 | { PseudoVFWSUB_VFPR32_M1_E32, VFWSUB_VF }, // 3513 |
| 24219 | { PseudoVFWSUB_VFPR32_M1_E32_MASK, VFWSUB_VF }, // 3514 |
| 24220 | { PseudoVFWSUB_VFPR32_M2_E32, VFWSUB_VF }, // 3515 |
| 24221 | { PseudoVFWSUB_VFPR32_M2_E32_MASK, VFWSUB_VF }, // 3516 |
| 24222 | { PseudoVFWSUB_VFPR32_M4_E32, VFWSUB_VF }, // 3517 |
| 24223 | { PseudoVFWSUB_VFPR32_M4_E32_MASK, VFWSUB_VF }, // 3518 |
| 24224 | { PseudoVFWSUB_VFPR32_MF2_E32, VFWSUB_VF }, // 3519 |
| 24225 | { PseudoVFWSUB_VFPR32_MF2_E32_MASK, VFWSUB_VF }, // 3520 |
| 24226 | { PseudoVFWSUB_VV_M1_E16, VFWSUB_VV }, // 3521 |
| 24227 | { PseudoVFWSUB_VV_M1_E16_MASK, VFWSUB_VV }, // 3522 |
| 24228 | { PseudoVFWSUB_VV_M1_E32, VFWSUB_VV }, // 3523 |
| 24229 | { PseudoVFWSUB_VV_M1_E32_MASK, VFWSUB_VV }, // 3524 |
| 24230 | { PseudoVFWSUB_VV_M2_E16, VFWSUB_VV }, // 3525 |
| 24231 | { PseudoVFWSUB_VV_M2_E16_MASK, VFWSUB_VV }, // 3526 |
| 24232 | { PseudoVFWSUB_VV_M2_E32, VFWSUB_VV }, // 3527 |
| 24233 | { PseudoVFWSUB_VV_M2_E32_MASK, VFWSUB_VV }, // 3528 |
| 24234 | { PseudoVFWSUB_VV_M4_E16, VFWSUB_VV }, // 3529 |
| 24235 | { PseudoVFWSUB_VV_M4_E16_MASK, VFWSUB_VV }, // 3530 |
| 24236 | { PseudoVFWSUB_VV_M4_E32, VFWSUB_VV }, // 3531 |
| 24237 | { PseudoVFWSUB_VV_M4_E32_MASK, VFWSUB_VV }, // 3532 |
| 24238 | { PseudoVFWSUB_VV_MF2_E16, VFWSUB_VV }, // 3533 |
| 24239 | { PseudoVFWSUB_VV_MF2_E16_MASK, VFWSUB_VV }, // 3534 |
| 24240 | { PseudoVFWSUB_VV_MF2_E32, VFWSUB_VV }, // 3535 |
| 24241 | { PseudoVFWSUB_VV_MF2_E32_MASK, VFWSUB_VV }, // 3536 |
| 24242 | { PseudoVFWSUB_VV_MF4_E16, VFWSUB_VV }, // 3537 |
| 24243 | { PseudoVFWSUB_VV_MF4_E16_MASK, VFWSUB_VV }, // 3538 |
| 24244 | { PseudoVFWSUB_WFPR16_M1_E16, VFWSUB_WF }, // 3539 |
| 24245 | { PseudoVFWSUB_WFPR16_M1_E16_MASK, VFWSUB_WF }, // 3540 |
| 24246 | { PseudoVFWSUB_WFPR16_M2_E16, VFWSUB_WF }, // 3541 |
| 24247 | { PseudoVFWSUB_WFPR16_M2_E16_MASK, VFWSUB_WF }, // 3542 |
| 24248 | { PseudoVFWSUB_WFPR16_M4_E16, VFWSUB_WF }, // 3543 |
| 24249 | { PseudoVFWSUB_WFPR16_M4_E16_MASK, VFWSUB_WF }, // 3544 |
| 24250 | { PseudoVFWSUB_WFPR16_MF2_E16, VFWSUB_WF }, // 3545 |
| 24251 | { PseudoVFWSUB_WFPR16_MF2_E16_MASK, VFWSUB_WF }, // 3546 |
| 24252 | { PseudoVFWSUB_WFPR16_MF4_E16, VFWSUB_WF }, // 3547 |
| 24253 | { PseudoVFWSUB_WFPR16_MF4_E16_MASK, VFWSUB_WF }, // 3548 |
| 24254 | { PseudoVFWSUB_WFPR32_M1_E32, VFWSUB_WF }, // 3549 |
| 24255 | { PseudoVFWSUB_WFPR32_M1_E32_MASK, VFWSUB_WF }, // 3550 |
| 24256 | { PseudoVFWSUB_WFPR32_M2_E32, VFWSUB_WF }, // 3551 |
| 24257 | { PseudoVFWSUB_WFPR32_M2_E32_MASK, VFWSUB_WF }, // 3552 |
| 24258 | { PseudoVFWSUB_WFPR32_M4_E32, VFWSUB_WF }, // 3553 |
| 24259 | { PseudoVFWSUB_WFPR32_M4_E32_MASK, VFWSUB_WF }, // 3554 |
| 24260 | { PseudoVFWSUB_WFPR32_MF2_E32, VFWSUB_WF }, // 3555 |
| 24261 | { PseudoVFWSUB_WFPR32_MF2_E32_MASK, VFWSUB_WF }, // 3556 |
| 24262 | { PseudoVFWSUB_WV_M1_E16, VFWSUB_WV }, // 3557 |
| 24263 | { PseudoVFWSUB_WV_M1_E16_MASK, VFWSUB_WV }, // 3558 |
| 24264 | { PseudoVFWSUB_WV_M1_E16_MASK_TIED, VFWSUB_WV }, // 3559 |
| 24265 | { PseudoVFWSUB_WV_M1_E16_TIED, VFWSUB_WV }, // 3560 |
| 24266 | { PseudoVFWSUB_WV_M1_E32, VFWSUB_WV }, // 3561 |
| 24267 | { PseudoVFWSUB_WV_M1_E32_MASK, VFWSUB_WV }, // 3562 |
| 24268 | { PseudoVFWSUB_WV_M1_E32_MASK_TIED, VFWSUB_WV }, // 3563 |
| 24269 | { PseudoVFWSUB_WV_M1_E32_TIED, VFWSUB_WV }, // 3564 |
| 24270 | { PseudoVFWSUB_WV_M2_E16, VFWSUB_WV }, // 3565 |
| 24271 | { PseudoVFWSUB_WV_M2_E16_MASK, VFWSUB_WV }, // 3566 |
| 24272 | { PseudoVFWSUB_WV_M2_E16_MASK_TIED, VFWSUB_WV }, // 3567 |
| 24273 | { PseudoVFWSUB_WV_M2_E16_TIED, VFWSUB_WV }, // 3568 |
| 24274 | { PseudoVFWSUB_WV_M2_E32, VFWSUB_WV }, // 3569 |
| 24275 | { PseudoVFWSUB_WV_M2_E32_MASK, VFWSUB_WV }, // 3570 |
| 24276 | { PseudoVFWSUB_WV_M2_E32_MASK_TIED, VFWSUB_WV }, // 3571 |
| 24277 | { PseudoVFWSUB_WV_M2_E32_TIED, VFWSUB_WV }, // 3572 |
| 24278 | { PseudoVFWSUB_WV_M4_E16, VFWSUB_WV }, // 3573 |
| 24279 | { PseudoVFWSUB_WV_M4_E16_MASK, VFWSUB_WV }, // 3574 |
| 24280 | { PseudoVFWSUB_WV_M4_E16_MASK_TIED, VFWSUB_WV }, // 3575 |
| 24281 | { PseudoVFWSUB_WV_M4_E16_TIED, VFWSUB_WV }, // 3576 |
| 24282 | { PseudoVFWSUB_WV_M4_E32, VFWSUB_WV }, // 3577 |
| 24283 | { PseudoVFWSUB_WV_M4_E32_MASK, VFWSUB_WV }, // 3578 |
| 24284 | { PseudoVFWSUB_WV_M4_E32_MASK_TIED, VFWSUB_WV }, // 3579 |
| 24285 | { PseudoVFWSUB_WV_M4_E32_TIED, VFWSUB_WV }, // 3580 |
| 24286 | { PseudoVFWSUB_WV_MF2_E16, VFWSUB_WV }, // 3581 |
| 24287 | { PseudoVFWSUB_WV_MF2_E16_MASK, VFWSUB_WV }, // 3582 |
| 24288 | { PseudoVFWSUB_WV_MF2_E16_MASK_TIED, VFWSUB_WV }, // 3583 |
| 24289 | { PseudoVFWSUB_WV_MF2_E16_TIED, VFWSUB_WV }, // 3584 |
| 24290 | { PseudoVFWSUB_WV_MF2_E32, VFWSUB_WV }, // 3585 |
| 24291 | { PseudoVFWSUB_WV_MF2_E32_MASK, VFWSUB_WV }, // 3586 |
| 24292 | { PseudoVFWSUB_WV_MF2_E32_MASK_TIED, VFWSUB_WV }, // 3587 |
| 24293 | { PseudoVFWSUB_WV_MF2_E32_TIED, VFWSUB_WV }, // 3588 |
| 24294 | { PseudoVFWSUB_WV_MF4_E16, VFWSUB_WV }, // 3589 |
| 24295 | { PseudoVFWSUB_WV_MF4_E16_MASK, VFWSUB_WV }, // 3590 |
| 24296 | { PseudoVFWSUB_WV_MF4_E16_MASK_TIED, VFWSUB_WV }, // 3591 |
| 24297 | { PseudoVFWSUB_WV_MF4_E16_TIED, VFWSUB_WV }, // 3592 |
| 24298 | { PseudoVGHSH_VV_M1, VGHSH_VV }, // 3593 |
| 24299 | { PseudoVGHSH_VV_M2, VGHSH_VV }, // 3594 |
| 24300 | { PseudoVGHSH_VV_M4, VGHSH_VV }, // 3595 |
| 24301 | { PseudoVGHSH_VV_M8, VGHSH_VV }, // 3596 |
| 24302 | { PseudoVGHSH_VV_MF2, VGHSH_VV }, // 3597 |
| 24303 | { PseudoVGMUL_VV_M1, VGMUL_VV }, // 3598 |
| 24304 | { PseudoVGMUL_VV_M2, VGMUL_VV }, // 3599 |
| 24305 | { PseudoVGMUL_VV_M4, VGMUL_VV }, // 3600 |
| 24306 | { PseudoVGMUL_VV_M8, VGMUL_VV }, // 3601 |
| 24307 | { PseudoVGMUL_VV_MF2, VGMUL_VV }, // 3602 |
| 24308 | { PseudoVID_V_M1, VID_V }, // 3603 |
| 24309 | { PseudoVID_V_M1_MASK, VID_V }, // 3604 |
| 24310 | { PseudoVID_V_M2, VID_V }, // 3605 |
| 24311 | { PseudoVID_V_M2_MASK, VID_V }, // 3606 |
| 24312 | { PseudoVID_V_M4, VID_V }, // 3607 |
| 24313 | { PseudoVID_V_M4_MASK, VID_V }, // 3608 |
| 24314 | { PseudoVID_V_M8, VID_V }, // 3609 |
| 24315 | { PseudoVID_V_M8_MASK, VID_V }, // 3610 |
| 24316 | { PseudoVID_V_MF2, VID_V }, // 3611 |
| 24317 | { PseudoVID_V_MF2_MASK, VID_V }, // 3612 |
| 24318 | { PseudoVID_V_MF4, VID_V }, // 3613 |
| 24319 | { PseudoVID_V_MF4_MASK, VID_V }, // 3614 |
| 24320 | { PseudoVID_V_MF8, VID_V }, // 3615 |
| 24321 | { PseudoVID_V_MF8_MASK, VID_V }, // 3616 |
| 24322 | { PseudoVIOTA_M_M1, VIOTA_M }, // 3617 |
| 24323 | { PseudoVIOTA_M_M1_MASK, VIOTA_M }, // 3618 |
| 24324 | { PseudoVIOTA_M_M2, VIOTA_M }, // 3619 |
| 24325 | { PseudoVIOTA_M_M2_MASK, VIOTA_M }, // 3620 |
| 24326 | { PseudoVIOTA_M_M4, VIOTA_M }, // 3621 |
| 24327 | { PseudoVIOTA_M_M4_MASK, VIOTA_M }, // 3622 |
| 24328 | { PseudoVIOTA_M_M8, VIOTA_M }, // 3623 |
| 24329 | { PseudoVIOTA_M_M8_MASK, VIOTA_M }, // 3624 |
| 24330 | { PseudoVIOTA_M_MF2, VIOTA_M }, // 3625 |
| 24331 | { PseudoVIOTA_M_MF2_MASK, VIOTA_M }, // 3626 |
| 24332 | { PseudoVIOTA_M_MF4, VIOTA_M }, // 3627 |
| 24333 | { PseudoVIOTA_M_MF4_MASK, VIOTA_M }, // 3628 |
| 24334 | { PseudoVIOTA_M_MF8, VIOTA_M }, // 3629 |
| 24335 | { PseudoVIOTA_M_MF8_MASK, VIOTA_M }, // 3630 |
| 24336 | { PseudoVLE16FF_V_M1, VLE16FF_V }, // 3631 |
| 24337 | { PseudoVLE16FF_V_M1_MASK, VLE16FF_V }, // 3632 |
| 24338 | { PseudoVLE16FF_V_M2, VLE16FF_V }, // 3633 |
| 24339 | { PseudoVLE16FF_V_M2_MASK, VLE16FF_V }, // 3634 |
| 24340 | { PseudoVLE16FF_V_M4, VLE16FF_V }, // 3635 |
| 24341 | { PseudoVLE16FF_V_M4_MASK, VLE16FF_V }, // 3636 |
| 24342 | { PseudoVLE16FF_V_M8, VLE16FF_V }, // 3637 |
| 24343 | { PseudoVLE16FF_V_M8_MASK, VLE16FF_V }, // 3638 |
| 24344 | { PseudoVLE16FF_V_MF2, VLE16FF_V }, // 3639 |
| 24345 | { PseudoVLE16FF_V_MF2_MASK, VLE16FF_V }, // 3640 |
| 24346 | { PseudoVLE16FF_V_MF4, VLE16FF_V }, // 3641 |
| 24347 | { PseudoVLE16FF_V_MF4_MASK, VLE16FF_V }, // 3642 |
| 24348 | { PseudoVLE16_V_M1, VLE16_V }, // 3643 |
| 24349 | { PseudoVLE16_V_M1_MASK, VLE16_V }, // 3644 |
| 24350 | { PseudoVLE16_V_M2, VLE16_V }, // 3645 |
| 24351 | { PseudoVLE16_V_M2_MASK, VLE16_V }, // 3646 |
| 24352 | { PseudoVLE16_V_M4, VLE16_V }, // 3647 |
| 24353 | { PseudoVLE16_V_M4_MASK, VLE16_V }, // 3648 |
| 24354 | { PseudoVLE16_V_M8, VLE16_V }, // 3649 |
| 24355 | { PseudoVLE16_V_M8_MASK, VLE16_V }, // 3650 |
| 24356 | { PseudoVLE16_V_MF2, VLE16_V }, // 3651 |
| 24357 | { PseudoVLE16_V_MF2_MASK, VLE16_V }, // 3652 |
| 24358 | { PseudoVLE16_V_MF4, VLE16_V }, // 3653 |
| 24359 | { PseudoVLE16_V_MF4_MASK, VLE16_V }, // 3654 |
| 24360 | { PseudoVLE32FF_V_M1, VLE32FF_V }, // 3655 |
| 24361 | { PseudoVLE32FF_V_M1_MASK, VLE32FF_V }, // 3656 |
| 24362 | { PseudoVLE32FF_V_M2, VLE32FF_V }, // 3657 |
| 24363 | { PseudoVLE32FF_V_M2_MASK, VLE32FF_V }, // 3658 |
| 24364 | { PseudoVLE32FF_V_M4, VLE32FF_V }, // 3659 |
| 24365 | { PseudoVLE32FF_V_M4_MASK, VLE32FF_V }, // 3660 |
| 24366 | { PseudoVLE32FF_V_M8, VLE32FF_V }, // 3661 |
| 24367 | { PseudoVLE32FF_V_M8_MASK, VLE32FF_V }, // 3662 |
| 24368 | { PseudoVLE32FF_V_MF2, VLE32FF_V }, // 3663 |
| 24369 | { PseudoVLE32FF_V_MF2_MASK, VLE32FF_V }, // 3664 |
| 24370 | { PseudoVLE32_V_M1, VLE32_V }, // 3665 |
| 24371 | { PseudoVLE32_V_M1_MASK, VLE32_V }, // 3666 |
| 24372 | { PseudoVLE32_V_M2, VLE32_V }, // 3667 |
| 24373 | { PseudoVLE32_V_M2_MASK, VLE32_V }, // 3668 |
| 24374 | { PseudoVLE32_V_M4, VLE32_V }, // 3669 |
| 24375 | { PseudoVLE32_V_M4_MASK, VLE32_V }, // 3670 |
| 24376 | { PseudoVLE32_V_M8, VLE32_V }, // 3671 |
| 24377 | { PseudoVLE32_V_M8_MASK, VLE32_V }, // 3672 |
| 24378 | { PseudoVLE32_V_MF2, VLE32_V }, // 3673 |
| 24379 | { PseudoVLE32_V_MF2_MASK, VLE32_V }, // 3674 |
| 24380 | { PseudoVLE64FF_V_M1, VLE64FF_V }, // 3675 |
| 24381 | { PseudoVLE64FF_V_M1_MASK, VLE64FF_V }, // 3676 |
| 24382 | { PseudoVLE64FF_V_M2, VLE64FF_V }, // 3677 |
| 24383 | { PseudoVLE64FF_V_M2_MASK, VLE64FF_V }, // 3678 |
| 24384 | { PseudoVLE64FF_V_M4, VLE64FF_V }, // 3679 |
| 24385 | { PseudoVLE64FF_V_M4_MASK, VLE64FF_V }, // 3680 |
| 24386 | { PseudoVLE64FF_V_M8, VLE64FF_V }, // 3681 |
| 24387 | { PseudoVLE64FF_V_M8_MASK, VLE64FF_V }, // 3682 |
| 24388 | { PseudoVLE64_V_M1, VLE64_V }, // 3683 |
| 24389 | { PseudoVLE64_V_M1_MASK, VLE64_V }, // 3684 |
| 24390 | { PseudoVLE64_V_M2, VLE64_V }, // 3685 |
| 24391 | { PseudoVLE64_V_M2_MASK, VLE64_V }, // 3686 |
| 24392 | { PseudoVLE64_V_M4, VLE64_V }, // 3687 |
| 24393 | { PseudoVLE64_V_M4_MASK, VLE64_V }, // 3688 |
| 24394 | { PseudoVLE64_V_M8, VLE64_V }, // 3689 |
| 24395 | { PseudoVLE64_V_M8_MASK, VLE64_V }, // 3690 |
| 24396 | { PseudoVLE8FF_V_M1, VLE8FF_V }, // 3691 |
| 24397 | { PseudoVLE8FF_V_M1_MASK, VLE8FF_V }, // 3692 |
| 24398 | { PseudoVLE8FF_V_M2, VLE8FF_V }, // 3693 |
| 24399 | { PseudoVLE8FF_V_M2_MASK, VLE8FF_V }, // 3694 |
| 24400 | { PseudoVLE8FF_V_M4, VLE8FF_V }, // 3695 |
| 24401 | { PseudoVLE8FF_V_M4_MASK, VLE8FF_V }, // 3696 |
| 24402 | { PseudoVLE8FF_V_M8, VLE8FF_V }, // 3697 |
| 24403 | { PseudoVLE8FF_V_M8_MASK, VLE8FF_V }, // 3698 |
| 24404 | { PseudoVLE8FF_V_MF2, VLE8FF_V }, // 3699 |
| 24405 | { PseudoVLE8FF_V_MF2_MASK, VLE8FF_V }, // 3700 |
| 24406 | { PseudoVLE8FF_V_MF4, VLE8FF_V }, // 3701 |
| 24407 | { PseudoVLE8FF_V_MF4_MASK, VLE8FF_V }, // 3702 |
| 24408 | { PseudoVLE8FF_V_MF8, VLE8FF_V }, // 3703 |
| 24409 | { PseudoVLE8FF_V_MF8_MASK, VLE8FF_V }, // 3704 |
| 24410 | { PseudoVLE8_V_M1, VLE8_V }, // 3705 |
| 24411 | { PseudoVLE8_V_M1_MASK, VLE8_V }, // 3706 |
| 24412 | { PseudoVLE8_V_M2, VLE8_V }, // 3707 |
| 24413 | { PseudoVLE8_V_M2_MASK, VLE8_V }, // 3708 |
| 24414 | { PseudoVLE8_V_M4, VLE8_V }, // 3709 |
| 24415 | { PseudoVLE8_V_M4_MASK, VLE8_V }, // 3710 |
| 24416 | { PseudoVLE8_V_M8, VLE8_V }, // 3711 |
| 24417 | { PseudoVLE8_V_M8_MASK, VLE8_V }, // 3712 |
| 24418 | { PseudoVLE8_V_MF2, VLE8_V }, // 3713 |
| 24419 | { PseudoVLE8_V_MF2_MASK, VLE8_V }, // 3714 |
| 24420 | { PseudoVLE8_V_MF4, VLE8_V }, // 3715 |
| 24421 | { PseudoVLE8_V_MF4_MASK, VLE8_V }, // 3716 |
| 24422 | { PseudoVLE8_V_MF8, VLE8_V }, // 3717 |
| 24423 | { PseudoVLE8_V_MF8_MASK, VLE8_V }, // 3718 |
| 24424 | { PseudoVLM_V_B1, VLM_V }, // 3719 |
| 24425 | { PseudoVLM_V_B16, VLM_V }, // 3720 |
| 24426 | { PseudoVLM_V_B2, VLM_V }, // 3721 |
| 24427 | { PseudoVLM_V_B32, VLM_V }, // 3722 |
| 24428 | { PseudoVLM_V_B4, VLM_V }, // 3723 |
| 24429 | { PseudoVLM_V_B64, VLM_V }, // 3724 |
| 24430 | { PseudoVLM_V_B8, VLM_V }, // 3725 |
| 24431 | { PseudoVLOXEI16_V_M1_M1, VLOXEI16_V }, // 3726 |
| 24432 | { PseudoVLOXEI16_V_M1_M1_MASK, VLOXEI16_V }, // 3727 |
| 24433 | { PseudoVLOXEI16_V_M1_M2, VLOXEI16_V }, // 3728 |
| 24434 | { PseudoVLOXEI16_V_M1_M2_MASK, VLOXEI16_V }, // 3729 |
| 24435 | { PseudoVLOXEI16_V_M1_M4, VLOXEI16_V }, // 3730 |
| 24436 | { PseudoVLOXEI16_V_M1_M4_MASK, VLOXEI16_V }, // 3731 |
| 24437 | { PseudoVLOXEI16_V_M1_MF2, VLOXEI16_V }, // 3732 |
| 24438 | { PseudoVLOXEI16_V_M1_MF2_MASK, VLOXEI16_V }, // 3733 |
| 24439 | { PseudoVLOXEI16_V_M2_M1, VLOXEI16_V }, // 3734 |
| 24440 | { PseudoVLOXEI16_V_M2_M1_MASK, VLOXEI16_V }, // 3735 |
| 24441 | { PseudoVLOXEI16_V_M2_M2, VLOXEI16_V }, // 3736 |
| 24442 | { PseudoVLOXEI16_V_M2_M2_MASK, VLOXEI16_V }, // 3737 |
| 24443 | { PseudoVLOXEI16_V_M2_M4, VLOXEI16_V }, // 3738 |
| 24444 | { PseudoVLOXEI16_V_M2_M4_MASK, VLOXEI16_V }, // 3739 |
| 24445 | { PseudoVLOXEI16_V_M2_M8, VLOXEI16_V }, // 3740 |
| 24446 | { PseudoVLOXEI16_V_M2_M8_MASK, VLOXEI16_V }, // 3741 |
| 24447 | { PseudoVLOXEI16_V_M4_M2, VLOXEI16_V }, // 3742 |
| 24448 | { PseudoVLOXEI16_V_M4_M2_MASK, VLOXEI16_V }, // 3743 |
| 24449 | { PseudoVLOXEI16_V_M4_M4, VLOXEI16_V }, // 3744 |
| 24450 | { PseudoVLOXEI16_V_M4_M4_MASK, VLOXEI16_V }, // 3745 |
| 24451 | { PseudoVLOXEI16_V_M4_M8, VLOXEI16_V }, // 3746 |
| 24452 | { PseudoVLOXEI16_V_M4_M8_MASK, VLOXEI16_V }, // 3747 |
| 24453 | { PseudoVLOXEI16_V_M8_M4, VLOXEI16_V }, // 3748 |
| 24454 | { PseudoVLOXEI16_V_M8_M4_MASK, VLOXEI16_V }, // 3749 |
| 24455 | { PseudoVLOXEI16_V_M8_M8, VLOXEI16_V }, // 3750 |
| 24456 | { PseudoVLOXEI16_V_M8_M8_MASK, VLOXEI16_V }, // 3751 |
| 24457 | { PseudoVLOXEI16_V_MF2_M1, VLOXEI16_V }, // 3752 |
| 24458 | { PseudoVLOXEI16_V_MF2_M1_MASK, VLOXEI16_V }, // 3753 |
| 24459 | { PseudoVLOXEI16_V_MF2_M2, VLOXEI16_V }, // 3754 |
| 24460 | { PseudoVLOXEI16_V_MF2_M2_MASK, VLOXEI16_V }, // 3755 |
| 24461 | { PseudoVLOXEI16_V_MF2_MF2, VLOXEI16_V }, // 3756 |
| 24462 | { PseudoVLOXEI16_V_MF2_MF2_MASK, VLOXEI16_V }, // 3757 |
| 24463 | { PseudoVLOXEI16_V_MF2_MF4, VLOXEI16_V }, // 3758 |
| 24464 | { PseudoVLOXEI16_V_MF2_MF4_MASK, VLOXEI16_V }, // 3759 |
| 24465 | { PseudoVLOXEI16_V_MF4_M1, VLOXEI16_V }, // 3760 |
| 24466 | { PseudoVLOXEI16_V_MF4_M1_MASK, VLOXEI16_V }, // 3761 |
| 24467 | { PseudoVLOXEI16_V_MF4_MF2, VLOXEI16_V }, // 3762 |
| 24468 | { PseudoVLOXEI16_V_MF4_MF2_MASK, VLOXEI16_V }, // 3763 |
| 24469 | { PseudoVLOXEI16_V_MF4_MF4, VLOXEI16_V }, // 3764 |
| 24470 | { PseudoVLOXEI16_V_MF4_MF4_MASK, VLOXEI16_V }, // 3765 |
| 24471 | { PseudoVLOXEI16_V_MF4_MF8, VLOXEI16_V }, // 3766 |
| 24472 | { PseudoVLOXEI16_V_MF4_MF8_MASK, VLOXEI16_V }, // 3767 |
| 24473 | { PseudoVLOXEI32_V_M1_M1, VLOXEI32_V }, // 3768 |
| 24474 | { PseudoVLOXEI32_V_M1_M1_MASK, VLOXEI32_V }, // 3769 |
| 24475 | { PseudoVLOXEI32_V_M1_M2, VLOXEI32_V }, // 3770 |
| 24476 | { PseudoVLOXEI32_V_M1_M2_MASK, VLOXEI32_V }, // 3771 |
| 24477 | { PseudoVLOXEI32_V_M1_MF2, VLOXEI32_V }, // 3772 |
| 24478 | { PseudoVLOXEI32_V_M1_MF2_MASK, VLOXEI32_V }, // 3773 |
| 24479 | { PseudoVLOXEI32_V_M1_MF4, VLOXEI32_V }, // 3774 |
| 24480 | { PseudoVLOXEI32_V_M1_MF4_MASK, VLOXEI32_V }, // 3775 |
| 24481 | { PseudoVLOXEI32_V_M2_M1, VLOXEI32_V }, // 3776 |
| 24482 | { PseudoVLOXEI32_V_M2_M1_MASK, VLOXEI32_V }, // 3777 |
| 24483 | { PseudoVLOXEI32_V_M2_M2, VLOXEI32_V }, // 3778 |
| 24484 | { PseudoVLOXEI32_V_M2_M2_MASK, VLOXEI32_V }, // 3779 |
| 24485 | { PseudoVLOXEI32_V_M2_M4, VLOXEI32_V }, // 3780 |
| 24486 | { PseudoVLOXEI32_V_M2_M4_MASK, VLOXEI32_V }, // 3781 |
| 24487 | { PseudoVLOXEI32_V_M2_MF2, VLOXEI32_V }, // 3782 |
| 24488 | { PseudoVLOXEI32_V_M2_MF2_MASK, VLOXEI32_V }, // 3783 |
| 24489 | { PseudoVLOXEI32_V_M4_M1, VLOXEI32_V }, // 3784 |
| 24490 | { PseudoVLOXEI32_V_M4_M1_MASK, VLOXEI32_V }, // 3785 |
| 24491 | { PseudoVLOXEI32_V_M4_M2, VLOXEI32_V }, // 3786 |
| 24492 | { PseudoVLOXEI32_V_M4_M2_MASK, VLOXEI32_V }, // 3787 |
| 24493 | { PseudoVLOXEI32_V_M4_M4, VLOXEI32_V }, // 3788 |
| 24494 | { PseudoVLOXEI32_V_M4_M4_MASK, VLOXEI32_V }, // 3789 |
| 24495 | { PseudoVLOXEI32_V_M4_M8, VLOXEI32_V }, // 3790 |
| 24496 | { PseudoVLOXEI32_V_M4_M8_MASK, VLOXEI32_V }, // 3791 |
| 24497 | { PseudoVLOXEI32_V_M8_M2, VLOXEI32_V }, // 3792 |
| 24498 | { PseudoVLOXEI32_V_M8_M2_MASK, VLOXEI32_V }, // 3793 |
| 24499 | { PseudoVLOXEI32_V_M8_M4, VLOXEI32_V }, // 3794 |
| 24500 | { PseudoVLOXEI32_V_M8_M4_MASK, VLOXEI32_V }, // 3795 |
| 24501 | { PseudoVLOXEI32_V_M8_M8, VLOXEI32_V }, // 3796 |
| 24502 | { PseudoVLOXEI32_V_M8_M8_MASK, VLOXEI32_V }, // 3797 |
| 24503 | { PseudoVLOXEI32_V_MF2_M1, VLOXEI32_V }, // 3798 |
| 24504 | { PseudoVLOXEI32_V_MF2_M1_MASK, VLOXEI32_V }, // 3799 |
| 24505 | { PseudoVLOXEI32_V_MF2_MF2, VLOXEI32_V }, // 3800 |
| 24506 | { PseudoVLOXEI32_V_MF2_MF2_MASK, VLOXEI32_V }, // 3801 |
| 24507 | { PseudoVLOXEI32_V_MF2_MF4, VLOXEI32_V }, // 3802 |
| 24508 | { PseudoVLOXEI32_V_MF2_MF4_MASK, VLOXEI32_V }, // 3803 |
| 24509 | { PseudoVLOXEI32_V_MF2_MF8, VLOXEI32_V }, // 3804 |
| 24510 | { PseudoVLOXEI32_V_MF2_MF8_MASK, VLOXEI32_V }, // 3805 |
| 24511 | { PseudoVLOXEI64_V_M1_M1, VLOXEI64_V }, // 3806 |
| 24512 | { PseudoVLOXEI64_V_M1_M1_MASK, VLOXEI64_V }, // 3807 |
| 24513 | { PseudoVLOXEI64_V_M1_MF2, VLOXEI64_V }, // 3808 |
| 24514 | { PseudoVLOXEI64_V_M1_MF2_MASK, VLOXEI64_V }, // 3809 |
| 24515 | { PseudoVLOXEI64_V_M1_MF4, VLOXEI64_V }, // 3810 |
| 24516 | { PseudoVLOXEI64_V_M1_MF4_MASK, VLOXEI64_V }, // 3811 |
| 24517 | { PseudoVLOXEI64_V_M1_MF8, VLOXEI64_V }, // 3812 |
| 24518 | { PseudoVLOXEI64_V_M1_MF8_MASK, VLOXEI64_V }, // 3813 |
| 24519 | { PseudoVLOXEI64_V_M2_M1, VLOXEI64_V }, // 3814 |
| 24520 | { PseudoVLOXEI64_V_M2_M1_MASK, VLOXEI64_V }, // 3815 |
| 24521 | { PseudoVLOXEI64_V_M2_M2, VLOXEI64_V }, // 3816 |
| 24522 | { PseudoVLOXEI64_V_M2_M2_MASK, VLOXEI64_V }, // 3817 |
| 24523 | { PseudoVLOXEI64_V_M2_MF2, VLOXEI64_V }, // 3818 |
| 24524 | { PseudoVLOXEI64_V_M2_MF2_MASK, VLOXEI64_V }, // 3819 |
| 24525 | { PseudoVLOXEI64_V_M2_MF4, VLOXEI64_V }, // 3820 |
| 24526 | { PseudoVLOXEI64_V_M2_MF4_MASK, VLOXEI64_V }, // 3821 |
| 24527 | { PseudoVLOXEI64_V_M4_M1, VLOXEI64_V }, // 3822 |
| 24528 | { PseudoVLOXEI64_V_M4_M1_MASK, VLOXEI64_V }, // 3823 |
| 24529 | { PseudoVLOXEI64_V_M4_M2, VLOXEI64_V }, // 3824 |
| 24530 | { PseudoVLOXEI64_V_M4_M2_MASK, VLOXEI64_V }, // 3825 |
| 24531 | { PseudoVLOXEI64_V_M4_M4, VLOXEI64_V }, // 3826 |
| 24532 | { PseudoVLOXEI64_V_M4_M4_MASK, VLOXEI64_V }, // 3827 |
| 24533 | { PseudoVLOXEI64_V_M4_MF2, VLOXEI64_V }, // 3828 |
| 24534 | { PseudoVLOXEI64_V_M4_MF2_MASK, VLOXEI64_V }, // 3829 |
| 24535 | { PseudoVLOXEI64_V_M8_M1, VLOXEI64_V }, // 3830 |
| 24536 | { PseudoVLOXEI64_V_M8_M1_MASK, VLOXEI64_V }, // 3831 |
| 24537 | { PseudoVLOXEI64_V_M8_M2, VLOXEI64_V }, // 3832 |
| 24538 | { PseudoVLOXEI64_V_M8_M2_MASK, VLOXEI64_V }, // 3833 |
| 24539 | { PseudoVLOXEI64_V_M8_M4, VLOXEI64_V }, // 3834 |
| 24540 | { PseudoVLOXEI64_V_M8_M4_MASK, VLOXEI64_V }, // 3835 |
| 24541 | { PseudoVLOXEI64_V_M8_M8, VLOXEI64_V }, // 3836 |
| 24542 | { PseudoVLOXEI64_V_M8_M8_MASK, VLOXEI64_V }, // 3837 |
| 24543 | { PseudoVLOXEI8_V_M1_M1, VLOXEI8_V }, // 3838 |
| 24544 | { PseudoVLOXEI8_V_M1_M1_MASK, VLOXEI8_V }, // 3839 |
| 24545 | { PseudoVLOXEI8_V_M1_M2, VLOXEI8_V }, // 3840 |
| 24546 | { PseudoVLOXEI8_V_M1_M2_MASK, VLOXEI8_V }, // 3841 |
| 24547 | { PseudoVLOXEI8_V_M1_M4, VLOXEI8_V }, // 3842 |
| 24548 | { PseudoVLOXEI8_V_M1_M4_MASK, VLOXEI8_V }, // 3843 |
| 24549 | { PseudoVLOXEI8_V_M1_M8, VLOXEI8_V }, // 3844 |
| 24550 | { PseudoVLOXEI8_V_M1_M8_MASK, VLOXEI8_V }, // 3845 |
| 24551 | { PseudoVLOXEI8_V_M2_M2, VLOXEI8_V }, // 3846 |
| 24552 | { PseudoVLOXEI8_V_M2_M2_MASK, VLOXEI8_V }, // 3847 |
| 24553 | { PseudoVLOXEI8_V_M2_M4, VLOXEI8_V }, // 3848 |
| 24554 | { PseudoVLOXEI8_V_M2_M4_MASK, VLOXEI8_V }, // 3849 |
| 24555 | { PseudoVLOXEI8_V_M2_M8, VLOXEI8_V }, // 3850 |
| 24556 | { PseudoVLOXEI8_V_M2_M8_MASK, VLOXEI8_V }, // 3851 |
| 24557 | { PseudoVLOXEI8_V_M4_M4, VLOXEI8_V }, // 3852 |
| 24558 | { PseudoVLOXEI8_V_M4_M4_MASK, VLOXEI8_V }, // 3853 |
| 24559 | { PseudoVLOXEI8_V_M4_M8, VLOXEI8_V }, // 3854 |
| 24560 | { PseudoVLOXEI8_V_M4_M8_MASK, VLOXEI8_V }, // 3855 |
| 24561 | { PseudoVLOXEI8_V_M8_M8, VLOXEI8_V }, // 3856 |
| 24562 | { PseudoVLOXEI8_V_M8_M8_MASK, VLOXEI8_V }, // 3857 |
| 24563 | { PseudoVLOXEI8_V_MF2_M1, VLOXEI8_V }, // 3858 |
| 24564 | { PseudoVLOXEI8_V_MF2_M1_MASK, VLOXEI8_V }, // 3859 |
| 24565 | { PseudoVLOXEI8_V_MF2_M2, VLOXEI8_V }, // 3860 |
| 24566 | { PseudoVLOXEI8_V_MF2_M2_MASK, VLOXEI8_V }, // 3861 |
| 24567 | { PseudoVLOXEI8_V_MF2_M4, VLOXEI8_V }, // 3862 |
| 24568 | { PseudoVLOXEI8_V_MF2_M4_MASK, VLOXEI8_V }, // 3863 |
| 24569 | { PseudoVLOXEI8_V_MF2_MF2, VLOXEI8_V }, // 3864 |
| 24570 | { PseudoVLOXEI8_V_MF2_MF2_MASK, VLOXEI8_V }, // 3865 |
| 24571 | { PseudoVLOXEI8_V_MF4_M1, VLOXEI8_V }, // 3866 |
| 24572 | { PseudoVLOXEI8_V_MF4_M1_MASK, VLOXEI8_V }, // 3867 |
| 24573 | { PseudoVLOXEI8_V_MF4_M2, VLOXEI8_V }, // 3868 |
| 24574 | { PseudoVLOXEI8_V_MF4_M2_MASK, VLOXEI8_V }, // 3869 |
| 24575 | { PseudoVLOXEI8_V_MF4_MF2, VLOXEI8_V }, // 3870 |
| 24576 | { PseudoVLOXEI8_V_MF4_MF2_MASK, VLOXEI8_V }, // 3871 |
| 24577 | { PseudoVLOXEI8_V_MF4_MF4, VLOXEI8_V }, // 3872 |
| 24578 | { PseudoVLOXEI8_V_MF4_MF4_MASK, VLOXEI8_V }, // 3873 |
| 24579 | { PseudoVLOXEI8_V_MF8_M1, VLOXEI8_V }, // 3874 |
| 24580 | { PseudoVLOXEI8_V_MF8_M1_MASK, VLOXEI8_V }, // 3875 |
| 24581 | { PseudoVLOXEI8_V_MF8_MF2, VLOXEI8_V }, // 3876 |
| 24582 | { PseudoVLOXEI8_V_MF8_MF2_MASK, VLOXEI8_V }, // 3877 |
| 24583 | { PseudoVLOXEI8_V_MF8_MF4, VLOXEI8_V }, // 3878 |
| 24584 | { PseudoVLOXEI8_V_MF8_MF4_MASK, VLOXEI8_V }, // 3879 |
| 24585 | { PseudoVLOXEI8_V_MF8_MF8, VLOXEI8_V }, // 3880 |
| 24586 | { PseudoVLOXEI8_V_MF8_MF8_MASK, VLOXEI8_V }, // 3881 |
| 24587 | { PseudoVLOXSEG2EI16_V_M1_M1, VLOXSEG2EI16_V }, // 3882 |
| 24588 | { PseudoVLOXSEG2EI16_V_M1_M1_MASK, VLOXSEG2EI16_V }, // 3883 |
| 24589 | { PseudoVLOXSEG2EI16_V_M1_M2, VLOXSEG2EI16_V }, // 3884 |
| 24590 | { PseudoVLOXSEG2EI16_V_M1_M2_MASK, VLOXSEG2EI16_V }, // 3885 |
| 24591 | { PseudoVLOXSEG2EI16_V_M1_M4, VLOXSEG2EI16_V }, // 3886 |
| 24592 | { PseudoVLOXSEG2EI16_V_M1_M4_MASK, VLOXSEG2EI16_V }, // 3887 |
| 24593 | { PseudoVLOXSEG2EI16_V_M1_MF2, VLOXSEG2EI16_V }, // 3888 |
| 24594 | { PseudoVLOXSEG2EI16_V_M1_MF2_MASK, VLOXSEG2EI16_V }, // 3889 |
| 24595 | { PseudoVLOXSEG2EI16_V_M2_M1, VLOXSEG2EI16_V }, // 3890 |
| 24596 | { PseudoVLOXSEG2EI16_V_M2_M1_MASK, VLOXSEG2EI16_V }, // 3891 |
| 24597 | { PseudoVLOXSEG2EI16_V_M2_M2, VLOXSEG2EI16_V }, // 3892 |
| 24598 | { PseudoVLOXSEG2EI16_V_M2_M2_MASK, VLOXSEG2EI16_V }, // 3893 |
| 24599 | { PseudoVLOXSEG2EI16_V_M2_M4, VLOXSEG2EI16_V }, // 3894 |
| 24600 | { PseudoVLOXSEG2EI16_V_M2_M4_MASK, VLOXSEG2EI16_V }, // 3895 |
| 24601 | { PseudoVLOXSEG2EI16_V_M4_M2, VLOXSEG2EI16_V }, // 3896 |
| 24602 | { PseudoVLOXSEG2EI16_V_M4_M2_MASK, VLOXSEG2EI16_V }, // 3897 |
| 24603 | { PseudoVLOXSEG2EI16_V_M4_M4, VLOXSEG2EI16_V }, // 3898 |
| 24604 | { PseudoVLOXSEG2EI16_V_M4_M4_MASK, VLOXSEG2EI16_V }, // 3899 |
| 24605 | { PseudoVLOXSEG2EI16_V_M8_M4, VLOXSEG2EI16_V }, // 3900 |
| 24606 | { PseudoVLOXSEG2EI16_V_M8_M4_MASK, VLOXSEG2EI16_V }, // 3901 |
| 24607 | { PseudoVLOXSEG2EI16_V_MF2_M1, VLOXSEG2EI16_V }, // 3902 |
| 24608 | { PseudoVLOXSEG2EI16_V_MF2_M1_MASK, VLOXSEG2EI16_V }, // 3903 |
| 24609 | { PseudoVLOXSEG2EI16_V_MF2_M2, VLOXSEG2EI16_V }, // 3904 |
| 24610 | { PseudoVLOXSEG2EI16_V_MF2_M2_MASK, VLOXSEG2EI16_V }, // 3905 |
| 24611 | { PseudoVLOXSEG2EI16_V_MF2_MF2, VLOXSEG2EI16_V }, // 3906 |
| 24612 | { PseudoVLOXSEG2EI16_V_MF2_MF2_MASK, VLOXSEG2EI16_V }, // 3907 |
| 24613 | { PseudoVLOXSEG2EI16_V_MF2_MF4, VLOXSEG2EI16_V }, // 3908 |
| 24614 | { PseudoVLOXSEG2EI16_V_MF2_MF4_MASK, VLOXSEG2EI16_V }, // 3909 |
| 24615 | { PseudoVLOXSEG2EI16_V_MF4_M1, VLOXSEG2EI16_V }, // 3910 |
| 24616 | { PseudoVLOXSEG2EI16_V_MF4_M1_MASK, VLOXSEG2EI16_V }, // 3911 |
| 24617 | { PseudoVLOXSEG2EI16_V_MF4_MF2, VLOXSEG2EI16_V }, // 3912 |
| 24618 | { PseudoVLOXSEG2EI16_V_MF4_MF2_MASK, VLOXSEG2EI16_V }, // 3913 |
| 24619 | { PseudoVLOXSEG2EI16_V_MF4_MF4, VLOXSEG2EI16_V }, // 3914 |
| 24620 | { PseudoVLOXSEG2EI16_V_MF4_MF4_MASK, VLOXSEG2EI16_V }, // 3915 |
| 24621 | { PseudoVLOXSEG2EI16_V_MF4_MF8, VLOXSEG2EI16_V }, // 3916 |
| 24622 | { PseudoVLOXSEG2EI16_V_MF4_MF8_MASK, VLOXSEG2EI16_V }, // 3917 |
| 24623 | { PseudoVLOXSEG2EI32_V_M1_M1, VLOXSEG2EI32_V }, // 3918 |
| 24624 | { PseudoVLOXSEG2EI32_V_M1_M1_MASK, VLOXSEG2EI32_V }, // 3919 |
| 24625 | { PseudoVLOXSEG2EI32_V_M1_M2, VLOXSEG2EI32_V }, // 3920 |
| 24626 | { PseudoVLOXSEG2EI32_V_M1_M2_MASK, VLOXSEG2EI32_V }, // 3921 |
| 24627 | { PseudoVLOXSEG2EI32_V_M1_MF2, VLOXSEG2EI32_V }, // 3922 |
| 24628 | { PseudoVLOXSEG2EI32_V_M1_MF2_MASK, VLOXSEG2EI32_V }, // 3923 |
| 24629 | { PseudoVLOXSEG2EI32_V_M1_MF4, VLOXSEG2EI32_V }, // 3924 |
| 24630 | { PseudoVLOXSEG2EI32_V_M1_MF4_MASK, VLOXSEG2EI32_V }, // 3925 |
| 24631 | { PseudoVLOXSEG2EI32_V_M2_M1, VLOXSEG2EI32_V }, // 3926 |
| 24632 | { PseudoVLOXSEG2EI32_V_M2_M1_MASK, VLOXSEG2EI32_V }, // 3927 |
| 24633 | { PseudoVLOXSEG2EI32_V_M2_M2, VLOXSEG2EI32_V }, // 3928 |
| 24634 | { PseudoVLOXSEG2EI32_V_M2_M2_MASK, VLOXSEG2EI32_V }, // 3929 |
| 24635 | { PseudoVLOXSEG2EI32_V_M2_M4, VLOXSEG2EI32_V }, // 3930 |
| 24636 | { PseudoVLOXSEG2EI32_V_M2_M4_MASK, VLOXSEG2EI32_V }, // 3931 |
| 24637 | { PseudoVLOXSEG2EI32_V_M2_MF2, VLOXSEG2EI32_V }, // 3932 |
| 24638 | { PseudoVLOXSEG2EI32_V_M2_MF2_MASK, VLOXSEG2EI32_V }, // 3933 |
| 24639 | { PseudoVLOXSEG2EI32_V_M4_M1, VLOXSEG2EI32_V }, // 3934 |
| 24640 | { PseudoVLOXSEG2EI32_V_M4_M1_MASK, VLOXSEG2EI32_V }, // 3935 |
| 24641 | { PseudoVLOXSEG2EI32_V_M4_M2, VLOXSEG2EI32_V }, // 3936 |
| 24642 | { PseudoVLOXSEG2EI32_V_M4_M2_MASK, VLOXSEG2EI32_V }, // 3937 |
| 24643 | { PseudoVLOXSEG2EI32_V_M4_M4, VLOXSEG2EI32_V }, // 3938 |
| 24644 | { PseudoVLOXSEG2EI32_V_M4_M4_MASK, VLOXSEG2EI32_V }, // 3939 |
| 24645 | { PseudoVLOXSEG2EI32_V_M8_M2, VLOXSEG2EI32_V }, // 3940 |
| 24646 | { PseudoVLOXSEG2EI32_V_M8_M2_MASK, VLOXSEG2EI32_V }, // 3941 |
| 24647 | { PseudoVLOXSEG2EI32_V_M8_M4, VLOXSEG2EI32_V }, // 3942 |
| 24648 | { PseudoVLOXSEG2EI32_V_M8_M4_MASK, VLOXSEG2EI32_V }, // 3943 |
| 24649 | { PseudoVLOXSEG2EI32_V_MF2_M1, VLOXSEG2EI32_V }, // 3944 |
| 24650 | { PseudoVLOXSEG2EI32_V_MF2_M1_MASK, VLOXSEG2EI32_V }, // 3945 |
| 24651 | { PseudoVLOXSEG2EI32_V_MF2_MF2, VLOXSEG2EI32_V }, // 3946 |
| 24652 | { PseudoVLOXSEG2EI32_V_MF2_MF2_MASK, VLOXSEG2EI32_V }, // 3947 |
| 24653 | { PseudoVLOXSEG2EI32_V_MF2_MF4, VLOXSEG2EI32_V }, // 3948 |
| 24654 | { PseudoVLOXSEG2EI32_V_MF2_MF4_MASK, VLOXSEG2EI32_V }, // 3949 |
| 24655 | { PseudoVLOXSEG2EI32_V_MF2_MF8, VLOXSEG2EI32_V }, // 3950 |
| 24656 | { PseudoVLOXSEG2EI32_V_MF2_MF8_MASK, VLOXSEG2EI32_V }, // 3951 |
| 24657 | { PseudoVLOXSEG2EI64_V_M1_M1, VLOXSEG2EI64_V }, // 3952 |
| 24658 | { PseudoVLOXSEG2EI64_V_M1_M1_MASK, VLOXSEG2EI64_V }, // 3953 |
| 24659 | { PseudoVLOXSEG2EI64_V_M1_MF2, VLOXSEG2EI64_V }, // 3954 |
| 24660 | { PseudoVLOXSEG2EI64_V_M1_MF2_MASK, VLOXSEG2EI64_V }, // 3955 |
| 24661 | { PseudoVLOXSEG2EI64_V_M1_MF4, VLOXSEG2EI64_V }, // 3956 |
| 24662 | { PseudoVLOXSEG2EI64_V_M1_MF4_MASK, VLOXSEG2EI64_V }, // 3957 |
| 24663 | { PseudoVLOXSEG2EI64_V_M1_MF8, VLOXSEG2EI64_V }, // 3958 |
| 24664 | { PseudoVLOXSEG2EI64_V_M1_MF8_MASK, VLOXSEG2EI64_V }, // 3959 |
| 24665 | { PseudoVLOXSEG2EI64_V_M2_M1, VLOXSEG2EI64_V }, // 3960 |
| 24666 | { PseudoVLOXSEG2EI64_V_M2_M1_MASK, VLOXSEG2EI64_V }, // 3961 |
| 24667 | { PseudoVLOXSEG2EI64_V_M2_M2, VLOXSEG2EI64_V }, // 3962 |
| 24668 | { PseudoVLOXSEG2EI64_V_M2_M2_MASK, VLOXSEG2EI64_V }, // 3963 |
| 24669 | { PseudoVLOXSEG2EI64_V_M2_MF2, VLOXSEG2EI64_V }, // 3964 |
| 24670 | { PseudoVLOXSEG2EI64_V_M2_MF2_MASK, VLOXSEG2EI64_V }, // 3965 |
| 24671 | { PseudoVLOXSEG2EI64_V_M2_MF4, VLOXSEG2EI64_V }, // 3966 |
| 24672 | { PseudoVLOXSEG2EI64_V_M2_MF4_MASK, VLOXSEG2EI64_V }, // 3967 |
| 24673 | { PseudoVLOXSEG2EI64_V_M4_M1, VLOXSEG2EI64_V }, // 3968 |
| 24674 | { PseudoVLOXSEG2EI64_V_M4_M1_MASK, VLOXSEG2EI64_V }, // 3969 |
| 24675 | { PseudoVLOXSEG2EI64_V_M4_M2, VLOXSEG2EI64_V }, // 3970 |
| 24676 | { PseudoVLOXSEG2EI64_V_M4_M2_MASK, VLOXSEG2EI64_V }, // 3971 |
| 24677 | { PseudoVLOXSEG2EI64_V_M4_M4, VLOXSEG2EI64_V }, // 3972 |
| 24678 | { PseudoVLOXSEG2EI64_V_M4_M4_MASK, VLOXSEG2EI64_V }, // 3973 |
| 24679 | { PseudoVLOXSEG2EI64_V_M4_MF2, VLOXSEG2EI64_V }, // 3974 |
| 24680 | { PseudoVLOXSEG2EI64_V_M4_MF2_MASK, VLOXSEG2EI64_V }, // 3975 |
| 24681 | { PseudoVLOXSEG2EI64_V_M8_M1, VLOXSEG2EI64_V }, // 3976 |
| 24682 | { PseudoVLOXSEG2EI64_V_M8_M1_MASK, VLOXSEG2EI64_V }, // 3977 |
| 24683 | { PseudoVLOXSEG2EI64_V_M8_M2, VLOXSEG2EI64_V }, // 3978 |
| 24684 | { PseudoVLOXSEG2EI64_V_M8_M2_MASK, VLOXSEG2EI64_V }, // 3979 |
| 24685 | { PseudoVLOXSEG2EI64_V_M8_M4, VLOXSEG2EI64_V }, // 3980 |
| 24686 | { PseudoVLOXSEG2EI64_V_M8_M4_MASK, VLOXSEG2EI64_V }, // 3981 |
| 24687 | { PseudoVLOXSEG2EI8_V_M1_M1, VLOXSEG2EI8_V }, // 3982 |
| 24688 | { PseudoVLOXSEG2EI8_V_M1_M1_MASK, VLOXSEG2EI8_V }, // 3983 |
| 24689 | { PseudoVLOXSEG2EI8_V_M1_M2, VLOXSEG2EI8_V }, // 3984 |
| 24690 | { PseudoVLOXSEG2EI8_V_M1_M2_MASK, VLOXSEG2EI8_V }, // 3985 |
| 24691 | { PseudoVLOXSEG2EI8_V_M1_M4, VLOXSEG2EI8_V }, // 3986 |
| 24692 | { PseudoVLOXSEG2EI8_V_M1_M4_MASK, VLOXSEG2EI8_V }, // 3987 |
| 24693 | { PseudoVLOXSEG2EI8_V_M2_M2, VLOXSEG2EI8_V }, // 3988 |
| 24694 | { PseudoVLOXSEG2EI8_V_M2_M2_MASK, VLOXSEG2EI8_V }, // 3989 |
| 24695 | { PseudoVLOXSEG2EI8_V_M2_M4, VLOXSEG2EI8_V }, // 3990 |
| 24696 | { PseudoVLOXSEG2EI8_V_M2_M4_MASK, VLOXSEG2EI8_V }, // 3991 |
| 24697 | { PseudoVLOXSEG2EI8_V_M4_M4, VLOXSEG2EI8_V }, // 3992 |
| 24698 | { PseudoVLOXSEG2EI8_V_M4_M4_MASK, VLOXSEG2EI8_V }, // 3993 |
| 24699 | { PseudoVLOXSEG2EI8_V_MF2_M1, VLOXSEG2EI8_V }, // 3994 |
| 24700 | { PseudoVLOXSEG2EI8_V_MF2_M1_MASK, VLOXSEG2EI8_V }, // 3995 |
| 24701 | { PseudoVLOXSEG2EI8_V_MF2_M2, VLOXSEG2EI8_V }, // 3996 |
| 24702 | { PseudoVLOXSEG2EI8_V_MF2_M2_MASK, VLOXSEG2EI8_V }, // 3997 |
| 24703 | { PseudoVLOXSEG2EI8_V_MF2_M4, VLOXSEG2EI8_V }, // 3998 |
| 24704 | { PseudoVLOXSEG2EI8_V_MF2_M4_MASK, VLOXSEG2EI8_V }, // 3999 |
| 24705 | { PseudoVLOXSEG2EI8_V_MF2_MF2, VLOXSEG2EI8_V }, // 4000 |
| 24706 | { PseudoVLOXSEG2EI8_V_MF2_MF2_MASK, VLOXSEG2EI8_V }, // 4001 |
| 24707 | { PseudoVLOXSEG2EI8_V_MF4_M1, VLOXSEG2EI8_V }, // 4002 |
| 24708 | { PseudoVLOXSEG2EI8_V_MF4_M1_MASK, VLOXSEG2EI8_V }, // 4003 |
| 24709 | { PseudoVLOXSEG2EI8_V_MF4_M2, VLOXSEG2EI8_V }, // 4004 |
| 24710 | { PseudoVLOXSEG2EI8_V_MF4_M2_MASK, VLOXSEG2EI8_V }, // 4005 |
| 24711 | { PseudoVLOXSEG2EI8_V_MF4_MF2, VLOXSEG2EI8_V }, // 4006 |
| 24712 | { PseudoVLOXSEG2EI8_V_MF4_MF2_MASK, VLOXSEG2EI8_V }, // 4007 |
| 24713 | { PseudoVLOXSEG2EI8_V_MF4_MF4, VLOXSEG2EI8_V }, // 4008 |
| 24714 | { PseudoVLOXSEG2EI8_V_MF4_MF4_MASK, VLOXSEG2EI8_V }, // 4009 |
| 24715 | { PseudoVLOXSEG2EI8_V_MF8_M1, VLOXSEG2EI8_V }, // 4010 |
| 24716 | { PseudoVLOXSEG2EI8_V_MF8_M1_MASK, VLOXSEG2EI8_V }, // 4011 |
| 24717 | { PseudoVLOXSEG2EI8_V_MF8_MF2, VLOXSEG2EI8_V }, // 4012 |
| 24718 | { PseudoVLOXSEG2EI8_V_MF8_MF2_MASK, VLOXSEG2EI8_V }, // 4013 |
| 24719 | { PseudoVLOXSEG2EI8_V_MF8_MF4, VLOXSEG2EI8_V }, // 4014 |
| 24720 | { PseudoVLOXSEG2EI8_V_MF8_MF4_MASK, VLOXSEG2EI8_V }, // 4015 |
| 24721 | { PseudoVLOXSEG2EI8_V_MF8_MF8, VLOXSEG2EI8_V }, // 4016 |
| 24722 | { PseudoVLOXSEG2EI8_V_MF8_MF8_MASK, VLOXSEG2EI8_V }, // 4017 |
| 24723 | { PseudoVLOXSEG3EI16_V_M1_M1, VLOXSEG3EI16_V }, // 4018 |
| 24724 | { PseudoVLOXSEG3EI16_V_M1_M1_MASK, VLOXSEG3EI16_V }, // 4019 |
| 24725 | { PseudoVLOXSEG3EI16_V_M1_M2, VLOXSEG3EI16_V }, // 4020 |
| 24726 | { PseudoVLOXSEG3EI16_V_M1_M2_MASK, VLOXSEG3EI16_V }, // 4021 |
| 24727 | { PseudoVLOXSEG3EI16_V_M1_MF2, VLOXSEG3EI16_V }, // 4022 |
| 24728 | { PseudoVLOXSEG3EI16_V_M1_MF2_MASK, VLOXSEG3EI16_V }, // 4023 |
| 24729 | { PseudoVLOXSEG3EI16_V_M2_M1, VLOXSEG3EI16_V }, // 4024 |
| 24730 | { PseudoVLOXSEG3EI16_V_M2_M1_MASK, VLOXSEG3EI16_V }, // 4025 |
| 24731 | { PseudoVLOXSEG3EI16_V_M2_M2, VLOXSEG3EI16_V }, // 4026 |
| 24732 | { PseudoVLOXSEG3EI16_V_M2_M2_MASK, VLOXSEG3EI16_V }, // 4027 |
| 24733 | { PseudoVLOXSEG3EI16_V_M4_M2, VLOXSEG3EI16_V }, // 4028 |
| 24734 | { PseudoVLOXSEG3EI16_V_M4_M2_MASK, VLOXSEG3EI16_V }, // 4029 |
| 24735 | { PseudoVLOXSEG3EI16_V_MF2_M1, VLOXSEG3EI16_V }, // 4030 |
| 24736 | { PseudoVLOXSEG3EI16_V_MF2_M1_MASK, VLOXSEG3EI16_V }, // 4031 |
| 24737 | { PseudoVLOXSEG3EI16_V_MF2_M2, VLOXSEG3EI16_V }, // 4032 |
| 24738 | { PseudoVLOXSEG3EI16_V_MF2_M2_MASK, VLOXSEG3EI16_V }, // 4033 |
| 24739 | { PseudoVLOXSEG3EI16_V_MF2_MF2, VLOXSEG3EI16_V }, // 4034 |
| 24740 | { PseudoVLOXSEG3EI16_V_MF2_MF2_MASK, VLOXSEG3EI16_V }, // 4035 |
| 24741 | { PseudoVLOXSEG3EI16_V_MF2_MF4, VLOXSEG3EI16_V }, // 4036 |
| 24742 | { PseudoVLOXSEG3EI16_V_MF2_MF4_MASK, VLOXSEG3EI16_V }, // 4037 |
| 24743 | { PseudoVLOXSEG3EI16_V_MF4_M1, VLOXSEG3EI16_V }, // 4038 |
| 24744 | { PseudoVLOXSEG3EI16_V_MF4_M1_MASK, VLOXSEG3EI16_V }, // 4039 |
| 24745 | { PseudoVLOXSEG3EI16_V_MF4_MF2, VLOXSEG3EI16_V }, // 4040 |
| 24746 | { PseudoVLOXSEG3EI16_V_MF4_MF2_MASK, VLOXSEG3EI16_V }, // 4041 |
| 24747 | { PseudoVLOXSEG3EI16_V_MF4_MF4, VLOXSEG3EI16_V }, // 4042 |
| 24748 | { PseudoVLOXSEG3EI16_V_MF4_MF4_MASK, VLOXSEG3EI16_V }, // 4043 |
| 24749 | { PseudoVLOXSEG3EI16_V_MF4_MF8, VLOXSEG3EI16_V }, // 4044 |
| 24750 | { PseudoVLOXSEG3EI16_V_MF4_MF8_MASK, VLOXSEG3EI16_V }, // 4045 |
| 24751 | { PseudoVLOXSEG3EI32_V_M1_M1, VLOXSEG3EI32_V }, // 4046 |
| 24752 | { PseudoVLOXSEG3EI32_V_M1_M1_MASK, VLOXSEG3EI32_V }, // 4047 |
| 24753 | { PseudoVLOXSEG3EI32_V_M1_M2, VLOXSEG3EI32_V }, // 4048 |
| 24754 | { PseudoVLOXSEG3EI32_V_M1_M2_MASK, VLOXSEG3EI32_V }, // 4049 |
| 24755 | { PseudoVLOXSEG3EI32_V_M1_MF2, VLOXSEG3EI32_V }, // 4050 |
| 24756 | { PseudoVLOXSEG3EI32_V_M1_MF2_MASK, VLOXSEG3EI32_V }, // 4051 |
| 24757 | { PseudoVLOXSEG3EI32_V_M1_MF4, VLOXSEG3EI32_V }, // 4052 |
| 24758 | { PseudoVLOXSEG3EI32_V_M1_MF4_MASK, VLOXSEG3EI32_V }, // 4053 |
| 24759 | { PseudoVLOXSEG3EI32_V_M2_M1, VLOXSEG3EI32_V }, // 4054 |
| 24760 | { PseudoVLOXSEG3EI32_V_M2_M1_MASK, VLOXSEG3EI32_V }, // 4055 |
| 24761 | { PseudoVLOXSEG3EI32_V_M2_M2, VLOXSEG3EI32_V }, // 4056 |
| 24762 | { PseudoVLOXSEG3EI32_V_M2_M2_MASK, VLOXSEG3EI32_V }, // 4057 |
| 24763 | { PseudoVLOXSEG3EI32_V_M2_MF2, VLOXSEG3EI32_V }, // 4058 |
| 24764 | { PseudoVLOXSEG3EI32_V_M2_MF2_MASK, VLOXSEG3EI32_V }, // 4059 |
| 24765 | { PseudoVLOXSEG3EI32_V_M4_M1, VLOXSEG3EI32_V }, // 4060 |
| 24766 | { PseudoVLOXSEG3EI32_V_M4_M1_MASK, VLOXSEG3EI32_V }, // 4061 |
| 24767 | { PseudoVLOXSEG3EI32_V_M4_M2, VLOXSEG3EI32_V }, // 4062 |
| 24768 | { PseudoVLOXSEG3EI32_V_M4_M2_MASK, VLOXSEG3EI32_V }, // 4063 |
| 24769 | { PseudoVLOXSEG3EI32_V_M8_M2, VLOXSEG3EI32_V }, // 4064 |
| 24770 | { PseudoVLOXSEG3EI32_V_M8_M2_MASK, VLOXSEG3EI32_V }, // 4065 |
| 24771 | { PseudoVLOXSEG3EI32_V_MF2_M1, VLOXSEG3EI32_V }, // 4066 |
| 24772 | { PseudoVLOXSEG3EI32_V_MF2_M1_MASK, VLOXSEG3EI32_V }, // 4067 |
| 24773 | { PseudoVLOXSEG3EI32_V_MF2_MF2, VLOXSEG3EI32_V }, // 4068 |
| 24774 | { PseudoVLOXSEG3EI32_V_MF2_MF2_MASK, VLOXSEG3EI32_V }, // 4069 |
| 24775 | { PseudoVLOXSEG3EI32_V_MF2_MF4, VLOXSEG3EI32_V }, // 4070 |
| 24776 | { PseudoVLOXSEG3EI32_V_MF2_MF4_MASK, VLOXSEG3EI32_V }, // 4071 |
| 24777 | { PseudoVLOXSEG3EI32_V_MF2_MF8, VLOXSEG3EI32_V }, // 4072 |
| 24778 | { PseudoVLOXSEG3EI32_V_MF2_MF8_MASK, VLOXSEG3EI32_V }, // 4073 |
| 24779 | { PseudoVLOXSEG3EI64_V_M1_M1, VLOXSEG3EI64_V }, // 4074 |
| 24780 | { PseudoVLOXSEG3EI64_V_M1_M1_MASK, VLOXSEG3EI64_V }, // 4075 |
| 24781 | { PseudoVLOXSEG3EI64_V_M1_MF2, VLOXSEG3EI64_V }, // 4076 |
| 24782 | { PseudoVLOXSEG3EI64_V_M1_MF2_MASK, VLOXSEG3EI64_V }, // 4077 |
| 24783 | { PseudoVLOXSEG3EI64_V_M1_MF4, VLOXSEG3EI64_V }, // 4078 |
| 24784 | { PseudoVLOXSEG3EI64_V_M1_MF4_MASK, VLOXSEG3EI64_V }, // 4079 |
| 24785 | { PseudoVLOXSEG3EI64_V_M1_MF8, VLOXSEG3EI64_V }, // 4080 |
| 24786 | { PseudoVLOXSEG3EI64_V_M1_MF8_MASK, VLOXSEG3EI64_V }, // 4081 |
| 24787 | { PseudoVLOXSEG3EI64_V_M2_M1, VLOXSEG3EI64_V }, // 4082 |
| 24788 | { PseudoVLOXSEG3EI64_V_M2_M1_MASK, VLOXSEG3EI64_V }, // 4083 |
| 24789 | { PseudoVLOXSEG3EI64_V_M2_M2, VLOXSEG3EI64_V }, // 4084 |
| 24790 | { PseudoVLOXSEG3EI64_V_M2_M2_MASK, VLOXSEG3EI64_V }, // 4085 |
| 24791 | { PseudoVLOXSEG3EI64_V_M2_MF2, VLOXSEG3EI64_V }, // 4086 |
| 24792 | { PseudoVLOXSEG3EI64_V_M2_MF2_MASK, VLOXSEG3EI64_V }, // 4087 |
| 24793 | { PseudoVLOXSEG3EI64_V_M2_MF4, VLOXSEG3EI64_V }, // 4088 |
| 24794 | { PseudoVLOXSEG3EI64_V_M2_MF4_MASK, VLOXSEG3EI64_V }, // 4089 |
| 24795 | { PseudoVLOXSEG3EI64_V_M4_M1, VLOXSEG3EI64_V }, // 4090 |
| 24796 | { PseudoVLOXSEG3EI64_V_M4_M1_MASK, VLOXSEG3EI64_V }, // 4091 |
| 24797 | { PseudoVLOXSEG3EI64_V_M4_M2, VLOXSEG3EI64_V }, // 4092 |
| 24798 | { PseudoVLOXSEG3EI64_V_M4_M2_MASK, VLOXSEG3EI64_V }, // 4093 |
| 24799 | { PseudoVLOXSEG3EI64_V_M4_MF2, VLOXSEG3EI64_V }, // 4094 |
| 24800 | { PseudoVLOXSEG3EI64_V_M4_MF2_MASK, VLOXSEG3EI64_V }, // 4095 |
| 24801 | { PseudoVLOXSEG3EI64_V_M8_M1, VLOXSEG3EI64_V }, // 4096 |
| 24802 | { PseudoVLOXSEG3EI64_V_M8_M1_MASK, VLOXSEG3EI64_V }, // 4097 |
| 24803 | { PseudoVLOXSEG3EI64_V_M8_M2, VLOXSEG3EI64_V }, // 4098 |
| 24804 | { PseudoVLOXSEG3EI64_V_M8_M2_MASK, VLOXSEG3EI64_V }, // 4099 |
| 24805 | { PseudoVLOXSEG3EI8_V_M1_M1, VLOXSEG3EI8_V }, // 4100 |
| 24806 | { PseudoVLOXSEG3EI8_V_M1_M1_MASK, VLOXSEG3EI8_V }, // 4101 |
| 24807 | { PseudoVLOXSEG3EI8_V_M1_M2, VLOXSEG3EI8_V }, // 4102 |
| 24808 | { PseudoVLOXSEG3EI8_V_M1_M2_MASK, VLOXSEG3EI8_V }, // 4103 |
| 24809 | { PseudoVLOXSEG3EI8_V_M2_M2, VLOXSEG3EI8_V }, // 4104 |
| 24810 | { PseudoVLOXSEG3EI8_V_M2_M2_MASK, VLOXSEG3EI8_V }, // 4105 |
| 24811 | { PseudoVLOXSEG3EI8_V_MF2_M1, VLOXSEG3EI8_V }, // 4106 |
| 24812 | { PseudoVLOXSEG3EI8_V_MF2_M1_MASK, VLOXSEG3EI8_V }, // 4107 |
| 24813 | { PseudoVLOXSEG3EI8_V_MF2_M2, VLOXSEG3EI8_V }, // 4108 |
| 24814 | { PseudoVLOXSEG3EI8_V_MF2_M2_MASK, VLOXSEG3EI8_V }, // 4109 |
| 24815 | { PseudoVLOXSEG3EI8_V_MF2_MF2, VLOXSEG3EI8_V }, // 4110 |
| 24816 | { PseudoVLOXSEG3EI8_V_MF2_MF2_MASK, VLOXSEG3EI8_V }, // 4111 |
| 24817 | { PseudoVLOXSEG3EI8_V_MF4_M1, VLOXSEG3EI8_V }, // 4112 |
| 24818 | { PseudoVLOXSEG3EI8_V_MF4_M1_MASK, VLOXSEG3EI8_V }, // 4113 |
| 24819 | { PseudoVLOXSEG3EI8_V_MF4_M2, VLOXSEG3EI8_V }, // 4114 |
| 24820 | { PseudoVLOXSEG3EI8_V_MF4_M2_MASK, VLOXSEG3EI8_V }, // 4115 |
| 24821 | { PseudoVLOXSEG3EI8_V_MF4_MF2, VLOXSEG3EI8_V }, // 4116 |
| 24822 | { PseudoVLOXSEG3EI8_V_MF4_MF2_MASK, VLOXSEG3EI8_V }, // 4117 |
| 24823 | { PseudoVLOXSEG3EI8_V_MF4_MF4, VLOXSEG3EI8_V }, // 4118 |
| 24824 | { PseudoVLOXSEG3EI8_V_MF4_MF4_MASK, VLOXSEG3EI8_V }, // 4119 |
| 24825 | { PseudoVLOXSEG3EI8_V_MF8_M1, VLOXSEG3EI8_V }, // 4120 |
| 24826 | { PseudoVLOXSEG3EI8_V_MF8_M1_MASK, VLOXSEG3EI8_V }, // 4121 |
| 24827 | { PseudoVLOXSEG3EI8_V_MF8_MF2, VLOXSEG3EI8_V }, // 4122 |
| 24828 | { PseudoVLOXSEG3EI8_V_MF8_MF2_MASK, VLOXSEG3EI8_V }, // 4123 |
| 24829 | { PseudoVLOXSEG3EI8_V_MF8_MF4, VLOXSEG3EI8_V }, // 4124 |
| 24830 | { PseudoVLOXSEG3EI8_V_MF8_MF4_MASK, VLOXSEG3EI8_V }, // 4125 |
| 24831 | { PseudoVLOXSEG3EI8_V_MF8_MF8, VLOXSEG3EI8_V }, // 4126 |
| 24832 | { PseudoVLOXSEG3EI8_V_MF8_MF8_MASK, VLOXSEG3EI8_V }, // 4127 |
| 24833 | { PseudoVLOXSEG4EI16_V_M1_M1, VLOXSEG4EI16_V }, // 4128 |
| 24834 | { PseudoVLOXSEG4EI16_V_M1_M1_MASK, VLOXSEG4EI16_V }, // 4129 |
| 24835 | { PseudoVLOXSEG4EI16_V_M1_M2, VLOXSEG4EI16_V }, // 4130 |
| 24836 | { PseudoVLOXSEG4EI16_V_M1_M2_MASK, VLOXSEG4EI16_V }, // 4131 |
| 24837 | { PseudoVLOXSEG4EI16_V_M1_MF2, VLOXSEG4EI16_V }, // 4132 |
| 24838 | { PseudoVLOXSEG4EI16_V_M1_MF2_MASK, VLOXSEG4EI16_V }, // 4133 |
| 24839 | { PseudoVLOXSEG4EI16_V_M2_M1, VLOXSEG4EI16_V }, // 4134 |
| 24840 | { PseudoVLOXSEG4EI16_V_M2_M1_MASK, VLOXSEG4EI16_V }, // 4135 |
| 24841 | { PseudoVLOXSEG4EI16_V_M2_M2, VLOXSEG4EI16_V }, // 4136 |
| 24842 | { PseudoVLOXSEG4EI16_V_M2_M2_MASK, VLOXSEG4EI16_V }, // 4137 |
| 24843 | { PseudoVLOXSEG4EI16_V_M4_M2, VLOXSEG4EI16_V }, // 4138 |
| 24844 | { PseudoVLOXSEG4EI16_V_M4_M2_MASK, VLOXSEG4EI16_V }, // 4139 |
| 24845 | { PseudoVLOXSEG4EI16_V_MF2_M1, VLOXSEG4EI16_V }, // 4140 |
| 24846 | { PseudoVLOXSEG4EI16_V_MF2_M1_MASK, VLOXSEG4EI16_V }, // 4141 |
| 24847 | { PseudoVLOXSEG4EI16_V_MF2_M2, VLOXSEG4EI16_V }, // 4142 |
| 24848 | { PseudoVLOXSEG4EI16_V_MF2_M2_MASK, VLOXSEG4EI16_V }, // 4143 |
| 24849 | { PseudoVLOXSEG4EI16_V_MF2_MF2, VLOXSEG4EI16_V }, // 4144 |
| 24850 | { PseudoVLOXSEG4EI16_V_MF2_MF2_MASK, VLOXSEG4EI16_V }, // 4145 |
| 24851 | { PseudoVLOXSEG4EI16_V_MF2_MF4, VLOXSEG4EI16_V }, // 4146 |
| 24852 | { PseudoVLOXSEG4EI16_V_MF2_MF4_MASK, VLOXSEG4EI16_V }, // 4147 |
| 24853 | { PseudoVLOXSEG4EI16_V_MF4_M1, VLOXSEG4EI16_V }, // 4148 |
| 24854 | { PseudoVLOXSEG4EI16_V_MF4_M1_MASK, VLOXSEG4EI16_V }, // 4149 |
| 24855 | { PseudoVLOXSEG4EI16_V_MF4_MF2, VLOXSEG4EI16_V }, // 4150 |
| 24856 | { PseudoVLOXSEG4EI16_V_MF4_MF2_MASK, VLOXSEG4EI16_V }, // 4151 |
| 24857 | { PseudoVLOXSEG4EI16_V_MF4_MF4, VLOXSEG4EI16_V }, // 4152 |
| 24858 | { PseudoVLOXSEG4EI16_V_MF4_MF4_MASK, VLOXSEG4EI16_V }, // 4153 |
| 24859 | { PseudoVLOXSEG4EI16_V_MF4_MF8, VLOXSEG4EI16_V }, // 4154 |
| 24860 | { PseudoVLOXSEG4EI16_V_MF4_MF8_MASK, VLOXSEG4EI16_V }, // 4155 |
| 24861 | { PseudoVLOXSEG4EI32_V_M1_M1, VLOXSEG4EI32_V }, // 4156 |
| 24862 | { PseudoVLOXSEG4EI32_V_M1_M1_MASK, VLOXSEG4EI32_V }, // 4157 |
| 24863 | { PseudoVLOXSEG4EI32_V_M1_M2, VLOXSEG4EI32_V }, // 4158 |
| 24864 | { PseudoVLOXSEG4EI32_V_M1_M2_MASK, VLOXSEG4EI32_V }, // 4159 |
| 24865 | { PseudoVLOXSEG4EI32_V_M1_MF2, VLOXSEG4EI32_V }, // 4160 |
| 24866 | { PseudoVLOXSEG4EI32_V_M1_MF2_MASK, VLOXSEG4EI32_V }, // 4161 |
| 24867 | { PseudoVLOXSEG4EI32_V_M1_MF4, VLOXSEG4EI32_V }, // 4162 |
| 24868 | { PseudoVLOXSEG4EI32_V_M1_MF4_MASK, VLOXSEG4EI32_V }, // 4163 |
| 24869 | { PseudoVLOXSEG4EI32_V_M2_M1, VLOXSEG4EI32_V }, // 4164 |
| 24870 | { PseudoVLOXSEG4EI32_V_M2_M1_MASK, VLOXSEG4EI32_V }, // 4165 |
| 24871 | { PseudoVLOXSEG4EI32_V_M2_M2, VLOXSEG4EI32_V }, // 4166 |
| 24872 | { PseudoVLOXSEG4EI32_V_M2_M2_MASK, VLOXSEG4EI32_V }, // 4167 |
| 24873 | { PseudoVLOXSEG4EI32_V_M2_MF2, VLOXSEG4EI32_V }, // 4168 |
| 24874 | { PseudoVLOXSEG4EI32_V_M2_MF2_MASK, VLOXSEG4EI32_V }, // 4169 |
| 24875 | { PseudoVLOXSEG4EI32_V_M4_M1, VLOXSEG4EI32_V }, // 4170 |
| 24876 | { PseudoVLOXSEG4EI32_V_M4_M1_MASK, VLOXSEG4EI32_V }, // 4171 |
| 24877 | { PseudoVLOXSEG4EI32_V_M4_M2, VLOXSEG4EI32_V }, // 4172 |
| 24878 | { PseudoVLOXSEG4EI32_V_M4_M2_MASK, VLOXSEG4EI32_V }, // 4173 |
| 24879 | { PseudoVLOXSEG4EI32_V_M8_M2, VLOXSEG4EI32_V }, // 4174 |
| 24880 | { PseudoVLOXSEG4EI32_V_M8_M2_MASK, VLOXSEG4EI32_V }, // 4175 |
| 24881 | { PseudoVLOXSEG4EI32_V_MF2_M1, VLOXSEG4EI32_V }, // 4176 |
| 24882 | { PseudoVLOXSEG4EI32_V_MF2_M1_MASK, VLOXSEG4EI32_V }, // 4177 |
| 24883 | { PseudoVLOXSEG4EI32_V_MF2_MF2, VLOXSEG4EI32_V }, // 4178 |
| 24884 | { PseudoVLOXSEG4EI32_V_MF2_MF2_MASK, VLOXSEG4EI32_V }, // 4179 |
| 24885 | { PseudoVLOXSEG4EI32_V_MF2_MF4, VLOXSEG4EI32_V }, // 4180 |
| 24886 | { PseudoVLOXSEG4EI32_V_MF2_MF4_MASK, VLOXSEG4EI32_V }, // 4181 |
| 24887 | { PseudoVLOXSEG4EI32_V_MF2_MF8, VLOXSEG4EI32_V }, // 4182 |
| 24888 | { PseudoVLOXSEG4EI32_V_MF2_MF8_MASK, VLOXSEG4EI32_V }, // 4183 |
| 24889 | { PseudoVLOXSEG4EI64_V_M1_M1, VLOXSEG4EI64_V }, // 4184 |
| 24890 | { PseudoVLOXSEG4EI64_V_M1_M1_MASK, VLOXSEG4EI64_V }, // 4185 |
| 24891 | { PseudoVLOXSEG4EI64_V_M1_MF2, VLOXSEG4EI64_V }, // 4186 |
| 24892 | { PseudoVLOXSEG4EI64_V_M1_MF2_MASK, VLOXSEG4EI64_V }, // 4187 |
| 24893 | { PseudoVLOXSEG4EI64_V_M1_MF4, VLOXSEG4EI64_V }, // 4188 |
| 24894 | { PseudoVLOXSEG4EI64_V_M1_MF4_MASK, VLOXSEG4EI64_V }, // 4189 |
| 24895 | { PseudoVLOXSEG4EI64_V_M1_MF8, VLOXSEG4EI64_V }, // 4190 |
| 24896 | { PseudoVLOXSEG4EI64_V_M1_MF8_MASK, VLOXSEG4EI64_V }, // 4191 |
| 24897 | { PseudoVLOXSEG4EI64_V_M2_M1, VLOXSEG4EI64_V }, // 4192 |
| 24898 | { PseudoVLOXSEG4EI64_V_M2_M1_MASK, VLOXSEG4EI64_V }, // 4193 |
| 24899 | { PseudoVLOXSEG4EI64_V_M2_M2, VLOXSEG4EI64_V }, // 4194 |
| 24900 | { PseudoVLOXSEG4EI64_V_M2_M2_MASK, VLOXSEG4EI64_V }, // 4195 |
| 24901 | { PseudoVLOXSEG4EI64_V_M2_MF2, VLOXSEG4EI64_V }, // 4196 |
| 24902 | { PseudoVLOXSEG4EI64_V_M2_MF2_MASK, VLOXSEG4EI64_V }, // 4197 |
| 24903 | { PseudoVLOXSEG4EI64_V_M2_MF4, VLOXSEG4EI64_V }, // 4198 |
| 24904 | { PseudoVLOXSEG4EI64_V_M2_MF4_MASK, VLOXSEG4EI64_V }, // 4199 |
| 24905 | { PseudoVLOXSEG4EI64_V_M4_M1, VLOXSEG4EI64_V }, // 4200 |
| 24906 | { PseudoVLOXSEG4EI64_V_M4_M1_MASK, VLOXSEG4EI64_V }, // 4201 |
| 24907 | { PseudoVLOXSEG4EI64_V_M4_M2, VLOXSEG4EI64_V }, // 4202 |
| 24908 | { PseudoVLOXSEG4EI64_V_M4_M2_MASK, VLOXSEG4EI64_V }, // 4203 |
| 24909 | { PseudoVLOXSEG4EI64_V_M4_MF2, VLOXSEG4EI64_V }, // 4204 |
| 24910 | { PseudoVLOXSEG4EI64_V_M4_MF2_MASK, VLOXSEG4EI64_V }, // 4205 |
| 24911 | { PseudoVLOXSEG4EI64_V_M8_M1, VLOXSEG4EI64_V }, // 4206 |
| 24912 | { PseudoVLOXSEG4EI64_V_M8_M1_MASK, VLOXSEG4EI64_V }, // 4207 |
| 24913 | { PseudoVLOXSEG4EI64_V_M8_M2, VLOXSEG4EI64_V }, // 4208 |
| 24914 | { PseudoVLOXSEG4EI64_V_M8_M2_MASK, VLOXSEG4EI64_V }, // 4209 |
| 24915 | { PseudoVLOXSEG4EI8_V_M1_M1, VLOXSEG4EI8_V }, // 4210 |
| 24916 | { PseudoVLOXSEG4EI8_V_M1_M1_MASK, VLOXSEG4EI8_V }, // 4211 |
| 24917 | { PseudoVLOXSEG4EI8_V_M1_M2, VLOXSEG4EI8_V }, // 4212 |
| 24918 | { PseudoVLOXSEG4EI8_V_M1_M2_MASK, VLOXSEG4EI8_V }, // 4213 |
| 24919 | { PseudoVLOXSEG4EI8_V_M2_M2, VLOXSEG4EI8_V }, // 4214 |
| 24920 | { PseudoVLOXSEG4EI8_V_M2_M2_MASK, VLOXSEG4EI8_V }, // 4215 |
| 24921 | { PseudoVLOXSEG4EI8_V_MF2_M1, VLOXSEG4EI8_V }, // 4216 |
| 24922 | { PseudoVLOXSEG4EI8_V_MF2_M1_MASK, VLOXSEG4EI8_V }, // 4217 |
| 24923 | { PseudoVLOXSEG4EI8_V_MF2_M2, VLOXSEG4EI8_V }, // 4218 |
| 24924 | { PseudoVLOXSEG4EI8_V_MF2_M2_MASK, VLOXSEG4EI8_V }, // 4219 |
| 24925 | { PseudoVLOXSEG4EI8_V_MF2_MF2, VLOXSEG4EI8_V }, // 4220 |
| 24926 | { PseudoVLOXSEG4EI8_V_MF2_MF2_MASK, VLOXSEG4EI8_V }, // 4221 |
| 24927 | { PseudoVLOXSEG4EI8_V_MF4_M1, VLOXSEG4EI8_V }, // 4222 |
| 24928 | { PseudoVLOXSEG4EI8_V_MF4_M1_MASK, VLOXSEG4EI8_V }, // 4223 |
| 24929 | { PseudoVLOXSEG4EI8_V_MF4_M2, VLOXSEG4EI8_V }, // 4224 |
| 24930 | { PseudoVLOXSEG4EI8_V_MF4_M2_MASK, VLOXSEG4EI8_V }, // 4225 |
| 24931 | { PseudoVLOXSEG4EI8_V_MF4_MF2, VLOXSEG4EI8_V }, // 4226 |
| 24932 | { PseudoVLOXSEG4EI8_V_MF4_MF2_MASK, VLOXSEG4EI8_V }, // 4227 |
| 24933 | { PseudoVLOXSEG4EI8_V_MF4_MF4, VLOXSEG4EI8_V }, // 4228 |
| 24934 | { PseudoVLOXSEG4EI8_V_MF4_MF4_MASK, VLOXSEG4EI8_V }, // 4229 |
| 24935 | { PseudoVLOXSEG4EI8_V_MF8_M1, VLOXSEG4EI8_V }, // 4230 |
| 24936 | { PseudoVLOXSEG4EI8_V_MF8_M1_MASK, VLOXSEG4EI8_V }, // 4231 |
| 24937 | { PseudoVLOXSEG4EI8_V_MF8_MF2, VLOXSEG4EI8_V }, // 4232 |
| 24938 | { PseudoVLOXSEG4EI8_V_MF8_MF2_MASK, VLOXSEG4EI8_V }, // 4233 |
| 24939 | { PseudoVLOXSEG4EI8_V_MF8_MF4, VLOXSEG4EI8_V }, // 4234 |
| 24940 | { PseudoVLOXSEG4EI8_V_MF8_MF4_MASK, VLOXSEG4EI8_V }, // 4235 |
| 24941 | { PseudoVLOXSEG4EI8_V_MF8_MF8, VLOXSEG4EI8_V }, // 4236 |
| 24942 | { PseudoVLOXSEG4EI8_V_MF8_MF8_MASK, VLOXSEG4EI8_V }, // 4237 |
| 24943 | { PseudoVLOXSEG5EI16_V_M1_M1, VLOXSEG5EI16_V }, // 4238 |
| 24944 | { PseudoVLOXSEG5EI16_V_M1_M1_MASK, VLOXSEG5EI16_V }, // 4239 |
| 24945 | { PseudoVLOXSEG5EI16_V_M1_MF2, VLOXSEG5EI16_V }, // 4240 |
| 24946 | { PseudoVLOXSEG5EI16_V_M1_MF2_MASK, VLOXSEG5EI16_V }, // 4241 |
| 24947 | { PseudoVLOXSEG5EI16_V_M2_M1, VLOXSEG5EI16_V }, // 4242 |
| 24948 | { PseudoVLOXSEG5EI16_V_M2_M1_MASK, VLOXSEG5EI16_V }, // 4243 |
| 24949 | { PseudoVLOXSEG5EI16_V_MF2_M1, VLOXSEG5EI16_V }, // 4244 |
| 24950 | { PseudoVLOXSEG5EI16_V_MF2_M1_MASK, VLOXSEG5EI16_V }, // 4245 |
| 24951 | { PseudoVLOXSEG5EI16_V_MF2_MF2, VLOXSEG5EI16_V }, // 4246 |
| 24952 | { PseudoVLOXSEG5EI16_V_MF2_MF2_MASK, VLOXSEG5EI16_V }, // 4247 |
| 24953 | { PseudoVLOXSEG5EI16_V_MF2_MF4, VLOXSEG5EI16_V }, // 4248 |
| 24954 | { PseudoVLOXSEG5EI16_V_MF2_MF4_MASK, VLOXSEG5EI16_V }, // 4249 |
| 24955 | { PseudoVLOXSEG5EI16_V_MF4_M1, VLOXSEG5EI16_V }, // 4250 |
| 24956 | { PseudoVLOXSEG5EI16_V_MF4_M1_MASK, VLOXSEG5EI16_V }, // 4251 |
| 24957 | { PseudoVLOXSEG5EI16_V_MF4_MF2, VLOXSEG5EI16_V }, // 4252 |
| 24958 | { PseudoVLOXSEG5EI16_V_MF4_MF2_MASK, VLOXSEG5EI16_V }, // 4253 |
| 24959 | { PseudoVLOXSEG5EI16_V_MF4_MF4, VLOXSEG5EI16_V }, // 4254 |
| 24960 | { PseudoVLOXSEG5EI16_V_MF4_MF4_MASK, VLOXSEG5EI16_V }, // 4255 |
| 24961 | { PseudoVLOXSEG5EI16_V_MF4_MF8, VLOXSEG5EI16_V }, // 4256 |
| 24962 | { PseudoVLOXSEG5EI16_V_MF4_MF8_MASK, VLOXSEG5EI16_V }, // 4257 |
| 24963 | { PseudoVLOXSEG5EI32_V_M1_M1, VLOXSEG5EI32_V }, // 4258 |
| 24964 | { PseudoVLOXSEG5EI32_V_M1_M1_MASK, VLOXSEG5EI32_V }, // 4259 |
| 24965 | { PseudoVLOXSEG5EI32_V_M1_MF2, VLOXSEG5EI32_V }, // 4260 |
| 24966 | { PseudoVLOXSEG5EI32_V_M1_MF2_MASK, VLOXSEG5EI32_V }, // 4261 |
| 24967 | { PseudoVLOXSEG5EI32_V_M1_MF4, VLOXSEG5EI32_V }, // 4262 |
| 24968 | { PseudoVLOXSEG5EI32_V_M1_MF4_MASK, VLOXSEG5EI32_V }, // 4263 |
| 24969 | { PseudoVLOXSEG5EI32_V_M2_M1, VLOXSEG5EI32_V }, // 4264 |
| 24970 | { PseudoVLOXSEG5EI32_V_M2_M1_MASK, VLOXSEG5EI32_V }, // 4265 |
| 24971 | { PseudoVLOXSEG5EI32_V_M2_MF2, VLOXSEG5EI32_V }, // 4266 |
| 24972 | { PseudoVLOXSEG5EI32_V_M2_MF2_MASK, VLOXSEG5EI32_V }, // 4267 |
| 24973 | { PseudoVLOXSEG5EI32_V_M4_M1, VLOXSEG5EI32_V }, // 4268 |
| 24974 | { PseudoVLOXSEG5EI32_V_M4_M1_MASK, VLOXSEG5EI32_V }, // 4269 |
| 24975 | { PseudoVLOXSEG5EI32_V_MF2_M1, VLOXSEG5EI32_V }, // 4270 |
| 24976 | { PseudoVLOXSEG5EI32_V_MF2_M1_MASK, VLOXSEG5EI32_V }, // 4271 |
| 24977 | { PseudoVLOXSEG5EI32_V_MF2_MF2, VLOXSEG5EI32_V }, // 4272 |
| 24978 | { PseudoVLOXSEG5EI32_V_MF2_MF2_MASK, VLOXSEG5EI32_V }, // 4273 |
| 24979 | { PseudoVLOXSEG5EI32_V_MF2_MF4, VLOXSEG5EI32_V }, // 4274 |
| 24980 | { PseudoVLOXSEG5EI32_V_MF2_MF4_MASK, VLOXSEG5EI32_V }, // 4275 |
| 24981 | { PseudoVLOXSEG5EI32_V_MF2_MF8, VLOXSEG5EI32_V }, // 4276 |
| 24982 | { PseudoVLOXSEG5EI32_V_MF2_MF8_MASK, VLOXSEG5EI32_V }, // 4277 |
| 24983 | { PseudoVLOXSEG5EI64_V_M1_M1, VLOXSEG5EI64_V }, // 4278 |
| 24984 | { PseudoVLOXSEG5EI64_V_M1_M1_MASK, VLOXSEG5EI64_V }, // 4279 |
| 24985 | { PseudoVLOXSEG5EI64_V_M1_MF2, VLOXSEG5EI64_V }, // 4280 |
| 24986 | { PseudoVLOXSEG5EI64_V_M1_MF2_MASK, VLOXSEG5EI64_V }, // 4281 |
| 24987 | { PseudoVLOXSEG5EI64_V_M1_MF4, VLOXSEG5EI64_V }, // 4282 |
| 24988 | { PseudoVLOXSEG5EI64_V_M1_MF4_MASK, VLOXSEG5EI64_V }, // 4283 |
| 24989 | { PseudoVLOXSEG5EI64_V_M1_MF8, VLOXSEG5EI64_V }, // 4284 |
| 24990 | { PseudoVLOXSEG5EI64_V_M1_MF8_MASK, VLOXSEG5EI64_V }, // 4285 |
| 24991 | { PseudoVLOXSEG5EI64_V_M2_M1, VLOXSEG5EI64_V }, // 4286 |
| 24992 | { PseudoVLOXSEG5EI64_V_M2_M1_MASK, VLOXSEG5EI64_V }, // 4287 |
| 24993 | { PseudoVLOXSEG5EI64_V_M2_MF2, VLOXSEG5EI64_V }, // 4288 |
| 24994 | { PseudoVLOXSEG5EI64_V_M2_MF2_MASK, VLOXSEG5EI64_V }, // 4289 |
| 24995 | { PseudoVLOXSEG5EI64_V_M2_MF4, VLOXSEG5EI64_V }, // 4290 |
| 24996 | { PseudoVLOXSEG5EI64_V_M2_MF4_MASK, VLOXSEG5EI64_V }, // 4291 |
| 24997 | { PseudoVLOXSEG5EI64_V_M4_M1, VLOXSEG5EI64_V }, // 4292 |
| 24998 | { PseudoVLOXSEG5EI64_V_M4_M1_MASK, VLOXSEG5EI64_V }, // 4293 |
| 24999 | { PseudoVLOXSEG5EI64_V_M4_MF2, VLOXSEG5EI64_V }, // 4294 |
| 25000 | { PseudoVLOXSEG5EI64_V_M4_MF2_MASK, VLOXSEG5EI64_V }, // 4295 |
| 25001 | { PseudoVLOXSEG5EI64_V_M8_M1, VLOXSEG5EI64_V }, // 4296 |
| 25002 | { PseudoVLOXSEG5EI64_V_M8_M1_MASK, VLOXSEG5EI64_V }, // 4297 |
| 25003 | { PseudoVLOXSEG5EI8_V_M1_M1, VLOXSEG5EI8_V }, // 4298 |
| 25004 | { PseudoVLOXSEG5EI8_V_M1_M1_MASK, VLOXSEG5EI8_V }, // 4299 |
| 25005 | { PseudoVLOXSEG5EI8_V_MF2_M1, VLOXSEG5EI8_V }, // 4300 |
| 25006 | { PseudoVLOXSEG5EI8_V_MF2_M1_MASK, VLOXSEG5EI8_V }, // 4301 |
| 25007 | { PseudoVLOXSEG5EI8_V_MF2_MF2, VLOXSEG5EI8_V }, // 4302 |
| 25008 | { PseudoVLOXSEG5EI8_V_MF2_MF2_MASK, VLOXSEG5EI8_V }, // 4303 |
| 25009 | { PseudoVLOXSEG5EI8_V_MF4_M1, VLOXSEG5EI8_V }, // 4304 |
| 25010 | { PseudoVLOXSEG5EI8_V_MF4_M1_MASK, VLOXSEG5EI8_V }, // 4305 |
| 25011 | { PseudoVLOXSEG5EI8_V_MF4_MF2, VLOXSEG5EI8_V }, // 4306 |
| 25012 | { PseudoVLOXSEG5EI8_V_MF4_MF2_MASK, VLOXSEG5EI8_V }, // 4307 |
| 25013 | { PseudoVLOXSEG5EI8_V_MF4_MF4, VLOXSEG5EI8_V }, // 4308 |
| 25014 | { PseudoVLOXSEG5EI8_V_MF4_MF4_MASK, VLOXSEG5EI8_V }, // 4309 |
| 25015 | { PseudoVLOXSEG5EI8_V_MF8_M1, VLOXSEG5EI8_V }, // 4310 |
| 25016 | { PseudoVLOXSEG5EI8_V_MF8_M1_MASK, VLOXSEG5EI8_V }, // 4311 |
| 25017 | { PseudoVLOXSEG5EI8_V_MF8_MF2, VLOXSEG5EI8_V }, // 4312 |
| 25018 | { PseudoVLOXSEG5EI8_V_MF8_MF2_MASK, VLOXSEG5EI8_V }, // 4313 |
| 25019 | { PseudoVLOXSEG5EI8_V_MF8_MF4, VLOXSEG5EI8_V }, // 4314 |
| 25020 | { PseudoVLOXSEG5EI8_V_MF8_MF4_MASK, VLOXSEG5EI8_V }, // 4315 |
| 25021 | { PseudoVLOXSEG5EI8_V_MF8_MF8, VLOXSEG5EI8_V }, // 4316 |
| 25022 | { PseudoVLOXSEG5EI8_V_MF8_MF8_MASK, VLOXSEG5EI8_V }, // 4317 |
| 25023 | { PseudoVLOXSEG6EI16_V_M1_M1, VLOXSEG6EI16_V }, // 4318 |
| 25024 | { PseudoVLOXSEG6EI16_V_M1_M1_MASK, VLOXSEG6EI16_V }, // 4319 |
| 25025 | { PseudoVLOXSEG6EI16_V_M1_MF2, VLOXSEG6EI16_V }, // 4320 |
| 25026 | { PseudoVLOXSEG6EI16_V_M1_MF2_MASK, VLOXSEG6EI16_V }, // 4321 |
| 25027 | { PseudoVLOXSEG6EI16_V_M2_M1, VLOXSEG6EI16_V }, // 4322 |
| 25028 | { PseudoVLOXSEG6EI16_V_M2_M1_MASK, VLOXSEG6EI16_V }, // 4323 |
| 25029 | { PseudoVLOXSEG6EI16_V_MF2_M1, VLOXSEG6EI16_V }, // 4324 |
| 25030 | { PseudoVLOXSEG6EI16_V_MF2_M1_MASK, VLOXSEG6EI16_V }, // 4325 |
| 25031 | { PseudoVLOXSEG6EI16_V_MF2_MF2, VLOXSEG6EI16_V }, // 4326 |
| 25032 | { PseudoVLOXSEG6EI16_V_MF2_MF2_MASK, VLOXSEG6EI16_V }, // 4327 |
| 25033 | { PseudoVLOXSEG6EI16_V_MF2_MF4, VLOXSEG6EI16_V }, // 4328 |
| 25034 | { PseudoVLOXSEG6EI16_V_MF2_MF4_MASK, VLOXSEG6EI16_V }, // 4329 |
| 25035 | { PseudoVLOXSEG6EI16_V_MF4_M1, VLOXSEG6EI16_V }, // 4330 |
| 25036 | { PseudoVLOXSEG6EI16_V_MF4_M1_MASK, VLOXSEG6EI16_V }, // 4331 |
| 25037 | { PseudoVLOXSEG6EI16_V_MF4_MF2, VLOXSEG6EI16_V }, // 4332 |
| 25038 | { PseudoVLOXSEG6EI16_V_MF4_MF2_MASK, VLOXSEG6EI16_V }, // 4333 |
| 25039 | { PseudoVLOXSEG6EI16_V_MF4_MF4, VLOXSEG6EI16_V }, // 4334 |
| 25040 | { PseudoVLOXSEG6EI16_V_MF4_MF4_MASK, VLOXSEG6EI16_V }, // 4335 |
| 25041 | { PseudoVLOXSEG6EI16_V_MF4_MF8, VLOXSEG6EI16_V }, // 4336 |
| 25042 | { PseudoVLOXSEG6EI16_V_MF4_MF8_MASK, VLOXSEG6EI16_V }, // 4337 |
| 25043 | { PseudoVLOXSEG6EI32_V_M1_M1, VLOXSEG6EI32_V }, // 4338 |
| 25044 | { PseudoVLOXSEG6EI32_V_M1_M1_MASK, VLOXSEG6EI32_V }, // 4339 |
| 25045 | { PseudoVLOXSEG6EI32_V_M1_MF2, VLOXSEG6EI32_V }, // 4340 |
| 25046 | { PseudoVLOXSEG6EI32_V_M1_MF2_MASK, VLOXSEG6EI32_V }, // 4341 |
| 25047 | { PseudoVLOXSEG6EI32_V_M1_MF4, VLOXSEG6EI32_V }, // 4342 |
| 25048 | { PseudoVLOXSEG6EI32_V_M1_MF4_MASK, VLOXSEG6EI32_V }, // 4343 |
| 25049 | { PseudoVLOXSEG6EI32_V_M2_M1, VLOXSEG6EI32_V }, // 4344 |
| 25050 | { PseudoVLOXSEG6EI32_V_M2_M1_MASK, VLOXSEG6EI32_V }, // 4345 |
| 25051 | { PseudoVLOXSEG6EI32_V_M2_MF2, VLOXSEG6EI32_V }, // 4346 |
| 25052 | { PseudoVLOXSEG6EI32_V_M2_MF2_MASK, VLOXSEG6EI32_V }, // 4347 |
| 25053 | { PseudoVLOXSEG6EI32_V_M4_M1, VLOXSEG6EI32_V }, // 4348 |
| 25054 | { PseudoVLOXSEG6EI32_V_M4_M1_MASK, VLOXSEG6EI32_V }, // 4349 |
| 25055 | { PseudoVLOXSEG6EI32_V_MF2_M1, VLOXSEG6EI32_V }, // 4350 |
| 25056 | { PseudoVLOXSEG6EI32_V_MF2_M1_MASK, VLOXSEG6EI32_V }, // 4351 |
| 25057 | { PseudoVLOXSEG6EI32_V_MF2_MF2, VLOXSEG6EI32_V }, // 4352 |
| 25058 | { PseudoVLOXSEG6EI32_V_MF2_MF2_MASK, VLOXSEG6EI32_V }, // 4353 |
| 25059 | { PseudoVLOXSEG6EI32_V_MF2_MF4, VLOXSEG6EI32_V }, // 4354 |
| 25060 | { PseudoVLOXSEG6EI32_V_MF2_MF4_MASK, VLOXSEG6EI32_V }, // 4355 |
| 25061 | { PseudoVLOXSEG6EI32_V_MF2_MF8, VLOXSEG6EI32_V }, // 4356 |
| 25062 | { PseudoVLOXSEG6EI32_V_MF2_MF8_MASK, VLOXSEG6EI32_V }, // 4357 |
| 25063 | { PseudoVLOXSEG6EI64_V_M1_M1, VLOXSEG6EI64_V }, // 4358 |
| 25064 | { PseudoVLOXSEG6EI64_V_M1_M1_MASK, VLOXSEG6EI64_V }, // 4359 |
| 25065 | { PseudoVLOXSEG6EI64_V_M1_MF2, VLOXSEG6EI64_V }, // 4360 |
| 25066 | { PseudoVLOXSEG6EI64_V_M1_MF2_MASK, VLOXSEG6EI64_V }, // 4361 |
| 25067 | { PseudoVLOXSEG6EI64_V_M1_MF4, VLOXSEG6EI64_V }, // 4362 |
| 25068 | { PseudoVLOXSEG6EI64_V_M1_MF4_MASK, VLOXSEG6EI64_V }, // 4363 |
| 25069 | { PseudoVLOXSEG6EI64_V_M1_MF8, VLOXSEG6EI64_V }, // 4364 |
| 25070 | { PseudoVLOXSEG6EI64_V_M1_MF8_MASK, VLOXSEG6EI64_V }, // 4365 |
| 25071 | { PseudoVLOXSEG6EI64_V_M2_M1, VLOXSEG6EI64_V }, // 4366 |
| 25072 | { PseudoVLOXSEG6EI64_V_M2_M1_MASK, VLOXSEG6EI64_V }, // 4367 |
| 25073 | { PseudoVLOXSEG6EI64_V_M2_MF2, VLOXSEG6EI64_V }, // 4368 |
| 25074 | { PseudoVLOXSEG6EI64_V_M2_MF2_MASK, VLOXSEG6EI64_V }, // 4369 |
| 25075 | { PseudoVLOXSEG6EI64_V_M2_MF4, VLOXSEG6EI64_V }, // 4370 |
| 25076 | { PseudoVLOXSEG6EI64_V_M2_MF4_MASK, VLOXSEG6EI64_V }, // 4371 |
| 25077 | { PseudoVLOXSEG6EI64_V_M4_M1, VLOXSEG6EI64_V }, // 4372 |
| 25078 | { PseudoVLOXSEG6EI64_V_M4_M1_MASK, VLOXSEG6EI64_V }, // 4373 |
| 25079 | { PseudoVLOXSEG6EI64_V_M4_MF2, VLOXSEG6EI64_V }, // 4374 |
| 25080 | { PseudoVLOXSEG6EI64_V_M4_MF2_MASK, VLOXSEG6EI64_V }, // 4375 |
| 25081 | { PseudoVLOXSEG6EI64_V_M8_M1, VLOXSEG6EI64_V }, // 4376 |
| 25082 | { PseudoVLOXSEG6EI64_V_M8_M1_MASK, VLOXSEG6EI64_V }, // 4377 |
| 25083 | { PseudoVLOXSEG6EI8_V_M1_M1, VLOXSEG6EI8_V }, // 4378 |
| 25084 | { PseudoVLOXSEG6EI8_V_M1_M1_MASK, VLOXSEG6EI8_V }, // 4379 |
| 25085 | { PseudoVLOXSEG6EI8_V_MF2_M1, VLOXSEG6EI8_V }, // 4380 |
| 25086 | { PseudoVLOXSEG6EI8_V_MF2_M1_MASK, VLOXSEG6EI8_V }, // 4381 |
| 25087 | { PseudoVLOXSEG6EI8_V_MF2_MF2, VLOXSEG6EI8_V }, // 4382 |
| 25088 | { PseudoVLOXSEG6EI8_V_MF2_MF2_MASK, VLOXSEG6EI8_V }, // 4383 |
| 25089 | { PseudoVLOXSEG6EI8_V_MF4_M1, VLOXSEG6EI8_V }, // 4384 |
| 25090 | { PseudoVLOXSEG6EI8_V_MF4_M1_MASK, VLOXSEG6EI8_V }, // 4385 |
| 25091 | { PseudoVLOXSEG6EI8_V_MF4_MF2, VLOXSEG6EI8_V }, // 4386 |
| 25092 | { PseudoVLOXSEG6EI8_V_MF4_MF2_MASK, VLOXSEG6EI8_V }, // 4387 |
| 25093 | { PseudoVLOXSEG6EI8_V_MF4_MF4, VLOXSEG6EI8_V }, // 4388 |
| 25094 | { PseudoVLOXSEG6EI8_V_MF4_MF4_MASK, VLOXSEG6EI8_V }, // 4389 |
| 25095 | { PseudoVLOXSEG6EI8_V_MF8_M1, VLOXSEG6EI8_V }, // 4390 |
| 25096 | { PseudoVLOXSEG6EI8_V_MF8_M1_MASK, VLOXSEG6EI8_V }, // 4391 |
| 25097 | { PseudoVLOXSEG6EI8_V_MF8_MF2, VLOXSEG6EI8_V }, // 4392 |
| 25098 | { PseudoVLOXSEG6EI8_V_MF8_MF2_MASK, VLOXSEG6EI8_V }, // 4393 |
| 25099 | { PseudoVLOXSEG6EI8_V_MF8_MF4, VLOXSEG6EI8_V }, // 4394 |
| 25100 | { PseudoVLOXSEG6EI8_V_MF8_MF4_MASK, VLOXSEG6EI8_V }, // 4395 |
| 25101 | { PseudoVLOXSEG6EI8_V_MF8_MF8, VLOXSEG6EI8_V }, // 4396 |
| 25102 | { PseudoVLOXSEG6EI8_V_MF8_MF8_MASK, VLOXSEG6EI8_V }, // 4397 |
| 25103 | { PseudoVLOXSEG7EI16_V_M1_M1, VLOXSEG7EI16_V }, // 4398 |
| 25104 | { PseudoVLOXSEG7EI16_V_M1_M1_MASK, VLOXSEG7EI16_V }, // 4399 |
| 25105 | { PseudoVLOXSEG7EI16_V_M1_MF2, VLOXSEG7EI16_V }, // 4400 |
| 25106 | { PseudoVLOXSEG7EI16_V_M1_MF2_MASK, VLOXSEG7EI16_V }, // 4401 |
| 25107 | { PseudoVLOXSEG7EI16_V_M2_M1, VLOXSEG7EI16_V }, // 4402 |
| 25108 | { PseudoVLOXSEG7EI16_V_M2_M1_MASK, VLOXSEG7EI16_V }, // 4403 |
| 25109 | { PseudoVLOXSEG7EI16_V_MF2_M1, VLOXSEG7EI16_V }, // 4404 |
| 25110 | { PseudoVLOXSEG7EI16_V_MF2_M1_MASK, VLOXSEG7EI16_V }, // 4405 |
| 25111 | { PseudoVLOXSEG7EI16_V_MF2_MF2, VLOXSEG7EI16_V }, // 4406 |
| 25112 | { PseudoVLOXSEG7EI16_V_MF2_MF2_MASK, VLOXSEG7EI16_V }, // 4407 |
| 25113 | { PseudoVLOXSEG7EI16_V_MF2_MF4, VLOXSEG7EI16_V }, // 4408 |
| 25114 | { PseudoVLOXSEG7EI16_V_MF2_MF4_MASK, VLOXSEG7EI16_V }, // 4409 |
| 25115 | { PseudoVLOXSEG7EI16_V_MF4_M1, VLOXSEG7EI16_V }, // 4410 |
| 25116 | { PseudoVLOXSEG7EI16_V_MF4_M1_MASK, VLOXSEG7EI16_V }, // 4411 |
| 25117 | { PseudoVLOXSEG7EI16_V_MF4_MF2, VLOXSEG7EI16_V }, // 4412 |
| 25118 | { PseudoVLOXSEG7EI16_V_MF4_MF2_MASK, VLOXSEG7EI16_V }, // 4413 |
| 25119 | { PseudoVLOXSEG7EI16_V_MF4_MF4, VLOXSEG7EI16_V }, // 4414 |
| 25120 | { PseudoVLOXSEG7EI16_V_MF4_MF4_MASK, VLOXSEG7EI16_V }, // 4415 |
| 25121 | { PseudoVLOXSEG7EI16_V_MF4_MF8, VLOXSEG7EI16_V }, // 4416 |
| 25122 | { PseudoVLOXSEG7EI16_V_MF4_MF8_MASK, VLOXSEG7EI16_V }, // 4417 |
| 25123 | { PseudoVLOXSEG7EI32_V_M1_M1, VLOXSEG7EI32_V }, // 4418 |
| 25124 | { PseudoVLOXSEG7EI32_V_M1_M1_MASK, VLOXSEG7EI32_V }, // 4419 |
| 25125 | { PseudoVLOXSEG7EI32_V_M1_MF2, VLOXSEG7EI32_V }, // 4420 |
| 25126 | { PseudoVLOXSEG7EI32_V_M1_MF2_MASK, VLOXSEG7EI32_V }, // 4421 |
| 25127 | { PseudoVLOXSEG7EI32_V_M1_MF4, VLOXSEG7EI32_V }, // 4422 |
| 25128 | { PseudoVLOXSEG7EI32_V_M1_MF4_MASK, VLOXSEG7EI32_V }, // 4423 |
| 25129 | { PseudoVLOXSEG7EI32_V_M2_M1, VLOXSEG7EI32_V }, // 4424 |
| 25130 | { PseudoVLOXSEG7EI32_V_M2_M1_MASK, VLOXSEG7EI32_V }, // 4425 |
| 25131 | { PseudoVLOXSEG7EI32_V_M2_MF2, VLOXSEG7EI32_V }, // 4426 |
| 25132 | { PseudoVLOXSEG7EI32_V_M2_MF2_MASK, VLOXSEG7EI32_V }, // 4427 |
| 25133 | { PseudoVLOXSEG7EI32_V_M4_M1, VLOXSEG7EI32_V }, // 4428 |
| 25134 | { PseudoVLOXSEG7EI32_V_M4_M1_MASK, VLOXSEG7EI32_V }, // 4429 |
| 25135 | { PseudoVLOXSEG7EI32_V_MF2_M1, VLOXSEG7EI32_V }, // 4430 |
| 25136 | { PseudoVLOXSEG7EI32_V_MF2_M1_MASK, VLOXSEG7EI32_V }, // 4431 |
| 25137 | { PseudoVLOXSEG7EI32_V_MF2_MF2, VLOXSEG7EI32_V }, // 4432 |
| 25138 | { PseudoVLOXSEG7EI32_V_MF2_MF2_MASK, VLOXSEG7EI32_V }, // 4433 |
| 25139 | { PseudoVLOXSEG7EI32_V_MF2_MF4, VLOXSEG7EI32_V }, // 4434 |
| 25140 | { PseudoVLOXSEG7EI32_V_MF2_MF4_MASK, VLOXSEG7EI32_V }, // 4435 |
| 25141 | { PseudoVLOXSEG7EI32_V_MF2_MF8, VLOXSEG7EI32_V }, // 4436 |
| 25142 | { PseudoVLOXSEG7EI32_V_MF2_MF8_MASK, VLOXSEG7EI32_V }, // 4437 |
| 25143 | { PseudoVLOXSEG7EI64_V_M1_M1, VLOXSEG7EI64_V }, // 4438 |
| 25144 | { PseudoVLOXSEG7EI64_V_M1_M1_MASK, VLOXSEG7EI64_V }, // 4439 |
| 25145 | { PseudoVLOXSEG7EI64_V_M1_MF2, VLOXSEG7EI64_V }, // 4440 |
| 25146 | { PseudoVLOXSEG7EI64_V_M1_MF2_MASK, VLOXSEG7EI64_V }, // 4441 |
| 25147 | { PseudoVLOXSEG7EI64_V_M1_MF4, VLOXSEG7EI64_V }, // 4442 |
| 25148 | { PseudoVLOXSEG7EI64_V_M1_MF4_MASK, VLOXSEG7EI64_V }, // 4443 |
| 25149 | { PseudoVLOXSEG7EI64_V_M1_MF8, VLOXSEG7EI64_V }, // 4444 |
| 25150 | { PseudoVLOXSEG7EI64_V_M1_MF8_MASK, VLOXSEG7EI64_V }, // 4445 |
| 25151 | { PseudoVLOXSEG7EI64_V_M2_M1, VLOXSEG7EI64_V }, // 4446 |
| 25152 | { PseudoVLOXSEG7EI64_V_M2_M1_MASK, VLOXSEG7EI64_V }, // 4447 |
| 25153 | { PseudoVLOXSEG7EI64_V_M2_MF2, VLOXSEG7EI64_V }, // 4448 |
| 25154 | { PseudoVLOXSEG7EI64_V_M2_MF2_MASK, VLOXSEG7EI64_V }, // 4449 |
| 25155 | { PseudoVLOXSEG7EI64_V_M2_MF4, VLOXSEG7EI64_V }, // 4450 |
| 25156 | { PseudoVLOXSEG7EI64_V_M2_MF4_MASK, VLOXSEG7EI64_V }, // 4451 |
| 25157 | { PseudoVLOXSEG7EI64_V_M4_M1, VLOXSEG7EI64_V }, // 4452 |
| 25158 | { PseudoVLOXSEG7EI64_V_M4_M1_MASK, VLOXSEG7EI64_V }, // 4453 |
| 25159 | { PseudoVLOXSEG7EI64_V_M4_MF2, VLOXSEG7EI64_V }, // 4454 |
| 25160 | { PseudoVLOXSEG7EI64_V_M4_MF2_MASK, VLOXSEG7EI64_V }, // 4455 |
| 25161 | { PseudoVLOXSEG7EI64_V_M8_M1, VLOXSEG7EI64_V }, // 4456 |
| 25162 | { PseudoVLOXSEG7EI64_V_M8_M1_MASK, VLOXSEG7EI64_V }, // 4457 |
| 25163 | { PseudoVLOXSEG7EI8_V_M1_M1, VLOXSEG7EI8_V }, // 4458 |
| 25164 | { PseudoVLOXSEG7EI8_V_M1_M1_MASK, VLOXSEG7EI8_V }, // 4459 |
| 25165 | { PseudoVLOXSEG7EI8_V_MF2_M1, VLOXSEG7EI8_V }, // 4460 |
| 25166 | { PseudoVLOXSEG7EI8_V_MF2_M1_MASK, VLOXSEG7EI8_V }, // 4461 |
| 25167 | { PseudoVLOXSEG7EI8_V_MF2_MF2, VLOXSEG7EI8_V }, // 4462 |
| 25168 | { PseudoVLOXSEG7EI8_V_MF2_MF2_MASK, VLOXSEG7EI8_V }, // 4463 |
| 25169 | { PseudoVLOXSEG7EI8_V_MF4_M1, VLOXSEG7EI8_V }, // 4464 |
| 25170 | { PseudoVLOXSEG7EI8_V_MF4_M1_MASK, VLOXSEG7EI8_V }, // 4465 |
| 25171 | { PseudoVLOXSEG7EI8_V_MF4_MF2, VLOXSEG7EI8_V }, // 4466 |
| 25172 | { PseudoVLOXSEG7EI8_V_MF4_MF2_MASK, VLOXSEG7EI8_V }, // 4467 |
| 25173 | { PseudoVLOXSEG7EI8_V_MF4_MF4, VLOXSEG7EI8_V }, // 4468 |
| 25174 | { PseudoVLOXSEG7EI8_V_MF4_MF4_MASK, VLOXSEG7EI8_V }, // 4469 |
| 25175 | { PseudoVLOXSEG7EI8_V_MF8_M1, VLOXSEG7EI8_V }, // 4470 |
| 25176 | { PseudoVLOXSEG7EI8_V_MF8_M1_MASK, VLOXSEG7EI8_V }, // 4471 |
| 25177 | { PseudoVLOXSEG7EI8_V_MF8_MF2, VLOXSEG7EI8_V }, // 4472 |
| 25178 | { PseudoVLOXSEG7EI8_V_MF8_MF2_MASK, VLOXSEG7EI8_V }, // 4473 |
| 25179 | { PseudoVLOXSEG7EI8_V_MF8_MF4, VLOXSEG7EI8_V }, // 4474 |
| 25180 | { PseudoVLOXSEG7EI8_V_MF8_MF4_MASK, VLOXSEG7EI8_V }, // 4475 |
| 25181 | { PseudoVLOXSEG7EI8_V_MF8_MF8, VLOXSEG7EI8_V }, // 4476 |
| 25182 | { PseudoVLOXSEG7EI8_V_MF8_MF8_MASK, VLOXSEG7EI8_V }, // 4477 |
| 25183 | { PseudoVLOXSEG8EI16_V_M1_M1, VLOXSEG8EI16_V }, // 4478 |
| 25184 | { PseudoVLOXSEG8EI16_V_M1_M1_MASK, VLOXSEG8EI16_V }, // 4479 |
| 25185 | { PseudoVLOXSEG8EI16_V_M1_MF2, VLOXSEG8EI16_V }, // 4480 |
| 25186 | { PseudoVLOXSEG8EI16_V_M1_MF2_MASK, VLOXSEG8EI16_V }, // 4481 |
| 25187 | { PseudoVLOXSEG8EI16_V_M2_M1, VLOXSEG8EI16_V }, // 4482 |
| 25188 | { PseudoVLOXSEG8EI16_V_M2_M1_MASK, VLOXSEG8EI16_V }, // 4483 |
| 25189 | { PseudoVLOXSEG8EI16_V_MF2_M1, VLOXSEG8EI16_V }, // 4484 |
| 25190 | { PseudoVLOXSEG8EI16_V_MF2_M1_MASK, VLOXSEG8EI16_V }, // 4485 |
| 25191 | { PseudoVLOXSEG8EI16_V_MF2_MF2, VLOXSEG8EI16_V }, // 4486 |
| 25192 | { PseudoVLOXSEG8EI16_V_MF2_MF2_MASK, VLOXSEG8EI16_V }, // 4487 |
| 25193 | { PseudoVLOXSEG8EI16_V_MF2_MF4, VLOXSEG8EI16_V }, // 4488 |
| 25194 | { PseudoVLOXSEG8EI16_V_MF2_MF4_MASK, VLOXSEG8EI16_V }, // 4489 |
| 25195 | { PseudoVLOXSEG8EI16_V_MF4_M1, VLOXSEG8EI16_V }, // 4490 |
| 25196 | { PseudoVLOXSEG8EI16_V_MF4_M1_MASK, VLOXSEG8EI16_V }, // 4491 |
| 25197 | { PseudoVLOXSEG8EI16_V_MF4_MF2, VLOXSEG8EI16_V }, // 4492 |
| 25198 | { PseudoVLOXSEG8EI16_V_MF4_MF2_MASK, VLOXSEG8EI16_V }, // 4493 |
| 25199 | { PseudoVLOXSEG8EI16_V_MF4_MF4, VLOXSEG8EI16_V }, // 4494 |
| 25200 | { PseudoVLOXSEG8EI16_V_MF4_MF4_MASK, VLOXSEG8EI16_V }, // 4495 |
| 25201 | { PseudoVLOXSEG8EI16_V_MF4_MF8, VLOXSEG8EI16_V }, // 4496 |
| 25202 | { PseudoVLOXSEG8EI16_V_MF4_MF8_MASK, VLOXSEG8EI16_V }, // 4497 |
| 25203 | { PseudoVLOXSEG8EI32_V_M1_M1, VLOXSEG8EI32_V }, // 4498 |
| 25204 | { PseudoVLOXSEG8EI32_V_M1_M1_MASK, VLOXSEG8EI32_V }, // 4499 |
| 25205 | { PseudoVLOXSEG8EI32_V_M1_MF2, VLOXSEG8EI32_V }, // 4500 |
| 25206 | { PseudoVLOXSEG8EI32_V_M1_MF2_MASK, VLOXSEG8EI32_V }, // 4501 |
| 25207 | { PseudoVLOXSEG8EI32_V_M1_MF4, VLOXSEG8EI32_V }, // 4502 |
| 25208 | { PseudoVLOXSEG8EI32_V_M1_MF4_MASK, VLOXSEG8EI32_V }, // 4503 |
| 25209 | { PseudoVLOXSEG8EI32_V_M2_M1, VLOXSEG8EI32_V }, // 4504 |
| 25210 | { PseudoVLOXSEG8EI32_V_M2_M1_MASK, VLOXSEG8EI32_V }, // 4505 |
| 25211 | { PseudoVLOXSEG8EI32_V_M2_MF2, VLOXSEG8EI32_V }, // 4506 |
| 25212 | { PseudoVLOXSEG8EI32_V_M2_MF2_MASK, VLOXSEG8EI32_V }, // 4507 |
| 25213 | { PseudoVLOXSEG8EI32_V_M4_M1, VLOXSEG8EI32_V }, // 4508 |
| 25214 | { PseudoVLOXSEG8EI32_V_M4_M1_MASK, VLOXSEG8EI32_V }, // 4509 |
| 25215 | { PseudoVLOXSEG8EI32_V_MF2_M1, VLOXSEG8EI32_V }, // 4510 |
| 25216 | { PseudoVLOXSEG8EI32_V_MF2_M1_MASK, VLOXSEG8EI32_V }, // 4511 |
| 25217 | { PseudoVLOXSEG8EI32_V_MF2_MF2, VLOXSEG8EI32_V }, // 4512 |
| 25218 | { PseudoVLOXSEG8EI32_V_MF2_MF2_MASK, VLOXSEG8EI32_V }, // 4513 |
| 25219 | { PseudoVLOXSEG8EI32_V_MF2_MF4, VLOXSEG8EI32_V }, // 4514 |
| 25220 | { PseudoVLOXSEG8EI32_V_MF2_MF4_MASK, VLOXSEG8EI32_V }, // 4515 |
| 25221 | { PseudoVLOXSEG8EI32_V_MF2_MF8, VLOXSEG8EI32_V }, // 4516 |
| 25222 | { PseudoVLOXSEG8EI32_V_MF2_MF8_MASK, VLOXSEG8EI32_V }, // 4517 |
| 25223 | { PseudoVLOXSEG8EI64_V_M1_M1, VLOXSEG8EI64_V }, // 4518 |
| 25224 | { PseudoVLOXSEG8EI64_V_M1_M1_MASK, VLOXSEG8EI64_V }, // 4519 |
| 25225 | { PseudoVLOXSEG8EI64_V_M1_MF2, VLOXSEG8EI64_V }, // 4520 |
| 25226 | { PseudoVLOXSEG8EI64_V_M1_MF2_MASK, VLOXSEG8EI64_V }, // 4521 |
| 25227 | { PseudoVLOXSEG8EI64_V_M1_MF4, VLOXSEG8EI64_V }, // 4522 |
| 25228 | { PseudoVLOXSEG8EI64_V_M1_MF4_MASK, VLOXSEG8EI64_V }, // 4523 |
| 25229 | { PseudoVLOXSEG8EI64_V_M1_MF8, VLOXSEG8EI64_V }, // 4524 |
| 25230 | { PseudoVLOXSEG8EI64_V_M1_MF8_MASK, VLOXSEG8EI64_V }, // 4525 |
| 25231 | { PseudoVLOXSEG8EI64_V_M2_M1, VLOXSEG8EI64_V }, // 4526 |
| 25232 | { PseudoVLOXSEG8EI64_V_M2_M1_MASK, VLOXSEG8EI64_V }, // 4527 |
| 25233 | { PseudoVLOXSEG8EI64_V_M2_MF2, VLOXSEG8EI64_V }, // 4528 |
| 25234 | { PseudoVLOXSEG8EI64_V_M2_MF2_MASK, VLOXSEG8EI64_V }, // 4529 |
| 25235 | { PseudoVLOXSEG8EI64_V_M2_MF4, VLOXSEG8EI64_V }, // 4530 |
| 25236 | { PseudoVLOXSEG8EI64_V_M2_MF4_MASK, VLOXSEG8EI64_V }, // 4531 |
| 25237 | { PseudoVLOXSEG8EI64_V_M4_M1, VLOXSEG8EI64_V }, // 4532 |
| 25238 | { PseudoVLOXSEG8EI64_V_M4_M1_MASK, VLOXSEG8EI64_V }, // 4533 |
| 25239 | { PseudoVLOXSEG8EI64_V_M4_MF2, VLOXSEG8EI64_V }, // 4534 |
| 25240 | { PseudoVLOXSEG8EI64_V_M4_MF2_MASK, VLOXSEG8EI64_V }, // 4535 |
| 25241 | { PseudoVLOXSEG8EI64_V_M8_M1, VLOXSEG8EI64_V }, // 4536 |
| 25242 | { PseudoVLOXSEG8EI64_V_M8_M1_MASK, VLOXSEG8EI64_V }, // 4537 |
| 25243 | { PseudoVLOXSEG8EI8_V_M1_M1, VLOXSEG8EI8_V }, // 4538 |
| 25244 | { PseudoVLOXSEG8EI8_V_M1_M1_MASK, VLOXSEG8EI8_V }, // 4539 |
| 25245 | { PseudoVLOXSEG8EI8_V_MF2_M1, VLOXSEG8EI8_V }, // 4540 |
| 25246 | { PseudoVLOXSEG8EI8_V_MF2_M1_MASK, VLOXSEG8EI8_V }, // 4541 |
| 25247 | { PseudoVLOXSEG8EI8_V_MF2_MF2, VLOXSEG8EI8_V }, // 4542 |
| 25248 | { PseudoVLOXSEG8EI8_V_MF2_MF2_MASK, VLOXSEG8EI8_V }, // 4543 |
| 25249 | { PseudoVLOXSEG8EI8_V_MF4_M1, VLOXSEG8EI8_V }, // 4544 |
| 25250 | { PseudoVLOXSEG8EI8_V_MF4_M1_MASK, VLOXSEG8EI8_V }, // 4545 |
| 25251 | { PseudoVLOXSEG8EI8_V_MF4_MF2, VLOXSEG8EI8_V }, // 4546 |
| 25252 | { PseudoVLOXSEG8EI8_V_MF4_MF2_MASK, VLOXSEG8EI8_V }, // 4547 |
| 25253 | { PseudoVLOXSEG8EI8_V_MF4_MF4, VLOXSEG8EI8_V }, // 4548 |
| 25254 | { PseudoVLOXSEG8EI8_V_MF4_MF4_MASK, VLOXSEG8EI8_V }, // 4549 |
| 25255 | { PseudoVLOXSEG8EI8_V_MF8_M1, VLOXSEG8EI8_V }, // 4550 |
| 25256 | { PseudoVLOXSEG8EI8_V_MF8_M1_MASK, VLOXSEG8EI8_V }, // 4551 |
| 25257 | { PseudoVLOXSEG8EI8_V_MF8_MF2, VLOXSEG8EI8_V }, // 4552 |
| 25258 | { PseudoVLOXSEG8EI8_V_MF8_MF2_MASK, VLOXSEG8EI8_V }, // 4553 |
| 25259 | { PseudoVLOXSEG8EI8_V_MF8_MF4, VLOXSEG8EI8_V }, // 4554 |
| 25260 | { PseudoVLOXSEG8EI8_V_MF8_MF4_MASK, VLOXSEG8EI8_V }, // 4555 |
| 25261 | { PseudoVLOXSEG8EI8_V_MF8_MF8, VLOXSEG8EI8_V }, // 4556 |
| 25262 | { PseudoVLOXSEG8EI8_V_MF8_MF8_MASK, VLOXSEG8EI8_V }, // 4557 |
| 25263 | { PseudoVLSE16_V_M1, VLSE16_V }, // 4558 |
| 25264 | { PseudoVLSE16_V_M1_MASK, VLSE16_V }, // 4559 |
| 25265 | { PseudoVLSE16_V_M2, VLSE16_V }, // 4560 |
| 25266 | { PseudoVLSE16_V_M2_MASK, VLSE16_V }, // 4561 |
| 25267 | { PseudoVLSE16_V_M4, VLSE16_V }, // 4562 |
| 25268 | { PseudoVLSE16_V_M4_MASK, VLSE16_V }, // 4563 |
| 25269 | { PseudoVLSE16_V_M8, VLSE16_V }, // 4564 |
| 25270 | { PseudoVLSE16_V_M8_MASK, VLSE16_V }, // 4565 |
| 25271 | { PseudoVLSE16_V_MF2, VLSE16_V }, // 4566 |
| 25272 | { PseudoVLSE16_V_MF2_MASK, VLSE16_V }, // 4567 |
| 25273 | { PseudoVLSE16_V_MF4, VLSE16_V }, // 4568 |
| 25274 | { PseudoVLSE16_V_MF4_MASK, VLSE16_V }, // 4569 |
| 25275 | { PseudoVLSE32_V_M1, VLSE32_V }, // 4570 |
| 25276 | { PseudoVLSE32_V_M1_MASK, VLSE32_V }, // 4571 |
| 25277 | { PseudoVLSE32_V_M2, VLSE32_V }, // 4572 |
| 25278 | { PseudoVLSE32_V_M2_MASK, VLSE32_V }, // 4573 |
| 25279 | { PseudoVLSE32_V_M4, VLSE32_V }, // 4574 |
| 25280 | { PseudoVLSE32_V_M4_MASK, VLSE32_V }, // 4575 |
| 25281 | { PseudoVLSE32_V_M8, VLSE32_V }, // 4576 |
| 25282 | { PseudoVLSE32_V_M8_MASK, VLSE32_V }, // 4577 |
| 25283 | { PseudoVLSE32_V_MF2, VLSE32_V }, // 4578 |
| 25284 | { PseudoVLSE32_V_MF2_MASK, VLSE32_V }, // 4579 |
| 25285 | { PseudoVLSE64_V_M1, VLSE64_V }, // 4580 |
| 25286 | { PseudoVLSE64_V_M1_MASK, VLSE64_V }, // 4581 |
| 25287 | { PseudoVLSE64_V_M2, VLSE64_V }, // 4582 |
| 25288 | { PseudoVLSE64_V_M2_MASK, VLSE64_V }, // 4583 |
| 25289 | { PseudoVLSE64_V_M4, VLSE64_V }, // 4584 |
| 25290 | { PseudoVLSE64_V_M4_MASK, VLSE64_V }, // 4585 |
| 25291 | { PseudoVLSE64_V_M8, VLSE64_V }, // 4586 |
| 25292 | { PseudoVLSE64_V_M8_MASK, VLSE64_V }, // 4587 |
| 25293 | { PseudoVLSE8_V_M1, VLSE8_V }, // 4588 |
| 25294 | { PseudoVLSE8_V_M1_MASK, VLSE8_V }, // 4589 |
| 25295 | { PseudoVLSE8_V_M2, VLSE8_V }, // 4590 |
| 25296 | { PseudoVLSE8_V_M2_MASK, VLSE8_V }, // 4591 |
| 25297 | { PseudoVLSE8_V_M4, VLSE8_V }, // 4592 |
| 25298 | { PseudoVLSE8_V_M4_MASK, VLSE8_V }, // 4593 |
| 25299 | { PseudoVLSE8_V_M8, VLSE8_V }, // 4594 |
| 25300 | { PseudoVLSE8_V_M8_MASK, VLSE8_V }, // 4595 |
| 25301 | { PseudoVLSE8_V_MF2, VLSE8_V }, // 4596 |
| 25302 | { PseudoVLSE8_V_MF2_MASK, VLSE8_V }, // 4597 |
| 25303 | { PseudoVLSE8_V_MF4, VLSE8_V }, // 4598 |
| 25304 | { PseudoVLSE8_V_MF4_MASK, VLSE8_V }, // 4599 |
| 25305 | { PseudoVLSE8_V_MF8, VLSE8_V }, // 4600 |
| 25306 | { PseudoVLSE8_V_MF8_MASK, VLSE8_V }, // 4601 |
| 25307 | { PseudoVLSEG2E16FF_V_M1, VLSEG2E16FF_V }, // 4602 |
| 25308 | { PseudoVLSEG2E16FF_V_M1_MASK, VLSEG2E16FF_V }, // 4603 |
| 25309 | { PseudoVLSEG2E16FF_V_M2, VLSEG2E16FF_V }, // 4604 |
| 25310 | { PseudoVLSEG2E16FF_V_M2_MASK, VLSEG2E16FF_V }, // 4605 |
| 25311 | { PseudoVLSEG2E16FF_V_M4, VLSEG2E16FF_V }, // 4606 |
| 25312 | { PseudoVLSEG2E16FF_V_M4_MASK, VLSEG2E16FF_V }, // 4607 |
| 25313 | { PseudoVLSEG2E16FF_V_MF2, VLSEG2E16FF_V }, // 4608 |
| 25314 | { PseudoVLSEG2E16FF_V_MF2_MASK, VLSEG2E16FF_V }, // 4609 |
| 25315 | { PseudoVLSEG2E16FF_V_MF4, VLSEG2E16FF_V }, // 4610 |
| 25316 | { PseudoVLSEG2E16FF_V_MF4_MASK, VLSEG2E16FF_V }, // 4611 |
| 25317 | { PseudoVLSEG2E16_V_M1, VLSEG2E16_V }, // 4612 |
| 25318 | { PseudoVLSEG2E16_V_M1_MASK, VLSEG2E16_V }, // 4613 |
| 25319 | { PseudoVLSEG2E16_V_M2, VLSEG2E16_V }, // 4614 |
| 25320 | { PseudoVLSEG2E16_V_M2_MASK, VLSEG2E16_V }, // 4615 |
| 25321 | { PseudoVLSEG2E16_V_M4, VLSEG2E16_V }, // 4616 |
| 25322 | { PseudoVLSEG2E16_V_M4_MASK, VLSEG2E16_V }, // 4617 |
| 25323 | { PseudoVLSEG2E16_V_MF2, VLSEG2E16_V }, // 4618 |
| 25324 | { PseudoVLSEG2E16_V_MF2_MASK, VLSEG2E16_V }, // 4619 |
| 25325 | { PseudoVLSEG2E16_V_MF4, VLSEG2E16_V }, // 4620 |
| 25326 | { PseudoVLSEG2E16_V_MF4_MASK, VLSEG2E16_V }, // 4621 |
| 25327 | { PseudoVLSEG2E32FF_V_M1, VLSEG2E32FF_V }, // 4622 |
| 25328 | { PseudoVLSEG2E32FF_V_M1_MASK, VLSEG2E32FF_V }, // 4623 |
| 25329 | { PseudoVLSEG2E32FF_V_M2, VLSEG2E32FF_V }, // 4624 |
| 25330 | { PseudoVLSEG2E32FF_V_M2_MASK, VLSEG2E32FF_V }, // 4625 |
| 25331 | { PseudoVLSEG2E32FF_V_M4, VLSEG2E32FF_V }, // 4626 |
| 25332 | { PseudoVLSEG2E32FF_V_M4_MASK, VLSEG2E32FF_V }, // 4627 |
| 25333 | { PseudoVLSEG2E32FF_V_MF2, VLSEG2E32FF_V }, // 4628 |
| 25334 | { PseudoVLSEG2E32FF_V_MF2_MASK, VLSEG2E32FF_V }, // 4629 |
| 25335 | { PseudoVLSEG2E32_V_M1, VLSEG2E32_V }, // 4630 |
| 25336 | { PseudoVLSEG2E32_V_M1_MASK, VLSEG2E32_V }, // 4631 |
| 25337 | { PseudoVLSEG2E32_V_M2, VLSEG2E32_V }, // 4632 |
| 25338 | { PseudoVLSEG2E32_V_M2_MASK, VLSEG2E32_V }, // 4633 |
| 25339 | { PseudoVLSEG2E32_V_M4, VLSEG2E32_V }, // 4634 |
| 25340 | { PseudoVLSEG2E32_V_M4_MASK, VLSEG2E32_V }, // 4635 |
| 25341 | { PseudoVLSEG2E32_V_MF2, VLSEG2E32_V }, // 4636 |
| 25342 | { PseudoVLSEG2E32_V_MF2_MASK, VLSEG2E32_V }, // 4637 |
| 25343 | { PseudoVLSEG2E64FF_V_M1, VLSEG2E64FF_V }, // 4638 |
| 25344 | { PseudoVLSEG2E64FF_V_M1_MASK, VLSEG2E64FF_V }, // 4639 |
| 25345 | { PseudoVLSEG2E64FF_V_M2, VLSEG2E64FF_V }, // 4640 |
| 25346 | { PseudoVLSEG2E64FF_V_M2_MASK, VLSEG2E64FF_V }, // 4641 |
| 25347 | { PseudoVLSEG2E64FF_V_M4, VLSEG2E64FF_V }, // 4642 |
| 25348 | { PseudoVLSEG2E64FF_V_M4_MASK, VLSEG2E64FF_V }, // 4643 |
| 25349 | { PseudoVLSEG2E64_V_M1, VLSEG2E64_V }, // 4644 |
| 25350 | { PseudoVLSEG2E64_V_M1_MASK, VLSEG2E64_V }, // 4645 |
| 25351 | { PseudoVLSEG2E64_V_M2, VLSEG2E64_V }, // 4646 |
| 25352 | { PseudoVLSEG2E64_V_M2_MASK, VLSEG2E64_V }, // 4647 |
| 25353 | { PseudoVLSEG2E64_V_M4, VLSEG2E64_V }, // 4648 |
| 25354 | { PseudoVLSEG2E64_V_M4_MASK, VLSEG2E64_V }, // 4649 |
| 25355 | { PseudoVLSEG2E8FF_V_M1, VLSEG2E8FF_V }, // 4650 |
| 25356 | { PseudoVLSEG2E8FF_V_M1_MASK, VLSEG2E8FF_V }, // 4651 |
| 25357 | { PseudoVLSEG2E8FF_V_M2, VLSEG2E8FF_V }, // 4652 |
| 25358 | { PseudoVLSEG2E8FF_V_M2_MASK, VLSEG2E8FF_V }, // 4653 |
| 25359 | { PseudoVLSEG2E8FF_V_M4, VLSEG2E8FF_V }, // 4654 |
| 25360 | { PseudoVLSEG2E8FF_V_M4_MASK, VLSEG2E8FF_V }, // 4655 |
| 25361 | { PseudoVLSEG2E8FF_V_MF2, VLSEG2E8FF_V }, // 4656 |
| 25362 | { PseudoVLSEG2E8FF_V_MF2_MASK, VLSEG2E8FF_V }, // 4657 |
| 25363 | { PseudoVLSEG2E8FF_V_MF4, VLSEG2E8FF_V }, // 4658 |
| 25364 | { PseudoVLSEG2E8FF_V_MF4_MASK, VLSEG2E8FF_V }, // 4659 |
| 25365 | { PseudoVLSEG2E8FF_V_MF8, VLSEG2E8FF_V }, // 4660 |
| 25366 | { PseudoVLSEG2E8FF_V_MF8_MASK, VLSEG2E8FF_V }, // 4661 |
| 25367 | { PseudoVLSEG2E8_V_M1, VLSEG2E8_V }, // 4662 |
| 25368 | { PseudoVLSEG2E8_V_M1_MASK, VLSEG2E8_V }, // 4663 |
| 25369 | { PseudoVLSEG2E8_V_M2, VLSEG2E8_V }, // 4664 |
| 25370 | { PseudoVLSEG2E8_V_M2_MASK, VLSEG2E8_V }, // 4665 |
| 25371 | { PseudoVLSEG2E8_V_M4, VLSEG2E8_V }, // 4666 |
| 25372 | { PseudoVLSEG2E8_V_M4_MASK, VLSEG2E8_V }, // 4667 |
| 25373 | { PseudoVLSEG2E8_V_MF2, VLSEG2E8_V }, // 4668 |
| 25374 | { PseudoVLSEG2E8_V_MF2_MASK, VLSEG2E8_V }, // 4669 |
| 25375 | { PseudoVLSEG2E8_V_MF4, VLSEG2E8_V }, // 4670 |
| 25376 | { PseudoVLSEG2E8_V_MF4_MASK, VLSEG2E8_V }, // 4671 |
| 25377 | { PseudoVLSEG2E8_V_MF8, VLSEG2E8_V }, // 4672 |
| 25378 | { PseudoVLSEG2E8_V_MF8_MASK, VLSEG2E8_V }, // 4673 |
| 25379 | { PseudoVLSEG3E16FF_V_M1, VLSEG3E16FF_V }, // 4674 |
| 25380 | { PseudoVLSEG3E16FF_V_M1_MASK, VLSEG3E16FF_V }, // 4675 |
| 25381 | { PseudoVLSEG3E16FF_V_M2, VLSEG3E16FF_V }, // 4676 |
| 25382 | { PseudoVLSEG3E16FF_V_M2_MASK, VLSEG3E16FF_V }, // 4677 |
| 25383 | { PseudoVLSEG3E16FF_V_MF2, VLSEG3E16FF_V }, // 4678 |
| 25384 | { PseudoVLSEG3E16FF_V_MF2_MASK, VLSEG3E16FF_V }, // 4679 |
| 25385 | { PseudoVLSEG3E16FF_V_MF4, VLSEG3E16FF_V }, // 4680 |
| 25386 | { PseudoVLSEG3E16FF_V_MF4_MASK, VLSEG3E16FF_V }, // 4681 |
| 25387 | { PseudoVLSEG3E16_V_M1, VLSEG3E16_V }, // 4682 |
| 25388 | { PseudoVLSEG3E16_V_M1_MASK, VLSEG3E16_V }, // 4683 |
| 25389 | { PseudoVLSEG3E16_V_M2, VLSEG3E16_V }, // 4684 |
| 25390 | { PseudoVLSEG3E16_V_M2_MASK, VLSEG3E16_V }, // 4685 |
| 25391 | { PseudoVLSEG3E16_V_MF2, VLSEG3E16_V }, // 4686 |
| 25392 | { PseudoVLSEG3E16_V_MF2_MASK, VLSEG3E16_V }, // 4687 |
| 25393 | { PseudoVLSEG3E16_V_MF4, VLSEG3E16_V }, // 4688 |
| 25394 | { PseudoVLSEG3E16_V_MF4_MASK, VLSEG3E16_V }, // 4689 |
| 25395 | { PseudoVLSEG3E32FF_V_M1, VLSEG3E32FF_V }, // 4690 |
| 25396 | { PseudoVLSEG3E32FF_V_M1_MASK, VLSEG3E32FF_V }, // 4691 |
| 25397 | { PseudoVLSEG3E32FF_V_M2, VLSEG3E32FF_V }, // 4692 |
| 25398 | { PseudoVLSEG3E32FF_V_M2_MASK, VLSEG3E32FF_V }, // 4693 |
| 25399 | { PseudoVLSEG3E32FF_V_MF2, VLSEG3E32FF_V }, // 4694 |
| 25400 | { PseudoVLSEG3E32FF_V_MF2_MASK, VLSEG3E32FF_V }, // 4695 |
| 25401 | { PseudoVLSEG3E32_V_M1, VLSEG3E32_V }, // 4696 |
| 25402 | { PseudoVLSEG3E32_V_M1_MASK, VLSEG3E32_V }, // 4697 |
| 25403 | { PseudoVLSEG3E32_V_M2, VLSEG3E32_V }, // 4698 |
| 25404 | { PseudoVLSEG3E32_V_M2_MASK, VLSEG3E32_V }, // 4699 |
| 25405 | { PseudoVLSEG3E32_V_MF2, VLSEG3E32_V }, // 4700 |
| 25406 | { PseudoVLSEG3E32_V_MF2_MASK, VLSEG3E32_V }, // 4701 |
| 25407 | { PseudoVLSEG3E64FF_V_M1, VLSEG3E64FF_V }, // 4702 |
| 25408 | { PseudoVLSEG3E64FF_V_M1_MASK, VLSEG3E64FF_V }, // 4703 |
| 25409 | { PseudoVLSEG3E64FF_V_M2, VLSEG3E64FF_V }, // 4704 |
| 25410 | { PseudoVLSEG3E64FF_V_M2_MASK, VLSEG3E64FF_V }, // 4705 |
| 25411 | { PseudoVLSEG3E64_V_M1, VLSEG3E64_V }, // 4706 |
| 25412 | { PseudoVLSEG3E64_V_M1_MASK, VLSEG3E64_V }, // 4707 |
| 25413 | { PseudoVLSEG3E64_V_M2, VLSEG3E64_V }, // 4708 |
| 25414 | { PseudoVLSEG3E64_V_M2_MASK, VLSEG3E64_V }, // 4709 |
| 25415 | { PseudoVLSEG3E8FF_V_M1, VLSEG3E8FF_V }, // 4710 |
| 25416 | { PseudoVLSEG3E8FF_V_M1_MASK, VLSEG3E8FF_V }, // 4711 |
| 25417 | { PseudoVLSEG3E8FF_V_M2, VLSEG3E8FF_V }, // 4712 |
| 25418 | { PseudoVLSEG3E8FF_V_M2_MASK, VLSEG3E8FF_V }, // 4713 |
| 25419 | { PseudoVLSEG3E8FF_V_MF2, VLSEG3E8FF_V }, // 4714 |
| 25420 | { PseudoVLSEG3E8FF_V_MF2_MASK, VLSEG3E8FF_V }, // 4715 |
| 25421 | { PseudoVLSEG3E8FF_V_MF4, VLSEG3E8FF_V }, // 4716 |
| 25422 | { PseudoVLSEG3E8FF_V_MF4_MASK, VLSEG3E8FF_V }, // 4717 |
| 25423 | { PseudoVLSEG3E8FF_V_MF8, VLSEG3E8FF_V }, // 4718 |
| 25424 | { PseudoVLSEG3E8FF_V_MF8_MASK, VLSEG3E8FF_V }, // 4719 |
| 25425 | { PseudoVLSEG3E8_V_M1, VLSEG3E8_V }, // 4720 |
| 25426 | { PseudoVLSEG3E8_V_M1_MASK, VLSEG3E8_V }, // 4721 |
| 25427 | { PseudoVLSEG3E8_V_M2, VLSEG3E8_V }, // 4722 |
| 25428 | { PseudoVLSEG3E8_V_M2_MASK, VLSEG3E8_V }, // 4723 |
| 25429 | { PseudoVLSEG3E8_V_MF2, VLSEG3E8_V }, // 4724 |
| 25430 | { PseudoVLSEG3E8_V_MF2_MASK, VLSEG3E8_V }, // 4725 |
| 25431 | { PseudoVLSEG3E8_V_MF4, VLSEG3E8_V }, // 4726 |
| 25432 | { PseudoVLSEG3E8_V_MF4_MASK, VLSEG3E8_V }, // 4727 |
| 25433 | { PseudoVLSEG3E8_V_MF8, VLSEG3E8_V }, // 4728 |
| 25434 | { PseudoVLSEG3E8_V_MF8_MASK, VLSEG3E8_V }, // 4729 |
| 25435 | { PseudoVLSEG4E16FF_V_M1, VLSEG4E16FF_V }, // 4730 |
| 25436 | { PseudoVLSEG4E16FF_V_M1_MASK, VLSEG4E16FF_V }, // 4731 |
| 25437 | { PseudoVLSEG4E16FF_V_M2, VLSEG4E16FF_V }, // 4732 |
| 25438 | { PseudoVLSEG4E16FF_V_M2_MASK, VLSEG4E16FF_V }, // 4733 |
| 25439 | { PseudoVLSEG4E16FF_V_MF2, VLSEG4E16FF_V }, // 4734 |
| 25440 | { PseudoVLSEG4E16FF_V_MF2_MASK, VLSEG4E16FF_V }, // 4735 |
| 25441 | { PseudoVLSEG4E16FF_V_MF4, VLSEG4E16FF_V }, // 4736 |
| 25442 | { PseudoVLSEG4E16FF_V_MF4_MASK, VLSEG4E16FF_V }, // 4737 |
| 25443 | { PseudoVLSEG4E16_V_M1, VLSEG4E16_V }, // 4738 |
| 25444 | { PseudoVLSEG4E16_V_M1_MASK, VLSEG4E16_V }, // 4739 |
| 25445 | { PseudoVLSEG4E16_V_M2, VLSEG4E16_V }, // 4740 |
| 25446 | { PseudoVLSEG4E16_V_M2_MASK, VLSEG4E16_V }, // 4741 |
| 25447 | { PseudoVLSEG4E16_V_MF2, VLSEG4E16_V }, // 4742 |
| 25448 | { PseudoVLSEG4E16_V_MF2_MASK, VLSEG4E16_V }, // 4743 |
| 25449 | { PseudoVLSEG4E16_V_MF4, VLSEG4E16_V }, // 4744 |
| 25450 | { PseudoVLSEG4E16_V_MF4_MASK, VLSEG4E16_V }, // 4745 |
| 25451 | { PseudoVLSEG4E32FF_V_M1, VLSEG4E32FF_V }, // 4746 |
| 25452 | { PseudoVLSEG4E32FF_V_M1_MASK, VLSEG4E32FF_V }, // 4747 |
| 25453 | { PseudoVLSEG4E32FF_V_M2, VLSEG4E32FF_V }, // 4748 |
| 25454 | { PseudoVLSEG4E32FF_V_M2_MASK, VLSEG4E32FF_V }, // 4749 |
| 25455 | { PseudoVLSEG4E32FF_V_MF2, VLSEG4E32FF_V }, // 4750 |
| 25456 | { PseudoVLSEG4E32FF_V_MF2_MASK, VLSEG4E32FF_V }, // 4751 |
| 25457 | { PseudoVLSEG4E32_V_M1, VLSEG4E32_V }, // 4752 |
| 25458 | { PseudoVLSEG4E32_V_M1_MASK, VLSEG4E32_V }, // 4753 |
| 25459 | { PseudoVLSEG4E32_V_M2, VLSEG4E32_V }, // 4754 |
| 25460 | { PseudoVLSEG4E32_V_M2_MASK, VLSEG4E32_V }, // 4755 |
| 25461 | { PseudoVLSEG4E32_V_MF2, VLSEG4E32_V }, // 4756 |
| 25462 | { PseudoVLSEG4E32_V_MF2_MASK, VLSEG4E32_V }, // 4757 |
| 25463 | { PseudoVLSEG4E64FF_V_M1, VLSEG4E64FF_V }, // 4758 |
| 25464 | { PseudoVLSEG4E64FF_V_M1_MASK, VLSEG4E64FF_V }, // 4759 |
| 25465 | { PseudoVLSEG4E64FF_V_M2, VLSEG4E64FF_V }, // 4760 |
| 25466 | { PseudoVLSEG4E64FF_V_M2_MASK, VLSEG4E64FF_V }, // 4761 |
| 25467 | { PseudoVLSEG4E64_V_M1, VLSEG4E64_V }, // 4762 |
| 25468 | { PseudoVLSEG4E64_V_M1_MASK, VLSEG4E64_V }, // 4763 |
| 25469 | { PseudoVLSEG4E64_V_M2, VLSEG4E64_V }, // 4764 |
| 25470 | { PseudoVLSEG4E64_V_M2_MASK, VLSEG4E64_V }, // 4765 |
| 25471 | { PseudoVLSEG4E8FF_V_M1, VLSEG4E8FF_V }, // 4766 |
| 25472 | { PseudoVLSEG4E8FF_V_M1_MASK, VLSEG4E8FF_V }, // 4767 |
| 25473 | { PseudoVLSEG4E8FF_V_M2, VLSEG4E8FF_V }, // 4768 |
| 25474 | { PseudoVLSEG4E8FF_V_M2_MASK, VLSEG4E8FF_V }, // 4769 |
| 25475 | { PseudoVLSEG4E8FF_V_MF2, VLSEG4E8FF_V }, // 4770 |
| 25476 | { PseudoVLSEG4E8FF_V_MF2_MASK, VLSEG4E8FF_V }, // 4771 |
| 25477 | { PseudoVLSEG4E8FF_V_MF4, VLSEG4E8FF_V }, // 4772 |
| 25478 | { PseudoVLSEG4E8FF_V_MF4_MASK, VLSEG4E8FF_V }, // 4773 |
| 25479 | { PseudoVLSEG4E8FF_V_MF8, VLSEG4E8FF_V }, // 4774 |
| 25480 | { PseudoVLSEG4E8FF_V_MF8_MASK, VLSEG4E8FF_V }, // 4775 |
| 25481 | { PseudoVLSEG4E8_V_M1, VLSEG4E8_V }, // 4776 |
| 25482 | { PseudoVLSEG4E8_V_M1_MASK, VLSEG4E8_V }, // 4777 |
| 25483 | { PseudoVLSEG4E8_V_M2, VLSEG4E8_V }, // 4778 |
| 25484 | { PseudoVLSEG4E8_V_M2_MASK, VLSEG4E8_V }, // 4779 |
| 25485 | { PseudoVLSEG4E8_V_MF2, VLSEG4E8_V }, // 4780 |
| 25486 | { PseudoVLSEG4E8_V_MF2_MASK, VLSEG4E8_V }, // 4781 |
| 25487 | { PseudoVLSEG4E8_V_MF4, VLSEG4E8_V }, // 4782 |
| 25488 | { PseudoVLSEG4E8_V_MF4_MASK, VLSEG4E8_V }, // 4783 |
| 25489 | { PseudoVLSEG4E8_V_MF8, VLSEG4E8_V }, // 4784 |
| 25490 | { PseudoVLSEG4E8_V_MF8_MASK, VLSEG4E8_V }, // 4785 |
| 25491 | { PseudoVLSEG5E16FF_V_M1, VLSEG5E16FF_V }, // 4786 |
| 25492 | { PseudoVLSEG5E16FF_V_M1_MASK, VLSEG5E16FF_V }, // 4787 |
| 25493 | { PseudoVLSEG5E16FF_V_MF2, VLSEG5E16FF_V }, // 4788 |
| 25494 | { PseudoVLSEG5E16FF_V_MF2_MASK, VLSEG5E16FF_V }, // 4789 |
| 25495 | { PseudoVLSEG5E16FF_V_MF4, VLSEG5E16FF_V }, // 4790 |
| 25496 | { PseudoVLSEG5E16FF_V_MF4_MASK, VLSEG5E16FF_V }, // 4791 |
| 25497 | { PseudoVLSEG5E16_V_M1, VLSEG5E16_V }, // 4792 |
| 25498 | { PseudoVLSEG5E16_V_M1_MASK, VLSEG5E16_V }, // 4793 |
| 25499 | { PseudoVLSEG5E16_V_MF2, VLSEG5E16_V }, // 4794 |
| 25500 | { PseudoVLSEG5E16_V_MF2_MASK, VLSEG5E16_V }, // 4795 |
| 25501 | { PseudoVLSEG5E16_V_MF4, VLSEG5E16_V }, // 4796 |
| 25502 | { PseudoVLSEG5E16_V_MF4_MASK, VLSEG5E16_V }, // 4797 |
| 25503 | { PseudoVLSEG5E32FF_V_M1, VLSEG5E32FF_V }, // 4798 |
| 25504 | { PseudoVLSEG5E32FF_V_M1_MASK, VLSEG5E32FF_V }, // 4799 |
| 25505 | { PseudoVLSEG5E32FF_V_MF2, VLSEG5E32FF_V }, // 4800 |
| 25506 | { PseudoVLSEG5E32FF_V_MF2_MASK, VLSEG5E32FF_V }, // 4801 |
| 25507 | { PseudoVLSEG5E32_V_M1, VLSEG5E32_V }, // 4802 |
| 25508 | { PseudoVLSEG5E32_V_M1_MASK, VLSEG5E32_V }, // 4803 |
| 25509 | { PseudoVLSEG5E32_V_MF2, VLSEG5E32_V }, // 4804 |
| 25510 | { PseudoVLSEG5E32_V_MF2_MASK, VLSEG5E32_V }, // 4805 |
| 25511 | { PseudoVLSEG5E64FF_V_M1, VLSEG5E64FF_V }, // 4806 |
| 25512 | { PseudoVLSEG5E64FF_V_M1_MASK, VLSEG5E64FF_V }, // 4807 |
| 25513 | { PseudoVLSEG5E64_V_M1, VLSEG5E64_V }, // 4808 |
| 25514 | { PseudoVLSEG5E64_V_M1_MASK, VLSEG5E64_V }, // 4809 |
| 25515 | { PseudoVLSEG5E8FF_V_M1, VLSEG5E8FF_V }, // 4810 |
| 25516 | { PseudoVLSEG5E8FF_V_M1_MASK, VLSEG5E8FF_V }, // 4811 |
| 25517 | { PseudoVLSEG5E8FF_V_MF2, VLSEG5E8FF_V }, // 4812 |
| 25518 | { PseudoVLSEG5E8FF_V_MF2_MASK, VLSEG5E8FF_V }, // 4813 |
| 25519 | { PseudoVLSEG5E8FF_V_MF4, VLSEG5E8FF_V }, // 4814 |
| 25520 | { PseudoVLSEG5E8FF_V_MF4_MASK, VLSEG5E8FF_V }, // 4815 |
| 25521 | { PseudoVLSEG5E8FF_V_MF8, VLSEG5E8FF_V }, // 4816 |
| 25522 | { PseudoVLSEG5E8FF_V_MF8_MASK, VLSEG5E8FF_V }, // 4817 |
| 25523 | { PseudoVLSEG5E8_V_M1, VLSEG5E8_V }, // 4818 |
| 25524 | { PseudoVLSEG5E8_V_M1_MASK, VLSEG5E8_V }, // 4819 |
| 25525 | { PseudoVLSEG5E8_V_MF2, VLSEG5E8_V }, // 4820 |
| 25526 | { PseudoVLSEG5E8_V_MF2_MASK, VLSEG5E8_V }, // 4821 |
| 25527 | { PseudoVLSEG5E8_V_MF4, VLSEG5E8_V }, // 4822 |
| 25528 | { PseudoVLSEG5E8_V_MF4_MASK, VLSEG5E8_V }, // 4823 |
| 25529 | { PseudoVLSEG5E8_V_MF8, VLSEG5E8_V }, // 4824 |
| 25530 | { PseudoVLSEG5E8_V_MF8_MASK, VLSEG5E8_V }, // 4825 |
| 25531 | { PseudoVLSEG6E16FF_V_M1, VLSEG6E16FF_V }, // 4826 |
| 25532 | { PseudoVLSEG6E16FF_V_M1_MASK, VLSEG6E16FF_V }, // 4827 |
| 25533 | { PseudoVLSEG6E16FF_V_MF2, VLSEG6E16FF_V }, // 4828 |
| 25534 | { PseudoVLSEG6E16FF_V_MF2_MASK, VLSEG6E16FF_V }, // 4829 |
| 25535 | { PseudoVLSEG6E16FF_V_MF4, VLSEG6E16FF_V }, // 4830 |
| 25536 | { PseudoVLSEG6E16FF_V_MF4_MASK, VLSEG6E16FF_V }, // 4831 |
| 25537 | { PseudoVLSEG6E16_V_M1, VLSEG6E16_V }, // 4832 |
| 25538 | { PseudoVLSEG6E16_V_M1_MASK, VLSEG6E16_V }, // 4833 |
| 25539 | { PseudoVLSEG6E16_V_MF2, VLSEG6E16_V }, // 4834 |
| 25540 | { PseudoVLSEG6E16_V_MF2_MASK, VLSEG6E16_V }, // 4835 |
| 25541 | { PseudoVLSEG6E16_V_MF4, VLSEG6E16_V }, // 4836 |
| 25542 | { PseudoVLSEG6E16_V_MF4_MASK, VLSEG6E16_V }, // 4837 |
| 25543 | { PseudoVLSEG6E32FF_V_M1, VLSEG6E32FF_V }, // 4838 |
| 25544 | { PseudoVLSEG6E32FF_V_M1_MASK, VLSEG6E32FF_V }, // 4839 |
| 25545 | { PseudoVLSEG6E32FF_V_MF2, VLSEG6E32FF_V }, // 4840 |
| 25546 | { PseudoVLSEG6E32FF_V_MF2_MASK, VLSEG6E32FF_V }, // 4841 |
| 25547 | { PseudoVLSEG6E32_V_M1, VLSEG6E32_V }, // 4842 |
| 25548 | { PseudoVLSEG6E32_V_M1_MASK, VLSEG6E32_V }, // 4843 |
| 25549 | { PseudoVLSEG6E32_V_MF2, VLSEG6E32_V }, // 4844 |
| 25550 | { PseudoVLSEG6E32_V_MF2_MASK, VLSEG6E32_V }, // 4845 |
| 25551 | { PseudoVLSEG6E64FF_V_M1, VLSEG6E64FF_V }, // 4846 |
| 25552 | { PseudoVLSEG6E64FF_V_M1_MASK, VLSEG6E64FF_V }, // 4847 |
| 25553 | { PseudoVLSEG6E64_V_M1, VLSEG6E64_V }, // 4848 |
| 25554 | { PseudoVLSEG6E64_V_M1_MASK, VLSEG6E64_V }, // 4849 |
| 25555 | { PseudoVLSEG6E8FF_V_M1, VLSEG6E8FF_V }, // 4850 |
| 25556 | { PseudoVLSEG6E8FF_V_M1_MASK, VLSEG6E8FF_V }, // 4851 |
| 25557 | { PseudoVLSEG6E8FF_V_MF2, VLSEG6E8FF_V }, // 4852 |
| 25558 | { PseudoVLSEG6E8FF_V_MF2_MASK, VLSEG6E8FF_V }, // 4853 |
| 25559 | { PseudoVLSEG6E8FF_V_MF4, VLSEG6E8FF_V }, // 4854 |
| 25560 | { PseudoVLSEG6E8FF_V_MF4_MASK, VLSEG6E8FF_V }, // 4855 |
| 25561 | { PseudoVLSEG6E8FF_V_MF8, VLSEG6E8FF_V }, // 4856 |
| 25562 | { PseudoVLSEG6E8FF_V_MF8_MASK, VLSEG6E8FF_V }, // 4857 |
| 25563 | { PseudoVLSEG6E8_V_M1, VLSEG6E8_V }, // 4858 |
| 25564 | { PseudoVLSEG6E8_V_M1_MASK, VLSEG6E8_V }, // 4859 |
| 25565 | { PseudoVLSEG6E8_V_MF2, VLSEG6E8_V }, // 4860 |
| 25566 | { PseudoVLSEG6E8_V_MF2_MASK, VLSEG6E8_V }, // 4861 |
| 25567 | { PseudoVLSEG6E8_V_MF4, VLSEG6E8_V }, // 4862 |
| 25568 | { PseudoVLSEG6E8_V_MF4_MASK, VLSEG6E8_V }, // 4863 |
| 25569 | { PseudoVLSEG6E8_V_MF8, VLSEG6E8_V }, // 4864 |
| 25570 | { PseudoVLSEG6E8_V_MF8_MASK, VLSEG6E8_V }, // 4865 |
| 25571 | { PseudoVLSEG7E16FF_V_M1, VLSEG7E16FF_V }, // 4866 |
| 25572 | { PseudoVLSEG7E16FF_V_M1_MASK, VLSEG7E16FF_V }, // 4867 |
| 25573 | { PseudoVLSEG7E16FF_V_MF2, VLSEG7E16FF_V }, // 4868 |
| 25574 | { PseudoVLSEG7E16FF_V_MF2_MASK, VLSEG7E16FF_V }, // 4869 |
| 25575 | { PseudoVLSEG7E16FF_V_MF4, VLSEG7E16FF_V }, // 4870 |
| 25576 | { PseudoVLSEG7E16FF_V_MF4_MASK, VLSEG7E16FF_V }, // 4871 |
| 25577 | { PseudoVLSEG7E16_V_M1, VLSEG7E16_V }, // 4872 |
| 25578 | { PseudoVLSEG7E16_V_M1_MASK, VLSEG7E16_V }, // 4873 |
| 25579 | { PseudoVLSEG7E16_V_MF2, VLSEG7E16_V }, // 4874 |
| 25580 | { PseudoVLSEG7E16_V_MF2_MASK, VLSEG7E16_V }, // 4875 |
| 25581 | { PseudoVLSEG7E16_V_MF4, VLSEG7E16_V }, // 4876 |
| 25582 | { PseudoVLSEG7E16_V_MF4_MASK, VLSEG7E16_V }, // 4877 |
| 25583 | { PseudoVLSEG7E32FF_V_M1, VLSEG7E32FF_V }, // 4878 |
| 25584 | { PseudoVLSEG7E32FF_V_M1_MASK, VLSEG7E32FF_V }, // 4879 |
| 25585 | { PseudoVLSEG7E32FF_V_MF2, VLSEG7E32FF_V }, // 4880 |
| 25586 | { PseudoVLSEG7E32FF_V_MF2_MASK, VLSEG7E32FF_V }, // 4881 |
| 25587 | { PseudoVLSEG7E32_V_M1, VLSEG7E32_V }, // 4882 |
| 25588 | { PseudoVLSEG7E32_V_M1_MASK, VLSEG7E32_V }, // 4883 |
| 25589 | { PseudoVLSEG7E32_V_MF2, VLSEG7E32_V }, // 4884 |
| 25590 | { PseudoVLSEG7E32_V_MF2_MASK, VLSEG7E32_V }, // 4885 |
| 25591 | { PseudoVLSEG7E64FF_V_M1, VLSEG7E64FF_V }, // 4886 |
| 25592 | { PseudoVLSEG7E64FF_V_M1_MASK, VLSEG7E64FF_V }, // 4887 |
| 25593 | { PseudoVLSEG7E64_V_M1, VLSEG7E64_V }, // 4888 |
| 25594 | { PseudoVLSEG7E64_V_M1_MASK, VLSEG7E64_V }, // 4889 |
| 25595 | { PseudoVLSEG7E8FF_V_M1, VLSEG7E8FF_V }, // 4890 |
| 25596 | { PseudoVLSEG7E8FF_V_M1_MASK, VLSEG7E8FF_V }, // 4891 |
| 25597 | { PseudoVLSEG7E8FF_V_MF2, VLSEG7E8FF_V }, // 4892 |
| 25598 | { PseudoVLSEG7E8FF_V_MF2_MASK, VLSEG7E8FF_V }, // 4893 |
| 25599 | { PseudoVLSEG7E8FF_V_MF4, VLSEG7E8FF_V }, // 4894 |
| 25600 | { PseudoVLSEG7E8FF_V_MF4_MASK, VLSEG7E8FF_V }, // 4895 |
| 25601 | { PseudoVLSEG7E8FF_V_MF8, VLSEG7E8FF_V }, // 4896 |
| 25602 | { PseudoVLSEG7E8FF_V_MF8_MASK, VLSEG7E8FF_V }, // 4897 |
| 25603 | { PseudoVLSEG7E8_V_M1, VLSEG7E8_V }, // 4898 |
| 25604 | { PseudoVLSEG7E8_V_M1_MASK, VLSEG7E8_V }, // 4899 |
| 25605 | { PseudoVLSEG7E8_V_MF2, VLSEG7E8_V }, // 4900 |
| 25606 | { PseudoVLSEG7E8_V_MF2_MASK, VLSEG7E8_V }, // 4901 |
| 25607 | { PseudoVLSEG7E8_V_MF4, VLSEG7E8_V }, // 4902 |
| 25608 | { PseudoVLSEG7E8_V_MF4_MASK, VLSEG7E8_V }, // 4903 |
| 25609 | { PseudoVLSEG7E8_V_MF8, VLSEG7E8_V }, // 4904 |
| 25610 | { PseudoVLSEG7E8_V_MF8_MASK, VLSEG7E8_V }, // 4905 |
| 25611 | { PseudoVLSEG8E16FF_V_M1, VLSEG8E16FF_V }, // 4906 |
| 25612 | { PseudoVLSEG8E16FF_V_M1_MASK, VLSEG8E16FF_V }, // 4907 |
| 25613 | { PseudoVLSEG8E16FF_V_MF2, VLSEG8E16FF_V }, // 4908 |
| 25614 | { PseudoVLSEG8E16FF_V_MF2_MASK, VLSEG8E16FF_V }, // 4909 |
| 25615 | { PseudoVLSEG8E16FF_V_MF4, VLSEG8E16FF_V }, // 4910 |
| 25616 | { PseudoVLSEG8E16FF_V_MF4_MASK, VLSEG8E16FF_V }, // 4911 |
| 25617 | { PseudoVLSEG8E16_V_M1, VLSEG8E16_V }, // 4912 |
| 25618 | { PseudoVLSEG8E16_V_M1_MASK, VLSEG8E16_V }, // 4913 |
| 25619 | { PseudoVLSEG8E16_V_MF2, VLSEG8E16_V }, // 4914 |
| 25620 | { PseudoVLSEG8E16_V_MF2_MASK, VLSEG8E16_V }, // 4915 |
| 25621 | { PseudoVLSEG8E16_V_MF4, VLSEG8E16_V }, // 4916 |
| 25622 | { PseudoVLSEG8E16_V_MF4_MASK, VLSEG8E16_V }, // 4917 |
| 25623 | { PseudoVLSEG8E32FF_V_M1, VLSEG8E32FF_V }, // 4918 |
| 25624 | { PseudoVLSEG8E32FF_V_M1_MASK, VLSEG8E32FF_V }, // 4919 |
| 25625 | { PseudoVLSEG8E32FF_V_MF2, VLSEG8E32FF_V }, // 4920 |
| 25626 | { PseudoVLSEG8E32FF_V_MF2_MASK, VLSEG8E32FF_V }, // 4921 |
| 25627 | { PseudoVLSEG8E32_V_M1, VLSEG8E32_V }, // 4922 |
| 25628 | { PseudoVLSEG8E32_V_M1_MASK, VLSEG8E32_V }, // 4923 |
| 25629 | { PseudoVLSEG8E32_V_MF2, VLSEG8E32_V }, // 4924 |
| 25630 | { PseudoVLSEG8E32_V_MF2_MASK, VLSEG8E32_V }, // 4925 |
| 25631 | { PseudoVLSEG8E64FF_V_M1, VLSEG8E64FF_V }, // 4926 |
| 25632 | { PseudoVLSEG8E64FF_V_M1_MASK, VLSEG8E64FF_V }, // 4927 |
| 25633 | { PseudoVLSEG8E64_V_M1, VLSEG8E64_V }, // 4928 |
| 25634 | { PseudoVLSEG8E64_V_M1_MASK, VLSEG8E64_V }, // 4929 |
| 25635 | { PseudoVLSEG8E8FF_V_M1, VLSEG8E8FF_V }, // 4930 |
| 25636 | { PseudoVLSEG8E8FF_V_M1_MASK, VLSEG8E8FF_V }, // 4931 |
| 25637 | { PseudoVLSEG8E8FF_V_MF2, VLSEG8E8FF_V }, // 4932 |
| 25638 | { PseudoVLSEG8E8FF_V_MF2_MASK, VLSEG8E8FF_V }, // 4933 |
| 25639 | { PseudoVLSEG8E8FF_V_MF4, VLSEG8E8FF_V }, // 4934 |
| 25640 | { PseudoVLSEG8E8FF_V_MF4_MASK, VLSEG8E8FF_V }, // 4935 |
| 25641 | { PseudoVLSEG8E8FF_V_MF8, VLSEG8E8FF_V }, // 4936 |
| 25642 | { PseudoVLSEG8E8FF_V_MF8_MASK, VLSEG8E8FF_V }, // 4937 |
| 25643 | { PseudoVLSEG8E8_V_M1, VLSEG8E8_V }, // 4938 |
| 25644 | { PseudoVLSEG8E8_V_M1_MASK, VLSEG8E8_V }, // 4939 |
| 25645 | { PseudoVLSEG8E8_V_MF2, VLSEG8E8_V }, // 4940 |
| 25646 | { PseudoVLSEG8E8_V_MF2_MASK, VLSEG8E8_V }, // 4941 |
| 25647 | { PseudoVLSEG8E8_V_MF4, VLSEG8E8_V }, // 4942 |
| 25648 | { PseudoVLSEG8E8_V_MF4_MASK, VLSEG8E8_V }, // 4943 |
| 25649 | { PseudoVLSEG8E8_V_MF8, VLSEG8E8_V }, // 4944 |
| 25650 | { PseudoVLSEG8E8_V_MF8_MASK, VLSEG8E8_V }, // 4945 |
| 25651 | { PseudoVLSSEG2E16_V_M1, VLSSEG2E16_V }, // 4946 |
| 25652 | { PseudoVLSSEG2E16_V_M1_MASK, VLSSEG2E16_V }, // 4947 |
| 25653 | { PseudoVLSSEG2E16_V_M2, VLSSEG2E16_V }, // 4948 |
| 25654 | { PseudoVLSSEG2E16_V_M2_MASK, VLSSEG2E16_V }, // 4949 |
| 25655 | { PseudoVLSSEG2E16_V_M4, VLSSEG2E16_V }, // 4950 |
| 25656 | { PseudoVLSSEG2E16_V_M4_MASK, VLSSEG2E16_V }, // 4951 |
| 25657 | { PseudoVLSSEG2E16_V_MF2, VLSSEG2E16_V }, // 4952 |
| 25658 | { PseudoVLSSEG2E16_V_MF2_MASK, VLSSEG2E16_V }, // 4953 |
| 25659 | { PseudoVLSSEG2E16_V_MF4, VLSSEG2E16_V }, // 4954 |
| 25660 | { PseudoVLSSEG2E16_V_MF4_MASK, VLSSEG2E16_V }, // 4955 |
| 25661 | { PseudoVLSSEG2E32_V_M1, VLSSEG2E32_V }, // 4956 |
| 25662 | { PseudoVLSSEG2E32_V_M1_MASK, VLSSEG2E32_V }, // 4957 |
| 25663 | { PseudoVLSSEG2E32_V_M2, VLSSEG2E32_V }, // 4958 |
| 25664 | { PseudoVLSSEG2E32_V_M2_MASK, VLSSEG2E32_V }, // 4959 |
| 25665 | { PseudoVLSSEG2E32_V_M4, VLSSEG2E32_V }, // 4960 |
| 25666 | { PseudoVLSSEG2E32_V_M4_MASK, VLSSEG2E32_V }, // 4961 |
| 25667 | { PseudoVLSSEG2E32_V_MF2, VLSSEG2E32_V }, // 4962 |
| 25668 | { PseudoVLSSEG2E32_V_MF2_MASK, VLSSEG2E32_V }, // 4963 |
| 25669 | { PseudoVLSSEG2E64_V_M1, VLSSEG2E64_V }, // 4964 |
| 25670 | { PseudoVLSSEG2E64_V_M1_MASK, VLSSEG2E64_V }, // 4965 |
| 25671 | { PseudoVLSSEG2E64_V_M2, VLSSEG2E64_V }, // 4966 |
| 25672 | { PseudoVLSSEG2E64_V_M2_MASK, VLSSEG2E64_V }, // 4967 |
| 25673 | { PseudoVLSSEG2E64_V_M4, VLSSEG2E64_V }, // 4968 |
| 25674 | { PseudoVLSSEG2E64_V_M4_MASK, VLSSEG2E64_V }, // 4969 |
| 25675 | { PseudoVLSSEG2E8_V_M1, VLSSEG2E8_V }, // 4970 |
| 25676 | { PseudoVLSSEG2E8_V_M1_MASK, VLSSEG2E8_V }, // 4971 |
| 25677 | { PseudoVLSSEG2E8_V_M2, VLSSEG2E8_V }, // 4972 |
| 25678 | { PseudoVLSSEG2E8_V_M2_MASK, VLSSEG2E8_V }, // 4973 |
| 25679 | { PseudoVLSSEG2E8_V_M4, VLSSEG2E8_V }, // 4974 |
| 25680 | { PseudoVLSSEG2E8_V_M4_MASK, VLSSEG2E8_V }, // 4975 |
| 25681 | { PseudoVLSSEG2E8_V_MF2, VLSSEG2E8_V }, // 4976 |
| 25682 | { PseudoVLSSEG2E8_V_MF2_MASK, VLSSEG2E8_V }, // 4977 |
| 25683 | { PseudoVLSSEG2E8_V_MF4, VLSSEG2E8_V }, // 4978 |
| 25684 | { PseudoVLSSEG2E8_V_MF4_MASK, VLSSEG2E8_V }, // 4979 |
| 25685 | { PseudoVLSSEG2E8_V_MF8, VLSSEG2E8_V }, // 4980 |
| 25686 | { PseudoVLSSEG2E8_V_MF8_MASK, VLSSEG2E8_V }, // 4981 |
| 25687 | { PseudoVLSSEG3E16_V_M1, VLSSEG3E16_V }, // 4982 |
| 25688 | { PseudoVLSSEG3E16_V_M1_MASK, VLSSEG3E16_V }, // 4983 |
| 25689 | { PseudoVLSSEG3E16_V_M2, VLSSEG3E16_V }, // 4984 |
| 25690 | { PseudoVLSSEG3E16_V_M2_MASK, VLSSEG3E16_V }, // 4985 |
| 25691 | { PseudoVLSSEG3E16_V_MF2, VLSSEG3E16_V }, // 4986 |
| 25692 | { PseudoVLSSEG3E16_V_MF2_MASK, VLSSEG3E16_V }, // 4987 |
| 25693 | { PseudoVLSSEG3E16_V_MF4, VLSSEG3E16_V }, // 4988 |
| 25694 | { PseudoVLSSEG3E16_V_MF4_MASK, VLSSEG3E16_V }, // 4989 |
| 25695 | { PseudoVLSSEG3E32_V_M1, VLSSEG3E32_V }, // 4990 |
| 25696 | { PseudoVLSSEG3E32_V_M1_MASK, VLSSEG3E32_V }, // 4991 |
| 25697 | { PseudoVLSSEG3E32_V_M2, VLSSEG3E32_V }, // 4992 |
| 25698 | { PseudoVLSSEG3E32_V_M2_MASK, VLSSEG3E32_V }, // 4993 |
| 25699 | { PseudoVLSSEG3E32_V_MF2, VLSSEG3E32_V }, // 4994 |
| 25700 | { PseudoVLSSEG3E32_V_MF2_MASK, VLSSEG3E32_V }, // 4995 |
| 25701 | { PseudoVLSSEG3E64_V_M1, VLSSEG3E64_V }, // 4996 |
| 25702 | { PseudoVLSSEG3E64_V_M1_MASK, VLSSEG3E64_V }, // 4997 |
| 25703 | { PseudoVLSSEG3E64_V_M2, VLSSEG3E64_V }, // 4998 |
| 25704 | { PseudoVLSSEG3E64_V_M2_MASK, VLSSEG3E64_V }, // 4999 |
| 25705 | { PseudoVLSSEG3E8_V_M1, VLSSEG3E8_V }, // 5000 |
| 25706 | { PseudoVLSSEG3E8_V_M1_MASK, VLSSEG3E8_V }, // 5001 |
| 25707 | { PseudoVLSSEG3E8_V_M2, VLSSEG3E8_V }, // 5002 |
| 25708 | { PseudoVLSSEG3E8_V_M2_MASK, VLSSEG3E8_V }, // 5003 |
| 25709 | { PseudoVLSSEG3E8_V_MF2, VLSSEG3E8_V }, // 5004 |
| 25710 | { PseudoVLSSEG3E8_V_MF2_MASK, VLSSEG3E8_V }, // 5005 |
| 25711 | { PseudoVLSSEG3E8_V_MF4, VLSSEG3E8_V }, // 5006 |
| 25712 | { PseudoVLSSEG3E8_V_MF4_MASK, VLSSEG3E8_V }, // 5007 |
| 25713 | { PseudoVLSSEG3E8_V_MF8, VLSSEG3E8_V }, // 5008 |
| 25714 | { PseudoVLSSEG3E8_V_MF8_MASK, VLSSEG3E8_V }, // 5009 |
| 25715 | { PseudoVLSSEG4E16_V_M1, VLSSEG4E16_V }, // 5010 |
| 25716 | { PseudoVLSSEG4E16_V_M1_MASK, VLSSEG4E16_V }, // 5011 |
| 25717 | { PseudoVLSSEG4E16_V_M2, VLSSEG4E16_V }, // 5012 |
| 25718 | { PseudoVLSSEG4E16_V_M2_MASK, VLSSEG4E16_V }, // 5013 |
| 25719 | { PseudoVLSSEG4E16_V_MF2, VLSSEG4E16_V }, // 5014 |
| 25720 | { PseudoVLSSEG4E16_V_MF2_MASK, VLSSEG4E16_V }, // 5015 |
| 25721 | { PseudoVLSSEG4E16_V_MF4, VLSSEG4E16_V }, // 5016 |
| 25722 | { PseudoVLSSEG4E16_V_MF4_MASK, VLSSEG4E16_V }, // 5017 |
| 25723 | { PseudoVLSSEG4E32_V_M1, VLSSEG4E32_V }, // 5018 |
| 25724 | { PseudoVLSSEG4E32_V_M1_MASK, VLSSEG4E32_V }, // 5019 |
| 25725 | { PseudoVLSSEG4E32_V_M2, VLSSEG4E32_V }, // 5020 |
| 25726 | { PseudoVLSSEG4E32_V_M2_MASK, VLSSEG4E32_V }, // 5021 |
| 25727 | { PseudoVLSSEG4E32_V_MF2, VLSSEG4E32_V }, // 5022 |
| 25728 | { PseudoVLSSEG4E32_V_MF2_MASK, VLSSEG4E32_V }, // 5023 |
| 25729 | { PseudoVLSSEG4E64_V_M1, VLSSEG4E64_V }, // 5024 |
| 25730 | { PseudoVLSSEG4E64_V_M1_MASK, VLSSEG4E64_V }, // 5025 |
| 25731 | { PseudoVLSSEG4E64_V_M2, VLSSEG4E64_V }, // 5026 |
| 25732 | { PseudoVLSSEG4E64_V_M2_MASK, VLSSEG4E64_V }, // 5027 |
| 25733 | { PseudoVLSSEG4E8_V_M1, VLSSEG4E8_V }, // 5028 |
| 25734 | { PseudoVLSSEG4E8_V_M1_MASK, VLSSEG4E8_V }, // 5029 |
| 25735 | { PseudoVLSSEG4E8_V_M2, VLSSEG4E8_V }, // 5030 |
| 25736 | { PseudoVLSSEG4E8_V_M2_MASK, VLSSEG4E8_V }, // 5031 |
| 25737 | { PseudoVLSSEG4E8_V_MF2, VLSSEG4E8_V }, // 5032 |
| 25738 | { PseudoVLSSEG4E8_V_MF2_MASK, VLSSEG4E8_V }, // 5033 |
| 25739 | { PseudoVLSSEG4E8_V_MF4, VLSSEG4E8_V }, // 5034 |
| 25740 | { PseudoVLSSEG4E8_V_MF4_MASK, VLSSEG4E8_V }, // 5035 |
| 25741 | { PseudoVLSSEG4E8_V_MF8, VLSSEG4E8_V }, // 5036 |
| 25742 | { PseudoVLSSEG4E8_V_MF8_MASK, VLSSEG4E8_V }, // 5037 |
| 25743 | { PseudoVLSSEG5E16_V_M1, VLSSEG5E16_V }, // 5038 |
| 25744 | { PseudoVLSSEG5E16_V_M1_MASK, VLSSEG5E16_V }, // 5039 |
| 25745 | { PseudoVLSSEG5E16_V_MF2, VLSSEG5E16_V }, // 5040 |
| 25746 | { PseudoVLSSEG5E16_V_MF2_MASK, VLSSEG5E16_V }, // 5041 |
| 25747 | { PseudoVLSSEG5E16_V_MF4, VLSSEG5E16_V }, // 5042 |
| 25748 | { PseudoVLSSEG5E16_V_MF4_MASK, VLSSEG5E16_V }, // 5043 |
| 25749 | { PseudoVLSSEG5E32_V_M1, VLSSEG5E32_V }, // 5044 |
| 25750 | { PseudoVLSSEG5E32_V_M1_MASK, VLSSEG5E32_V }, // 5045 |
| 25751 | { PseudoVLSSEG5E32_V_MF2, VLSSEG5E32_V }, // 5046 |
| 25752 | { PseudoVLSSEG5E32_V_MF2_MASK, VLSSEG5E32_V }, // 5047 |
| 25753 | { PseudoVLSSEG5E64_V_M1, VLSSEG5E64_V }, // 5048 |
| 25754 | { PseudoVLSSEG5E64_V_M1_MASK, VLSSEG5E64_V }, // 5049 |
| 25755 | { PseudoVLSSEG5E8_V_M1, VLSSEG5E8_V }, // 5050 |
| 25756 | { PseudoVLSSEG5E8_V_M1_MASK, VLSSEG5E8_V }, // 5051 |
| 25757 | { PseudoVLSSEG5E8_V_MF2, VLSSEG5E8_V }, // 5052 |
| 25758 | { PseudoVLSSEG5E8_V_MF2_MASK, VLSSEG5E8_V }, // 5053 |
| 25759 | { PseudoVLSSEG5E8_V_MF4, VLSSEG5E8_V }, // 5054 |
| 25760 | { PseudoVLSSEG5E8_V_MF4_MASK, VLSSEG5E8_V }, // 5055 |
| 25761 | { PseudoVLSSEG5E8_V_MF8, VLSSEG5E8_V }, // 5056 |
| 25762 | { PseudoVLSSEG5E8_V_MF8_MASK, VLSSEG5E8_V }, // 5057 |
| 25763 | { PseudoVLSSEG6E16_V_M1, VLSSEG6E16_V }, // 5058 |
| 25764 | { PseudoVLSSEG6E16_V_M1_MASK, VLSSEG6E16_V }, // 5059 |
| 25765 | { PseudoVLSSEG6E16_V_MF2, VLSSEG6E16_V }, // 5060 |
| 25766 | { PseudoVLSSEG6E16_V_MF2_MASK, VLSSEG6E16_V }, // 5061 |
| 25767 | { PseudoVLSSEG6E16_V_MF4, VLSSEG6E16_V }, // 5062 |
| 25768 | { PseudoVLSSEG6E16_V_MF4_MASK, VLSSEG6E16_V }, // 5063 |
| 25769 | { PseudoVLSSEG6E32_V_M1, VLSSEG6E32_V }, // 5064 |
| 25770 | { PseudoVLSSEG6E32_V_M1_MASK, VLSSEG6E32_V }, // 5065 |
| 25771 | { PseudoVLSSEG6E32_V_MF2, VLSSEG6E32_V }, // 5066 |
| 25772 | { PseudoVLSSEG6E32_V_MF2_MASK, VLSSEG6E32_V }, // 5067 |
| 25773 | { PseudoVLSSEG6E64_V_M1, VLSSEG6E64_V }, // 5068 |
| 25774 | { PseudoVLSSEG6E64_V_M1_MASK, VLSSEG6E64_V }, // 5069 |
| 25775 | { PseudoVLSSEG6E8_V_M1, VLSSEG6E8_V }, // 5070 |
| 25776 | { PseudoVLSSEG6E8_V_M1_MASK, VLSSEG6E8_V }, // 5071 |
| 25777 | { PseudoVLSSEG6E8_V_MF2, VLSSEG6E8_V }, // 5072 |
| 25778 | { PseudoVLSSEG6E8_V_MF2_MASK, VLSSEG6E8_V }, // 5073 |
| 25779 | { PseudoVLSSEG6E8_V_MF4, VLSSEG6E8_V }, // 5074 |
| 25780 | { PseudoVLSSEG6E8_V_MF4_MASK, VLSSEG6E8_V }, // 5075 |
| 25781 | { PseudoVLSSEG6E8_V_MF8, VLSSEG6E8_V }, // 5076 |
| 25782 | { PseudoVLSSEG6E8_V_MF8_MASK, VLSSEG6E8_V }, // 5077 |
| 25783 | { PseudoVLSSEG7E16_V_M1, VLSSEG7E16_V }, // 5078 |
| 25784 | { PseudoVLSSEG7E16_V_M1_MASK, VLSSEG7E16_V }, // 5079 |
| 25785 | { PseudoVLSSEG7E16_V_MF2, VLSSEG7E16_V }, // 5080 |
| 25786 | { PseudoVLSSEG7E16_V_MF2_MASK, VLSSEG7E16_V }, // 5081 |
| 25787 | { PseudoVLSSEG7E16_V_MF4, VLSSEG7E16_V }, // 5082 |
| 25788 | { PseudoVLSSEG7E16_V_MF4_MASK, VLSSEG7E16_V }, // 5083 |
| 25789 | { PseudoVLSSEG7E32_V_M1, VLSSEG7E32_V }, // 5084 |
| 25790 | { PseudoVLSSEG7E32_V_M1_MASK, VLSSEG7E32_V }, // 5085 |
| 25791 | { PseudoVLSSEG7E32_V_MF2, VLSSEG7E32_V }, // 5086 |
| 25792 | { PseudoVLSSEG7E32_V_MF2_MASK, VLSSEG7E32_V }, // 5087 |
| 25793 | { PseudoVLSSEG7E64_V_M1, VLSSEG7E64_V }, // 5088 |
| 25794 | { PseudoVLSSEG7E64_V_M1_MASK, VLSSEG7E64_V }, // 5089 |
| 25795 | { PseudoVLSSEG7E8_V_M1, VLSSEG7E8_V }, // 5090 |
| 25796 | { PseudoVLSSEG7E8_V_M1_MASK, VLSSEG7E8_V }, // 5091 |
| 25797 | { PseudoVLSSEG7E8_V_MF2, VLSSEG7E8_V }, // 5092 |
| 25798 | { PseudoVLSSEG7E8_V_MF2_MASK, VLSSEG7E8_V }, // 5093 |
| 25799 | { PseudoVLSSEG7E8_V_MF4, VLSSEG7E8_V }, // 5094 |
| 25800 | { PseudoVLSSEG7E8_V_MF4_MASK, VLSSEG7E8_V }, // 5095 |
| 25801 | { PseudoVLSSEG7E8_V_MF8, VLSSEG7E8_V }, // 5096 |
| 25802 | { PseudoVLSSEG7E8_V_MF8_MASK, VLSSEG7E8_V }, // 5097 |
| 25803 | { PseudoVLSSEG8E16_V_M1, VLSSEG8E16_V }, // 5098 |
| 25804 | { PseudoVLSSEG8E16_V_M1_MASK, VLSSEG8E16_V }, // 5099 |
| 25805 | { PseudoVLSSEG8E16_V_MF2, VLSSEG8E16_V }, // 5100 |
| 25806 | { PseudoVLSSEG8E16_V_MF2_MASK, VLSSEG8E16_V }, // 5101 |
| 25807 | { PseudoVLSSEG8E16_V_MF4, VLSSEG8E16_V }, // 5102 |
| 25808 | { PseudoVLSSEG8E16_V_MF4_MASK, VLSSEG8E16_V }, // 5103 |
| 25809 | { PseudoVLSSEG8E32_V_M1, VLSSEG8E32_V }, // 5104 |
| 25810 | { PseudoVLSSEG8E32_V_M1_MASK, VLSSEG8E32_V }, // 5105 |
| 25811 | { PseudoVLSSEG8E32_V_MF2, VLSSEG8E32_V }, // 5106 |
| 25812 | { PseudoVLSSEG8E32_V_MF2_MASK, VLSSEG8E32_V }, // 5107 |
| 25813 | { PseudoVLSSEG8E64_V_M1, VLSSEG8E64_V }, // 5108 |
| 25814 | { PseudoVLSSEG8E64_V_M1_MASK, VLSSEG8E64_V }, // 5109 |
| 25815 | { PseudoVLSSEG8E8_V_M1, VLSSEG8E8_V }, // 5110 |
| 25816 | { PseudoVLSSEG8E8_V_M1_MASK, VLSSEG8E8_V }, // 5111 |
| 25817 | { PseudoVLSSEG8E8_V_MF2, VLSSEG8E8_V }, // 5112 |
| 25818 | { PseudoVLSSEG8E8_V_MF2_MASK, VLSSEG8E8_V }, // 5113 |
| 25819 | { PseudoVLSSEG8E8_V_MF4, VLSSEG8E8_V }, // 5114 |
| 25820 | { PseudoVLSSEG8E8_V_MF4_MASK, VLSSEG8E8_V }, // 5115 |
| 25821 | { PseudoVLSSEG8E8_V_MF8, VLSSEG8E8_V }, // 5116 |
| 25822 | { PseudoVLSSEG8E8_V_MF8_MASK, VLSSEG8E8_V }, // 5117 |
| 25823 | { PseudoVLUXEI16_V_M1_M1, VLUXEI16_V }, // 5118 |
| 25824 | { PseudoVLUXEI16_V_M1_M1_MASK, VLUXEI16_V }, // 5119 |
| 25825 | { PseudoVLUXEI16_V_M1_M2, VLUXEI16_V }, // 5120 |
| 25826 | { PseudoVLUXEI16_V_M1_M2_MASK, VLUXEI16_V }, // 5121 |
| 25827 | { PseudoVLUXEI16_V_M1_M4, VLUXEI16_V }, // 5122 |
| 25828 | { PseudoVLUXEI16_V_M1_M4_MASK, VLUXEI16_V }, // 5123 |
| 25829 | { PseudoVLUXEI16_V_M1_MF2, VLUXEI16_V }, // 5124 |
| 25830 | { PseudoVLUXEI16_V_M1_MF2_MASK, VLUXEI16_V }, // 5125 |
| 25831 | { PseudoVLUXEI16_V_M2_M1, VLUXEI16_V }, // 5126 |
| 25832 | { PseudoVLUXEI16_V_M2_M1_MASK, VLUXEI16_V }, // 5127 |
| 25833 | { PseudoVLUXEI16_V_M2_M2, VLUXEI16_V }, // 5128 |
| 25834 | { PseudoVLUXEI16_V_M2_M2_MASK, VLUXEI16_V }, // 5129 |
| 25835 | { PseudoVLUXEI16_V_M2_M4, VLUXEI16_V }, // 5130 |
| 25836 | { PseudoVLUXEI16_V_M2_M4_MASK, VLUXEI16_V }, // 5131 |
| 25837 | { PseudoVLUXEI16_V_M2_M8, VLUXEI16_V }, // 5132 |
| 25838 | { PseudoVLUXEI16_V_M2_M8_MASK, VLUXEI16_V }, // 5133 |
| 25839 | { PseudoVLUXEI16_V_M4_M2, VLUXEI16_V }, // 5134 |
| 25840 | { PseudoVLUXEI16_V_M4_M2_MASK, VLUXEI16_V }, // 5135 |
| 25841 | { PseudoVLUXEI16_V_M4_M4, VLUXEI16_V }, // 5136 |
| 25842 | { PseudoVLUXEI16_V_M4_M4_MASK, VLUXEI16_V }, // 5137 |
| 25843 | { PseudoVLUXEI16_V_M4_M8, VLUXEI16_V }, // 5138 |
| 25844 | { PseudoVLUXEI16_V_M4_M8_MASK, VLUXEI16_V }, // 5139 |
| 25845 | { PseudoVLUXEI16_V_M8_M4, VLUXEI16_V }, // 5140 |
| 25846 | { PseudoVLUXEI16_V_M8_M4_MASK, VLUXEI16_V }, // 5141 |
| 25847 | { PseudoVLUXEI16_V_M8_M8, VLUXEI16_V }, // 5142 |
| 25848 | { PseudoVLUXEI16_V_M8_M8_MASK, VLUXEI16_V }, // 5143 |
| 25849 | { PseudoVLUXEI16_V_MF2_M1, VLUXEI16_V }, // 5144 |
| 25850 | { PseudoVLUXEI16_V_MF2_M1_MASK, VLUXEI16_V }, // 5145 |
| 25851 | { PseudoVLUXEI16_V_MF2_M2, VLUXEI16_V }, // 5146 |
| 25852 | { PseudoVLUXEI16_V_MF2_M2_MASK, VLUXEI16_V }, // 5147 |
| 25853 | { PseudoVLUXEI16_V_MF2_MF2, VLUXEI16_V }, // 5148 |
| 25854 | { PseudoVLUXEI16_V_MF2_MF2_MASK, VLUXEI16_V }, // 5149 |
| 25855 | { PseudoVLUXEI16_V_MF2_MF4, VLUXEI16_V }, // 5150 |
| 25856 | { PseudoVLUXEI16_V_MF2_MF4_MASK, VLUXEI16_V }, // 5151 |
| 25857 | { PseudoVLUXEI16_V_MF4_M1, VLUXEI16_V }, // 5152 |
| 25858 | { PseudoVLUXEI16_V_MF4_M1_MASK, VLUXEI16_V }, // 5153 |
| 25859 | { PseudoVLUXEI16_V_MF4_MF2, VLUXEI16_V }, // 5154 |
| 25860 | { PseudoVLUXEI16_V_MF4_MF2_MASK, VLUXEI16_V }, // 5155 |
| 25861 | { PseudoVLUXEI16_V_MF4_MF4, VLUXEI16_V }, // 5156 |
| 25862 | { PseudoVLUXEI16_V_MF4_MF4_MASK, VLUXEI16_V }, // 5157 |
| 25863 | { PseudoVLUXEI16_V_MF4_MF8, VLUXEI16_V }, // 5158 |
| 25864 | { PseudoVLUXEI16_V_MF4_MF8_MASK, VLUXEI16_V }, // 5159 |
| 25865 | { PseudoVLUXEI32_V_M1_M1, VLUXEI32_V }, // 5160 |
| 25866 | { PseudoVLUXEI32_V_M1_M1_MASK, VLUXEI32_V }, // 5161 |
| 25867 | { PseudoVLUXEI32_V_M1_M2, VLUXEI32_V }, // 5162 |
| 25868 | { PseudoVLUXEI32_V_M1_M2_MASK, VLUXEI32_V }, // 5163 |
| 25869 | { PseudoVLUXEI32_V_M1_MF2, VLUXEI32_V }, // 5164 |
| 25870 | { PseudoVLUXEI32_V_M1_MF2_MASK, VLUXEI32_V }, // 5165 |
| 25871 | { PseudoVLUXEI32_V_M1_MF4, VLUXEI32_V }, // 5166 |
| 25872 | { PseudoVLUXEI32_V_M1_MF4_MASK, VLUXEI32_V }, // 5167 |
| 25873 | { PseudoVLUXEI32_V_M2_M1, VLUXEI32_V }, // 5168 |
| 25874 | { PseudoVLUXEI32_V_M2_M1_MASK, VLUXEI32_V }, // 5169 |
| 25875 | { PseudoVLUXEI32_V_M2_M2, VLUXEI32_V }, // 5170 |
| 25876 | { PseudoVLUXEI32_V_M2_M2_MASK, VLUXEI32_V }, // 5171 |
| 25877 | { PseudoVLUXEI32_V_M2_M4, VLUXEI32_V }, // 5172 |
| 25878 | { PseudoVLUXEI32_V_M2_M4_MASK, VLUXEI32_V }, // 5173 |
| 25879 | { PseudoVLUXEI32_V_M2_MF2, VLUXEI32_V }, // 5174 |
| 25880 | { PseudoVLUXEI32_V_M2_MF2_MASK, VLUXEI32_V }, // 5175 |
| 25881 | { PseudoVLUXEI32_V_M4_M1, VLUXEI32_V }, // 5176 |
| 25882 | { PseudoVLUXEI32_V_M4_M1_MASK, VLUXEI32_V }, // 5177 |
| 25883 | { PseudoVLUXEI32_V_M4_M2, VLUXEI32_V }, // 5178 |
| 25884 | { PseudoVLUXEI32_V_M4_M2_MASK, VLUXEI32_V }, // 5179 |
| 25885 | { PseudoVLUXEI32_V_M4_M4, VLUXEI32_V }, // 5180 |
| 25886 | { PseudoVLUXEI32_V_M4_M4_MASK, VLUXEI32_V }, // 5181 |
| 25887 | { PseudoVLUXEI32_V_M4_M8, VLUXEI32_V }, // 5182 |
| 25888 | { PseudoVLUXEI32_V_M4_M8_MASK, VLUXEI32_V }, // 5183 |
| 25889 | { PseudoVLUXEI32_V_M8_M2, VLUXEI32_V }, // 5184 |
| 25890 | { PseudoVLUXEI32_V_M8_M2_MASK, VLUXEI32_V }, // 5185 |
| 25891 | { PseudoVLUXEI32_V_M8_M4, VLUXEI32_V }, // 5186 |
| 25892 | { PseudoVLUXEI32_V_M8_M4_MASK, VLUXEI32_V }, // 5187 |
| 25893 | { PseudoVLUXEI32_V_M8_M8, VLUXEI32_V }, // 5188 |
| 25894 | { PseudoVLUXEI32_V_M8_M8_MASK, VLUXEI32_V }, // 5189 |
| 25895 | { PseudoVLUXEI32_V_MF2_M1, VLUXEI32_V }, // 5190 |
| 25896 | { PseudoVLUXEI32_V_MF2_M1_MASK, VLUXEI32_V }, // 5191 |
| 25897 | { PseudoVLUXEI32_V_MF2_MF2, VLUXEI32_V }, // 5192 |
| 25898 | { PseudoVLUXEI32_V_MF2_MF2_MASK, VLUXEI32_V }, // 5193 |
| 25899 | { PseudoVLUXEI32_V_MF2_MF4, VLUXEI32_V }, // 5194 |
| 25900 | { PseudoVLUXEI32_V_MF2_MF4_MASK, VLUXEI32_V }, // 5195 |
| 25901 | { PseudoVLUXEI32_V_MF2_MF8, VLUXEI32_V }, // 5196 |
| 25902 | { PseudoVLUXEI32_V_MF2_MF8_MASK, VLUXEI32_V }, // 5197 |
| 25903 | { PseudoVLUXEI64_V_M1_M1, VLUXEI64_V }, // 5198 |
| 25904 | { PseudoVLUXEI64_V_M1_M1_MASK, VLUXEI64_V }, // 5199 |
| 25905 | { PseudoVLUXEI64_V_M1_MF2, VLUXEI64_V }, // 5200 |
| 25906 | { PseudoVLUXEI64_V_M1_MF2_MASK, VLUXEI64_V }, // 5201 |
| 25907 | { PseudoVLUXEI64_V_M1_MF4, VLUXEI64_V }, // 5202 |
| 25908 | { PseudoVLUXEI64_V_M1_MF4_MASK, VLUXEI64_V }, // 5203 |
| 25909 | { PseudoVLUXEI64_V_M1_MF8, VLUXEI64_V }, // 5204 |
| 25910 | { PseudoVLUXEI64_V_M1_MF8_MASK, VLUXEI64_V }, // 5205 |
| 25911 | { PseudoVLUXEI64_V_M2_M1, VLUXEI64_V }, // 5206 |
| 25912 | { PseudoVLUXEI64_V_M2_M1_MASK, VLUXEI64_V }, // 5207 |
| 25913 | { PseudoVLUXEI64_V_M2_M2, VLUXEI64_V }, // 5208 |
| 25914 | { PseudoVLUXEI64_V_M2_M2_MASK, VLUXEI64_V }, // 5209 |
| 25915 | { PseudoVLUXEI64_V_M2_MF2, VLUXEI64_V }, // 5210 |
| 25916 | { PseudoVLUXEI64_V_M2_MF2_MASK, VLUXEI64_V }, // 5211 |
| 25917 | { PseudoVLUXEI64_V_M2_MF4, VLUXEI64_V }, // 5212 |
| 25918 | { PseudoVLUXEI64_V_M2_MF4_MASK, VLUXEI64_V }, // 5213 |
| 25919 | { PseudoVLUXEI64_V_M4_M1, VLUXEI64_V }, // 5214 |
| 25920 | { PseudoVLUXEI64_V_M4_M1_MASK, VLUXEI64_V }, // 5215 |
| 25921 | { PseudoVLUXEI64_V_M4_M2, VLUXEI64_V }, // 5216 |
| 25922 | { PseudoVLUXEI64_V_M4_M2_MASK, VLUXEI64_V }, // 5217 |
| 25923 | { PseudoVLUXEI64_V_M4_M4, VLUXEI64_V }, // 5218 |
| 25924 | { PseudoVLUXEI64_V_M4_M4_MASK, VLUXEI64_V }, // 5219 |
| 25925 | { PseudoVLUXEI64_V_M4_MF2, VLUXEI64_V }, // 5220 |
| 25926 | { PseudoVLUXEI64_V_M4_MF2_MASK, VLUXEI64_V }, // 5221 |
| 25927 | { PseudoVLUXEI64_V_M8_M1, VLUXEI64_V }, // 5222 |
| 25928 | { PseudoVLUXEI64_V_M8_M1_MASK, VLUXEI64_V }, // 5223 |
| 25929 | { PseudoVLUXEI64_V_M8_M2, VLUXEI64_V }, // 5224 |
| 25930 | { PseudoVLUXEI64_V_M8_M2_MASK, VLUXEI64_V }, // 5225 |
| 25931 | { PseudoVLUXEI64_V_M8_M4, VLUXEI64_V }, // 5226 |
| 25932 | { PseudoVLUXEI64_V_M8_M4_MASK, VLUXEI64_V }, // 5227 |
| 25933 | { PseudoVLUXEI64_V_M8_M8, VLUXEI64_V }, // 5228 |
| 25934 | { PseudoVLUXEI64_V_M8_M8_MASK, VLUXEI64_V }, // 5229 |
| 25935 | { PseudoVLUXEI8_V_M1_M1, VLUXEI8_V }, // 5230 |
| 25936 | { PseudoVLUXEI8_V_M1_M1_MASK, VLUXEI8_V }, // 5231 |
| 25937 | { PseudoVLUXEI8_V_M1_M2, VLUXEI8_V }, // 5232 |
| 25938 | { PseudoVLUXEI8_V_M1_M2_MASK, VLUXEI8_V }, // 5233 |
| 25939 | { PseudoVLUXEI8_V_M1_M4, VLUXEI8_V }, // 5234 |
| 25940 | { PseudoVLUXEI8_V_M1_M4_MASK, VLUXEI8_V }, // 5235 |
| 25941 | { PseudoVLUXEI8_V_M1_M8, VLUXEI8_V }, // 5236 |
| 25942 | { PseudoVLUXEI8_V_M1_M8_MASK, VLUXEI8_V }, // 5237 |
| 25943 | { PseudoVLUXEI8_V_M2_M2, VLUXEI8_V }, // 5238 |
| 25944 | { PseudoVLUXEI8_V_M2_M2_MASK, VLUXEI8_V }, // 5239 |
| 25945 | { PseudoVLUXEI8_V_M2_M4, VLUXEI8_V }, // 5240 |
| 25946 | { PseudoVLUXEI8_V_M2_M4_MASK, VLUXEI8_V }, // 5241 |
| 25947 | { PseudoVLUXEI8_V_M2_M8, VLUXEI8_V }, // 5242 |
| 25948 | { PseudoVLUXEI8_V_M2_M8_MASK, VLUXEI8_V }, // 5243 |
| 25949 | { PseudoVLUXEI8_V_M4_M4, VLUXEI8_V }, // 5244 |
| 25950 | { PseudoVLUXEI8_V_M4_M4_MASK, VLUXEI8_V }, // 5245 |
| 25951 | { PseudoVLUXEI8_V_M4_M8, VLUXEI8_V }, // 5246 |
| 25952 | { PseudoVLUXEI8_V_M4_M8_MASK, VLUXEI8_V }, // 5247 |
| 25953 | { PseudoVLUXEI8_V_M8_M8, VLUXEI8_V }, // 5248 |
| 25954 | { PseudoVLUXEI8_V_M8_M8_MASK, VLUXEI8_V }, // 5249 |
| 25955 | { PseudoVLUXEI8_V_MF2_M1, VLUXEI8_V }, // 5250 |
| 25956 | { PseudoVLUXEI8_V_MF2_M1_MASK, VLUXEI8_V }, // 5251 |
| 25957 | { PseudoVLUXEI8_V_MF2_M2, VLUXEI8_V }, // 5252 |
| 25958 | { PseudoVLUXEI8_V_MF2_M2_MASK, VLUXEI8_V }, // 5253 |
| 25959 | { PseudoVLUXEI8_V_MF2_M4, VLUXEI8_V }, // 5254 |
| 25960 | { PseudoVLUXEI8_V_MF2_M4_MASK, VLUXEI8_V }, // 5255 |
| 25961 | { PseudoVLUXEI8_V_MF2_MF2, VLUXEI8_V }, // 5256 |
| 25962 | { PseudoVLUXEI8_V_MF2_MF2_MASK, VLUXEI8_V }, // 5257 |
| 25963 | { PseudoVLUXEI8_V_MF4_M1, VLUXEI8_V }, // 5258 |
| 25964 | { PseudoVLUXEI8_V_MF4_M1_MASK, VLUXEI8_V }, // 5259 |
| 25965 | { PseudoVLUXEI8_V_MF4_M2, VLUXEI8_V }, // 5260 |
| 25966 | { PseudoVLUXEI8_V_MF4_M2_MASK, VLUXEI8_V }, // 5261 |
| 25967 | { PseudoVLUXEI8_V_MF4_MF2, VLUXEI8_V }, // 5262 |
| 25968 | { PseudoVLUXEI8_V_MF4_MF2_MASK, VLUXEI8_V }, // 5263 |
| 25969 | { PseudoVLUXEI8_V_MF4_MF4, VLUXEI8_V }, // 5264 |
| 25970 | { PseudoVLUXEI8_V_MF4_MF4_MASK, VLUXEI8_V }, // 5265 |
| 25971 | { PseudoVLUXEI8_V_MF8_M1, VLUXEI8_V }, // 5266 |
| 25972 | { PseudoVLUXEI8_V_MF8_M1_MASK, VLUXEI8_V }, // 5267 |
| 25973 | { PseudoVLUXEI8_V_MF8_MF2, VLUXEI8_V }, // 5268 |
| 25974 | { PseudoVLUXEI8_V_MF8_MF2_MASK, VLUXEI8_V }, // 5269 |
| 25975 | { PseudoVLUXEI8_V_MF8_MF4, VLUXEI8_V }, // 5270 |
| 25976 | { PseudoVLUXEI8_V_MF8_MF4_MASK, VLUXEI8_V }, // 5271 |
| 25977 | { PseudoVLUXEI8_V_MF8_MF8, VLUXEI8_V }, // 5272 |
| 25978 | { PseudoVLUXEI8_V_MF8_MF8_MASK, VLUXEI8_V }, // 5273 |
| 25979 | { PseudoVLUXSEG2EI16_V_M1_M1, VLUXSEG2EI16_V }, // 5274 |
| 25980 | { PseudoVLUXSEG2EI16_V_M1_M1_MASK, VLUXSEG2EI16_V }, // 5275 |
| 25981 | { PseudoVLUXSEG2EI16_V_M1_M2, VLUXSEG2EI16_V }, // 5276 |
| 25982 | { PseudoVLUXSEG2EI16_V_M1_M2_MASK, VLUXSEG2EI16_V }, // 5277 |
| 25983 | { PseudoVLUXSEG2EI16_V_M1_M4, VLUXSEG2EI16_V }, // 5278 |
| 25984 | { PseudoVLUXSEG2EI16_V_M1_M4_MASK, VLUXSEG2EI16_V }, // 5279 |
| 25985 | { PseudoVLUXSEG2EI16_V_M1_MF2, VLUXSEG2EI16_V }, // 5280 |
| 25986 | { PseudoVLUXSEG2EI16_V_M1_MF2_MASK, VLUXSEG2EI16_V }, // 5281 |
| 25987 | { PseudoVLUXSEG2EI16_V_M2_M1, VLUXSEG2EI16_V }, // 5282 |
| 25988 | { PseudoVLUXSEG2EI16_V_M2_M1_MASK, VLUXSEG2EI16_V }, // 5283 |
| 25989 | { PseudoVLUXSEG2EI16_V_M2_M2, VLUXSEG2EI16_V }, // 5284 |
| 25990 | { PseudoVLUXSEG2EI16_V_M2_M2_MASK, VLUXSEG2EI16_V }, // 5285 |
| 25991 | { PseudoVLUXSEG2EI16_V_M2_M4, VLUXSEG2EI16_V }, // 5286 |
| 25992 | { PseudoVLUXSEG2EI16_V_M2_M4_MASK, VLUXSEG2EI16_V }, // 5287 |
| 25993 | { PseudoVLUXSEG2EI16_V_M4_M2, VLUXSEG2EI16_V }, // 5288 |
| 25994 | { PseudoVLUXSEG2EI16_V_M4_M2_MASK, VLUXSEG2EI16_V }, // 5289 |
| 25995 | { PseudoVLUXSEG2EI16_V_M4_M4, VLUXSEG2EI16_V }, // 5290 |
| 25996 | { PseudoVLUXSEG2EI16_V_M4_M4_MASK, VLUXSEG2EI16_V }, // 5291 |
| 25997 | { PseudoVLUXSEG2EI16_V_M8_M4, VLUXSEG2EI16_V }, // 5292 |
| 25998 | { PseudoVLUXSEG2EI16_V_M8_M4_MASK, VLUXSEG2EI16_V }, // 5293 |
| 25999 | { PseudoVLUXSEG2EI16_V_MF2_M1, VLUXSEG2EI16_V }, // 5294 |
| 26000 | { PseudoVLUXSEG2EI16_V_MF2_M1_MASK, VLUXSEG2EI16_V }, // 5295 |
| 26001 | { PseudoVLUXSEG2EI16_V_MF2_M2, VLUXSEG2EI16_V }, // 5296 |
| 26002 | { PseudoVLUXSEG2EI16_V_MF2_M2_MASK, VLUXSEG2EI16_V }, // 5297 |
| 26003 | { PseudoVLUXSEG2EI16_V_MF2_MF2, VLUXSEG2EI16_V }, // 5298 |
| 26004 | { PseudoVLUXSEG2EI16_V_MF2_MF2_MASK, VLUXSEG2EI16_V }, // 5299 |
| 26005 | { PseudoVLUXSEG2EI16_V_MF2_MF4, VLUXSEG2EI16_V }, // 5300 |
| 26006 | { PseudoVLUXSEG2EI16_V_MF2_MF4_MASK, VLUXSEG2EI16_V }, // 5301 |
| 26007 | { PseudoVLUXSEG2EI16_V_MF4_M1, VLUXSEG2EI16_V }, // 5302 |
| 26008 | { PseudoVLUXSEG2EI16_V_MF4_M1_MASK, VLUXSEG2EI16_V }, // 5303 |
| 26009 | { PseudoVLUXSEG2EI16_V_MF4_MF2, VLUXSEG2EI16_V }, // 5304 |
| 26010 | { PseudoVLUXSEG2EI16_V_MF4_MF2_MASK, VLUXSEG2EI16_V }, // 5305 |
| 26011 | { PseudoVLUXSEG2EI16_V_MF4_MF4, VLUXSEG2EI16_V }, // 5306 |
| 26012 | { PseudoVLUXSEG2EI16_V_MF4_MF4_MASK, VLUXSEG2EI16_V }, // 5307 |
| 26013 | { PseudoVLUXSEG2EI16_V_MF4_MF8, VLUXSEG2EI16_V }, // 5308 |
| 26014 | { PseudoVLUXSEG2EI16_V_MF4_MF8_MASK, VLUXSEG2EI16_V }, // 5309 |
| 26015 | { PseudoVLUXSEG2EI32_V_M1_M1, VLUXSEG2EI32_V }, // 5310 |
| 26016 | { PseudoVLUXSEG2EI32_V_M1_M1_MASK, VLUXSEG2EI32_V }, // 5311 |
| 26017 | { PseudoVLUXSEG2EI32_V_M1_M2, VLUXSEG2EI32_V }, // 5312 |
| 26018 | { PseudoVLUXSEG2EI32_V_M1_M2_MASK, VLUXSEG2EI32_V }, // 5313 |
| 26019 | { PseudoVLUXSEG2EI32_V_M1_MF2, VLUXSEG2EI32_V }, // 5314 |
| 26020 | { PseudoVLUXSEG2EI32_V_M1_MF2_MASK, VLUXSEG2EI32_V }, // 5315 |
| 26021 | { PseudoVLUXSEG2EI32_V_M1_MF4, VLUXSEG2EI32_V }, // 5316 |
| 26022 | { PseudoVLUXSEG2EI32_V_M1_MF4_MASK, VLUXSEG2EI32_V }, // 5317 |
| 26023 | { PseudoVLUXSEG2EI32_V_M2_M1, VLUXSEG2EI32_V }, // 5318 |
| 26024 | { PseudoVLUXSEG2EI32_V_M2_M1_MASK, VLUXSEG2EI32_V }, // 5319 |
| 26025 | { PseudoVLUXSEG2EI32_V_M2_M2, VLUXSEG2EI32_V }, // 5320 |
| 26026 | { PseudoVLUXSEG2EI32_V_M2_M2_MASK, VLUXSEG2EI32_V }, // 5321 |
| 26027 | { PseudoVLUXSEG2EI32_V_M2_M4, VLUXSEG2EI32_V }, // 5322 |
| 26028 | { PseudoVLUXSEG2EI32_V_M2_M4_MASK, VLUXSEG2EI32_V }, // 5323 |
| 26029 | { PseudoVLUXSEG2EI32_V_M2_MF2, VLUXSEG2EI32_V }, // 5324 |
| 26030 | { PseudoVLUXSEG2EI32_V_M2_MF2_MASK, VLUXSEG2EI32_V }, // 5325 |
| 26031 | { PseudoVLUXSEG2EI32_V_M4_M1, VLUXSEG2EI32_V }, // 5326 |
| 26032 | { PseudoVLUXSEG2EI32_V_M4_M1_MASK, VLUXSEG2EI32_V }, // 5327 |
| 26033 | { PseudoVLUXSEG2EI32_V_M4_M2, VLUXSEG2EI32_V }, // 5328 |
| 26034 | { PseudoVLUXSEG2EI32_V_M4_M2_MASK, VLUXSEG2EI32_V }, // 5329 |
| 26035 | { PseudoVLUXSEG2EI32_V_M4_M4, VLUXSEG2EI32_V }, // 5330 |
| 26036 | { PseudoVLUXSEG2EI32_V_M4_M4_MASK, VLUXSEG2EI32_V }, // 5331 |
| 26037 | { PseudoVLUXSEG2EI32_V_M8_M2, VLUXSEG2EI32_V }, // 5332 |
| 26038 | { PseudoVLUXSEG2EI32_V_M8_M2_MASK, VLUXSEG2EI32_V }, // 5333 |
| 26039 | { PseudoVLUXSEG2EI32_V_M8_M4, VLUXSEG2EI32_V }, // 5334 |
| 26040 | { PseudoVLUXSEG2EI32_V_M8_M4_MASK, VLUXSEG2EI32_V }, // 5335 |
| 26041 | { PseudoVLUXSEG2EI32_V_MF2_M1, VLUXSEG2EI32_V }, // 5336 |
| 26042 | { PseudoVLUXSEG2EI32_V_MF2_M1_MASK, VLUXSEG2EI32_V }, // 5337 |
| 26043 | { PseudoVLUXSEG2EI32_V_MF2_MF2, VLUXSEG2EI32_V }, // 5338 |
| 26044 | { PseudoVLUXSEG2EI32_V_MF2_MF2_MASK, VLUXSEG2EI32_V }, // 5339 |
| 26045 | { PseudoVLUXSEG2EI32_V_MF2_MF4, VLUXSEG2EI32_V }, // 5340 |
| 26046 | { PseudoVLUXSEG2EI32_V_MF2_MF4_MASK, VLUXSEG2EI32_V }, // 5341 |
| 26047 | { PseudoVLUXSEG2EI32_V_MF2_MF8, VLUXSEG2EI32_V }, // 5342 |
| 26048 | { PseudoVLUXSEG2EI32_V_MF2_MF8_MASK, VLUXSEG2EI32_V }, // 5343 |
| 26049 | { PseudoVLUXSEG2EI64_V_M1_M1, VLUXSEG2EI64_V }, // 5344 |
| 26050 | { PseudoVLUXSEG2EI64_V_M1_M1_MASK, VLUXSEG2EI64_V }, // 5345 |
| 26051 | { PseudoVLUXSEG2EI64_V_M1_MF2, VLUXSEG2EI64_V }, // 5346 |
| 26052 | { PseudoVLUXSEG2EI64_V_M1_MF2_MASK, VLUXSEG2EI64_V }, // 5347 |
| 26053 | { PseudoVLUXSEG2EI64_V_M1_MF4, VLUXSEG2EI64_V }, // 5348 |
| 26054 | { PseudoVLUXSEG2EI64_V_M1_MF4_MASK, VLUXSEG2EI64_V }, // 5349 |
| 26055 | { PseudoVLUXSEG2EI64_V_M1_MF8, VLUXSEG2EI64_V }, // 5350 |
| 26056 | { PseudoVLUXSEG2EI64_V_M1_MF8_MASK, VLUXSEG2EI64_V }, // 5351 |
| 26057 | { PseudoVLUXSEG2EI64_V_M2_M1, VLUXSEG2EI64_V }, // 5352 |
| 26058 | { PseudoVLUXSEG2EI64_V_M2_M1_MASK, VLUXSEG2EI64_V }, // 5353 |
| 26059 | { PseudoVLUXSEG2EI64_V_M2_M2, VLUXSEG2EI64_V }, // 5354 |
| 26060 | { PseudoVLUXSEG2EI64_V_M2_M2_MASK, VLUXSEG2EI64_V }, // 5355 |
| 26061 | { PseudoVLUXSEG2EI64_V_M2_MF2, VLUXSEG2EI64_V }, // 5356 |
| 26062 | { PseudoVLUXSEG2EI64_V_M2_MF2_MASK, VLUXSEG2EI64_V }, // 5357 |
| 26063 | { PseudoVLUXSEG2EI64_V_M2_MF4, VLUXSEG2EI64_V }, // 5358 |
| 26064 | { PseudoVLUXSEG2EI64_V_M2_MF4_MASK, VLUXSEG2EI64_V }, // 5359 |
| 26065 | { PseudoVLUXSEG2EI64_V_M4_M1, VLUXSEG2EI64_V }, // 5360 |
| 26066 | { PseudoVLUXSEG2EI64_V_M4_M1_MASK, VLUXSEG2EI64_V }, // 5361 |
| 26067 | { PseudoVLUXSEG2EI64_V_M4_M2, VLUXSEG2EI64_V }, // 5362 |
| 26068 | { PseudoVLUXSEG2EI64_V_M4_M2_MASK, VLUXSEG2EI64_V }, // 5363 |
| 26069 | { PseudoVLUXSEG2EI64_V_M4_M4, VLUXSEG2EI64_V }, // 5364 |
| 26070 | { PseudoVLUXSEG2EI64_V_M4_M4_MASK, VLUXSEG2EI64_V }, // 5365 |
| 26071 | { PseudoVLUXSEG2EI64_V_M4_MF2, VLUXSEG2EI64_V }, // 5366 |
| 26072 | { PseudoVLUXSEG2EI64_V_M4_MF2_MASK, VLUXSEG2EI64_V }, // 5367 |
| 26073 | { PseudoVLUXSEG2EI64_V_M8_M1, VLUXSEG2EI64_V }, // 5368 |
| 26074 | { PseudoVLUXSEG2EI64_V_M8_M1_MASK, VLUXSEG2EI64_V }, // 5369 |
| 26075 | { PseudoVLUXSEG2EI64_V_M8_M2, VLUXSEG2EI64_V }, // 5370 |
| 26076 | { PseudoVLUXSEG2EI64_V_M8_M2_MASK, VLUXSEG2EI64_V }, // 5371 |
| 26077 | { PseudoVLUXSEG2EI64_V_M8_M4, VLUXSEG2EI64_V }, // 5372 |
| 26078 | { PseudoVLUXSEG2EI64_V_M8_M4_MASK, VLUXSEG2EI64_V }, // 5373 |
| 26079 | { PseudoVLUXSEG2EI8_V_M1_M1, VLUXSEG2EI8_V }, // 5374 |
| 26080 | { PseudoVLUXSEG2EI8_V_M1_M1_MASK, VLUXSEG2EI8_V }, // 5375 |
| 26081 | { PseudoVLUXSEG2EI8_V_M1_M2, VLUXSEG2EI8_V }, // 5376 |
| 26082 | { PseudoVLUXSEG2EI8_V_M1_M2_MASK, VLUXSEG2EI8_V }, // 5377 |
| 26083 | { PseudoVLUXSEG2EI8_V_M1_M4, VLUXSEG2EI8_V }, // 5378 |
| 26084 | { PseudoVLUXSEG2EI8_V_M1_M4_MASK, VLUXSEG2EI8_V }, // 5379 |
| 26085 | { PseudoVLUXSEG2EI8_V_M2_M2, VLUXSEG2EI8_V }, // 5380 |
| 26086 | { PseudoVLUXSEG2EI8_V_M2_M2_MASK, VLUXSEG2EI8_V }, // 5381 |
| 26087 | { PseudoVLUXSEG2EI8_V_M2_M4, VLUXSEG2EI8_V }, // 5382 |
| 26088 | { PseudoVLUXSEG2EI8_V_M2_M4_MASK, VLUXSEG2EI8_V }, // 5383 |
| 26089 | { PseudoVLUXSEG2EI8_V_M4_M4, VLUXSEG2EI8_V }, // 5384 |
| 26090 | { PseudoVLUXSEG2EI8_V_M4_M4_MASK, VLUXSEG2EI8_V }, // 5385 |
| 26091 | { PseudoVLUXSEG2EI8_V_MF2_M1, VLUXSEG2EI8_V }, // 5386 |
| 26092 | { PseudoVLUXSEG2EI8_V_MF2_M1_MASK, VLUXSEG2EI8_V }, // 5387 |
| 26093 | { PseudoVLUXSEG2EI8_V_MF2_M2, VLUXSEG2EI8_V }, // 5388 |
| 26094 | { PseudoVLUXSEG2EI8_V_MF2_M2_MASK, VLUXSEG2EI8_V }, // 5389 |
| 26095 | { PseudoVLUXSEG2EI8_V_MF2_M4, VLUXSEG2EI8_V }, // 5390 |
| 26096 | { PseudoVLUXSEG2EI8_V_MF2_M4_MASK, VLUXSEG2EI8_V }, // 5391 |
| 26097 | { PseudoVLUXSEG2EI8_V_MF2_MF2, VLUXSEG2EI8_V }, // 5392 |
| 26098 | { PseudoVLUXSEG2EI8_V_MF2_MF2_MASK, VLUXSEG2EI8_V }, // 5393 |
| 26099 | { PseudoVLUXSEG2EI8_V_MF4_M1, VLUXSEG2EI8_V }, // 5394 |
| 26100 | { PseudoVLUXSEG2EI8_V_MF4_M1_MASK, VLUXSEG2EI8_V }, // 5395 |
| 26101 | { PseudoVLUXSEG2EI8_V_MF4_M2, VLUXSEG2EI8_V }, // 5396 |
| 26102 | { PseudoVLUXSEG2EI8_V_MF4_M2_MASK, VLUXSEG2EI8_V }, // 5397 |
| 26103 | { PseudoVLUXSEG2EI8_V_MF4_MF2, VLUXSEG2EI8_V }, // 5398 |
| 26104 | { PseudoVLUXSEG2EI8_V_MF4_MF2_MASK, VLUXSEG2EI8_V }, // 5399 |
| 26105 | { PseudoVLUXSEG2EI8_V_MF4_MF4, VLUXSEG2EI8_V }, // 5400 |
| 26106 | { PseudoVLUXSEG2EI8_V_MF4_MF4_MASK, VLUXSEG2EI8_V }, // 5401 |
| 26107 | { PseudoVLUXSEG2EI8_V_MF8_M1, VLUXSEG2EI8_V }, // 5402 |
| 26108 | { PseudoVLUXSEG2EI8_V_MF8_M1_MASK, VLUXSEG2EI8_V }, // 5403 |
| 26109 | { PseudoVLUXSEG2EI8_V_MF8_MF2, VLUXSEG2EI8_V }, // 5404 |
| 26110 | { PseudoVLUXSEG2EI8_V_MF8_MF2_MASK, VLUXSEG2EI8_V }, // 5405 |
| 26111 | { PseudoVLUXSEG2EI8_V_MF8_MF4, VLUXSEG2EI8_V }, // 5406 |
| 26112 | { PseudoVLUXSEG2EI8_V_MF8_MF4_MASK, VLUXSEG2EI8_V }, // 5407 |
| 26113 | { PseudoVLUXSEG2EI8_V_MF8_MF8, VLUXSEG2EI8_V }, // 5408 |
| 26114 | { PseudoVLUXSEG2EI8_V_MF8_MF8_MASK, VLUXSEG2EI8_V }, // 5409 |
| 26115 | { PseudoVLUXSEG3EI16_V_M1_M1, VLUXSEG3EI16_V }, // 5410 |
| 26116 | { PseudoVLUXSEG3EI16_V_M1_M1_MASK, VLUXSEG3EI16_V }, // 5411 |
| 26117 | { PseudoVLUXSEG3EI16_V_M1_M2, VLUXSEG3EI16_V }, // 5412 |
| 26118 | { PseudoVLUXSEG3EI16_V_M1_M2_MASK, VLUXSEG3EI16_V }, // 5413 |
| 26119 | { PseudoVLUXSEG3EI16_V_M1_MF2, VLUXSEG3EI16_V }, // 5414 |
| 26120 | { PseudoVLUXSEG3EI16_V_M1_MF2_MASK, VLUXSEG3EI16_V }, // 5415 |
| 26121 | { PseudoVLUXSEG3EI16_V_M2_M1, VLUXSEG3EI16_V }, // 5416 |
| 26122 | { PseudoVLUXSEG3EI16_V_M2_M1_MASK, VLUXSEG3EI16_V }, // 5417 |
| 26123 | { PseudoVLUXSEG3EI16_V_M2_M2, VLUXSEG3EI16_V }, // 5418 |
| 26124 | { PseudoVLUXSEG3EI16_V_M2_M2_MASK, VLUXSEG3EI16_V }, // 5419 |
| 26125 | { PseudoVLUXSEG3EI16_V_M4_M2, VLUXSEG3EI16_V }, // 5420 |
| 26126 | { PseudoVLUXSEG3EI16_V_M4_M2_MASK, VLUXSEG3EI16_V }, // 5421 |
| 26127 | { PseudoVLUXSEG3EI16_V_MF2_M1, VLUXSEG3EI16_V }, // 5422 |
| 26128 | { PseudoVLUXSEG3EI16_V_MF2_M1_MASK, VLUXSEG3EI16_V }, // 5423 |
| 26129 | { PseudoVLUXSEG3EI16_V_MF2_M2, VLUXSEG3EI16_V }, // 5424 |
| 26130 | { PseudoVLUXSEG3EI16_V_MF2_M2_MASK, VLUXSEG3EI16_V }, // 5425 |
| 26131 | { PseudoVLUXSEG3EI16_V_MF2_MF2, VLUXSEG3EI16_V }, // 5426 |
| 26132 | { PseudoVLUXSEG3EI16_V_MF2_MF2_MASK, VLUXSEG3EI16_V }, // 5427 |
| 26133 | { PseudoVLUXSEG3EI16_V_MF2_MF4, VLUXSEG3EI16_V }, // 5428 |
| 26134 | { PseudoVLUXSEG3EI16_V_MF2_MF4_MASK, VLUXSEG3EI16_V }, // 5429 |
| 26135 | { PseudoVLUXSEG3EI16_V_MF4_M1, VLUXSEG3EI16_V }, // 5430 |
| 26136 | { PseudoVLUXSEG3EI16_V_MF4_M1_MASK, VLUXSEG3EI16_V }, // 5431 |
| 26137 | { PseudoVLUXSEG3EI16_V_MF4_MF2, VLUXSEG3EI16_V }, // 5432 |
| 26138 | { PseudoVLUXSEG3EI16_V_MF4_MF2_MASK, VLUXSEG3EI16_V }, // 5433 |
| 26139 | { PseudoVLUXSEG3EI16_V_MF4_MF4, VLUXSEG3EI16_V }, // 5434 |
| 26140 | { PseudoVLUXSEG3EI16_V_MF4_MF4_MASK, VLUXSEG3EI16_V }, // 5435 |
| 26141 | { PseudoVLUXSEG3EI16_V_MF4_MF8, VLUXSEG3EI16_V }, // 5436 |
| 26142 | { PseudoVLUXSEG3EI16_V_MF4_MF8_MASK, VLUXSEG3EI16_V }, // 5437 |
| 26143 | { PseudoVLUXSEG3EI32_V_M1_M1, VLUXSEG3EI32_V }, // 5438 |
| 26144 | { PseudoVLUXSEG3EI32_V_M1_M1_MASK, VLUXSEG3EI32_V }, // 5439 |
| 26145 | { PseudoVLUXSEG3EI32_V_M1_M2, VLUXSEG3EI32_V }, // 5440 |
| 26146 | { PseudoVLUXSEG3EI32_V_M1_M2_MASK, VLUXSEG3EI32_V }, // 5441 |
| 26147 | { PseudoVLUXSEG3EI32_V_M1_MF2, VLUXSEG3EI32_V }, // 5442 |
| 26148 | { PseudoVLUXSEG3EI32_V_M1_MF2_MASK, VLUXSEG3EI32_V }, // 5443 |
| 26149 | { PseudoVLUXSEG3EI32_V_M1_MF4, VLUXSEG3EI32_V }, // 5444 |
| 26150 | { PseudoVLUXSEG3EI32_V_M1_MF4_MASK, VLUXSEG3EI32_V }, // 5445 |
| 26151 | { PseudoVLUXSEG3EI32_V_M2_M1, VLUXSEG3EI32_V }, // 5446 |
| 26152 | { PseudoVLUXSEG3EI32_V_M2_M1_MASK, VLUXSEG3EI32_V }, // 5447 |
| 26153 | { PseudoVLUXSEG3EI32_V_M2_M2, VLUXSEG3EI32_V }, // 5448 |
| 26154 | { PseudoVLUXSEG3EI32_V_M2_M2_MASK, VLUXSEG3EI32_V }, // 5449 |
| 26155 | { PseudoVLUXSEG3EI32_V_M2_MF2, VLUXSEG3EI32_V }, // 5450 |
| 26156 | { PseudoVLUXSEG3EI32_V_M2_MF2_MASK, VLUXSEG3EI32_V }, // 5451 |
| 26157 | { PseudoVLUXSEG3EI32_V_M4_M1, VLUXSEG3EI32_V }, // 5452 |
| 26158 | { PseudoVLUXSEG3EI32_V_M4_M1_MASK, VLUXSEG3EI32_V }, // 5453 |
| 26159 | { PseudoVLUXSEG3EI32_V_M4_M2, VLUXSEG3EI32_V }, // 5454 |
| 26160 | { PseudoVLUXSEG3EI32_V_M4_M2_MASK, VLUXSEG3EI32_V }, // 5455 |
| 26161 | { PseudoVLUXSEG3EI32_V_M8_M2, VLUXSEG3EI32_V }, // 5456 |
| 26162 | { PseudoVLUXSEG3EI32_V_M8_M2_MASK, VLUXSEG3EI32_V }, // 5457 |
| 26163 | { PseudoVLUXSEG3EI32_V_MF2_M1, VLUXSEG3EI32_V }, // 5458 |
| 26164 | { PseudoVLUXSEG3EI32_V_MF2_M1_MASK, VLUXSEG3EI32_V }, // 5459 |
| 26165 | { PseudoVLUXSEG3EI32_V_MF2_MF2, VLUXSEG3EI32_V }, // 5460 |
| 26166 | { PseudoVLUXSEG3EI32_V_MF2_MF2_MASK, VLUXSEG3EI32_V }, // 5461 |
| 26167 | { PseudoVLUXSEG3EI32_V_MF2_MF4, VLUXSEG3EI32_V }, // 5462 |
| 26168 | { PseudoVLUXSEG3EI32_V_MF2_MF4_MASK, VLUXSEG3EI32_V }, // 5463 |
| 26169 | { PseudoVLUXSEG3EI32_V_MF2_MF8, VLUXSEG3EI32_V }, // 5464 |
| 26170 | { PseudoVLUXSEG3EI32_V_MF2_MF8_MASK, VLUXSEG3EI32_V }, // 5465 |
| 26171 | { PseudoVLUXSEG3EI64_V_M1_M1, VLUXSEG3EI64_V }, // 5466 |
| 26172 | { PseudoVLUXSEG3EI64_V_M1_M1_MASK, VLUXSEG3EI64_V }, // 5467 |
| 26173 | { PseudoVLUXSEG3EI64_V_M1_MF2, VLUXSEG3EI64_V }, // 5468 |
| 26174 | { PseudoVLUXSEG3EI64_V_M1_MF2_MASK, VLUXSEG3EI64_V }, // 5469 |
| 26175 | { PseudoVLUXSEG3EI64_V_M1_MF4, VLUXSEG3EI64_V }, // 5470 |
| 26176 | { PseudoVLUXSEG3EI64_V_M1_MF4_MASK, VLUXSEG3EI64_V }, // 5471 |
| 26177 | { PseudoVLUXSEG3EI64_V_M1_MF8, VLUXSEG3EI64_V }, // 5472 |
| 26178 | { PseudoVLUXSEG3EI64_V_M1_MF8_MASK, VLUXSEG3EI64_V }, // 5473 |
| 26179 | { PseudoVLUXSEG3EI64_V_M2_M1, VLUXSEG3EI64_V }, // 5474 |
| 26180 | { PseudoVLUXSEG3EI64_V_M2_M1_MASK, VLUXSEG3EI64_V }, // 5475 |
| 26181 | { PseudoVLUXSEG3EI64_V_M2_M2, VLUXSEG3EI64_V }, // 5476 |
| 26182 | { PseudoVLUXSEG3EI64_V_M2_M2_MASK, VLUXSEG3EI64_V }, // 5477 |
| 26183 | { PseudoVLUXSEG3EI64_V_M2_MF2, VLUXSEG3EI64_V }, // 5478 |
| 26184 | { PseudoVLUXSEG3EI64_V_M2_MF2_MASK, VLUXSEG3EI64_V }, // 5479 |
| 26185 | { PseudoVLUXSEG3EI64_V_M2_MF4, VLUXSEG3EI64_V }, // 5480 |
| 26186 | { PseudoVLUXSEG3EI64_V_M2_MF4_MASK, VLUXSEG3EI64_V }, // 5481 |
| 26187 | { PseudoVLUXSEG3EI64_V_M4_M1, VLUXSEG3EI64_V }, // 5482 |
| 26188 | { PseudoVLUXSEG3EI64_V_M4_M1_MASK, VLUXSEG3EI64_V }, // 5483 |
| 26189 | { PseudoVLUXSEG3EI64_V_M4_M2, VLUXSEG3EI64_V }, // 5484 |
| 26190 | { PseudoVLUXSEG3EI64_V_M4_M2_MASK, VLUXSEG3EI64_V }, // 5485 |
| 26191 | { PseudoVLUXSEG3EI64_V_M4_MF2, VLUXSEG3EI64_V }, // 5486 |
| 26192 | { PseudoVLUXSEG3EI64_V_M4_MF2_MASK, VLUXSEG3EI64_V }, // 5487 |
| 26193 | { PseudoVLUXSEG3EI64_V_M8_M1, VLUXSEG3EI64_V }, // 5488 |
| 26194 | { PseudoVLUXSEG3EI64_V_M8_M1_MASK, VLUXSEG3EI64_V }, // 5489 |
| 26195 | { PseudoVLUXSEG3EI64_V_M8_M2, VLUXSEG3EI64_V }, // 5490 |
| 26196 | { PseudoVLUXSEG3EI64_V_M8_M2_MASK, VLUXSEG3EI64_V }, // 5491 |
| 26197 | { PseudoVLUXSEG3EI8_V_M1_M1, VLUXSEG3EI8_V }, // 5492 |
| 26198 | { PseudoVLUXSEG3EI8_V_M1_M1_MASK, VLUXSEG3EI8_V }, // 5493 |
| 26199 | { PseudoVLUXSEG3EI8_V_M1_M2, VLUXSEG3EI8_V }, // 5494 |
| 26200 | { PseudoVLUXSEG3EI8_V_M1_M2_MASK, VLUXSEG3EI8_V }, // 5495 |
| 26201 | { PseudoVLUXSEG3EI8_V_M2_M2, VLUXSEG3EI8_V }, // 5496 |
| 26202 | { PseudoVLUXSEG3EI8_V_M2_M2_MASK, VLUXSEG3EI8_V }, // 5497 |
| 26203 | { PseudoVLUXSEG3EI8_V_MF2_M1, VLUXSEG3EI8_V }, // 5498 |
| 26204 | { PseudoVLUXSEG3EI8_V_MF2_M1_MASK, VLUXSEG3EI8_V }, // 5499 |
| 26205 | { PseudoVLUXSEG3EI8_V_MF2_M2, VLUXSEG3EI8_V }, // 5500 |
| 26206 | { PseudoVLUXSEG3EI8_V_MF2_M2_MASK, VLUXSEG3EI8_V }, // 5501 |
| 26207 | { PseudoVLUXSEG3EI8_V_MF2_MF2, VLUXSEG3EI8_V }, // 5502 |
| 26208 | { PseudoVLUXSEG3EI8_V_MF2_MF2_MASK, VLUXSEG3EI8_V }, // 5503 |
| 26209 | { PseudoVLUXSEG3EI8_V_MF4_M1, VLUXSEG3EI8_V }, // 5504 |
| 26210 | { PseudoVLUXSEG3EI8_V_MF4_M1_MASK, VLUXSEG3EI8_V }, // 5505 |
| 26211 | { PseudoVLUXSEG3EI8_V_MF4_M2, VLUXSEG3EI8_V }, // 5506 |
| 26212 | { PseudoVLUXSEG3EI8_V_MF4_M2_MASK, VLUXSEG3EI8_V }, // 5507 |
| 26213 | { PseudoVLUXSEG3EI8_V_MF4_MF2, VLUXSEG3EI8_V }, // 5508 |
| 26214 | { PseudoVLUXSEG3EI8_V_MF4_MF2_MASK, VLUXSEG3EI8_V }, // 5509 |
| 26215 | { PseudoVLUXSEG3EI8_V_MF4_MF4, VLUXSEG3EI8_V }, // 5510 |
| 26216 | { PseudoVLUXSEG3EI8_V_MF4_MF4_MASK, VLUXSEG3EI8_V }, // 5511 |
| 26217 | { PseudoVLUXSEG3EI8_V_MF8_M1, VLUXSEG3EI8_V }, // 5512 |
| 26218 | { PseudoVLUXSEG3EI8_V_MF8_M1_MASK, VLUXSEG3EI8_V }, // 5513 |
| 26219 | { PseudoVLUXSEG3EI8_V_MF8_MF2, VLUXSEG3EI8_V }, // 5514 |
| 26220 | { PseudoVLUXSEG3EI8_V_MF8_MF2_MASK, VLUXSEG3EI8_V }, // 5515 |
| 26221 | { PseudoVLUXSEG3EI8_V_MF8_MF4, VLUXSEG3EI8_V }, // 5516 |
| 26222 | { PseudoVLUXSEG3EI8_V_MF8_MF4_MASK, VLUXSEG3EI8_V }, // 5517 |
| 26223 | { PseudoVLUXSEG3EI8_V_MF8_MF8, VLUXSEG3EI8_V }, // 5518 |
| 26224 | { PseudoVLUXSEG3EI8_V_MF8_MF8_MASK, VLUXSEG3EI8_V }, // 5519 |
| 26225 | { PseudoVLUXSEG4EI16_V_M1_M1, VLUXSEG4EI16_V }, // 5520 |
| 26226 | { PseudoVLUXSEG4EI16_V_M1_M1_MASK, VLUXSEG4EI16_V }, // 5521 |
| 26227 | { PseudoVLUXSEG4EI16_V_M1_M2, VLUXSEG4EI16_V }, // 5522 |
| 26228 | { PseudoVLUXSEG4EI16_V_M1_M2_MASK, VLUXSEG4EI16_V }, // 5523 |
| 26229 | { PseudoVLUXSEG4EI16_V_M1_MF2, VLUXSEG4EI16_V }, // 5524 |
| 26230 | { PseudoVLUXSEG4EI16_V_M1_MF2_MASK, VLUXSEG4EI16_V }, // 5525 |
| 26231 | { PseudoVLUXSEG4EI16_V_M2_M1, VLUXSEG4EI16_V }, // 5526 |
| 26232 | { PseudoVLUXSEG4EI16_V_M2_M1_MASK, VLUXSEG4EI16_V }, // 5527 |
| 26233 | { PseudoVLUXSEG4EI16_V_M2_M2, VLUXSEG4EI16_V }, // 5528 |
| 26234 | { PseudoVLUXSEG4EI16_V_M2_M2_MASK, VLUXSEG4EI16_V }, // 5529 |
| 26235 | { PseudoVLUXSEG4EI16_V_M4_M2, VLUXSEG4EI16_V }, // 5530 |
| 26236 | { PseudoVLUXSEG4EI16_V_M4_M2_MASK, VLUXSEG4EI16_V }, // 5531 |
| 26237 | { PseudoVLUXSEG4EI16_V_MF2_M1, VLUXSEG4EI16_V }, // 5532 |
| 26238 | { PseudoVLUXSEG4EI16_V_MF2_M1_MASK, VLUXSEG4EI16_V }, // 5533 |
| 26239 | { PseudoVLUXSEG4EI16_V_MF2_M2, VLUXSEG4EI16_V }, // 5534 |
| 26240 | { PseudoVLUXSEG4EI16_V_MF2_M2_MASK, VLUXSEG4EI16_V }, // 5535 |
| 26241 | { PseudoVLUXSEG4EI16_V_MF2_MF2, VLUXSEG4EI16_V }, // 5536 |
| 26242 | { PseudoVLUXSEG4EI16_V_MF2_MF2_MASK, VLUXSEG4EI16_V }, // 5537 |
| 26243 | { PseudoVLUXSEG4EI16_V_MF2_MF4, VLUXSEG4EI16_V }, // 5538 |
| 26244 | { PseudoVLUXSEG4EI16_V_MF2_MF4_MASK, VLUXSEG4EI16_V }, // 5539 |
| 26245 | { PseudoVLUXSEG4EI16_V_MF4_M1, VLUXSEG4EI16_V }, // 5540 |
| 26246 | { PseudoVLUXSEG4EI16_V_MF4_M1_MASK, VLUXSEG4EI16_V }, // 5541 |
| 26247 | { PseudoVLUXSEG4EI16_V_MF4_MF2, VLUXSEG4EI16_V }, // 5542 |
| 26248 | { PseudoVLUXSEG4EI16_V_MF4_MF2_MASK, VLUXSEG4EI16_V }, // 5543 |
| 26249 | { PseudoVLUXSEG4EI16_V_MF4_MF4, VLUXSEG4EI16_V }, // 5544 |
| 26250 | { PseudoVLUXSEG4EI16_V_MF4_MF4_MASK, VLUXSEG4EI16_V }, // 5545 |
| 26251 | { PseudoVLUXSEG4EI16_V_MF4_MF8, VLUXSEG4EI16_V }, // 5546 |
| 26252 | { PseudoVLUXSEG4EI16_V_MF4_MF8_MASK, VLUXSEG4EI16_V }, // 5547 |
| 26253 | { PseudoVLUXSEG4EI32_V_M1_M1, VLUXSEG4EI32_V }, // 5548 |
| 26254 | { PseudoVLUXSEG4EI32_V_M1_M1_MASK, VLUXSEG4EI32_V }, // 5549 |
| 26255 | { PseudoVLUXSEG4EI32_V_M1_M2, VLUXSEG4EI32_V }, // 5550 |
| 26256 | { PseudoVLUXSEG4EI32_V_M1_M2_MASK, VLUXSEG4EI32_V }, // 5551 |
| 26257 | { PseudoVLUXSEG4EI32_V_M1_MF2, VLUXSEG4EI32_V }, // 5552 |
| 26258 | { PseudoVLUXSEG4EI32_V_M1_MF2_MASK, VLUXSEG4EI32_V }, // 5553 |
| 26259 | { PseudoVLUXSEG4EI32_V_M1_MF4, VLUXSEG4EI32_V }, // 5554 |
| 26260 | { PseudoVLUXSEG4EI32_V_M1_MF4_MASK, VLUXSEG4EI32_V }, // 5555 |
| 26261 | { PseudoVLUXSEG4EI32_V_M2_M1, VLUXSEG4EI32_V }, // 5556 |
| 26262 | { PseudoVLUXSEG4EI32_V_M2_M1_MASK, VLUXSEG4EI32_V }, // 5557 |
| 26263 | { PseudoVLUXSEG4EI32_V_M2_M2, VLUXSEG4EI32_V }, // 5558 |
| 26264 | { PseudoVLUXSEG4EI32_V_M2_M2_MASK, VLUXSEG4EI32_V }, // 5559 |
| 26265 | { PseudoVLUXSEG4EI32_V_M2_MF2, VLUXSEG4EI32_V }, // 5560 |
| 26266 | { PseudoVLUXSEG4EI32_V_M2_MF2_MASK, VLUXSEG4EI32_V }, // 5561 |
| 26267 | { PseudoVLUXSEG4EI32_V_M4_M1, VLUXSEG4EI32_V }, // 5562 |
| 26268 | { PseudoVLUXSEG4EI32_V_M4_M1_MASK, VLUXSEG4EI32_V }, // 5563 |
| 26269 | { PseudoVLUXSEG4EI32_V_M4_M2, VLUXSEG4EI32_V }, // 5564 |
| 26270 | { PseudoVLUXSEG4EI32_V_M4_M2_MASK, VLUXSEG4EI32_V }, // 5565 |
| 26271 | { PseudoVLUXSEG4EI32_V_M8_M2, VLUXSEG4EI32_V }, // 5566 |
| 26272 | { PseudoVLUXSEG4EI32_V_M8_M2_MASK, VLUXSEG4EI32_V }, // 5567 |
| 26273 | { PseudoVLUXSEG4EI32_V_MF2_M1, VLUXSEG4EI32_V }, // 5568 |
| 26274 | { PseudoVLUXSEG4EI32_V_MF2_M1_MASK, VLUXSEG4EI32_V }, // 5569 |
| 26275 | { PseudoVLUXSEG4EI32_V_MF2_MF2, VLUXSEG4EI32_V }, // 5570 |
| 26276 | { PseudoVLUXSEG4EI32_V_MF2_MF2_MASK, VLUXSEG4EI32_V }, // 5571 |
| 26277 | { PseudoVLUXSEG4EI32_V_MF2_MF4, VLUXSEG4EI32_V }, // 5572 |
| 26278 | { PseudoVLUXSEG4EI32_V_MF2_MF4_MASK, VLUXSEG4EI32_V }, // 5573 |
| 26279 | { PseudoVLUXSEG4EI32_V_MF2_MF8, VLUXSEG4EI32_V }, // 5574 |
| 26280 | { PseudoVLUXSEG4EI32_V_MF2_MF8_MASK, VLUXSEG4EI32_V }, // 5575 |
| 26281 | { PseudoVLUXSEG4EI64_V_M1_M1, VLUXSEG4EI64_V }, // 5576 |
| 26282 | { PseudoVLUXSEG4EI64_V_M1_M1_MASK, VLUXSEG4EI64_V }, // 5577 |
| 26283 | { PseudoVLUXSEG4EI64_V_M1_MF2, VLUXSEG4EI64_V }, // 5578 |
| 26284 | { PseudoVLUXSEG4EI64_V_M1_MF2_MASK, VLUXSEG4EI64_V }, // 5579 |
| 26285 | { PseudoVLUXSEG4EI64_V_M1_MF4, VLUXSEG4EI64_V }, // 5580 |
| 26286 | { PseudoVLUXSEG4EI64_V_M1_MF4_MASK, VLUXSEG4EI64_V }, // 5581 |
| 26287 | { PseudoVLUXSEG4EI64_V_M1_MF8, VLUXSEG4EI64_V }, // 5582 |
| 26288 | { PseudoVLUXSEG4EI64_V_M1_MF8_MASK, VLUXSEG4EI64_V }, // 5583 |
| 26289 | { PseudoVLUXSEG4EI64_V_M2_M1, VLUXSEG4EI64_V }, // 5584 |
| 26290 | { PseudoVLUXSEG4EI64_V_M2_M1_MASK, VLUXSEG4EI64_V }, // 5585 |
| 26291 | { PseudoVLUXSEG4EI64_V_M2_M2, VLUXSEG4EI64_V }, // 5586 |
| 26292 | { PseudoVLUXSEG4EI64_V_M2_M2_MASK, VLUXSEG4EI64_V }, // 5587 |
| 26293 | { PseudoVLUXSEG4EI64_V_M2_MF2, VLUXSEG4EI64_V }, // 5588 |
| 26294 | { PseudoVLUXSEG4EI64_V_M2_MF2_MASK, VLUXSEG4EI64_V }, // 5589 |
| 26295 | { PseudoVLUXSEG4EI64_V_M2_MF4, VLUXSEG4EI64_V }, // 5590 |
| 26296 | { PseudoVLUXSEG4EI64_V_M2_MF4_MASK, VLUXSEG4EI64_V }, // 5591 |
| 26297 | { PseudoVLUXSEG4EI64_V_M4_M1, VLUXSEG4EI64_V }, // 5592 |
| 26298 | { PseudoVLUXSEG4EI64_V_M4_M1_MASK, VLUXSEG4EI64_V }, // 5593 |
| 26299 | { PseudoVLUXSEG4EI64_V_M4_M2, VLUXSEG4EI64_V }, // 5594 |
| 26300 | { PseudoVLUXSEG4EI64_V_M4_M2_MASK, VLUXSEG4EI64_V }, // 5595 |
| 26301 | { PseudoVLUXSEG4EI64_V_M4_MF2, VLUXSEG4EI64_V }, // 5596 |
| 26302 | { PseudoVLUXSEG4EI64_V_M4_MF2_MASK, VLUXSEG4EI64_V }, // 5597 |
| 26303 | { PseudoVLUXSEG4EI64_V_M8_M1, VLUXSEG4EI64_V }, // 5598 |
| 26304 | { PseudoVLUXSEG4EI64_V_M8_M1_MASK, VLUXSEG4EI64_V }, // 5599 |
| 26305 | { PseudoVLUXSEG4EI64_V_M8_M2, VLUXSEG4EI64_V }, // 5600 |
| 26306 | { PseudoVLUXSEG4EI64_V_M8_M2_MASK, VLUXSEG4EI64_V }, // 5601 |
| 26307 | { PseudoVLUXSEG4EI8_V_M1_M1, VLUXSEG4EI8_V }, // 5602 |
| 26308 | { PseudoVLUXSEG4EI8_V_M1_M1_MASK, VLUXSEG4EI8_V }, // 5603 |
| 26309 | { PseudoVLUXSEG4EI8_V_M1_M2, VLUXSEG4EI8_V }, // 5604 |
| 26310 | { PseudoVLUXSEG4EI8_V_M1_M2_MASK, VLUXSEG4EI8_V }, // 5605 |
| 26311 | { PseudoVLUXSEG4EI8_V_M2_M2, VLUXSEG4EI8_V }, // 5606 |
| 26312 | { PseudoVLUXSEG4EI8_V_M2_M2_MASK, VLUXSEG4EI8_V }, // 5607 |
| 26313 | { PseudoVLUXSEG4EI8_V_MF2_M1, VLUXSEG4EI8_V }, // 5608 |
| 26314 | { PseudoVLUXSEG4EI8_V_MF2_M1_MASK, VLUXSEG4EI8_V }, // 5609 |
| 26315 | { PseudoVLUXSEG4EI8_V_MF2_M2, VLUXSEG4EI8_V }, // 5610 |
| 26316 | { PseudoVLUXSEG4EI8_V_MF2_M2_MASK, VLUXSEG4EI8_V }, // 5611 |
| 26317 | { PseudoVLUXSEG4EI8_V_MF2_MF2, VLUXSEG4EI8_V }, // 5612 |
| 26318 | { PseudoVLUXSEG4EI8_V_MF2_MF2_MASK, VLUXSEG4EI8_V }, // 5613 |
| 26319 | { PseudoVLUXSEG4EI8_V_MF4_M1, VLUXSEG4EI8_V }, // 5614 |
| 26320 | { PseudoVLUXSEG4EI8_V_MF4_M1_MASK, VLUXSEG4EI8_V }, // 5615 |
| 26321 | { PseudoVLUXSEG4EI8_V_MF4_M2, VLUXSEG4EI8_V }, // 5616 |
| 26322 | { PseudoVLUXSEG4EI8_V_MF4_M2_MASK, VLUXSEG4EI8_V }, // 5617 |
| 26323 | { PseudoVLUXSEG4EI8_V_MF4_MF2, VLUXSEG4EI8_V }, // 5618 |
| 26324 | { PseudoVLUXSEG4EI8_V_MF4_MF2_MASK, VLUXSEG4EI8_V }, // 5619 |
| 26325 | { PseudoVLUXSEG4EI8_V_MF4_MF4, VLUXSEG4EI8_V }, // 5620 |
| 26326 | { PseudoVLUXSEG4EI8_V_MF4_MF4_MASK, VLUXSEG4EI8_V }, // 5621 |
| 26327 | { PseudoVLUXSEG4EI8_V_MF8_M1, VLUXSEG4EI8_V }, // 5622 |
| 26328 | { PseudoVLUXSEG4EI8_V_MF8_M1_MASK, VLUXSEG4EI8_V }, // 5623 |
| 26329 | { PseudoVLUXSEG4EI8_V_MF8_MF2, VLUXSEG4EI8_V }, // 5624 |
| 26330 | { PseudoVLUXSEG4EI8_V_MF8_MF2_MASK, VLUXSEG4EI8_V }, // 5625 |
| 26331 | { PseudoVLUXSEG4EI8_V_MF8_MF4, VLUXSEG4EI8_V }, // 5626 |
| 26332 | { PseudoVLUXSEG4EI8_V_MF8_MF4_MASK, VLUXSEG4EI8_V }, // 5627 |
| 26333 | { PseudoVLUXSEG4EI8_V_MF8_MF8, VLUXSEG4EI8_V }, // 5628 |
| 26334 | { PseudoVLUXSEG4EI8_V_MF8_MF8_MASK, VLUXSEG4EI8_V }, // 5629 |
| 26335 | { PseudoVLUXSEG5EI16_V_M1_M1, VLUXSEG5EI16_V }, // 5630 |
| 26336 | { PseudoVLUXSEG5EI16_V_M1_M1_MASK, VLUXSEG5EI16_V }, // 5631 |
| 26337 | { PseudoVLUXSEG5EI16_V_M1_MF2, VLUXSEG5EI16_V }, // 5632 |
| 26338 | { PseudoVLUXSEG5EI16_V_M1_MF2_MASK, VLUXSEG5EI16_V }, // 5633 |
| 26339 | { PseudoVLUXSEG5EI16_V_M2_M1, VLUXSEG5EI16_V }, // 5634 |
| 26340 | { PseudoVLUXSEG5EI16_V_M2_M1_MASK, VLUXSEG5EI16_V }, // 5635 |
| 26341 | { PseudoVLUXSEG5EI16_V_MF2_M1, VLUXSEG5EI16_V }, // 5636 |
| 26342 | { PseudoVLUXSEG5EI16_V_MF2_M1_MASK, VLUXSEG5EI16_V }, // 5637 |
| 26343 | { PseudoVLUXSEG5EI16_V_MF2_MF2, VLUXSEG5EI16_V }, // 5638 |
| 26344 | { PseudoVLUXSEG5EI16_V_MF2_MF2_MASK, VLUXSEG5EI16_V }, // 5639 |
| 26345 | { PseudoVLUXSEG5EI16_V_MF2_MF4, VLUXSEG5EI16_V }, // 5640 |
| 26346 | { PseudoVLUXSEG5EI16_V_MF2_MF4_MASK, VLUXSEG5EI16_V }, // 5641 |
| 26347 | { PseudoVLUXSEG5EI16_V_MF4_M1, VLUXSEG5EI16_V }, // 5642 |
| 26348 | { PseudoVLUXSEG5EI16_V_MF4_M1_MASK, VLUXSEG5EI16_V }, // 5643 |
| 26349 | { PseudoVLUXSEG5EI16_V_MF4_MF2, VLUXSEG5EI16_V }, // 5644 |
| 26350 | { PseudoVLUXSEG5EI16_V_MF4_MF2_MASK, VLUXSEG5EI16_V }, // 5645 |
| 26351 | { PseudoVLUXSEG5EI16_V_MF4_MF4, VLUXSEG5EI16_V }, // 5646 |
| 26352 | { PseudoVLUXSEG5EI16_V_MF4_MF4_MASK, VLUXSEG5EI16_V }, // 5647 |
| 26353 | { PseudoVLUXSEG5EI16_V_MF4_MF8, VLUXSEG5EI16_V }, // 5648 |
| 26354 | { PseudoVLUXSEG5EI16_V_MF4_MF8_MASK, VLUXSEG5EI16_V }, // 5649 |
| 26355 | { PseudoVLUXSEG5EI32_V_M1_M1, VLUXSEG5EI32_V }, // 5650 |
| 26356 | { PseudoVLUXSEG5EI32_V_M1_M1_MASK, VLUXSEG5EI32_V }, // 5651 |
| 26357 | { PseudoVLUXSEG5EI32_V_M1_MF2, VLUXSEG5EI32_V }, // 5652 |
| 26358 | { PseudoVLUXSEG5EI32_V_M1_MF2_MASK, VLUXSEG5EI32_V }, // 5653 |
| 26359 | { PseudoVLUXSEG5EI32_V_M1_MF4, VLUXSEG5EI32_V }, // 5654 |
| 26360 | { PseudoVLUXSEG5EI32_V_M1_MF4_MASK, VLUXSEG5EI32_V }, // 5655 |
| 26361 | { PseudoVLUXSEG5EI32_V_M2_M1, VLUXSEG5EI32_V }, // 5656 |
| 26362 | { PseudoVLUXSEG5EI32_V_M2_M1_MASK, VLUXSEG5EI32_V }, // 5657 |
| 26363 | { PseudoVLUXSEG5EI32_V_M2_MF2, VLUXSEG5EI32_V }, // 5658 |
| 26364 | { PseudoVLUXSEG5EI32_V_M2_MF2_MASK, VLUXSEG5EI32_V }, // 5659 |
| 26365 | { PseudoVLUXSEG5EI32_V_M4_M1, VLUXSEG5EI32_V }, // 5660 |
| 26366 | { PseudoVLUXSEG5EI32_V_M4_M1_MASK, VLUXSEG5EI32_V }, // 5661 |
| 26367 | { PseudoVLUXSEG5EI32_V_MF2_M1, VLUXSEG5EI32_V }, // 5662 |
| 26368 | { PseudoVLUXSEG5EI32_V_MF2_M1_MASK, VLUXSEG5EI32_V }, // 5663 |
| 26369 | { PseudoVLUXSEG5EI32_V_MF2_MF2, VLUXSEG5EI32_V }, // 5664 |
| 26370 | { PseudoVLUXSEG5EI32_V_MF2_MF2_MASK, VLUXSEG5EI32_V }, // 5665 |
| 26371 | { PseudoVLUXSEG5EI32_V_MF2_MF4, VLUXSEG5EI32_V }, // 5666 |
| 26372 | { PseudoVLUXSEG5EI32_V_MF2_MF4_MASK, VLUXSEG5EI32_V }, // 5667 |
| 26373 | { PseudoVLUXSEG5EI32_V_MF2_MF8, VLUXSEG5EI32_V }, // 5668 |
| 26374 | { PseudoVLUXSEG5EI32_V_MF2_MF8_MASK, VLUXSEG5EI32_V }, // 5669 |
| 26375 | { PseudoVLUXSEG5EI64_V_M1_M1, VLUXSEG5EI64_V }, // 5670 |
| 26376 | { PseudoVLUXSEG5EI64_V_M1_M1_MASK, VLUXSEG5EI64_V }, // 5671 |
| 26377 | { PseudoVLUXSEG5EI64_V_M1_MF2, VLUXSEG5EI64_V }, // 5672 |
| 26378 | { PseudoVLUXSEG5EI64_V_M1_MF2_MASK, VLUXSEG5EI64_V }, // 5673 |
| 26379 | { PseudoVLUXSEG5EI64_V_M1_MF4, VLUXSEG5EI64_V }, // 5674 |
| 26380 | { PseudoVLUXSEG5EI64_V_M1_MF4_MASK, VLUXSEG5EI64_V }, // 5675 |
| 26381 | { PseudoVLUXSEG5EI64_V_M1_MF8, VLUXSEG5EI64_V }, // 5676 |
| 26382 | { PseudoVLUXSEG5EI64_V_M1_MF8_MASK, VLUXSEG5EI64_V }, // 5677 |
| 26383 | { PseudoVLUXSEG5EI64_V_M2_M1, VLUXSEG5EI64_V }, // 5678 |
| 26384 | { PseudoVLUXSEG5EI64_V_M2_M1_MASK, VLUXSEG5EI64_V }, // 5679 |
| 26385 | { PseudoVLUXSEG5EI64_V_M2_MF2, VLUXSEG5EI64_V }, // 5680 |
| 26386 | { PseudoVLUXSEG5EI64_V_M2_MF2_MASK, VLUXSEG5EI64_V }, // 5681 |
| 26387 | { PseudoVLUXSEG5EI64_V_M2_MF4, VLUXSEG5EI64_V }, // 5682 |
| 26388 | { PseudoVLUXSEG5EI64_V_M2_MF4_MASK, VLUXSEG5EI64_V }, // 5683 |
| 26389 | { PseudoVLUXSEG5EI64_V_M4_M1, VLUXSEG5EI64_V }, // 5684 |
| 26390 | { PseudoVLUXSEG5EI64_V_M4_M1_MASK, VLUXSEG5EI64_V }, // 5685 |
| 26391 | { PseudoVLUXSEG5EI64_V_M4_MF2, VLUXSEG5EI64_V }, // 5686 |
| 26392 | { PseudoVLUXSEG5EI64_V_M4_MF2_MASK, VLUXSEG5EI64_V }, // 5687 |
| 26393 | { PseudoVLUXSEG5EI64_V_M8_M1, VLUXSEG5EI64_V }, // 5688 |
| 26394 | { PseudoVLUXSEG5EI64_V_M8_M1_MASK, VLUXSEG5EI64_V }, // 5689 |
| 26395 | { PseudoVLUXSEG5EI8_V_M1_M1, VLUXSEG5EI8_V }, // 5690 |
| 26396 | { PseudoVLUXSEG5EI8_V_M1_M1_MASK, VLUXSEG5EI8_V }, // 5691 |
| 26397 | { PseudoVLUXSEG5EI8_V_MF2_M1, VLUXSEG5EI8_V }, // 5692 |
| 26398 | { PseudoVLUXSEG5EI8_V_MF2_M1_MASK, VLUXSEG5EI8_V }, // 5693 |
| 26399 | { PseudoVLUXSEG5EI8_V_MF2_MF2, VLUXSEG5EI8_V }, // 5694 |
| 26400 | { PseudoVLUXSEG5EI8_V_MF2_MF2_MASK, VLUXSEG5EI8_V }, // 5695 |
| 26401 | { PseudoVLUXSEG5EI8_V_MF4_M1, VLUXSEG5EI8_V }, // 5696 |
| 26402 | { PseudoVLUXSEG5EI8_V_MF4_M1_MASK, VLUXSEG5EI8_V }, // 5697 |
| 26403 | { PseudoVLUXSEG5EI8_V_MF4_MF2, VLUXSEG5EI8_V }, // 5698 |
| 26404 | { PseudoVLUXSEG5EI8_V_MF4_MF2_MASK, VLUXSEG5EI8_V }, // 5699 |
| 26405 | { PseudoVLUXSEG5EI8_V_MF4_MF4, VLUXSEG5EI8_V }, // 5700 |
| 26406 | { PseudoVLUXSEG5EI8_V_MF4_MF4_MASK, VLUXSEG5EI8_V }, // 5701 |
| 26407 | { PseudoVLUXSEG5EI8_V_MF8_M1, VLUXSEG5EI8_V }, // 5702 |
| 26408 | { PseudoVLUXSEG5EI8_V_MF8_M1_MASK, VLUXSEG5EI8_V }, // 5703 |
| 26409 | { PseudoVLUXSEG5EI8_V_MF8_MF2, VLUXSEG5EI8_V }, // 5704 |
| 26410 | { PseudoVLUXSEG5EI8_V_MF8_MF2_MASK, VLUXSEG5EI8_V }, // 5705 |
| 26411 | { PseudoVLUXSEG5EI8_V_MF8_MF4, VLUXSEG5EI8_V }, // 5706 |
| 26412 | { PseudoVLUXSEG5EI8_V_MF8_MF4_MASK, VLUXSEG5EI8_V }, // 5707 |
| 26413 | { PseudoVLUXSEG5EI8_V_MF8_MF8, VLUXSEG5EI8_V }, // 5708 |
| 26414 | { PseudoVLUXSEG5EI8_V_MF8_MF8_MASK, VLUXSEG5EI8_V }, // 5709 |
| 26415 | { PseudoVLUXSEG6EI16_V_M1_M1, VLUXSEG6EI16_V }, // 5710 |
| 26416 | { PseudoVLUXSEG6EI16_V_M1_M1_MASK, VLUXSEG6EI16_V }, // 5711 |
| 26417 | { PseudoVLUXSEG6EI16_V_M1_MF2, VLUXSEG6EI16_V }, // 5712 |
| 26418 | { PseudoVLUXSEG6EI16_V_M1_MF2_MASK, VLUXSEG6EI16_V }, // 5713 |
| 26419 | { PseudoVLUXSEG6EI16_V_M2_M1, VLUXSEG6EI16_V }, // 5714 |
| 26420 | { PseudoVLUXSEG6EI16_V_M2_M1_MASK, VLUXSEG6EI16_V }, // 5715 |
| 26421 | { PseudoVLUXSEG6EI16_V_MF2_M1, VLUXSEG6EI16_V }, // 5716 |
| 26422 | { PseudoVLUXSEG6EI16_V_MF2_M1_MASK, VLUXSEG6EI16_V }, // 5717 |
| 26423 | { PseudoVLUXSEG6EI16_V_MF2_MF2, VLUXSEG6EI16_V }, // 5718 |
| 26424 | { PseudoVLUXSEG6EI16_V_MF2_MF2_MASK, VLUXSEG6EI16_V }, // 5719 |
| 26425 | { PseudoVLUXSEG6EI16_V_MF2_MF4, VLUXSEG6EI16_V }, // 5720 |
| 26426 | { PseudoVLUXSEG6EI16_V_MF2_MF4_MASK, VLUXSEG6EI16_V }, // 5721 |
| 26427 | { PseudoVLUXSEG6EI16_V_MF4_M1, VLUXSEG6EI16_V }, // 5722 |
| 26428 | { PseudoVLUXSEG6EI16_V_MF4_M1_MASK, VLUXSEG6EI16_V }, // 5723 |
| 26429 | { PseudoVLUXSEG6EI16_V_MF4_MF2, VLUXSEG6EI16_V }, // 5724 |
| 26430 | { PseudoVLUXSEG6EI16_V_MF4_MF2_MASK, VLUXSEG6EI16_V }, // 5725 |
| 26431 | { PseudoVLUXSEG6EI16_V_MF4_MF4, VLUXSEG6EI16_V }, // 5726 |
| 26432 | { PseudoVLUXSEG6EI16_V_MF4_MF4_MASK, VLUXSEG6EI16_V }, // 5727 |
| 26433 | { PseudoVLUXSEG6EI16_V_MF4_MF8, VLUXSEG6EI16_V }, // 5728 |
| 26434 | { PseudoVLUXSEG6EI16_V_MF4_MF8_MASK, VLUXSEG6EI16_V }, // 5729 |
| 26435 | { PseudoVLUXSEG6EI32_V_M1_M1, VLUXSEG6EI32_V }, // 5730 |
| 26436 | { PseudoVLUXSEG6EI32_V_M1_M1_MASK, VLUXSEG6EI32_V }, // 5731 |
| 26437 | { PseudoVLUXSEG6EI32_V_M1_MF2, VLUXSEG6EI32_V }, // 5732 |
| 26438 | { PseudoVLUXSEG6EI32_V_M1_MF2_MASK, VLUXSEG6EI32_V }, // 5733 |
| 26439 | { PseudoVLUXSEG6EI32_V_M1_MF4, VLUXSEG6EI32_V }, // 5734 |
| 26440 | { PseudoVLUXSEG6EI32_V_M1_MF4_MASK, VLUXSEG6EI32_V }, // 5735 |
| 26441 | { PseudoVLUXSEG6EI32_V_M2_M1, VLUXSEG6EI32_V }, // 5736 |
| 26442 | { PseudoVLUXSEG6EI32_V_M2_M1_MASK, VLUXSEG6EI32_V }, // 5737 |
| 26443 | { PseudoVLUXSEG6EI32_V_M2_MF2, VLUXSEG6EI32_V }, // 5738 |
| 26444 | { PseudoVLUXSEG6EI32_V_M2_MF2_MASK, VLUXSEG6EI32_V }, // 5739 |
| 26445 | { PseudoVLUXSEG6EI32_V_M4_M1, VLUXSEG6EI32_V }, // 5740 |
| 26446 | { PseudoVLUXSEG6EI32_V_M4_M1_MASK, VLUXSEG6EI32_V }, // 5741 |
| 26447 | { PseudoVLUXSEG6EI32_V_MF2_M1, VLUXSEG6EI32_V }, // 5742 |
| 26448 | { PseudoVLUXSEG6EI32_V_MF2_M1_MASK, VLUXSEG6EI32_V }, // 5743 |
| 26449 | { PseudoVLUXSEG6EI32_V_MF2_MF2, VLUXSEG6EI32_V }, // 5744 |
| 26450 | { PseudoVLUXSEG6EI32_V_MF2_MF2_MASK, VLUXSEG6EI32_V }, // 5745 |
| 26451 | { PseudoVLUXSEG6EI32_V_MF2_MF4, VLUXSEG6EI32_V }, // 5746 |
| 26452 | { PseudoVLUXSEG6EI32_V_MF2_MF4_MASK, VLUXSEG6EI32_V }, // 5747 |
| 26453 | { PseudoVLUXSEG6EI32_V_MF2_MF8, VLUXSEG6EI32_V }, // 5748 |
| 26454 | { PseudoVLUXSEG6EI32_V_MF2_MF8_MASK, VLUXSEG6EI32_V }, // 5749 |
| 26455 | { PseudoVLUXSEG6EI64_V_M1_M1, VLUXSEG6EI64_V }, // 5750 |
| 26456 | { PseudoVLUXSEG6EI64_V_M1_M1_MASK, VLUXSEG6EI64_V }, // 5751 |
| 26457 | { PseudoVLUXSEG6EI64_V_M1_MF2, VLUXSEG6EI64_V }, // 5752 |
| 26458 | { PseudoVLUXSEG6EI64_V_M1_MF2_MASK, VLUXSEG6EI64_V }, // 5753 |
| 26459 | { PseudoVLUXSEG6EI64_V_M1_MF4, VLUXSEG6EI64_V }, // 5754 |
| 26460 | { PseudoVLUXSEG6EI64_V_M1_MF4_MASK, VLUXSEG6EI64_V }, // 5755 |
| 26461 | { PseudoVLUXSEG6EI64_V_M1_MF8, VLUXSEG6EI64_V }, // 5756 |
| 26462 | { PseudoVLUXSEG6EI64_V_M1_MF8_MASK, VLUXSEG6EI64_V }, // 5757 |
| 26463 | { PseudoVLUXSEG6EI64_V_M2_M1, VLUXSEG6EI64_V }, // 5758 |
| 26464 | { PseudoVLUXSEG6EI64_V_M2_M1_MASK, VLUXSEG6EI64_V }, // 5759 |
| 26465 | { PseudoVLUXSEG6EI64_V_M2_MF2, VLUXSEG6EI64_V }, // 5760 |
| 26466 | { PseudoVLUXSEG6EI64_V_M2_MF2_MASK, VLUXSEG6EI64_V }, // 5761 |
| 26467 | { PseudoVLUXSEG6EI64_V_M2_MF4, VLUXSEG6EI64_V }, // 5762 |
| 26468 | { PseudoVLUXSEG6EI64_V_M2_MF4_MASK, VLUXSEG6EI64_V }, // 5763 |
| 26469 | { PseudoVLUXSEG6EI64_V_M4_M1, VLUXSEG6EI64_V }, // 5764 |
| 26470 | { PseudoVLUXSEG6EI64_V_M4_M1_MASK, VLUXSEG6EI64_V }, // 5765 |
| 26471 | { PseudoVLUXSEG6EI64_V_M4_MF2, VLUXSEG6EI64_V }, // 5766 |
| 26472 | { PseudoVLUXSEG6EI64_V_M4_MF2_MASK, VLUXSEG6EI64_V }, // 5767 |
| 26473 | { PseudoVLUXSEG6EI64_V_M8_M1, VLUXSEG6EI64_V }, // 5768 |
| 26474 | { PseudoVLUXSEG6EI64_V_M8_M1_MASK, VLUXSEG6EI64_V }, // 5769 |
| 26475 | { PseudoVLUXSEG6EI8_V_M1_M1, VLUXSEG6EI8_V }, // 5770 |
| 26476 | { PseudoVLUXSEG6EI8_V_M1_M1_MASK, VLUXSEG6EI8_V }, // 5771 |
| 26477 | { PseudoVLUXSEG6EI8_V_MF2_M1, VLUXSEG6EI8_V }, // 5772 |
| 26478 | { PseudoVLUXSEG6EI8_V_MF2_M1_MASK, VLUXSEG6EI8_V }, // 5773 |
| 26479 | { PseudoVLUXSEG6EI8_V_MF2_MF2, VLUXSEG6EI8_V }, // 5774 |
| 26480 | { PseudoVLUXSEG6EI8_V_MF2_MF2_MASK, VLUXSEG6EI8_V }, // 5775 |
| 26481 | { PseudoVLUXSEG6EI8_V_MF4_M1, VLUXSEG6EI8_V }, // 5776 |
| 26482 | { PseudoVLUXSEG6EI8_V_MF4_M1_MASK, VLUXSEG6EI8_V }, // 5777 |
| 26483 | { PseudoVLUXSEG6EI8_V_MF4_MF2, VLUXSEG6EI8_V }, // 5778 |
| 26484 | { PseudoVLUXSEG6EI8_V_MF4_MF2_MASK, VLUXSEG6EI8_V }, // 5779 |
| 26485 | { PseudoVLUXSEG6EI8_V_MF4_MF4, VLUXSEG6EI8_V }, // 5780 |
| 26486 | { PseudoVLUXSEG6EI8_V_MF4_MF4_MASK, VLUXSEG6EI8_V }, // 5781 |
| 26487 | { PseudoVLUXSEG6EI8_V_MF8_M1, VLUXSEG6EI8_V }, // 5782 |
| 26488 | { PseudoVLUXSEG6EI8_V_MF8_M1_MASK, VLUXSEG6EI8_V }, // 5783 |
| 26489 | { PseudoVLUXSEG6EI8_V_MF8_MF2, VLUXSEG6EI8_V }, // 5784 |
| 26490 | { PseudoVLUXSEG6EI8_V_MF8_MF2_MASK, VLUXSEG6EI8_V }, // 5785 |
| 26491 | { PseudoVLUXSEG6EI8_V_MF8_MF4, VLUXSEG6EI8_V }, // 5786 |
| 26492 | { PseudoVLUXSEG6EI8_V_MF8_MF4_MASK, VLUXSEG6EI8_V }, // 5787 |
| 26493 | { PseudoVLUXSEG6EI8_V_MF8_MF8, VLUXSEG6EI8_V }, // 5788 |
| 26494 | { PseudoVLUXSEG6EI8_V_MF8_MF8_MASK, VLUXSEG6EI8_V }, // 5789 |
| 26495 | { PseudoVLUXSEG7EI16_V_M1_M1, VLUXSEG7EI16_V }, // 5790 |
| 26496 | { PseudoVLUXSEG7EI16_V_M1_M1_MASK, VLUXSEG7EI16_V }, // 5791 |
| 26497 | { PseudoVLUXSEG7EI16_V_M1_MF2, VLUXSEG7EI16_V }, // 5792 |
| 26498 | { PseudoVLUXSEG7EI16_V_M1_MF2_MASK, VLUXSEG7EI16_V }, // 5793 |
| 26499 | { PseudoVLUXSEG7EI16_V_M2_M1, VLUXSEG7EI16_V }, // 5794 |
| 26500 | { PseudoVLUXSEG7EI16_V_M2_M1_MASK, VLUXSEG7EI16_V }, // 5795 |
| 26501 | { PseudoVLUXSEG7EI16_V_MF2_M1, VLUXSEG7EI16_V }, // 5796 |
| 26502 | { PseudoVLUXSEG7EI16_V_MF2_M1_MASK, VLUXSEG7EI16_V }, // 5797 |
| 26503 | { PseudoVLUXSEG7EI16_V_MF2_MF2, VLUXSEG7EI16_V }, // 5798 |
| 26504 | { PseudoVLUXSEG7EI16_V_MF2_MF2_MASK, VLUXSEG7EI16_V }, // 5799 |
| 26505 | { PseudoVLUXSEG7EI16_V_MF2_MF4, VLUXSEG7EI16_V }, // 5800 |
| 26506 | { PseudoVLUXSEG7EI16_V_MF2_MF4_MASK, VLUXSEG7EI16_V }, // 5801 |
| 26507 | { PseudoVLUXSEG7EI16_V_MF4_M1, VLUXSEG7EI16_V }, // 5802 |
| 26508 | { PseudoVLUXSEG7EI16_V_MF4_M1_MASK, VLUXSEG7EI16_V }, // 5803 |
| 26509 | { PseudoVLUXSEG7EI16_V_MF4_MF2, VLUXSEG7EI16_V }, // 5804 |
| 26510 | { PseudoVLUXSEG7EI16_V_MF4_MF2_MASK, VLUXSEG7EI16_V }, // 5805 |
| 26511 | { PseudoVLUXSEG7EI16_V_MF4_MF4, VLUXSEG7EI16_V }, // 5806 |
| 26512 | { PseudoVLUXSEG7EI16_V_MF4_MF4_MASK, VLUXSEG7EI16_V }, // 5807 |
| 26513 | { PseudoVLUXSEG7EI16_V_MF4_MF8, VLUXSEG7EI16_V }, // 5808 |
| 26514 | { PseudoVLUXSEG7EI16_V_MF4_MF8_MASK, VLUXSEG7EI16_V }, // 5809 |
| 26515 | { PseudoVLUXSEG7EI32_V_M1_M1, VLUXSEG7EI32_V }, // 5810 |
| 26516 | { PseudoVLUXSEG7EI32_V_M1_M1_MASK, VLUXSEG7EI32_V }, // 5811 |
| 26517 | { PseudoVLUXSEG7EI32_V_M1_MF2, VLUXSEG7EI32_V }, // 5812 |
| 26518 | { PseudoVLUXSEG7EI32_V_M1_MF2_MASK, VLUXSEG7EI32_V }, // 5813 |
| 26519 | { PseudoVLUXSEG7EI32_V_M1_MF4, VLUXSEG7EI32_V }, // 5814 |
| 26520 | { PseudoVLUXSEG7EI32_V_M1_MF4_MASK, VLUXSEG7EI32_V }, // 5815 |
| 26521 | { PseudoVLUXSEG7EI32_V_M2_M1, VLUXSEG7EI32_V }, // 5816 |
| 26522 | { PseudoVLUXSEG7EI32_V_M2_M1_MASK, VLUXSEG7EI32_V }, // 5817 |
| 26523 | { PseudoVLUXSEG7EI32_V_M2_MF2, VLUXSEG7EI32_V }, // 5818 |
| 26524 | { PseudoVLUXSEG7EI32_V_M2_MF2_MASK, VLUXSEG7EI32_V }, // 5819 |
| 26525 | { PseudoVLUXSEG7EI32_V_M4_M1, VLUXSEG7EI32_V }, // 5820 |
| 26526 | { PseudoVLUXSEG7EI32_V_M4_M1_MASK, VLUXSEG7EI32_V }, // 5821 |
| 26527 | { PseudoVLUXSEG7EI32_V_MF2_M1, VLUXSEG7EI32_V }, // 5822 |
| 26528 | { PseudoVLUXSEG7EI32_V_MF2_M1_MASK, VLUXSEG7EI32_V }, // 5823 |
| 26529 | { PseudoVLUXSEG7EI32_V_MF2_MF2, VLUXSEG7EI32_V }, // 5824 |
| 26530 | { PseudoVLUXSEG7EI32_V_MF2_MF2_MASK, VLUXSEG7EI32_V }, // 5825 |
| 26531 | { PseudoVLUXSEG7EI32_V_MF2_MF4, VLUXSEG7EI32_V }, // 5826 |
| 26532 | { PseudoVLUXSEG7EI32_V_MF2_MF4_MASK, VLUXSEG7EI32_V }, // 5827 |
| 26533 | { PseudoVLUXSEG7EI32_V_MF2_MF8, VLUXSEG7EI32_V }, // 5828 |
| 26534 | { PseudoVLUXSEG7EI32_V_MF2_MF8_MASK, VLUXSEG7EI32_V }, // 5829 |
| 26535 | { PseudoVLUXSEG7EI64_V_M1_M1, VLUXSEG7EI64_V }, // 5830 |
| 26536 | { PseudoVLUXSEG7EI64_V_M1_M1_MASK, VLUXSEG7EI64_V }, // 5831 |
| 26537 | { PseudoVLUXSEG7EI64_V_M1_MF2, VLUXSEG7EI64_V }, // 5832 |
| 26538 | { PseudoVLUXSEG7EI64_V_M1_MF2_MASK, VLUXSEG7EI64_V }, // 5833 |
| 26539 | { PseudoVLUXSEG7EI64_V_M1_MF4, VLUXSEG7EI64_V }, // 5834 |
| 26540 | { PseudoVLUXSEG7EI64_V_M1_MF4_MASK, VLUXSEG7EI64_V }, // 5835 |
| 26541 | { PseudoVLUXSEG7EI64_V_M1_MF8, VLUXSEG7EI64_V }, // 5836 |
| 26542 | { PseudoVLUXSEG7EI64_V_M1_MF8_MASK, VLUXSEG7EI64_V }, // 5837 |
| 26543 | { PseudoVLUXSEG7EI64_V_M2_M1, VLUXSEG7EI64_V }, // 5838 |
| 26544 | { PseudoVLUXSEG7EI64_V_M2_M1_MASK, VLUXSEG7EI64_V }, // 5839 |
| 26545 | { PseudoVLUXSEG7EI64_V_M2_MF2, VLUXSEG7EI64_V }, // 5840 |
| 26546 | { PseudoVLUXSEG7EI64_V_M2_MF2_MASK, VLUXSEG7EI64_V }, // 5841 |
| 26547 | { PseudoVLUXSEG7EI64_V_M2_MF4, VLUXSEG7EI64_V }, // 5842 |
| 26548 | { PseudoVLUXSEG7EI64_V_M2_MF4_MASK, VLUXSEG7EI64_V }, // 5843 |
| 26549 | { PseudoVLUXSEG7EI64_V_M4_M1, VLUXSEG7EI64_V }, // 5844 |
| 26550 | { PseudoVLUXSEG7EI64_V_M4_M1_MASK, VLUXSEG7EI64_V }, // 5845 |
| 26551 | { PseudoVLUXSEG7EI64_V_M4_MF2, VLUXSEG7EI64_V }, // 5846 |
| 26552 | { PseudoVLUXSEG7EI64_V_M4_MF2_MASK, VLUXSEG7EI64_V }, // 5847 |
| 26553 | { PseudoVLUXSEG7EI64_V_M8_M1, VLUXSEG7EI64_V }, // 5848 |
| 26554 | { PseudoVLUXSEG7EI64_V_M8_M1_MASK, VLUXSEG7EI64_V }, // 5849 |
| 26555 | { PseudoVLUXSEG7EI8_V_M1_M1, VLUXSEG7EI8_V }, // 5850 |
| 26556 | { PseudoVLUXSEG7EI8_V_M1_M1_MASK, VLUXSEG7EI8_V }, // 5851 |
| 26557 | { PseudoVLUXSEG7EI8_V_MF2_M1, VLUXSEG7EI8_V }, // 5852 |
| 26558 | { PseudoVLUXSEG7EI8_V_MF2_M1_MASK, VLUXSEG7EI8_V }, // 5853 |
| 26559 | { PseudoVLUXSEG7EI8_V_MF2_MF2, VLUXSEG7EI8_V }, // 5854 |
| 26560 | { PseudoVLUXSEG7EI8_V_MF2_MF2_MASK, VLUXSEG7EI8_V }, // 5855 |
| 26561 | { PseudoVLUXSEG7EI8_V_MF4_M1, VLUXSEG7EI8_V }, // 5856 |
| 26562 | { PseudoVLUXSEG7EI8_V_MF4_M1_MASK, VLUXSEG7EI8_V }, // 5857 |
| 26563 | { PseudoVLUXSEG7EI8_V_MF4_MF2, VLUXSEG7EI8_V }, // 5858 |
| 26564 | { PseudoVLUXSEG7EI8_V_MF4_MF2_MASK, VLUXSEG7EI8_V }, // 5859 |
| 26565 | { PseudoVLUXSEG7EI8_V_MF4_MF4, VLUXSEG7EI8_V }, // 5860 |
| 26566 | { PseudoVLUXSEG7EI8_V_MF4_MF4_MASK, VLUXSEG7EI8_V }, // 5861 |
| 26567 | { PseudoVLUXSEG7EI8_V_MF8_M1, VLUXSEG7EI8_V }, // 5862 |
| 26568 | { PseudoVLUXSEG7EI8_V_MF8_M1_MASK, VLUXSEG7EI8_V }, // 5863 |
| 26569 | { PseudoVLUXSEG7EI8_V_MF8_MF2, VLUXSEG7EI8_V }, // 5864 |
| 26570 | { PseudoVLUXSEG7EI8_V_MF8_MF2_MASK, VLUXSEG7EI8_V }, // 5865 |
| 26571 | { PseudoVLUXSEG7EI8_V_MF8_MF4, VLUXSEG7EI8_V }, // 5866 |
| 26572 | { PseudoVLUXSEG7EI8_V_MF8_MF4_MASK, VLUXSEG7EI8_V }, // 5867 |
| 26573 | { PseudoVLUXSEG7EI8_V_MF8_MF8, VLUXSEG7EI8_V }, // 5868 |
| 26574 | { PseudoVLUXSEG7EI8_V_MF8_MF8_MASK, VLUXSEG7EI8_V }, // 5869 |
| 26575 | { PseudoVLUXSEG8EI16_V_M1_M1, VLUXSEG8EI16_V }, // 5870 |
| 26576 | { PseudoVLUXSEG8EI16_V_M1_M1_MASK, VLUXSEG8EI16_V }, // 5871 |
| 26577 | { PseudoVLUXSEG8EI16_V_M1_MF2, VLUXSEG8EI16_V }, // 5872 |
| 26578 | { PseudoVLUXSEG8EI16_V_M1_MF2_MASK, VLUXSEG8EI16_V }, // 5873 |
| 26579 | { PseudoVLUXSEG8EI16_V_M2_M1, VLUXSEG8EI16_V }, // 5874 |
| 26580 | { PseudoVLUXSEG8EI16_V_M2_M1_MASK, VLUXSEG8EI16_V }, // 5875 |
| 26581 | { PseudoVLUXSEG8EI16_V_MF2_M1, VLUXSEG8EI16_V }, // 5876 |
| 26582 | { PseudoVLUXSEG8EI16_V_MF2_M1_MASK, VLUXSEG8EI16_V }, // 5877 |
| 26583 | { PseudoVLUXSEG8EI16_V_MF2_MF2, VLUXSEG8EI16_V }, // 5878 |
| 26584 | { PseudoVLUXSEG8EI16_V_MF2_MF2_MASK, VLUXSEG8EI16_V }, // 5879 |
| 26585 | { PseudoVLUXSEG8EI16_V_MF2_MF4, VLUXSEG8EI16_V }, // 5880 |
| 26586 | { PseudoVLUXSEG8EI16_V_MF2_MF4_MASK, VLUXSEG8EI16_V }, // 5881 |
| 26587 | { PseudoVLUXSEG8EI16_V_MF4_M1, VLUXSEG8EI16_V }, // 5882 |
| 26588 | { PseudoVLUXSEG8EI16_V_MF4_M1_MASK, VLUXSEG8EI16_V }, // 5883 |
| 26589 | { PseudoVLUXSEG8EI16_V_MF4_MF2, VLUXSEG8EI16_V }, // 5884 |
| 26590 | { PseudoVLUXSEG8EI16_V_MF4_MF2_MASK, VLUXSEG8EI16_V }, // 5885 |
| 26591 | { PseudoVLUXSEG8EI16_V_MF4_MF4, VLUXSEG8EI16_V }, // 5886 |
| 26592 | { PseudoVLUXSEG8EI16_V_MF4_MF4_MASK, VLUXSEG8EI16_V }, // 5887 |
| 26593 | { PseudoVLUXSEG8EI16_V_MF4_MF8, VLUXSEG8EI16_V }, // 5888 |
| 26594 | { PseudoVLUXSEG8EI16_V_MF4_MF8_MASK, VLUXSEG8EI16_V }, // 5889 |
| 26595 | { PseudoVLUXSEG8EI32_V_M1_M1, VLUXSEG8EI32_V }, // 5890 |
| 26596 | { PseudoVLUXSEG8EI32_V_M1_M1_MASK, VLUXSEG8EI32_V }, // 5891 |
| 26597 | { PseudoVLUXSEG8EI32_V_M1_MF2, VLUXSEG8EI32_V }, // 5892 |
| 26598 | { PseudoVLUXSEG8EI32_V_M1_MF2_MASK, VLUXSEG8EI32_V }, // 5893 |
| 26599 | { PseudoVLUXSEG8EI32_V_M1_MF4, VLUXSEG8EI32_V }, // 5894 |
| 26600 | { PseudoVLUXSEG8EI32_V_M1_MF4_MASK, VLUXSEG8EI32_V }, // 5895 |
| 26601 | { PseudoVLUXSEG8EI32_V_M2_M1, VLUXSEG8EI32_V }, // 5896 |
| 26602 | { PseudoVLUXSEG8EI32_V_M2_M1_MASK, VLUXSEG8EI32_V }, // 5897 |
| 26603 | { PseudoVLUXSEG8EI32_V_M2_MF2, VLUXSEG8EI32_V }, // 5898 |
| 26604 | { PseudoVLUXSEG8EI32_V_M2_MF2_MASK, VLUXSEG8EI32_V }, // 5899 |
| 26605 | { PseudoVLUXSEG8EI32_V_M4_M1, VLUXSEG8EI32_V }, // 5900 |
| 26606 | { PseudoVLUXSEG8EI32_V_M4_M1_MASK, VLUXSEG8EI32_V }, // 5901 |
| 26607 | { PseudoVLUXSEG8EI32_V_MF2_M1, VLUXSEG8EI32_V }, // 5902 |
| 26608 | { PseudoVLUXSEG8EI32_V_MF2_M1_MASK, VLUXSEG8EI32_V }, // 5903 |
| 26609 | { PseudoVLUXSEG8EI32_V_MF2_MF2, VLUXSEG8EI32_V }, // 5904 |
| 26610 | { PseudoVLUXSEG8EI32_V_MF2_MF2_MASK, VLUXSEG8EI32_V }, // 5905 |
| 26611 | { PseudoVLUXSEG8EI32_V_MF2_MF4, VLUXSEG8EI32_V }, // 5906 |
| 26612 | { PseudoVLUXSEG8EI32_V_MF2_MF4_MASK, VLUXSEG8EI32_V }, // 5907 |
| 26613 | { PseudoVLUXSEG8EI32_V_MF2_MF8, VLUXSEG8EI32_V }, // 5908 |
| 26614 | { PseudoVLUXSEG8EI32_V_MF2_MF8_MASK, VLUXSEG8EI32_V }, // 5909 |
| 26615 | { PseudoVLUXSEG8EI64_V_M1_M1, VLUXSEG8EI64_V }, // 5910 |
| 26616 | { PseudoVLUXSEG8EI64_V_M1_M1_MASK, VLUXSEG8EI64_V }, // 5911 |
| 26617 | { PseudoVLUXSEG8EI64_V_M1_MF2, VLUXSEG8EI64_V }, // 5912 |
| 26618 | { PseudoVLUXSEG8EI64_V_M1_MF2_MASK, VLUXSEG8EI64_V }, // 5913 |
| 26619 | { PseudoVLUXSEG8EI64_V_M1_MF4, VLUXSEG8EI64_V }, // 5914 |
| 26620 | { PseudoVLUXSEG8EI64_V_M1_MF4_MASK, VLUXSEG8EI64_V }, // 5915 |
| 26621 | { PseudoVLUXSEG8EI64_V_M1_MF8, VLUXSEG8EI64_V }, // 5916 |
| 26622 | { PseudoVLUXSEG8EI64_V_M1_MF8_MASK, VLUXSEG8EI64_V }, // 5917 |
| 26623 | { PseudoVLUXSEG8EI64_V_M2_M1, VLUXSEG8EI64_V }, // 5918 |
| 26624 | { PseudoVLUXSEG8EI64_V_M2_M1_MASK, VLUXSEG8EI64_V }, // 5919 |
| 26625 | { PseudoVLUXSEG8EI64_V_M2_MF2, VLUXSEG8EI64_V }, // 5920 |
| 26626 | { PseudoVLUXSEG8EI64_V_M2_MF2_MASK, VLUXSEG8EI64_V }, // 5921 |
| 26627 | { PseudoVLUXSEG8EI64_V_M2_MF4, VLUXSEG8EI64_V }, // 5922 |
| 26628 | { PseudoVLUXSEG8EI64_V_M2_MF4_MASK, VLUXSEG8EI64_V }, // 5923 |
| 26629 | { PseudoVLUXSEG8EI64_V_M4_M1, VLUXSEG8EI64_V }, // 5924 |
| 26630 | { PseudoVLUXSEG8EI64_V_M4_M1_MASK, VLUXSEG8EI64_V }, // 5925 |
| 26631 | { PseudoVLUXSEG8EI64_V_M4_MF2, VLUXSEG8EI64_V }, // 5926 |
| 26632 | { PseudoVLUXSEG8EI64_V_M4_MF2_MASK, VLUXSEG8EI64_V }, // 5927 |
| 26633 | { PseudoVLUXSEG8EI64_V_M8_M1, VLUXSEG8EI64_V }, // 5928 |
| 26634 | { PseudoVLUXSEG8EI64_V_M8_M1_MASK, VLUXSEG8EI64_V }, // 5929 |
| 26635 | { PseudoVLUXSEG8EI8_V_M1_M1, VLUXSEG8EI8_V }, // 5930 |
| 26636 | { PseudoVLUXSEG8EI8_V_M1_M1_MASK, VLUXSEG8EI8_V }, // 5931 |
| 26637 | { PseudoVLUXSEG8EI8_V_MF2_M1, VLUXSEG8EI8_V }, // 5932 |
| 26638 | { PseudoVLUXSEG8EI8_V_MF2_M1_MASK, VLUXSEG8EI8_V }, // 5933 |
| 26639 | { PseudoVLUXSEG8EI8_V_MF2_MF2, VLUXSEG8EI8_V }, // 5934 |
| 26640 | { PseudoVLUXSEG8EI8_V_MF2_MF2_MASK, VLUXSEG8EI8_V }, // 5935 |
| 26641 | { PseudoVLUXSEG8EI8_V_MF4_M1, VLUXSEG8EI8_V }, // 5936 |
| 26642 | { PseudoVLUXSEG8EI8_V_MF4_M1_MASK, VLUXSEG8EI8_V }, // 5937 |
| 26643 | { PseudoVLUXSEG8EI8_V_MF4_MF2, VLUXSEG8EI8_V }, // 5938 |
| 26644 | { PseudoVLUXSEG8EI8_V_MF4_MF2_MASK, VLUXSEG8EI8_V }, // 5939 |
| 26645 | { PseudoVLUXSEG8EI8_V_MF4_MF4, VLUXSEG8EI8_V }, // 5940 |
| 26646 | { PseudoVLUXSEG8EI8_V_MF4_MF4_MASK, VLUXSEG8EI8_V }, // 5941 |
| 26647 | { PseudoVLUXSEG8EI8_V_MF8_M1, VLUXSEG8EI8_V }, // 5942 |
| 26648 | { PseudoVLUXSEG8EI8_V_MF8_M1_MASK, VLUXSEG8EI8_V }, // 5943 |
| 26649 | { PseudoVLUXSEG8EI8_V_MF8_MF2, VLUXSEG8EI8_V }, // 5944 |
| 26650 | { PseudoVLUXSEG8EI8_V_MF8_MF2_MASK, VLUXSEG8EI8_V }, // 5945 |
| 26651 | { PseudoVLUXSEG8EI8_V_MF8_MF4, VLUXSEG8EI8_V }, // 5946 |
| 26652 | { PseudoVLUXSEG8EI8_V_MF8_MF4_MASK, VLUXSEG8EI8_V }, // 5947 |
| 26653 | { PseudoVLUXSEG8EI8_V_MF8_MF8, VLUXSEG8EI8_V }, // 5948 |
| 26654 | { PseudoVLUXSEG8EI8_V_MF8_MF8_MASK, VLUXSEG8EI8_V }, // 5949 |
| 26655 | { PseudoVMACC_VV_M1, VMACC_VV }, // 5950 |
| 26656 | { PseudoVMACC_VV_M1_MASK, VMACC_VV }, // 5951 |
| 26657 | { PseudoVMACC_VV_M2, VMACC_VV }, // 5952 |
| 26658 | { PseudoVMACC_VV_M2_MASK, VMACC_VV }, // 5953 |
| 26659 | { PseudoVMACC_VV_M4, VMACC_VV }, // 5954 |
| 26660 | { PseudoVMACC_VV_M4_MASK, VMACC_VV }, // 5955 |
| 26661 | { PseudoVMACC_VV_M8, VMACC_VV }, // 5956 |
| 26662 | { PseudoVMACC_VV_M8_MASK, VMACC_VV }, // 5957 |
| 26663 | { PseudoVMACC_VV_MF2, VMACC_VV }, // 5958 |
| 26664 | { PseudoVMACC_VV_MF2_MASK, VMACC_VV }, // 5959 |
| 26665 | { PseudoVMACC_VV_MF4, VMACC_VV }, // 5960 |
| 26666 | { PseudoVMACC_VV_MF4_MASK, VMACC_VV }, // 5961 |
| 26667 | { PseudoVMACC_VV_MF8, VMACC_VV }, // 5962 |
| 26668 | { PseudoVMACC_VV_MF8_MASK, VMACC_VV }, // 5963 |
| 26669 | { PseudoVMACC_VX_M1, VMACC_VX }, // 5964 |
| 26670 | { PseudoVMACC_VX_M1_MASK, VMACC_VX }, // 5965 |
| 26671 | { PseudoVMACC_VX_M2, VMACC_VX }, // 5966 |
| 26672 | { PseudoVMACC_VX_M2_MASK, VMACC_VX }, // 5967 |
| 26673 | { PseudoVMACC_VX_M4, VMACC_VX }, // 5968 |
| 26674 | { PseudoVMACC_VX_M4_MASK, VMACC_VX }, // 5969 |
| 26675 | { PseudoVMACC_VX_M8, VMACC_VX }, // 5970 |
| 26676 | { PseudoVMACC_VX_M8_MASK, VMACC_VX }, // 5971 |
| 26677 | { PseudoVMACC_VX_MF2, VMACC_VX }, // 5972 |
| 26678 | { PseudoVMACC_VX_MF2_MASK, VMACC_VX }, // 5973 |
| 26679 | { PseudoVMACC_VX_MF4, VMACC_VX }, // 5974 |
| 26680 | { PseudoVMACC_VX_MF4_MASK, VMACC_VX }, // 5975 |
| 26681 | { PseudoVMACC_VX_MF8, VMACC_VX }, // 5976 |
| 26682 | { PseudoVMACC_VX_MF8_MASK, VMACC_VX }, // 5977 |
| 26683 | { PseudoVMADC_VIM_M1, VMADC_VIM }, // 5978 |
| 26684 | { PseudoVMADC_VIM_M2, VMADC_VIM }, // 5979 |
| 26685 | { PseudoVMADC_VIM_M4, VMADC_VIM }, // 5980 |
| 26686 | { PseudoVMADC_VIM_M8, VMADC_VIM }, // 5981 |
| 26687 | { PseudoVMADC_VIM_MF2, VMADC_VIM }, // 5982 |
| 26688 | { PseudoVMADC_VIM_MF4, VMADC_VIM }, // 5983 |
| 26689 | { PseudoVMADC_VIM_MF8, VMADC_VIM }, // 5984 |
| 26690 | { PseudoVMADC_VI_M1, VMADC_VI }, // 5985 |
| 26691 | { PseudoVMADC_VI_M2, VMADC_VI }, // 5986 |
| 26692 | { PseudoVMADC_VI_M4, VMADC_VI }, // 5987 |
| 26693 | { PseudoVMADC_VI_M8, VMADC_VI }, // 5988 |
| 26694 | { PseudoVMADC_VI_MF2, VMADC_VI }, // 5989 |
| 26695 | { PseudoVMADC_VI_MF4, VMADC_VI }, // 5990 |
| 26696 | { PseudoVMADC_VI_MF8, VMADC_VI }, // 5991 |
| 26697 | { PseudoVMADC_VVM_M1, VMADC_VVM }, // 5992 |
| 26698 | { PseudoVMADC_VVM_M2, VMADC_VVM }, // 5993 |
| 26699 | { PseudoVMADC_VVM_M4, VMADC_VVM }, // 5994 |
| 26700 | { PseudoVMADC_VVM_M8, VMADC_VVM }, // 5995 |
| 26701 | { PseudoVMADC_VVM_MF2, VMADC_VVM }, // 5996 |
| 26702 | { PseudoVMADC_VVM_MF4, VMADC_VVM }, // 5997 |
| 26703 | { PseudoVMADC_VVM_MF8, VMADC_VVM }, // 5998 |
| 26704 | { PseudoVMADC_VV_M1, VMADC_VV }, // 5999 |
| 26705 | { PseudoVMADC_VV_M2, VMADC_VV }, // 6000 |
| 26706 | { PseudoVMADC_VV_M4, VMADC_VV }, // 6001 |
| 26707 | { PseudoVMADC_VV_M8, VMADC_VV }, // 6002 |
| 26708 | { PseudoVMADC_VV_MF2, VMADC_VV }, // 6003 |
| 26709 | { PseudoVMADC_VV_MF4, VMADC_VV }, // 6004 |
| 26710 | { PseudoVMADC_VV_MF8, VMADC_VV }, // 6005 |
| 26711 | { PseudoVMADC_VXM_M1, VMADC_VXM }, // 6006 |
| 26712 | { PseudoVMADC_VXM_M2, VMADC_VXM }, // 6007 |
| 26713 | { PseudoVMADC_VXM_M4, VMADC_VXM }, // 6008 |
| 26714 | { PseudoVMADC_VXM_M8, VMADC_VXM }, // 6009 |
| 26715 | { PseudoVMADC_VXM_MF2, VMADC_VXM }, // 6010 |
| 26716 | { PseudoVMADC_VXM_MF4, VMADC_VXM }, // 6011 |
| 26717 | { PseudoVMADC_VXM_MF8, VMADC_VXM }, // 6012 |
| 26718 | { PseudoVMADC_VX_M1, VMADC_VX }, // 6013 |
| 26719 | { PseudoVMADC_VX_M2, VMADC_VX }, // 6014 |
| 26720 | { PseudoVMADC_VX_M4, VMADC_VX }, // 6015 |
| 26721 | { PseudoVMADC_VX_M8, VMADC_VX }, // 6016 |
| 26722 | { PseudoVMADC_VX_MF2, VMADC_VX }, // 6017 |
| 26723 | { PseudoVMADC_VX_MF4, VMADC_VX }, // 6018 |
| 26724 | { PseudoVMADC_VX_MF8, VMADC_VX }, // 6019 |
| 26725 | { PseudoVMADD_VV_M1, VMADD_VV }, // 6020 |
| 26726 | { PseudoVMADD_VV_M1_MASK, VMADD_VV }, // 6021 |
| 26727 | { PseudoVMADD_VV_M2, VMADD_VV }, // 6022 |
| 26728 | { PseudoVMADD_VV_M2_MASK, VMADD_VV }, // 6023 |
| 26729 | { PseudoVMADD_VV_M4, VMADD_VV }, // 6024 |
| 26730 | { PseudoVMADD_VV_M4_MASK, VMADD_VV }, // 6025 |
| 26731 | { PseudoVMADD_VV_M8, VMADD_VV }, // 6026 |
| 26732 | { PseudoVMADD_VV_M8_MASK, VMADD_VV }, // 6027 |
| 26733 | { PseudoVMADD_VV_MF2, VMADD_VV }, // 6028 |
| 26734 | { PseudoVMADD_VV_MF2_MASK, VMADD_VV }, // 6029 |
| 26735 | { PseudoVMADD_VV_MF4, VMADD_VV }, // 6030 |
| 26736 | { PseudoVMADD_VV_MF4_MASK, VMADD_VV }, // 6031 |
| 26737 | { PseudoVMADD_VV_MF8, VMADD_VV }, // 6032 |
| 26738 | { PseudoVMADD_VV_MF8_MASK, VMADD_VV }, // 6033 |
| 26739 | { PseudoVMADD_VX_M1, VMADD_VX }, // 6034 |
| 26740 | { PseudoVMADD_VX_M1_MASK, VMADD_VX }, // 6035 |
| 26741 | { PseudoVMADD_VX_M2, VMADD_VX }, // 6036 |
| 26742 | { PseudoVMADD_VX_M2_MASK, VMADD_VX }, // 6037 |
| 26743 | { PseudoVMADD_VX_M4, VMADD_VX }, // 6038 |
| 26744 | { PseudoVMADD_VX_M4_MASK, VMADD_VX }, // 6039 |
| 26745 | { PseudoVMADD_VX_M8, VMADD_VX }, // 6040 |
| 26746 | { PseudoVMADD_VX_M8_MASK, VMADD_VX }, // 6041 |
| 26747 | { PseudoVMADD_VX_MF2, VMADD_VX }, // 6042 |
| 26748 | { PseudoVMADD_VX_MF2_MASK, VMADD_VX }, // 6043 |
| 26749 | { PseudoVMADD_VX_MF4, VMADD_VX }, // 6044 |
| 26750 | { PseudoVMADD_VX_MF4_MASK, VMADD_VX }, // 6045 |
| 26751 | { PseudoVMADD_VX_MF8, VMADD_VX }, // 6046 |
| 26752 | { PseudoVMADD_VX_MF8_MASK, VMADD_VX }, // 6047 |
| 26753 | { PseudoVMANDN_MM_B1, VMANDN_MM }, // 6048 |
| 26754 | { PseudoVMANDN_MM_B16, VMANDN_MM }, // 6049 |
| 26755 | { PseudoVMANDN_MM_B2, VMANDN_MM }, // 6050 |
| 26756 | { PseudoVMANDN_MM_B32, VMANDN_MM }, // 6051 |
| 26757 | { PseudoVMANDN_MM_B4, VMANDN_MM }, // 6052 |
| 26758 | { PseudoVMANDN_MM_B64, VMANDN_MM }, // 6053 |
| 26759 | { PseudoVMANDN_MM_B8, VMANDN_MM }, // 6054 |
| 26760 | { PseudoVMAND_MM_B1, VMAND_MM }, // 6055 |
| 26761 | { PseudoVMAND_MM_B16, VMAND_MM }, // 6056 |
| 26762 | { PseudoVMAND_MM_B2, VMAND_MM }, // 6057 |
| 26763 | { PseudoVMAND_MM_B32, VMAND_MM }, // 6058 |
| 26764 | { PseudoVMAND_MM_B4, VMAND_MM }, // 6059 |
| 26765 | { PseudoVMAND_MM_B64, VMAND_MM }, // 6060 |
| 26766 | { PseudoVMAND_MM_B8, VMAND_MM }, // 6061 |
| 26767 | { PseudoVMAXU_VV_M1, VMAXU_VV }, // 6062 |
| 26768 | { PseudoVMAXU_VV_M1_MASK, VMAXU_VV }, // 6063 |
| 26769 | { PseudoVMAXU_VV_M2, VMAXU_VV }, // 6064 |
| 26770 | { PseudoVMAXU_VV_M2_MASK, VMAXU_VV }, // 6065 |
| 26771 | { PseudoVMAXU_VV_M4, VMAXU_VV }, // 6066 |
| 26772 | { PseudoVMAXU_VV_M4_MASK, VMAXU_VV }, // 6067 |
| 26773 | { PseudoVMAXU_VV_M8, VMAXU_VV }, // 6068 |
| 26774 | { PseudoVMAXU_VV_M8_MASK, VMAXU_VV }, // 6069 |
| 26775 | { PseudoVMAXU_VV_MF2, VMAXU_VV }, // 6070 |
| 26776 | { PseudoVMAXU_VV_MF2_MASK, VMAXU_VV }, // 6071 |
| 26777 | { PseudoVMAXU_VV_MF4, VMAXU_VV }, // 6072 |
| 26778 | { PseudoVMAXU_VV_MF4_MASK, VMAXU_VV }, // 6073 |
| 26779 | { PseudoVMAXU_VV_MF8, VMAXU_VV }, // 6074 |
| 26780 | { PseudoVMAXU_VV_MF8_MASK, VMAXU_VV }, // 6075 |
| 26781 | { PseudoVMAXU_VX_M1, VMAXU_VX }, // 6076 |
| 26782 | { PseudoVMAXU_VX_M1_MASK, VMAXU_VX }, // 6077 |
| 26783 | { PseudoVMAXU_VX_M2, VMAXU_VX }, // 6078 |
| 26784 | { PseudoVMAXU_VX_M2_MASK, VMAXU_VX }, // 6079 |
| 26785 | { PseudoVMAXU_VX_M4, VMAXU_VX }, // 6080 |
| 26786 | { PseudoVMAXU_VX_M4_MASK, VMAXU_VX }, // 6081 |
| 26787 | { PseudoVMAXU_VX_M8, VMAXU_VX }, // 6082 |
| 26788 | { PseudoVMAXU_VX_M8_MASK, VMAXU_VX }, // 6083 |
| 26789 | { PseudoVMAXU_VX_MF2, VMAXU_VX }, // 6084 |
| 26790 | { PseudoVMAXU_VX_MF2_MASK, VMAXU_VX }, // 6085 |
| 26791 | { PseudoVMAXU_VX_MF4, VMAXU_VX }, // 6086 |
| 26792 | { PseudoVMAXU_VX_MF4_MASK, VMAXU_VX }, // 6087 |
| 26793 | { PseudoVMAXU_VX_MF8, VMAXU_VX }, // 6088 |
| 26794 | { PseudoVMAXU_VX_MF8_MASK, VMAXU_VX }, // 6089 |
| 26795 | { PseudoVMAX_VV_M1, VMAX_VV }, // 6090 |
| 26796 | { PseudoVMAX_VV_M1_MASK, VMAX_VV }, // 6091 |
| 26797 | { PseudoVMAX_VV_M2, VMAX_VV }, // 6092 |
| 26798 | { PseudoVMAX_VV_M2_MASK, VMAX_VV }, // 6093 |
| 26799 | { PseudoVMAX_VV_M4, VMAX_VV }, // 6094 |
| 26800 | { PseudoVMAX_VV_M4_MASK, VMAX_VV }, // 6095 |
| 26801 | { PseudoVMAX_VV_M8, VMAX_VV }, // 6096 |
| 26802 | { PseudoVMAX_VV_M8_MASK, VMAX_VV }, // 6097 |
| 26803 | { PseudoVMAX_VV_MF2, VMAX_VV }, // 6098 |
| 26804 | { PseudoVMAX_VV_MF2_MASK, VMAX_VV }, // 6099 |
| 26805 | { PseudoVMAX_VV_MF4, VMAX_VV }, // 6100 |
| 26806 | { PseudoVMAX_VV_MF4_MASK, VMAX_VV }, // 6101 |
| 26807 | { PseudoVMAX_VV_MF8, VMAX_VV }, // 6102 |
| 26808 | { PseudoVMAX_VV_MF8_MASK, VMAX_VV }, // 6103 |
| 26809 | { PseudoVMAX_VX_M1, VMAX_VX }, // 6104 |
| 26810 | { PseudoVMAX_VX_M1_MASK, VMAX_VX }, // 6105 |
| 26811 | { PseudoVMAX_VX_M2, VMAX_VX }, // 6106 |
| 26812 | { PseudoVMAX_VX_M2_MASK, VMAX_VX }, // 6107 |
| 26813 | { PseudoVMAX_VX_M4, VMAX_VX }, // 6108 |
| 26814 | { PseudoVMAX_VX_M4_MASK, VMAX_VX }, // 6109 |
| 26815 | { PseudoVMAX_VX_M8, VMAX_VX }, // 6110 |
| 26816 | { PseudoVMAX_VX_M8_MASK, VMAX_VX }, // 6111 |
| 26817 | { PseudoVMAX_VX_MF2, VMAX_VX }, // 6112 |
| 26818 | { PseudoVMAX_VX_MF2_MASK, VMAX_VX }, // 6113 |
| 26819 | { PseudoVMAX_VX_MF4, VMAX_VX }, // 6114 |
| 26820 | { PseudoVMAX_VX_MF4_MASK, VMAX_VX }, // 6115 |
| 26821 | { PseudoVMAX_VX_MF8, VMAX_VX }, // 6116 |
| 26822 | { PseudoVMAX_VX_MF8_MASK, VMAX_VX }, // 6117 |
| 26823 | { PseudoVMCLR_M_B1, VMXOR_MM }, // 6118 |
| 26824 | { PseudoVMCLR_M_B16, VMXOR_MM }, // 6119 |
| 26825 | { PseudoVMCLR_M_B2, VMXOR_MM }, // 6120 |
| 26826 | { PseudoVMCLR_M_B32, VMXOR_MM }, // 6121 |
| 26827 | { PseudoVMCLR_M_B4, VMXOR_MM }, // 6122 |
| 26828 | { PseudoVMCLR_M_B64, VMXOR_MM }, // 6123 |
| 26829 | { PseudoVMCLR_M_B8, VMXOR_MM }, // 6124 |
| 26830 | { PseudoVMERGE_VIM_M1, VMERGE_VIM }, // 6125 |
| 26831 | { PseudoVMERGE_VIM_M2, VMERGE_VIM }, // 6126 |
| 26832 | { PseudoVMERGE_VIM_M4, VMERGE_VIM }, // 6127 |
| 26833 | { PseudoVMERGE_VIM_M8, VMERGE_VIM }, // 6128 |
| 26834 | { PseudoVMERGE_VIM_MF2, VMERGE_VIM }, // 6129 |
| 26835 | { PseudoVMERGE_VIM_MF4, VMERGE_VIM }, // 6130 |
| 26836 | { PseudoVMERGE_VIM_MF8, VMERGE_VIM }, // 6131 |
| 26837 | { PseudoVMERGE_VVM_M1, VMERGE_VVM }, // 6132 |
| 26838 | { PseudoVMERGE_VVM_M2, VMERGE_VVM }, // 6133 |
| 26839 | { PseudoVMERGE_VVM_M4, VMERGE_VVM }, // 6134 |
| 26840 | { PseudoVMERGE_VVM_M8, VMERGE_VVM }, // 6135 |
| 26841 | { PseudoVMERGE_VVM_MF2, VMERGE_VVM }, // 6136 |
| 26842 | { PseudoVMERGE_VVM_MF4, VMERGE_VVM }, // 6137 |
| 26843 | { PseudoVMERGE_VVM_MF8, VMERGE_VVM }, // 6138 |
| 26844 | { PseudoVMERGE_VXM_M1, VMERGE_VXM }, // 6139 |
| 26845 | { PseudoVMERGE_VXM_M2, VMERGE_VXM }, // 6140 |
| 26846 | { PseudoVMERGE_VXM_M4, VMERGE_VXM }, // 6141 |
| 26847 | { PseudoVMERGE_VXM_M8, VMERGE_VXM }, // 6142 |
| 26848 | { PseudoVMERGE_VXM_MF2, VMERGE_VXM }, // 6143 |
| 26849 | { PseudoVMERGE_VXM_MF4, VMERGE_VXM }, // 6144 |
| 26850 | { PseudoVMERGE_VXM_MF8, VMERGE_VXM }, // 6145 |
| 26851 | { PseudoVMFEQ_VFPR16_M1, VMFEQ_VF }, // 6146 |
| 26852 | { PseudoVMFEQ_VFPR16_M1_MASK, VMFEQ_VF }, // 6147 |
| 26853 | { PseudoVMFEQ_VFPR16_M2, VMFEQ_VF }, // 6148 |
| 26854 | { PseudoVMFEQ_VFPR16_M2_MASK, VMFEQ_VF }, // 6149 |
| 26855 | { PseudoVMFEQ_VFPR16_M4, VMFEQ_VF }, // 6150 |
| 26856 | { PseudoVMFEQ_VFPR16_M4_MASK, VMFEQ_VF }, // 6151 |
| 26857 | { PseudoVMFEQ_VFPR16_M8, VMFEQ_VF }, // 6152 |
| 26858 | { PseudoVMFEQ_VFPR16_M8_MASK, VMFEQ_VF }, // 6153 |
| 26859 | { PseudoVMFEQ_VFPR16_MF2, VMFEQ_VF }, // 6154 |
| 26860 | { PseudoVMFEQ_VFPR16_MF2_MASK, VMFEQ_VF }, // 6155 |
| 26861 | { PseudoVMFEQ_VFPR16_MF4, VMFEQ_VF }, // 6156 |
| 26862 | { PseudoVMFEQ_VFPR16_MF4_MASK, VMFEQ_VF }, // 6157 |
| 26863 | { PseudoVMFEQ_VFPR32_M1, VMFEQ_VF }, // 6158 |
| 26864 | { PseudoVMFEQ_VFPR32_M1_MASK, VMFEQ_VF }, // 6159 |
| 26865 | { PseudoVMFEQ_VFPR32_M2, VMFEQ_VF }, // 6160 |
| 26866 | { PseudoVMFEQ_VFPR32_M2_MASK, VMFEQ_VF }, // 6161 |
| 26867 | { PseudoVMFEQ_VFPR32_M4, VMFEQ_VF }, // 6162 |
| 26868 | { PseudoVMFEQ_VFPR32_M4_MASK, VMFEQ_VF }, // 6163 |
| 26869 | { PseudoVMFEQ_VFPR32_M8, VMFEQ_VF }, // 6164 |
| 26870 | { PseudoVMFEQ_VFPR32_M8_MASK, VMFEQ_VF }, // 6165 |
| 26871 | { PseudoVMFEQ_VFPR32_MF2, VMFEQ_VF }, // 6166 |
| 26872 | { PseudoVMFEQ_VFPR32_MF2_MASK, VMFEQ_VF }, // 6167 |
| 26873 | { PseudoVMFEQ_VFPR64_M1, VMFEQ_VF }, // 6168 |
| 26874 | { PseudoVMFEQ_VFPR64_M1_MASK, VMFEQ_VF }, // 6169 |
| 26875 | { PseudoVMFEQ_VFPR64_M2, VMFEQ_VF }, // 6170 |
| 26876 | { PseudoVMFEQ_VFPR64_M2_MASK, VMFEQ_VF }, // 6171 |
| 26877 | { PseudoVMFEQ_VFPR64_M4, VMFEQ_VF }, // 6172 |
| 26878 | { PseudoVMFEQ_VFPR64_M4_MASK, VMFEQ_VF }, // 6173 |
| 26879 | { PseudoVMFEQ_VFPR64_M8, VMFEQ_VF }, // 6174 |
| 26880 | { PseudoVMFEQ_VFPR64_M8_MASK, VMFEQ_VF }, // 6175 |
| 26881 | { PseudoVMFEQ_VV_M1, VMFEQ_VV }, // 6176 |
| 26882 | { PseudoVMFEQ_VV_M1_MASK, VMFEQ_VV }, // 6177 |
| 26883 | { PseudoVMFEQ_VV_M2, VMFEQ_VV }, // 6178 |
| 26884 | { PseudoVMFEQ_VV_M2_MASK, VMFEQ_VV }, // 6179 |
| 26885 | { PseudoVMFEQ_VV_M4, VMFEQ_VV }, // 6180 |
| 26886 | { PseudoVMFEQ_VV_M4_MASK, VMFEQ_VV }, // 6181 |
| 26887 | { PseudoVMFEQ_VV_M8, VMFEQ_VV }, // 6182 |
| 26888 | { PseudoVMFEQ_VV_M8_MASK, VMFEQ_VV }, // 6183 |
| 26889 | { PseudoVMFEQ_VV_MF2, VMFEQ_VV }, // 6184 |
| 26890 | { PseudoVMFEQ_VV_MF2_MASK, VMFEQ_VV }, // 6185 |
| 26891 | { PseudoVMFEQ_VV_MF4, VMFEQ_VV }, // 6186 |
| 26892 | { PseudoVMFEQ_VV_MF4_MASK, VMFEQ_VV }, // 6187 |
| 26893 | { PseudoVMFGE_VFPR16_M1, VMFGE_VF }, // 6188 |
| 26894 | { PseudoVMFGE_VFPR16_M1_MASK, VMFGE_VF }, // 6189 |
| 26895 | { PseudoVMFGE_VFPR16_M2, VMFGE_VF }, // 6190 |
| 26896 | { PseudoVMFGE_VFPR16_M2_MASK, VMFGE_VF }, // 6191 |
| 26897 | { PseudoVMFGE_VFPR16_M4, VMFGE_VF }, // 6192 |
| 26898 | { PseudoVMFGE_VFPR16_M4_MASK, VMFGE_VF }, // 6193 |
| 26899 | { PseudoVMFGE_VFPR16_M8, VMFGE_VF }, // 6194 |
| 26900 | { PseudoVMFGE_VFPR16_M8_MASK, VMFGE_VF }, // 6195 |
| 26901 | { PseudoVMFGE_VFPR16_MF2, VMFGE_VF }, // 6196 |
| 26902 | { PseudoVMFGE_VFPR16_MF2_MASK, VMFGE_VF }, // 6197 |
| 26903 | { PseudoVMFGE_VFPR16_MF4, VMFGE_VF }, // 6198 |
| 26904 | { PseudoVMFGE_VFPR16_MF4_MASK, VMFGE_VF }, // 6199 |
| 26905 | { PseudoVMFGE_VFPR32_M1, VMFGE_VF }, // 6200 |
| 26906 | { PseudoVMFGE_VFPR32_M1_MASK, VMFGE_VF }, // 6201 |
| 26907 | { PseudoVMFGE_VFPR32_M2, VMFGE_VF }, // 6202 |
| 26908 | { PseudoVMFGE_VFPR32_M2_MASK, VMFGE_VF }, // 6203 |
| 26909 | { PseudoVMFGE_VFPR32_M4, VMFGE_VF }, // 6204 |
| 26910 | { PseudoVMFGE_VFPR32_M4_MASK, VMFGE_VF }, // 6205 |
| 26911 | { PseudoVMFGE_VFPR32_M8, VMFGE_VF }, // 6206 |
| 26912 | { PseudoVMFGE_VFPR32_M8_MASK, VMFGE_VF }, // 6207 |
| 26913 | { PseudoVMFGE_VFPR32_MF2, VMFGE_VF }, // 6208 |
| 26914 | { PseudoVMFGE_VFPR32_MF2_MASK, VMFGE_VF }, // 6209 |
| 26915 | { PseudoVMFGE_VFPR64_M1, VMFGE_VF }, // 6210 |
| 26916 | { PseudoVMFGE_VFPR64_M1_MASK, VMFGE_VF }, // 6211 |
| 26917 | { PseudoVMFGE_VFPR64_M2, VMFGE_VF }, // 6212 |
| 26918 | { PseudoVMFGE_VFPR64_M2_MASK, VMFGE_VF }, // 6213 |
| 26919 | { PseudoVMFGE_VFPR64_M4, VMFGE_VF }, // 6214 |
| 26920 | { PseudoVMFGE_VFPR64_M4_MASK, VMFGE_VF }, // 6215 |
| 26921 | { PseudoVMFGE_VFPR64_M8, VMFGE_VF }, // 6216 |
| 26922 | { PseudoVMFGE_VFPR64_M8_MASK, VMFGE_VF }, // 6217 |
| 26923 | { PseudoVMFGT_VFPR16_M1, VMFGT_VF }, // 6218 |
| 26924 | { PseudoVMFGT_VFPR16_M1_MASK, VMFGT_VF }, // 6219 |
| 26925 | { PseudoVMFGT_VFPR16_M2, VMFGT_VF }, // 6220 |
| 26926 | { PseudoVMFGT_VFPR16_M2_MASK, VMFGT_VF }, // 6221 |
| 26927 | { PseudoVMFGT_VFPR16_M4, VMFGT_VF }, // 6222 |
| 26928 | { PseudoVMFGT_VFPR16_M4_MASK, VMFGT_VF }, // 6223 |
| 26929 | { PseudoVMFGT_VFPR16_M8, VMFGT_VF }, // 6224 |
| 26930 | { PseudoVMFGT_VFPR16_M8_MASK, VMFGT_VF }, // 6225 |
| 26931 | { PseudoVMFGT_VFPR16_MF2, VMFGT_VF }, // 6226 |
| 26932 | { PseudoVMFGT_VFPR16_MF2_MASK, VMFGT_VF }, // 6227 |
| 26933 | { PseudoVMFGT_VFPR16_MF4, VMFGT_VF }, // 6228 |
| 26934 | { PseudoVMFGT_VFPR16_MF4_MASK, VMFGT_VF }, // 6229 |
| 26935 | { PseudoVMFGT_VFPR32_M1, VMFGT_VF }, // 6230 |
| 26936 | { PseudoVMFGT_VFPR32_M1_MASK, VMFGT_VF }, // 6231 |
| 26937 | { PseudoVMFGT_VFPR32_M2, VMFGT_VF }, // 6232 |
| 26938 | { PseudoVMFGT_VFPR32_M2_MASK, VMFGT_VF }, // 6233 |
| 26939 | { PseudoVMFGT_VFPR32_M4, VMFGT_VF }, // 6234 |
| 26940 | { PseudoVMFGT_VFPR32_M4_MASK, VMFGT_VF }, // 6235 |
| 26941 | { PseudoVMFGT_VFPR32_M8, VMFGT_VF }, // 6236 |
| 26942 | { PseudoVMFGT_VFPR32_M8_MASK, VMFGT_VF }, // 6237 |
| 26943 | { PseudoVMFGT_VFPR32_MF2, VMFGT_VF }, // 6238 |
| 26944 | { PseudoVMFGT_VFPR32_MF2_MASK, VMFGT_VF }, // 6239 |
| 26945 | { PseudoVMFGT_VFPR64_M1, VMFGT_VF }, // 6240 |
| 26946 | { PseudoVMFGT_VFPR64_M1_MASK, VMFGT_VF }, // 6241 |
| 26947 | { PseudoVMFGT_VFPR64_M2, VMFGT_VF }, // 6242 |
| 26948 | { PseudoVMFGT_VFPR64_M2_MASK, VMFGT_VF }, // 6243 |
| 26949 | { PseudoVMFGT_VFPR64_M4, VMFGT_VF }, // 6244 |
| 26950 | { PseudoVMFGT_VFPR64_M4_MASK, VMFGT_VF }, // 6245 |
| 26951 | { PseudoVMFGT_VFPR64_M8, VMFGT_VF }, // 6246 |
| 26952 | { PseudoVMFGT_VFPR64_M8_MASK, VMFGT_VF }, // 6247 |
| 26953 | { PseudoVMFLE_VFPR16_M1, VMFLE_VF }, // 6248 |
| 26954 | { PseudoVMFLE_VFPR16_M1_MASK, VMFLE_VF }, // 6249 |
| 26955 | { PseudoVMFLE_VFPR16_M2, VMFLE_VF }, // 6250 |
| 26956 | { PseudoVMFLE_VFPR16_M2_MASK, VMFLE_VF }, // 6251 |
| 26957 | { PseudoVMFLE_VFPR16_M4, VMFLE_VF }, // 6252 |
| 26958 | { PseudoVMFLE_VFPR16_M4_MASK, VMFLE_VF }, // 6253 |
| 26959 | { PseudoVMFLE_VFPR16_M8, VMFLE_VF }, // 6254 |
| 26960 | { PseudoVMFLE_VFPR16_M8_MASK, VMFLE_VF }, // 6255 |
| 26961 | { PseudoVMFLE_VFPR16_MF2, VMFLE_VF }, // 6256 |
| 26962 | { PseudoVMFLE_VFPR16_MF2_MASK, VMFLE_VF }, // 6257 |
| 26963 | { PseudoVMFLE_VFPR16_MF4, VMFLE_VF }, // 6258 |
| 26964 | { PseudoVMFLE_VFPR16_MF4_MASK, VMFLE_VF }, // 6259 |
| 26965 | { PseudoVMFLE_VFPR32_M1, VMFLE_VF }, // 6260 |
| 26966 | { PseudoVMFLE_VFPR32_M1_MASK, VMFLE_VF }, // 6261 |
| 26967 | { PseudoVMFLE_VFPR32_M2, VMFLE_VF }, // 6262 |
| 26968 | { PseudoVMFLE_VFPR32_M2_MASK, VMFLE_VF }, // 6263 |
| 26969 | { PseudoVMFLE_VFPR32_M4, VMFLE_VF }, // 6264 |
| 26970 | { PseudoVMFLE_VFPR32_M4_MASK, VMFLE_VF }, // 6265 |
| 26971 | { PseudoVMFLE_VFPR32_M8, VMFLE_VF }, // 6266 |
| 26972 | { PseudoVMFLE_VFPR32_M8_MASK, VMFLE_VF }, // 6267 |
| 26973 | { PseudoVMFLE_VFPR32_MF2, VMFLE_VF }, // 6268 |
| 26974 | { PseudoVMFLE_VFPR32_MF2_MASK, VMFLE_VF }, // 6269 |
| 26975 | { PseudoVMFLE_VFPR64_M1, VMFLE_VF }, // 6270 |
| 26976 | { PseudoVMFLE_VFPR64_M1_MASK, VMFLE_VF }, // 6271 |
| 26977 | { PseudoVMFLE_VFPR64_M2, VMFLE_VF }, // 6272 |
| 26978 | { PseudoVMFLE_VFPR64_M2_MASK, VMFLE_VF }, // 6273 |
| 26979 | { PseudoVMFLE_VFPR64_M4, VMFLE_VF }, // 6274 |
| 26980 | { PseudoVMFLE_VFPR64_M4_MASK, VMFLE_VF }, // 6275 |
| 26981 | { PseudoVMFLE_VFPR64_M8, VMFLE_VF }, // 6276 |
| 26982 | { PseudoVMFLE_VFPR64_M8_MASK, VMFLE_VF }, // 6277 |
| 26983 | { PseudoVMFLE_VV_M1, VMFLE_VV }, // 6278 |
| 26984 | { PseudoVMFLE_VV_M1_MASK, VMFLE_VV }, // 6279 |
| 26985 | { PseudoVMFLE_VV_M2, VMFLE_VV }, // 6280 |
| 26986 | { PseudoVMFLE_VV_M2_MASK, VMFLE_VV }, // 6281 |
| 26987 | { PseudoVMFLE_VV_M4, VMFLE_VV }, // 6282 |
| 26988 | { PseudoVMFLE_VV_M4_MASK, VMFLE_VV }, // 6283 |
| 26989 | { PseudoVMFLE_VV_M8, VMFLE_VV }, // 6284 |
| 26990 | { PseudoVMFLE_VV_M8_MASK, VMFLE_VV }, // 6285 |
| 26991 | { PseudoVMFLE_VV_MF2, VMFLE_VV }, // 6286 |
| 26992 | { PseudoVMFLE_VV_MF2_MASK, VMFLE_VV }, // 6287 |
| 26993 | { PseudoVMFLE_VV_MF4, VMFLE_VV }, // 6288 |
| 26994 | { PseudoVMFLE_VV_MF4_MASK, VMFLE_VV }, // 6289 |
| 26995 | { PseudoVMFLT_VFPR16_M1, VMFLT_VF }, // 6290 |
| 26996 | { PseudoVMFLT_VFPR16_M1_MASK, VMFLT_VF }, // 6291 |
| 26997 | { PseudoVMFLT_VFPR16_M2, VMFLT_VF }, // 6292 |
| 26998 | { PseudoVMFLT_VFPR16_M2_MASK, VMFLT_VF }, // 6293 |
| 26999 | { PseudoVMFLT_VFPR16_M4, VMFLT_VF }, // 6294 |
| 27000 | { PseudoVMFLT_VFPR16_M4_MASK, VMFLT_VF }, // 6295 |
| 27001 | { PseudoVMFLT_VFPR16_M8, VMFLT_VF }, // 6296 |
| 27002 | { PseudoVMFLT_VFPR16_M8_MASK, VMFLT_VF }, // 6297 |
| 27003 | { PseudoVMFLT_VFPR16_MF2, VMFLT_VF }, // 6298 |
| 27004 | { PseudoVMFLT_VFPR16_MF2_MASK, VMFLT_VF }, // 6299 |
| 27005 | { PseudoVMFLT_VFPR16_MF4, VMFLT_VF }, // 6300 |
| 27006 | { PseudoVMFLT_VFPR16_MF4_MASK, VMFLT_VF }, // 6301 |
| 27007 | { PseudoVMFLT_VFPR32_M1, VMFLT_VF }, // 6302 |
| 27008 | { PseudoVMFLT_VFPR32_M1_MASK, VMFLT_VF }, // 6303 |
| 27009 | { PseudoVMFLT_VFPR32_M2, VMFLT_VF }, // 6304 |
| 27010 | { PseudoVMFLT_VFPR32_M2_MASK, VMFLT_VF }, // 6305 |
| 27011 | { PseudoVMFLT_VFPR32_M4, VMFLT_VF }, // 6306 |
| 27012 | { PseudoVMFLT_VFPR32_M4_MASK, VMFLT_VF }, // 6307 |
| 27013 | { PseudoVMFLT_VFPR32_M8, VMFLT_VF }, // 6308 |
| 27014 | { PseudoVMFLT_VFPR32_M8_MASK, VMFLT_VF }, // 6309 |
| 27015 | { PseudoVMFLT_VFPR32_MF2, VMFLT_VF }, // 6310 |
| 27016 | { PseudoVMFLT_VFPR32_MF2_MASK, VMFLT_VF }, // 6311 |
| 27017 | { PseudoVMFLT_VFPR64_M1, VMFLT_VF }, // 6312 |
| 27018 | { PseudoVMFLT_VFPR64_M1_MASK, VMFLT_VF }, // 6313 |
| 27019 | { PseudoVMFLT_VFPR64_M2, VMFLT_VF }, // 6314 |
| 27020 | { PseudoVMFLT_VFPR64_M2_MASK, VMFLT_VF }, // 6315 |
| 27021 | { PseudoVMFLT_VFPR64_M4, VMFLT_VF }, // 6316 |
| 27022 | { PseudoVMFLT_VFPR64_M4_MASK, VMFLT_VF }, // 6317 |
| 27023 | { PseudoVMFLT_VFPR64_M8, VMFLT_VF }, // 6318 |
| 27024 | { PseudoVMFLT_VFPR64_M8_MASK, VMFLT_VF }, // 6319 |
| 27025 | { PseudoVMFLT_VV_M1, VMFLT_VV }, // 6320 |
| 27026 | { PseudoVMFLT_VV_M1_MASK, VMFLT_VV }, // 6321 |
| 27027 | { PseudoVMFLT_VV_M2, VMFLT_VV }, // 6322 |
| 27028 | { PseudoVMFLT_VV_M2_MASK, VMFLT_VV }, // 6323 |
| 27029 | { PseudoVMFLT_VV_M4, VMFLT_VV }, // 6324 |
| 27030 | { PseudoVMFLT_VV_M4_MASK, VMFLT_VV }, // 6325 |
| 27031 | { PseudoVMFLT_VV_M8, VMFLT_VV }, // 6326 |
| 27032 | { PseudoVMFLT_VV_M8_MASK, VMFLT_VV }, // 6327 |
| 27033 | { PseudoVMFLT_VV_MF2, VMFLT_VV }, // 6328 |
| 27034 | { PseudoVMFLT_VV_MF2_MASK, VMFLT_VV }, // 6329 |
| 27035 | { PseudoVMFLT_VV_MF4, VMFLT_VV }, // 6330 |
| 27036 | { PseudoVMFLT_VV_MF4_MASK, VMFLT_VV }, // 6331 |
| 27037 | { PseudoVMFNE_VFPR16_M1, VMFNE_VF }, // 6332 |
| 27038 | { PseudoVMFNE_VFPR16_M1_MASK, VMFNE_VF }, // 6333 |
| 27039 | { PseudoVMFNE_VFPR16_M2, VMFNE_VF }, // 6334 |
| 27040 | { PseudoVMFNE_VFPR16_M2_MASK, VMFNE_VF }, // 6335 |
| 27041 | { PseudoVMFNE_VFPR16_M4, VMFNE_VF }, // 6336 |
| 27042 | { PseudoVMFNE_VFPR16_M4_MASK, VMFNE_VF }, // 6337 |
| 27043 | { PseudoVMFNE_VFPR16_M8, VMFNE_VF }, // 6338 |
| 27044 | { PseudoVMFNE_VFPR16_M8_MASK, VMFNE_VF }, // 6339 |
| 27045 | { PseudoVMFNE_VFPR16_MF2, VMFNE_VF }, // 6340 |
| 27046 | { PseudoVMFNE_VFPR16_MF2_MASK, VMFNE_VF }, // 6341 |
| 27047 | { PseudoVMFNE_VFPR16_MF4, VMFNE_VF }, // 6342 |
| 27048 | { PseudoVMFNE_VFPR16_MF4_MASK, VMFNE_VF }, // 6343 |
| 27049 | { PseudoVMFNE_VFPR32_M1, VMFNE_VF }, // 6344 |
| 27050 | { PseudoVMFNE_VFPR32_M1_MASK, VMFNE_VF }, // 6345 |
| 27051 | { PseudoVMFNE_VFPR32_M2, VMFNE_VF }, // 6346 |
| 27052 | { PseudoVMFNE_VFPR32_M2_MASK, VMFNE_VF }, // 6347 |
| 27053 | { PseudoVMFNE_VFPR32_M4, VMFNE_VF }, // 6348 |
| 27054 | { PseudoVMFNE_VFPR32_M4_MASK, VMFNE_VF }, // 6349 |
| 27055 | { PseudoVMFNE_VFPR32_M8, VMFNE_VF }, // 6350 |
| 27056 | { PseudoVMFNE_VFPR32_M8_MASK, VMFNE_VF }, // 6351 |
| 27057 | { PseudoVMFNE_VFPR32_MF2, VMFNE_VF }, // 6352 |
| 27058 | { PseudoVMFNE_VFPR32_MF2_MASK, VMFNE_VF }, // 6353 |
| 27059 | { PseudoVMFNE_VFPR64_M1, VMFNE_VF }, // 6354 |
| 27060 | { PseudoVMFNE_VFPR64_M1_MASK, VMFNE_VF }, // 6355 |
| 27061 | { PseudoVMFNE_VFPR64_M2, VMFNE_VF }, // 6356 |
| 27062 | { PseudoVMFNE_VFPR64_M2_MASK, VMFNE_VF }, // 6357 |
| 27063 | { PseudoVMFNE_VFPR64_M4, VMFNE_VF }, // 6358 |
| 27064 | { PseudoVMFNE_VFPR64_M4_MASK, VMFNE_VF }, // 6359 |
| 27065 | { PseudoVMFNE_VFPR64_M8, VMFNE_VF }, // 6360 |
| 27066 | { PseudoVMFNE_VFPR64_M8_MASK, VMFNE_VF }, // 6361 |
| 27067 | { PseudoVMFNE_VV_M1, VMFNE_VV }, // 6362 |
| 27068 | { PseudoVMFNE_VV_M1_MASK, VMFNE_VV }, // 6363 |
| 27069 | { PseudoVMFNE_VV_M2, VMFNE_VV }, // 6364 |
| 27070 | { PseudoVMFNE_VV_M2_MASK, VMFNE_VV }, // 6365 |
| 27071 | { PseudoVMFNE_VV_M4, VMFNE_VV }, // 6366 |
| 27072 | { PseudoVMFNE_VV_M4_MASK, VMFNE_VV }, // 6367 |
| 27073 | { PseudoVMFNE_VV_M8, VMFNE_VV }, // 6368 |
| 27074 | { PseudoVMFNE_VV_M8_MASK, VMFNE_VV }, // 6369 |
| 27075 | { PseudoVMFNE_VV_MF2, VMFNE_VV }, // 6370 |
| 27076 | { PseudoVMFNE_VV_MF2_MASK, VMFNE_VV }, // 6371 |
| 27077 | { PseudoVMFNE_VV_MF4, VMFNE_VV }, // 6372 |
| 27078 | { PseudoVMFNE_VV_MF4_MASK, VMFNE_VV }, // 6373 |
| 27079 | { PseudoVMINU_VV_M1, VMINU_VV }, // 6374 |
| 27080 | { PseudoVMINU_VV_M1_MASK, VMINU_VV }, // 6375 |
| 27081 | { PseudoVMINU_VV_M2, VMINU_VV }, // 6376 |
| 27082 | { PseudoVMINU_VV_M2_MASK, VMINU_VV }, // 6377 |
| 27083 | { PseudoVMINU_VV_M4, VMINU_VV }, // 6378 |
| 27084 | { PseudoVMINU_VV_M4_MASK, VMINU_VV }, // 6379 |
| 27085 | { PseudoVMINU_VV_M8, VMINU_VV }, // 6380 |
| 27086 | { PseudoVMINU_VV_M8_MASK, VMINU_VV }, // 6381 |
| 27087 | { PseudoVMINU_VV_MF2, VMINU_VV }, // 6382 |
| 27088 | { PseudoVMINU_VV_MF2_MASK, VMINU_VV }, // 6383 |
| 27089 | { PseudoVMINU_VV_MF4, VMINU_VV }, // 6384 |
| 27090 | { PseudoVMINU_VV_MF4_MASK, VMINU_VV }, // 6385 |
| 27091 | { PseudoVMINU_VV_MF8, VMINU_VV }, // 6386 |
| 27092 | { PseudoVMINU_VV_MF8_MASK, VMINU_VV }, // 6387 |
| 27093 | { PseudoVMINU_VX_M1, VMINU_VX }, // 6388 |
| 27094 | { PseudoVMINU_VX_M1_MASK, VMINU_VX }, // 6389 |
| 27095 | { PseudoVMINU_VX_M2, VMINU_VX }, // 6390 |
| 27096 | { PseudoVMINU_VX_M2_MASK, VMINU_VX }, // 6391 |
| 27097 | { PseudoVMINU_VX_M4, VMINU_VX }, // 6392 |
| 27098 | { PseudoVMINU_VX_M4_MASK, VMINU_VX }, // 6393 |
| 27099 | { PseudoVMINU_VX_M8, VMINU_VX }, // 6394 |
| 27100 | { PseudoVMINU_VX_M8_MASK, VMINU_VX }, // 6395 |
| 27101 | { PseudoVMINU_VX_MF2, VMINU_VX }, // 6396 |
| 27102 | { PseudoVMINU_VX_MF2_MASK, VMINU_VX }, // 6397 |
| 27103 | { PseudoVMINU_VX_MF4, VMINU_VX }, // 6398 |
| 27104 | { PseudoVMINU_VX_MF4_MASK, VMINU_VX }, // 6399 |
| 27105 | { PseudoVMINU_VX_MF8, VMINU_VX }, // 6400 |
| 27106 | { PseudoVMINU_VX_MF8_MASK, VMINU_VX }, // 6401 |
| 27107 | { PseudoVMIN_VV_M1, VMIN_VV }, // 6402 |
| 27108 | { PseudoVMIN_VV_M1_MASK, VMIN_VV }, // 6403 |
| 27109 | { PseudoVMIN_VV_M2, VMIN_VV }, // 6404 |
| 27110 | { PseudoVMIN_VV_M2_MASK, VMIN_VV }, // 6405 |
| 27111 | { PseudoVMIN_VV_M4, VMIN_VV }, // 6406 |
| 27112 | { PseudoVMIN_VV_M4_MASK, VMIN_VV }, // 6407 |
| 27113 | { PseudoVMIN_VV_M8, VMIN_VV }, // 6408 |
| 27114 | { PseudoVMIN_VV_M8_MASK, VMIN_VV }, // 6409 |
| 27115 | { PseudoVMIN_VV_MF2, VMIN_VV }, // 6410 |
| 27116 | { PseudoVMIN_VV_MF2_MASK, VMIN_VV }, // 6411 |
| 27117 | { PseudoVMIN_VV_MF4, VMIN_VV }, // 6412 |
| 27118 | { PseudoVMIN_VV_MF4_MASK, VMIN_VV }, // 6413 |
| 27119 | { PseudoVMIN_VV_MF8, VMIN_VV }, // 6414 |
| 27120 | { PseudoVMIN_VV_MF8_MASK, VMIN_VV }, // 6415 |
| 27121 | { PseudoVMIN_VX_M1, VMIN_VX }, // 6416 |
| 27122 | { PseudoVMIN_VX_M1_MASK, VMIN_VX }, // 6417 |
| 27123 | { PseudoVMIN_VX_M2, VMIN_VX }, // 6418 |
| 27124 | { PseudoVMIN_VX_M2_MASK, VMIN_VX }, // 6419 |
| 27125 | { PseudoVMIN_VX_M4, VMIN_VX }, // 6420 |
| 27126 | { PseudoVMIN_VX_M4_MASK, VMIN_VX }, // 6421 |
| 27127 | { PseudoVMIN_VX_M8, VMIN_VX }, // 6422 |
| 27128 | { PseudoVMIN_VX_M8_MASK, VMIN_VX }, // 6423 |
| 27129 | { PseudoVMIN_VX_MF2, VMIN_VX }, // 6424 |
| 27130 | { PseudoVMIN_VX_MF2_MASK, VMIN_VX }, // 6425 |
| 27131 | { PseudoVMIN_VX_MF4, VMIN_VX }, // 6426 |
| 27132 | { PseudoVMIN_VX_MF4_MASK, VMIN_VX }, // 6427 |
| 27133 | { PseudoVMIN_VX_MF8, VMIN_VX }, // 6428 |
| 27134 | { PseudoVMIN_VX_MF8_MASK, VMIN_VX }, // 6429 |
| 27135 | { PseudoVMNAND_MM_B1, VMNAND_MM }, // 6430 |
| 27136 | { PseudoVMNAND_MM_B16, VMNAND_MM }, // 6431 |
| 27137 | { PseudoVMNAND_MM_B2, VMNAND_MM }, // 6432 |
| 27138 | { PseudoVMNAND_MM_B32, VMNAND_MM }, // 6433 |
| 27139 | { PseudoVMNAND_MM_B4, VMNAND_MM }, // 6434 |
| 27140 | { PseudoVMNAND_MM_B64, VMNAND_MM }, // 6435 |
| 27141 | { PseudoVMNAND_MM_B8, VMNAND_MM }, // 6436 |
| 27142 | { PseudoVMNOR_MM_B1, VMNOR_MM }, // 6437 |
| 27143 | { PseudoVMNOR_MM_B16, VMNOR_MM }, // 6438 |
| 27144 | { PseudoVMNOR_MM_B2, VMNOR_MM }, // 6439 |
| 27145 | { PseudoVMNOR_MM_B32, VMNOR_MM }, // 6440 |
| 27146 | { PseudoVMNOR_MM_B4, VMNOR_MM }, // 6441 |
| 27147 | { PseudoVMNOR_MM_B64, VMNOR_MM }, // 6442 |
| 27148 | { PseudoVMNOR_MM_B8, VMNOR_MM }, // 6443 |
| 27149 | { PseudoVMORN_MM_B1, VMORN_MM }, // 6444 |
| 27150 | { PseudoVMORN_MM_B16, VMORN_MM }, // 6445 |
| 27151 | { PseudoVMORN_MM_B2, VMORN_MM }, // 6446 |
| 27152 | { PseudoVMORN_MM_B32, VMORN_MM }, // 6447 |
| 27153 | { PseudoVMORN_MM_B4, VMORN_MM }, // 6448 |
| 27154 | { PseudoVMORN_MM_B64, VMORN_MM }, // 6449 |
| 27155 | { PseudoVMORN_MM_B8, VMORN_MM }, // 6450 |
| 27156 | { PseudoVMOR_MM_B1, VMOR_MM }, // 6451 |
| 27157 | { PseudoVMOR_MM_B16, VMOR_MM }, // 6452 |
| 27158 | { PseudoVMOR_MM_B2, VMOR_MM }, // 6453 |
| 27159 | { PseudoVMOR_MM_B32, VMOR_MM }, // 6454 |
| 27160 | { PseudoVMOR_MM_B4, VMOR_MM }, // 6455 |
| 27161 | { PseudoVMOR_MM_B64, VMOR_MM }, // 6456 |
| 27162 | { PseudoVMOR_MM_B8, VMOR_MM }, // 6457 |
| 27163 | { PseudoVMSBC_VVM_M1, VMSBC_VVM }, // 6458 |
| 27164 | { PseudoVMSBC_VVM_M2, VMSBC_VVM }, // 6459 |
| 27165 | { PseudoVMSBC_VVM_M4, VMSBC_VVM }, // 6460 |
| 27166 | { PseudoVMSBC_VVM_M8, VMSBC_VVM }, // 6461 |
| 27167 | { PseudoVMSBC_VVM_MF2, VMSBC_VVM }, // 6462 |
| 27168 | { PseudoVMSBC_VVM_MF4, VMSBC_VVM }, // 6463 |
| 27169 | { PseudoVMSBC_VVM_MF8, VMSBC_VVM }, // 6464 |
| 27170 | { PseudoVMSBC_VV_M1, VMSBC_VV }, // 6465 |
| 27171 | { PseudoVMSBC_VV_M2, VMSBC_VV }, // 6466 |
| 27172 | { PseudoVMSBC_VV_M4, VMSBC_VV }, // 6467 |
| 27173 | { PseudoVMSBC_VV_M8, VMSBC_VV }, // 6468 |
| 27174 | { PseudoVMSBC_VV_MF2, VMSBC_VV }, // 6469 |
| 27175 | { PseudoVMSBC_VV_MF4, VMSBC_VV }, // 6470 |
| 27176 | { PseudoVMSBC_VV_MF8, VMSBC_VV }, // 6471 |
| 27177 | { PseudoVMSBC_VXM_M1, VMSBC_VXM }, // 6472 |
| 27178 | { PseudoVMSBC_VXM_M2, VMSBC_VXM }, // 6473 |
| 27179 | { PseudoVMSBC_VXM_M4, VMSBC_VXM }, // 6474 |
| 27180 | { PseudoVMSBC_VXM_M8, VMSBC_VXM }, // 6475 |
| 27181 | { PseudoVMSBC_VXM_MF2, VMSBC_VXM }, // 6476 |
| 27182 | { PseudoVMSBC_VXM_MF4, VMSBC_VXM }, // 6477 |
| 27183 | { PseudoVMSBC_VXM_MF8, VMSBC_VXM }, // 6478 |
| 27184 | { PseudoVMSBC_VX_M1, VMSBC_VX }, // 6479 |
| 27185 | { PseudoVMSBC_VX_M2, VMSBC_VX }, // 6480 |
| 27186 | { PseudoVMSBC_VX_M4, VMSBC_VX }, // 6481 |
| 27187 | { PseudoVMSBC_VX_M8, VMSBC_VX }, // 6482 |
| 27188 | { PseudoVMSBC_VX_MF2, VMSBC_VX }, // 6483 |
| 27189 | { PseudoVMSBC_VX_MF4, VMSBC_VX }, // 6484 |
| 27190 | { PseudoVMSBC_VX_MF8, VMSBC_VX }, // 6485 |
| 27191 | { PseudoVMSBF_M_B1, VMSBF_M }, // 6486 |
| 27192 | { PseudoVMSBF_M_B16, VMSBF_M }, // 6487 |
| 27193 | { PseudoVMSBF_M_B16_MASK, VMSBF_M }, // 6488 |
| 27194 | { PseudoVMSBF_M_B1_MASK, VMSBF_M }, // 6489 |
| 27195 | { PseudoVMSBF_M_B2, VMSBF_M }, // 6490 |
| 27196 | { PseudoVMSBF_M_B2_MASK, VMSBF_M }, // 6491 |
| 27197 | { PseudoVMSBF_M_B32, VMSBF_M }, // 6492 |
| 27198 | { PseudoVMSBF_M_B32_MASK, VMSBF_M }, // 6493 |
| 27199 | { PseudoVMSBF_M_B4, VMSBF_M }, // 6494 |
| 27200 | { PseudoVMSBF_M_B4_MASK, VMSBF_M }, // 6495 |
| 27201 | { PseudoVMSBF_M_B64, VMSBF_M }, // 6496 |
| 27202 | { PseudoVMSBF_M_B64_MASK, VMSBF_M }, // 6497 |
| 27203 | { PseudoVMSBF_M_B8, VMSBF_M }, // 6498 |
| 27204 | { PseudoVMSBF_M_B8_MASK, VMSBF_M }, // 6499 |
| 27205 | { PseudoVMSEQ_VI_M1, VMSEQ_VI }, // 6500 |
| 27206 | { PseudoVMSEQ_VI_M1_MASK, VMSEQ_VI }, // 6501 |
| 27207 | { PseudoVMSEQ_VI_M2, VMSEQ_VI }, // 6502 |
| 27208 | { PseudoVMSEQ_VI_M2_MASK, VMSEQ_VI }, // 6503 |
| 27209 | { PseudoVMSEQ_VI_M4, VMSEQ_VI }, // 6504 |
| 27210 | { PseudoVMSEQ_VI_M4_MASK, VMSEQ_VI }, // 6505 |
| 27211 | { PseudoVMSEQ_VI_M8, VMSEQ_VI }, // 6506 |
| 27212 | { PseudoVMSEQ_VI_M8_MASK, VMSEQ_VI }, // 6507 |
| 27213 | { PseudoVMSEQ_VI_MF2, VMSEQ_VI }, // 6508 |
| 27214 | { PseudoVMSEQ_VI_MF2_MASK, VMSEQ_VI }, // 6509 |
| 27215 | { PseudoVMSEQ_VI_MF4, VMSEQ_VI }, // 6510 |
| 27216 | { PseudoVMSEQ_VI_MF4_MASK, VMSEQ_VI }, // 6511 |
| 27217 | { PseudoVMSEQ_VI_MF8, VMSEQ_VI }, // 6512 |
| 27218 | { PseudoVMSEQ_VI_MF8_MASK, VMSEQ_VI }, // 6513 |
| 27219 | { PseudoVMSEQ_VV_M1, VMSEQ_VV }, // 6514 |
| 27220 | { PseudoVMSEQ_VV_M1_MASK, VMSEQ_VV }, // 6515 |
| 27221 | { PseudoVMSEQ_VV_M2, VMSEQ_VV }, // 6516 |
| 27222 | { PseudoVMSEQ_VV_M2_MASK, VMSEQ_VV }, // 6517 |
| 27223 | { PseudoVMSEQ_VV_M4, VMSEQ_VV }, // 6518 |
| 27224 | { PseudoVMSEQ_VV_M4_MASK, VMSEQ_VV }, // 6519 |
| 27225 | { PseudoVMSEQ_VV_M8, VMSEQ_VV }, // 6520 |
| 27226 | { PseudoVMSEQ_VV_M8_MASK, VMSEQ_VV }, // 6521 |
| 27227 | { PseudoVMSEQ_VV_MF2, VMSEQ_VV }, // 6522 |
| 27228 | { PseudoVMSEQ_VV_MF2_MASK, VMSEQ_VV }, // 6523 |
| 27229 | { PseudoVMSEQ_VV_MF4, VMSEQ_VV }, // 6524 |
| 27230 | { PseudoVMSEQ_VV_MF4_MASK, VMSEQ_VV }, // 6525 |
| 27231 | { PseudoVMSEQ_VV_MF8, VMSEQ_VV }, // 6526 |
| 27232 | { PseudoVMSEQ_VV_MF8_MASK, VMSEQ_VV }, // 6527 |
| 27233 | { PseudoVMSEQ_VX_M1, VMSEQ_VX }, // 6528 |
| 27234 | { PseudoVMSEQ_VX_M1_MASK, VMSEQ_VX }, // 6529 |
| 27235 | { PseudoVMSEQ_VX_M2, VMSEQ_VX }, // 6530 |
| 27236 | { PseudoVMSEQ_VX_M2_MASK, VMSEQ_VX }, // 6531 |
| 27237 | { PseudoVMSEQ_VX_M4, VMSEQ_VX }, // 6532 |
| 27238 | { PseudoVMSEQ_VX_M4_MASK, VMSEQ_VX }, // 6533 |
| 27239 | { PseudoVMSEQ_VX_M8, VMSEQ_VX }, // 6534 |
| 27240 | { PseudoVMSEQ_VX_M8_MASK, VMSEQ_VX }, // 6535 |
| 27241 | { PseudoVMSEQ_VX_MF2, VMSEQ_VX }, // 6536 |
| 27242 | { PseudoVMSEQ_VX_MF2_MASK, VMSEQ_VX }, // 6537 |
| 27243 | { PseudoVMSEQ_VX_MF4, VMSEQ_VX }, // 6538 |
| 27244 | { PseudoVMSEQ_VX_MF4_MASK, VMSEQ_VX }, // 6539 |
| 27245 | { PseudoVMSEQ_VX_MF8, VMSEQ_VX }, // 6540 |
| 27246 | { PseudoVMSEQ_VX_MF8_MASK, VMSEQ_VX }, // 6541 |
| 27247 | { PseudoVMSET_M_B1, VMXNOR_MM }, // 6542 |
| 27248 | { PseudoVMSET_M_B16, VMXNOR_MM }, // 6543 |
| 27249 | { PseudoVMSET_M_B2, VMXNOR_MM }, // 6544 |
| 27250 | { PseudoVMSET_M_B32, VMXNOR_MM }, // 6545 |
| 27251 | { PseudoVMSET_M_B4, VMXNOR_MM }, // 6546 |
| 27252 | { PseudoVMSET_M_B64, VMXNOR_MM }, // 6547 |
| 27253 | { PseudoVMSET_M_B8, VMXNOR_MM }, // 6548 |
| 27254 | { PseudoVMSGTU_VI_M1, VMSGTU_VI }, // 6549 |
| 27255 | { PseudoVMSGTU_VI_M1_MASK, VMSGTU_VI }, // 6550 |
| 27256 | { PseudoVMSGTU_VI_M2, VMSGTU_VI }, // 6551 |
| 27257 | { PseudoVMSGTU_VI_M2_MASK, VMSGTU_VI }, // 6552 |
| 27258 | { PseudoVMSGTU_VI_M4, VMSGTU_VI }, // 6553 |
| 27259 | { PseudoVMSGTU_VI_M4_MASK, VMSGTU_VI }, // 6554 |
| 27260 | { PseudoVMSGTU_VI_M8, VMSGTU_VI }, // 6555 |
| 27261 | { PseudoVMSGTU_VI_M8_MASK, VMSGTU_VI }, // 6556 |
| 27262 | { PseudoVMSGTU_VI_MF2, VMSGTU_VI }, // 6557 |
| 27263 | { PseudoVMSGTU_VI_MF2_MASK, VMSGTU_VI }, // 6558 |
| 27264 | { PseudoVMSGTU_VI_MF4, VMSGTU_VI }, // 6559 |
| 27265 | { PseudoVMSGTU_VI_MF4_MASK, VMSGTU_VI }, // 6560 |
| 27266 | { PseudoVMSGTU_VI_MF8, VMSGTU_VI }, // 6561 |
| 27267 | { PseudoVMSGTU_VI_MF8_MASK, VMSGTU_VI }, // 6562 |
| 27268 | { PseudoVMSGTU_VX_M1, VMSGTU_VX }, // 6563 |
| 27269 | { PseudoVMSGTU_VX_M1_MASK, VMSGTU_VX }, // 6564 |
| 27270 | { PseudoVMSGTU_VX_M2, VMSGTU_VX }, // 6565 |
| 27271 | { PseudoVMSGTU_VX_M2_MASK, VMSGTU_VX }, // 6566 |
| 27272 | { PseudoVMSGTU_VX_M4, VMSGTU_VX }, // 6567 |
| 27273 | { PseudoVMSGTU_VX_M4_MASK, VMSGTU_VX }, // 6568 |
| 27274 | { PseudoVMSGTU_VX_M8, VMSGTU_VX }, // 6569 |
| 27275 | { PseudoVMSGTU_VX_M8_MASK, VMSGTU_VX }, // 6570 |
| 27276 | { PseudoVMSGTU_VX_MF2, VMSGTU_VX }, // 6571 |
| 27277 | { PseudoVMSGTU_VX_MF2_MASK, VMSGTU_VX }, // 6572 |
| 27278 | { PseudoVMSGTU_VX_MF4, VMSGTU_VX }, // 6573 |
| 27279 | { PseudoVMSGTU_VX_MF4_MASK, VMSGTU_VX }, // 6574 |
| 27280 | { PseudoVMSGTU_VX_MF8, VMSGTU_VX }, // 6575 |
| 27281 | { PseudoVMSGTU_VX_MF8_MASK, VMSGTU_VX }, // 6576 |
| 27282 | { PseudoVMSGT_VI_M1, VMSGT_VI }, // 6577 |
| 27283 | { PseudoVMSGT_VI_M1_MASK, VMSGT_VI }, // 6578 |
| 27284 | { PseudoVMSGT_VI_M2, VMSGT_VI }, // 6579 |
| 27285 | { PseudoVMSGT_VI_M2_MASK, VMSGT_VI }, // 6580 |
| 27286 | { PseudoVMSGT_VI_M4, VMSGT_VI }, // 6581 |
| 27287 | { PseudoVMSGT_VI_M4_MASK, VMSGT_VI }, // 6582 |
| 27288 | { PseudoVMSGT_VI_M8, VMSGT_VI }, // 6583 |
| 27289 | { PseudoVMSGT_VI_M8_MASK, VMSGT_VI }, // 6584 |
| 27290 | { PseudoVMSGT_VI_MF2, VMSGT_VI }, // 6585 |
| 27291 | { PseudoVMSGT_VI_MF2_MASK, VMSGT_VI }, // 6586 |
| 27292 | { PseudoVMSGT_VI_MF4, VMSGT_VI }, // 6587 |
| 27293 | { PseudoVMSGT_VI_MF4_MASK, VMSGT_VI }, // 6588 |
| 27294 | { PseudoVMSGT_VI_MF8, VMSGT_VI }, // 6589 |
| 27295 | { PseudoVMSGT_VI_MF8_MASK, VMSGT_VI }, // 6590 |
| 27296 | { PseudoVMSGT_VX_M1, VMSGT_VX }, // 6591 |
| 27297 | { PseudoVMSGT_VX_M1_MASK, VMSGT_VX }, // 6592 |
| 27298 | { PseudoVMSGT_VX_M2, VMSGT_VX }, // 6593 |
| 27299 | { PseudoVMSGT_VX_M2_MASK, VMSGT_VX }, // 6594 |
| 27300 | { PseudoVMSGT_VX_M4, VMSGT_VX }, // 6595 |
| 27301 | { PseudoVMSGT_VX_M4_MASK, VMSGT_VX }, // 6596 |
| 27302 | { PseudoVMSGT_VX_M8, VMSGT_VX }, // 6597 |
| 27303 | { PseudoVMSGT_VX_M8_MASK, VMSGT_VX }, // 6598 |
| 27304 | { PseudoVMSGT_VX_MF2, VMSGT_VX }, // 6599 |
| 27305 | { PseudoVMSGT_VX_MF2_MASK, VMSGT_VX }, // 6600 |
| 27306 | { PseudoVMSGT_VX_MF4, VMSGT_VX }, // 6601 |
| 27307 | { PseudoVMSGT_VX_MF4_MASK, VMSGT_VX }, // 6602 |
| 27308 | { PseudoVMSGT_VX_MF8, VMSGT_VX }, // 6603 |
| 27309 | { PseudoVMSGT_VX_MF8_MASK, VMSGT_VX }, // 6604 |
| 27310 | { PseudoVMSIF_M_B1, VMSIF_M }, // 6605 |
| 27311 | { PseudoVMSIF_M_B16, VMSIF_M }, // 6606 |
| 27312 | { PseudoVMSIF_M_B16_MASK, VMSIF_M }, // 6607 |
| 27313 | { PseudoVMSIF_M_B1_MASK, VMSIF_M }, // 6608 |
| 27314 | { PseudoVMSIF_M_B2, VMSIF_M }, // 6609 |
| 27315 | { PseudoVMSIF_M_B2_MASK, VMSIF_M }, // 6610 |
| 27316 | { PseudoVMSIF_M_B32, VMSIF_M }, // 6611 |
| 27317 | { PseudoVMSIF_M_B32_MASK, VMSIF_M }, // 6612 |
| 27318 | { PseudoVMSIF_M_B4, VMSIF_M }, // 6613 |
| 27319 | { PseudoVMSIF_M_B4_MASK, VMSIF_M }, // 6614 |
| 27320 | { PseudoVMSIF_M_B64, VMSIF_M }, // 6615 |
| 27321 | { PseudoVMSIF_M_B64_MASK, VMSIF_M }, // 6616 |
| 27322 | { PseudoVMSIF_M_B8, VMSIF_M }, // 6617 |
| 27323 | { PseudoVMSIF_M_B8_MASK, VMSIF_M }, // 6618 |
| 27324 | { PseudoVMSLEU_VI_M1, VMSLEU_VI }, // 6619 |
| 27325 | { PseudoVMSLEU_VI_M1_MASK, VMSLEU_VI }, // 6620 |
| 27326 | { PseudoVMSLEU_VI_M2, VMSLEU_VI }, // 6621 |
| 27327 | { PseudoVMSLEU_VI_M2_MASK, VMSLEU_VI }, // 6622 |
| 27328 | { PseudoVMSLEU_VI_M4, VMSLEU_VI }, // 6623 |
| 27329 | { PseudoVMSLEU_VI_M4_MASK, VMSLEU_VI }, // 6624 |
| 27330 | { PseudoVMSLEU_VI_M8, VMSLEU_VI }, // 6625 |
| 27331 | { PseudoVMSLEU_VI_M8_MASK, VMSLEU_VI }, // 6626 |
| 27332 | { PseudoVMSLEU_VI_MF2, VMSLEU_VI }, // 6627 |
| 27333 | { PseudoVMSLEU_VI_MF2_MASK, VMSLEU_VI }, // 6628 |
| 27334 | { PseudoVMSLEU_VI_MF4, VMSLEU_VI }, // 6629 |
| 27335 | { PseudoVMSLEU_VI_MF4_MASK, VMSLEU_VI }, // 6630 |
| 27336 | { PseudoVMSLEU_VI_MF8, VMSLEU_VI }, // 6631 |
| 27337 | { PseudoVMSLEU_VI_MF8_MASK, VMSLEU_VI }, // 6632 |
| 27338 | { PseudoVMSLEU_VV_M1, VMSLEU_VV }, // 6633 |
| 27339 | { PseudoVMSLEU_VV_M1_MASK, VMSLEU_VV }, // 6634 |
| 27340 | { PseudoVMSLEU_VV_M2, VMSLEU_VV }, // 6635 |
| 27341 | { PseudoVMSLEU_VV_M2_MASK, VMSLEU_VV }, // 6636 |
| 27342 | { PseudoVMSLEU_VV_M4, VMSLEU_VV }, // 6637 |
| 27343 | { PseudoVMSLEU_VV_M4_MASK, VMSLEU_VV }, // 6638 |
| 27344 | { PseudoVMSLEU_VV_M8, VMSLEU_VV }, // 6639 |
| 27345 | { PseudoVMSLEU_VV_M8_MASK, VMSLEU_VV }, // 6640 |
| 27346 | { PseudoVMSLEU_VV_MF2, VMSLEU_VV }, // 6641 |
| 27347 | { PseudoVMSLEU_VV_MF2_MASK, VMSLEU_VV }, // 6642 |
| 27348 | { PseudoVMSLEU_VV_MF4, VMSLEU_VV }, // 6643 |
| 27349 | { PseudoVMSLEU_VV_MF4_MASK, VMSLEU_VV }, // 6644 |
| 27350 | { PseudoVMSLEU_VV_MF8, VMSLEU_VV }, // 6645 |
| 27351 | { PseudoVMSLEU_VV_MF8_MASK, VMSLEU_VV }, // 6646 |
| 27352 | { PseudoVMSLEU_VX_M1, VMSLEU_VX }, // 6647 |
| 27353 | { PseudoVMSLEU_VX_M1_MASK, VMSLEU_VX }, // 6648 |
| 27354 | { PseudoVMSLEU_VX_M2, VMSLEU_VX }, // 6649 |
| 27355 | { PseudoVMSLEU_VX_M2_MASK, VMSLEU_VX }, // 6650 |
| 27356 | { PseudoVMSLEU_VX_M4, VMSLEU_VX }, // 6651 |
| 27357 | { PseudoVMSLEU_VX_M4_MASK, VMSLEU_VX }, // 6652 |
| 27358 | { PseudoVMSLEU_VX_M8, VMSLEU_VX }, // 6653 |
| 27359 | { PseudoVMSLEU_VX_M8_MASK, VMSLEU_VX }, // 6654 |
| 27360 | { PseudoVMSLEU_VX_MF2, VMSLEU_VX }, // 6655 |
| 27361 | { PseudoVMSLEU_VX_MF2_MASK, VMSLEU_VX }, // 6656 |
| 27362 | { PseudoVMSLEU_VX_MF4, VMSLEU_VX }, // 6657 |
| 27363 | { PseudoVMSLEU_VX_MF4_MASK, VMSLEU_VX }, // 6658 |
| 27364 | { PseudoVMSLEU_VX_MF8, VMSLEU_VX }, // 6659 |
| 27365 | { PseudoVMSLEU_VX_MF8_MASK, VMSLEU_VX }, // 6660 |
| 27366 | { PseudoVMSLE_VI_M1, VMSLE_VI }, // 6661 |
| 27367 | { PseudoVMSLE_VI_M1_MASK, VMSLE_VI }, // 6662 |
| 27368 | { PseudoVMSLE_VI_M2, VMSLE_VI }, // 6663 |
| 27369 | { PseudoVMSLE_VI_M2_MASK, VMSLE_VI }, // 6664 |
| 27370 | { PseudoVMSLE_VI_M4, VMSLE_VI }, // 6665 |
| 27371 | { PseudoVMSLE_VI_M4_MASK, VMSLE_VI }, // 6666 |
| 27372 | { PseudoVMSLE_VI_M8, VMSLE_VI }, // 6667 |
| 27373 | { PseudoVMSLE_VI_M8_MASK, VMSLE_VI }, // 6668 |
| 27374 | { PseudoVMSLE_VI_MF2, VMSLE_VI }, // 6669 |
| 27375 | { PseudoVMSLE_VI_MF2_MASK, VMSLE_VI }, // 6670 |
| 27376 | { PseudoVMSLE_VI_MF4, VMSLE_VI }, // 6671 |
| 27377 | { PseudoVMSLE_VI_MF4_MASK, VMSLE_VI }, // 6672 |
| 27378 | { PseudoVMSLE_VI_MF8, VMSLE_VI }, // 6673 |
| 27379 | { PseudoVMSLE_VI_MF8_MASK, VMSLE_VI }, // 6674 |
| 27380 | { PseudoVMSLE_VV_M1, VMSLE_VV }, // 6675 |
| 27381 | { PseudoVMSLE_VV_M1_MASK, VMSLE_VV }, // 6676 |
| 27382 | { PseudoVMSLE_VV_M2, VMSLE_VV }, // 6677 |
| 27383 | { PseudoVMSLE_VV_M2_MASK, VMSLE_VV }, // 6678 |
| 27384 | { PseudoVMSLE_VV_M4, VMSLE_VV }, // 6679 |
| 27385 | { PseudoVMSLE_VV_M4_MASK, VMSLE_VV }, // 6680 |
| 27386 | { PseudoVMSLE_VV_M8, VMSLE_VV }, // 6681 |
| 27387 | { PseudoVMSLE_VV_M8_MASK, VMSLE_VV }, // 6682 |
| 27388 | { PseudoVMSLE_VV_MF2, VMSLE_VV }, // 6683 |
| 27389 | { PseudoVMSLE_VV_MF2_MASK, VMSLE_VV }, // 6684 |
| 27390 | { PseudoVMSLE_VV_MF4, VMSLE_VV }, // 6685 |
| 27391 | { PseudoVMSLE_VV_MF4_MASK, VMSLE_VV }, // 6686 |
| 27392 | { PseudoVMSLE_VV_MF8, VMSLE_VV }, // 6687 |
| 27393 | { PseudoVMSLE_VV_MF8_MASK, VMSLE_VV }, // 6688 |
| 27394 | { PseudoVMSLE_VX_M1, VMSLE_VX }, // 6689 |
| 27395 | { PseudoVMSLE_VX_M1_MASK, VMSLE_VX }, // 6690 |
| 27396 | { PseudoVMSLE_VX_M2, VMSLE_VX }, // 6691 |
| 27397 | { PseudoVMSLE_VX_M2_MASK, VMSLE_VX }, // 6692 |
| 27398 | { PseudoVMSLE_VX_M4, VMSLE_VX }, // 6693 |
| 27399 | { PseudoVMSLE_VX_M4_MASK, VMSLE_VX }, // 6694 |
| 27400 | { PseudoVMSLE_VX_M8, VMSLE_VX }, // 6695 |
| 27401 | { PseudoVMSLE_VX_M8_MASK, VMSLE_VX }, // 6696 |
| 27402 | { PseudoVMSLE_VX_MF2, VMSLE_VX }, // 6697 |
| 27403 | { PseudoVMSLE_VX_MF2_MASK, VMSLE_VX }, // 6698 |
| 27404 | { PseudoVMSLE_VX_MF4, VMSLE_VX }, // 6699 |
| 27405 | { PseudoVMSLE_VX_MF4_MASK, VMSLE_VX }, // 6700 |
| 27406 | { PseudoVMSLE_VX_MF8, VMSLE_VX }, // 6701 |
| 27407 | { PseudoVMSLE_VX_MF8_MASK, VMSLE_VX }, // 6702 |
| 27408 | { PseudoVMSLTU_VV_M1, VMSLTU_VV }, // 6703 |
| 27409 | { PseudoVMSLTU_VV_M1_MASK, VMSLTU_VV }, // 6704 |
| 27410 | { PseudoVMSLTU_VV_M2, VMSLTU_VV }, // 6705 |
| 27411 | { PseudoVMSLTU_VV_M2_MASK, VMSLTU_VV }, // 6706 |
| 27412 | { PseudoVMSLTU_VV_M4, VMSLTU_VV }, // 6707 |
| 27413 | { PseudoVMSLTU_VV_M4_MASK, VMSLTU_VV }, // 6708 |
| 27414 | { PseudoVMSLTU_VV_M8, VMSLTU_VV }, // 6709 |
| 27415 | { PseudoVMSLTU_VV_M8_MASK, VMSLTU_VV }, // 6710 |
| 27416 | { PseudoVMSLTU_VV_MF2, VMSLTU_VV }, // 6711 |
| 27417 | { PseudoVMSLTU_VV_MF2_MASK, VMSLTU_VV }, // 6712 |
| 27418 | { PseudoVMSLTU_VV_MF4, VMSLTU_VV }, // 6713 |
| 27419 | { PseudoVMSLTU_VV_MF4_MASK, VMSLTU_VV }, // 6714 |
| 27420 | { PseudoVMSLTU_VV_MF8, VMSLTU_VV }, // 6715 |
| 27421 | { PseudoVMSLTU_VV_MF8_MASK, VMSLTU_VV }, // 6716 |
| 27422 | { PseudoVMSLTU_VX_M1, VMSLTU_VX }, // 6717 |
| 27423 | { PseudoVMSLTU_VX_M1_MASK, VMSLTU_VX }, // 6718 |
| 27424 | { PseudoVMSLTU_VX_M2, VMSLTU_VX }, // 6719 |
| 27425 | { PseudoVMSLTU_VX_M2_MASK, VMSLTU_VX }, // 6720 |
| 27426 | { PseudoVMSLTU_VX_M4, VMSLTU_VX }, // 6721 |
| 27427 | { PseudoVMSLTU_VX_M4_MASK, VMSLTU_VX }, // 6722 |
| 27428 | { PseudoVMSLTU_VX_M8, VMSLTU_VX }, // 6723 |
| 27429 | { PseudoVMSLTU_VX_M8_MASK, VMSLTU_VX }, // 6724 |
| 27430 | { PseudoVMSLTU_VX_MF2, VMSLTU_VX }, // 6725 |
| 27431 | { PseudoVMSLTU_VX_MF2_MASK, VMSLTU_VX }, // 6726 |
| 27432 | { PseudoVMSLTU_VX_MF4, VMSLTU_VX }, // 6727 |
| 27433 | { PseudoVMSLTU_VX_MF4_MASK, VMSLTU_VX }, // 6728 |
| 27434 | { PseudoVMSLTU_VX_MF8, VMSLTU_VX }, // 6729 |
| 27435 | { PseudoVMSLTU_VX_MF8_MASK, VMSLTU_VX }, // 6730 |
| 27436 | { PseudoVMSLT_VV_M1, VMSLT_VV }, // 6731 |
| 27437 | { PseudoVMSLT_VV_M1_MASK, VMSLT_VV }, // 6732 |
| 27438 | { PseudoVMSLT_VV_M2, VMSLT_VV }, // 6733 |
| 27439 | { PseudoVMSLT_VV_M2_MASK, VMSLT_VV }, // 6734 |
| 27440 | { PseudoVMSLT_VV_M4, VMSLT_VV }, // 6735 |
| 27441 | { PseudoVMSLT_VV_M4_MASK, VMSLT_VV }, // 6736 |
| 27442 | { PseudoVMSLT_VV_M8, VMSLT_VV }, // 6737 |
| 27443 | { PseudoVMSLT_VV_M8_MASK, VMSLT_VV }, // 6738 |
| 27444 | { PseudoVMSLT_VV_MF2, VMSLT_VV }, // 6739 |
| 27445 | { PseudoVMSLT_VV_MF2_MASK, VMSLT_VV }, // 6740 |
| 27446 | { PseudoVMSLT_VV_MF4, VMSLT_VV }, // 6741 |
| 27447 | { PseudoVMSLT_VV_MF4_MASK, VMSLT_VV }, // 6742 |
| 27448 | { PseudoVMSLT_VV_MF8, VMSLT_VV }, // 6743 |
| 27449 | { PseudoVMSLT_VV_MF8_MASK, VMSLT_VV }, // 6744 |
| 27450 | { PseudoVMSLT_VX_M1, VMSLT_VX }, // 6745 |
| 27451 | { PseudoVMSLT_VX_M1_MASK, VMSLT_VX }, // 6746 |
| 27452 | { PseudoVMSLT_VX_M2, VMSLT_VX }, // 6747 |
| 27453 | { PseudoVMSLT_VX_M2_MASK, VMSLT_VX }, // 6748 |
| 27454 | { PseudoVMSLT_VX_M4, VMSLT_VX }, // 6749 |
| 27455 | { PseudoVMSLT_VX_M4_MASK, VMSLT_VX }, // 6750 |
| 27456 | { PseudoVMSLT_VX_M8, VMSLT_VX }, // 6751 |
| 27457 | { PseudoVMSLT_VX_M8_MASK, VMSLT_VX }, // 6752 |
| 27458 | { PseudoVMSLT_VX_MF2, VMSLT_VX }, // 6753 |
| 27459 | { PseudoVMSLT_VX_MF2_MASK, VMSLT_VX }, // 6754 |
| 27460 | { PseudoVMSLT_VX_MF4, VMSLT_VX }, // 6755 |
| 27461 | { PseudoVMSLT_VX_MF4_MASK, VMSLT_VX }, // 6756 |
| 27462 | { PseudoVMSLT_VX_MF8, VMSLT_VX }, // 6757 |
| 27463 | { PseudoVMSLT_VX_MF8_MASK, VMSLT_VX }, // 6758 |
| 27464 | { PseudoVMSNE_VI_M1, VMSNE_VI }, // 6759 |
| 27465 | { PseudoVMSNE_VI_M1_MASK, VMSNE_VI }, // 6760 |
| 27466 | { PseudoVMSNE_VI_M2, VMSNE_VI }, // 6761 |
| 27467 | { PseudoVMSNE_VI_M2_MASK, VMSNE_VI }, // 6762 |
| 27468 | { PseudoVMSNE_VI_M4, VMSNE_VI }, // 6763 |
| 27469 | { PseudoVMSNE_VI_M4_MASK, VMSNE_VI }, // 6764 |
| 27470 | { PseudoVMSNE_VI_M8, VMSNE_VI }, // 6765 |
| 27471 | { PseudoVMSNE_VI_M8_MASK, VMSNE_VI }, // 6766 |
| 27472 | { PseudoVMSNE_VI_MF2, VMSNE_VI }, // 6767 |
| 27473 | { PseudoVMSNE_VI_MF2_MASK, VMSNE_VI }, // 6768 |
| 27474 | { PseudoVMSNE_VI_MF4, VMSNE_VI }, // 6769 |
| 27475 | { PseudoVMSNE_VI_MF4_MASK, VMSNE_VI }, // 6770 |
| 27476 | { PseudoVMSNE_VI_MF8, VMSNE_VI }, // 6771 |
| 27477 | { PseudoVMSNE_VI_MF8_MASK, VMSNE_VI }, // 6772 |
| 27478 | { PseudoVMSNE_VV_M1, VMSNE_VV }, // 6773 |
| 27479 | { PseudoVMSNE_VV_M1_MASK, VMSNE_VV }, // 6774 |
| 27480 | { PseudoVMSNE_VV_M2, VMSNE_VV }, // 6775 |
| 27481 | { PseudoVMSNE_VV_M2_MASK, VMSNE_VV }, // 6776 |
| 27482 | { PseudoVMSNE_VV_M4, VMSNE_VV }, // 6777 |
| 27483 | { PseudoVMSNE_VV_M4_MASK, VMSNE_VV }, // 6778 |
| 27484 | { PseudoVMSNE_VV_M8, VMSNE_VV }, // 6779 |
| 27485 | { PseudoVMSNE_VV_M8_MASK, VMSNE_VV }, // 6780 |
| 27486 | { PseudoVMSNE_VV_MF2, VMSNE_VV }, // 6781 |
| 27487 | { PseudoVMSNE_VV_MF2_MASK, VMSNE_VV }, // 6782 |
| 27488 | { PseudoVMSNE_VV_MF4, VMSNE_VV }, // 6783 |
| 27489 | { PseudoVMSNE_VV_MF4_MASK, VMSNE_VV }, // 6784 |
| 27490 | { PseudoVMSNE_VV_MF8, VMSNE_VV }, // 6785 |
| 27491 | { PseudoVMSNE_VV_MF8_MASK, VMSNE_VV }, // 6786 |
| 27492 | { PseudoVMSNE_VX_M1, VMSNE_VX }, // 6787 |
| 27493 | { PseudoVMSNE_VX_M1_MASK, VMSNE_VX }, // 6788 |
| 27494 | { PseudoVMSNE_VX_M2, VMSNE_VX }, // 6789 |
| 27495 | { PseudoVMSNE_VX_M2_MASK, VMSNE_VX }, // 6790 |
| 27496 | { PseudoVMSNE_VX_M4, VMSNE_VX }, // 6791 |
| 27497 | { PseudoVMSNE_VX_M4_MASK, VMSNE_VX }, // 6792 |
| 27498 | { PseudoVMSNE_VX_M8, VMSNE_VX }, // 6793 |
| 27499 | { PseudoVMSNE_VX_M8_MASK, VMSNE_VX }, // 6794 |
| 27500 | { PseudoVMSNE_VX_MF2, VMSNE_VX }, // 6795 |
| 27501 | { PseudoVMSNE_VX_MF2_MASK, VMSNE_VX }, // 6796 |
| 27502 | { PseudoVMSNE_VX_MF4, VMSNE_VX }, // 6797 |
| 27503 | { PseudoVMSNE_VX_MF4_MASK, VMSNE_VX }, // 6798 |
| 27504 | { PseudoVMSNE_VX_MF8, VMSNE_VX }, // 6799 |
| 27505 | { PseudoVMSNE_VX_MF8_MASK, VMSNE_VX }, // 6800 |
| 27506 | { PseudoVMSOF_M_B1, VMSOF_M }, // 6801 |
| 27507 | { PseudoVMSOF_M_B16, VMSOF_M }, // 6802 |
| 27508 | { PseudoVMSOF_M_B16_MASK, VMSOF_M }, // 6803 |
| 27509 | { PseudoVMSOF_M_B1_MASK, VMSOF_M }, // 6804 |
| 27510 | { PseudoVMSOF_M_B2, VMSOF_M }, // 6805 |
| 27511 | { PseudoVMSOF_M_B2_MASK, VMSOF_M }, // 6806 |
| 27512 | { PseudoVMSOF_M_B32, VMSOF_M }, // 6807 |
| 27513 | { PseudoVMSOF_M_B32_MASK, VMSOF_M }, // 6808 |
| 27514 | { PseudoVMSOF_M_B4, VMSOF_M }, // 6809 |
| 27515 | { PseudoVMSOF_M_B4_MASK, VMSOF_M }, // 6810 |
| 27516 | { PseudoVMSOF_M_B64, VMSOF_M }, // 6811 |
| 27517 | { PseudoVMSOF_M_B64_MASK, VMSOF_M }, // 6812 |
| 27518 | { PseudoVMSOF_M_B8, VMSOF_M }, // 6813 |
| 27519 | { PseudoVMSOF_M_B8_MASK, VMSOF_M }, // 6814 |
| 27520 | { PseudoVMULHSU_VV_M1, VMULHSU_VV }, // 6815 |
| 27521 | { PseudoVMULHSU_VV_M1_MASK, VMULHSU_VV }, // 6816 |
| 27522 | { PseudoVMULHSU_VV_M2, VMULHSU_VV }, // 6817 |
| 27523 | { PseudoVMULHSU_VV_M2_MASK, VMULHSU_VV }, // 6818 |
| 27524 | { PseudoVMULHSU_VV_M4, VMULHSU_VV }, // 6819 |
| 27525 | { PseudoVMULHSU_VV_M4_MASK, VMULHSU_VV }, // 6820 |
| 27526 | { PseudoVMULHSU_VV_M8, VMULHSU_VV }, // 6821 |
| 27527 | { PseudoVMULHSU_VV_M8_MASK, VMULHSU_VV }, // 6822 |
| 27528 | { PseudoVMULHSU_VV_MF2, VMULHSU_VV }, // 6823 |
| 27529 | { PseudoVMULHSU_VV_MF2_MASK, VMULHSU_VV }, // 6824 |
| 27530 | { PseudoVMULHSU_VV_MF4, VMULHSU_VV }, // 6825 |
| 27531 | { PseudoVMULHSU_VV_MF4_MASK, VMULHSU_VV }, // 6826 |
| 27532 | { PseudoVMULHSU_VV_MF8, VMULHSU_VV }, // 6827 |
| 27533 | { PseudoVMULHSU_VV_MF8_MASK, VMULHSU_VV }, // 6828 |
| 27534 | { PseudoVMULHSU_VX_M1, VMULHSU_VX }, // 6829 |
| 27535 | { PseudoVMULHSU_VX_M1_MASK, VMULHSU_VX }, // 6830 |
| 27536 | { PseudoVMULHSU_VX_M2, VMULHSU_VX }, // 6831 |
| 27537 | { PseudoVMULHSU_VX_M2_MASK, VMULHSU_VX }, // 6832 |
| 27538 | { PseudoVMULHSU_VX_M4, VMULHSU_VX }, // 6833 |
| 27539 | { PseudoVMULHSU_VX_M4_MASK, VMULHSU_VX }, // 6834 |
| 27540 | { PseudoVMULHSU_VX_M8, VMULHSU_VX }, // 6835 |
| 27541 | { PseudoVMULHSU_VX_M8_MASK, VMULHSU_VX }, // 6836 |
| 27542 | { PseudoVMULHSU_VX_MF2, VMULHSU_VX }, // 6837 |
| 27543 | { PseudoVMULHSU_VX_MF2_MASK, VMULHSU_VX }, // 6838 |
| 27544 | { PseudoVMULHSU_VX_MF4, VMULHSU_VX }, // 6839 |
| 27545 | { PseudoVMULHSU_VX_MF4_MASK, VMULHSU_VX }, // 6840 |
| 27546 | { PseudoVMULHSU_VX_MF8, VMULHSU_VX }, // 6841 |
| 27547 | { PseudoVMULHSU_VX_MF8_MASK, VMULHSU_VX }, // 6842 |
| 27548 | { PseudoVMULHU_VV_M1, VMULHU_VV }, // 6843 |
| 27549 | { PseudoVMULHU_VV_M1_MASK, VMULHU_VV }, // 6844 |
| 27550 | { PseudoVMULHU_VV_M2, VMULHU_VV }, // 6845 |
| 27551 | { PseudoVMULHU_VV_M2_MASK, VMULHU_VV }, // 6846 |
| 27552 | { PseudoVMULHU_VV_M4, VMULHU_VV }, // 6847 |
| 27553 | { PseudoVMULHU_VV_M4_MASK, VMULHU_VV }, // 6848 |
| 27554 | { PseudoVMULHU_VV_M8, VMULHU_VV }, // 6849 |
| 27555 | { PseudoVMULHU_VV_M8_MASK, VMULHU_VV }, // 6850 |
| 27556 | { PseudoVMULHU_VV_MF2, VMULHU_VV }, // 6851 |
| 27557 | { PseudoVMULHU_VV_MF2_MASK, VMULHU_VV }, // 6852 |
| 27558 | { PseudoVMULHU_VV_MF4, VMULHU_VV }, // 6853 |
| 27559 | { PseudoVMULHU_VV_MF4_MASK, VMULHU_VV }, // 6854 |
| 27560 | { PseudoVMULHU_VV_MF8, VMULHU_VV }, // 6855 |
| 27561 | { PseudoVMULHU_VV_MF8_MASK, VMULHU_VV }, // 6856 |
| 27562 | { PseudoVMULHU_VX_M1, VMULHU_VX }, // 6857 |
| 27563 | { PseudoVMULHU_VX_M1_MASK, VMULHU_VX }, // 6858 |
| 27564 | { PseudoVMULHU_VX_M2, VMULHU_VX }, // 6859 |
| 27565 | { PseudoVMULHU_VX_M2_MASK, VMULHU_VX }, // 6860 |
| 27566 | { PseudoVMULHU_VX_M4, VMULHU_VX }, // 6861 |
| 27567 | { PseudoVMULHU_VX_M4_MASK, VMULHU_VX }, // 6862 |
| 27568 | { PseudoVMULHU_VX_M8, VMULHU_VX }, // 6863 |
| 27569 | { PseudoVMULHU_VX_M8_MASK, VMULHU_VX }, // 6864 |
| 27570 | { PseudoVMULHU_VX_MF2, VMULHU_VX }, // 6865 |
| 27571 | { PseudoVMULHU_VX_MF2_MASK, VMULHU_VX }, // 6866 |
| 27572 | { PseudoVMULHU_VX_MF4, VMULHU_VX }, // 6867 |
| 27573 | { PseudoVMULHU_VX_MF4_MASK, VMULHU_VX }, // 6868 |
| 27574 | { PseudoVMULHU_VX_MF8, VMULHU_VX }, // 6869 |
| 27575 | { PseudoVMULHU_VX_MF8_MASK, VMULHU_VX }, // 6870 |
| 27576 | { PseudoVMULH_VV_M1, VMULH_VV }, // 6871 |
| 27577 | { PseudoVMULH_VV_M1_MASK, VMULH_VV }, // 6872 |
| 27578 | { PseudoVMULH_VV_M2, VMULH_VV }, // 6873 |
| 27579 | { PseudoVMULH_VV_M2_MASK, VMULH_VV }, // 6874 |
| 27580 | { PseudoVMULH_VV_M4, VMULH_VV }, // 6875 |
| 27581 | { PseudoVMULH_VV_M4_MASK, VMULH_VV }, // 6876 |
| 27582 | { PseudoVMULH_VV_M8, VMULH_VV }, // 6877 |
| 27583 | { PseudoVMULH_VV_M8_MASK, VMULH_VV }, // 6878 |
| 27584 | { PseudoVMULH_VV_MF2, VMULH_VV }, // 6879 |
| 27585 | { PseudoVMULH_VV_MF2_MASK, VMULH_VV }, // 6880 |
| 27586 | { PseudoVMULH_VV_MF4, VMULH_VV }, // 6881 |
| 27587 | { PseudoVMULH_VV_MF4_MASK, VMULH_VV }, // 6882 |
| 27588 | { PseudoVMULH_VV_MF8, VMULH_VV }, // 6883 |
| 27589 | { PseudoVMULH_VV_MF8_MASK, VMULH_VV }, // 6884 |
| 27590 | { PseudoVMULH_VX_M1, VMULH_VX }, // 6885 |
| 27591 | { PseudoVMULH_VX_M1_MASK, VMULH_VX }, // 6886 |
| 27592 | { PseudoVMULH_VX_M2, VMULH_VX }, // 6887 |
| 27593 | { PseudoVMULH_VX_M2_MASK, VMULH_VX }, // 6888 |
| 27594 | { PseudoVMULH_VX_M4, VMULH_VX }, // 6889 |
| 27595 | { PseudoVMULH_VX_M4_MASK, VMULH_VX }, // 6890 |
| 27596 | { PseudoVMULH_VX_M8, VMULH_VX }, // 6891 |
| 27597 | { PseudoVMULH_VX_M8_MASK, VMULH_VX }, // 6892 |
| 27598 | { PseudoVMULH_VX_MF2, VMULH_VX }, // 6893 |
| 27599 | { PseudoVMULH_VX_MF2_MASK, VMULH_VX }, // 6894 |
| 27600 | { PseudoVMULH_VX_MF4, VMULH_VX }, // 6895 |
| 27601 | { PseudoVMULH_VX_MF4_MASK, VMULH_VX }, // 6896 |
| 27602 | { PseudoVMULH_VX_MF8, VMULH_VX }, // 6897 |
| 27603 | { PseudoVMULH_VX_MF8_MASK, VMULH_VX }, // 6898 |
| 27604 | { PseudoVMUL_VV_M1, VMUL_VV }, // 6899 |
| 27605 | { PseudoVMUL_VV_M1_MASK, VMUL_VV }, // 6900 |
| 27606 | { PseudoVMUL_VV_M2, VMUL_VV }, // 6901 |
| 27607 | { PseudoVMUL_VV_M2_MASK, VMUL_VV }, // 6902 |
| 27608 | { PseudoVMUL_VV_M4, VMUL_VV }, // 6903 |
| 27609 | { PseudoVMUL_VV_M4_MASK, VMUL_VV }, // 6904 |
| 27610 | { PseudoVMUL_VV_M8, VMUL_VV }, // 6905 |
| 27611 | { PseudoVMUL_VV_M8_MASK, VMUL_VV }, // 6906 |
| 27612 | { PseudoVMUL_VV_MF2, VMUL_VV }, // 6907 |
| 27613 | { PseudoVMUL_VV_MF2_MASK, VMUL_VV }, // 6908 |
| 27614 | { PseudoVMUL_VV_MF4, VMUL_VV }, // 6909 |
| 27615 | { PseudoVMUL_VV_MF4_MASK, VMUL_VV }, // 6910 |
| 27616 | { PseudoVMUL_VV_MF8, VMUL_VV }, // 6911 |
| 27617 | { PseudoVMUL_VV_MF8_MASK, VMUL_VV }, // 6912 |
| 27618 | { PseudoVMUL_VX_M1, VMUL_VX }, // 6913 |
| 27619 | { PseudoVMUL_VX_M1_MASK, VMUL_VX }, // 6914 |
| 27620 | { PseudoVMUL_VX_M2, VMUL_VX }, // 6915 |
| 27621 | { PseudoVMUL_VX_M2_MASK, VMUL_VX }, // 6916 |
| 27622 | { PseudoVMUL_VX_M4, VMUL_VX }, // 6917 |
| 27623 | { PseudoVMUL_VX_M4_MASK, VMUL_VX }, // 6918 |
| 27624 | { PseudoVMUL_VX_M8, VMUL_VX }, // 6919 |
| 27625 | { PseudoVMUL_VX_M8_MASK, VMUL_VX }, // 6920 |
| 27626 | { PseudoVMUL_VX_MF2, VMUL_VX }, // 6921 |
| 27627 | { PseudoVMUL_VX_MF2_MASK, VMUL_VX }, // 6922 |
| 27628 | { PseudoVMUL_VX_MF4, VMUL_VX }, // 6923 |
| 27629 | { PseudoVMUL_VX_MF4_MASK, VMUL_VX }, // 6924 |
| 27630 | { PseudoVMUL_VX_MF8, VMUL_VX }, // 6925 |
| 27631 | { PseudoVMUL_VX_MF8_MASK, VMUL_VX }, // 6926 |
| 27632 | { PseudoVMV_S_X, VMV_S_X }, // 6927 |
| 27633 | { PseudoVMV_V_I_M1, VMV_V_I }, // 6928 |
| 27634 | { PseudoVMV_V_I_M2, VMV_V_I }, // 6929 |
| 27635 | { PseudoVMV_V_I_M4, VMV_V_I }, // 6930 |
| 27636 | { PseudoVMV_V_I_M8, VMV_V_I }, // 6931 |
| 27637 | { PseudoVMV_V_I_MF2, VMV_V_I }, // 6932 |
| 27638 | { PseudoVMV_V_I_MF4, VMV_V_I }, // 6933 |
| 27639 | { PseudoVMV_V_I_MF8, VMV_V_I }, // 6934 |
| 27640 | { PseudoVMV_V_V_M1, VMV_V_V }, // 6935 |
| 27641 | { PseudoVMV_V_V_M2, VMV_V_V }, // 6936 |
| 27642 | { PseudoVMV_V_V_M4, VMV_V_V }, // 6937 |
| 27643 | { PseudoVMV_V_V_M8, VMV_V_V }, // 6938 |
| 27644 | { PseudoVMV_V_V_MF2, VMV_V_V }, // 6939 |
| 27645 | { PseudoVMV_V_V_MF4, VMV_V_V }, // 6940 |
| 27646 | { PseudoVMV_V_V_MF8, VMV_V_V }, // 6941 |
| 27647 | { PseudoVMV_V_X_M1, VMV_V_X }, // 6942 |
| 27648 | { PseudoVMV_V_X_M2, VMV_V_X }, // 6943 |
| 27649 | { PseudoVMV_V_X_M4, VMV_V_X }, // 6944 |
| 27650 | { PseudoVMV_V_X_M8, VMV_V_X }, // 6945 |
| 27651 | { PseudoVMV_V_X_MF2, VMV_V_X }, // 6946 |
| 27652 | { PseudoVMV_V_X_MF4, VMV_V_X }, // 6947 |
| 27653 | { PseudoVMV_V_X_MF8, VMV_V_X }, // 6948 |
| 27654 | { PseudoVMV_X_S, VMV_X_S }, // 6949 |
| 27655 | { PseudoVMXNOR_MM_B1, VMXNOR_MM }, // 6950 |
| 27656 | { PseudoVMXNOR_MM_B16, VMXNOR_MM }, // 6951 |
| 27657 | { PseudoVMXNOR_MM_B2, VMXNOR_MM }, // 6952 |
| 27658 | { PseudoVMXNOR_MM_B32, VMXNOR_MM }, // 6953 |
| 27659 | { PseudoVMXNOR_MM_B4, VMXNOR_MM }, // 6954 |
| 27660 | { PseudoVMXNOR_MM_B64, VMXNOR_MM }, // 6955 |
| 27661 | { PseudoVMXNOR_MM_B8, VMXNOR_MM }, // 6956 |
| 27662 | { PseudoVMXOR_MM_B1, VMXOR_MM }, // 6957 |
| 27663 | { PseudoVMXOR_MM_B16, VMXOR_MM }, // 6958 |
| 27664 | { PseudoVMXOR_MM_B2, VMXOR_MM }, // 6959 |
| 27665 | { PseudoVMXOR_MM_B32, VMXOR_MM }, // 6960 |
| 27666 | { PseudoVMXOR_MM_B4, VMXOR_MM }, // 6961 |
| 27667 | { PseudoVMXOR_MM_B64, VMXOR_MM }, // 6962 |
| 27668 | { PseudoVMXOR_MM_B8, VMXOR_MM }, // 6963 |
| 27669 | { PseudoVNCLIPU_WI_M1, VNCLIPU_WI }, // 6964 |
| 27670 | { PseudoVNCLIPU_WI_M1_MASK, VNCLIPU_WI }, // 6965 |
| 27671 | { PseudoVNCLIPU_WI_M2, VNCLIPU_WI }, // 6966 |
| 27672 | { PseudoVNCLIPU_WI_M2_MASK, VNCLIPU_WI }, // 6967 |
| 27673 | { PseudoVNCLIPU_WI_M4, VNCLIPU_WI }, // 6968 |
| 27674 | { PseudoVNCLIPU_WI_M4_MASK, VNCLIPU_WI }, // 6969 |
| 27675 | { PseudoVNCLIPU_WI_MF2, VNCLIPU_WI }, // 6970 |
| 27676 | { PseudoVNCLIPU_WI_MF2_MASK, VNCLIPU_WI }, // 6971 |
| 27677 | { PseudoVNCLIPU_WI_MF4, VNCLIPU_WI }, // 6972 |
| 27678 | { PseudoVNCLIPU_WI_MF4_MASK, VNCLIPU_WI }, // 6973 |
| 27679 | { PseudoVNCLIPU_WI_MF8, VNCLIPU_WI }, // 6974 |
| 27680 | { PseudoVNCLIPU_WI_MF8_MASK, VNCLIPU_WI }, // 6975 |
| 27681 | { PseudoVNCLIPU_WV_M1, VNCLIPU_WV }, // 6976 |
| 27682 | { PseudoVNCLIPU_WV_M1_MASK, VNCLIPU_WV }, // 6977 |
| 27683 | { PseudoVNCLIPU_WV_M2, VNCLIPU_WV }, // 6978 |
| 27684 | { PseudoVNCLIPU_WV_M2_MASK, VNCLIPU_WV }, // 6979 |
| 27685 | { PseudoVNCLIPU_WV_M4, VNCLIPU_WV }, // 6980 |
| 27686 | { PseudoVNCLIPU_WV_M4_MASK, VNCLIPU_WV }, // 6981 |
| 27687 | { PseudoVNCLIPU_WV_MF2, VNCLIPU_WV }, // 6982 |
| 27688 | { PseudoVNCLIPU_WV_MF2_MASK, VNCLIPU_WV }, // 6983 |
| 27689 | { PseudoVNCLIPU_WV_MF4, VNCLIPU_WV }, // 6984 |
| 27690 | { PseudoVNCLIPU_WV_MF4_MASK, VNCLIPU_WV }, // 6985 |
| 27691 | { PseudoVNCLIPU_WV_MF8, VNCLIPU_WV }, // 6986 |
| 27692 | { PseudoVNCLIPU_WV_MF8_MASK, VNCLIPU_WV }, // 6987 |
| 27693 | { PseudoVNCLIPU_WX_M1, VNCLIPU_WX }, // 6988 |
| 27694 | { PseudoVNCLIPU_WX_M1_MASK, VNCLIPU_WX }, // 6989 |
| 27695 | { PseudoVNCLIPU_WX_M2, VNCLIPU_WX }, // 6990 |
| 27696 | { PseudoVNCLIPU_WX_M2_MASK, VNCLIPU_WX }, // 6991 |
| 27697 | { PseudoVNCLIPU_WX_M4, VNCLIPU_WX }, // 6992 |
| 27698 | { PseudoVNCLIPU_WX_M4_MASK, VNCLIPU_WX }, // 6993 |
| 27699 | { PseudoVNCLIPU_WX_MF2, VNCLIPU_WX }, // 6994 |
| 27700 | { PseudoVNCLIPU_WX_MF2_MASK, VNCLIPU_WX }, // 6995 |
| 27701 | { PseudoVNCLIPU_WX_MF4, VNCLIPU_WX }, // 6996 |
| 27702 | { PseudoVNCLIPU_WX_MF4_MASK, VNCLIPU_WX }, // 6997 |
| 27703 | { PseudoVNCLIPU_WX_MF8, VNCLIPU_WX }, // 6998 |
| 27704 | { PseudoVNCLIPU_WX_MF8_MASK, VNCLIPU_WX }, // 6999 |
| 27705 | { PseudoVNCLIP_WI_M1, VNCLIP_WI }, // 7000 |
| 27706 | { PseudoVNCLIP_WI_M1_MASK, VNCLIP_WI }, // 7001 |
| 27707 | { PseudoVNCLIP_WI_M2, VNCLIP_WI }, // 7002 |
| 27708 | { PseudoVNCLIP_WI_M2_MASK, VNCLIP_WI }, // 7003 |
| 27709 | { PseudoVNCLIP_WI_M4, VNCLIP_WI }, // 7004 |
| 27710 | { PseudoVNCLIP_WI_M4_MASK, VNCLIP_WI }, // 7005 |
| 27711 | { PseudoVNCLIP_WI_MF2, VNCLIP_WI }, // 7006 |
| 27712 | { PseudoVNCLIP_WI_MF2_MASK, VNCLIP_WI }, // 7007 |
| 27713 | { PseudoVNCLIP_WI_MF4, VNCLIP_WI }, // 7008 |
| 27714 | { PseudoVNCLIP_WI_MF4_MASK, VNCLIP_WI }, // 7009 |
| 27715 | { PseudoVNCLIP_WI_MF8, VNCLIP_WI }, // 7010 |
| 27716 | { PseudoVNCLIP_WI_MF8_MASK, VNCLIP_WI }, // 7011 |
| 27717 | { PseudoVNCLIP_WV_M1, VNCLIP_WV }, // 7012 |
| 27718 | { PseudoVNCLIP_WV_M1_MASK, VNCLIP_WV }, // 7013 |
| 27719 | { PseudoVNCLIP_WV_M2, VNCLIP_WV }, // 7014 |
| 27720 | { PseudoVNCLIP_WV_M2_MASK, VNCLIP_WV }, // 7015 |
| 27721 | { PseudoVNCLIP_WV_M4, VNCLIP_WV }, // 7016 |
| 27722 | { PseudoVNCLIP_WV_M4_MASK, VNCLIP_WV }, // 7017 |
| 27723 | { PseudoVNCLIP_WV_MF2, VNCLIP_WV }, // 7018 |
| 27724 | { PseudoVNCLIP_WV_MF2_MASK, VNCLIP_WV }, // 7019 |
| 27725 | { PseudoVNCLIP_WV_MF4, VNCLIP_WV }, // 7020 |
| 27726 | { PseudoVNCLIP_WV_MF4_MASK, VNCLIP_WV }, // 7021 |
| 27727 | { PseudoVNCLIP_WV_MF8, VNCLIP_WV }, // 7022 |
| 27728 | { PseudoVNCLIP_WV_MF8_MASK, VNCLIP_WV }, // 7023 |
| 27729 | { PseudoVNCLIP_WX_M1, VNCLIP_WX }, // 7024 |
| 27730 | { PseudoVNCLIP_WX_M1_MASK, VNCLIP_WX }, // 7025 |
| 27731 | { PseudoVNCLIP_WX_M2, VNCLIP_WX }, // 7026 |
| 27732 | { PseudoVNCLIP_WX_M2_MASK, VNCLIP_WX }, // 7027 |
| 27733 | { PseudoVNCLIP_WX_M4, VNCLIP_WX }, // 7028 |
| 27734 | { PseudoVNCLIP_WX_M4_MASK, VNCLIP_WX }, // 7029 |
| 27735 | { PseudoVNCLIP_WX_MF2, VNCLIP_WX }, // 7030 |
| 27736 | { PseudoVNCLIP_WX_MF2_MASK, VNCLIP_WX }, // 7031 |
| 27737 | { PseudoVNCLIP_WX_MF4, VNCLIP_WX }, // 7032 |
| 27738 | { PseudoVNCLIP_WX_MF4_MASK, VNCLIP_WX }, // 7033 |
| 27739 | { PseudoVNCLIP_WX_MF8, VNCLIP_WX }, // 7034 |
| 27740 | { PseudoVNCLIP_WX_MF8_MASK, VNCLIP_WX }, // 7035 |
| 27741 | { PseudoVNMSAC_VV_M1, VNMSAC_VV }, // 7036 |
| 27742 | { PseudoVNMSAC_VV_M1_MASK, VNMSAC_VV }, // 7037 |
| 27743 | { PseudoVNMSAC_VV_M2, VNMSAC_VV }, // 7038 |
| 27744 | { PseudoVNMSAC_VV_M2_MASK, VNMSAC_VV }, // 7039 |
| 27745 | { PseudoVNMSAC_VV_M4, VNMSAC_VV }, // 7040 |
| 27746 | { PseudoVNMSAC_VV_M4_MASK, VNMSAC_VV }, // 7041 |
| 27747 | { PseudoVNMSAC_VV_M8, VNMSAC_VV }, // 7042 |
| 27748 | { PseudoVNMSAC_VV_M8_MASK, VNMSAC_VV }, // 7043 |
| 27749 | { PseudoVNMSAC_VV_MF2, VNMSAC_VV }, // 7044 |
| 27750 | { PseudoVNMSAC_VV_MF2_MASK, VNMSAC_VV }, // 7045 |
| 27751 | { PseudoVNMSAC_VV_MF4, VNMSAC_VV }, // 7046 |
| 27752 | { PseudoVNMSAC_VV_MF4_MASK, VNMSAC_VV }, // 7047 |
| 27753 | { PseudoVNMSAC_VV_MF8, VNMSAC_VV }, // 7048 |
| 27754 | { PseudoVNMSAC_VV_MF8_MASK, VNMSAC_VV }, // 7049 |
| 27755 | { PseudoVNMSAC_VX_M1, VNMSAC_VX }, // 7050 |
| 27756 | { PseudoVNMSAC_VX_M1_MASK, VNMSAC_VX }, // 7051 |
| 27757 | { PseudoVNMSAC_VX_M2, VNMSAC_VX }, // 7052 |
| 27758 | { PseudoVNMSAC_VX_M2_MASK, VNMSAC_VX }, // 7053 |
| 27759 | { PseudoVNMSAC_VX_M4, VNMSAC_VX }, // 7054 |
| 27760 | { PseudoVNMSAC_VX_M4_MASK, VNMSAC_VX }, // 7055 |
| 27761 | { PseudoVNMSAC_VX_M8, VNMSAC_VX }, // 7056 |
| 27762 | { PseudoVNMSAC_VX_M8_MASK, VNMSAC_VX }, // 7057 |
| 27763 | { PseudoVNMSAC_VX_MF2, VNMSAC_VX }, // 7058 |
| 27764 | { PseudoVNMSAC_VX_MF2_MASK, VNMSAC_VX }, // 7059 |
| 27765 | { PseudoVNMSAC_VX_MF4, VNMSAC_VX }, // 7060 |
| 27766 | { PseudoVNMSAC_VX_MF4_MASK, VNMSAC_VX }, // 7061 |
| 27767 | { PseudoVNMSAC_VX_MF8, VNMSAC_VX }, // 7062 |
| 27768 | { PseudoVNMSAC_VX_MF8_MASK, VNMSAC_VX }, // 7063 |
| 27769 | { PseudoVNMSUB_VV_M1, VNMSUB_VV }, // 7064 |
| 27770 | { PseudoVNMSUB_VV_M1_MASK, VNMSUB_VV }, // 7065 |
| 27771 | { PseudoVNMSUB_VV_M2, VNMSUB_VV }, // 7066 |
| 27772 | { PseudoVNMSUB_VV_M2_MASK, VNMSUB_VV }, // 7067 |
| 27773 | { PseudoVNMSUB_VV_M4, VNMSUB_VV }, // 7068 |
| 27774 | { PseudoVNMSUB_VV_M4_MASK, VNMSUB_VV }, // 7069 |
| 27775 | { PseudoVNMSUB_VV_M8, VNMSUB_VV }, // 7070 |
| 27776 | { PseudoVNMSUB_VV_M8_MASK, VNMSUB_VV }, // 7071 |
| 27777 | { PseudoVNMSUB_VV_MF2, VNMSUB_VV }, // 7072 |
| 27778 | { PseudoVNMSUB_VV_MF2_MASK, VNMSUB_VV }, // 7073 |
| 27779 | { PseudoVNMSUB_VV_MF4, VNMSUB_VV }, // 7074 |
| 27780 | { PseudoVNMSUB_VV_MF4_MASK, VNMSUB_VV }, // 7075 |
| 27781 | { PseudoVNMSUB_VV_MF8, VNMSUB_VV }, // 7076 |
| 27782 | { PseudoVNMSUB_VV_MF8_MASK, VNMSUB_VV }, // 7077 |
| 27783 | { PseudoVNMSUB_VX_M1, VNMSUB_VX }, // 7078 |
| 27784 | { PseudoVNMSUB_VX_M1_MASK, VNMSUB_VX }, // 7079 |
| 27785 | { PseudoVNMSUB_VX_M2, VNMSUB_VX }, // 7080 |
| 27786 | { PseudoVNMSUB_VX_M2_MASK, VNMSUB_VX }, // 7081 |
| 27787 | { PseudoVNMSUB_VX_M4, VNMSUB_VX }, // 7082 |
| 27788 | { PseudoVNMSUB_VX_M4_MASK, VNMSUB_VX }, // 7083 |
| 27789 | { PseudoVNMSUB_VX_M8, VNMSUB_VX }, // 7084 |
| 27790 | { PseudoVNMSUB_VX_M8_MASK, VNMSUB_VX }, // 7085 |
| 27791 | { PseudoVNMSUB_VX_MF2, VNMSUB_VX }, // 7086 |
| 27792 | { PseudoVNMSUB_VX_MF2_MASK, VNMSUB_VX }, // 7087 |
| 27793 | { PseudoVNMSUB_VX_MF4, VNMSUB_VX }, // 7088 |
| 27794 | { PseudoVNMSUB_VX_MF4_MASK, VNMSUB_VX }, // 7089 |
| 27795 | { PseudoVNMSUB_VX_MF8, VNMSUB_VX }, // 7090 |
| 27796 | { PseudoVNMSUB_VX_MF8_MASK, VNMSUB_VX }, // 7091 |
| 27797 | { PseudoVNSRA_WI_M1, VNSRA_WI }, // 7092 |
| 27798 | { PseudoVNSRA_WI_M1_MASK, VNSRA_WI }, // 7093 |
| 27799 | { PseudoVNSRA_WI_M2, VNSRA_WI }, // 7094 |
| 27800 | { PseudoVNSRA_WI_M2_MASK, VNSRA_WI }, // 7095 |
| 27801 | { PseudoVNSRA_WI_M4, VNSRA_WI }, // 7096 |
| 27802 | { PseudoVNSRA_WI_M4_MASK, VNSRA_WI }, // 7097 |
| 27803 | { PseudoVNSRA_WI_MF2, VNSRA_WI }, // 7098 |
| 27804 | { PseudoVNSRA_WI_MF2_MASK, VNSRA_WI }, // 7099 |
| 27805 | { PseudoVNSRA_WI_MF4, VNSRA_WI }, // 7100 |
| 27806 | { PseudoVNSRA_WI_MF4_MASK, VNSRA_WI }, // 7101 |
| 27807 | { PseudoVNSRA_WI_MF8, VNSRA_WI }, // 7102 |
| 27808 | { PseudoVNSRA_WI_MF8_MASK, VNSRA_WI }, // 7103 |
| 27809 | { PseudoVNSRA_WV_M1, VNSRA_WV }, // 7104 |
| 27810 | { PseudoVNSRA_WV_M1_MASK, VNSRA_WV }, // 7105 |
| 27811 | { PseudoVNSRA_WV_M2, VNSRA_WV }, // 7106 |
| 27812 | { PseudoVNSRA_WV_M2_MASK, VNSRA_WV }, // 7107 |
| 27813 | { PseudoVNSRA_WV_M4, VNSRA_WV }, // 7108 |
| 27814 | { PseudoVNSRA_WV_M4_MASK, VNSRA_WV }, // 7109 |
| 27815 | { PseudoVNSRA_WV_MF2, VNSRA_WV }, // 7110 |
| 27816 | { PseudoVNSRA_WV_MF2_MASK, VNSRA_WV }, // 7111 |
| 27817 | { PseudoVNSRA_WV_MF4, VNSRA_WV }, // 7112 |
| 27818 | { PseudoVNSRA_WV_MF4_MASK, VNSRA_WV }, // 7113 |
| 27819 | { PseudoVNSRA_WV_MF8, VNSRA_WV }, // 7114 |
| 27820 | { PseudoVNSRA_WV_MF8_MASK, VNSRA_WV }, // 7115 |
| 27821 | { PseudoVNSRA_WX_M1, VNSRA_WX }, // 7116 |
| 27822 | { PseudoVNSRA_WX_M1_MASK, VNSRA_WX }, // 7117 |
| 27823 | { PseudoVNSRA_WX_M2, VNSRA_WX }, // 7118 |
| 27824 | { PseudoVNSRA_WX_M2_MASK, VNSRA_WX }, // 7119 |
| 27825 | { PseudoVNSRA_WX_M4, VNSRA_WX }, // 7120 |
| 27826 | { PseudoVNSRA_WX_M4_MASK, VNSRA_WX }, // 7121 |
| 27827 | { PseudoVNSRA_WX_MF2, VNSRA_WX }, // 7122 |
| 27828 | { PseudoVNSRA_WX_MF2_MASK, VNSRA_WX }, // 7123 |
| 27829 | { PseudoVNSRA_WX_MF4, VNSRA_WX }, // 7124 |
| 27830 | { PseudoVNSRA_WX_MF4_MASK, VNSRA_WX }, // 7125 |
| 27831 | { PseudoVNSRA_WX_MF8, VNSRA_WX }, // 7126 |
| 27832 | { PseudoVNSRA_WX_MF8_MASK, VNSRA_WX }, // 7127 |
| 27833 | { PseudoVNSRL_WI_M1, VNSRL_WI }, // 7128 |
| 27834 | { PseudoVNSRL_WI_M1_MASK, VNSRL_WI }, // 7129 |
| 27835 | { PseudoVNSRL_WI_M2, VNSRL_WI }, // 7130 |
| 27836 | { PseudoVNSRL_WI_M2_MASK, VNSRL_WI }, // 7131 |
| 27837 | { PseudoVNSRL_WI_M4, VNSRL_WI }, // 7132 |
| 27838 | { PseudoVNSRL_WI_M4_MASK, VNSRL_WI }, // 7133 |
| 27839 | { PseudoVNSRL_WI_MF2, VNSRL_WI }, // 7134 |
| 27840 | { PseudoVNSRL_WI_MF2_MASK, VNSRL_WI }, // 7135 |
| 27841 | { PseudoVNSRL_WI_MF4, VNSRL_WI }, // 7136 |
| 27842 | { PseudoVNSRL_WI_MF4_MASK, VNSRL_WI }, // 7137 |
| 27843 | { PseudoVNSRL_WI_MF8, VNSRL_WI }, // 7138 |
| 27844 | { PseudoVNSRL_WI_MF8_MASK, VNSRL_WI }, // 7139 |
| 27845 | { PseudoVNSRL_WV_M1, VNSRL_WV }, // 7140 |
| 27846 | { PseudoVNSRL_WV_M1_MASK, VNSRL_WV }, // 7141 |
| 27847 | { PseudoVNSRL_WV_M2, VNSRL_WV }, // 7142 |
| 27848 | { PseudoVNSRL_WV_M2_MASK, VNSRL_WV }, // 7143 |
| 27849 | { PseudoVNSRL_WV_M4, VNSRL_WV }, // 7144 |
| 27850 | { PseudoVNSRL_WV_M4_MASK, VNSRL_WV }, // 7145 |
| 27851 | { PseudoVNSRL_WV_MF2, VNSRL_WV }, // 7146 |
| 27852 | { PseudoVNSRL_WV_MF2_MASK, VNSRL_WV }, // 7147 |
| 27853 | { PseudoVNSRL_WV_MF4, VNSRL_WV }, // 7148 |
| 27854 | { PseudoVNSRL_WV_MF4_MASK, VNSRL_WV }, // 7149 |
| 27855 | { PseudoVNSRL_WV_MF8, VNSRL_WV }, // 7150 |
| 27856 | { PseudoVNSRL_WV_MF8_MASK, VNSRL_WV }, // 7151 |
| 27857 | { PseudoVNSRL_WX_M1, VNSRL_WX }, // 7152 |
| 27858 | { PseudoVNSRL_WX_M1_MASK, VNSRL_WX }, // 7153 |
| 27859 | { PseudoVNSRL_WX_M2, VNSRL_WX }, // 7154 |
| 27860 | { PseudoVNSRL_WX_M2_MASK, VNSRL_WX }, // 7155 |
| 27861 | { PseudoVNSRL_WX_M4, VNSRL_WX }, // 7156 |
| 27862 | { PseudoVNSRL_WX_M4_MASK, VNSRL_WX }, // 7157 |
| 27863 | { PseudoVNSRL_WX_MF2, VNSRL_WX }, // 7158 |
| 27864 | { PseudoVNSRL_WX_MF2_MASK, VNSRL_WX }, // 7159 |
| 27865 | { PseudoVNSRL_WX_MF4, VNSRL_WX }, // 7160 |
| 27866 | { PseudoVNSRL_WX_MF4_MASK, VNSRL_WX }, // 7161 |
| 27867 | { PseudoVNSRL_WX_MF8, VNSRL_WX }, // 7162 |
| 27868 | { PseudoVNSRL_WX_MF8_MASK, VNSRL_WX }, // 7163 |
| 27869 | { PseudoVOR_VI_M1, VOR_VI }, // 7164 |
| 27870 | { PseudoVOR_VI_M1_MASK, VOR_VI }, // 7165 |
| 27871 | { PseudoVOR_VI_M2, VOR_VI }, // 7166 |
| 27872 | { PseudoVOR_VI_M2_MASK, VOR_VI }, // 7167 |
| 27873 | { PseudoVOR_VI_M4, VOR_VI }, // 7168 |
| 27874 | { PseudoVOR_VI_M4_MASK, VOR_VI }, // 7169 |
| 27875 | { PseudoVOR_VI_M8, VOR_VI }, // 7170 |
| 27876 | { PseudoVOR_VI_M8_MASK, VOR_VI }, // 7171 |
| 27877 | { PseudoVOR_VI_MF2, VOR_VI }, // 7172 |
| 27878 | { PseudoVOR_VI_MF2_MASK, VOR_VI }, // 7173 |
| 27879 | { PseudoVOR_VI_MF4, VOR_VI }, // 7174 |
| 27880 | { PseudoVOR_VI_MF4_MASK, VOR_VI }, // 7175 |
| 27881 | { PseudoVOR_VI_MF8, VOR_VI }, // 7176 |
| 27882 | { PseudoVOR_VI_MF8_MASK, VOR_VI }, // 7177 |
| 27883 | { PseudoVOR_VV_M1, VOR_VV }, // 7178 |
| 27884 | { PseudoVOR_VV_M1_MASK, VOR_VV }, // 7179 |
| 27885 | { PseudoVOR_VV_M2, VOR_VV }, // 7180 |
| 27886 | { PseudoVOR_VV_M2_MASK, VOR_VV }, // 7181 |
| 27887 | { PseudoVOR_VV_M4, VOR_VV }, // 7182 |
| 27888 | { PseudoVOR_VV_M4_MASK, VOR_VV }, // 7183 |
| 27889 | { PseudoVOR_VV_M8, VOR_VV }, // 7184 |
| 27890 | { PseudoVOR_VV_M8_MASK, VOR_VV }, // 7185 |
| 27891 | { PseudoVOR_VV_MF2, VOR_VV }, // 7186 |
| 27892 | { PseudoVOR_VV_MF2_MASK, VOR_VV }, // 7187 |
| 27893 | { PseudoVOR_VV_MF4, VOR_VV }, // 7188 |
| 27894 | { PseudoVOR_VV_MF4_MASK, VOR_VV }, // 7189 |
| 27895 | { PseudoVOR_VV_MF8, VOR_VV }, // 7190 |
| 27896 | { PseudoVOR_VV_MF8_MASK, VOR_VV }, // 7191 |
| 27897 | { PseudoVOR_VX_M1, VOR_VX }, // 7192 |
| 27898 | { PseudoVOR_VX_M1_MASK, VOR_VX }, // 7193 |
| 27899 | { PseudoVOR_VX_M2, VOR_VX }, // 7194 |
| 27900 | { PseudoVOR_VX_M2_MASK, VOR_VX }, // 7195 |
| 27901 | { PseudoVOR_VX_M4, VOR_VX }, // 7196 |
| 27902 | { PseudoVOR_VX_M4_MASK, VOR_VX }, // 7197 |
| 27903 | { PseudoVOR_VX_M8, VOR_VX }, // 7198 |
| 27904 | { PseudoVOR_VX_M8_MASK, VOR_VX }, // 7199 |
| 27905 | { PseudoVOR_VX_MF2, VOR_VX }, // 7200 |
| 27906 | { PseudoVOR_VX_MF2_MASK, VOR_VX }, // 7201 |
| 27907 | { PseudoVOR_VX_MF4, VOR_VX }, // 7202 |
| 27908 | { PseudoVOR_VX_MF4_MASK, VOR_VX }, // 7203 |
| 27909 | { PseudoVOR_VX_MF8, VOR_VX }, // 7204 |
| 27910 | { PseudoVOR_VX_MF8_MASK, VOR_VX }, // 7205 |
| 27911 | { PseudoVQDOTSU_VV_M1, VQDOTSU_VV }, // 7206 |
| 27912 | { PseudoVQDOTSU_VV_M1_MASK, VQDOTSU_VV }, // 7207 |
| 27913 | { PseudoVQDOTSU_VV_M2, VQDOTSU_VV }, // 7208 |
| 27914 | { PseudoVQDOTSU_VV_M2_MASK, VQDOTSU_VV }, // 7209 |
| 27915 | { PseudoVQDOTSU_VV_M4, VQDOTSU_VV }, // 7210 |
| 27916 | { PseudoVQDOTSU_VV_M4_MASK, VQDOTSU_VV }, // 7211 |
| 27917 | { PseudoVQDOTSU_VV_M8, VQDOTSU_VV }, // 7212 |
| 27918 | { PseudoVQDOTSU_VV_M8_MASK, VQDOTSU_VV }, // 7213 |
| 27919 | { PseudoVQDOTSU_VV_MF2, VQDOTSU_VV }, // 7214 |
| 27920 | { PseudoVQDOTSU_VV_MF2_MASK, VQDOTSU_VV }, // 7215 |
| 27921 | { PseudoVQDOTSU_VX_M1, VQDOTSU_VX }, // 7216 |
| 27922 | { PseudoVQDOTSU_VX_M1_MASK, VQDOTSU_VX }, // 7217 |
| 27923 | { PseudoVQDOTSU_VX_M2, VQDOTSU_VX }, // 7218 |
| 27924 | { PseudoVQDOTSU_VX_M2_MASK, VQDOTSU_VX }, // 7219 |
| 27925 | { PseudoVQDOTSU_VX_M4, VQDOTSU_VX }, // 7220 |
| 27926 | { PseudoVQDOTSU_VX_M4_MASK, VQDOTSU_VX }, // 7221 |
| 27927 | { PseudoVQDOTSU_VX_M8, VQDOTSU_VX }, // 7222 |
| 27928 | { PseudoVQDOTSU_VX_M8_MASK, VQDOTSU_VX }, // 7223 |
| 27929 | { PseudoVQDOTSU_VX_MF2, VQDOTSU_VX }, // 7224 |
| 27930 | { PseudoVQDOTSU_VX_MF2_MASK, VQDOTSU_VX }, // 7225 |
| 27931 | { PseudoVQDOTU_VV_M1, VQDOTU_VV }, // 7226 |
| 27932 | { PseudoVQDOTU_VV_M1_MASK, VQDOTU_VV }, // 7227 |
| 27933 | { PseudoVQDOTU_VV_M2, VQDOTU_VV }, // 7228 |
| 27934 | { PseudoVQDOTU_VV_M2_MASK, VQDOTU_VV }, // 7229 |
| 27935 | { PseudoVQDOTU_VV_M4, VQDOTU_VV }, // 7230 |
| 27936 | { PseudoVQDOTU_VV_M4_MASK, VQDOTU_VV }, // 7231 |
| 27937 | { PseudoVQDOTU_VV_M8, VQDOTU_VV }, // 7232 |
| 27938 | { PseudoVQDOTU_VV_M8_MASK, VQDOTU_VV }, // 7233 |
| 27939 | { PseudoVQDOTU_VV_MF2, VQDOTU_VV }, // 7234 |
| 27940 | { PseudoVQDOTU_VV_MF2_MASK, VQDOTU_VV }, // 7235 |
| 27941 | { PseudoVQDOTU_VX_M1, VQDOTU_VX }, // 7236 |
| 27942 | { PseudoVQDOTU_VX_M1_MASK, VQDOTU_VX }, // 7237 |
| 27943 | { PseudoVQDOTU_VX_M2, VQDOTU_VX }, // 7238 |
| 27944 | { PseudoVQDOTU_VX_M2_MASK, VQDOTU_VX }, // 7239 |
| 27945 | { PseudoVQDOTU_VX_M4, VQDOTU_VX }, // 7240 |
| 27946 | { PseudoVQDOTU_VX_M4_MASK, VQDOTU_VX }, // 7241 |
| 27947 | { PseudoVQDOTU_VX_M8, VQDOTU_VX }, // 7242 |
| 27948 | { PseudoVQDOTU_VX_M8_MASK, VQDOTU_VX }, // 7243 |
| 27949 | { PseudoVQDOTU_VX_MF2, VQDOTU_VX }, // 7244 |
| 27950 | { PseudoVQDOTU_VX_MF2_MASK, VQDOTU_VX }, // 7245 |
| 27951 | { PseudoVQDOT_VV_M1, VQDOT_VV }, // 7246 |
| 27952 | { PseudoVQDOT_VV_M1_MASK, VQDOT_VV }, // 7247 |
| 27953 | { PseudoVQDOT_VV_M2, VQDOT_VV }, // 7248 |
| 27954 | { PseudoVQDOT_VV_M2_MASK, VQDOT_VV }, // 7249 |
| 27955 | { PseudoVQDOT_VV_M4, VQDOT_VV }, // 7250 |
| 27956 | { PseudoVQDOT_VV_M4_MASK, VQDOT_VV }, // 7251 |
| 27957 | { PseudoVQDOT_VV_M8, VQDOT_VV }, // 7252 |
| 27958 | { PseudoVQDOT_VV_M8_MASK, VQDOT_VV }, // 7253 |
| 27959 | { PseudoVQDOT_VV_MF2, VQDOT_VV }, // 7254 |
| 27960 | { PseudoVQDOT_VV_MF2_MASK, VQDOT_VV }, // 7255 |
| 27961 | { PseudoVQDOT_VX_M1, VQDOT_VX }, // 7256 |
| 27962 | { PseudoVQDOT_VX_M1_MASK, VQDOT_VX }, // 7257 |
| 27963 | { PseudoVQDOT_VX_M2, VQDOT_VX }, // 7258 |
| 27964 | { PseudoVQDOT_VX_M2_MASK, VQDOT_VX }, // 7259 |
| 27965 | { PseudoVQDOT_VX_M4, VQDOT_VX }, // 7260 |
| 27966 | { PseudoVQDOT_VX_M4_MASK, VQDOT_VX }, // 7261 |
| 27967 | { PseudoVQDOT_VX_M8, VQDOT_VX }, // 7262 |
| 27968 | { PseudoVQDOT_VX_M8_MASK, VQDOT_VX }, // 7263 |
| 27969 | { PseudoVQDOT_VX_MF2, VQDOT_VX }, // 7264 |
| 27970 | { PseudoVQDOT_VX_MF2_MASK, VQDOT_VX }, // 7265 |
| 27971 | { PseudoVREDAND_VS_M1_E16, VREDAND_VS }, // 7266 |
| 27972 | { PseudoVREDAND_VS_M1_E16_MASK, VREDAND_VS }, // 7267 |
| 27973 | { PseudoVREDAND_VS_M1_E32, VREDAND_VS }, // 7268 |
| 27974 | { PseudoVREDAND_VS_M1_E32_MASK, VREDAND_VS }, // 7269 |
| 27975 | { PseudoVREDAND_VS_M1_E64, VREDAND_VS }, // 7270 |
| 27976 | { PseudoVREDAND_VS_M1_E64_MASK, VREDAND_VS }, // 7271 |
| 27977 | { PseudoVREDAND_VS_M1_E8, VREDAND_VS }, // 7272 |
| 27978 | { PseudoVREDAND_VS_M1_E8_MASK, VREDAND_VS }, // 7273 |
| 27979 | { PseudoVREDAND_VS_M2_E16, VREDAND_VS }, // 7274 |
| 27980 | { PseudoVREDAND_VS_M2_E16_MASK, VREDAND_VS }, // 7275 |
| 27981 | { PseudoVREDAND_VS_M2_E32, VREDAND_VS }, // 7276 |
| 27982 | { PseudoVREDAND_VS_M2_E32_MASK, VREDAND_VS }, // 7277 |
| 27983 | { PseudoVREDAND_VS_M2_E64, VREDAND_VS }, // 7278 |
| 27984 | { PseudoVREDAND_VS_M2_E64_MASK, VREDAND_VS }, // 7279 |
| 27985 | { PseudoVREDAND_VS_M2_E8, VREDAND_VS }, // 7280 |
| 27986 | { PseudoVREDAND_VS_M2_E8_MASK, VREDAND_VS }, // 7281 |
| 27987 | { PseudoVREDAND_VS_M4_E16, VREDAND_VS }, // 7282 |
| 27988 | { PseudoVREDAND_VS_M4_E16_MASK, VREDAND_VS }, // 7283 |
| 27989 | { PseudoVREDAND_VS_M4_E32, VREDAND_VS }, // 7284 |
| 27990 | { PseudoVREDAND_VS_M4_E32_MASK, VREDAND_VS }, // 7285 |
| 27991 | { PseudoVREDAND_VS_M4_E64, VREDAND_VS }, // 7286 |
| 27992 | { PseudoVREDAND_VS_M4_E64_MASK, VREDAND_VS }, // 7287 |
| 27993 | { PseudoVREDAND_VS_M4_E8, VREDAND_VS }, // 7288 |
| 27994 | { PseudoVREDAND_VS_M4_E8_MASK, VREDAND_VS }, // 7289 |
| 27995 | { PseudoVREDAND_VS_M8_E16, VREDAND_VS }, // 7290 |
| 27996 | { PseudoVREDAND_VS_M8_E16_MASK, VREDAND_VS }, // 7291 |
| 27997 | { PseudoVREDAND_VS_M8_E32, VREDAND_VS }, // 7292 |
| 27998 | { PseudoVREDAND_VS_M8_E32_MASK, VREDAND_VS }, // 7293 |
| 27999 | { PseudoVREDAND_VS_M8_E64, VREDAND_VS }, // 7294 |
| 28000 | { PseudoVREDAND_VS_M8_E64_MASK, VREDAND_VS }, // 7295 |
| 28001 | { PseudoVREDAND_VS_M8_E8, VREDAND_VS }, // 7296 |
| 28002 | { PseudoVREDAND_VS_M8_E8_MASK, VREDAND_VS }, // 7297 |
| 28003 | { PseudoVREDAND_VS_MF2_E16, VREDAND_VS }, // 7298 |
| 28004 | { PseudoVREDAND_VS_MF2_E16_MASK, VREDAND_VS }, // 7299 |
| 28005 | { PseudoVREDAND_VS_MF2_E32, VREDAND_VS }, // 7300 |
| 28006 | { PseudoVREDAND_VS_MF2_E32_MASK, VREDAND_VS }, // 7301 |
| 28007 | { PseudoVREDAND_VS_MF2_E8, VREDAND_VS }, // 7302 |
| 28008 | { PseudoVREDAND_VS_MF2_E8_MASK, VREDAND_VS }, // 7303 |
| 28009 | { PseudoVREDAND_VS_MF4_E16, VREDAND_VS }, // 7304 |
| 28010 | { PseudoVREDAND_VS_MF4_E16_MASK, VREDAND_VS }, // 7305 |
| 28011 | { PseudoVREDAND_VS_MF4_E8, VREDAND_VS }, // 7306 |
| 28012 | { PseudoVREDAND_VS_MF4_E8_MASK, VREDAND_VS }, // 7307 |
| 28013 | { PseudoVREDAND_VS_MF8_E8, VREDAND_VS }, // 7308 |
| 28014 | { PseudoVREDAND_VS_MF8_E8_MASK, VREDAND_VS }, // 7309 |
| 28015 | { PseudoVREDMAXU_VS_M1_E16, VREDMAXU_VS }, // 7310 |
| 28016 | { PseudoVREDMAXU_VS_M1_E16_MASK, VREDMAXU_VS }, // 7311 |
| 28017 | { PseudoVREDMAXU_VS_M1_E32, VREDMAXU_VS }, // 7312 |
| 28018 | { PseudoVREDMAXU_VS_M1_E32_MASK, VREDMAXU_VS }, // 7313 |
| 28019 | { PseudoVREDMAXU_VS_M1_E64, VREDMAXU_VS }, // 7314 |
| 28020 | { PseudoVREDMAXU_VS_M1_E64_MASK, VREDMAXU_VS }, // 7315 |
| 28021 | { PseudoVREDMAXU_VS_M1_E8, VREDMAXU_VS }, // 7316 |
| 28022 | { PseudoVREDMAXU_VS_M1_E8_MASK, VREDMAXU_VS }, // 7317 |
| 28023 | { PseudoVREDMAXU_VS_M2_E16, VREDMAXU_VS }, // 7318 |
| 28024 | { PseudoVREDMAXU_VS_M2_E16_MASK, VREDMAXU_VS }, // 7319 |
| 28025 | { PseudoVREDMAXU_VS_M2_E32, VREDMAXU_VS }, // 7320 |
| 28026 | { PseudoVREDMAXU_VS_M2_E32_MASK, VREDMAXU_VS }, // 7321 |
| 28027 | { PseudoVREDMAXU_VS_M2_E64, VREDMAXU_VS }, // 7322 |
| 28028 | { PseudoVREDMAXU_VS_M2_E64_MASK, VREDMAXU_VS }, // 7323 |
| 28029 | { PseudoVREDMAXU_VS_M2_E8, VREDMAXU_VS }, // 7324 |
| 28030 | { PseudoVREDMAXU_VS_M2_E8_MASK, VREDMAXU_VS }, // 7325 |
| 28031 | { PseudoVREDMAXU_VS_M4_E16, VREDMAXU_VS }, // 7326 |
| 28032 | { PseudoVREDMAXU_VS_M4_E16_MASK, VREDMAXU_VS }, // 7327 |
| 28033 | { PseudoVREDMAXU_VS_M4_E32, VREDMAXU_VS }, // 7328 |
| 28034 | { PseudoVREDMAXU_VS_M4_E32_MASK, VREDMAXU_VS }, // 7329 |
| 28035 | { PseudoVREDMAXU_VS_M4_E64, VREDMAXU_VS }, // 7330 |
| 28036 | { PseudoVREDMAXU_VS_M4_E64_MASK, VREDMAXU_VS }, // 7331 |
| 28037 | { PseudoVREDMAXU_VS_M4_E8, VREDMAXU_VS }, // 7332 |
| 28038 | { PseudoVREDMAXU_VS_M4_E8_MASK, VREDMAXU_VS }, // 7333 |
| 28039 | { PseudoVREDMAXU_VS_M8_E16, VREDMAXU_VS }, // 7334 |
| 28040 | { PseudoVREDMAXU_VS_M8_E16_MASK, VREDMAXU_VS }, // 7335 |
| 28041 | { PseudoVREDMAXU_VS_M8_E32, VREDMAXU_VS }, // 7336 |
| 28042 | { PseudoVREDMAXU_VS_M8_E32_MASK, VREDMAXU_VS }, // 7337 |
| 28043 | { PseudoVREDMAXU_VS_M8_E64, VREDMAXU_VS }, // 7338 |
| 28044 | { PseudoVREDMAXU_VS_M8_E64_MASK, VREDMAXU_VS }, // 7339 |
| 28045 | { PseudoVREDMAXU_VS_M8_E8, VREDMAXU_VS }, // 7340 |
| 28046 | { PseudoVREDMAXU_VS_M8_E8_MASK, VREDMAXU_VS }, // 7341 |
| 28047 | { PseudoVREDMAXU_VS_MF2_E16, VREDMAXU_VS }, // 7342 |
| 28048 | { PseudoVREDMAXU_VS_MF2_E16_MASK, VREDMAXU_VS }, // 7343 |
| 28049 | { PseudoVREDMAXU_VS_MF2_E32, VREDMAXU_VS }, // 7344 |
| 28050 | { PseudoVREDMAXU_VS_MF2_E32_MASK, VREDMAXU_VS }, // 7345 |
| 28051 | { PseudoVREDMAXU_VS_MF2_E8, VREDMAXU_VS }, // 7346 |
| 28052 | { PseudoVREDMAXU_VS_MF2_E8_MASK, VREDMAXU_VS }, // 7347 |
| 28053 | { PseudoVREDMAXU_VS_MF4_E16, VREDMAXU_VS }, // 7348 |
| 28054 | { PseudoVREDMAXU_VS_MF4_E16_MASK, VREDMAXU_VS }, // 7349 |
| 28055 | { PseudoVREDMAXU_VS_MF4_E8, VREDMAXU_VS }, // 7350 |
| 28056 | { PseudoVREDMAXU_VS_MF4_E8_MASK, VREDMAXU_VS }, // 7351 |
| 28057 | { PseudoVREDMAXU_VS_MF8_E8, VREDMAXU_VS }, // 7352 |
| 28058 | { PseudoVREDMAXU_VS_MF8_E8_MASK, VREDMAXU_VS }, // 7353 |
| 28059 | { PseudoVREDMAX_VS_M1_E16, VREDMAX_VS }, // 7354 |
| 28060 | { PseudoVREDMAX_VS_M1_E16_MASK, VREDMAX_VS }, // 7355 |
| 28061 | { PseudoVREDMAX_VS_M1_E32, VREDMAX_VS }, // 7356 |
| 28062 | { PseudoVREDMAX_VS_M1_E32_MASK, VREDMAX_VS }, // 7357 |
| 28063 | { PseudoVREDMAX_VS_M1_E64, VREDMAX_VS }, // 7358 |
| 28064 | { PseudoVREDMAX_VS_M1_E64_MASK, VREDMAX_VS }, // 7359 |
| 28065 | { PseudoVREDMAX_VS_M1_E8, VREDMAX_VS }, // 7360 |
| 28066 | { PseudoVREDMAX_VS_M1_E8_MASK, VREDMAX_VS }, // 7361 |
| 28067 | { PseudoVREDMAX_VS_M2_E16, VREDMAX_VS }, // 7362 |
| 28068 | { PseudoVREDMAX_VS_M2_E16_MASK, VREDMAX_VS }, // 7363 |
| 28069 | { PseudoVREDMAX_VS_M2_E32, VREDMAX_VS }, // 7364 |
| 28070 | { PseudoVREDMAX_VS_M2_E32_MASK, VREDMAX_VS }, // 7365 |
| 28071 | { PseudoVREDMAX_VS_M2_E64, VREDMAX_VS }, // 7366 |
| 28072 | { PseudoVREDMAX_VS_M2_E64_MASK, VREDMAX_VS }, // 7367 |
| 28073 | { PseudoVREDMAX_VS_M2_E8, VREDMAX_VS }, // 7368 |
| 28074 | { PseudoVREDMAX_VS_M2_E8_MASK, VREDMAX_VS }, // 7369 |
| 28075 | { PseudoVREDMAX_VS_M4_E16, VREDMAX_VS }, // 7370 |
| 28076 | { PseudoVREDMAX_VS_M4_E16_MASK, VREDMAX_VS }, // 7371 |
| 28077 | { PseudoVREDMAX_VS_M4_E32, VREDMAX_VS }, // 7372 |
| 28078 | { PseudoVREDMAX_VS_M4_E32_MASK, VREDMAX_VS }, // 7373 |
| 28079 | { PseudoVREDMAX_VS_M4_E64, VREDMAX_VS }, // 7374 |
| 28080 | { PseudoVREDMAX_VS_M4_E64_MASK, VREDMAX_VS }, // 7375 |
| 28081 | { PseudoVREDMAX_VS_M4_E8, VREDMAX_VS }, // 7376 |
| 28082 | { PseudoVREDMAX_VS_M4_E8_MASK, VREDMAX_VS }, // 7377 |
| 28083 | { PseudoVREDMAX_VS_M8_E16, VREDMAX_VS }, // 7378 |
| 28084 | { PseudoVREDMAX_VS_M8_E16_MASK, VREDMAX_VS }, // 7379 |
| 28085 | { PseudoVREDMAX_VS_M8_E32, VREDMAX_VS }, // 7380 |
| 28086 | { PseudoVREDMAX_VS_M8_E32_MASK, VREDMAX_VS }, // 7381 |
| 28087 | { PseudoVREDMAX_VS_M8_E64, VREDMAX_VS }, // 7382 |
| 28088 | { PseudoVREDMAX_VS_M8_E64_MASK, VREDMAX_VS }, // 7383 |
| 28089 | { PseudoVREDMAX_VS_M8_E8, VREDMAX_VS }, // 7384 |
| 28090 | { PseudoVREDMAX_VS_M8_E8_MASK, VREDMAX_VS }, // 7385 |
| 28091 | { PseudoVREDMAX_VS_MF2_E16, VREDMAX_VS }, // 7386 |
| 28092 | { PseudoVREDMAX_VS_MF2_E16_MASK, VREDMAX_VS }, // 7387 |
| 28093 | { PseudoVREDMAX_VS_MF2_E32, VREDMAX_VS }, // 7388 |
| 28094 | { PseudoVREDMAX_VS_MF2_E32_MASK, VREDMAX_VS }, // 7389 |
| 28095 | { PseudoVREDMAX_VS_MF2_E8, VREDMAX_VS }, // 7390 |
| 28096 | { PseudoVREDMAX_VS_MF2_E8_MASK, VREDMAX_VS }, // 7391 |
| 28097 | { PseudoVREDMAX_VS_MF4_E16, VREDMAX_VS }, // 7392 |
| 28098 | { PseudoVREDMAX_VS_MF4_E16_MASK, VREDMAX_VS }, // 7393 |
| 28099 | { PseudoVREDMAX_VS_MF4_E8, VREDMAX_VS }, // 7394 |
| 28100 | { PseudoVREDMAX_VS_MF4_E8_MASK, VREDMAX_VS }, // 7395 |
| 28101 | { PseudoVREDMAX_VS_MF8_E8, VREDMAX_VS }, // 7396 |
| 28102 | { PseudoVREDMAX_VS_MF8_E8_MASK, VREDMAX_VS }, // 7397 |
| 28103 | { PseudoVREDMINU_VS_M1_E16, VREDMINU_VS }, // 7398 |
| 28104 | { PseudoVREDMINU_VS_M1_E16_MASK, VREDMINU_VS }, // 7399 |
| 28105 | { PseudoVREDMINU_VS_M1_E32, VREDMINU_VS }, // 7400 |
| 28106 | { PseudoVREDMINU_VS_M1_E32_MASK, VREDMINU_VS }, // 7401 |
| 28107 | { PseudoVREDMINU_VS_M1_E64, VREDMINU_VS }, // 7402 |
| 28108 | { PseudoVREDMINU_VS_M1_E64_MASK, VREDMINU_VS }, // 7403 |
| 28109 | { PseudoVREDMINU_VS_M1_E8, VREDMINU_VS }, // 7404 |
| 28110 | { PseudoVREDMINU_VS_M1_E8_MASK, VREDMINU_VS }, // 7405 |
| 28111 | { PseudoVREDMINU_VS_M2_E16, VREDMINU_VS }, // 7406 |
| 28112 | { PseudoVREDMINU_VS_M2_E16_MASK, VREDMINU_VS }, // 7407 |
| 28113 | { PseudoVREDMINU_VS_M2_E32, VREDMINU_VS }, // 7408 |
| 28114 | { PseudoVREDMINU_VS_M2_E32_MASK, VREDMINU_VS }, // 7409 |
| 28115 | { PseudoVREDMINU_VS_M2_E64, VREDMINU_VS }, // 7410 |
| 28116 | { PseudoVREDMINU_VS_M2_E64_MASK, VREDMINU_VS }, // 7411 |
| 28117 | { PseudoVREDMINU_VS_M2_E8, VREDMINU_VS }, // 7412 |
| 28118 | { PseudoVREDMINU_VS_M2_E8_MASK, VREDMINU_VS }, // 7413 |
| 28119 | { PseudoVREDMINU_VS_M4_E16, VREDMINU_VS }, // 7414 |
| 28120 | { PseudoVREDMINU_VS_M4_E16_MASK, VREDMINU_VS }, // 7415 |
| 28121 | { PseudoVREDMINU_VS_M4_E32, VREDMINU_VS }, // 7416 |
| 28122 | { PseudoVREDMINU_VS_M4_E32_MASK, VREDMINU_VS }, // 7417 |
| 28123 | { PseudoVREDMINU_VS_M4_E64, VREDMINU_VS }, // 7418 |
| 28124 | { PseudoVREDMINU_VS_M4_E64_MASK, VREDMINU_VS }, // 7419 |
| 28125 | { PseudoVREDMINU_VS_M4_E8, VREDMINU_VS }, // 7420 |
| 28126 | { PseudoVREDMINU_VS_M4_E8_MASK, VREDMINU_VS }, // 7421 |
| 28127 | { PseudoVREDMINU_VS_M8_E16, VREDMINU_VS }, // 7422 |
| 28128 | { PseudoVREDMINU_VS_M8_E16_MASK, VREDMINU_VS }, // 7423 |
| 28129 | { PseudoVREDMINU_VS_M8_E32, VREDMINU_VS }, // 7424 |
| 28130 | { PseudoVREDMINU_VS_M8_E32_MASK, VREDMINU_VS }, // 7425 |
| 28131 | { PseudoVREDMINU_VS_M8_E64, VREDMINU_VS }, // 7426 |
| 28132 | { PseudoVREDMINU_VS_M8_E64_MASK, VREDMINU_VS }, // 7427 |
| 28133 | { PseudoVREDMINU_VS_M8_E8, VREDMINU_VS }, // 7428 |
| 28134 | { PseudoVREDMINU_VS_M8_E8_MASK, VREDMINU_VS }, // 7429 |
| 28135 | { PseudoVREDMINU_VS_MF2_E16, VREDMINU_VS }, // 7430 |
| 28136 | { PseudoVREDMINU_VS_MF2_E16_MASK, VREDMINU_VS }, // 7431 |
| 28137 | { PseudoVREDMINU_VS_MF2_E32, VREDMINU_VS }, // 7432 |
| 28138 | { PseudoVREDMINU_VS_MF2_E32_MASK, VREDMINU_VS }, // 7433 |
| 28139 | { PseudoVREDMINU_VS_MF2_E8, VREDMINU_VS }, // 7434 |
| 28140 | { PseudoVREDMINU_VS_MF2_E8_MASK, VREDMINU_VS }, // 7435 |
| 28141 | { PseudoVREDMINU_VS_MF4_E16, VREDMINU_VS }, // 7436 |
| 28142 | { PseudoVREDMINU_VS_MF4_E16_MASK, VREDMINU_VS }, // 7437 |
| 28143 | { PseudoVREDMINU_VS_MF4_E8, VREDMINU_VS }, // 7438 |
| 28144 | { PseudoVREDMINU_VS_MF4_E8_MASK, VREDMINU_VS }, // 7439 |
| 28145 | { PseudoVREDMINU_VS_MF8_E8, VREDMINU_VS }, // 7440 |
| 28146 | { PseudoVREDMINU_VS_MF8_E8_MASK, VREDMINU_VS }, // 7441 |
| 28147 | { PseudoVREDMIN_VS_M1_E16, VREDMIN_VS }, // 7442 |
| 28148 | { PseudoVREDMIN_VS_M1_E16_MASK, VREDMIN_VS }, // 7443 |
| 28149 | { PseudoVREDMIN_VS_M1_E32, VREDMIN_VS }, // 7444 |
| 28150 | { PseudoVREDMIN_VS_M1_E32_MASK, VREDMIN_VS }, // 7445 |
| 28151 | { PseudoVREDMIN_VS_M1_E64, VREDMIN_VS }, // 7446 |
| 28152 | { PseudoVREDMIN_VS_M1_E64_MASK, VREDMIN_VS }, // 7447 |
| 28153 | { PseudoVREDMIN_VS_M1_E8, VREDMIN_VS }, // 7448 |
| 28154 | { PseudoVREDMIN_VS_M1_E8_MASK, VREDMIN_VS }, // 7449 |
| 28155 | { PseudoVREDMIN_VS_M2_E16, VREDMIN_VS }, // 7450 |
| 28156 | { PseudoVREDMIN_VS_M2_E16_MASK, VREDMIN_VS }, // 7451 |
| 28157 | { PseudoVREDMIN_VS_M2_E32, VREDMIN_VS }, // 7452 |
| 28158 | { PseudoVREDMIN_VS_M2_E32_MASK, VREDMIN_VS }, // 7453 |
| 28159 | { PseudoVREDMIN_VS_M2_E64, VREDMIN_VS }, // 7454 |
| 28160 | { PseudoVREDMIN_VS_M2_E64_MASK, VREDMIN_VS }, // 7455 |
| 28161 | { PseudoVREDMIN_VS_M2_E8, VREDMIN_VS }, // 7456 |
| 28162 | { PseudoVREDMIN_VS_M2_E8_MASK, VREDMIN_VS }, // 7457 |
| 28163 | { PseudoVREDMIN_VS_M4_E16, VREDMIN_VS }, // 7458 |
| 28164 | { PseudoVREDMIN_VS_M4_E16_MASK, VREDMIN_VS }, // 7459 |
| 28165 | { PseudoVREDMIN_VS_M4_E32, VREDMIN_VS }, // 7460 |
| 28166 | { PseudoVREDMIN_VS_M4_E32_MASK, VREDMIN_VS }, // 7461 |
| 28167 | { PseudoVREDMIN_VS_M4_E64, VREDMIN_VS }, // 7462 |
| 28168 | { PseudoVREDMIN_VS_M4_E64_MASK, VREDMIN_VS }, // 7463 |
| 28169 | { PseudoVREDMIN_VS_M4_E8, VREDMIN_VS }, // 7464 |
| 28170 | { PseudoVREDMIN_VS_M4_E8_MASK, VREDMIN_VS }, // 7465 |
| 28171 | { PseudoVREDMIN_VS_M8_E16, VREDMIN_VS }, // 7466 |
| 28172 | { PseudoVREDMIN_VS_M8_E16_MASK, VREDMIN_VS }, // 7467 |
| 28173 | { PseudoVREDMIN_VS_M8_E32, VREDMIN_VS }, // 7468 |
| 28174 | { PseudoVREDMIN_VS_M8_E32_MASK, VREDMIN_VS }, // 7469 |
| 28175 | { PseudoVREDMIN_VS_M8_E64, VREDMIN_VS }, // 7470 |
| 28176 | { PseudoVREDMIN_VS_M8_E64_MASK, VREDMIN_VS }, // 7471 |
| 28177 | { PseudoVREDMIN_VS_M8_E8, VREDMIN_VS }, // 7472 |
| 28178 | { PseudoVREDMIN_VS_M8_E8_MASK, VREDMIN_VS }, // 7473 |
| 28179 | { PseudoVREDMIN_VS_MF2_E16, VREDMIN_VS }, // 7474 |
| 28180 | { PseudoVREDMIN_VS_MF2_E16_MASK, VREDMIN_VS }, // 7475 |
| 28181 | { PseudoVREDMIN_VS_MF2_E32, VREDMIN_VS }, // 7476 |
| 28182 | { PseudoVREDMIN_VS_MF2_E32_MASK, VREDMIN_VS }, // 7477 |
| 28183 | { PseudoVREDMIN_VS_MF2_E8, VREDMIN_VS }, // 7478 |
| 28184 | { PseudoVREDMIN_VS_MF2_E8_MASK, VREDMIN_VS }, // 7479 |
| 28185 | { PseudoVREDMIN_VS_MF4_E16, VREDMIN_VS }, // 7480 |
| 28186 | { PseudoVREDMIN_VS_MF4_E16_MASK, VREDMIN_VS }, // 7481 |
| 28187 | { PseudoVREDMIN_VS_MF4_E8, VREDMIN_VS }, // 7482 |
| 28188 | { PseudoVREDMIN_VS_MF4_E8_MASK, VREDMIN_VS }, // 7483 |
| 28189 | { PseudoVREDMIN_VS_MF8_E8, VREDMIN_VS }, // 7484 |
| 28190 | { PseudoVREDMIN_VS_MF8_E8_MASK, VREDMIN_VS }, // 7485 |
| 28191 | { PseudoVREDOR_VS_M1_E16, VREDOR_VS }, // 7486 |
| 28192 | { PseudoVREDOR_VS_M1_E16_MASK, VREDOR_VS }, // 7487 |
| 28193 | { PseudoVREDOR_VS_M1_E32, VREDOR_VS }, // 7488 |
| 28194 | { PseudoVREDOR_VS_M1_E32_MASK, VREDOR_VS }, // 7489 |
| 28195 | { PseudoVREDOR_VS_M1_E64, VREDOR_VS }, // 7490 |
| 28196 | { PseudoVREDOR_VS_M1_E64_MASK, VREDOR_VS }, // 7491 |
| 28197 | { PseudoVREDOR_VS_M1_E8, VREDOR_VS }, // 7492 |
| 28198 | { PseudoVREDOR_VS_M1_E8_MASK, VREDOR_VS }, // 7493 |
| 28199 | { PseudoVREDOR_VS_M2_E16, VREDOR_VS }, // 7494 |
| 28200 | { PseudoVREDOR_VS_M2_E16_MASK, VREDOR_VS }, // 7495 |
| 28201 | { PseudoVREDOR_VS_M2_E32, VREDOR_VS }, // 7496 |
| 28202 | { PseudoVREDOR_VS_M2_E32_MASK, VREDOR_VS }, // 7497 |
| 28203 | { PseudoVREDOR_VS_M2_E64, VREDOR_VS }, // 7498 |
| 28204 | { PseudoVREDOR_VS_M2_E64_MASK, VREDOR_VS }, // 7499 |
| 28205 | { PseudoVREDOR_VS_M2_E8, VREDOR_VS }, // 7500 |
| 28206 | { PseudoVREDOR_VS_M2_E8_MASK, VREDOR_VS }, // 7501 |
| 28207 | { PseudoVREDOR_VS_M4_E16, VREDOR_VS }, // 7502 |
| 28208 | { PseudoVREDOR_VS_M4_E16_MASK, VREDOR_VS }, // 7503 |
| 28209 | { PseudoVREDOR_VS_M4_E32, VREDOR_VS }, // 7504 |
| 28210 | { PseudoVREDOR_VS_M4_E32_MASK, VREDOR_VS }, // 7505 |
| 28211 | { PseudoVREDOR_VS_M4_E64, VREDOR_VS }, // 7506 |
| 28212 | { PseudoVREDOR_VS_M4_E64_MASK, VREDOR_VS }, // 7507 |
| 28213 | { PseudoVREDOR_VS_M4_E8, VREDOR_VS }, // 7508 |
| 28214 | { PseudoVREDOR_VS_M4_E8_MASK, VREDOR_VS }, // 7509 |
| 28215 | { PseudoVREDOR_VS_M8_E16, VREDOR_VS }, // 7510 |
| 28216 | { PseudoVREDOR_VS_M8_E16_MASK, VREDOR_VS }, // 7511 |
| 28217 | { PseudoVREDOR_VS_M8_E32, VREDOR_VS }, // 7512 |
| 28218 | { PseudoVREDOR_VS_M8_E32_MASK, VREDOR_VS }, // 7513 |
| 28219 | { PseudoVREDOR_VS_M8_E64, VREDOR_VS }, // 7514 |
| 28220 | { PseudoVREDOR_VS_M8_E64_MASK, VREDOR_VS }, // 7515 |
| 28221 | { PseudoVREDOR_VS_M8_E8, VREDOR_VS }, // 7516 |
| 28222 | { PseudoVREDOR_VS_M8_E8_MASK, VREDOR_VS }, // 7517 |
| 28223 | { PseudoVREDOR_VS_MF2_E16, VREDOR_VS }, // 7518 |
| 28224 | { PseudoVREDOR_VS_MF2_E16_MASK, VREDOR_VS }, // 7519 |
| 28225 | { PseudoVREDOR_VS_MF2_E32, VREDOR_VS }, // 7520 |
| 28226 | { PseudoVREDOR_VS_MF2_E32_MASK, VREDOR_VS }, // 7521 |
| 28227 | { PseudoVREDOR_VS_MF2_E8, VREDOR_VS }, // 7522 |
| 28228 | { PseudoVREDOR_VS_MF2_E8_MASK, VREDOR_VS }, // 7523 |
| 28229 | { PseudoVREDOR_VS_MF4_E16, VREDOR_VS }, // 7524 |
| 28230 | { PseudoVREDOR_VS_MF4_E16_MASK, VREDOR_VS }, // 7525 |
| 28231 | { PseudoVREDOR_VS_MF4_E8, VREDOR_VS }, // 7526 |
| 28232 | { PseudoVREDOR_VS_MF4_E8_MASK, VREDOR_VS }, // 7527 |
| 28233 | { PseudoVREDOR_VS_MF8_E8, VREDOR_VS }, // 7528 |
| 28234 | { PseudoVREDOR_VS_MF8_E8_MASK, VREDOR_VS }, // 7529 |
| 28235 | { PseudoVREDSUM_VS_M1_E16, VREDSUM_VS }, // 7530 |
| 28236 | { PseudoVREDSUM_VS_M1_E16_MASK, VREDSUM_VS }, // 7531 |
| 28237 | { PseudoVREDSUM_VS_M1_E32, VREDSUM_VS }, // 7532 |
| 28238 | { PseudoVREDSUM_VS_M1_E32_MASK, VREDSUM_VS }, // 7533 |
| 28239 | { PseudoVREDSUM_VS_M1_E64, VREDSUM_VS }, // 7534 |
| 28240 | { PseudoVREDSUM_VS_M1_E64_MASK, VREDSUM_VS }, // 7535 |
| 28241 | { PseudoVREDSUM_VS_M1_E8, VREDSUM_VS }, // 7536 |
| 28242 | { PseudoVREDSUM_VS_M1_E8_MASK, VREDSUM_VS }, // 7537 |
| 28243 | { PseudoVREDSUM_VS_M2_E16, VREDSUM_VS }, // 7538 |
| 28244 | { PseudoVREDSUM_VS_M2_E16_MASK, VREDSUM_VS }, // 7539 |
| 28245 | { PseudoVREDSUM_VS_M2_E32, VREDSUM_VS }, // 7540 |
| 28246 | { PseudoVREDSUM_VS_M2_E32_MASK, VREDSUM_VS }, // 7541 |
| 28247 | { PseudoVREDSUM_VS_M2_E64, VREDSUM_VS }, // 7542 |
| 28248 | { PseudoVREDSUM_VS_M2_E64_MASK, VREDSUM_VS }, // 7543 |
| 28249 | { PseudoVREDSUM_VS_M2_E8, VREDSUM_VS }, // 7544 |
| 28250 | { PseudoVREDSUM_VS_M2_E8_MASK, VREDSUM_VS }, // 7545 |
| 28251 | { PseudoVREDSUM_VS_M4_E16, VREDSUM_VS }, // 7546 |
| 28252 | { PseudoVREDSUM_VS_M4_E16_MASK, VREDSUM_VS }, // 7547 |
| 28253 | { PseudoVREDSUM_VS_M4_E32, VREDSUM_VS }, // 7548 |
| 28254 | { PseudoVREDSUM_VS_M4_E32_MASK, VREDSUM_VS }, // 7549 |
| 28255 | { PseudoVREDSUM_VS_M4_E64, VREDSUM_VS }, // 7550 |
| 28256 | { PseudoVREDSUM_VS_M4_E64_MASK, VREDSUM_VS }, // 7551 |
| 28257 | { PseudoVREDSUM_VS_M4_E8, VREDSUM_VS }, // 7552 |
| 28258 | { PseudoVREDSUM_VS_M4_E8_MASK, VREDSUM_VS }, // 7553 |
| 28259 | { PseudoVREDSUM_VS_M8_E16, VREDSUM_VS }, // 7554 |
| 28260 | { PseudoVREDSUM_VS_M8_E16_MASK, VREDSUM_VS }, // 7555 |
| 28261 | { PseudoVREDSUM_VS_M8_E32, VREDSUM_VS }, // 7556 |
| 28262 | { PseudoVREDSUM_VS_M8_E32_MASK, VREDSUM_VS }, // 7557 |
| 28263 | { PseudoVREDSUM_VS_M8_E64, VREDSUM_VS }, // 7558 |
| 28264 | { PseudoVREDSUM_VS_M8_E64_MASK, VREDSUM_VS }, // 7559 |
| 28265 | { PseudoVREDSUM_VS_M8_E8, VREDSUM_VS }, // 7560 |
| 28266 | { PseudoVREDSUM_VS_M8_E8_MASK, VREDSUM_VS }, // 7561 |
| 28267 | { PseudoVREDSUM_VS_MF2_E16, VREDSUM_VS }, // 7562 |
| 28268 | { PseudoVREDSUM_VS_MF2_E16_MASK, VREDSUM_VS }, // 7563 |
| 28269 | { PseudoVREDSUM_VS_MF2_E32, VREDSUM_VS }, // 7564 |
| 28270 | { PseudoVREDSUM_VS_MF2_E32_MASK, VREDSUM_VS }, // 7565 |
| 28271 | { PseudoVREDSUM_VS_MF2_E8, VREDSUM_VS }, // 7566 |
| 28272 | { PseudoVREDSUM_VS_MF2_E8_MASK, VREDSUM_VS }, // 7567 |
| 28273 | { PseudoVREDSUM_VS_MF4_E16, VREDSUM_VS }, // 7568 |
| 28274 | { PseudoVREDSUM_VS_MF4_E16_MASK, VREDSUM_VS }, // 7569 |
| 28275 | { PseudoVREDSUM_VS_MF4_E8, VREDSUM_VS }, // 7570 |
| 28276 | { PseudoVREDSUM_VS_MF4_E8_MASK, VREDSUM_VS }, // 7571 |
| 28277 | { PseudoVREDSUM_VS_MF8_E8, VREDSUM_VS }, // 7572 |
| 28278 | { PseudoVREDSUM_VS_MF8_E8_MASK, VREDSUM_VS }, // 7573 |
| 28279 | { PseudoVREDXOR_VS_M1_E16, VREDXOR_VS }, // 7574 |
| 28280 | { PseudoVREDXOR_VS_M1_E16_MASK, VREDXOR_VS }, // 7575 |
| 28281 | { PseudoVREDXOR_VS_M1_E32, VREDXOR_VS }, // 7576 |
| 28282 | { PseudoVREDXOR_VS_M1_E32_MASK, VREDXOR_VS }, // 7577 |
| 28283 | { PseudoVREDXOR_VS_M1_E64, VREDXOR_VS }, // 7578 |
| 28284 | { PseudoVREDXOR_VS_M1_E64_MASK, VREDXOR_VS }, // 7579 |
| 28285 | { PseudoVREDXOR_VS_M1_E8, VREDXOR_VS }, // 7580 |
| 28286 | { PseudoVREDXOR_VS_M1_E8_MASK, VREDXOR_VS }, // 7581 |
| 28287 | { PseudoVREDXOR_VS_M2_E16, VREDXOR_VS }, // 7582 |
| 28288 | { PseudoVREDXOR_VS_M2_E16_MASK, VREDXOR_VS }, // 7583 |
| 28289 | { PseudoVREDXOR_VS_M2_E32, VREDXOR_VS }, // 7584 |
| 28290 | { PseudoVREDXOR_VS_M2_E32_MASK, VREDXOR_VS }, // 7585 |
| 28291 | { PseudoVREDXOR_VS_M2_E64, VREDXOR_VS }, // 7586 |
| 28292 | { PseudoVREDXOR_VS_M2_E64_MASK, VREDXOR_VS }, // 7587 |
| 28293 | { PseudoVREDXOR_VS_M2_E8, VREDXOR_VS }, // 7588 |
| 28294 | { PseudoVREDXOR_VS_M2_E8_MASK, VREDXOR_VS }, // 7589 |
| 28295 | { PseudoVREDXOR_VS_M4_E16, VREDXOR_VS }, // 7590 |
| 28296 | { PseudoVREDXOR_VS_M4_E16_MASK, VREDXOR_VS }, // 7591 |
| 28297 | { PseudoVREDXOR_VS_M4_E32, VREDXOR_VS }, // 7592 |
| 28298 | { PseudoVREDXOR_VS_M4_E32_MASK, VREDXOR_VS }, // 7593 |
| 28299 | { PseudoVREDXOR_VS_M4_E64, VREDXOR_VS }, // 7594 |
| 28300 | { PseudoVREDXOR_VS_M4_E64_MASK, VREDXOR_VS }, // 7595 |
| 28301 | { PseudoVREDXOR_VS_M4_E8, VREDXOR_VS }, // 7596 |
| 28302 | { PseudoVREDXOR_VS_M4_E8_MASK, VREDXOR_VS }, // 7597 |
| 28303 | { PseudoVREDXOR_VS_M8_E16, VREDXOR_VS }, // 7598 |
| 28304 | { PseudoVREDXOR_VS_M8_E16_MASK, VREDXOR_VS }, // 7599 |
| 28305 | { PseudoVREDXOR_VS_M8_E32, VREDXOR_VS }, // 7600 |
| 28306 | { PseudoVREDXOR_VS_M8_E32_MASK, VREDXOR_VS }, // 7601 |
| 28307 | { PseudoVREDXOR_VS_M8_E64, VREDXOR_VS }, // 7602 |
| 28308 | { PseudoVREDXOR_VS_M8_E64_MASK, VREDXOR_VS }, // 7603 |
| 28309 | { PseudoVREDXOR_VS_M8_E8, VREDXOR_VS }, // 7604 |
| 28310 | { PseudoVREDXOR_VS_M8_E8_MASK, VREDXOR_VS }, // 7605 |
| 28311 | { PseudoVREDXOR_VS_MF2_E16, VREDXOR_VS }, // 7606 |
| 28312 | { PseudoVREDXOR_VS_MF2_E16_MASK, VREDXOR_VS }, // 7607 |
| 28313 | { PseudoVREDXOR_VS_MF2_E32, VREDXOR_VS }, // 7608 |
| 28314 | { PseudoVREDXOR_VS_MF2_E32_MASK, VREDXOR_VS }, // 7609 |
| 28315 | { PseudoVREDXOR_VS_MF2_E8, VREDXOR_VS }, // 7610 |
| 28316 | { PseudoVREDXOR_VS_MF2_E8_MASK, VREDXOR_VS }, // 7611 |
| 28317 | { PseudoVREDXOR_VS_MF4_E16, VREDXOR_VS }, // 7612 |
| 28318 | { PseudoVREDXOR_VS_MF4_E16_MASK, VREDXOR_VS }, // 7613 |
| 28319 | { PseudoVREDXOR_VS_MF4_E8, VREDXOR_VS }, // 7614 |
| 28320 | { PseudoVREDXOR_VS_MF4_E8_MASK, VREDXOR_VS }, // 7615 |
| 28321 | { PseudoVREDXOR_VS_MF8_E8, VREDXOR_VS }, // 7616 |
| 28322 | { PseudoVREDXOR_VS_MF8_E8_MASK, VREDXOR_VS }, // 7617 |
| 28323 | { PseudoVREMU_VV_M1_E16, VREMU_VV }, // 7618 |
| 28324 | { PseudoVREMU_VV_M1_E16_MASK, VREMU_VV }, // 7619 |
| 28325 | { PseudoVREMU_VV_M1_E32, VREMU_VV }, // 7620 |
| 28326 | { PseudoVREMU_VV_M1_E32_MASK, VREMU_VV }, // 7621 |
| 28327 | { PseudoVREMU_VV_M1_E64, VREMU_VV }, // 7622 |
| 28328 | { PseudoVREMU_VV_M1_E64_MASK, VREMU_VV }, // 7623 |
| 28329 | { PseudoVREMU_VV_M1_E8, VREMU_VV }, // 7624 |
| 28330 | { PseudoVREMU_VV_M1_E8_MASK, VREMU_VV }, // 7625 |
| 28331 | { PseudoVREMU_VV_M2_E16, VREMU_VV }, // 7626 |
| 28332 | { PseudoVREMU_VV_M2_E16_MASK, VREMU_VV }, // 7627 |
| 28333 | { PseudoVREMU_VV_M2_E32, VREMU_VV }, // 7628 |
| 28334 | { PseudoVREMU_VV_M2_E32_MASK, VREMU_VV }, // 7629 |
| 28335 | { PseudoVREMU_VV_M2_E64, VREMU_VV }, // 7630 |
| 28336 | { PseudoVREMU_VV_M2_E64_MASK, VREMU_VV }, // 7631 |
| 28337 | { PseudoVREMU_VV_M2_E8, VREMU_VV }, // 7632 |
| 28338 | { PseudoVREMU_VV_M2_E8_MASK, VREMU_VV }, // 7633 |
| 28339 | { PseudoVREMU_VV_M4_E16, VREMU_VV }, // 7634 |
| 28340 | { PseudoVREMU_VV_M4_E16_MASK, VREMU_VV }, // 7635 |
| 28341 | { PseudoVREMU_VV_M4_E32, VREMU_VV }, // 7636 |
| 28342 | { PseudoVREMU_VV_M4_E32_MASK, VREMU_VV }, // 7637 |
| 28343 | { PseudoVREMU_VV_M4_E64, VREMU_VV }, // 7638 |
| 28344 | { PseudoVREMU_VV_M4_E64_MASK, VREMU_VV }, // 7639 |
| 28345 | { PseudoVREMU_VV_M4_E8, VREMU_VV }, // 7640 |
| 28346 | { PseudoVREMU_VV_M4_E8_MASK, VREMU_VV }, // 7641 |
| 28347 | { PseudoVREMU_VV_M8_E16, VREMU_VV }, // 7642 |
| 28348 | { PseudoVREMU_VV_M8_E16_MASK, VREMU_VV }, // 7643 |
| 28349 | { PseudoVREMU_VV_M8_E32, VREMU_VV }, // 7644 |
| 28350 | { PseudoVREMU_VV_M8_E32_MASK, VREMU_VV }, // 7645 |
| 28351 | { PseudoVREMU_VV_M8_E64, VREMU_VV }, // 7646 |
| 28352 | { PseudoVREMU_VV_M8_E64_MASK, VREMU_VV }, // 7647 |
| 28353 | { PseudoVREMU_VV_M8_E8, VREMU_VV }, // 7648 |
| 28354 | { PseudoVREMU_VV_M8_E8_MASK, VREMU_VV }, // 7649 |
| 28355 | { PseudoVREMU_VV_MF2_E16, VREMU_VV }, // 7650 |
| 28356 | { PseudoVREMU_VV_MF2_E16_MASK, VREMU_VV }, // 7651 |
| 28357 | { PseudoVREMU_VV_MF2_E32, VREMU_VV }, // 7652 |
| 28358 | { PseudoVREMU_VV_MF2_E32_MASK, VREMU_VV }, // 7653 |
| 28359 | { PseudoVREMU_VV_MF2_E8, VREMU_VV }, // 7654 |
| 28360 | { PseudoVREMU_VV_MF2_E8_MASK, VREMU_VV }, // 7655 |
| 28361 | { PseudoVREMU_VV_MF4_E16, VREMU_VV }, // 7656 |
| 28362 | { PseudoVREMU_VV_MF4_E16_MASK, VREMU_VV }, // 7657 |
| 28363 | { PseudoVREMU_VV_MF4_E8, VREMU_VV }, // 7658 |
| 28364 | { PseudoVREMU_VV_MF4_E8_MASK, VREMU_VV }, // 7659 |
| 28365 | { PseudoVREMU_VV_MF8_E8, VREMU_VV }, // 7660 |
| 28366 | { PseudoVREMU_VV_MF8_E8_MASK, VREMU_VV }, // 7661 |
| 28367 | { PseudoVREMU_VX_M1_E16, VREMU_VX }, // 7662 |
| 28368 | { PseudoVREMU_VX_M1_E16_MASK, VREMU_VX }, // 7663 |
| 28369 | { PseudoVREMU_VX_M1_E32, VREMU_VX }, // 7664 |
| 28370 | { PseudoVREMU_VX_M1_E32_MASK, VREMU_VX }, // 7665 |
| 28371 | { PseudoVREMU_VX_M1_E64, VREMU_VX }, // 7666 |
| 28372 | { PseudoVREMU_VX_M1_E64_MASK, VREMU_VX }, // 7667 |
| 28373 | { PseudoVREMU_VX_M1_E8, VREMU_VX }, // 7668 |
| 28374 | { PseudoVREMU_VX_M1_E8_MASK, VREMU_VX }, // 7669 |
| 28375 | { PseudoVREMU_VX_M2_E16, VREMU_VX }, // 7670 |
| 28376 | { PseudoVREMU_VX_M2_E16_MASK, VREMU_VX }, // 7671 |
| 28377 | { PseudoVREMU_VX_M2_E32, VREMU_VX }, // 7672 |
| 28378 | { PseudoVREMU_VX_M2_E32_MASK, VREMU_VX }, // 7673 |
| 28379 | { PseudoVREMU_VX_M2_E64, VREMU_VX }, // 7674 |
| 28380 | { PseudoVREMU_VX_M2_E64_MASK, VREMU_VX }, // 7675 |
| 28381 | { PseudoVREMU_VX_M2_E8, VREMU_VX }, // 7676 |
| 28382 | { PseudoVREMU_VX_M2_E8_MASK, VREMU_VX }, // 7677 |
| 28383 | { PseudoVREMU_VX_M4_E16, VREMU_VX }, // 7678 |
| 28384 | { PseudoVREMU_VX_M4_E16_MASK, VREMU_VX }, // 7679 |
| 28385 | { PseudoVREMU_VX_M4_E32, VREMU_VX }, // 7680 |
| 28386 | { PseudoVREMU_VX_M4_E32_MASK, VREMU_VX }, // 7681 |
| 28387 | { PseudoVREMU_VX_M4_E64, VREMU_VX }, // 7682 |
| 28388 | { PseudoVREMU_VX_M4_E64_MASK, VREMU_VX }, // 7683 |
| 28389 | { PseudoVREMU_VX_M4_E8, VREMU_VX }, // 7684 |
| 28390 | { PseudoVREMU_VX_M4_E8_MASK, VREMU_VX }, // 7685 |
| 28391 | { PseudoVREMU_VX_M8_E16, VREMU_VX }, // 7686 |
| 28392 | { PseudoVREMU_VX_M8_E16_MASK, VREMU_VX }, // 7687 |
| 28393 | { PseudoVREMU_VX_M8_E32, VREMU_VX }, // 7688 |
| 28394 | { PseudoVREMU_VX_M8_E32_MASK, VREMU_VX }, // 7689 |
| 28395 | { PseudoVREMU_VX_M8_E64, VREMU_VX }, // 7690 |
| 28396 | { PseudoVREMU_VX_M8_E64_MASK, VREMU_VX }, // 7691 |
| 28397 | { PseudoVREMU_VX_M8_E8, VREMU_VX }, // 7692 |
| 28398 | { PseudoVREMU_VX_M8_E8_MASK, VREMU_VX }, // 7693 |
| 28399 | { PseudoVREMU_VX_MF2_E16, VREMU_VX }, // 7694 |
| 28400 | { PseudoVREMU_VX_MF2_E16_MASK, VREMU_VX }, // 7695 |
| 28401 | { PseudoVREMU_VX_MF2_E32, VREMU_VX }, // 7696 |
| 28402 | { PseudoVREMU_VX_MF2_E32_MASK, VREMU_VX }, // 7697 |
| 28403 | { PseudoVREMU_VX_MF2_E8, VREMU_VX }, // 7698 |
| 28404 | { PseudoVREMU_VX_MF2_E8_MASK, VREMU_VX }, // 7699 |
| 28405 | { PseudoVREMU_VX_MF4_E16, VREMU_VX }, // 7700 |
| 28406 | { PseudoVREMU_VX_MF4_E16_MASK, VREMU_VX }, // 7701 |
| 28407 | { PseudoVREMU_VX_MF4_E8, VREMU_VX }, // 7702 |
| 28408 | { PseudoVREMU_VX_MF4_E8_MASK, VREMU_VX }, // 7703 |
| 28409 | { PseudoVREMU_VX_MF8_E8, VREMU_VX }, // 7704 |
| 28410 | { PseudoVREMU_VX_MF8_E8_MASK, VREMU_VX }, // 7705 |
| 28411 | { PseudoVREM_VV_M1_E16, VREM_VV }, // 7706 |
| 28412 | { PseudoVREM_VV_M1_E16_MASK, VREM_VV }, // 7707 |
| 28413 | { PseudoVREM_VV_M1_E32, VREM_VV }, // 7708 |
| 28414 | { PseudoVREM_VV_M1_E32_MASK, VREM_VV }, // 7709 |
| 28415 | { PseudoVREM_VV_M1_E64, VREM_VV }, // 7710 |
| 28416 | { PseudoVREM_VV_M1_E64_MASK, VREM_VV }, // 7711 |
| 28417 | { PseudoVREM_VV_M1_E8, VREM_VV }, // 7712 |
| 28418 | { PseudoVREM_VV_M1_E8_MASK, VREM_VV }, // 7713 |
| 28419 | { PseudoVREM_VV_M2_E16, VREM_VV }, // 7714 |
| 28420 | { PseudoVREM_VV_M2_E16_MASK, VREM_VV }, // 7715 |
| 28421 | { PseudoVREM_VV_M2_E32, VREM_VV }, // 7716 |
| 28422 | { PseudoVREM_VV_M2_E32_MASK, VREM_VV }, // 7717 |
| 28423 | { PseudoVREM_VV_M2_E64, VREM_VV }, // 7718 |
| 28424 | { PseudoVREM_VV_M2_E64_MASK, VREM_VV }, // 7719 |
| 28425 | { PseudoVREM_VV_M2_E8, VREM_VV }, // 7720 |
| 28426 | { PseudoVREM_VV_M2_E8_MASK, VREM_VV }, // 7721 |
| 28427 | { PseudoVREM_VV_M4_E16, VREM_VV }, // 7722 |
| 28428 | { PseudoVREM_VV_M4_E16_MASK, VREM_VV }, // 7723 |
| 28429 | { PseudoVREM_VV_M4_E32, VREM_VV }, // 7724 |
| 28430 | { PseudoVREM_VV_M4_E32_MASK, VREM_VV }, // 7725 |
| 28431 | { PseudoVREM_VV_M4_E64, VREM_VV }, // 7726 |
| 28432 | { PseudoVREM_VV_M4_E64_MASK, VREM_VV }, // 7727 |
| 28433 | { PseudoVREM_VV_M4_E8, VREM_VV }, // 7728 |
| 28434 | { PseudoVREM_VV_M4_E8_MASK, VREM_VV }, // 7729 |
| 28435 | { PseudoVREM_VV_M8_E16, VREM_VV }, // 7730 |
| 28436 | { PseudoVREM_VV_M8_E16_MASK, VREM_VV }, // 7731 |
| 28437 | { PseudoVREM_VV_M8_E32, VREM_VV }, // 7732 |
| 28438 | { PseudoVREM_VV_M8_E32_MASK, VREM_VV }, // 7733 |
| 28439 | { PseudoVREM_VV_M8_E64, VREM_VV }, // 7734 |
| 28440 | { PseudoVREM_VV_M8_E64_MASK, VREM_VV }, // 7735 |
| 28441 | { PseudoVREM_VV_M8_E8, VREM_VV }, // 7736 |
| 28442 | { PseudoVREM_VV_M8_E8_MASK, VREM_VV }, // 7737 |
| 28443 | { PseudoVREM_VV_MF2_E16, VREM_VV }, // 7738 |
| 28444 | { PseudoVREM_VV_MF2_E16_MASK, VREM_VV }, // 7739 |
| 28445 | { PseudoVREM_VV_MF2_E32, VREM_VV }, // 7740 |
| 28446 | { PseudoVREM_VV_MF2_E32_MASK, VREM_VV }, // 7741 |
| 28447 | { PseudoVREM_VV_MF2_E8, VREM_VV }, // 7742 |
| 28448 | { PseudoVREM_VV_MF2_E8_MASK, VREM_VV }, // 7743 |
| 28449 | { PseudoVREM_VV_MF4_E16, VREM_VV }, // 7744 |
| 28450 | { PseudoVREM_VV_MF4_E16_MASK, VREM_VV }, // 7745 |
| 28451 | { PseudoVREM_VV_MF4_E8, VREM_VV }, // 7746 |
| 28452 | { PseudoVREM_VV_MF4_E8_MASK, VREM_VV }, // 7747 |
| 28453 | { PseudoVREM_VV_MF8_E8, VREM_VV }, // 7748 |
| 28454 | { PseudoVREM_VV_MF8_E8_MASK, VREM_VV }, // 7749 |
| 28455 | { PseudoVREM_VX_M1_E16, VREM_VX }, // 7750 |
| 28456 | { PseudoVREM_VX_M1_E16_MASK, VREM_VX }, // 7751 |
| 28457 | { PseudoVREM_VX_M1_E32, VREM_VX }, // 7752 |
| 28458 | { PseudoVREM_VX_M1_E32_MASK, VREM_VX }, // 7753 |
| 28459 | { PseudoVREM_VX_M1_E64, VREM_VX }, // 7754 |
| 28460 | { PseudoVREM_VX_M1_E64_MASK, VREM_VX }, // 7755 |
| 28461 | { PseudoVREM_VX_M1_E8, VREM_VX }, // 7756 |
| 28462 | { PseudoVREM_VX_M1_E8_MASK, VREM_VX }, // 7757 |
| 28463 | { PseudoVREM_VX_M2_E16, VREM_VX }, // 7758 |
| 28464 | { PseudoVREM_VX_M2_E16_MASK, VREM_VX }, // 7759 |
| 28465 | { PseudoVREM_VX_M2_E32, VREM_VX }, // 7760 |
| 28466 | { PseudoVREM_VX_M2_E32_MASK, VREM_VX }, // 7761 |
| 28467 | { PseudoVREM_VX_M2_E64, VREM_VX }, // 7762 |
| 28468 | { PseudoVREM_VX_M2_E64_MASK, VREM_VX }, // 7763 |
| 28469 | { PseudoVREM_VX_M2_E8, VREM_VX }, // 7764 |
| 28470 | { PseudoVREM_VX_M2_E8_MASK, VREM_VX }, // 7765 |
| 28471 | { PseudoVREM_VX_M4_E16, VREM_VX }, // 7766 |
| 28472 | { PseudoVREM_VX_M4_E16_MASK, VREM_VX }, // 7767 |
| 28473 | { PseudoVREM_VX_M4_E32, VREM_VX }, // 7768 |
| 28474 | { PseudoVREM_VX_M4_E32_MASK, VREM_VX }, // 7769 |
| 28475 | { PseudoVREM_VX_M4_E64, VREM_VX }, // 7770 |
| 28476 | { PseudoVREM_VX_M4_E64_MASK, VREM_VX }, // 7771 |
| 28477 | { PseudoVREM_VX_M4_E8, VREM_VX }, // 7772 |
| 28478 | { PseudoVREM_VX_M4_E8_MASK, VREM_VX }, // 7773 |
| 28479 | { PseudoVREM_VX_M8_E16, VREM_VX }, // 7774 |
| 28480 | { PseudoVREM_VX_M8_E16_MASK, VREM_VX }, // 7775 |
| 28481 | { PseudoVREM_VX_M8_E32, VREM_VX }, // 7776 |
| 28482 | { PseudoVREM_VX_M8_E32_MASK, VREM_VX }, // 7777 |
| 28483 | { PseudoVREM_VX_M8_E64, VREM_VX }, // 7778 |
| 28484 | { PseudoVREM_VX_M8_E64_MASK, VREM_VX }, // 7779 |
| 28485 | { PseudoVREM_VX_M8_E8, VREM_VX }, // 7780 |
| 28486 | { PseudoVREM_VX_M8_E8_MASK, VREM_VX }, // 7781 |
| 28487 | { PseudoVREM_VX_MF2_E16, VREM_VX }, // 7782 |
| 28488 | { PseudoVREM_VX_MF2_E16_MASK, VREM_VX }, // 7783 |
| 28489 | { PseudoVREM_VX_MF2_E32, VREM_VX }, // 7784 |
| 28490 | { PseudoVREM_VX_MF2_E32_MASK, VREM_VX }, // 7785 |
| 28491 | { PseudoVREM_VX_MF2_E8, VREM_VX }, // 7786 |
| 28492 | { PseudoVREM_VX_MF2_E8_MASK, VREM_VX }, // 7787 |
| 28493 | { PseudoVREM_VX_MF4_E16, VREM_VX }, // 7788 |
| 28494 | { PseudoVREM_VX_MF4_E16_MASK, VREM_VX }, // 7789 |
| 28495 | { PseudoVREM_VX_MF4_E8, VREM_VX }, // 7790 |
| 28496 | { PseudoVREM_VX_MF4_E8_MASK, VREM_VX }, // 7791 |
| 28497 | { PseudoVREM_VX_MF8_E8, VREM_VX }, // 7792 |
| 28498 | { PseudoVREM_VX_MF8_E8_MASK, VREM_VX }, // 7793 |
| 28499 | { PseudoVREV8_V_M1, VREV8_V }, // 7794 |
| 28500 | { PseudoVREV8_V_M1_MASK, VREV8_V }, // 7795 |
| 28501 | { PseudoVREV8_V_M2, VREV8_V }, // 7796 |
| 28502 | { PseudoVREV8_V_M2_MASK, VREV8_V }, // 7797 |
| 28503 | { PseudoVREV8_V_M4, VREV8_V }, // 7798 |
| 28504 | { PseudoVREV8_V_M4_MASK, VREV8_V }, // 7799 |
| 28505 | { PseudoVREV8_V_M8, VREV8_V }, // 7800 |
| 28506 | { PseudoVREV8_V_M8_MASK, VREV8_V }, // 7801 |
| 28507 | { PseudoVREV8_V_MF2, VREV8_V }, // 7802 |
| 28508 | { PseudoVREV8_V_MF2_MASK, VREV8_V }, // 7803 |
| 28509 | { PseudoVREV8_V_MF4, VREV8_V }, // 7804 |
| 28510 | { PseudoVREV8_V_MF4_MASK, VREV8_V }, // 7805 |
| 28511 | { PseudoVREV8_V_MF8, VREV8_V }, // 7806 |
| 28512 | { PseudoVREV8_V_MF8_MASK, VREV8_V }, // 7807 |
| 28513 | { PseudoVRGATHEREI16_VV_M1_E16_M1, VRGATHEREI16_VV }, // 7808 |
| 28514 | { PseudoVRGATHEREI16_VV_M1_E16_M1_MASK, VRGATHEREI16_VV }, // 7809 |
| 28515 | { PseudoVRGATHEREI16_VV_M1_E16_M2, VRGATHEREI16_VV }, // 7810 |
| 28516 | { PseudoVRGATHEREI16_VV_M1_E16_M2_MASK, VRGATHEREI16_VV }, // 7811 |
| 28517 | { PseudoVRGATHEREI16_VV_M1_E16_MF2, VRGATHEREI16_VV }, // 7812 |
| 28518 | { PseudoVRGATHEREI16_VV_M1_E16_MF2_MASK, VRGATHEREI16_VV }, // 7813 |
| 28519 | { PseudoVRGATHEREI16_VV_M1_E16_MF4, VRGATHEREI16_VV }, // 7814 |
| 28520 | { PseudoVRGATHEREI16_VV_M1_E16_MF4_MASK, VRGATHEREI16_VV }, // 7815 |
| 28521 | { PseudoVRGATHEREI16_VV_M1_E32_M1, VRGATHEREI16_VV }, // 7816 |
| 28522 | { PseudoVRGATHEREI16_VV_M1_E32_M1_MASK, VRGATHEREI16_VV }, // 7817 |
| 28523 | { PseudoVRGATHEREI16_VV_M1_E32_M2, VRGATHEREI16_VV }, // 7818 |
| 28524 | { PseudoVRGATHEREI16_VV_M1_E32_M2_MASK, VRGATHEREI16_VV }, // 7819 |
| 28525 | { PseudoVRGATHEREI16_VV_M1_E32_MF2, VRGATHEREI16_VV }, // 7820 |
| 28526 | { PseudoVRGATHEREI16_VV_M1_E32_MF2_MASK, VRGATHEREI16_VV }, // 7821 |
| 28527 | { PseudoVRGATHEREI16_VV_M1_E32_MF4, VRGATHEREI16_VV }, // 7822 |
| 28528 | { PseudoVRGATHEREI16_VV_M1_E32_MF4_MASK, VRGATHEREI16_VV }, // 7823 |
| 28529 | { PseudoVRGATHEREI16_VV_M1_E64_M1, VRGATHEREI16_VV }, // 7824 |
| 28530 | { PseudoVRGATHEREI16_VV_M1_E64_M1_MASK, VRGATHEREI16_VV }, // 7825 |
| 28531 | { PseudoVRGATHEREI16_VV_M1_E64_M2, VRGATHEREI16_VV }, // 7826 |
| 28532 | { PseudoVRGATHEREI16_VV_M1_E64_M2_MASK, VRGATHEREI16_VV }, // 7827 |
| 28533 | { PseudoVRGATHEREI16_VV_M1_E64_MF2, VRGATHEREI16_VV }, // 7828 |
| 28534 | { PseudoVRGATHEREI16_VV_M1_E64_MF2_MASK, VRGATHEREI16_VV }, // 7829 |
| 28535 | { PseudoVRGATHEREI16_VV_M1_E64_MF4, VRGATHEREI16_VV }, // 7830 |
| 28536 | { PseudoVRGATHEREI16_VV_M1_E64_MF4_MASK, VRGATHEREI16_VV }, // 7831 |
| 28537 | { PseudoVRGATHEREI16_VV_M1_E8_M1, VRGATHEREI16_VV }, // 7832 |
| 28538 | { PseudoVRGATHEREI16_VV_M1_E8_M1_MASK, VRGATHEREI16_VV }, // 7833 |
| 28539 | { PseudoVRGATHEREI16_VV_M1_E8_M2, VRGATHEREI16_VV }, // 7834 |
| 28540 | { PseudoVRGATHEREI16_VV_M1_E8_M2_MASK, VRGATHEREI16_VV }, // 7835 |
| 28541 | { PseudoVRGATHEREI16_VV_M1_E8_MF2, VRGATHEREI16_VV }, // 7836 |
| 28542 | { PseudoVRGATHEREI16_VV_M1_E8_MF2_MASK, VRGATHEREI16_VV }, // 7837 |
| 28543 | { PseudoVRGATHEREI16_VV_M1_E8_MF4, VRGATHEREI16_VV }, // 7838 |
| 28544 | { PseudoVRGATHEREI16_VV_M1_E8_MF4_MASK, VRGATHEREI16_VV }, // 7839 |
| 28545 | { PseudoVRGATHEREI16_VV_M2_E16_M1, VRGATHEREI16_VV }, // 7840 |
| 28546 | { PseudoVRGATHEREI16_VV_M2_E16_M1_MASK, VRGATHEREI16_VV }, // 7841 |
| 28547 | { PseudoVRGATHEREI16_VV_M2_E16_M2, VRGATHEREI16_VV }, // 7842 |
| 28548 | { PseudoVRGATHEREI16_VV_M2_E16_M2_MASK, VRGATHEREI16_VV }, // 7843 |
| 28549 | { PseudoVRGATHEREI16_VV_M2_E16_M4, VRGATHEREI16_VV }, // 7844 |
| 28550 | { PseudoVRGATHEREI16_VV_M2_E16_M4_MASK, VRGATHEREI16_VV }, // 7845 |
| 28551 | { PseudoVRGATHEREI16_VV_M2_E16_MF2, VRGATHEREI16_VV }, // 7846 |
| 28552 | { PseudoVRGATHEREI16_VV_M2_E16_MF2_MASK, VRGATHEREI16_VV }, // 7847 |
| 28553 | { PseudoVRGATHEREI16_VV_M2_E32_M1, VRGATHEREI16_VV }, // 7848 |
| 28554 | { PseudoVRGATHEREI16_VV_M2_E32_M1_MASK, VRGATHEREI16_VV }, // 7849 |
| 28555 | { PseudoVRGATHEREI16_VV_M2_E32_M2, VRGATHEREI16_VV }, // 7850 |
| 28556 | { PseudoVRGATHEREI16_VV_M2_E32_M2_MASK, VRGATHEREI16_VV }, // 7851 |
| 28557 | { PseudoVRGATHEREI16_VV_M2_E32_M4, VRGATHEREI16_VV }, // 7852 |
| 28558 | { PseudoVRGATHEREI16_VV_M2_E32_M4_MASK, VRGATHEREI16_VV }, // 7853 |
| 28559 | { PseudoVRGATHEREI16_VV_M2_E32_MF2, VRGATHEREI16_VV }, // 7854 |
| 28560 | { PseudoVRGATHEREI16_VV_M2_E32_MF2_MASK, VRGATHEREI16_VV }, // 7855 |
| 28561 | { PseudoVRGATHEREI16_VV_M2_E64_M1, VRGATHEREI16_VV }, // 7856 |
| 28562 | { PseudoVRGATHEREI16_VV_M2_E64_M1_MASK, VRGATHEREI16_VV }, // 7857 |
| 28563 | { PseudoVRGATHEREI16_VV_M2_E64_M2, VRGATHEREI16_VV }, // 7858 |
| 28564 | { PseudoVRGATHEREI16_VV_M2_E64_M2_MASK, VRGATHEREI16_VV }, // 7859 |
| 28565 | { PseudoVRGATHEREI16_VV_M2_E64_M4, VRGATHEREI16_VV }, // 7860 |
| 28566 | { PseudoVRGATHEREI16_VV_M2_E64_M4_MASK, VRGATHEREI16_VV }, // 7861 |
| 28567 | { PseudoVRGATHEREI16_VV_M2_E64_MF2, VRGATHEREI16_VV }, // 7862 |
| 28568 | { PseudoVRGATHEREI16_VV_M2_E64_MF2_MASK, VRGATHEREI16_VV }, // 7863 |
| 28569 | { PseudoVRGATHEREI16_VV_M2_E8_M1, VRGATHEREI16_VV }, // 7864 |
| 28570 | { PseudoVRGATHEREI16_VV_M2_E8_M1_MASK, VRGATHEREI16_VV }, // 7865 |
| 28571 | { PseudoVRGATHEREI16_VV_M2_E8_M2, VRGATHEREI16_VV }, // 7866 |
| 28572 | { PseudoVRGATHEREI16_VV_M2_E8_M2_MASK, VRGATHEREI16_VV }, // 7867 |
| 28573 | { PseudoVRGATHEREI16_VV_M2_E8_M4, VRGATHEREI16_VV }, // 7868 |
| 28574 | { PseudoVRGATHEREI16_VV_M2_E8_M4_MASK, VRGATHEREI16_VV }, // 7869 |
| 28575 | { PseudoVRGATHEREI16_VV_M2_E8_MF2, VRGATHEREI16_VV }, // 7870 |
| 28576 | { PseudoVRGATHEREI16_VV_M2_E8_MF2_MASK, VRGATHEREI16_VV }, // 7871 |
| 28577 | { PseudoVRGATHEREI16_VV_M4_E16_M1, VRGATHEREI16_VV }, // 7872 |
| 28578 | { PseudoVRGATHEREI16_VV_M4_E16_M1_MASK, VRGATHEREI16_VV }, // 7873 |
| 28579 | { PseudoVRGATHEREI16_VV_M4_E16_M2, VRGATHEREI16_VV }, // 7874 |
| 28580 | { PseudoVRGATHEREI16_VV_M4_E16_M2_MASK, VRGATHEREI16_VV }, // 7875 |
| 28581 | { PseudoVRGATHEREI16_VV_M4_E16_M4, VRGATHEREI16_VV }, // 7876 |
| 28582 | { PseudoVRGATHEREI16_VV_M4_E16_M4_MASK, VRGATHEREI16_VV }, // 7877 |
| 28583 | { PseudoVRGATHEREI16_VV_M4_E16_M8, VRGATHEREI16_VV }, // 7878 |
| 28584 | { PseudoVRGATHEREI16_VV_M4_E16_M8_MASK, VRGATHEREI16_VV }, // 7879 |
| 28585 | { PseudoVRGATHEREI16_VV_M4_E32_M1, VRGATHEREI16_VV }, // 7880 |
| 28586 | { PseudoVRGATHEREI16_VV_M4_E32_M1_MASK, VRGATHEREI16_VV }, // 7881 |
| 28587 | { PseudoVRGATHEREI16_VV_M4_E32_M2, VRGATHEREI16_VV }, // 7882 |
| 28588 | { PseudoVRGATHEREI16_VV_M4_E32_M2_MASK, VRGATHEREI16_VV }, // 7883 |
| 28589 | { PseudoVRGATHEREI16_VV_M4_E32_M4, VRGATHEREI16_VV }, // 7884 |
| 28590 | { PseudoVRGATHEREI16_VV_M4_E32_M4_MASK, VRGATHEREI16_VV }, // 7885 |
| 28591 | { PseudoVRGATHEREI16_VV_M4_E32_M8, VRGATHEREI16_VV }, // 7886 |
| 28592 | { PseudoVRGATHEREI16_VV_M4_E32_M8_MASK, VRGATHEREI16_VV }, // 7887 |
| 28593 | { PseudoVRGATHEREI16_VV_M4_E64_M1, VRGATHEREI16_VV }, // 7888 |
| 28594 | { PseudoVRGATHEREI16_VV_M4_E64_M1_MASK, VRGATHEREI16_VV }, // 7889 |
| 28595 | { PseudoVRGATHEREI16_VV_M4_E64_M2, VRGATHEREI16_VV }, // 7890 |
| 28596 | { PseudoVRGATHEREI16_VV_M4_E64_M2_MASK, VRGATHEREI16_VV }, // 7891 |
| 28597 | { PseudoVRGATHEREI16_VV_M4_E64_M4, VRGATHEREI16_VV }, // 7892 |
| 28598 | { PseudoVRGATHEREI16_VV_M4_E64_M4_MASK, VRGATHEREI16_VV }, // 7893 |
| 28599 | { PseudoVRGATHEREI16_VV_M4_E64_M8, VRGATHEREI16_VV }, // 7894 |
| 28600 | { PseudoVRGATHEREI16_VV_M4_E64_M8_MASK, VRGATHEREI16_VV }, // 7895 |
| 28601 | { PseudoVRGATHEREI16_VV_M4_E8_M1, VRGATHEREI16_VV }, // 7896 |
| 28602 | { PseudoVRGATHEREI16_VV_M4_E8_M1_MASK, VRGATHEREI16_VV }, // 7897 |
| 28603 | { PseudoVRGATHEREI16_VV_M4_E8_M2, VRGATHEREI16_VV }, // 7898 |
| 28604 | { PseudoVRGATHEREI16_VV_M4_E8_M2_MASK, VRGATHEREI16_VV }, // 7899 |
| 28605 | { PseudoVRGATHEREI16_VV_M4_E8_M4, VRGATHEREI16_VV }, // 7900 |
| 28606 | { PseudoVRGATHEREI16_VV_M4_E8_M4_MASK, VRGATHEREI16_VV }, // 7901 |
| 28607 | { PseudoVRGATHEREI16_VV_M4_E8_M8, VRGATHEREI16_VV }, // 7902 |
| 28608 | { PseudoVRGATHEREI16_VV_M4_E8_M8_MASK, VRGATHEREI16_VV }, // 7903 |
| 28609 | { PseudoVRGATHEREI16_VV_M8_E16_M2, VRGATHEREI16_VV }, // 7904 |
| 28610 | { PseudoVRGATHEREI16_VV_M8_E16_M2_MASK, VRGATHEREI16_VV }, // 7905 |
| 28611 | { PseudoVRGATHEREI16_VV_M8_E16_M4, VRGATHEREI16_VV }, // 7906 |
| 28612 | { PseudoVRGATHEREI16_VV_M8_E16_M4_MASK, VRGATHEREI16_VV }, // 7907 |
| 28613 | { PseudoVRGATHEREI16_VV_M8_E16_M8, VRGATHEREI16_VV }, // 7908 |
| 28614 | { PseudoVRGATHEREI16_VV_M8_E16_M8_MASK, VRGATHEREI16_VV }, // 7909 |
| 28615 | { PseudoVRGATHEREI16_VV_M8_E32_M2, VRGATHEREI16_VV }, // 7910 |
| 28616 | { PseudoVRGATHEREI16_VV_M8_E32_M2_MASK, VRGATHEREI16_VV }, // 7911 |
| 28617 | { PseudoVRGATHEREI16_VV_M8_E32_M4, VRGATHEREI16_VV }, // 7912 |
| 28618 | { PseudoVRGATHEREI16_VV_M8_E32_M4_MASK, VRGATHEREI16_VV }, // 7913 |
| 28619 | { PseudoVRGATHEREI16_VV_M8_E32_M8, VRGATHEREI16_VV }, // 7914 |
| 28620 | { PseudoVRGATHEREI16_VV_M8_E32_M8_MASK, VRGATHEREI16_VV }, // 7915 |
| 28621 | { PseudoVRGATHEREI16_VV_M8_E64_M2, VRGATHEREI16_VV }, // 7916 |
| 28622 | { PseudoVRGATHEREI16_VV_M8_E64_M2_MASK, VRGATHEREI16_VV }, // 7917 |
| 28623 | { PseudoVRGATHEREI16_VV_M8_E64_M4, VRGATHEREI16_VV }, // 7918 |
| 28624 | { PseudoVRGATHEREI16_VV_M8_E64_M4_MASK, VRGATHEREI16_VV }, // 7919 |
| 28625 | { PseudoVRGATHEREI16_VV_M8_E64_M8, VRGATHEREI16_VV }, // 7920 |
| 28626 | { PseudoVRGATHEREI16_VV_M8_E64_M8_MASK, VRGATHEREI16_VV }, // 7921 |
| 28627 | { PseudoVRGATHEREI16_VV_M8_E8_M2, VRGATHEREI16_VV }, // 7922 |
| 28628 | { PseudoVRGATHEREI16_VV_M8_E8_M2_MASK, VRGATHEREI16_VV }, // 7923 |
| 28629 | { PseudoVRGATHEREI16_VV_M8_E8_M4, VRGATHEREI16_VV }, // 7924 |
| 28630 | { PseudoVRGATHEREI16_VV_M8_E8_M4_MASK, VRGATHEREI16_VV }, // 7925 |
| 28631 | { PseudoVRGATHEREI16_VV_M8_E8_M8, VRGATHEREI16_VV }, // 7926 |
| 28632 | { PseudoVRGATHEREI16_VV_M8_E8_M8_MASK, VRGATHEREI16_VV }, // 7927 |
| 28633 | { PseudoVRGATHEREI16_VV_MF2_E16_M1, VRGATHEREI16_VV }, // 7928 |
| 28634 | { PseudoVRGATHEREI16_VV_MF2_E16_M1_MASK, VRGATHEREI16_VV }, // 7929 |
| 28635 | { PseudoVRGATHEREI16_VV_MF2_E16_MF2, VRGATHEREI16_VV }, // 7930 |
| 28636 | { PseudoVRGATHEREI16_VV_MF2_E16_MF2_MASK, VRGATHEREI16_VV }, // 7931 |
| 28637 | { PseudoVRGATHEREI16_VV_MF2_E16_MF4, VRGATHEREI16_VV }, // 7932 |
| 28638 | { PseudoVRGATHEREI16_VV_MF2_E16_MF4_MASK, VRGATHEREI16_VV }, // 7933 |
| 28639 | { PseudoVRGATHEREI16_VV_MF2_E16_MF8, VRGATHEREI16_VV }, // 7934 |
| 28640 | { PseudoVRGATHEREI16_VV_MF2_E16_MF8_MASK, VRGATHEREI16_VV }, // 7935 |
| 28641 | { PseudoVRGATHEREI16_VV_MF2_E32_M1, VRGATHEREI16_VV }, // 7936 |
| 28642 | { PseudoVRGATHEREI16_VV_MF2_E32_M1_MASK, VRGATHEREI16_VV }, // 7937 |
| 28643 | { PseudoVRGATHEREI16_VV_MF2_E32_MF2, VRGATHEREI16_VV }, // 7938 |
| 28644 | { PseudoVRGATHEREI16_VV_MF2_E32_MF2_MASK, VRGATHEREI16_VV }, // 7939 |
| 28645 | { PseudoVRGATHEREI16_VV_MF2_E32_MF4, VRGATHEREI16_VV }, // 7940 |
| 28646 | { PseudoVRGATHEREI16_VV_MF2_E32_MF4_MASK, VRGATHEREI16_VV }, // 7941 |
| 28647 | { PseudoVRGATHEREI16_VV_MF2_E32_MF8, VRGATHEREI16_VV }, // 7942 |
| 28648 | { PseudoVRGATHEREI16_VV_MF2_E32_MF8_MASK, VRGATHEREI16_VV }, // 7943 |
| 28649 | { PseudoVRGATHEREI16_VV_MF2_E8_M1, VRGATHEREI16_VV }, // 7944 |
| 28650 | { PseudoVRGATHEREI16_VV_MF2_E8_M1_MASK, VRGATHEREI16_VV }, // 7945 |
| 28651 | { PseudoVRGATHEREI16_VV_MF2_E8_MF2, VRGATHEREI16_VV }, // 7946 |
| 28652 | { PseudoVRGATHEREI16_VV_MF2_E8_MF2_MASK, VRGATHEREI16_VV }, // 7947 |
| 28653 | { PseudoVRGATHEREI16_VV_MF2_E8_MF4, VRGATHEREI16_VV }, // 7948 |
| 28654 | { PseudoVRGATHEREI16_VV_MF2_E8_MF4_MASK, VRGATHEREI16_VV }, // 7949 |
| 28655 | { PseudoVRGATHEREI16_VV_MF2_E8_MF8, VRGATHEREI16_VV }, // 7950 |
| 28656 | { PseudoVRGATHEREI16_VV_MF2_E8_MF8_MASK, VRGATHEREI16_VV }, // 7951 |
| 28657 | { PseudoVRGATHEREI16_VV_MF4_E16_MF2, VRGATHEREI16_VV }, // 7952 |
| 28658 | { PseudoVRGATHEREI16_VV_MF4_E16_MF2_MASK, VRGATHEREI16_VV }, // 7953 |
| 28659 | { PseudoVRGATHEREI16_VV_MF4_E16_MF4, VRGATHEREI16_VV }, // 7954 |
| 28660 | { PseudoVRGATHEREI16_VV_MF4_E16_MF4_MASK, VRGATHEREI16_VV }, // 7955 |
| 28661 | { PseudoVRGATHEREI16_VV_MF4_E16_MF8, VRGATHEREI16_VV }, // 7956 |
| 28662 | { PseudoVRGATHEREI16_VV_MF4_E16_MF8_MASK, VRGATHEREI16_VV }, // 7957 |
| 28663 | { PseudoVRGATHEREI16_VV_MF4_E8_MF2, VRGATHEREI16_VV }, // 7958 |
| 28664 | { PseudoVRGATHEREI16_VV_MF4_E8_MF2_MASK, VRGATHEREI16_VV }, // 7959 |
| 28665 | { PseudoVRGATHEREI16_VV_MF4_E8_MF4, VRGATHEREI16_VV }, // 7960 |
| 28666 | { PseudoVRGATHEREI16_VV_MF4_E8_MF4_MASK, VRGATHEREI16_VV }, // 7961 |
| 28667 | { PseudoVRGATHEREI16_VV_MF4_E8_MF8, VRGATHEREI16_VV }, // 7962 |
| 28668 | { PseudoVRGATHEREI16_VV_MF4_E8_MF8_MASK, VRGATHEREI16_VV }, // 7963 |
| 28669 | { PseudoVRGATHEREI16_VV_MF8_E8_MF4, VRGATHEREI16_VV }, // 7964 |
| 28670 | { PseudoVRGATHEREI16_VV_MF8_E8_MF4_MASK, VRGATHEREI16_VV }, // 7965 |
| 28671 | { PseudoVRGATHEREI16_VV_MF8_E8_MF8, VRGATHEREI16_VV }, // 7966 |
| 28672 | { PseudoVRGATHEREI16_VV_MF8_E8_MF8_MASK, VRGATHEREI16_VV }, // 7967 |
| 28673 | { PseudoVRGATHER_VI_M1, VRGATHER_VI }, // 7968 |
| 28674 | { PseudoVRGATHER_VI_M1_MASK, VRGATHER_VI }, // 7969 |
| 28675 | { PseudoVRGATHER_VI_M2, VRGATHER_VI }, // 7970 |
| 28676 | { PseudoVRGATHER_VI_M2_MASK, VRGATHER_VI }, // 7971 |
| 28677 | { PseudoVRGATHER_VI_M4, VRGATHER_VI }, // 7972 |
| 28678 | { PseudoVRGATHER_VI_M4_MASK, VRGATHER_VI }, // 7973 |
| 28679 | { PseudoVRGATHER_VI_M8, VRGATHER_VI }, // 7974 |
| 28680 | { PseudoVRGATHER_VI_M8_MASK, VRGATHER_VI }, // 7975 |
| 28681 | { PseudoVRGATHER_VI_MF2, VRGATHER_VI }, // 7976 |
| 28682 | { PseudoVRGATHER_VI_MF2_MASK, VRGATHER_VI }, // 7977 |
| 28683 | { PseudoVRGATHER_VI_MF4, VRGATHER_VI }, // 7978 |
| 28684 | { PseudoVRGATHER_VI_MF4_MASK, VRGATHER_VI }, // 7979 |
| 28685 | { PseudoVRGATHER_VI_MF8, VRGATHER_VI }, // 7980 |
| 28686 | { PseudoVRGATHER_VI_MF8_MASK, VRGATHER_VI }, // 7981 |
| 28687 | { PseudoVRGATHER_VV_M1_E16, VRGATHER_VV }, // 7982 |
| 28688 | { PseudoVRGATHER_VV_M1_E16_MASK, VRGATHER_VV }, // 7983 |
| 28689 | { PseudoVRGATHER_VV_M1_E32, VRGATHER_VV }, // 7984 |
| 28690 | { PseudoVRGATHER_VV_M1_E32_MASK, VRGATHER_VV }, // 7985 |
| 28691 | { PseudoVRGATHER_VV_M1_E64, VRGATHER_VV }, // 7986 |
| 28692 | { PseudoVRGATHER_VV_M1_E64_MASK, VRGATHER_VV }, // 7987 |
| 28693 | { PseudoVRGATHER_VV_M1_E8, VRGATHER_VV }, // 7988 |
| 28694 | { PseudoVRGATHER_VV_M1_E8_MASK, VRGATHER_VV }, // 7989 |
| 28695 | { PseudoVRGATHER_VV_M2_E16, VRGATHER_VV }, // 7990 |
| 28696 | { PseudoVRGATHER_VV_M2_E16_MASK, VRGATHER_VV }, // 7991 |
| 28697 | { PseudoVRGATHER_VV_M2_E32, VRGATHER_VV }, // 7992 |
| 28698 | { PseudoVRGATHER_VV_M2_E32_MASK, VRGATHER_VV }, // 7993 |
| 28699 | { PseudoVRGATHER_VV_M2_E64, VRGATHER_VV }, // 7994 |
| 28700 | { PseudoVRGATHER_VV_M2_E64_MASK, VRGATHER_VV }, // 7995 |
| 28701 | { PseudoVRGATHER_VV_M2_E8, VRGATHER_VV }, // 7996 |
| 28702 | { PseudoVRGATHER_VV_M2_E8_MASK, VRGATHER_VV }, // 7997 |
| 28703 | { PseudoVRGATHER_VV_M4_E16, VRGATHER_VV }, // 7998 |
| 28704 | { PseudoVRGATHER_VV_M4_E16_MASK, VRGATHER_VV }, // 7999 |
| 28705 | { PseudoVRGATHER_VV_M4_E32, VRGATHER_VV }, // 8000 |
| 28706 | { PseudoVRGATHER_VV_M4_E32_MASK, VRGATHER_VV }, // 8001 |
| 28707 | { PseudoVRGATHER_VV_M4_E64, VRGATHER_VV }, // 8002 |
| 28708 | { PseudoVRGATHER_VV_M4_E64_MASK, VRGATHER_VV }, // 8003 |
| 28709 | { PseudoVRGATHER_VV_M4_E8, VRGATHER_VV }, // 8004 |
| 28710 | { PseudoVRGATHER_VV_M4_E8_MASK, VRGATHER_VV }, // 8005 |
| 28711 | { PseudoVRGATHER_VV_M8_E16, VRGATHER_VV }, // 8006 |
| 28712 | { PseudoVRGATHER_VV_M8_E16_MASK, VRGATHER_VV }, // 8007 |
| 28713 | { PseudoVRGATHER_VV_M8_E32, VRGATHER_VV }, // 8008 |
| 28714 | { PseudoVRGATHER_VV_M8_E32_MASK, VRGATHER_VV }, // 8009 |
| 28715 | { PseudoVRGATHER_VV_M8_E64, VRGATHER_VV }, // 8010 |
| 28716 | { PseudoVRGATHER_VV_M8_E64_MASK, VRGATHER_VV }, // 8011 |
| 28717 | { PseudoVRGATHER_VV_M8_E8, VRGATHER_VV }, // 8012 |
| 28718 | { PseudoVRGATHER_VV_M8_E8_MASK, VRGATHER_VV }, // 8013 |
| 28719 | { PseudoVRGATHER_VV_MF2_E16, VRGATHER_VV }, // 8014 |
| 28720 | { PseudoVRGATHER_VV_MF2_E16_MASK, VRGATHER_VV }, // 8015 |
| 28721 | { PseudoVRGATHER_VV_MF2_E32, VRGATHER_VV }, // 8016 |
| 28722 | { PseudoVRGATHER_VV_MF2_E32_MASK, VRGATHER_VV }, // 8017 |
| 28723 | { PseudoVRGATHER_VV_MF2_E8, VRGATHER_VV }, // 8018 |
| 28724 | { PseudoVRGATHER_VV_MF2_E8_MASK, VRGATHER_VV }, // 8019 |
| 28725 | { PseudoVRGATHER_VV_MF4_E16, VRGATHER_VV }, // 8020 |
| 28726 | { PseudoVRGATHER_VV_MF4_E16_MASK, VRGATHER_VV }, // 8021 |
| 28727 | { PseudoVRGATHER_VV_MF4_E8, VRGATHER_VV }, // 8022 |
| 28728 | { PseudoVRGATHER_VV_MF4_E8_MASK, VRGATHER_VV }, // 8023 |
| 28729 | { PseudoVRGATHER_VV_MF8_E8, VRGATHER_VV }, // 8024 |
| 28730 | { PseudoVRGATHER_VV_MF8_E8_MASK, VRGATHER_VV }, // 8025 |
| 28731 | { PseudoVRGATHER_VX_M1, VRGATHER_VX }, // 8026 |
| 28732 | { PseudoVRGATHER_VX_M1_MASK, VRGATHER_VX }, // 8027 |
| 28733 | { PseudoVRGATHER_VX_M2, VRGATHER_VX }, // 8028 |
| 28734 | { PseudoVRGATHER_VX_M2_MASK, VRGATHER_VX }, // 8029 |
| 28735 | { PseudoVRGATHER_VX_M4, VRGATHER_VX }, // 8030 |
| 28736 | { PseudoVRGATHER_VX_M4_MASK, VRGATHER_VX }, // 8031 |
| 28737 | { PseudoVRGATHER_VX_M8, VRGATHER_VX }, // 8032 |
| 28738 | { PseudoVRGATHER_VX_M8_MASK, VRGATHER_VX }, // 8033 |
| 28739 | { PseudoVRGATHER_VX_MF2, VRGATHER_VX }, // 8034 |
| 28740 | { PseudoVRGATHER_VX_MF2_MASK, VRGATHER_VX }, // 8035 |
| 28741 | { PseudoVRGATHER_VX_MF4, VRGATHER_VX }, // 8036 |
| 28742 | { PseudoVRGATHER_VX_MF4_MASK, VRGATHER_VX }, // 8037 |
| 28743 | { PseudoVRGATHER_VX_MF8, VRGATHER_VX }, // 8038 |
| 28744 | { PseudoVRGATHER_VX_MF8_MASK, VRGATHER_VX }, // 8039 |
| 28745 | { PseudoVROL_VV_M1, VROL_VV }, // 8040 |
| 28746 | { PseudoVROL_VV_M1_MASK, VROL_VV }, // 8041 |
| 28747 | { PseudoVROL_VV_M2, VROL_VV }, // 8042 |
| 28748 | { PseudoVROL_VV_M2_MASK, VROL_VV }, // 8043 |
| 28749 | { PseudoVROL_VV_M4, VROL_VV }, // 8044 |
| 28750 | { PseudoVROL_VV_M4_MASK, VROL_VV }, // 8045 |
| 28751 | { PseudoVROL_VV_M8, VROL_VV }, // 8046 |
| 28752 | { PseudoVROL_VV_M8_MASK, VROL_VV }, // 8047 |
| 28753 | { PseudoVROL_VV_MF2, VROL_VV }, // 8048 |
| 28754 | { PseudoVROL_VV_MF2_MASK, VROL_VV }, // 8049 |
| 28755 | { PseudoVROL_VV_MF4, VROL_VV }, // 8050 |
| 28756 | { PseudoVROL_VV_MF4_MASK, VROL_VV }, // 8051 |
| 28757 | { PseudoVROL_VV_MF8, VROL_VV }, // 8052 |
| 28758 | { PseudoVROL_VV_MF8_MASK, VROL_VV }, // 8053 |
| 28759 | { PseudoVROL_VX_M1, VROL_VX }, // 8054 |
| 28760 | { PseudoVROL_VX_M1_MASK, VROL_VX }, // 8055 |
| 28761 | { PseudoVROL_VX_M2, VROL_VX }, // 8056 |
| 28762 | { PseudoVROL_VX_M2_MASK, VROL_VX }, // 8057 |
| 28763 | { PseudoVROL_VX_M4, VROL_VX }, // 8058 |
| 28764 | { PseudoVROL_VX_M4_MASK, VROL_VX }, // 8059 |
| 28765 | { PseudoVROL_VX_M8, VROL_VX }, // 8060 |
| 28766 | { PseudoVROL_VX_M8_MASK, VROL_VX }, // 8061 |
| 28767 | { PseudoVROL_VX_MF2, VROL_VX }, // 8062 |
| 28768 | { PseudoVROL_VX_MF2_MASK, VROL_VX }, // 8063 |
| 28769 | { PseudoVROL_VX_MF4, VROL_VX }, // 8064 |
| 28770 | { PseudoVROL_VX_MF4_MASK, VROL_VX }, // 8065 |
| 28771 | { PseudoVROL_VX_MF8, VROL_VX }, // 8066 |
| 28772 | { PseudoVROL_VX_MF8_MASK, VROL_VX }, // 8067 |
| 28773 | { PseudoVROR_VI_M1, VROR_VI }, // 8068 |
| 28774 | { PseudoVROR_VI_M1_MASK, VROR_VI }, // 8069 |
| 28775 | { PseudoVROR_VI_M2, VROR_VI }, // 8070 |
| 28776 | { PseudoVROR_VI_M2_MASK, VROR_VI }, // 8071 |
| 28777 | { PseudoVROR_VI_M4, VROR_VI }, // 8072 |
| 28778 | { PseudoVROR_VI_M4_MASK, VROR_VI }, // 8073 |
| 28779 | { PseudoVROR_VI_M8, VROR_VI }, // 8074 |
| 28780 | { PseudoVROR_VI_M8_MASK, VROR_VI }, // 8075 |
| 28781 | { PseudoVROR_VI_MF2, VROR_VI }, // 8076 |
| 28782 | { PseudoVROR_VI_MF2_MASK, VROR_VI }, // 8077 |
| 28783 | { PseudoVROR_VI_MF4, VROR_VI }, // 8078 |
| 28784 | { PseudoVROR_VI_MF4_MASK, VROR_VI }, // 8079 |
| 28785 | { PseudoVROR_VI_MF8, VROR_VI }, // 8080 |
| 28786 | { PseudoVROR_VI_MF8_MASK, VROR_VI }, // 8081 |
| 28787 | { PseudoVROR_VV_M1, VROR_VV }, // 8082 |
| 28788 | { PseudoVROR_VV_M1_MASK, VROR_VV }, // 8083 |
| 28789 | { PseudoVROR_VV_M2, VROR_VV }, // 8084 |
| 28790 | { PseudoVROR_VV_M2_MASK, VROR_VV }, // 8085 |
| 28791 | { PseudoVROR_VV_M4, VROR_VV }, // 8086 |
| 28792 | { PseudoVROR_VV_M4_MASK, VROR_VV }, // 8087 |
| 28793 | { PseudoVROR_VV_M8, VROR_VV }, // 8088 |
| 28794 | { PseudoVROR_VV_M8_MASK, VROR_VV }, // 8089 |
| 28795 | { PseudoVROR_VV_MF2, VROR_VV }, // 8090 |
| 28796 | { PseudoVROR_VV_MF2_MASK, VROR_VV }, // 8091 |
| 28797 | { PseudoVROR_VV_MF4, VROR_VV }, // 8092 |
| 28798 | { PseudoVROR_VV_MF4_MASK, VROR_VV }, // 8093 |
| 28799 | { PseudoVROR_VV_MF8, VROR_VV }, // 8094 |
| 28800 | { PseudoVROR_VV_MF8_MASK, VROR_VV }, // 8095 |
| 28801 | { PseudoVROR_VX_M1, VROR_VX }, // 8096 |
| 28802 | { PseudoVROR_VX_M1_MASK, VROR_VX }, // 8097 |
| 28803 | { PseudoVROR_VX_M2, VROR_VX }, // 8098 |
| 28804 | { PseudoVROR_VX_M2_MASK, VROR_VX }, // 8099 |
| 28805 | { PseudoVROR_VX_M4, VROR_VX }, // 8100 |
| 28806 | { PseudoVROR_VX_M4_MASK, VROR_VX }, // 8101 |
| 28807 | { PseudoVROR_VX_M8, VROR_VX }, // 8102 |
| 28808 | { PseudoVROR_VX_M8_MASK, VROR_VX }, // 8103 |
| 28809 | { PseudoVROR_VX_MF2, VROR_VX }, // 8104 |
| 28810 | { PseudoVROR_VX_MF2_MASK, VROR_VX }, // 8105 |
| 28811 | { PseudoVROR_VX_MF4, VROR_VX }, // 8106 |
| 28812 | { PseudoVROR_VX_MF4_MASK, VROR_VX }, // 8107 |
| 28813 | { PseudoVROR_VX_MF8, VROR_VX }, // 8108 |
| 28814 | { PseudoVROR_VX_MF8_MASK, VROR_VX }, // 8109 |
| 28815 | { PseudoVRSUB_VI_M1, VRSUB_VI }, // 8110 |
| 28816 | { PseudoVRSUB_VI_M1_MASK, VRSUB_VI }, // 8111 |
| 28817 | { PseudoVRSUB_VI_M2, VRSUB_VI }, // 8112 |
| 28818 | { PseudoVRSUB_VI_M2_MASK, VRSUB_VI }, // 8113 |
| 28819 | { PseudoVRSUB_VI_M4, VRSUB_VI }, // 8114 |
| 28820 | { PseudoVRSUB_VI_M4_MASK, VRSUB_VI }, // 8115 |
| 28821 | { PseudoVRSUB_VI_M8, VRSUB_VI }, // 8116 |
| 28822 | { PseudoVRSUB_VI_M8_MASK, VRSUB_VI }, // 8117 |
| 28823 | { PseudoVRSUB_VI_MF2, VRSUB_VI }, // 8118 |
| 28824 | { PseudoVRSUB_VI_MF2_MASK, VRSUB_VI }, // 8119 |
| 28825 | { PseudoVRSUB_VI_MF4, VRSUB_VI }, // 8120 |
| 28826 | { PseudoVRSUB_VI_MF4_MASK, VRSUB_VI }, // 8121 |
| 28827 | { PseudoVRSUB_VI_MF8, VRSUB_VI }, // 8122 |
| 28828 | { PseudoVRSUB_VI_MF8_MASK, VRSUB_VI }, // 8123 |
| 28829 | { PseudoVRSUB_VX_M1, VRSUB_VX }, // 8124 |
| 28830 | { PseudoVRSUB_VX_M1_MASK, VRSUB_VX }, // 8125 |
| 28831 | { PseudoVRSUB_VX_M2, VRSUB_VX }, // 8126 |
| 28832 | { PseudoVRSUB_VX_M2_MASK, VRSUB_VX }, // 8127 |
| 28833 | { PseudoVRSUB_VX_M4, VRSUB_VX }, // 8128 |
| 28834 | { PseudoVRSUB_VX_M4_MASK, VRSUB_VX }, // 8129 |
| 28835 | { PseudoVRSUB_VX_M8, VRSUB_VX }, // 8130 |
| 28836 | { PseudoVRSUB_VX_M8_MASK, VRSUB_VX }, // 8131 |
| 28837 | { PseudoVRSUB_VX_MF2, VRSUB_VX }, // 8132 |
| 28838 | { PseudoVRSUB_VX_MF2_MASK, VRSUB_VX }, // 8133 |
| 28839 | { PseudoVRSUB_VX_MF4, VRSUB_VX }, // 8134 |
| 28840 | { PseudoVRSUB_VX_MF4_MASK, VRSUB_VX }, // 8135 |
| 28841 | { PseudoVRSUB_VX_MF8, VRSUB_VX }, // 8136 |
| 28842 | { PseudoVRSUB_VX_MF8_MASK, VRSUB_VX }, // 8137 |
| 28843 | { PseudoVSADDU_VI_M1, VSADDU_VI }, // 8138 |
| 28844 | { PseudoVSADDU_VI_M1_MASK, VSADDU_VI }, // 8139 |
| 28845 | { PseudoVSADDU_VI_M2, VSADDU_VI }, // 8140 |
| 28846 | { PseudoVSADDU_VI_M2_MASK, VSADDU_VI }, // 8141 |
| 28847 | { PseudoVSADDU_VI_M4, VSADDU_VI }, // 8142 |
| 28848 | { PseudoVSADDU_VI_M4_MASK, VSADDU_VI }, // 8143 |
| 28849 | { PseudoVSADDU_VI_M8, VSADDU_VI }, // 8144 |
| 28850 | { PseudoVSADDU_VI_M8_MASK, VSADDU_VI }, // 8145 |
| 28851 | { PseudoVSADDU_VI_MF2, VSADDU_VI }, // 8146 |
| 28852 | { PseudoVSADDU_VI_MF2_MASK, VSADDU_VI }, // 8147 |
| 28853 | { PseudoVSADDU_VI_MF4, VSADDU_VI }, // 8148 |
| 28854 | { PseudoVSADDU_VI_MF4_MASK, VSADDU_VI }, // 8149 |
| 28855 | { PseudoVSADDU_VI_MF8, VSADDU_VI }, // 8150 |
| 28856 | { PseudoVSADDU_VI_MF8_MASK, VSADDU_VI }, // 8151 |
| 28857 | { PseudoVSADDU_VV_M1, VSADDU_VV }, // 8152 |
| 28858 | { PseudoVSADDU_VV_M1_MASK, VSADDU_VV }, // 8153 |
| 28859 | { PseudoVSADDU_VV_M2, VSADDU_VV }, // 8154 |
| 28860 | { PseudoVSADDU_VV_M2_MASK, VSADDU_VV }, // 8155 |
| 28861 | { PseudoVSADDU_VV_M4, VSADDU_VV }, // 8156 |
| 28862 | { PseudoVSADDU_VV_M4_MASK, VSADDU_VV }, // 8157 |
| 28863 | { PseudoVSADDU_VV_M8, VSADDU_VV }, // 8158 |
| 28864 | { PseudoVSADDU_VV_M8_MASK, VSADDU_VV }, // 8159 |
| 28865 | { PseudoVSADDU_VV_MF2, VSADDU_VV }, // 8160 |
| 28866 | { PseudoVSADDU_VV_MF2_MASK, VSADDU_VV }, // 8161 |
| 28867 | { PseudoVSADDU_VV_MF4, VSADDU_VV }, // 8162 |
| 28868 | { PseudoVSADDU_VV_MF4_MASK, VSADDU_VV }, // 8163 |
| 28869 | { PseudoVSADDU_VV_MF8, VSADDU_VV }, // 8164 |
| 28870 | { PseudoVSADDU_VV_MF8_MASK, VSADDU_VV }, // 8165 |
| 28871 | { PseudoVSADDU_VX_M1, VSADDU_VX }, // 8166 |
| 28872 | { PseudoVSADDU_VX_M1_MASK, VSADDU_VX }, // 8167 |
| 28873 | { PseudoVSADDU_VX_M2, VSADDU_VX }, // 8168 |
| 28874 | { PseudoVSADDU_VX_M2_MASK, VSADDU_VX }, // 8169 |
| 28875 | { PseudoVSADDU_VX_M4, VSADDU_VX }, // 8170 |
| 28876 | { PseudoVSADDU_VX_M4_MASK, VSADDU_VX }, // 8171 |
| 28877 | { PseudoVSADDU_VX_M8, VSADDU_VX }, // 8172 |
| 28878 | { PseudoVSADDU_VX_M8_MASK, VSADDU_VX }, // 8173 |
| 28879 | { PseudoVSADDU_VX_MF2, VSADDU_VX }, // 8174 |
| 28880 | { PseudoVSADDU_VX_MF2_MASK, VSADDU_VX }, // 8175 |
| 28881 | { PseudoVSADDU_VX_MF4, VSADDU_VX }, // 8176 |
| 28882 | { PseudoVSADDU_VX_MF4_MASK, VSADDU_VX }, // 8177 |
| 28883 | { PseudoVSADDU_VX_MF8, VSADDU_VX }, // 8178 |
| 28884 | { PseudoVSADDU_VX_MF8_MASK, VSADDU_VX }, // 8179 |
| 28885 | { PseudoVSADD_VI_M1, VSADD_VI }, // 8180 |
| 28886 | { PseudoVSADD_VI_M1_MASK, VSADD_VI }, // 8181 |
| 28887 | { PseudoVSADD_VI_M2, VSADD_VI }, // 8182 |
| 28888 | { PseudoVSADD_VI_M2_MASK, VSADD_VI }, // 8183 |
| 28889 | { PseudoVSADD_VI_M4, VSADD_VI }, // 8184 |
| 28890 | { PseudoVSADD_VI_M4_MASK, VSADD_VI }, // 8185 |
| 28891 | { PseudoVSADD_VI_M8, VSADD_VI }, // 8186 |
| 28892 | { PseudoVSADD_VI_M8_MASK, VSADD_VI }, // 8187 |
| 28893 | { PseudoVSADD_VI_MF2, VSADD_VI }, // 8188 |
| 28894 | { PseudoVSADD_VI_MF2_MASK, VSADD_VI }, // 8189 |
| 28895 | { PseudoVSADD_VI_MF4, VSADD_VI }, // 8190 |
| 28896 | { PseudoVSADD_VI_MF4_MASK, VSADD_VI }, // 8191 |
| 28897 | { PseudoVSADD_VI_MF8, VSADD_VI }, // 8192 |
| 28898 | { PseudoVSADD_VI_MF8_MASK, VSADD_VI }, // 8193 |
| 28899 | { PseudoVSADD_VV_M1, VSADD_VV }, // 8194 |
| 28900 | { PseudoVSADD_VV_M1_MASK, VSADD_VV }, // 8195 |
| 28901 | { PseudoVSADD_VV_M2, VSADD_VV }, // 8196 |
| 28902 | { PseudoVSADD_VV_M2_MASK, VSADD_VV }, // 8197 |
| 28903 | { PseudoVSADD_VV_M4, VSADD_VV }, // 8198 |
| 28904 | { PseudoVSADD_VV_M4_MASK, VSADD_VV }, // 8199 |
| 28905 | { PseudoVSADD_VV_M8, VSADD_VV }, // 8200 |
| 28906 | { PseudoVSADD_VV_M8_MASK, VSADD_VV }, // 8201 |
| 28907 | { PseudoVSADD_VV_MF2, VSADD_VV }, // 8202 |
| 28908 | { PseudoVSADD_VV_MF2_MASK, VSADD_VV }, // 8203 |
| 28909 | { PseudoVSADD_VV_MF4, VSADD_VV }, // 8204 |
| 28910 | { PseudoVSADD_VV_MF4_MASK, VSADD_VV }, // 8205 |
| 28911 | { PseudoVSADD_VV_MF8, VSADD_VV }, // 8206 |
| 28912 | { PseudoVSADD_VV_MF8_MASK, VSADD_VV }, // 8207 |
| 28913 | { PseudoVSADD_VX_M1, VSADD_VX }, // 8208 |
| 28914 | { PseudoVSADD_VX_M1_MASK, VSADD_VX }, // 8209 |
| 28915 | { PseudoVSADD_VX_M2, VSADD_VX }, // 8210 |
| 28916 | { PseudoVSADD_VX_M2_MASK, VSADD_VX }, // 8211 |
| 28917 | { PseudoVSADD_VX_M4, VSADD_VX }, // 8212 |
| 28918 | { PseudoVSADD_VX_M4_MASK, VSADD_VX }, // 8213 |
| 28919 | { PseudoVSADD_VX_M8, VSADD_VX }, // 8214 |
| 28920 | { PseudoVSADD_VX_M8_MASK, VSADD_VX }, // 8215 |
| 28921 | { PseudoVSADD_VX_MF2, VSADD_VX }, // 8216 |
| 28922 | { PseudoVSADD_VX_MF2_MASK, VSADD_VX }, // 8217 |
| 28923 | { PseudoVSADD_VX_MF4, VSADD_VX }, // 8218 |
| 28924 | { PseudoVSADD_VX_MF4_MASK, VSADD_VX }, // 8219 |
| 28925 | { PseudoVSADD_VX_MF8, VSADD_VX }, // 8220 |
| 28926 | { PseudoVSADD_VX_MF8_MASK, VSADD_VX }, // 8221 |
| 28927 | { PseudoVSBC_VVM_M1, VSBC_VVM }, // 8222 |
| 28928 | { PseudoVSBC_VVM_M2, VSBC_VVM }, // 8223 |
| 28929 | { PseudoVSBC_VVM_M4, VSBC_VVM }, // 8224 |
| 28930 | { PseudoVSBC_VVM_M8, VSBC_VVM }, // 8225 |
| 28931 | { PseudoVSBC_VVM_MF2, VSBC_VVM }, // 8226 |
| 28932 | { PseudoVSBC_VVM_MF4, VSBC_VVM }, // 8227 |
| 28933 | { PseudoVSBC_VVM_MF8, VSBC_VVM }, // 8228 |
| 28934 | { PseudoVSBC_VXM_M1, VSBC_VXM }, // 8229 |
| 28935 | { PseudoVSBC_VXM_M2, VSBC_VXM }, // 8230 |
| 28936 | { PseudoVSBC_VXM_M4, VSBC_VXM }, // 8231 |
| 28937 | { PseudoVSBC_VXM_M8, VSBC_VXM }, // 8232 |
| 28938 | { PseudoVSBC_VXM_MF2, VSBC_VXM }, // 8233 |
| 28939 | { PseudoVSBC_VXM_MF4, VSBC_VXM }, // 8234 |
| 28940 | { PseudoVSBC_VXM_MF8, VSBC_VXM }, // 8235 |
| 28941 | { PseudoVSE16_V_M1, VSE16_V }, // 8236 |
| 28942 | { PseudoVSE16_V_M1_MASK, VSE16_V }, // 8237 |
| 28943 | { PseudoVSE16_V_M2, VSE16_V }, // 8238 |
| 28944 | { PseudoVSE16_V_M2_MASK, VSE16_V }, // 8239 |
| 28945 | { PseudoVSE16_V_M4, VSE16_V }, // 8240 |
| 28946 | { PseudoVSE16_V_M4_MASK, VSE16_V }, // 8241 |
| 28947 | { PseudoVSE16_V_M8, VSE16_V }, // 8242 |
| 28948 | { PseudoVSE16_V_M8_MASK, VSE16_V }, // 8243 |
| 28949 | { PseudoVSE16_V_MF2, VSE16_V }, // 8244 |
| 28950 | { PseudoVSE16_V_MF2_MASK, VSE16_V }, // 8245 |
| 28951 | { PseudoVSE16_V_MF4, VSE16_V }, // 8246 |
| 28952 | { PseudoVSE16_V_MF4_MASK, VSE16_V }, // 8247 |
| 28953 | { PseudoVSE32_V_M1, VSE32_V }, // 8248 |
| 28954 | { PseudoVSE32_V_M1_MASK, VSE32_V }, // 8249 |
| 28955 | { PseudoVSE32_V_M2, VSE32_V }, // 8250 |
| 28956 | { PseudoVSE32_V_M2_MASK, VSE32_V }, // 8251 |
| 28957 | { PseudoVSE32_V_M4, VSE32_V }, // 8252 |
| 28958 | { PseudoVSE32_V_M4_MASK, VSE32_V }, // 8253 |
| 28959 | { PseudoVSE32_V_M8, VSE32_V }, // 8254 |
| 28960 | { PseudoVSE32_V_M8_MASK, VSE32_V }, // 8255 |
| 28961 | { PseudoVSE32_V_MF2, VSE32_V }, // 8256 |
| 28962 | { PseudoVSE32_V_MF2_MASK, VSE32_V }, // 8257 |
| 28963 | { PseudoVSE64_V_M1, VSE64_V }, // 8258 |
| 28964 | { PseudoVSE64_V_M1_MASK, VSE64_V }, // 8259 |
| 28965 | { PseudoVSE64_V_M2, VSE64_V }, // 8260 |
| 28966 | { PseudoVSE64_V_M2_MASK, VSE64_V }, // 8261 |
| 28967 | { PseudoVSE64_V_M4, VSE64_V }, // 8262 |
| 28968 | { PseudoVSE64_V_M4_MASK, VSE64_V }, // 8263 |
| 28969 | { PseudoVSE64_V_M8, VSE64_V }, // 8264 |
| 28970 | { PseudoVSE64_V_M8_MASK, VSE64_V }, // 8265 |
| 28971 | { PseudoVSE8_V_M1, VSE8_V }, // 8266 |
| 28972 | { PseudoVSE8_V_M1_MASK, VSE8_V }, // 8267 |
| 28973 | { PseudoVSE8_V_M2, VSE8_V }, // 8268 |
| 28974 | { PseudoVSE8_V_M2_MASK, VSE8_V }, // 8269 |
| 28975 | { PseudoVSE8_V_M4, VSE8_V }, // 8270 |
| 28976 | { PseudoVSE8_V_M4_MASK, VSE8_V }, // 8271 |
| 28977 | { PseudoVSE8_V_M8, VSE8_V }, // 8272 |
| 28978 | { PseudoVSE8_V_M8_MASK, VSE8_V }, // 8273 |
| 28979 | { PseudoVSE8_V_MF2, VSE8_V }, // 8274 |
| 28980 | { PseudoVSE8_V_MF2_MASK, VSE8_V }, // 8275 |
| 28981 | { PseudoVSE8_V_MF4, VSE8_V }, // 8276 |
| 28982 | { PseudoVSE8_V_MF4_MASK, VSE8_V }, // 8277 |
| 28983 | { PseudoVSE8_V_MF8, VSE8_V }, // 8278 |
| 28984 | { PseudoVSE8_V_MF8_MASK, VSE8_V }, // 8279 |
| 28985 | { PseudoVSEXT_VF2_M1, VSEXT_VF2 }, // 8280 |
| 28986 | { PseudoVSEXT_VF2_M1_MASK, VSEXT_VF2 }, // 8281 |
| 28987 | { PseudoVSEXT_VF2_M2, VSEXT_VF2 }, // 8282 |
| 28988 | { PseudoVSEXT_VF2_M2_MASK, VSEXT_VF2 }, // 8283 |
| 28989 | { PseudoVSEXT_VF2_M4, VSEXT_VF2 }, // 8284 |
| 28990 | { PseudoVSEXT_VF2_M4_MASK, VSEXT_VF2 }, // 8285 |
| 28991 | { PseudoVSEXT_VF2_M8, VSEXT_VF2 }, // 8286 |
| 28992 | { PseudoVSEXT_VF2_M8_MASK, VSEXT_VF2 }, // 8287 |
| 28993 | { PseudoVSEXT_VF2_MF2, VSEXT_VF2 }, // 8288 |
| 28994 | { PseudoVSEXT_VF2_MF2_MASK, VSEXT_VF2 }, // 8289 |
| 28995 | { PseudoVSEXT_VF2_MF4, VSEXT_VF2 }, // 8290 |
| 28996 | { PseudoVSEXT_VF2_MF4_MASK, VSEXT_VF2 }, // 8291 |
| 28997 | { PseudoVSEXT_VF4_M1, VSEXT_VF4 }, // 8292 |
| 28998 | { PseudoVSEXT_VF4_M1_MASK, VSEXT_VF4 }, // 8293 |
| 28999 | { PseudoVSEXT_VF4_M2, VSEXT_VF4 }, // 8294 |
| 29000 | { PseudoVSEXT_VF4_M2_MASK, VSEXT_VF4 }, // 8295 |
| 29001 | { PseudoVSEXT_VF4_M4, VSEXT_VF4 }, // 8296 |
| 29002 | { PseudoVSEXT_VF4_M4_MASK, VSEXT_VF4 }, // 8297 |
| 29003 | { PseudoVSEXT_VF4_M8, VSEXT_VF4 }, // 8298 |
| 29004 | { PseudoVSEXT_VF4_M8_MASK, VSEXT_VF4 }, // 8299 |
| 29005 | { PseudoVSEXT_VF4_MF2, VSEXT_VF4 }, // 8300 |
| 29006 | { PseudoVSEXT_VF4_MF2_MASK, VSEXT_VF4 }, // 8301 |
| 29007 | { PseudoVSEXT_VF8_M1, VSEXT_VF8 }, // 8302 |
| 29008 | { PseudoVSEXT_VF8_M1_MASK, VSEXT_VF8 }, // 8303 |
| 29009 | { PseudoVSEXT_VF8_M2, VSEXT_VF8 }, // 8304 |
| 29010 | { PseudoVSEXT_VF8_M2_MASK, VSEXT_VF8 }, // 8305 |
| 29011 | { PseudoVSEXT_VF8_M4, VSEXT_VF8 }, // 8306 |
| 29012 | { PseudoVSEXT_VF8_M4_MASK, VSEXT_VF8 }, // 8307 |
| 29013 | { PseudoVSEXT_VF8_M8, VSEXT_VF8 }, // 8308 |
| 29014 | { PseudoVSEXT_VF8_M8_MASK, VSEXT_VF8 }, // 8309 |
| 29015 | { PseudoVSHA2CH_VV_M1, VSHA2CH_VV }, // 8310 |
| 29016 | { PseudoVSHA2CH_VV_M2, VSHA2CH_VV }, // 8311 |
| 29017 | { PseudoVSHA2CH_VV_M4, VSHA2CH_VV }, // 8312 |
| 29018 | { PseudoVSHA2CH_VV_M8, VSHA2CH_VV }, // 8313 |
| 29019 | { PseudoVSHA2CH_VV_MF2, VSHA2CH_VV }, // 8314 |
| 29020 | { PseudoVSHA2CL_VV_M1, VSHA2CL_VV }, // 8315 |
| 29021 | { PseudoVSHA2CL_VV_M2, VSHA2CL_VV }, // 8316 |
| 29022 | { PseudoVSHA2CL_VV_M4, VSHA2CL_VV }, // 8317 |
| 29023 | { PseudoVSHA2CL_VV_M8, VSHA2CL_VV }, // 8318 |
| 29024 | { PseudoVSHA2CL_VV_MF2, VSHA2CL_VV }, // 8319 |
| 29025 | { PseudoVSHA2MS_VV_M1_E32, VSHA2MS_VV }, // 8320 |
| 29026 | { PseudoVSHA2MS_VV_M1_E64, VSHA2MS_VV }, // 8321 |
| 29027 | { PseudoVSHA2MS_VV_M2_E32, VSHA2MS_VV }, // 8322 |
| 29028 | { PseudoVSHA2MS_VV_M2_E64, VSHA2MS_VV }, // 8323 |
| 29029 | { PseudoVSHA2MS_VV_M4_E32, VSHA2MS_VV }, // 8324 |
| 29030 | { PseudoVSHA2MS_VV_M4_E64, VSHA2MS_VV }, // 8325 |
| 29031 | { PseudoVSHA2MS_VV_M8_E32, VSHA2MS_VV }, // 8326 |
| 29032 | { PseudoVSHA2MS_VV_M8_E64, VSHA2MS_VV }, // 8327 |
| 29033 | { PseudoVSHA2MS_VV_MF2_E32, VSHA2MS_VV }, // 8328 |
| 29034 | { PseudoVSLIDE1DOWN_VX_M1, VSLIDE1DOWN_VX }, // 8329 |
| 29035 | { PseudoVSLIDE1DOWN_VX_M1_MASK, VSLIDE1DOWN_VX }, // 8330 |
| 29036 | { PseudoVSLIDE1DOWN_VX_M2, VSLIDE1DOWN_VX }, // 8331 |
| 29037 | { PseudoVSLIDE1DOWN_VX_M2_MASK, VSLIDE1DOWN_VX }, // 8332 |
| 29038 | { PseudoVSLIDE1DOWN_VX_M4, VSLIDE1DOWN_VX }, // 8333 |
| 29039 | { PseudoVSLIDE1DOWN_VX_M4_MASK, VSLIDE1DOWN_VX }, // 8334 |
| 29040 | { PseudoVSLIDE1DOWN_VX_M8, VSLIDE1DOWN_VX }, // 8335 |
| 29041 | { PseudoVSLIDE1DOWN_VX_M8_MASK, VSLIDE1DOWN_VX }, // 8336 |
| 29042 | { PseudoVSLIDE1DOWN_VX_MF2, VSLIDE1DOWN_VX }, // 8337 |
| 29043 | { PseudoVSLIDE1DOWN_VX_MF2_MASK, VSLIDE1DOWN_VX }, // 8338 |
| 29044 | { PseudoVSLIDE1DOWN_VX_MF4, VSLIDE1DOWN_VX }, // 8339 |
| 29045 | { PseudoVSLIDE1DOWN_VX_MF4_MASK, VSLIDE1DOWN_VX }, // 8340 |
| 29046 | { PseudoVSLIDE1DOWN_VX_MF8, VSLIDE1DOWN_VX }, // 8341 |
| 29047 | { PseudoVSLIDE1DOWN_VX_MF8_MASK, VSLIDE1DOWN_VX }, // 8342 |
| 29048 | { PseudoVSLIDE1UP_VX_M1, VSLIDE1UP_VX }, // 8343 |
| 29049 | { PseudoVSLIDE1UP_VX_M1_MASK, VSLIDE1UP_VX }, // 8344 |
| 29050 | { PseudoVSLIDE1UP_VX_M2, VSLIDE1UP_VX }, // 8345 |
| 29051 | { PseudoVSLIDE1UP_VX_M2_MASK, VSLIDE1UP_VX }, // 8346 |
| 29052 | { PseudoVSLIDE1UP_VX_M4, VSLIDE1UP_VX }, // 8347 |
| 29053 | { PseudoVSLIDE1UP_VX_M4_MASK, VSLIDE1UP_VX }, // 8348 |
| 29054 | { PseudoVSLIDE1UP_VX_M8, VSLIDE1UP_VX }, // 8349 |
| 29055 | { PseudoVSLIDE1UP_VX_M8_MASK, VSLIDE1UP_VX }, // 8350 |
| 29056 | { PseudoVSLIDE1UP_VX_MF2, VSLIDE1UP_VX }, // 8351 |
| 29057 | { PseudoVSLIDE1UP_VX_MF2_MASK, VSLIDE1UP_VX }, // 8352 |
| 29058 | { PseudoVSLIDE1UP_VX_MF4, VSLIDE1UP_VX }, // 8353 |
| 29059 | { PseudoVSLIDE1UP_VX_MF4_MASK, VSLIDE1UP_VX }, // 8354 |
| 29060 | { PseudoVSLIDE1UP_VX_MF8, VSLIDE1UP_VX }, // 8355 |
| 29061 | { PseudoVSLIDE1UP_VX_MF8_MASK, VSLIDE1UP_VX }, // 8356 |
| 29062 | { PseudoVSLIDEDOWN_VI_M1, VSLIDEDOWN_VI }, // 8357 |
| 29063 | { PseudoVSLIDEDOWN_VI_M1_MASK, VSLIDEDOWN_VI }, // 8358 |
| 29064 | { PseudoVSLIDEDOWN_VI_M2, VSLIDEDOWN_VI }, // 8359 |
| 29065 | { PseudoVSLIDEDOWN_VI_M2_MASK, VSLIDEDOWN_VI }, // 8360 |
| 29066 | { PseudoVSLIDEDOWN_VI_M4, VSLIDEDOWN_VI }, // 8361 |
| 29067 | { PseudoVSLIDEDOWN_VI_M4_MASK, VSLIDEDOWN_VI }, // 8362 |
| 29068 | { PseudoVSLIDEDOWN_VI_M8, VSLIDEDOWN_VI }, // 8363 |
| 29069 | { PseudoVSLIDEDOWN_VI_M8_MASK, VSLIDEDOWN_VI }, // 8364 |
| 29070 | { PseudoVSLIDEDOWN_VI_MF2, VSLIDEDOWN_VI }, // 8365 |
| 29071 | { PseudoVSLIDEDOWN_VI_MF2_MASK, VSLIDEDOWN_VI }, // 8366 |
| 29072 | { PseudoVSLIDEDOWN_VI_MF4, VSLIDEDOWN_VI }, // 8367 |
| 29073 | { PseudoVSLIDEDOWN_VI_MF4_MASK, VSLIDEDOWN_VI }, // 8368 |
| 29074 | { PseudoVSLIDEDOWN_VI_MF8, VSLIDEDOWN_VI }, // 8369 |
| 29075 | { PseudoVSLIDEDOWN_VI_MF8_MASK, VSLIDEDOWN_VI }, // 8370 |
| 29076 | { PseudoVSLIDEDOWN_VX_M1, VSLIDEDOWN_VX }, // 8371 |
| 29077 | { PseudoVSLIDEDOWN_VX_M1_MASK, VSLIDEDOWN_VX }, // 8372 |
| 29078 | { PseudoVSLIDEDOWN_VX_M2, VSLIDEDOWN_VX }, // 8373 |
| 29079 | { PseudoVSLIDEDOWN_VX_M2_MASK, VSLIDEDOWN_VX }, // 8374 |
| 29080 | { PseudoVSLIDEDOWN_VX_M4, VSLIDEDOWN_VX }, // 8375 |
| 29081 | { PseudoVSLIDEDOWN_VX_M4_MASK, VSLIDEDOWN_VX }, // 8376 |
| 29082 | { PseudoVSLIDEDOWN_VX_M8, VSLIDEDOWN_VX }, // 8377 |
| 29083 | { PseudoVSLIDEDOWN_VX_M8_MASK, VSLIDEDOWN_VX }, // 8378 |
| 29084 | { PseudoVSLIDEDOWN_VX_MF2, VSLIDEDOWN_VX }, // 8379 |
| 29085 | { PseudoVSLIDEDOWN_VX_MF2_MASK, VSLIDEDOWN_VX }, // 8380 |
| 29086 | { PseudoVSLIDEDOWN_VX_MF4, VSLIDEDOWN_VX }, // 8381 |
| 29087 | { PseudoVSLIDEDOWN_VX_MF4_MASK, VSLIDEDOWN_VX }, // 8382 |
| 29088 | { PseudoVSLIDEDOWN_VX_MF8, VSLIDEDOWN_VX }, // 8383 |
| 29089 | { PseudoVSLIDEDOWN_VX_MF8_MASK, VSLIDEDOWN_VX }, // 8384 |
| 29090 | { PseudoVSLIDEUP_VI_M1, VSLIDEUP_VI }, // 8385 |
| 29091 | { PseudoVSLIDEUP_VI_M1_MASK, VSLIDEUP_VI }, // 8386 |
| 29092 | { PseudoVSLIDEUP_VI_M2, VSLIDEUP_VI }, // 8387 |
| 29093 | { PseudoVSLIDEUP_VI_M2_MASK, VSLIDEUP_VI }, // 8388 |
| 29094 | { PseudoVSLIDEUP_VI_M4, VSLIDEUP_VI }, // 8389 |
| 29095 | { PseudoVSLIDEUP_VI_M4_MASK, VSLIDEUP_VI }, // 8390 |
| 29096 | { PseudoVSLIDEUP_VI_M8, VSLIDEUP_VI }, // 8391 |
| 29097 | { PseudoVSLIDEUP_VI_M8_MASK, VSLIDEUP_VI }, // 8392 |
| 29098 | { PseudoVSLIDEUP_VI_MF2, VSLIDEUP_VI }, // 8393 |
| 29099 | { PseudoVSLIDEUP_VI_MF2_MASK, VSLIDEUP_VI }, // 8394 |
| 29100 | { PseudoVSLIDEUP_VI_MF4, VSLIDEUP_VI }, // 8395 |
| 29101 | { PseudoVSLIDEUP_VI_MF4_MASK, VSLIDEUP_VI }, // 8396 |
| 29102 | { PseudoVSLIDEUP_VI_MF8, VSLIDEUP_VI }, // 8397 |
| 29103 | { PseudoVSLIDEUP_VI_MF8_MASK, VSLIDEUP_VI }, // 8398 |
| 29104 | { PseudoVSLIDEUP_VX_M1, VSLIDEUP_VX }, // 8399 |
| 29105 | { PseudoVSLIDEUP_VX_M1_MASK, VSLIDEUP_VX }, // 8400 |
| 29106 | { PseudoVSLIDEUP_VX_M2, VSLIDEUP_VX }, // 8401 |
| 29107 | { PseudoVSLIDEUP_VX_M2_MASK, VSLIDEUP_VX }, // 8402 |
| 29108 | { PseudoVSLIDEUP_VX_M4, VSLIDEUP_VX }, // 8403 |
| 29109 | { PseudoVSLIDEUP_VX_M4_MASK, VSLIDEUP_VX }, // 8404 |
| 29110 | { PseudoVSLIDEUP_VX_M8, VSLIDEUP_VX }, // 8405 |
| 29111 | { PseudoVSLIDEUP_VX_M8_MASK, VSLIDEUP_VX }, // 8406 |
| 29112 | { PseudoVSLIDEUP_VX_MF2, VSLIDEUP_VX }, // 8407 |
| 29113 | { PseudoVSLIDEUP_VX_MF2_MASK, VSLIDEUP_VX }, // 8408 |
| 29114 | { PseudoVSLIDEUP_VX_MF4, VSLIDEUP_VX }, // 8409 |
| 29115 | { PseudoVSLIDEUP_VX_MF4_MASK, VSLIDEUP_VX }, // 8410 |
| 29116 | { PseudoVSLIDEUP_VX_MF8, VSLIDEUP_VX }, // 8411 |
| 29117 | { PseudoVSLIDEUP_VX_MF8_MASK, VSLIDEUP_VX }, // 8412 |
| 29118 | { PseudoVSLL_VI_M1, VSLL_VI }, // 8413 |
| 29119 | { PseudoVSLL_VI_M1_MASK, VSLL_VI }, // 8414 |
| 29120 | { PseudoVSLL_VI_M2, VSLL_VI }, // 8415 |
| 29121 | { PseudoVSLL_VI_M2_MASK, VSLL_VI }, // 8416 |
| 29122 | { PseudoVSLL_VI_M4, VSLL_VI }, // 8417 |
| 29123 | { PseudoVSLL_VI_M4_MASK, VSLL_VI }, // 8418 |
| 29124 | { PseudoVSLL_VI_M8, VSLL_VI }, // 8419 |
| 29125 | { PseudoVSLL_VI_M8_MASK, VSLL_VI }, // 8420 |
| 29126 | { PseudoVSLL_VI_MF2, VSLL_VI }, // 8421 |
| 29127 | { PseudoVSLL_VI_MF2_MASK, VSLL_VI }, // 8422 |
| 29128 | { PseudoVSLL_VI_MF4, VSLL_VI }, // 8423 |
| 29129 | { PseudoVSLL_VI_MF4_MASK, VSLL_VI }, // 8424 |
| 29130 | { PseudoVSLL_VI_MF8, VSLL_VI }, // 8425 |
| 29131 | { PseudoVSLL_VI_MF8_MASK, VSLL_VI }, // 8426 |
| 29132 | { PseudoVSLL_VV_M1, VSLL_VV }, // 8427 |
| 29133 | { PseudoVSLL_VV_M1_MASK, VSLL_VV }, // 8428 |
| 29134 | { PseudoVSLL_VV_M2, VSLL_VV }, // 8429 |
| 29135 | { PseudoVSLL_VV_M2_MASK, VSLL_VV }, // 8430 |
| 29136 | { PseudoVSLL_VV_M4, VSLL_VV }, // 8431 |
| 29137 | { PseudoVSLL_VV_M4_MASK, VSLL_VV }, // 8432 |
| 29138 | { PseudoVSLL_VV_M8, VSLL_VV }, // 8433 |
| 29139 | { PseudoVSLL_VV_M8_MASK, VSLL_VV }, // 8434 |
| 29140 | { PseudoVSLL_VV_MF2, VSLL_VV }, // 8435 |
| 29141 | { PseudoVSLL_VV_MF2_MASK, VSLL_VV }, // 8436 |
| 29142 | { PseudoVSLL_VV_MF4, VSLL_VV }, // 8437 |
| 29143 | { PseudoVSLL_VV_MF4_MASK, VSLL_VV }, // 8438 |
| 29144 | { PseudoVSLL_VV_MF8, VSLL_VV }, // 8439 |
| 29145 | { PseudoVSLL_VV_MF8_MASK, VSLL_VV }, // 8440 |
| 29146 | { PseudoVSLL_VX_M1, VSLL_VX }, // 8441 |
| 29147 | { PseudoVSLL_VX_M1_MASK, VSLL_VX }, // 8442 |
| 29148 | { PseudoVSLL_VX_M2, VSLL_VX }, // 8443 |
| 29149 | { PseudoVSLL_VX_M2_MASK, VSLL_VX }, // 8444 |
| 29150 | { PseudoVSLL_VX_M4, VSLL_VX }, // 8445 |
| 29151 | { PseudoVSLL_VX_M4_MASK, VSLL_VX }, // 8446 |
| 29152 | { PseudoVSLL_VX_M8, VSLL_VX }, // 8447 |
| 29153 | { PseudoVSLL_VX_M8_MASK, VSLL_VX }, // 8448 |
| 29154 | { PseudoVSLL_VX_MF2, VSLL_VX }, // 8449 |
| 29155 | { PseudoVSLL_VX_MF2_MASK, VSLL_VX }, // 8450 |
| 29156 | { PseudoVSLL_VX_MF4, VSLL_VX }, // 8451 |
| 29157 | { PseudoVSLL_VX_MF4_MASK, VSLL_VX }, // 8452 |
| 29158 | { PseudoVSLL_VX_MF8, VSLL_VX }, // 8453 |
| 29159 | { PseudoVSLL_VX_MF8_MASK, VSLL_VX }, // 8454 |
| 29160 | { PseudoVSM3C_VI_M1, VSM3C_VI }, // 8455 |
| 29161 | { PseudoVSM3C_VI_M2, VSM3C_VI }, // 8456 |
| 29162 | { PseudoVSM3C_VI_M4, VSM3C_VI }, // 8457 |
| 29163 | { PseudoVSM3C_VI_M8, VSM3C_VI }, // 8458 |
| 29164 | { PseudoVSM3C_VI_MF2, VSM3C_VI }, // 8459 |
| 29165 | { PseudoVSM3ME_VV_M1, VSM3ME_VV }, // 8460 |
| 29166 | { PseudoVSM3ME_VV_M2, VSM3ME_VV }, // 8461 |
| 29167 | { PseudoVSM3ME_VV_M4, VSM3ME_VV }, // 8462 |
| 29168 | { PseudoVSM3ME_VV_M8, VSM3ME_VV }, // 8463 |
| 29169 | { PseudoVSM3ME_VV_MF2, VSM3ME_VV }, // 8464 |
| 29170 | { PseudoVSM4K_VI_M1, VSM4K_VI }, // 8465 |
| 29171 | { PseudoVSM4K_VI_M2, VSM4K_VI }, // 8466 |
| 29172 | { PseudoVSM4K_VI_M4, VSM4K_VI }, // 8467 |
| 29173 | { PseudoVSM4K_VI_M8, VSM4K_VI }, // 8468 |
| 29174 | { PseudoVSM4K_VI_MF2, VSM4K_VI }, // 8469 |
| 29175 | { PseudoVSM4R_VS_M1_M1, VSM4R_VS }, // 8470 |
| 29176 | { PseudoVSM4R_VS_M1_MF2, VSM4R_VS }, // 8471 |
| 29177 | { PseudoVSM4R_VS_M1_MF4, VSM4R_VS }, // 8472 |
| 29178 | { PseudoVSM4R_VS_M1_MF8, VSM4R_VS }, // 8473 |
| 29179 | { PseudoVSM4R_VS_M2_M1, VSM4R_VS }, // 8474 |
| 29180 | { PseudoVSM4R_VS_M2_M2, VSM4R_VS }, // 8475 |
| 29181 | { PseudoVSM4R_VS_M2_MF2, VSM4R_VS }, // 8476 |
| 29182 | { PseudoVSM4R_VS_M2_MF4, VSM4R_VS }, // 8477 |
| 29183 | { PseudoVSM4R_VS_M2_MF8, VSM4R_VS }, // 8478 |
| 29184 | { PseudoVSM4R_VS_M4_M1, VSM4R_VS }, // 8479 |
| 29185 | { PseudoVSM4R_VS_M4_M2, VSM4R_VS }, // 8480 |
| 29186 | { PseudoVSM4R_VS_M4_M4, VSM4R_VS }, // 8481 |
| 29187 | { PseudoVSM4R_VS_M4_MF2, VSM4R_VS }, // 8482 |
| 29188 | { PseudoVSM4R_VS_M4_MF4, VSM4R_VS }, // 8483 |
| 29189 | { PseudoVSM4R_VS_M4_MF8, VSM4R_VS }, // 8484 |
| 29190 | { PseudoVSM4R_VS_M8_M1, VSM4R_VS }, // 8485 |
| 29191 | { PseudoVSM4R_VS_M8_M2, VSM4R_VS }, // 8486 |
| 29192 | { PseudoVSM4R_VS_M8_M4, VSM4R_VS }, // 8487 |
| 29193 | { PseudoVSM4R_VS_M8_MF2, VSM4R_VS }, // 8488 |
| 29194 | { PseudoVSM4R_VS_M8_MF4, VSM4R_VS }, // 8489 |
| 29195 | { PseudoVSM4R_VS_M8_MF8, VSM4R_VS }, // 8490 |
| 29196 | { PseudoVSM4R_VS_MF2_MF2, VSM4R_VS }, // 8491 |
| 29197 | { PseudoVSM4R_VS_MF2_MF4, VSM4R_VS }, // 8492 |
| 29198 | { PseudoVSM4R_VS_MF2_MF8, VSM4R_VS }, // 8493 |
| 29199 | { PseudoVSM4R_VV_M1, VSM4R_VV }, // 8494 |
| 29200 | { PseudoVSM4R_VV_M2, VSM4R_VV }, // 8495 |
| 29201 | { PseudoVSM4R_VV_M4, VSM4R_VV }, // 8496 |
| 29202 | { PseudoVSM4R_VV_M8, VSM4R_VV }, // 8497 |
| 29203 | { PseudoVSM4R_VV_MF2, VSM4R_VV }, // 8498 |
| 29204 | { PseudoVSMUL_VV_M1, VSMUL_VV }, // 8499 |
| 29205 | { PseudoVSMUL_VV_M1_MASK, VSMUL_VV }, // 8500 |
| 29206 | { PseudoVSMUL_VV_M2, VSMUL_VV }, // 8501 |
| 29207 | { PseudoVSMUL_VV_M2_MASK, VSMUL_VV }, // 8502 |
| 29208 | { PseudoVSMUL_VV_M4, VSMUL_VV }, // 8503 |
| 29209 | { PseudoVSMUL_VV_M4_MASK, VSMUL_VV }, // 8504 |
| 29210 | { PseudoVSMUL_VV_M8, VSMUL_VV }, // 8505 |
| 29211 | { PseudoVSMUL_VV_M8_MASK, VSMUL_VV }, // 8506 |
| 29212 | { PseudoVSMUL_VV_MF2, VSMUL_VV }, // 8507 |
| 29213 | { PseudoVSMUL_VV_MF2_MASK, VSMUL_VV }, // 8508 |
| 29214 | { PseudoVSMUL_VV_MF4, VSMUL_VV }, // 8509 |
| 29215 | { PseudoVSMUL_VV_MF4_MASK, VSMUL_VV }, // 8510 |
| 29216 | { PseudoVSMUL_VV_MF8, VSMUL_VV }, // 8511 |
| 29217 | { PseudoVSMUL_VV_MF8_MASK, VSMUL_VV }, // 8512 |
| 29218 | { PseudoVSMUL_VX_M1, VSMUL_VX }, // 8513 |
| 29219 | { PseudoVSMUL_VX_M1_MASK, VSMUL_VX }, // 8514 |
| 29220 | { PseudoVSMUL_VX_M2, VSMUL_VX }, // 8515 |
| 29221 | { PseudoVSMUL_VX_M2_MASK, VSMUL_VX }, // 8516 |
| 29222 | { PseudoVSMUL_VX_M4, VSMUL_VX }, // 8517 |
| 29223 | { PseudoVSMUL_VX_M4_MASK, VSMUL_VX }, // 8518 |
| 29224 | { PseudoVSMUL_VX_M8, VSMUL_VX }, // 8519 |
| 29225 | { PseudoVSMUL_VX_M8_MASK, VSMUL_VX }, // 8520 |
| 29226 | { PseudoVSMUL_VX_MF2, VSMUL_VX }, // 8521 |
| 29227 | { PseudoVSMUL_VX_MF2_MASK, VSMUL_VX }, // 8522 |
| 29228 | { PseudoVSMUL_VX_MF4, VSMUL_VX }, // 8523 |
| 29229 | { PseudoVSMUL_VX_MF4_MASK, VSMUL_VX }, // 8524 |
| 29230 | { PseudoVSMUL_VX_MF8, VSMUL_VX }, // 8525 |
| 29231 | { PseudoVSMUL_VX_MF8_MASK, VSMUL_VX }, // 8526 |
| 29232 | { PseudoVSM_V_B1, VSM_V }, // 8527 |
| 29233 | { PseudoVSM_V_B16, VSM_V }, // 8528 |
| 29234 | { PseudoVSM_V_B2, VSM_V }, // 8529 |
| 29235 | { PseudoVSM_V_B32, VSM_V }, // 8530 |
| 29236 | { PseudoVSM_V_B4, VSM_V }, // 8531 |
| 29237 | { PseudoVSM_V_B64, VSM_V }, // 8532 |
| 29238 | { PseudoVSM_V_B8, VSM_V }, // 8533 |
| 29239 | { PseudoVSOXEI16_V_M1_M1, VSOXEI16_V }, // 8534 |
| 29240 | { PseudoVSOXEI16_V_M1_M1_MASK, VSOXEI16_V }, // 8535 |
| 29241 | { PseudoVSOXEI16_V_M1_M2, VSOXEI16_V }, // 8536 |
| 29242 | { PseudoVSOXEI16_V_M1_M2_MASK, VSOXEI16_V }, // 8537 |
| 29243 | { PseudoVSOXEI16_V_M1_M4, VSOXEI16_V }, // 8538 |
| 29244 | { PseudoVSOXEI16_V_M1_M4_MASK, VSOXEI16_V }, // 8539 |
| 29245 | { PseudoVSOXEI16_V_M1_MF2, VSOXEI16_V }, // 8540 |
| 29246 | { PseudoVSOXEI16_V_M1_MF2_MASK, VSOXEI16_V }, // 8541 |
| 29247 | { PseudoVSOXEI16_V_M2_M1, VSOXEI16_V }, // 8542 |
| 29248 | { PseudoVSOXEI16_V_M2_M1_MASK, VSOXEI16_V }, // 8543 |
| 29249 | { PseudoVSOXEI16_V_M2_M2, VSOXEI16_V }, // 8544 |
| 29250 | { PseudoVSOXEI16_V_M2_M2_MASK, VSOXEI16_V }, // 8545 |
| 29251 | { PseudoVSOXEI16_V_M2_M4, VSOXEI16_V }, // 8546 |
| 29252 | { PseudoVSOXEI16_V_M2_M4_MASK, VSOXEI16_V }, // 8547 |
| 29253 | { PseudoVSOXEI16_V_M2_M8, VSOXEI16_V }, // 8548 |
| 29254 | { PseudoVSOXEI16_V_M2_M8_MASK, VSOXEI16_V }, // 8549 |
| 29255 | { PseudoVSOXEI16_V_M4_M2, VSOXEI16_V }, // 8550 |
| 29256 | { PseudoVSOXEI16_V_M4_M2_MASK, VSOXEI16_V }, // 8551 |
| 29257 | { PseudoVSOXEI16_V_M4_M4, VSOXEI16_V }, // 8552 |
| 29258 | { PseudoVSOXEI16_V_M4_M4_MASK, VSOXEI16_V }, // 8553 |
| 29259 | { PseudoVSOXEI16_V_M4_M8, VSOXEI16_V }, // 8554 |
| 29260 | { PseudoVSOXEI16_V_M4_M8_MASK, VSOXEI16_V }, // 8555 |
| 29261 | { PseudoVSOXEI16_V_M8_M4, VSOXEI16_V }, // 8556 |
| 29262 | { PseudoVSOXEI16_V_M8_M4_MASK, VSOXEI16_V }, // 8557 |
| 29263 | { PseudoVSOXEI16_V_M8_M8, VSOXEI16_V }, // 8558 |
| 29264 | { PseudoVSOXEI16_V_M8_M8_MASK, VSOXEI16_V }, // 8559 |
| 29265 | { PseudoVSOXEI16_V_MF2_M1, VSOXEI16_V }, // 8560 |
| 29266 | { PseudoVSOXEI16_V_MF2_M1_MASK, VSOXEI16_V }, // 8561 |
| 29267 | { PseudoVSOXEI16_V_MF2_M2, VSOXEI16_V }, // 8562 |
| 29268 | { PseudoVSOXEI16_V_MF2_M2_MASK, VSOXEI16_V }, // 8563 |
| 29269 | { PseudoVSOXEI16_V_MF2_MF2, VSOXEI16_V }, // 8564 |
| 29270 | { PseudoVSOXEI16_V_MF2_MF2_MASK, VSOXEI16_V }, // 8565 |
| 29271 | { PseudoVSOXEI16_V_MF2_MF4, VSOXEI16_V }, // 8566 |
| 29272 | { PseudoVSOXEI16_V_MF2_MF4_MASK, VSOXEI16_V }, // 8567 |
| 29273 | { PseudoVSOXEI16_V_MF4_M1, VSOXEI16_V }, // 8568 |
| 29274 | { PseudoVSOXEI16_V_MF4_M1_MASK, VSOXEI16_V }, // 8569 |
| 29275 | { PseudoVSOXEI16_V_MF4_MF2, VSOXEI16_V }, // 8570 |
| 29276 | { PseudoVSOXEI16_V_MF4_MF2_MASK, VSOXEI16_V }, // 8571 |
| 29277 | { PseudoVSOXEI16_V_MF4_MF4, VSOXEI16_V }, // 8572 |
| 29278 | { PseudoVSOXEI16_V_MF4_MF4_MASK, VSOXEI16_V }, // 8573 |
| 29279 | { PseudoVSOXEI16_V_MF4_MF8, VSOXEI16_V }, // 8574 |
| 29280 | { PseudoVSOXEI16_V_MF4_MF8_MASK, VSOXEI16_V }, // 8575 |
| 29281 | { PseudoVSOXEI32_V_M1_M1, VSOXEI32_V }, // 8576 |
| 29282 | { PseudoVSOXEI32_V_M1_M1_MASK, VSOXEI32_V }, // 8577 |
| 29283 | { PseudoVSOXEI32_V_M1_M2, VSOXEI32_V }, // 8578 |
| 29284 | { PseudoVSOXEI32_V_M1_M2_MASK, VSOXEI32_V }, // 8579 |
| 29285 | { PseudoVSOXEI32_V_M1_MF2, VSOXEI32_V }, // 8580 |
| 29286 | { PseudoVSOXEI32_V_M1_MF2_MASK, VSOXEI32_V }, // 8581 |
| 29287 | { PseudoVSOXEI32_V_M1_MF4, VSOXEI32_V }, // 8582 |
| 29288 | { PseudoVSOXEI32_V_M1_MF4_MASK, VSOXEI32_V }, // 8583 |
| 29289 | { PseudoVSOXEI32_V_M2_M1, VSOXEI32_V }, // 8584 |
| 29290 | { PseudoVSOXEI32_V_M2_M1_MASK, VSOXEI32_V }, // 8585 |
| 29291 | { PseudoVSOXEI32_V_M2_M2, VSOXEI32_V }, // 8586 |
| 29292 | { PseudoVSOXEI32_V_M2_M2_MASK, VSOXEI32_V }, // 8587 |
| 29293 | { PseudoVSOXEI32_V_M2_M4, VSOXEI32_V }, // 8588 |
| 29294 | { PseudoVSOXEI32_V_M2_M4_MASK, VSOXEI32_V }, // 8589 |
| 29295 | { PseudoVSOXEI32_V_M2_MF2, VSOXEI32_V }, // 8590 |
| 29296 | { PseudoVSOXEI32_V_M2_MF2_MASK, VSOXEI32_V }, // 8591 |
| 29297 | { PseudoVSOXEI32_V_M4_M1, VSOXEI32_V }, // 8592 |
| 29298 | { PseudoVSOXEI32_V_M4_M1_MASK, VSOXEI32_V }, // 8593 |
| 29299 | { PseudoVSOXEI32_V_M4_M2, VSOXEI32_V }, // 8594 |
| 29300 | { PseudoVSOXEI32_V_M4_M2_MASK, VSOXEI32_V }, // 8595 |
| 29301 | { PseudoVSOXEI32_V_M4_M4, VSOXEI32_V }, // 8596 |
| 29302 | { PseudoVSOXEI32_V_M4_M4_MASK, VSOXEI32_V }, // 8597 |
| 29303 | { PseudoVSOXEI32_V_M4_M8, VSOXEI32_V }, // 8598 |
| 29304 | { PseudoVSOXEI32_V_M4_M8_MASK, VSOXEI32_V }, // 8599 |
| 29305 | { PseudoVSOXEI32_V_M8_M2, VSOXEI32_V }, // 8600 |
| 29306 | { PseudoVSOXEI32_V_M8_M2_MASK, VSOXEI32_V }, // 8601 |
| 29307 | { PseudoVSOXEI32_V_M8_M4, VSOXEI32_V }, // 8602 |
| 29308 | { PseudoVSOXEI32_V_M8_M4_MASK, VSOXEI32_V }, // 8603 |
| 29309 | { PseudoVSOXEI32_V_M8_M8, VSOXEI32_V }, // 8604 |
| 29310 | { PseudoVSOXEI32_V_M8_M8_MASK, VSOXEI32_V }, // 8605 |
| 29311 | { PseudoVSOXEI32_V_MF2_M1, VSOXEI32_V }, // 8606 |
| 29312 | { PseudoVSOXEI32_V_MF2_M1_MASK, VSOXEI32_V }, // 8607 |
| 29313 | { PseudoVSOXEI32_V_MF2_MF2, VSOXEI32_V }, // 8608 |
| 29314 | { PseudoVSOXEI32_V_MF2_MF2_MASK, VSOXEI32_V }, // 8609 |
| 29315 | { PseudoVSOXEI32_V_MF2_MF4, VSOXEI32_V }, // 8610 |
| 29316 | { PseudoVSOXEI32_V_MF2_MF4_MASK, VSOXEI32_V }, // 8611 |
| 29317 | { PseudoVSOXEI32_V_MF2_MF8, VSOXEI32_V }, // 8612 |
| 29318 | { PseudoVSOXEI32_V_MF2_MF8_MASK, VSOXEI32_V }, // 8613 |
| 29319 | { PseudoVSOXEI64_V_M1_M1, VSOXEI64_V }, // 8614 |
| 29320 | { PseudoVSOXEI64_V_M1_M1_MASK, VSOXEI64_V }, // 8615 |
| 29321 | { PseudoVSOXEI64_V_M1_MF2, VSOXEI64_V }, // 8616 |
| 29322 | { PseudoVSOXEI64_V_M1_MF2_MASK, VSOXEI64_V }, // 8617 |
| 29323 | { PseudoVSOXEI64_V_M1_MF4, VSOXEI64_V }, // 8618 |
| 29324 | { PseudoVSOXEI64_V_M1_MF4_MASK, VSOXEI64_V }, // 8619 |
| 29325 | { PseudoVSOXEI64_V_M1_MF8, VSOXEI64_V }, // 8620 |
| 29326 | { PseudoVSOXEI64_V_M1_MF8_MASK, VSOXEI64_V }, // 8621 |
| 29327 | { PseudoVSOXEI64_V_M2_M1, VSOXEI64_V }, // 8622 |
| 29328 | { PseudoVSOXEI64_V_M2_M1_MASK, VSOXEI64_V }, // 8623 |
| 29329 | { PseudoVSOXEI64_V_M2_M2, VSOXEI64_V }, // 8624 |
| 29330 | { PseudoVSOXEI64_V_M2_M2_MASK, VSOXEI64_V }, // 8625 |
| 29331 | { PseudoVSOXEI64_V_M2_MF2, VSOXEI64_V }, // 8626 |
| 29332 | { PseudoVSOXEI64_V_M2_MF2_MASK, VSOXEI64_V }, // 8627 |
| 29333 | { PseudoVSOXEI64_V_M2_MF4, VSOXEI64_V }, // 8628 |
| 29334 | { PseudoVSOXEI64_V_M2_MF4_MASK, VSOXEI64_V }, // 8629 |
| 29335 | { PseudoVSOXEI64_V_M4_M1, VSOXEI64_V }, // 8630 |
| 29336 | { PseudoVSOXEI64_V_M4_M1_MASK, VSOXEI64_V }, // 8631 |
| 29337 | { PseudoVSOXEI64_V_M4_M2, VSOXEI64_V }, // 8632 |
| 29338 | { PseudoVSOXEI64_V_M4_M2_MASK, VSOXEI64_V }, // 8633 |
| 29339 | { PseudoVSOXEI64_V_M4_M4, VSOXEI64_V }, // 8634 |
| 29340 | { PseudoVSOXEI64_V_M4_M4_MASK, VSOXEI64_V }, // 8635 |
| 29341 | { PseudoVSOXEI64_V_M4_MF2, VSOXEI64_V }, // 8636 |
| 29342 | { PseudoVSOXEI64_V_M4_MF2_MASK, VSOXEI64_V }, // 8637 |
| 29343 | { PseudoVSOXEI64_V_M8_M1, VSOXEI64_V }, // 8638 |
| 29344 | { PseudoVSOXEI64_V_M8_M1_MASK, VSOXEI64_V }, // 8639 |
| 29345 | { PseudoVSOXEI64_V_M8_M2, VSOXEI64_V }, // 8640 |
| 29346 | { PseudoVSOXEI64_V_M8_M2_MASK, VSOXEI64_V }, // 8641 |
| 29347 | { PseudoVSOXEI64_V_M8_M4, VSOXEI64_V }, // 8642 |
| 29348 | { PseudoVSOXEI64_V_M8_M4_MASK, VSOXEI64_V }, // 8643 |
| 29349 | { PseudoVSOXEI64_V_M8_M8, VSOXEI64_V }, // 8644 |
| 29350 | { PseudoVSOXEI64_V_M8_M8_MASK, VSOXEI64_V }, // 8645 |
| 29351 | { PseudoVSOXEI8_V_M1_M1, VSOXEI8_V }, // 8646 |
| 29352 | { PseudoVSOXEI8_V_M1_M1_MASK, VSOXEI8_V }, // 8647 |
| 29353 | { PseudoVSOXEI8_V_M1_M2, VSOXEI8_V }, // 8648 |
| 29354 | { PseudoVSOXEI8_V_M1_M2_MASK, VSOXEI8_V }, // 8649 |
| 29355 | { PseudoVSOXEI8_V_M1_M4, VSOXEI8_V }, // 8650 |
| 29356 | { PseudoVSOXEI8_V_M1_M4_MASK, VSOXEI8_V }, // 8651 |
| 29357 | { PseudoVSOXEI8_V_M1_M8, VSOXEI8_V }, // 8652 |
| 29358 | { PseudoVSOXEI8_V_M1_M8_MASK, VSOXEI8_V }, // 8653 |
| 29359 | { PseudoVSOXEI8_V_M2_M2, VSOXEI8_V }, // 8654 |
| 29360 | { PseudoVSOXEI8_V_M2_M2_MASK, VSOXEI8_V }, // 8655 |
| 29361 | { PseudoVSOXEI8_V_M2_M4, VSOXEI8_V }, // 8656 |
| 29362 | { PseudoVSOXEI8_V_M2_M4_MASK, VSOXEI8_V }, // 8657 |
| 29363 | { PseudoVSOXEI8_V_M2_M8, VSOXEI8_V }, // 8658 |
| 29364 | { PseudoVSOXEI8_V_M2_M8_MASK, VSOXEI8_V }, // 8659 |
| 29365 | { PseudoVSOXEI8_V_M4_M4, VSOXEI8_V }, // 8660 |
| 29366 | { PseudoVSOXEI8_V_M4_M4_MASK, VSOXEI8_V }, // 8661 |
| 29367 | { PseudoVSOXEI8_V_M4_M8, VSOXEI8_V }, // 8662 |
| 29368 | { PseudoVSOXEI8_V_M4_M8_MASK, VSOXEI8_V }, // 8663 |
| 29369 | { PseudoVSOXEI8_V_M8_M8, VSOXEI8_V }, // 8664 |
| 29370 | { PseudoVSOXEI8_V_M8_M8_MASK, VSOXEI8_V }, // 8665 |
| 29371 | { PseudoVSOXEI8_V_MF2_M1, VSOXEI8_V }, // 8666 |
| 29372 | { PseudoVSOXEI8_V_MF2_M1_MASK, VSOXEI8_V }, // 8667 |
| 29373 | { PseudoVSOXEI8_V_MF2_M2, VSOXEI8_V }, // 8668 |
| 29374 | { PseudoVSOXEI8_V_MF2_M2_MASK, VSOXEI8_V }, // 8669 |
| 29375 | { PseudoVSOXEI8_V_MF2_M4, VSOXEI8_V }, // 8670 |
| 29376 | { PseudoVSOXEI8_V_MF2_M4_MASK, VSOXEI8_V }, // 8671 |
| 29377 | { PseudoVSOXEI8_V_MF2_MF2, VSOXEI8_V }, // 8672 |
| 29378 | { PseudoVSOXEI8_V_MF2_MF2_MASK, VSOXEI8_V }, // 8673 |
| 29379 | { PseudoVSOXEI8_V_MF4_M1, VSOXEI8_V }, // 8674 |
| 29380 | { PseudoVSOXEI8_V_MF4_M1_MASK, VSOXEI8_V }, // 8675 |
| 29381 | { PseudoVSOXEI8_V_MF4_M2, VSOXEI8_V }, // 8676 |
| 29382 | { PseudoVSOXEI8_V_MF4_M2_MASK, VSOXEI8_V }, // 8677 |
| 29383 | { PseudoVSOXEI8_V_MF4_MF2, VSOXEI8_V }, // 8678 |
| 29384 | { PseudoVSOXEI8_V_MF4_MF2_MASK, VSOXEI8_V }, // 8679 |
| 29385 | { PseudoVSOXEI8_V_MF4_MF4, VSOXEI8_V }, // 8680 |
| 29386 | { PseudoVSOXEI8_V_MF4_MF4_MASK, VSOXEI8_V }, // 8681 |
| 29387 | { PseudoVSOXEI8_V_MF8_M1, VSOXEI8_V }, // 8682 |
| 29388 | { PseudoVSOXEI8_V_MF8_M1_MASK, VSOXEI8_V }, // 8683 |
| 29389 | { PseudoVSOXEI8_V_MF8_MF2, VSOXEI8_V }, // 8684 |
| 29390 | { PseudoVSOXEI8_V_MF8_MF2_MASK, VSOXEI8_V }, // 8685 |
| 29391 | { PseudoVSOXEI8_V_MF8_MF4, VSOXEI8_V }, // 8686 |
| 29392 | { PseudoVSOXEI8_V_MF8_MF4_MASK, VSOXEI8_V }, // 8687 |
| 29393 | { PseudoVSOXEI8_V_MF8_MF8, VSOXEI8_V }, // 8688 |
| 29394 | { PseudoVSOXEI8_V_MF8_MF8_MASK, VSOXEI8_V }, // 8689 |
| 29395 | { PseudoVSOXSEG2EI16_V_M1_M1, VSOXSEG2EI16_V }, // 8690 |
| 29396 | { PseudoVSOXSEG2EI16_V_M1_M1_MASK, VSOXSEG2EI16_V }, // 8691 |
| 29397 | { PseudoVSOXSEG2EI16_V_M1_M2, VSOXSEG2EI16_V }, // 8692 |
| 29398 | { PseudoVSOXSEG2EI16_V_M1_M2_MASK, VSOXSEG2EI16_V }, // 8693 |
| 29399 | { PseudoVSOXSEG2EI16_V_M1_M4, VSOXSEG2EI16_V }, // 8694 |
| 29400 | { PseudoVSOXSEG2EI16_V_M1_M4_MASK, VSOXSEG2EI16_V }, // 8695 |
| 29401 | { PseudoVSOXSEG2EI16_V_M1_MF2, VSOXSEG2EI16_V }, // 8696 |
| 29402 | { PseudoVSOXSEG2EI16_V_M1_MF2_MASK, VSOXSEG2EI16_V }, // 8697 |
| 29403 | { PseudoVSOXSEG2EI16_V_M2_M1, VSOXSEG2EI16_V }, // 8698 |
| 29404 | { PseudoVSOXSEG2EI16_V_M2_M1_MASK, VSOXSEG2EI16_V }, // 8699 |
| 29405 | { PseudoVSOXSEG2EI16_V_M2_M2, VSOXSEG2EI16_V }, // 8700 |
| 29406 | { PseudoVSOXSEG2EI16_V_M2_M2_MASK, VSOXSEG2EI16_V }, // 8701 |
| 29407 | { PseudoVSOXSEG2EI16_V_M2_M4, VSOXSEG2EI16_V }, // 8702 |
| 29408 | { PseudoVSOXSEG2EI16_V_M2_M4_MASK, VSOXSEG2EI16_V }, // 8703 |
| 29409 | { PseudoVSOXSEG2EI16_V_M4_M2, VSOXSEG2EI16_V }, // 8704 |
| 29410 | { PseudoVSOXSEG2EI16_V_M4_M2_MASK, VSOXSEG2EI16_V }, // 8705 |
| 29411 | { PseudoVSOXSEG2EI16_V_M4_M4, VSOXSEG2EI16_V }, // 8706 |
| 29412 | { PseudoVSOXSEG2EI16_V_M4_M4_MASK, VSOXSEG2EI16_V }, // 8707 |
| 29413 | { PseudoVSOXSEG2EI16_V_M8_M4, VSOXSEG2EI16_V }, // 8708 |
| 29414 | { PseudoVSOXSEG2EI16_V_M8_M4_MASK, VSOXSEG2EI16_V }, // 8709 |
| 29415 | { PseudoVSOXSEG2EI16_V_MF2_M1, VSOXSEG2EI16_V }, // 8710 |
| 29416 | { PseudoVSOXSEG2EI16_V_MF2_M1_MASK, VSOXSEG2EI16_V }, // 8711 |
| 29417 | { PseudoVSOXSEG2EI16_V_MF2_M2, VSOXSEG2EI16_V }, // 8712 |
| 29418 | { PseudoVSOXSEG2EI16_V_MF2_M2_MASK, VSOXSEG2EI16_V }, // 8713 |
| 29419 | { PseudoVSOXSEG2EI16_V_MF2_MF2, VSOXSEG2EI16_V }, // 8714 |
| 29420 | { PseudoVSOXSEG2EI16_V_MF2_MF2_MASK, VSOXSEG2EI16_V }, // 8715 |
| 29421 | { PseudoVSOXSEG2EI16_V_MF2_MF4, VSOXSEG2EI16_V }, // 8716 |
| 29422 | { PseudoVSOXSEG2EI16_V_MF2_MF4_MASK, VSOXSEG2EI16_V }, // 8717 |
| 29423 | { PseudoVSOXSEG2EI16_V_MF4_M1, VSOXSEG2EI16_V }, // 8718 |
| 29424 | { PseudoVSOXSEG2EI16_V_MF4_M1_MASK, VSOXSEG2EI16_V }, // 8719 |
| 29425 | { PseudoVSOXSEG2EI16_V_MF4_MF2, VSOXSEG2EI16_V }, // 8720 |
| 29426 | { PseudoVSOXSEG2EI16_V_MF4_MF2_MASK, VSOXSEG2EI16_V }, // 8721 |
| 29427 | { PseudoVSOXSEG2EI16_V_MF4_MF4, VSOXSEG2EI16_V }, // 8722 |
| 29428 | { PseudoVSOXSEG2EI16_V_MF4_MF4_MASK, VSOXSEG2EI16_V }, // 8723 |
| 29429 | { PseudoVSOXSEG2EI16_V_MF4_MF8, VSOXSEG2EI16_V }, // 8724 |
| 29430 | { PseudoVSOXSEG2EI16_V_MF4_MF8_MASK, VSOXSEG2EI16_V }, // 8725 |
| 29431 | { PseudoVSOXSEG2EI32_V_M1_M1, VSOXSEG2EI32_V }, // 8726 |
| 29432 | { PseudoVSOXSEG2EI32_V_M1_M1_MASK, VSOXSEG2EI32_V }, // 8727 |
| 29433 | { PseudoVSOXSEG2EI32_V_M1_M2, VSOXSEG2EI32_V }, // 8728 |
| 29434 | { PseudoVSOXSEG2EI32_V_M1_M2_MASK, VSOXSEG2EI32_V }, // 8729 |
| 29435 | { PseudoVSOXSEG2EI32_V_M1_MF2, VSOXSEG2EI32_V }, // 8730 |
| 29436 | { PseudoVSOXSEG2EI32_V_M1_MF2_MASK, VSOXSEG2EI32_V }, // 8731 |
| 29437 | { PseudoVSOXSEG2EI32_V_M1_MF4, VSOXSEG2EI32_V }, // 8732 |
| 29438 | { PseudoVSOXSEG2EI32_V_M1_MF4_MASK, VSOXSEG2EI32_V }, // 8733 |
| 29439 | { PseudoVSOXSEG2EI32_V_M2_M1, VSOXSEG2EI32_V }, // 8734 |
| 29440 | { PseudoVSOXSEG2EI32_V_M2_M1_MASK, VSOXSEG2EI32_V }, // 8735 |
| 29441 | { PseudoVSOXSEG2EI32_V_M2_M2, VSOXSEG2EI32_V }, // 8736 |
| 29442 | { PseudoVSOXSEG2EI32_V_M2_M2_MASK, VSOXSEG2EI32_V }, // 8737 |
| 29443 | { PseudoVSOXSEG2EI32_V_M2_M4, VSOXSEG2EI32_V }, // 8738 |
| 29444 | { PseudoVSOXSEG2EI32_V_M2_M4_MASK, VSOXSEG2EI32_V }, // 8739 |
| 29445 | { PseudoVSOXSEG2EI32_V_M2_MF2, VSOXSEG2EI32_V }, // 8740 |
| 29446 | { PseudoVSOXSEG2EI32_V_M2_MF2_MASK, VSOXSEG2EI32_V }, // 8741 |
| 29447 | { PseudoVSOXSEG2EI32_V_M4_M1, VSOXSEG2EI32_V }, // 8742 |
| 29448 | { PseudoVSOXSEG2EI32_V_M4_M1_MASK, VSOXSEG2EI32_V }, // 8743 |
| 29449 | { PseudoVSOXSEG2EI32_V_M4_M2, VSOXSEG2EI32_V }, // 8744 |
| 29450 | { PseudoVSOXSEG2EI32_V_M4_M2_MASK, VSOXSEG2EI32_V }, // 8745 |
| 29451 | { PseudoVSOXSEG2EI32_V_M4_M4, VSOXSEG2EI32_V }, // 8746 |
| 29452 | { PseudoVSOXSEG2EI32_V_M4_M4_MASK, VSOXSEG2EI32_V }, // 8747 |
| 29453 | { PseudoVSOXSEG2EI32_V_M8_M2, VSOXSEG2EI32_V }, // 8748 |
| 29454 | { PseudoVSOXSEG2EI32_V_M8_M2_MASK, VSOXSEG2EI32_V }, // 8749 |
| 29455 | { PseudoVSOXSEG2EI32_V_M8_M4, VSOXSEG2EI32_V }, // 8750 |
| 29456 | { PseudoVSOXSEG2EI32_V_M8_M4_MASK, VSOXSEG2EI32_V }, // 8751 |
| 29457 | { PseudoVSOXSEG2EI32_V_MF2_M1, VSOXSEG2EI32_V }, // 8752 |
| 29458 | { PseudoVSOXSEG2EI32_V_MF2_M1_MASK, VSOXSEG2EI32_V }, // 8753 |
| 29459 | { PseudoVSOXSEG2EI32_V_MF2_MF2, VSOXSEG2EI32_V }, // 8754 |
| 29460 | { PseudoVSOXSEG2EI32_V_MF2_MF2_MASK, VSOXSEG2EI32_V }, // 8755 |
| 29461 | { PseudoVSOXSEG2EI32_V_MF2_MF4, VSOXSEG2EI32_V }, // 8756 |
| 29462 | { PseudoVSOXSEG2EI32_V_MF2_MF4_MASK, VSOXSEG2EI32_V }, // 8757 |
| 29463 | { PseudoVSOXSEG2EI32_V_MF2_MF8, VSOXSEG2EI32_V }, // 8758 |
| 29464 | { PseudoVSOXSEG2EI32_V_MF2_MF8_MASK, VSOXSEG2EI32_V }, // 8759 |
| 29465 | { PseudoVSOXSEG2EI64_V_M1_M1, VSOXSEG2EI64_V }, // 8760 |
| 29466 | { PseudoVSOXSEG2EI64_V_M1_M1_MASK, VSOXSEG2EI64_V }, // 8761 |
| 29467 | { PseudoVSOXSEG2EI64_V_M1_MF2, VSOXSEG2EI64_V }, // 8762 |
| 29468 | { PseudoVSOXSEG2EI64_V_M1_MF2_MASK, VSOXSEG2EI64_V }, // 8763 |
| 29469 | { PseudoVSOXSEG2EI64_V_M1_MF4, VSOXSEG2EI64_V }, // 8764 |
| 29470 | { PseudoVSOXSEG2EI64_V_M1_MF4_MASK, VSOXSEG2EI64_V }, // 8765 |
| 29471 | { PseudoVSOXSEG2EI64_V_M1_MF8, VSOXSEG2EI64_V }, // 8766 |
| 29472 | { PseudoVSOXSEG2EI64_V_M1_MF8_MASK, VSOXSEG2EI64_V }, // 8767 |
| 29473 | { PseudoVSOXSEG2EI64_V_M2_M1, VSOXSEG2EI64_V }, // 8768 |
| 29474 | { PseudoVSOXSEG2EI64_V_M2_M1_MASK, VSOXSEG2EI64_V }, // 8769 |
| 29475 | { PseudoVSOXSEG2EI64_V_M2_M2, VSOXSEG2EI64_V }, // 8770 |
| 29476 | { PseudoVSOXSEG2EI64_V_M2_M2_MASK, VSOXSEG2EI64_V }, // 8771 |
| 29477 | { PseudoVSOXSEG2EI64_V_M2_MF2, VSOXSEG2EI64_V }, // 8772 |
| 29478 | { PseudoVSOXSEG2EI64_V_M2_MF2_MASK, VSOXSEG2EI64_V }, // 8773 |
| 29479 | { PseudoVSOXSEG2EI64_V_M2_MF4, VSOXSEG2EI64_V }, // 8774 |
| 29480 | { PseudoVSOXSEG2EI64_V_M2_MF4_MASK, VSOXSEG2EI64_V }, // 8775 |
| 29481 | { PseudoVSOXSEG2EI64_V_M4_M1, VSOXSEG2EI64_V }, // 8776 |
| 29482 | { PseudoVSOXSEG2EI64_V_M4_M1_MASK, VSOXSEG2EI64_V }, // 8777 |
| 29483 | { PseudoVSOXSEG2EI64_V_M4_M2, VSOXSEG2EI64_V }, // 8778 |
| 29484 | { PseudoVSOXSEG2EI64_V_M4_M2_MASK, VSOXSEG2EI64_V }, // 8779 |
| 29485 | { PseudoVSOXSEG2EI64_V_M4_M4, VSOXSEG2EI64_V }, // 8780 |
| 29486 | { PseudoVSOXSEG2EI64_V_M4_M4_MASK, VSOXSEG2EI64_V }, // 8781 |
| 29487 | { PseudoVSOXSEG2EI64_V_M4_MF2, VSOXSEG2EI64_V }, // 8782 |
| 29488 | { PseudoVSOXSEG2EI64_V_M4_MF2_MASK, VSOXSEG2EI64_V }, // 8783 |
| 29489 | { PseudoVSOXSEG2EI64_V_M8_M1, VSOXSEG2EI64_V }, // 8784 |
| 29490 | { PseudoVSOXSEG2EI64_V_M8_M1_MASK, VSOXSEG2EI64_V }, // 8785 |
| 29491 | { PseudoVSOXSEG2EI64_V_M8_M2, VSOXSEG2EI64_V }, // 8786 |
| 29492 | { PseudoVSOXSEG2EI64_V_M8_M2_MASK, VSOXSEG2EI64_V }, // 8787 |
| 29493 | { PseudoVSOXSEG2EI64_V_M8_M4, VSOXSEG2EI64_V }, // 8788 |
| 29494 | { PseudoVSOXSEG2EI64_V_M8_M4_MASK, VSOXSEG2EI64_V }, // 8789 |
| 29495 | { PseudoVSOXSEG2EI8_V_M1_M1, VSOXSEG2EI8_V }, // 8790 |
| 29496 | { PseudoVSOXSEG2EI8_V_M1_M1_MASK, VSOXSEG2EI8_V }, // 8791 |
| 29497 | { PseudoVSOXSEG2EI8_V_M1_M2, VSOXSEG2EI8_V }, // 8792 |
| 29498 | { PseudoVSOXSEG2EI8_V_M1_M2_MASK, VSOXSEG2EI8_V }, // 8793 |
| 29499 | { PseudoVSOXSEG2EI8_V_M1_M4, VSOXSEG2EI8_V }, // 8794 |
| 29500 | { PseudoVSOXSEG2EI8_V_M1_M4_MASK, VSOXSEG2EI8_V }, // 8795 |
| 29501 | { PseudoVSOXSEG2EI8_V_M2_M2, VSOXSEG2EI8_V }, // 8796 |
| 29502 | { PseudoVSOXSEG2EI8_V_M2_M2_MASK, VSOXSEG2EI8_V }, // 8797 |
| 29503 | { PseudoVSOXSEG2EI8_V_M2_M4, VSOXSEG2EI8_V }, // 8798 |
| 29504 | { PseudoVSOXSEG2EI8_V_M2_M4_MASK, VSOXSEG2EI8_V }, // 8799 |
| 29505 | { PseudoVSOXSEG2EI8_V_M4_M4, VSOXSEG2EI8_V }, // 8800 |
| 29506 | { PseudoVSOXSEG2EI8_V_M4_M4_MASK, VSOXSEG2EI8_V }, // 8801 |
| 29507 | { PseudoVSOXSEG2EI8_V_MF2_M1, VSOXSEG2EI8_V }, // 8802 |
| 29508 | { PseudoVSOXSEG2EI8_V_MF2_M1_MASK, VSOXSEG2EI8_V }, // 8803 |
| 29509 | { PseudoVSOXSEG2EI8_V_MF2_M2, VSOXSEG2EI8_V }, // 8804 |
| 29510 | { PseudoVSOXSEG2EI8_V_MF2_M2_MASK, VSOXSEG2EI8_V }, // 8805 |
| 29511 | { PseudoVSOXSEG2EI8_V_MF2_M4, VSOXSEG2EI8_V }, // 8806 |
| 29512 | { PseudoVSOXSEG2EI8_V_MF2_M4_MASK, VSOXSEG2EI8_V }, // 8807 |
| 29513 | { PseudoVSOXSEG2EI8_V_MF2_MF2, VSOXSEG2EI8_V }, // 8808 |
| 29514 | { PseudoVSOXSEG2EI8_V_MF2_MF2_MASK, VSOXSEG2EI8_V }, // 8809 |
| 29515 | { PseudoVSOXSEG2EI8_V_MF4_M1, VSOXSEG2EI8_V }, // 8810 |
| 29516 | { PseudoVSOXSEG2EI8_V_MF4_M1_MASK, VSOXSEG2EI8_V }, // 8811 |
| 29517 | { PseudoVSOXSEG2EI8_V_MF4_M2, VSOXSEG2EI8_V }, // 8812 |
| 29518 | { PseudoVSOXSEG2EI8_V_MF4_M2_MASK, VSOXSEG2EI8_V }, // 8813 |
| 29519 | { PseudoVSOXSEG2EI8_V_MF4_MF2, VSOXSEG2EI8_V }, // 8814 |
| 29520 | { PseudoVSOXSEG2EI8_V_MF4_MF2_MASK, VSOXSEG2EI8_V }, // 8815 |
| 29521 | { PseudoVSOXSEG2EI8_V_MF4_MF4, VSOXSEG2EI8_V }, // 8816 |
| 29522 | { PseudoVSOXSEG2EI8_V_MF4_MF4_MASK, VSOXSEG2EI8_V }, // 8817 |
| 29523 | { PseudoVSOXSEG2EI8_V_MF8_M1, VSOXSEG2EI8_V }, // 8818 |
| 29524 | { PseudoVSOXSEG2EI8_V_MF8_M1_MASK, VSOXSEG2EI8_V }, // 8819 |
| 29525 | { PseudoVSOXSEG2EI8_V_MF8_MF2, VSOXSEG2EI8_V }, // 8820 |
| 29526 | { PseudoVSOXSEG2EI8_V_MF8_MF2_MASK, VSOXSEG2EI8_V }, // 8821 |
| 29527 | { PseudoVSOXSEG2EI8_V_MF8_MF4, VSOXSEG2EI8_V }, // 8822 |
| 29528 | { PseudoVSOXSEG2EI8_V_MF8_MF4_MASK, VSOXSEG2EI8_V }, // 8823 |
| 29529 | { PseudoVSOXSEG2EI8_V_MF8_MF8, VSOXSEG2EI8_V }, // 8824 |
| 29530 | { PseudoVSOXSEG2EI8_V_MF8_MF8_MASK, VSOXSEG2EI8_V }, // 8825 |
| 29531 | { PseudoVSOXSEG3EI16_V_M1_M1, VSOXSEG3EI16_V }, // 8826 |
| 29532 | { PseudoVSOXSEG3EI16_V_M1_M1_MASK, VSOXSEG3EI16_V }, // 8827 |
| 29533 | { PseudoVSOXSEG3EI16_V_M1_M2, VSOXSEG3EI16_V }, // 8828 |
| 29534 | { PseudoVSOXSEG3EI16_V_M1_M2_MASK, VSOXSEG3EI16_V }, // 8829 |
| 29535 | { PseudoVSOXSEG3EI16_V_M1_MF2, VSOXSEG3EI16_V }, // 8830 |
| 29536 | { PseudoVSOXSEG3EI16_V_M1_MF2_MASK, VSOXSEG3EI16_V }, // 8831 |
| 29537 | { PseudoVSOXSEG3EI16_V_M2_M1, VSOXSEG3EI16_V }, // 8832 |
| 29538 | { PseudoVSOXSEG3EI16_V_M2_M1_MASK, VSOXSEG3EI16_V }, // 8833 |
| 29539 | { PseudoVSOXSEG3EI16_V_M2_M2, VSOXSEG3EI16_V }, // 8834 |
| 29540 | { PseudoVSOXSEG3EI16_V_M2_M2_MASK, VSOXSEG3EI16_V }, // 8835 |
| 29541 | { PseudoVSOXSEG3EI16_V_M4_M2, VSOXSEG3EI16_V }, // 8836 |
| 29542 | { PseudoVSOXSEG3EI16_V_M4_M2_MASK, VSOXSEG3EI16_V }, // 8837 |
| 29543 | { PseudoVSOXSEG3EI16_V_MF2_M1, VSOXSEG3EI16_V }, // 8838 |
| 29544 | { PseudoVSOXSEG3EI16_V_MF2_M1_MASK, VSOXSEG3EI16_V }, // 8839 |
| 29545 | { PseudoVSOXSEG3EI16_V_MF2_M2, VSOXSEG3EI16_V }, // 8840 |
| 29546 | { PseudoVSOXSEG3EI16_V_MF2_M2_MASK, VSOXSEG3EI16_V }, // 8841 |
| 29547 | { PseudoVSOXSEG3EI16_V_MF2_MF2, VSOXSEG3EI16_V }, // 8842 |
| 29548 | { PseudoVSOXSEG3EI16_V_MF2_MF2_MASK, VSOXSEG3EI16_V }, // 8843 |
| 29549 | { PseudoVSOXSEG3EI16_V_MF2_MF4, VSOXSEG3EI16_V }, // 8844 |
| 29550 | { PseudoVSOXSEG3EI16_V_MF2_MF4_MASK, VSOXSEG3EI16_V }, // 8845 |
| 29551 | { PseudoVSOXSEG3EI16_V_MF4_M1, VSOXSEG3EI16_V }, // 8846 |
| 29552 | { PseudoVSOXSEG3EI16_V_MF4_M1_MASK, VSOXSEG3EI16_V }, // 8847 |
| 29553 | { PseudoVSOXSEG3EI16_V_MF4_MF2, VSOXSEG3EI16_V }, // 8848 |
| 29554 | { PseudoVSOXSEG3EI16_V_MF4_MF2_MASK, VSOXSEG3EI16_V }, // 8849 |
| 29555 | { PseudoVSOXSEG3EI16_V_MF4_MF4, VSOXSEG3EI16_V }, // 8850 |
| 29556 | { PseudoVSOXSEG3EI16_V_MF4_MF4_MASK, VSOXSEG3EI16_V }, // 8851 |
| 29557 | { PseudoVSOXSEG3EI16_V_MF4_MF8, VSOXSEG3EI16_V }, // 8852 |
| 29558 | { PseudoVSOXSEG3EI16_V_MF4_MF8_MASK, VSOXSEG3EI16_V }, // 8853 |
| 29559 | { PseudoVSOXSEG3EI32_V_M1_M1, VSOXSEG3EI32_V }, // 8854 |
| 29560 | { PseudoVSOXSEG3EI32_V_M1_M1_MASK, VSOXSEG3EI32_V }, // 8855 |
| 29561 | { PseudoVSOXSEG3EI32_V_M1_M2, VSOXSEG3EI32_V }, // 8856 |
| 29562 | { PseudoVSOXSEG3EI32_V_M1_M2_MASK, VSOXSEG3EI32_V }, // 8857 |
| 29563 | { PseudoVSOXSEG3EI32_V_M1_MF2, VSOXSEG3EI32_V }, // 8858 |
| 29564 | { PseudoVSOXSEG3EI32_V_M1_MF2_MASK, VSOXSEG3EI32_V }, // 8859 |
| 29565 | { PseudoVSOXSEG3EI32_V_M1_MF4, VSOXSEG3EI32_V }, // 8860 |
| 29566 | { PseudoVSOXSEG3EI32_V_M1_MF4_MASK, VSOXSEG3EI32_V }, // 8861 |
| 29567 | { PseudoVSOXSEG3EI32_V_M2_M1, VSOXSEG3EI32_V }, // 8862 |
| 29568 | { PseudoVSOXSEG3EI32_V_M2_M1_MASK, VSOXSEG3EI32_V }, // 8863 |
| 29569 | { PseudoVSOXSEG3EI32_V_M2_M2, VSOXSEG3EI32_V }, // 8864 |
| 29570 | { PseudoVSOXSEG3EI32_V_M2_M2_MASK, VSOXSEG3EI32_V }, // 8865 |
| 29571 | { PseudoVSOXSEG3EI32_V_M2_MF2, VSOXSEG3EI32_V }, // 8866 |
| 29572 | { PseudoVSOXSEG3EI32_V_M2_MF2_MASK, VSOXSEG3EI32_V }, // 8867 |
| 29573 | { PseudoVSOXSEG3EI32_V_M4_M1, VSOXSEG3EI32_V }, // 8868 |
| 29574 | { PseudoVSOXSEG3EI32_V_M4_M1_MASK, VSOXSEG3EI32_V }, // 8869 |
| 29575 | { PseudoVSOXSEG3EI32_V_M4_M2, VSOXSEG3EI32_V }, // 8870 |
| 29576 | { PseudoVSOXSEG3EI32_V_M4_M2_MASK, VSOXSEG3EI32_V }, // 8871 |
| 29577 | { PseudoVSOXSEG3EI32_V_M8_M2, VSOXSEG3EI32_V }, // 8872 |
| 29578 | { PseudoVSOXSEG3EI32_V_M8_M2_MASK, VSOXSEG3EI32_V }, // 8873 |
| 29579 | { PseudoVSOXSEG3EI32_V_MF2_M1, VSOXSEG3EI32_V }, // 8874 |
| 29580 | { PseudoVSOXSEG3EI32_V_MF2_M1_MASK, VSOXSEG3EI32_V }, // 8875 |
| 29581 | { PseudoVSOXSEG3EI32_V_MF2_MF2, VSOXSEG3EI32_V }, // 8876 |
| 29582 | { PseudoVSOXSEG3EI32_V_MF2_MF2_MASK, VSOXSEG3EI32_V }, // 8877 |
| 29583 | { PseudoVSOXSEG3EI32_V_MF2_MF4, VSOXSEG3EI32_V }, // 8878 |
| 29584 | { PseudoVSOXSEG3EI32_V_MF2_MF4_MASK, VSOXSEG3EI32_V }, // 8879 |
| 29585 | { PseudoVSOXSEG3EI32_V_MF2_MF8, VSOXSEG3EI32_V }, // 8880 |
| 29586 | { PseudoVSOXSEG3EI32_V_MF2_MF8_MASK, VSOXSEG3EI32_V }, // 8881 |
| 29587 | { PseudoVSOXSEG3EI64_V_M1_M1, VSOXSEG3EI64_V }, // 8882 |
| 29588 | { PseudoVSOXSEG3EI64_V_M1_M1_MASK, VSOXSEG3EI64_V }, // 8883 |
| 29589 | { PseudoVSOXSEG3EI64_V_M1_MF2, VSOXSEG3EI64_V }, // 8884 |
| 29590 | { PseudoVSOXSEG3EI64_V_M1_MF2_MASK, VSOXSEG3EI64_V }, // 8885 |
| 29591 | { PseudoVSOXSEG3EI64_V_M1_MF4, VSOXSEG3EI64_V }, // 8886 |
| 29592 | { PseudoVSOXSEG3EI64_V_M1_MF4_MASK, VSOXSEG3EI64_V }, // 8887 |
| 29593 | { PseudoVSOXSEG3EI64_V_M1_MF8, VSOXSEG3EI64_V }, // 8888 |
| 29594 | { PseudoVSOXSEG3EI64_V_M1_MF8_MASK, VSOXSEG3EI64_V }, // 8889 |
| 29595 | { PseudoVSOXSEG3EI64_V_M2_M1, VSOXSEG3EI64_V }, // 8890 |
| 29596 | { PseudoVSOXSEG3EI64_V_M2_M1_MASK, VSOXSEG3EI64_V }, // 8891 |
| 29597 | { PseudoVSOXSEG3EI64_V_M2_M2, VSOXSEG3EI64_V }, // 8892 |
| 29598 | { PseudoVSOXSEG3EI64_V_M2_M2_MASK, VSOXSEG3EI64_V }, // 8893 |
| 29599 | { PseudoVSOXSEG3EI64_V_M2_MF2, VSOXSEG3EI64_V }, // 8894 |
| 29600 | { PseudoVSOXSEG3EI64_V_M2_MF2_MASK, VSOXSEG3EI64_V }, // 8895 |
| 29601 | { PseudoVSOXSEG3EI64_V_M2_MF4, VSOXSEG3EI64_V }, // 8896 |
| 29602 | { PseudoVSOXSEG3EI64_V_M2_MF4_MASK, VSOXSEG3EI64_V }, // 8897 |
| 29603 | { PseudoVSOXSEG3EI64_V_M4_M1, VSOXSEG3EI64_V }, // 8898 |
| 29604 | { PseudoVSOXSEG3EI64_V_M4_M1_MASK, VSOXSEG3EI64_V }, // 8899 |
| 29605 | { PseudoVSOXSEG3EI64_V_M4_M2, VSOXSEG3EI64_V }, // 8900 |
| 29606 | { PseudoVSOXSEG3EI64_V_M4_M2_MASK, VSOXSEG3EI64_V }, // 8901 |
| 29607 | { PseudoVSOXSEG3EI64_V_M4_MF2, VSOXSEG3EI64_V }, // 8902 |
| 29608 | { PseudoVSOXSEG3EI64_V_M4_MF2_MASK, VSOXSEG3EI64_V }, // 8903 |
| 29609 | { PseudoVSOXSEG3EI64_V_M8_M1, VSOXSEG3EI64_V }, // 8904 |
| 29610 | { PseudoVSOXSEG3EI64_V_M8_M1_MASK, VSOXSEG3EI64_V }, // 8905 |
| 29611 | { PseudoVSOXSEG3EI64_V_M8_M2, VSOXSEG3EI64_V }, // 8906 |
| 29612 | { PseudoVSOXSEG3EI64_V_M8_M2_MASK, VSOXSEG3EI64_V }, // 8907 |
| 29613 | { PseudoVSOXSEG3EI8_V_M1_M1, VSOXSEG3EI8_V }, // 8908 |
| 29614 | { PseudoVSOXSEG3EI8_V_M1_M1_MASK, VSOXSEG3EI8_V }, // 8909 |
| 29615 | { PseudoVSOXSEG3EI8_V_M1_M2, VSOXSEG3EI8_V }, // 8910 |
| 29616 | { PseudoVSOXSEG3EI8_V_M1_M2_MASK, VSOXSEG3EI8_V }, // 8911 |
| 29617 | { PseudoVSOXSEG3EI8_V_M2_M2, VSOXSEG3EI8_V }, // 8912 |
| 29618 | { PseudoVSOXSEG3EI8_V_M2_M2_MASK, VSOXSEG3EI8_V }, // 8913 |
| 29619 | { PseudoVSOXSEG3EI8_V_MF2_M1, VSOXSEG3EI8_V }, // 8914 |
| 29620 | { PseudoVSOXSEG3EI8_V_MF2_M1_MASK, VSOXSEG3EI8_V }, // 8915 |
| 29621 | { PseudoVSOXSEG3EI8_V_MF2_M2, VSOXSEG3EI8_V }, // 8916 |
| 29622 | { PseudoVSOXSEG3EI8_V_MF2_M2_MASK, VSOXSEG3EI8_V }, // 8917 |
| 29623 | { PseudoVSOXSEG3EI8_V_MF2_MF2, VSOXSEG3EI8_V }, // 8918 |
| 29624 | { PseudoVSOXSEG3EI8_V_MF2_MF2_MASK, VSOXSEG3EI8_V }, // 8919 |
| 29625 | { PseudoVSOXSEG3EI8_V_MF4_M1, VSOXSEG3EI8_V }, // 8920 |
| 29626 | { PseudoVSOXSEG3EI8_V_MF4_M1_MASK, VSOXSEG3EI8_V }, // 8921 |
| 29627 | { PseudoVSOXSEG3EI8_V_MF4_M2, VSOXSEG3EI8_V }, // 8922 |
| 29628 | { PseudoVSOXSEG3EI8_V_MF4_M2_MASK, VSOXSEG3EI8_V }, // 8923 |
| 29629 | { PseudoVSOXSEG3EI8_V_MF4_MF2, VSOXSEG3EI8_V }, // 8924 |
| 29630 | { PseudoVSOXSEG3EI8_V_MF4_MF2_MASK, VSOXSEG3EI8_V }, // 8925 |
| 29631 | { PseudoVSOXSEG3EI8_V_MF4_MF4, VSOXSEG3EI8_V }, // 8926 |
| 29632 | { PseudoVSOXSEG3EI8_V_MF4_MF4_MASK, VSOXSEG3EI8_V }, // 8927 |
| 29633 | { PseudoVSOXSEG3EI8_V_MF8_M1, VSOXSEG3EI8_V }, // 8928 |
| 29634 | { PseudoVSOXSEG3EI8_V_MF8_M1_MASK, VSOXSEG3EI8_V }, // 8929 |
| 29635 | { PseudoVSOXSEG3EI8_V_MF8_MF2, VSOXSEG3EI8_V }, // 8930 |
| 29636 | { PseudoVSOXSEG3EI8_V_MF8_MF2_MASK, VSOXSEG3EI8_V }, // 8931 |
| 29637 | { PseudoVSOXSEG3EI8_V_MF8_MF4, VSOXSEG3EI8_V }, // 8932 |
| 29638 | { PseudoVSOXSEG3EI8_V_MF8_MF4_MASK, VSOXSEG3EI8_V }, // 8933 |
| 29639 | { PseudoVSOXSEG3EI8_V_MF8_MF8, VSOXSEG3EI8_V }, // 8934 |
| 29640 | { PseudoVSOXSEG3EI8_V_MF8_MF8_MASK, VSOXSEG3EI8_V }, // 8935 |
| 29641 | { PseudoVSOXSEG4EI16_V_M1_M1, VSOXSEG4EI16_V }, // 8936 |
| 29642 | { PseudoVSOXSEG4EI16_V_M1_M1_MASK, VSOXSEG4EI16_V }, // 8937 |
| 29643 | { PseudoVSOXSEG4EI16_V_M1_M2, VSOXSEG4EI16_V }, // 8938 |
| 29644 | { PseudoVSOXSEG4EI16_V_M1_M2_MASK, VSOXSEG4EI16_V }, // 8939 |
| 29645 | { PseudoVSOXSEG4EI16_V_M1_MF2, VSOXSEG4EI16_V }, // 8940 |
| 29646 | { PseudoVSOXSEG4EI16_V_M1_MF2_MASK, VSOXSEG4EI16_V }, // 8941 |
| 29647 | { PseudoVSOXSEG4EI16_V_M2_M1, VSOXSEG4EI16_V }, // 8942 |
| 29648 | { PseudoVSOXSEG4EI16_V_M2_M1_MASK, VSOXSEG4EI16_V }, // 8943 |
| 29649 | { PseudoVSOXSEG4EI16_V_M2_M2, VSOXSEG4EI16_V }, // 8944 |
| 29650 | { PseudoVSOXSEG4EI16_V_M2_M2_MASK, VSOXSEG4EI16_V }, // 8945 |
| 29651 | { PseudoVSOXSEG4EI16_V_M4_M2, VSOXSEG4EI16_V }, // 8946 |
| 29652 | { PseudoVSOXSEG4EI16_V_M4_M2_MASK, VSOXSEG4EI16_V }, // 8947 |
| 29653 | { PseudoVSOXSEG4EI16_V_MF2_M1, VSOXSEG4EI16_V }, // 8948 |
| 29654 | { PseudoVSOXSEG4EI16_V_MF2_M1_MASK, VSOXSEG4EI16_V }, // 8949 |
| 29655 | { PseudoVSOXSEG4EI16_V_MF2_M2, VSOXSEG4EI16_V }, // 8950 |
| 29656 | { PseudoVSOXSEG4EI16_V_MF2_M2_MASK, VSOXSEG4EI16_V }, // 8951 |
| 29657 | { PseudoVSOXSEG4EI16_V_MF2_MF2, VSOXSEG4EI16_V }, // 8952 |
| 29658 | { PseudoVSOXSEG4EI16_V_MF2_MF2_MASK, VSOXSEG4EI16_V }, // 8953 |
| 29659 | { PseudoVSOXSEG4EI16_V_MF2_MF4, VSOXSEG4EI16_V }, // 8954 |
| 29660 | { PseudoVSOXSEG4EI16_V_MF2_MF4_MASK, VSOXSEG4EI16_V }, // 8955 |
| 29661 | { PseudoVSOXSEG4EI16_V_MF4_M1, VSOXSEG4EI16_V }, // 8956 |
| 29662 | { PseudoVSOXSEG4EI16_V_MF4_M1_MASK, VSOXSEG4EI16_V }, // 8957 |
| 29663 | { PseudoVSOXSEG4EI16_V_MF4_MF2, VSOXSEG4EI16_V }, // 8958 |
| 29664 | { PseudoVSOXSEG4EI16_V_MF4_MF2_MASK, VSOXSEG4EI16_V }, // 8959 |
| 29665 | { PseudoVSOXSEG4EI16_V_MF4_MF4, VSOXSEG4EI16_V }, // 8960 |
| 29666 | { PseudoVSOXSEG4EI16_V_MF4_MF4_MASK, VSOXSEG4EI16_V }, // 8961 |
| 29667 | { PseudoVSOXSEG4EI16_V_MF4_MF8, VSOXSEG4EI16_V }, // 8962 |
| 29668 | { PseudoVSOXSEG4EI16_V_MF4_MF8_MASK, VSOXSEG4EI16_V }, // 8963 |
| 29669 | { PseudoVSOXSEG4EI32_V_M1_M1, VSOXSEG4EI32_V }, // 8964 |
| 29670 | { PseudoVSOXSEG4EI32_V_M1_M1_MASK, VSOXSEG4EI32_V }, // 8965 |
| 29671 | { PseudoVSOXSEG4EI32_V_M1_M2, VSOXSEG4EI32_V }, // 8966 |
| 29672 | { PseudoVSOXSEG4EI32_V_M1_M2_MASK, VSOXSEG4EI32_V }, // 8967 |
| 29673 | { PseudoVSOXSEG4EI32_V_M1_MF2, VSOXSEG4EI32_V }, // 8968 |
| 29674 | { PseudoVSOXSEG4EI32_V_M1_MF2_MASK, VSOXSEG4EI32_V }, // 8969 |
| 29675 | { PseudoVSOXSEG4EI32_V_M1_MF4, VSOXSEG4EI32_V }, // 8970 |
| 29676 | { PseudoVSOXSEG4EI32_V_M1_MF4_MASK, VSOXSEG4EI32_V }, // 8971 |
| 29677 | { PseudoVSOXSEG4EI32_V_M2_M1, VSOXSEG4EI32_V }, // 8972 |
| 29678 | { PseudoVSOXSEG4EI32_V_M2_M1_MASK, VSOXSEG4EI32_V }, // 8973 |
| 29679 | { PseudoVSOXSEG4EI32_V_M2_M2, VSOXSEG4EI32_V }, // 8974 |
| 29680 | { PseudoVSOXSEG4EI32_V_M2_M2_MASK, VSOXSEG4EI32_V }, // 8975 |
| 29681 | { PseudoVSOXSEG4EI32_V_M2_MF2, VSOXSEG4EI32_V }, // 8976 |
| 29682 | { PseudoVSOXSEG4EI32_V_M2_MF2_MASK, VSOXSEG4EI32_V }, // 8977 |
| 29683 | { PseudoVSOXSEG4EI32_V_M4_M1, VSOXSEG4EI32_V }, // 8978 |
| 29684 | { PseudoVSOXSEG4EI32_V_M4_M1_MASK, VSOXSEG4EI32_V }, // 8979 |
| 29685 | { PseudoVSOXSEG4EI32_V_M4_M2, VSOXSEG4EI32_V }, // 8980 |
| 29686 | { PseudoVSOXSEG4EI32_V_M4_M2_MASK, VSOXSEG4EI32_V }, // 8981 |
| 29687 | { PseudoVSOXSEG4EI32_V_M8_M2, VSOXSEG4EI32_V }, // 8982 |
| 29688 | { PseudoVSOXSEG4EI32_V_M8_M2_MASK, VSOXSEG4EI32_V }, // 8983 |
| 29689 | { PseudoVSOXSEG4EI32_V_MF2_M1, VSOXSEG4EI32_V }, // 8984 |
| 29690 | { PseudoVSOXSEG4EI32_V_MF2_M1_MASK, VSOXSEG4EI32_V }, // 8985 |
| 29691 | { PseudoVSOXSEG4EI32_V_MF2_MF2, VSOXSEG4EI32_V }, // 8986 |
| 29692 | { PseudoVSOXSEG4EI32_V_MF2_MF2_MASK, VSOXSEG4EI32_V }, // 8987 |
| 29693 | { PseudoVSOXSEG4EI32_V_MF2_MF4, VSOXSEG4EI32_V }, // 8988 |
| 29694 | { PseudoVSOXSEG4EI32_V_MF2_MF4_MASK, VSOXSEG4EI32_V }, // 8989 |
| 29695 | { PseudoVSOXSEG4EI32_V_MF2_MF8, VSOXSEG4EI32_V }, // 8990 |
| 29696 | { PseudoVSOXSEG4EI32_V_MF2_MF8_MASK, VSOXSEG4EI32_V }, // 8991 |
| 29697 | { PseudoVSOXSEG4EI64_V_M1_M1, VSOXSEG4EI64_V }, // 8992 |
| 29698 | { PseudoVSOXSEG4EI64_V_M1_M1_MASK, VSOXSEG4EI64_V }, // 8993 |
| 29699 | { PseudoVSOXSEG4EI64_V_M1_MF2, VSOXSEG4EI64_V }, // 8994 |
| 29700 | { PseudoVSOXSEG4EI64_V_M1_MF2_MASK, VSOXSEG4EI64_V }, // 8995 |
| 29701 | { PseudoVSOXSEG4EI64_V_M1_MF4, VSOXSEG4EI64_V }, // 8996 |
| 29702 | { PseudoVSOXSEG4EI64_V_M1_MF4_MASK, VSOXSEG4EI64_V }, // 8997 |
| 29703 | { PseudoVSOXSEG4EI64_V_M1_MF8, VSOXSEG4EI64_V }, // 8998 |
| 29704 | { PseudoVSOXSEG4EI64_V_M1_MF8_MASK, VSOXSEG4EI64_V }, // 8999 |
| 29705 | { PseudoVSOXSEG4EI64_V_M2_M1, VSOXSEG4EI64_V }, // 9000 |
| 29706 | { PseudoVSOXSEG4EI64_V_M2_M1_MASK, VSOXSEG4EI64_V }, // 9001 |
| 29707 | { PseudoVSOXSEG4EI64_V_M2_M2, VSOXSEG4EI64_V }, // 9002 |
| 29708 | { PseudoVSOXSEG4EI64_V_M2_M2_MASK, VSOXSEG4EI64_V }, // 9003 |
| 29709 | { PseudoVSOXSEG4EI64_V_M2_MF2, VSOXSEG4EI64_V }, // 9004 |
| 29710 | { PseudoVSOXSEG4EI64_V_M2_MF2_MASK, VSOXSEG4EI64_V }, // 9005 |
| 29711 | { PseudoVSOXSEG4EI64_V_M2_MF4, VSOXSEG4EI64_V }, // 9006 |
| 29712 | { PseudoVSOXSEG4EI64_V_M2_MF4_MASK, VSOXSEG4EI64_V }, // 9007 |
| 29713 | { PseudoVSOXSEG4EI64_V_M4_M1, VSOXSEG4EI64_V }, // 9008 |
| 29714 | { PseudoVSOXSEG4EI64_V_M4_M1_MASK, VSOXSEG4EI64_V }, // 9009 |
| 29715 | { PseudoVSOXSEG4EI64_V_M4_M2, VSOXSEG4EI64_V }, // 9010 |
| 29716 | { PseudoVSOXSEG4EI64_V_M4_M2_MASK, VSOXSEG4EI64_V }, // 9011 |
| 29717 | { PseudoVSOXSEG4EI64_V_M4_MF2, VSOXSEG4EI64_V }, // 9012 |
| 29718 | { PseudoVSOXSEG4EI64_V_M4_MF2_MASK, VSOXSEG4EI64_V }, // 9013 |
| 29719 | { PseudoVSOXSEG4EI64_V_M8_M1, VSOXSEG4EI64_V }, // 9014 |
| 29720 | { PseudoVSOXSEG4EI64_V_M8_M1_MASK, VSOXSEG4EI64_V }, // 9015 |
| 29721 | { PseudoVSOXSEG4EI64_V_M8_M2, VSOXSEG4EI64_V }, // 9016 |
| 29722 | { PseudoVSOXSEG4EI64_V_M8_M2_MASK, VSOXSEG4EI64_V }, // 9017 |
| 29723 | { PseudoVSOXSEG4EI8_V_M1_M1, VSOXSEG4EI8_V }, // 9018 |
| 29724 | { PseudoVSOXSEG4EI8_V_M1_M1_MASK, VSOXSEG4EI8_V }, // 9019 |
| 29725 | { PseudoVSOXSEG4EI8_V_M1_M2, VSOXSEG4EI8_V }, // 9020 |
| 29726 | { PseudoVSOXSEG4EI8_V_M1_M2_MASK, VSOXSEG4EI8_V }, // 9021 |
| 29727 | { PseudoVSOXSEG4EI8_V_M2_M2, VSOXSEG4EI8_V }, // 9022 |
| 29728 | { PseudoVSOXSEG4EI8_V_M2_M2_MASK, VSOXSEG4EI8_V }, // 9023 |
| 29729 | { PseudoVSOXSEG4EI8_V_MF2_M1, VSOXSEG4EI8_V }, // 9024 |
| 29730 | { PseudoVSOXSEG4EI8_V_MF2_M1_MASK, VSOXSEG4EI8_V }, // 9025 |
| 29731 | { PseudoVSOXSEG4EI8_V_MF2_M2, VSOXSEG4EI8_V }, // 9026 |
| 29732 | { PseudoVSOXSEG4EI8_V_MF2_M2_MASK, VSOXSEG4EI8_V }, // 9027 |
| 29733 | { PseudoVSOXSEG4EI8_V_MF2_MF2, VSOXSEG4EI8_V }, // 9028 |
| 29734 | { PseudoVSOXSEG4EI8_V_MF2_MF2_MASK, VSOXSEG4EI8_V }, // 9029 |
| 29735 | { PseudoVSOXSEG4EI8_V_MF4_M1, VSOXSEG4EI8_V }, // 9030 |
| 29736 | { PseudoVSOXSEG4EI8_V_MF4_M1_MASK, VSOXSEG4EI8_V }, // 9031 |
| 29737 | { PseudoVSOXSEG4EI8_V_MF4_M2, VSOXSEG4EI8_V }, // 9032 |
| 29738 | { PseudoVSOXSEG4EI8_V_MF4_M2_MASK, VSOXSEG4EI8_V }, // 9033 |
| 29739 | { PseudoVSOXSEG4EI8_V_MF4_MF2, VSOXSEG4EI8_V }, // 9034 |
| 29740 | { PseudoVSOXSEG4EI8_V_MF4_MF2_MASK, VSOXSEG4EI8_V }, // 9035 |
| 29741 | { PseudoVSOXSEG4EI8_V_MF4_MF4, VSOXSEG4EI8_V }, // 9036 |
| 29742 | { PseudoVSOXSEG4EI8_V_MF4_MF4_MASK, VSOXSEG4EI8_V }, // 9037 |
| 29743 | { PseudoVSOXSEG4EI8_V_MF8_M1, VSOXSEG4EI8_V }, // 9038 |
| 29744 | { PseudoVSOXSEG4EI8_V_MF8_M1_MASK, VSOXSEG4EI8_V }, // 9039 |
| 29745 | { PseudoVSOXSEG4EI8_V_MF8_MF2, VSOXSEG4EI8_V }, // 9040 |
| 29746 | { PseudoVSOXSEG4EI8_V_MF8_MF2_MASK, VSOXSEG4EI8_V }, // 9041 |
| 29747 | { PseudoVSOXSEG4EI8_V_MF8_MF4, VSOXSEG4EI8_V }, // 9042 |
| 29748 | { PseudoVSOXSEG4EI8_V_MF8_MF4_MASK, VSOXSEG4EI8_V }, // 9043 |
| 29749 | { PseudoVSOXSEG4EI8_V_MF8_MF8, VSOXSEG4EI8_V }, // 9044 |
| 29750 | { PseudoVSOXSEG4EI8_V_MF8_MF8_MASK, VSOXSEG4EI8_V }, // 9045 |
| 29751 | { PseudoVSOXSEG5EI16_V_M1_M1, VSOXSEG5EI16_V }, // 9046 |
| 29752 | { PseudoVSOXSEG5EI16_V_M1_M1_MASK, VSOXSEG5EI16_V }, // 9047 |
| 29753 | { PseudoVSOXSEG5EI16_V_M1_MF2, VSOXSEG5EI16_V }, // 9048 |
| 29754 | { PseudoVSOXSEG5EI16_V_M1_MF2_MASK, VSOXSEG5EI16_V }, // 9049 |
| 29755 | { PseudoVSOXSEG5EI16_V_M2_M1, VSOXSEG5EI16_V }, // 9050 |
| 29756 | { PseudoVSOXSEG5EI16_V_M2_M1_MASK, VSOXSEG5EI16_V }, // 9051 |
| 29757 | { PseudoVSOXSEG5EI16_V_MF2_M1, VSOXSEG5EI16_V }, // 9052 |
| 29758 | { PseudoVSOXSEG5EI16_V_MF2_M1_MASK, VSOXSEG5EI16_V }, // 9053 |
| 29759 | { PseudoVSOXSEG5EI16_V_MF2_MF2, VSOXSEG5EI16_V }, // 9054 |
| 29760 | { PseudoVSOXSEG5EI16_V_MF2_MF2_MASK, VSOXSEG5EI16_V }, // 9055 |
| 29761 | { PseudoVSOXSEG5EI16_V_MF2_MF4, VSOXSEG5EI16_V }, // 9056 |
| 29762 | { PseudoVSOXSEG5EI16_V_MF2_MF4_MASK, VSOXSEG5EI16_V }, // 9057 |
| 29763 | { PseudoVSOXSEG5EI16_V_MF4_M1, VSOXSEG5EI16_V }, // 9058 |
| 29764 | { PseudoVSOXSEG5EI16_V_MF4_M1_MASK, VSOXSEG5EI16_V }, // 9059 |
| 29765 | { PseudoVSOXSEG5EI16_V_MF4_MF2, VSOXSEG5EI16_V }, // 9060 |
| 29766 | { PseudoVSOXSEG5EI16_V_MF4_MF2_MASK, VSOXSEG5EI16_V }, // 9061 |
| 29767 | { PseudoVSOXSEG5EI16_V_MF4_MF4, VSOXSEG5EI16_V }, // 9062 |
| 29768 | { PseudoVSOXSEG5EI16_V_MF4_MF4_MASK, VSOXSEG5EI16_V }, // 9063 |
| 29769 | { PseudoVSOXSEG5EI16_V_MF4_MF8, VSOXSEG5EI16_V }, // 9064 |
| 29770 | { PseudoVSOXSEG5EI16_V_MF4_MF8_MASK, VSOXSEG5EI16_V }, // 9065 |
| 29771 | { PseudoVSOXSEG5EI32_V_M1_M1, VSOXSEG5EI32_V }, // 9066 |
| 29772 | { PseudoVSOXSEG5EI32_V_M1_M1_MASK, VSOXSEG5EI32_V }, // 9067 |
| 29773 | { PseudoVSOXSEG5EI32_V_M1_MF2, VSOXSEG5EI32_V }, // 9068 |
| 29774 | { PseudoVSOXSEG5EI32_V_M1_MF2_MASK, VSOXSEG5EI32_V }, // 9069 |
| 29775 | { PseudoVSOXSEG5EI32_V_M1_MF4, VSOXSEG5EI32_V }, // 9070 |
| 29776 | { PseudoVSOXSEG5EI32_V_M1_MF4_MASK, VSOXSEG5EI32_V }, // 9071 |
| 29777 | { PseudoVSOXSEG5EI32_V_M2_M1, VSOXSEG5EI32_V }, // 9072 |
| 29778 | { PseudoVSOXSEG5EI32_V_M2_M1_MASK, VSOXSEG5EI32_V }, // 9073 |
| 29779 | { PseudoVSOXSEG5EI32_V_M2_MF2, VSOXSEG5EI32_V }, // 9074 |
| 29780 | { PseudoVSOXSEG5EI32_V_M2_MF2_MASK, VSOXSEG5EI32_V }, // 9075 |
| 29781 | { PseudoVSOXSEG5EI32_V_M4_M1, VSOXSEG5EI32_V }, // 9076 |
| 29782 | { PseudoVSOXSEG5EI32_V_M4_M1_MASK, VSOXSEG5EI32_V }, // 9077 |
| 29783 | { PseudoVSOXSEG5EI32_V_MF2_M1, VSOXSEG5EI32_V }, // 9078 |
| 29784 | { PseudoVSOXSEG5EI32_V_MF2_M1_MASK, VSOXSEG5EI32_V }, // 9079 |
| 29785 | { PseudoVSOXSEG5EI32_V_MF2_MF2, VSOXSEG5EI32_V }, // 9080 |
| 29786 | { PseudoVSOXSEG5EI32_V_MF2_MF2_MASK, VSOXSEG5EI32_V }, // 9081 |
| 29787 | { PseudoVSOXSEG5EI32_V_MF2_MF4, VSOXSEG5EI32_V }, // 9082 |
| 29788 | { PseudoVSOXSEG5EI32_V_MF2_MF4_MASK, VSOXSEG5EI32_V }, // 9083 |
| 29789 | { PseudoVSOXSEG5EI32_V_MF2_MF8, VSOXSEG5EI32_V }, // 9084 |
| 29790 | { PseudoVSOXSEG5EI32_V_MF2_MF8_MASK, VSOXSEG5EI32_V }, // 9085 |
| 29791 | { PseudoVSOXSEG5EI64_V_M1_M1, VSOXSEG5EI64_V }, // 9086 |
| 29792 | { PseudoVSOXSEG5EI64_V_M1_M1_MASK, VSOXSEG5EI64_V }, // 9087 |
| 29793 | { PseudoVSOXSEG5EI64_V_M1_MF2, VSOXSEG5EI64_V }, // 9088 |
| 29794 | { PseudoVSOXSEG5EI64_V_M1_MF2_MASK, VSOXSEG5EI64_V }, // 9089 |
| 29795 | { PseudoVSOXSEG5EI64_V_M1_MF4, VSOXSEG5EI64_V }, // 9090 |
| 29796 | { PseudoVSOXSEG5EI64_V_M1_MF4_MASK, VSOXSEG5EI64_V }, // 9091 |
| 29797 | { PseudoVSOXSEG5EI64_V_M1_MF8, VSOXSEG5EI64_V }, // 9092 |
| 29798 | { PseudoVSOXSEG5EI64_V_M1_MF8_MASK, VSOXSEG5EI64_V }, // 9093 |
| 29799 | { PseudoVSOXSEG5EI64_V_M2_M1, VSOXSEG5EI64_V }, // 9094 |
| 29800 | { PseudoVSOXSEG5EI64_V_M2_M1_MASK, VSOXSEG5EI64_V }, // 9095 |
| 29801 | { PseudoVSOXSEG5EI64_V_M2_MF2, VSOXSEG5EI64_V }, // 9096 |
| 29802 | { PseudoVSOXSEG5EI64_V_M2_MF2_MASK, VSOXSEG5EI64_V }, // 9097 |
| 29803 | { PseudoVSOXSEG5EI64_V_M2_MF4, VSOXSEG5EI64_V }, // 9098 |
| 29804 | { PseudoVSOXSEG5EI64_V_M2_MF4_MASK, VSOXSEG5EI64_V }, // 9099 |
| 29805 | { PseudoVSOXSEG5EI64_V_M4_M1, VSOXSEG5EI64_V }, // 9100 |
| 29806 | { PseudoVSOXSEG5EI64_V_M4_M1_MASK, VSOXSEG5EI64_V }, // 9101 |
| 29807 | { PseudoVSOXSEG5EI64_V_M4_MF2, VSOXSEG5EI64_V }, // 9102 |
| 29808 | { PseudoVSOXSEG5EI64_V_M4_MF2_MASK, VSOXSEG5EI64_V }, // 9103 |
| 29809 | { PseudoVSOXSEG5EI64_V_M8_M1, VSOXSEG5EI64_V }, // 9104 |
| 29810 | { PseudoVSOXSEG5EI64_V_M8_M1_MASK, VSOXSEG5EI64_V }, // 9105 |
| 29811 | { PseudoVSOXSEG5EI8_V_M1_M1, VSOXSEG5EI8_V }, // 9106 |
| 29812 | { PseudoVSOXSEG5EI8_V_M1_M1_MASK, VSOXSEG5EI8_V }, // 9107 |
| 29813 | { PseudoVSOXSEG5EI8_V_MF2_M1, VSOXSEG5EI8_V }, // 9108 |
| 29814 | { PseudoVSOXSEG5EI8_V_MF2_M1_MASK, VSOXSEG5EI8_V }, // 9109 |
| 29815 | { PseudoVSOXSEG5EI8_V_MF2_MF2, VSOXSEG5EI8_V }, // 9110 |
| 29816 | { PseudoVSOXSEG5EI8_V_MF2_MF2_MASK, VSOXSEG5EI8_V }, // 9111 |
| 29817 | { PseudoVSOXSEG5EI8_V_MF4_M1, VSOXSEG5EI8_V }, // 9112 |
| 29818 | { PseudoVSOXSEG5EI8_V_MF4_M1_MASK, VSOXSEG5EI8_V }, // 9113 |
| 29819 | { PseudoVSOXSEG5EI8_V_MF4_MF2, VSOXSEG5EI8_V }, // 9114 |
| 29820 | { PseudoVSOXSEG5EI8_V_MF4_MF2_MASK, VSOXSEG5EI8_V }, // 9115 |
| 29821 | { PseudoVSOXSEG5EI8_V_MF4_MF4, VSOXSEG5EI8_V }, // 9116 |
| 29822 | { PseudoVSOXSEG5EI8_V_MF4_MF4_MASK, VSOXSEG5EI8_V }, // 9117 |
| 29823 | { PseudoVSOXSEG5EI8_V_MF8_M1, VSOXSEG5EI8_V }, // 9118 |
| 29824 | { PseudoVSOXSEG5EI8_V_MF8_M1_MASK, VSOXSEG5EI8_V }, // 9119 |
| 29825 | { PseudoVSOXSEG5EI8_V_MF8_MF2, VSOXSEG5EI8_V }, // 9120 |
| 29826 | { PseudoVSOXSEG5EI8_V_MF8_MF2_MASK, VSOXSEG5EI8_V }, // 9121 |
| 29827 | { PseudoVSOXSEG5EI8_V_MF8_MF4, VSOXSEG5EI8_V }, // 9122 |
| 29828 | { PseudoVSOXSEG5EI8_V_MF8_MF4_MASK, VSOXSEG5EI8_V }, // 9123 |
| 29829 | { PseudoVSOXSEG5EI8_V_MF8_MF8, VSOXSEG5EI8_V }, // 9124 |
| 29830 | { PseudoVSOXSEG5EI8_V_MF8_MF8_MASK, VSOXSEG5EI8_V }, // 9125 |
| 29831 | { PseudoVSOXSEG6EI16_V_M1_M1, VSOXSEG6EI16_V }, // 9126 |
| 29832 | { PseudoVSOXSEG6EI16_V_M1_M1_MASK, VSOXSEG6EI16_V }, // 9127 |
| 29833 | { PseudoVSOXSEG6EI16_V_M1_MF2, VSOXSEG6EI16_V }, // 9128 |
| 29834 | { PseudoVSOXSEG6EI16_V_M1_MF2_MASK, VSOXSEG6EI16_V }, // 9129 |
| 29835 | { PseudoVSOXSEG6EI16_V_M2_M1, VSOXSEG6EI16_V }, // 9130 |
| 29836 | { PseudoVSOXSEG6EI16_V_M2_M1_MASK, VSOXSEG6EI16_V }, // 9131 |
| 29837 | { PseudoVSOXSEG6EI16_V_MF2_M1, VSOXSEG6EI16_V }, // 9132 |
| 29838 | { PseudoVSOXSEG6EI16_V_MF2_M1_MASK, VSOXSEG6EI16_V }, // 9133 |
| 29839 | { PseudoVSOXSEG6EI16_V_MF2_MF2, VSOXSEG6EI16_V }, // 9134 |
| 29840 | { PseudoVSOXSEG6EI16_V_MF2_MF2_MASK, VSOXSEG6EI16_V }, // 9135 |
| 29841 | { PseudoVSOXSEG6EI16_V_MF2_MF4, VSOXSEG6EI16_V }, // 9136 |
| 29842 | { PseudoVSOXSEG6EI16_V_MF2_MF4_MASK, VSOXSEG6EI16_V }, // 9137 |
| 29843 | { PseudoVSOXSEG6EI16_V_MF4_M1, VSOXSEG6EI16_V }, // 9138 |
| 29844 | { PseudoVSOXSEG6EI16_V_MF4_M1_MASK, VSOXSEG6EI16_V }, // 9139 |
| 29845 | { PseudoVSOXSEG6EI16_V_MF4_MF2, VSOXSEG6EI16_V }, // 9140 |
| 29846 | { PseudoVSOXSEG6EI16_V_MF4_MF2_MASK, VSOXSEG6EI16_V }, // 9141 |
| 29847 | { PseudoVSOXSEG6EI16_V_MF4_MF4, VSOXSEG6EI16_V }, // 9142 |
| 29848 | { PseudoVSOXSEG6EI16_V_MF4_MF4_MASK, VSOXSEG6EI16_V }, // 9143 |
| 29849 | { PseudoVSOXSEG6EI16_V_MF4_MF8, VSOXSEG6EI16_V }, // 9144 |
| 29850 | { PseudoVSOXSEG6EI16_V_MF4_MF8_MASK, VSOXSEG6EI16_V }, // 9145 |
| 29851 | { PseudoVSOXSEG6EI32_V_M1_M1, VSOXSEG6EI32_V }, // 9146 |
| 29852 | { PseudoVSOXSEG6EI32_V_M1_M1_MASK, VSOXSEG6EI32_V }, // 9147 |
| 29853 | { PseudoVSOXSEG6EI32_V_M1_MF2, VSOXSEG6EI32_V }, // 9148 |
| 29854 | { PseudoVSOXSEG6EI32_V_M1_MF2_MASK, VSOXSEG6EI32_V }, // 9149 |
| 29855 | { PseudoVSOXSEG6EI32_V_M1_MF4, VSOXSEG6EI32_V }, // 9150 |
| 29856 | { PseudoVSOXSEG6EI32_V_M1_MF4_MASK, VSOXSEG6EI32_V }, // 9151 |
| 29857 | { PseudoVSOXSEG6EI32_V_M2_M1, VSOXSEG6EI32_V }, // 9152 |
| 29858 | { PseudoVSOXSEG6EI32_V_M2_M1_MASK, VSOXSEG6EI32_V }, // 9153 |
| 29859 | { PseudoVSOXSEG6EI32_V_M2_MF2, VSOXSEG6EI32_V }, // 9154 |
| 29860 | { PseudoVSOXSEG6EI32_V_M2_MF2_MASK, VSOXSEG6EI32_V }, // 9155 |
| 29861 | { PseudoVSOXSEG6EI32_V_M4_M1, VSOXSEG6EI32_V }, // 9156 |
| 29862 | { PseudoVSOXSEG6EI32_V_M4_M1_MASK, VSOXSEG6EI32_V }, // 9157 |
| 29863 | { PseudoVSOXSEG6EI32_V_MF2_M1, VSOXSEG6EI32_V }, // 9158 |
| 29864 | { PseudoVSOXSEG6EI32_V_MF2_M1_MASK, VSOXSEG6EI32_V }, // 9159 |
| 29865 | { PseudoVSOXSEG6EI32_V_MF2_MF2, VSOXSEG6EI32_V }, // 9160 |
| 29866 | { PseudoVSOXSEG6EI32_V_MF2_MF2_MASK, VSOXSEG6EI32_V }, // 9161 |
| 29867 | { PseudoVSOXSEG6EI32_V_MF2_MF4, VSOXSEG6EI32_V }, // 9162 |
| 29868 | { PseudoVSOXSEG6EI32_V_MF2_MF4_MASK, VSOXSEG6EI32_V }, // 9163 |
| 29869 | { PseudoVSOXSEG6EI32_V_MF2_MF8, VSOXSEG6EI32_V }, // 9164 |
| 29870 | { PseudoVSOXSEG6EI32_V_MF2_MF8_MASK, VSOXSEG6EI32_V }, // 9165 |
| 29871 | { PseudoVSOXSEG6EI64_V_M1_M1, VSOXSEG6EI64_V }, // 9166 |
| 29872 | { PseudoVSOXSEG6EI64_V_M1_M1_MASK, VSOXSEG6EI64_V }, // 9167 |
| 29873 | { PseudoVSOXSEG6EI64_V_M1_MF2, VSOXSEG6EI64_V }, // 9168 |
| 29874 | { PseudoVSOXSEG6EI64_V_M1_MF2_MASK, VSOXSEG6EI64_V }, // 9169 |
| 29875 | { PseudoVSOXSEG6EI64_V_M1_MF4, VSOXSEG6EI64_V }, // 9170 |
| 29876 | { PseudoVSOXSEG6EI64_V_M1_MF4_MASK, VSOXSEG6EI64_V }, // 9171 |
| 29877 | { PseudoVSOXSEG6EI64_V_M1_MF8, VSOXSEG6EI64_V }, // 9172 |
| 29878 | { PseudoVSOXSEG6EI64_V_M1_MF8_MASK, VSOXSEG6EI64_V }, // 9173 |
| 29879 | { PseudoVSOXSEG6EI64_V_M2_M1, VSOXSEG6EI64_V }, // 9174 |
| 29880 | { PseudoVSOXSEG6EI64_V_M2_M1_MASK, VSOXSEG6EI64_V }, // 9175 |
| 29881 | { PseudoVSOXSEG6EI64_V_M2_MF2, VSOXSEG6EI64_V }, // 9176 |
| 29882 | { PseudoVSOXSEG6EI64_V_M2_MF2_MASK, VSOXSEG6EI64_V }, // 9177 |
| 29883 | { PseudoVSOXSEG6EI64_V_M2_MF4, VSOXSEG6EI64_V }, // 9178 |
| 29884 | { PseudoVSOXSEG6EI64_V_M2_MF4_MASK, VSOXSEG6EI64_V }, // 9179 |
| 29885 | { PseudoVSOXSEG6EI64_V_M4_M1, VSOXSEG6EI64_V }, // 9180 |
| 29886 | { PseudoVSOXSEG6EI64_V_M4_M1_MASK, VSOXSEG6EI64_V }, // 9181 |
| 29887 | { PseudoVSOXSEG6EI64_V_M4_MF2, VSOXSEG6EI64_V }, // 9182 |
| 29888 | { PseudoVSOXSEG6EI64_V_M4_MF2_MASK, VSOXSEG6EI64_V }, // 9183 |
| 29889 | { PseudoVSOXSEG6EI64_V_M8_M1, VSOXSEG6EI64_V }, // 9184 |
| 29890 | { PseudoVSOXSEG6EI64_V_M8_M1_MASK, VSOXSEG6EI64_V }, // 9185 |
| 29891 | { PseudoVSOXSEG6EI8_V_M1_M1, VSOXSEG6EI8_V }, // 9186 |
| 29892 | { PseudoVSOXSEG6EI8_V_M1_M1_MASK, VSOXSEG6EI8_V }, // 9187 |
| 29893 | { PseudoVSOXSEG6EI8_V_MF2_M1, VSOXSEG6EI8_V }, // 9188 |
| 29894 | { PseudoVSOXSEG6EI8_V_MF2_M1_MASK, VSOXSEG6EI8_V }, // 9189 |
| 29895 | { PseudoVSOXSEG6EI8_V_MF2_MF2, VSOXSEG6EI8_V }, // 9190 |
| 29896 | { PseudoVSOXSEG6EI8_V_MF2_MF2_MASK, VSOXSEG6EI8_V }, // 9191 |
| 29897 | { PseudoVSOXSEG6EI8_V_MF4_M1, VSOXSEG6EI8_V }, // 9192 |
| 29898 | { PseudoVSOXSEG6EI8_V_MF4_M1_MASK, VSOXSEG6EI8_V }, // 9193 |
| 29899 | { PseudoVSOXSEG6EI8_V_MF4_MF2, VSOXSEG6EI8_V }, // 9194 |
| 29900 | { PseudoVSOXSEG6EI8_V_MF4_MF2_MASK, VSOXSEG6EI8_V }, // 9195 |
| 29901 | { PseudoVSOXSEG6EI8_V_MF4_MF4, VSOXSEG6EI8_V }, // 9196 |
| 29902 | { PseudoVSOXSEG6EI8_V_MF4_MF4_MASK, VSOXSEG6EI8_V }, // 9197 |
| 29903 | { PseudoVSOXSEG6EI8_V_MF8_M1, VSOXSEG6EI8_V }, // 9198 |
| 29904 | { PseudoVSOXSEG6EI8_V_MF8_M1_MASK, VSOXSEG6EI8_V }, // 9199 |
| 29905 | { PseudoVSOXSEG6EI8_V_MF8_MF2, VSOXSEG6EI8_V }, // 9200 |
| 29906 | { PseudoVSOXSEG6EI8_V_MF8_MF2_MASK, VSOXSEG6EI8_V }, // 9201 |
| 29907 | { PseudoVSOXSEG6EI8_V_MF8_MF4, VSOXSEG6EI8_V }, // 9202 |
| 29908 | { PseudoVSOXSEG6EI8_V_MF8_MF4_MASK, VSOXSEG6EI8_V }, // 9203 |
| 29909 | { PseudoVSOXSEG6EI8_V_MF8_MF8, VSOXSEG6EI8_V }, // 9204 |
| 29910 | { PseudoVSOXSEG6EI8_V_MF8_MF8_MASK, VSOXSEG6EI8_V }, // 9205 |
| 29911 | { PseudoVSOXSEG7EI16_V_M1_M1, VSOXSEG7EI16_V }, // 9206 |
| 29912 | { PseudoVSOXSEG7EI16_V_M1_M1_MASK, VSOXSEG7EI16_V }, // 9207 |
| 29913 | { PseudoVSOXSEG7EI16_V_M1_MF2, VSOXSEG7EI16_V }, // 9208 |
| 29914 | { PseudoVSOXSEG7EI16_V_M1_MF2_MASK, VSOXSEG7EI16_V }, // 9209 |
| 29915 | { PseudoVSOXSEG7EI16_V_M2_M1, VSOXSEG7EI16_V }, // 9210 |
| 29916 | { PseudoVSOXSEG7EI16_V_M2_M1_MASK, VSOXSEG7EI16_V }, // 9211 |
| 29917 | { PseudoVSOXSEG7EI16_V_MF2_M1, VSOXSEG7EI16_V }, // 9212 |
| 29918 | { PseudoVSOXSEG7EI16_V_MF2_M1_MASK, VSOXSEG7EI16_V }, // 9213 |
| 29919 | { PseudoVSOXSEG7EI16_V_MF2_MF2, VSOXSEG7EI16_V }, // 9214 |
| 29920 | { PseudoVSOXSEG7EI16_V_MF2_MF2_MASK, VSOXSEG7EI16_V }, // 9215 |
| 29921 | { PseudoVSOXSEG7EI16_V_MF2_MF4, VSOXSEG7EI16_V }, // 9216 |
| 29922 | { PseudoVSOXSEG7EI16_V_MF2_MF4_MASK, VSOXSEG7EI16_V }, // 9217 |
| 29923 | { PseudoVSOXSEG7EI16_V_MF4_M1, VSOXSEG7EI16_V }, // 9218 |
| 29924 | { PseudoVSOXSEG7EI16_V_MF4_M1_MASK, VSOXSEG7EI16_V }, // 9219 |
| 29925 | { PseudoVSOXSEG7EI16_V_MF4_MF2, VSOXSEG7EI16_V }, // 9220 |
| 29926 | { PseudoVSOXSEG7EI16_V_MF4_MF2_MASK, VSOXSEG7EI16_V }, // 9221 |
| 29927 | { PseudoVSOXSEG7EI16_V_MF4_MF4, VSOXSEG7EI16_V }, // 9222 |
| 29928 | { PseudoVSOXSEG7EI16_V_MF4_MF4_MASK, VSOXSEG7EI16_V }, // 9223 |
| 29929 | { PseudoVSOXSEG7EI16_V_MF4_MF8, VSOXSEG7EI16_V }, // 9224 |
| 29930 | { PseudoVSOXSEG7EI16_V_MF4_MF8_MASK, VSOXSEG7EI16_V }, // 9225 |
| 29931 | { PseudoVSOXSEG7EI32_V_M1_M1, VSOXSEG7EI32_V }, // 9226 |
| 29932 | { PseudoVSOXSEG7EI32_V_M1_M1_MASK, VSOXSEG7EI32_V }, // 9227 |
| 29933 | { PseudoVSOXSEG7EI32_V_M1_MF2, VSOXSEG7EI32_V }, // 9228 |
| 29934 | { PseudoVSOXSEG7EI32_V_M1_MF2_MASK, VSOXSEG7EI32_V }, // 9229 |
| 29935 | { PseudoVSOXSEG7EI32_V_M1_MF4, VSOXSEG7EI32_V }, // 9230 |
| 29936 | { PseudoVSOXSEG7EI32_V_M1_MF4_MASK, VSOXSEG7EI32_V }, // 9231 |
| 29937 | { PseudoVSOXSEG7EI32_V_M2_M1, VSOXSEG7EI32_V }, // 9232 |
| 29938 | { PseudoVSOXSEG7EI32_V_M2_M1_MASK, VSOXSEG7EI32_V }, // 9233 |
| 29939 | { PseudoVSOXSEG7EI32_V_M2_MF2, VSOXSEG7EI32_V }, // 9234 |
| 29940 | { PseudoVSOXSEG7EI32_V_M2_MF2_MASK, VSOXSEG7EI32_V }, // 9235 |
| 29941 | { PseudoVSOXSEG7EI32_V_M4_M1, VSOXSEG7EI32_V }, // 9236 |
| 29942 | { PseudoVSOXSEG7EI32_V_M4_M1_MASK, VSOXSEG7EI32_V }, // 9237 |
| 29943 | { PseudoVSOXSEG7EI32_V_MF2_M1, VSOXSEG7EI32_V }, // 9238 |
| 29944 | { PseudoVSOXSEG7EI32_V_MF2_M1_MASK, VSOXSEG7EI32_V }, // 9239 |
| 29945 | { PseudoVSOXSEG7EI32_V_MF2_MF2, VSOXSEG7EI32_V }, // 9240 |
| 29946 | { PseudoVSOXSEG7EI32_V_MF2_MF2_MASK, VSOXSEG7EI32_V }, // 9241 |
| 29947 | { PseudoVSOXSEG7EI32_V_MF2_MF4, VSOXSEG7EI32_V }, // 9242 |
| 29948 | { PseudoVSOXSEG7EI32_V_MF2_MF4_MASK, VSOXSEG7EI32_V }, // 9243 |
| 29949 | { PseudoVSOXSEG7EI32_V_MF2_MF8, VSOXSEG7EI32_V }, // 9244 |
| 29950 | { PseudoVSOXSEG7EI32_V_MF2_MF8_MASK, VSOXSEG7EI32_V }, // 9245 |
| 29951 | { PseudoVSOXSEG7EI64_V_M1_M1, VSOXSEG7EI64_V }, // 9246 |
| 29952 | { PseudoVSOXSEG7EI64_V_M1_M1_MASK, VSOXSEG7EI64_V }, // 9247 |
| 29953 | { PseudoVSOXSEG7EI64_V_M1_MF2, VSOXSEG7EI64_V }, // 9248 |
| 29954 | { PseudoVSOXSEG7EI64_V_M1_MF2_MASK, VSOXSEG7EI64_V }, // 9249 |
| 29955 | { PseudoVSOXSEG7EI64_V_M1_MF4, VSOXSEG7EI64_V }, // 9250 |
| 29956 | { PseudoVSOXSEG7EI64_V_M1_MF4_MASK, VSOXSEG7EI64_V }, // 9251 |
| 29957 | { PseudoVSOXSEG7EI64_V_M1_MF8, VSOXSEG7EI64_V }, // 9252 |
| 29958 | { PseudoVSOXSEG7EI64_V_M1_MF8_MASK, VSOXSEG7EI64_V }, // 9253 |
| 29959 | { PseudoVSOXSEG7EI64_V_M2_M1, VSOXSEG7EI64_V }, // 9254 |
| 29960 | { PseudoVSOXSEG7EI64_V_M2_M1_MASK, VSOXSEG7EI64_V }, // 9255 |
| 29961 | { PseudoVSOXSEG7EI64_V_M2_MF2, VSOXSEG7EI64_V }, // 9256 |
| 29962 | { PseudoVSOXSEG7EI64_V_M2_MF2_MASK, VSOXSEG7EI64_V }, // 9257 |
| 29963 | { PseudoVSOXSEG7EI64_V_M2_MF4, VSOXSEG7EI64_V }, // 9258 |
| 29964 | { PseudoVSOXSEG7EI64_V_M2_MF4_MASK, VSOXSEG7EI64_V }, // 9259 |
| 29965 | { PseudoVSOXSEG7EI64_V_M4_M1, VSOXSEG7EI64_V }, // 9260 |
| 29966 | { PseudoVSOXSEG7EI64_V_M4_M1_MASK, VSOXSEG7EI64_V }, // 9261 |
| 29967 | { PseudoVSOXSEG7EI64_V_M4_MF2, VSOXSEG7EI64_V }, // 9262 |
| 29968 | { PseudoVSOXSEG7EI64_V_M4_MF2_MASK, VSOXSEG7EI64_V }, // 9263 |
| 29969 | { PseudoVSOXSEG7EI64_V_M8_M1, VSOXSEG7EI64_V }, // 9264 |
| 29970 | { PseudoVSOXSEG7EI64_V_M8_M1_MASK, VSOXSEG7EI64_V }, // 9265 |
| 29971 | { PseudoVSOXSEG7EI8_V_M1_M1, VSOXSEG7EI8_V }, // 9266 |
| 29972 | { PseudoVSOXSEG7EI8_V_M1_M1_MASK, VSOXSEG7EI8_V }, // 9267 |
| 29973 | { PseudoVSOXSEG7EI8_V_MF2_M1, VSOXSEG7EI8_V }, // 9268 |
| 29974 | { PseudoVSOXSEG7EI8_V_MF2_M1_MASK, VSOXSEG7EI8_V }, // 9269 |
| 29975 | { PseudoVSOXSEG7EI8_V_MF2_MF2, VSOXSEG7EI8_V }, // 9270 |
| 29976 | { PseudoVSOXSEG7EI8_V_MF2_MF2_MASK, VSOXSEG7EI8_V }, // 9271 |
| 29977 | { PseudoVSOXSEG7EI8_V_MF4_M1, VSOXSEG7EI8_V }, // 9272 |
| 29978 | { PseudoVSOXSEG7EI8_V_MF4_M1_MASK, VSOXSEG7EI8_V }, // 9273 |
| 29979 | { PseudoVSOXSEG7EI8_V_MF4_MF2, VSOXSEG7EI8_V }, // 9274 |
| 29980 | { PseudoVSOXSEG7EI8_V_MF4_MF2_MASK, VSOXSEG7EI8_V }, // 9275 |
| 29981 | { PseudoVSOXSEG7EI8_V_MF4_MF4, VSOXSEG7EI8_V }, // 9276 |
| 29982 | { PseudoVSOXSEG7EI8_V_MF4_MF4_MASK, VSOXSEG7EI8_V }, // 9277 |
| 29983 | { PseudoVSOXSEG7EI8_V_MF8_M1, VSOXSEG7EI8_V }, // 9278 |
| 29984 | { PseudoVSOXSEG7EI8_V_MF8_M1_MASK, VSOXSEG7EI8_V }, // 9279 |
| 29985 | { PseudoVSOXSEG7EI8_V_MF8_MF2, VSOXSEG7EI8_V }, // 9280 |
| 29986 | { PseudoVSOXSEG7EI8_V_MF8_MF2_MASK, VSOXSEG7EI8_V }, // 9281 |
| 29987 | { PseudoVSOXSEG7EI8_V_MF8_MF4, VSOXSEG7EI8_V }, // 9282 |
| 29988 | { PseudoVSOXSEG7EI8_V_MF8_MF4_MASK, VSOXSEG7EI8_V }, // 9283 |
| 29989 | { PseudoVSOXSEG7EI8_V_MF8_MF8, VSOXSEG7EI8_V }, // 9284 |
| 29990 | { PseudoVSOXSEG7EI8_V_MF8_MF8_MASK, VSOXSEG7EI8_V }, // 9285 |
| 29991 | { PseudoVSOXSEG8EI16_V_M1_M1, VSOXSEG8EI16_V }, // 9286 |
| 29992 | { PseudoVSOXSEG8EI16_V_M1_M1_MASK, VSOXSEG8EI16_V }, // 9287 |
| 29993 | { PseudoVSOXSEG8EI16_V_M1_MF2, VSOXSEG8EI16_V }, // 9288 |
| 29994 | { PseudoVSOXSEG8EI16_V_M1_MF2_MASK, VSOXSEG8EI16_V }, // 9289 |
| 29995 | { PseudoVSOXSEG8EI16_V_M2_M1, VSOXSEG8EI16_V }, // 9290 |
| 29996 | { PseudoVSOXSEG8EI16_V_M2_M1_MASK, VSOXSEG8EI16_V }, // 9291 |
| 29997 | { PseudoVSOXSEG8EI16_V_MF2_M1, VSOXSEG8EI16_V }, // 9292 |
| 29998 | { PseudoVSOXSEG8EI16_V_MF2_M1_MASK, VSOXSEG8EI16_V }, // 9293 |
| 29999 | { PseudoVSOXSEG8EI16_V_MF2_MF2, VSOXSEG8EI16_V }, // 9294 |
| 30000 | { PseudoVSOXSEG8EI16_V_MF2_MF2_MASK, VSOXSEG8EI16_V }, // 9295 |
| 30001 | { PseudoVSOXSEG8EI16_V_MF2_MF4, VSOXSEG8EI16_V }, // 9296 |
| 30002 | { PseudoVSOXSEG8EI16_V_MF2_MF4_MASK, VSOXSEG8EI16_V }, // 9297 |
| 30003 | { PseudoVSOXSEG8EI16_V_MF4_M1, VSOXSEG8EI16_V }, // 9298 |
| 30004 | { PseudoVSOXSEG8EI16_V_MF4_M1_MASK, VSOXSEG8EI16_V }, // 9299 |
| 30005 | { PseudoVSOXSEG8EI16_V_MF4_MF2, VSOXSEG8EI16_V }, // 9300 |
| 30006 | { PseudoVSOXSEG8EI16_V_MF4_MF2_MASK, VSOXSEG8EI16_V }, // 9301 |
| 30007 | { PseudoVSOXSEG8EI16_V_MF4_MF4, VSOXSEG8EI16_V }, // 9302 |
| 30008 | { PseudoVSOXSEG8EI16_V_MF4_MF4_MASK, VSOXSEG8EI16_V }, // 9303 |
| 30009 | { PseudoVSOXSEG8EI16_V_MF4_MF8, VSOXSEG8EI16_V }, // 9304 |
| 30010 | { PseudoVSOXSEG8EI16_V_MF4_MF8_MASK, VSOXSEG8EI16_V }, // 9305 |
| 30011 | { PseudoVSOXSEG8EI32_V_M1_M1, VSOXSEG8EI32_V }, // 9306 |
| 30012 | { PseudoVSOXSEG8EI32_V_M1_M1_MASK, VSOXSEG8EI32_V }, // 9307 |
| 30013 | { PseudoVSOXSEG8EI32_V_M1_MF2, VSOXSEG8EI32_V }, // 9308 |
| 30014 | { PseudoVSOXSEG8EI32_V_M1_MF2_MASK, VSOXSEG8EI32_V }, // 9309 |
| 30015 | { PseudoVSOXSEG8EI32_V_M1_MF4, VSOXSEG8EI32_V }, // 9310 |
| 30016 | { PseudoVSOXSEG8EI32_V_M1_MF4_MASK, VSOXSEG8EI32_V }, // 9311 |
| 30017 | { PseudoVSOXSEG8EI32_V_M2_M1, VSOXSEG8EI32_V }, // 9312 |
| 30018 | { PseudoVSOXSEG8EI32_V_M2_M1_MASK, VSOXSEG8EI32_V }, // 9313 |
| 30019 | { PseudoVSOXSEG8EI32_V_M2_MF2, VSOXSEG8EI32_V }, // 9314 |
| 30020 | { PseudoVSOXSEG8EI32_V_M2_MF2_MASK, VSOXSEG8EI32_V }, // 9315 |
| 30021 | { PseudoVSOXSEG8EI32_V_M4_M1, VSOXSEG8EI32_V }, // 9316 |
| 30022 | { PseudoVSOXSEG8EI32_V_M4_M1_MASK, VSOXSEG8EI32_V }, // 9317 |
| 30023 | { PseudoVSOXSEG8EI32_V_MF2_M1, VSOXSEG8EI32_V }, // 9318 |
| 30024 | { PseudoVSOXSEG8EI32_V_MF2_M1_MASK, VSOXSEG8EI32_V }, // 9319 |
| 30025 | { PseudoVSOXSEG8EI32_V_MF2_MF2, VSOXSEG8EI32_V }, // 9320 |
| 30026 | { PseudoVSOXSEG8EI32_V_MF2_MF2_MASK, VSOXSEG8EI32_V }, // 9321 |
| 30027 | { PseudoVSOXSEG8EI32_V_MF2_MF4, VSOXSEG8EI32_V }, // 9322 |
| 30028 | { PseudoVSOXSEG8EI32_V_MF2_MF4_MASK, VSOXSEG8EI32_V }, // 9323 |
| 30029 | { PseudoVSOXSEG8EI32_V_MF2_MF8, VSOXSEG8EI32_V }, // 9324 |
| 30030 | { PseudoVSOXSEG8EI32_V_MF2_MF8_MASK, VSOXSEG8EI32_V }, // 9325 |
| 30031 | { PseudoVSOXSEG8EI64_V_M1_M1, VSOXSEG8EI64_V }, // 9326 |
| 30032 | { PseudoVSOXSEG8EI64_V_M1_M1_MASK, VSOXSEG8EI64_V }, // 9327 |
| 30033 | { PseudoVSOXSEG8EI64_V_M1_MF2, VSOXSEG8EI64_V }, // 9328 |
| 30034 | { PseudoVSOXSEG8EI64_V_M1_MF2_MASK, VSOXSEG8EI64_V }, // 9329 |
| 30035 | { PseudoVSOXSEG8EI64_V_M1_MF4, VSOXSEG8EI64_V }, // 9330 |
| 30036 | { PseudoVSOXSEG8EI64_V_M1_MF4_MASK, VSOXSEG8EI64_V }, // 9331 |
| 30037 | { PseudoVSOXSEG8EI64_V_M1_MF8, VSOXSEG8EI64_V }, // 9332 |
| 30038 | { PseudoVSOXSEG8EI64_V_M1_MF8_MASK, VSOXSEG8EI64_V }, // 9333 |
| 30039 | { PseudoVSOXSEG8EI64_V_M2_M1, VSOXSEG8EI64_V }, // 9334 |
| 30040 | { PseudoVSOXSEG8EI64_V_M2_M1_MASK, VSOXSEG8EI64_V }, // 9335 |
| 30041 | { PseudoVSOXSEG8EI64_V_M2_MF2, VSOXSEG8EI64_V }, // 9336 |
| 30042 | { PseudoVSOXSEG8EI64_V_M2_MF2_MASK, VSOXSEG8EI64_V }, // 9337 |
| 30043 | { PseudoVSOXSEG8EI64_V_M2_MF4, VSOXSEG8EI64_V }, // 9338 |
| 30044 | { PseudoVSOXSEG8EI64_V_M2_MF4_MASK, VSOXSEG8EI64_V }, // 9339 |
| 30045 | { PseudoVSOXSEG8EI64_V_M4_M1, VSOXSEG8EI64_V }, // 9340 |
| 30046 | { PseudoVSOXSEG8EI64_V_M4_M1_MASK, VSOXSEG8EI64_V }, // 9341 |
| 30047 | { PseudoVSOXSEG8EI64_V_M4_MF2, VSOXSEG8EI64_V }, // 9342 |
| 30048 | { PseudoVSOXSEG8EI64_V_M4_MF2_MASK, VSOXSEG8EI64_V }, // 9343 |
| 30049 | { PseudoVSOXSEG8EI64_V_M8_M1, VSOXSEG8EI64_V }, // 9344 |
| 30050 | { PseudoVSOXSEG8EI64_V_M8_M1_MASK, VSOXSEG8EI64_V }, // 9345 |
| 30051 | { PseudoVSOXSEG8EI8_V_M1_M1, VSOXSEG8EI8_V }, // 9346 |
| 30052 | { PseudoVSOXSEG8EI8_V_M1_M1_MASK, VSOXSEG8EI8_V }, // 9347 |
| 30053 | { PseudoVSOXSEG8EI8_V_MF2_M1, VSOXSEG8EI8_V }, // 9348 |
| 30054 | { PseudoVSOXSEG8EI8_V_MF2_M1_MASK, VSOXSEG8EI8_V }, // 9349 |
| 30055 | { PseudoVSOXSEG8EI8_V_MF2_MF2, VSOXSEG8EI8_V }, // 9350 |
| 30056 | { PseudoVSOXSEG8EI8_V_MF2_MF2_MASK, VSOXSEG8EI8_V }, // 9351 |
| 30057 | { PseudoVSOXSEG8EI8_V_MF4_M1, VSOXSEG8EI8_V }, // 9352 |
| 30058 | { PseudoVSOXSEG8EI8_V_MF4_M1_MASK, VSOXSEG8EI8_V }, // 9353 |
| 30059 | { PseudoVSOXSEG8EI8_V_MF4_MF2, VSOXSEG8EI8_V }, // 9354 |
| 30060 | { PseudoVSOXSEG8EI8_V_MF4_MF2_MASK, VSOXSEG8EI8_V }, // 9355 |
| 30061 | { PseudoVSOXSEG8EI8_V_MF4_MF4, VSOXSEG8EI8_V }, // 9356 |
| 30062 | { PseudoVSOXSEG8EI8_V_MF4_MF4_MASK, VSOXSEG8EI8_V }, // 9357 |
| 30063 | { PseudoVSOXSEG8EI8_V_MF8_M1, VSOXSEG8EI8_V }, // 9358 |
| 30064 | { PseudoVSOXSEG8EI8_V_MF8_M1_MASK, VSOXSEG8EI8_V }, // 9359 |
| 30065 | { PseudoVSOXSEG8EI8_V_MF8_MF2, VSOXSEG8EI8_V }, // 9360 |
| 30066 | { PseudoVSOXSEG8EI8_V_MF8_MF2_MASK, VSOXSEG8EI8_V }, // 9361 |
| 30067 | { PseudoVSOXSEG8EI8_V_MF8_MF4, VSOXSEG8EI8_V }, // 9362 |
| 30068 | { PseudoVSOXSEG8EI8_V_MF8_MF4_MASK, VSOXSEG8EI8_V }, // 9363 |
| 30069 | { PseudoVSOXSEG8EI8_V_MF8_MF8, VSOXSEG8EI8_V }, // 9364 |
| 30070 | { PseudoVSOXSEG8EI8_V_MF8_MF8_MASK, VSOXSEG8EI8_V }, // 9365 |
| 30071 | { PseudoVSRA_VI_M1, VSRA_VI }, // 9366 |
| 30072 | { PseudoVSRA_VI_M1_MASK, VSRA_VI }, // 9367 |
| 30073 | { PseudoVSRA_VI_M2, VSRA_VI }, // 9368 |
| 30074 | { PseudoVSRA_VI_M2_MASK, VSRA_VI }, // 9369 |
| 30075 | { PseudoVSRA_VI_M4, VSRA_VI }, // 9370 |
| 30076 | { PseudoVSRA_VI_M4_MASK, VSRA_VI }, // 9371 |
| 30077 | { PseudoVSRA_VI_M8, VSRA_VI }, // 9372 |
| 30078 | { PseudoVSRA_VI_M8_MASK, VSRA_VI }, // 9373 |
| 30079 | { PseudoVSRA_VI_MF2, VSRA_VI }, // 9374 |
| 30080 | { PseudoVSRA_VI_MF2_MASK, VSRA_VI }, // 9375 |
| 30081 | { PseudoVSRA_VI_MF4, VSRA_VI }, // 9376 |
| 30082 | { PseudoVSRA_VI_MF4_MASK, VSRA_VI }, // 9377 |
| 30083 | { PseudoVSRA_VI_MF8, VSRA_VI }, // 9378 |
| 30084 | { PseudoVSRA_VI_MF8_MASK, VSRA_VI }, // 9379 |
| 30085 | { PseudoVSRA_VV_M1, VSRA_VV }, // 9380 |
| 30086 | { PseudoVSRA_VV_M1_MASK, VSRA_VV }, // 9381 |
| 30087 | { PseudoVSRA_VV_M2, VSRA_VV }, // 9382 |
| 30088 | { PseudoVSRA_VV_M2_MASK, VSRA_VV }, // 9383 |
| 30089 | { PseudoVSRA_VV_M4, VSRA_VV }, // 9384 |
| 30090 | { PseudoVSRA_VV_M4_MASK, VSRA_VV }, // 9385 |
| 30091 | { PseudoVSRA_VV_M8, VSRA_VV }, // 9386 |
| 30092 | { PseudoVSRA_VV_M8_MASK, VSRA_VV }, // 9387 |
| 30093 | { PseudoVSRA_VV_MF2, VSRA_VV }, // 9388 |
| 30094 | { PseudoVSRA_VV_MF2_MASK, VSRA_VV }, // 9389 |
| 30095 | { PseudoVSRA_VV_MF4, VSRA_VV }, // 9390 |
| 30096 | { PseudoVSRA_VV_MF4_MASK, VSRA_VV }, // 9391 |
| 30097 | { PseudoVSRA_VV_MF8, VSRA_VV }, // 9392 |
| 30098 | { PseudoVSRA_VV_MF8_MASK, VSRA_VV }, // 9393 |
| 30099 | { PseudoVSRA_VX_M1, VSRA_VX }, // 9394 |
| 30100 | { PseudoVSRA_VX_M1_MASK, VSRA_VX }, // 9395 |
| 30101 | { PseudoVSRA_VX_M2, VSRA_VX }, // 9396 |
| 30102 | { PseudoVSRA_VX_M2_MASK, VSRA_VX }, // 9397 |
| 30103 | { PseudoVSRA_VX_M4, VSRA_VX }, // 9398 |
| 30104 | { PseudoVSRA_VX_M4_MASK, VSRA_VX }, // 9399 |
| 30105 | { PseudoVSRA_VX_M8, VSRA_VX }, // 9400 |
| 30106 | { PseudoVSRA_VX_M8_MASK, VSRA_VX }, // 9401 |
| 30107 | { PseudoVSRA_VX_MF2, VSRA_VX }, // 9402 |
| 30108 | { PseudoVSRA_VX_MF2_MASK, VSRA_VX }, // 9403 |
| 30109 | { PseudoVSRA_VX_MF4, VSRA_VX }, // 9404 |
| 30110 | { PseudoVSRA_VX_MF4_MASK, VSRA_VX }, // 9405 |
| 30111 | { PseudoVSRA_VX_MF8, VSRA_VX }, // 9406 |
| 30112 | { PseudoVSRA_VX_MF8_MASK, VSRA_VX }, // 9407 |
| 30113 | { PseudoVSRL_VI_M1, VSRL_VI }, // 9408 |
| 30114 | { PseudoVSRL_VI_M1_MASK, VSRL_VI }, // 9409 |
| 30115 | { PseudoVSRL_VI_M2, VSRL_VI }, // 9410 |
| 30116 | { PseudoVSRL_VI_M2_MASK, VSRL_VI }, // 9411 |
| 30117 | { PseudoVSRL_VI_M4, VSRL_VI }, // 9412 |
| 30118 | { PseudoVSRL_VI_M4_MASK, VSRL_VI }, // 9413 |
| 30119 | { PseudoVSRL_VI_M8, VSRL_VI }, // 9414 |
| 30120 | { PseudoVSRL_VI_M8_MASK, VSRL_VI }, // 9415 |
| 30121 | { PseudoVSRL_VI_MF2, VSRL_VI }, // 9416 |
| 30122 | { PseudoVSRL_VI_MF2_MASK, VSRL_VI }, // 9417 |
| 30123 | { PseudoVSRL_VI_MF4, VSRL_VI }, // 9418 |
| 30124 | { PseudoVSRL_VI_MF4_MASK, VSRL_VI }, // 9419 |
| 30125 | { PseudoVSRL_VI_MF8, VSRL_VI }, // 9420 |
| 30126 | { PseudoVSRL_VI_MF8_MASK, VSRL_VI }, // 9421 |
| 30127 | { PseudoVSRL_VV_M1, VSRL_VV }, // 9422 |
| 30128 | { PseudoVSRL_VV_M1_MASK, VSRL_VV }, // 9423 |
| 30129 | { PseudoVSRL_VV_M2, VSRL_VV }, // 9424 |
| 30130 | { PseudoVSRL_VV_M2_MASK, VSRL_VV }, // 9425 |
| 30131 | { PseudoVSRL_VV_M4, VSRL_VV }, // 9426 |
| 30132 | { PseudoVSRL_VV_M4_MASK, VSRL_VV }, // 9427 |
| 30133 | { PseudoVSRL_VV_M8, VSRL_VV }, // 9428 |
| 30134 | { PseudoVSRL_VV_M8_MASK, VSRL_VV }, // 9429 |
| 30135 | { PseudoVSRL_VV_MF2, VSRL_VV }, // 9430 |
| 30136 | { PseudoVSRL_VV_MF2_MASK, VSRL_VV }, // 9431 |
| 30137 | { PseudoVSRL_VV_MF4, VSRL_VV }, // 9432 |
| 30138 | { PseudoVSRL_VV_MF4_MASK, VSRL_VV }, // 9433 |
| 30139 | { PseudoVSRL_VV_MF8, VSRL_VV }, // 9434 |
| 30140 | { PseudoVSRL_VV_MF8_MASK, VSRL_VV }, // 9435 |
| 30141 | { PseudoVSRL_VX_M1, VSRL_VX }, // 9436 |
| 30142 | { PseudoVSRL_VX_M1_MASK, VSRL_VX }, // 9437 |
| 30143 | { PseudoVSRL_VX_M2, VSRL_VX }, // 9438 |
| 30144 | { PseudoVSRL_VX_M2_MASK, VSRL_VX }, // 9439 |
| 30145 | { PseudoVSRL_VX_M4, VSRL_VX }, // 9440 |
| 30146 | { PseudoVSRL_VX_M4_MASK, VSRL_VX }, // 9441 |
| 30147 | { PseudoVSRL_VX_M8, VSRL_VX }, // 9442 |
| 30148 | { PseudoVSRL_VX_M8_MASK, VSRL_VX }, // 9443 |
| 30149 | { PseudoVSRL_VX_MF2, VSRL_VX }, // 9444 |
| 30150 | { PseudoVSRL_VX_MF2_MASK, VSRL_VX }, // 9445 |
| 30151 | { PseudoVSRL_VX_MF4, VSRL_VX }, // 9446 |
| 30152 | { PseudoVSRL_VX_MF4_MASK, VSRL_VX }, // 9447 |
| 30153 | { PseudoVSRL_VX_MF8, VSRL_VX }, // 9448 |
| 30154 | { PseudoVSRL_VX_MF8_MASK, VSRL_VX }, // 9449 |
| 30155 | { PseudoVSSE16_V_M1, VSSE16_V }, // 9450 |
| 30156 | { PseudoVSSE16_V_M1_MASK, VSSE16_V }, // 9451 |
| 30157 | { PseudoVSSE16_V_M2, VSSE16_V }, // 9452 |
| 30158 | { PseudoVSSE16_V_M2_MASK, VSSE16_V }, // 9453 |
| 30159 | { PseudoVSSE16_V_M4, VSSE16_V }, // 9454 |
| 30160 | { PseudoVSSE16_V_M4_MASK, VSSE16_V }, // 9455 |
| 30161 | { PseudoVSSE16_V_M8, VSSE16_V }, // 9456 |
| 30162 | { PseudoVSSE16_V_M8_MASK, VSSE16_V }, // 9457 |
| 30163 | { PseudoVSSE16_V_MF2, VSSE16_V }, // 9458 |
| 30164 | { PseudoVSSE16_V_MF2_MASK, VSSE16_V }, // 9459 |
| 30165 | { PseudoVSSE16_V_MF4, VSSE16_V }, // 9460 |
| 30166 | { PseudoVSSE16_V_MF4_MASK, VSSE16_V }, // 9461 |
| 30167 | { PseudoVSSE32_V_M1, VSSE32_V }, // 9462 |
| 30168 | { PseudoVSSE32_V_M1_MASK, VSSE32_V }, // 9463 |
| 30169 | { PseudoVSSE32_V_M2, VSSE32_V }, // 9464 |
| 30170 | { PseudoVSSE32_V_M2_MASK, VSSE32_V }, // 9465 |
| 30171 | { PseudoVSSE32_V_M4, VSSE32_V }, // 9466 |
| 30172 | { PseudoVSSE32_V_M4_MASK, VSSE32_V }, // 9467 |
| 30173 | { PseudoVSSE32_V_M8, VSSE32_V }, // 9468 |
| 30174 | { PseudoVSSE32_V_M8_MASK, VSSE32_V }, // 9469 |
| 30175 | { PseudoVSSE32_V_MF2, VSSE32_V }, // 9470 |
| 30176 | { PseudoVSSE32_V_MF2_MASK, VSSE32_V }, // 9471 |
| 30177 | { PseudoVSSE64_V_M1, VSSE64_V }, // 9472 |
| 30178 | { PseudoVSSE64_V_M1_MASK, VSSE64_V }, // 9473 |
| 30179 | { PseudoVSSE64_V_M2, VSSE64_V }, // 9474 |
| 30180 | { PseudoVSSE64_V_M2_MASK, VSSE64_V }, // 9475 |
| 30181 | { PseudoVSSE64_V_M4, VSSE64_V }, // 9476 |
| 30182 | { PseudoVSSE64_V_M4_MASK, VSSE64_V }, // 9477 |
| 30183 | { PseudoVSSE64_V_M8, VSSE64_V }, // 9478 |
| 30184 | { PseudoVSSE64_V_M8_MASK, VSSE64_V }, // 9479 |
| 30185 | { PseudoVSSE8_V_M1, VSSE8_V }, // 9480 |
| 30186 | { PseudoVSSE8_V_M1_MASK, VSSE8_V }, // 9481 |
| 30187 | { PseudoVSSE8_V_M2, VSSE8_V }, // 9482 |
| 30188 | { PseudoVSSE8_V_M2_MASK, VSSE8_V }, // 9483 |
| 30189 | { PseudoVSSE8_V_M4, VSSE8_V }, // 9484 |
| 30190 | { PseudoVSSE8_V_M4_MASK, VSSE8_V }, // 9485 |
| 30191 | { PseudoVSSE8_V_M8, VSSE8_V }, // 9486 |
| 30192 | { PseudoVSSE8_V_M8_MASK, VSSE8_V }, // 9487 |
| 30193 | { PseudoVSSE8_V_MF2, VSSE8_V }, // 9488 |
| 30194 | { PseudoVSSE8_V_MF2_MASK, VSSE8_V }, // 9489 |
| 30195 | { PseudoVSSE8_V_MF4, VSSE8_V }, // 9490 |
| 30196 | { PseudoVSSE8_V_MF4_MASK, VSSE8_V }, // 9491 |
| 30197 | { PseudoVSSE8_V_MF8, VSSE8_V }, // 9492 |
| 30198 | { PseudoVSSE8_V_MF8_MASK, VSSE8_V }, // 9493 |
| 30199 | { PseudoVSSEG2E16_V_M1, VSSEG2E16_V }, // 9494 |
| 30200 | { PseudoVSSEG2E16_V_M1_MASK, VSSEG2E16_V }, // 9495 |
| 30201 | { PseudoVSSEG2E16_V_M2, VSSEG2E16_V }, // 9496 |
| 30202 | { PseudoVSSEG2E16_V_M2_MASK, VSSEG2E16_V }, // 9497 |
| 30203 | { PseudoVSSEG2E16_V_M4, VSSEG2E16_V }, // 9498 |
| 30204 | { PseudoVSSEG2E16_V_M4_MASK, VSSEG2E16_V }, // 9499 |
| 30205 | { PseudoVSSEG2E16_V_MF2, VSSEG2E16_V }, // 9500 |
| 30206 | { PseudoVSSEG2E16_V_MF2_MASK, VSSEG2E16_V }, // 9501 |
| 30207 | { PseudoVSSEG2E16_V_MF4, VSSEG2E16_V }, // 9502 |
| 30208 | { PseudoVSSEG2E16_V_MF4_MASK, VSSEG2E16_V }, // 9503 |
| 30209 | { PseudoVSSEG2E32_V_M1, VSSEG2E32_V }, // 9504 |
| 30210 | { PseudoVSSEG2E32_V_M1_MASK, VSSEG2E32_V }, // 9505 |
| 30211 | { PseudoVSSEG2E32_V_M2, VSSEG2E32_V }, // 9506 |
| 30212 | { PseudoVSSEG2E32_V_M2_MASK, VSSEG2E32_V }, // 9507 |
| 30213 | { PseudoVSSEG2E32_V_M4, VSSEG2E32_V }, // 9508 |
| 30214 | { PseudoVSSEG2E32_V_M4_MASK, VSSEG2E32_V }, // 9509 |
| 30215 | { PseudoVSSEG2E32_V_MF2, VSSEG2E32_V }, // 9510 |
| 30216 | { PseudoVSSEG2E32_V_MF2_MASK, VSSEG2E32_V }, // 9511 |
| 30217 | { PseudoVSSEG2E64_V_M1, VSSEG2E64_V }, // 9512 |
| 30218 | { PseudoVSSEG2E64_V_M1_MASK, VSSEG2E64_V }, // 9513 |
| 30219 | { PseudoVSSEG2E64_V_M2, VSSEG2E64_V }, // 9514 |
| 30220 | { PseudoVSSEG2E64_V_M2_MASK, VSSEG2E64_V }, // 9515 |
| 30221 | { PseudoVSSEG2E64_V_M4, VSSEG2E64_V }, // 9516 |
| 30222 | { PseudoVSSEG2E64_V_M4_MASK, VSSEG2E64_V }, // 9517 |
| 30223 | { PseudoVSSEG2E8_V_M1, VSSEG2E8_V }, // 9518 |
| 30224 | { PseudoVSSEG2E8_V_M1_MASK, VSSEG2E8_V }, // 9519 |
| 30225 | { PseudoVSSEG2E8_V_M2, VSSEG2E8_V }, // 9520 |
| 30226 | { PseudoVSSEG2E8_V_M2_MASK, VSSEG2E8_V }, // 9521 |
| 30227 | { PseudoVSSEG2E8_V_M4, VSSEG2E8_V }, // 9522 |
| 30228 | { PseudoVSSEG2E8_V_M4_MASK, VSSEG2E8_V }, // 9523 |
| 30229 | { PseudoVSSEG2E8_V_MF2, VSSEG2E8_V }, // 9524 |
| 30230 | { PseudoVSSEG2E8_V_MF2_MASK, VSSEG2E8_V }, // 9525 |
| 30231 | { PseudoVSSEG2E8_V_MF4, VSSEG2E8_V }, // 9526 |
| 30232 | { PseudoVSSEG2E8_V_MF4_MASK, VSSEG2E8_V }, // 9527 |
| 30233 | { PseudoVSSEG2E8_V_MF8, VSSEG2E8_V }, // 9528 |
| 30234 | { PseudoVSSEG2E8_V_MF8_MASK, VSSEG2E8_V }, // 9529 |
| 30235 | { PseudoVSSEG3E16_V_M1, VSSEG3E16_V }, // 9530 |
| 30236 | { PseudoVSSEG3E16_V_M1_MASK, VSSEG3E16_V }, // 9531 |
| 30237 | { PseudoVSSEG3E16_V_M2, VSSEG3E16_V }, // 9532 |
| 30238 | { PseudoVSSEG3E16_V_M2_MASK, VSSEG3E16_V }, // 9533 |
| 30239 | { PseudoVSSEG3E16_V_MF2, VSSEG3E16_V }, // 9534 |
| 30240 | { PseudoVSSEG3E16_V_MF2_MASK, VSSEG3E16_V }, // 9535 |
| 30241 | { PseudoVSSEG3E16_V_MF4, VSSEG3E16_V }, // 9536 |
| 30242 | { PseudoVSSEG3E16_V_MF4_MASK, VSSEG3E16_V }, // 9537 |
| 30243 | { PseudoVSSEG3E32_V_M1, VSSEG3E32_V }, // 9538 |
| 30244 | { PseudoVSSEG3E32_V_M1_MASK, VSSEG3E32_V }, // 9539 |
| 30245 | { PseudoVSSEG3E32_V_M2, VSSEG3E32_V }, // 9540 |
| 30246 | { PseudoVSSEG3E32_V_M2_MASK, VSSEG3E32_V }, // 9541 |
| 30247 | { PseudoVSSEG3E32_V_MF2, VSSEG3E32_V }, // 9542 |
| 30248 | { PseudoVSSEG3E32_V_MF2_MASK, VSSEG3E32_V }, // 9543 |
| 30249 | { PseudoVSSEG3E64_V_M1, VSSEG3E64_V }, // 9544 |
| 30250 | { PseudoVSSEG3E64_V_M1_MASK, VSSEG3E64_V }, // 9545 |
| 30251 | { PseudoVSSEG3E64_V_M2, VSSEG3E64_V }, // 9546 |
| 30252 | { PseudoVSSEG3E64_V_M2_MASK, VSSEG3E64_V }, // 9547 |
| 30253 | { PseudoVSSEG3E8_V_M1, VSSEG3E8_V }, // 9548 |
| 30254 | { PseudoVSSEG3E8_V_M1_MASK, VSSEG3E8_V }, // 9549 |
| 30255 | { PseudoVSSEG3E8_V_M2, VSSEG3E8_V }, // 9550 |
| 30256 | { PseudoVSSEG3E8_V_M2_MASK, VSSEG3E8_V }, // 9551 |
| 30257 | { PseudoVSSEG3E8_V_MF2, VSSEG3E8_V }, // 9552 |
| 30258 | { PseudoVSSEG3E8_V_MF2_MASK, VSSEG3E8_V }, // 9553 |
| 30259 | { PseudoVSSEG3E8_V_MF4, VSSEG3E8_V }, // 9554 |
| 30260 | { PseudoVSSEG3E8_V_MF4_MASK, VSSEG3E8_V }, // 9555 |
| 30261 | { PseudoVSSEG3E8_V_MF8, VSSEG3E8_V }, // 9556 |
| 30262 | { PseudoVSSEG3E8_V_MF8_MASK, VSSEG3E8_V }, // 9557 |
| 30263 | { PseudoVSSEG4E16_V_M1, VSSEG4E16_V }, // 9558 |
| 30264 | { PseudoVSSEG4E16_V_M1_MASK, VSSEG4E16_V }, // 9559 |
| 30265 | { PseudoVSSEG4E16_V_M2, VSSEG4E16_V }, // 9560 |
| 30266 | { PseudoVSSEG4E16_V_M2_MASK, VSSEG4E16_V }, // 9561 |
| 30267 | { PseudoVSSEG4E16_V_MF2, VSSEG4E16_V }, // 9562 |
| 30268 | { PseudoVSSEG4E16_V_MF2_MASK, VSSEG4E16_V }, // 9563 |
| 30269 | { PseudoVSSEG4E16_V_MF4, VSSEG4E16_V }, // 9564 |
| 30270 | { PseudoVSSEG4E16_V_MF4_MASK, VSSEG4E16_V }, // 9565 |
| 30271 | { PseudoVSSEG4E32_V_M1, VSSEG4E32_V }, // 9566 |
| 30272 | { PseudoVSSEG4E32_V_M1_MASK, VSSEG4E32_V }, // 9567 |
| 30273 | { PseudoVSSEG4E32_V_M2, VSSEG4E32_V }, // 9568 |
| 30274 | { PseudoVSSEG4E32_V_M2_MASK, VSSEG4E32_V }, // 9569 |
| 30275 | { PseudoVSSEG4E32_V_MF2, VSSEG4E32_V }, // 9570 |
| 30276 | { PseudoVSSEG4E32_V_MF2_MASK, VSSEG4E32_V }, // 9571 |
| 30277 | { PseudoVSSEG4E64_V_M1, VSSEG4E64_V }, // 9572 |
| 30278 | { PseudoVSSEG4E64_V_M1_MASK, VSSEG4E64_V }, // 9573 |
| 30279 | { PseudoVSSEG4E64_V_M2, VSSEG4E64_V }, // 9574 |
| 30280 | { PseudoVSSEG4E64_V_M2_MASK, VSSEG4E64_V }, // 9575 |
| 30281 | { PseudoVSSEG4E8_V_M1, VSSEG4E8_V }, // 9576 |
| 30282 | { PseudoVSSEG4E8_V_M1_MASK, VSSEG4E8_V }, // 9577 |
| 30283 | { PseudoVSSEG4E8_V_M2, VSSEG4E8_V }, // 9578 |
| 30284 | { PseudoVSSEG4E8_V_M2_MASK, VSSEG4E8_V }, // 9579 |
| 30285 | { PseudoVSSEG4E8_V_MF2, VSSEG4E8_V }, // 9580 |
| 30286 | { PseudoVSSEG4E8_V_MF2_MASK, VSSEG4E8_V }, // 9581 |
| 30287 | { PseudoVSSEG4E8_V_MF4, VSSEG4E8_V }, // 9582 |
| 30288 | { PseudoVSSEG4E8_V_MF4_MASK, VSSEG4E8_V }, // 9583 |
| 30289 | { PseudoVSSEG4E8_V_MF8, VSSEG4E8_V }, // 9584 |
| 30290 | { PseudoVSSEG4E8_V_MF8_MASK, VSSEG4E8_V }, // 9585 |
| 30291 | { PseudoVSSEG5E16_V_M1, VSSEG5E16_V }, // 9586 |
| 30292 | { PseudoVSSEG5E16_V_M1_MASK, VSSEG5E16_V }, // 9587 |
| 30293 | { PseudoVSSEG5E16_V_MF2, VSSEG5E16_V }, // 9588 |
| 30294 | { PseudoVSSEG5E16_V_MF2_MASK, VSSEG5E16_V }, // 9589 |
| 30295 | { PseudoVSSEG5E16_V_MF4, VSSEG5E16_V }, // 9590 |
| 30296 | { PseudoVSSEG5E16_V_MF4_MASK, VSSEG5E16_V }, // 9591 |
| 30297 | { PseudoVSSEG5E32_V_M1, VSSEG5E32_V }, // 9592 |
| 30298 | { PseudoVSSEG5E32_V_M1_MASK, VSSEG5E32_V }, // 9593 |
| 30299 | { PseudoVSSEG5E32_V_MF2, VSSEG5E32_V }, // 9594 |
| 30300 | { PseudoVSSEG5E32_V_MF2_MASK, VSSEG5E32_V }, // 9595 |
| 30301 | { PseudoVSSEG5E64_V_M1, VSSEG5E64_V }, // 9596 |
| 30302 | { PseudoVSSEG5E64_V_M1_MASK, VSSEG5E64_V }, // 9597 |
| 30303 | { PseudoVSSEG5E8_V_M1, VSSEG5E8_V }, // 9598 |
| 30304 | { PseudoVSSEG5E8_V_M1_MASK, VSSEG5E8_V }, // 9599 |
| 30305 | { PseudoVSSEG5E8_V_MF2, VSSEG5E8_V }, // 9600 |
| 30306 | { PseudoVSSEG5E8_V_MF2_MASK, VSSEG5E8_V }, // 9601 |
| 30307 | { PseudoVSSEG5E8_V_MF4, VSSEG5E8_V }, // 9602 |
| 30308 | { PseudoVSSEG5E8_V_MF4_MASK, VSSEG5E8_V }, // 9603 |
| 30309 | { PseudoVSSEG5E8_V_MF8, VSSEG5E8_V }, // 9604 |
| 30310 | { PseudoVSSEG5E8_V_MF8_MASK, VSSEG5E8_V }, // 9605 |
| 30311 | { PseudoVSSEG6E16_V_M1, VSSEG6E16_V }, // 9606 |
| 30312 | { PseudoVSSEG6E16_V_M1_MASK, VSSEG6E16_V }, // 9607 |
| 30313 | { PseudoVSSEG6E16_V_MF2, VSSEG6E16_V }, // 9608 |
| 30314 | { PseudoVSSEG6E16_V_MF2_MASK, VSSEG6E16_V }, // 9609 |
| 30315 | { PseudoVSSEG6E16_V_MF4, VSSEG6E16_V }, // 9610 |
| 30316 | { PseudoVSSEG6E16_V_MF4_MASK, VSSEG6E16_V }, // 9611 |
| 30317 | { PseudoVSSEG6E32_V_M1, VSSEG6E32_V }, // 9612 |
| 30318 | { PseudoVSSEG6E32_V_M1_MASK, VSSEG6E32_V }, // 9613 |
| 30319 | { PseudoVSSEG6E32_V_MF2, VSSEG6E32_V }, // 9614 |
| 30320 | { PseudoVSSEG6E32_V_MF2_MASK, VSSEG6E32_V }, // 9615 |
| 30321 | { PseudoVSSEG6E64_V_M1, VSSEG6E64_V }, // 9616 |
| 30322 | { PseudoVSSEG6E64_V_M1_MASK, VSSEG6E64_V }, // 9617 |
| 30323 | { PseudoVSSEG6E8_V_M1, VSSEG6E8_V }, // 9618 |
| 30324 | { PseudoVSSEG6E8_V_M1_MASK, VSSEG6E8_V }, // 9619 |
| 30325 | { PseudoVSSEG6E8_V_MF2, VSSEG6E8_V }, // 9620 |
| 30326 | { PseudoVSSEG6E8_V_MF2_MASK, VSSEG6E8_V }, // 9621 |
| 30327 | { PseudoVSSEG6E8_V_MF4, VSSEG6E8_V }, // 9622 |
| 30328 | { PseudoVSSEG6E8_V_MF4_MASK, VSSEG6E8_V }, // 9623 |
| 30329 | { PseudoVSSEG6E8_V_MF8, VSSEG6E8_V }, // 9624 |
| 30330 | { PseudoVSSEG6E8_V_MF8_MASK, VSSEG6E8_V }, // 9625 |
| 30331 | { PseudoVSSEG7E16_V_M1, VSSEG7E16_V }, // 9626 |
| 30332 | { PseudoVSSEG7E16_V_M1_MASK, VSSEG7E16_V }, // 9627 |
| 30333 | { PseudoVSSEG7E16_V_MF2, VSSEG7E16_V }, // 9628 |
| 30334 | { PseudoVSSEG7E16_V_MF2_MASK, VSSEG7E16_V }, // 9629 |
| 30335 | { PseudoVSSEG7E16_V_MF4, VSSEG7E16_V }, // 9630 |
| 30336 | { PseudoVSSEG7E16_V_MF4_MASK, VSSEG7E16_V }, // 9631 |
| 30337 | { PseudoVSSEG7E32_V_M1, VSSEG7E32_V }, // 9632 |
| 30338 | { PseudoVSSEG7E32_V_M1_MASK, VSSEG7E32_V }, // 9633 |
| 30339 | { PseudoVSSEG7E32_V_MF2, VSSEG7E32_V }, // 9634 |
| 30340 | { PseudoVSSEG7E32_V_MF2_MASK, VSSEG7E32_V }, // 9635 |
| 30341 | { PseudoVSSEG7E64_V_M1, VSSEG7E64_V }, // 9636 |
| 30342 | { PseudoVSSEG7E64_V_M1_MASK, VSSEG7E64_V }, // 9637 |
| 30343 | { PseudoVSSEG7E8_V_M1, VSSEG7E8_V }, // 9638 |
| 30344 | { PseudoVSSEG7E8_V_M1_MASK, VSSEG7E8_V }, // 9639 |
| 30345 | { PseudoVSSEG7E8_V_MF2, VSSEG7E8_V }, // 9640 |
| 30346 | { PseudoVSSEG7E8_V_MF2_MASK, VSSEG7E8_V }, // 9641 |
| 30347 | { PseudoVSSEG7E8_V_MF4, VSSEG7E8_V }, // 9642 |
| 30348 | { PseudoVSSEG7E8_V_MF4_MASK, VSSEG7E8_V }, // 9643 |
| 30349 | { PseudoVSSEG7E8_V_MF8, VSSEG7E8_V }, // 9644 |
| 30350 | { PseudoVSSEG7E8_V_MF8_MASK, VSSEG7E8_V }, // 9645 |
| 30351 | { PseudoVSSEG8E16_V_M1, VSSEG8E16_V }, // 9646 |
| 30352 | { PseudoVSSEG8E16_V_M1_MASK, VSSEG8E16_V }, // 9647 |
| 30353 | { PseudoVSSEG8E16_V_MF2, VSSEG8E16_V }, // 9648 |
| 30354 | { PseudoVSSEG8E16_V_MF2_MASK, VSSEG8E16_V }, // 9649 |
| 30355 | { PseudoVSSEG8E16_V_MF4, VSSEG8E16_V }, // 9650 |
| 30356 | { PseudoVSSEG8E16_V_MF4_MASK, VSSEG8E16_V }, // 9651 |
| 30357 | { PseudoVSSEG8E32_V_M1, VSSEG8E32_V }, // 9652 |
| 30358 | { PseudoVSSEG8E32_V_M1_MASK, VSSEG8E32_V }, // 9653 |
| 30359 | { PseudoVSSEG8E32_V_MF2, VSSEG8E32_V }, // 9654 |
| 30360 | { PseudoVSSEG8E32_V_MF2_MASK, VSSEG8E32_V }, // 9655 |
| 30361 | { PseudoVSSEG8E64_V_M1, VSSEG8E64_V }, // 9656 |
| 30362 | { PseudoVSSEG8E64_V_M1_MASK, VSSEG8E64_V }, // 9657 |
| 30363 | { PseudoVSSEG8E8_V_M1, VSSEG8E8_V }, // 9658 |
| 30364 | { PseudoVSSEG8E8_V_M1_MASK, VSSEG8E8_V }, // 9659 |
| 30365 | { PseudoVSSEG8E8_V_MF2, VSSEG8E8_V }, // 9660 |
| 30366 | { PseudoVSSEG8E8_V_MF2_MASK, VSSEG8E8_V }, // 9661 |
| 30367 | { PseudoVSSEG8E8_V_MF4, VSSEG8E8_V }, // 9662 |
| 30368 | { PseudoVSSEG8E8_V_MF4_MASK, VSSEG8E8_V }, // 9663 |
| 30369 | { PseudoVSSEG8E8_V_MF8, VSSEG8E8_V }, // 9664 |
| 30370 | { PseudoVSSEG8E8_V_MF8_MASK, VSSEG8E8_V }, // 9665 |
| 30371 | { PseudoVSSRA_VI_M1, VSSRA_VI }, // 9666 |
| 30372 | { PseudoVSSRA_VI_M1_MASK, VSSRA_VI }, // 9667 |
| 30373 | { PseudoVSSRA_VI_M2, VSSRA_VI }, // 9668 |
| 30374 | { PseudoVSSRA_VI_M2_MASK, VSSRA_VI }, // 9669 |
| 30375 | { PseudoVSSRA_VI_M4, VSSRA_VI }, // 9670 |
| 30376 | { PseudoVSSRA_VI_M4_MASK, VSSRA_VI }, // 9671 |
| 30377 | { PseudoVSSRA_VI_M8, VSSRA_VI }, // 9672 |
| 30378 | { PseudoVSSRA_VI_M8_MASK, VSSRA_VI }, // 9673 |
| 30379 | { PseudoVSSRA_VI_MF2, VSSRA_VI }, // 9674 |
| 30380 | { PseudoVSSRA_VI_MF2_MASK, VSSRA_VI }, // 9675 |
| 30381 | { PseudoVSSRA_VI_MF4, VSSRA_VI }, // 9676 |
| 30382 | { PseudoVSSRA_VI_MF4_MASK, VSSRA_VI }, // 9677 |
| 30383 | { PseudoVSSRA_VI_MF8, VSSRA_VI }, // 9678 |
| 30384 | { PseudoVSSRA_VI_MF8_MASK, VSSRA_VI }, // 9679 |
| 30385 | { PseudoVSSRA_VV_M1, VSSRA_VV }, // 9680 |
| 30386 | { PseudoVSSRA_VV_M1_MASK, VSSRA_VV }, // 9681 |
| 30387 | { PseudoVSSRA_VV_M2, VSSRA_VV }, // 9682 |
| 30388 | { PseudoVSSRA_VV_M2_MASK, VSSRA_VV }, // 9683 |
| 30389 | { PseudoVSSRA_VV_M4, VSSRA_VV }, // 9684 |
| 30390 | { PseudoVSSRA_VV_M4_MASK, VSSRA_VV }, // 9685 |
| 30391 | { PseudoVSSRA_VV_M8, VSSRA_VV }, // 9686 |
| 30392 | { PseudoVSSRA_VV_M8_MASK, VSSRA_VV }, // 9687 |
| 30393 | { PseudoVSSRA_VV_MF2, VSSRA_VV }, // 9688 |
| 30394 | { PseudoVSSRA_VV_MF2_MASK, VSSRA_VV }, // 9689 |
| 30395 | { PseudoVSSRA_VV_MF4, VSSRA_VV }, // 9690 |
| 30396 | { PseudoVSSRA_VV_MF4_MASK, VSSRA_VV }, // 9691 |
| 30397 | { PseudoVSSRA_VV_MF8, VSSRA_VV }, // 9692 |
| 30398 | { PseudoVSSRA_VV_MF8_MASK, VSSRA_VV }, // 9693 |
| 30399 | { PseudoVSSRA_VX_M1, VSSRA_VX }, // 9694 |
| 30400 | { PseudoVSSRA_VX_M1_MASK, VSSRA_VX }, // 9695 |
| 30401 | { PseudoVSSRA_VX_M2, VSSRA_VX }, // 9696 |
| 30402 | { PseudoVSSRA_VX_M2_MASK, VSSRA_VX }, // 9697 |
| 30403 | { PseudoVSSRA_VX_M4, VSSRA_VX }, // 9698 |
| 30404 | { PseudoVSSRA_VX_M4_MASK, VSSRA_VX }, // 9699 |
| 30405 | { PseudoVSSRA_VX_M8, VSSRA_VX }, // 9700 |
| 30406 | { PseudoVSSRA_VX_M8_MASK, VSSRA_VX }, // 9701 |
| 30407 | { PseudoVSSRA_VX_MF2, VSSRA_VX }, // 9702 |
| 30408 | { PseudoVSSRA_VX_MF2_MASK, VSSRA_VX }, // 9703 |
| 30409 | { PseudoVSSRA_VX_MF4, VSSRA_VX }, // 9704 |
| 30410 | { PseudoVSSRA_VX_MF4_MASK, VSSRA_VX }, // 9705 |
| 30411 | { PseudoVSSRA_VX_MF8, VSSRA_VX }, // 9706 |
| 30412 | { PseudoVSSRA_VX_MF8_MASK, VSSRA_VX }, // 9707 |
| 30413 | { PseudoVSSRL_VI_M1, VSSRL_VI }, // 9708 |
| 30414 | { PseudoVSSRL_VI_M1_MASK, VSSRL_VI }, // 9709 |
| 30415 | { PseudoVSSRL_VI_M2, VSSRL_VI }, // 9710 |
| 30416 | { PseudoVSSRL_VI_M2_MASK, VSSRL_VI }, // 9711 |
| 30417 | { PseudoVSSRL_VI_M4, VSSRL_VI }, // 9712 |
| 30418 | { PseudoVSSRL_VI_M4_MASK, VSSRL_VI }, // 9713 |
| 30419 | { PseudoVSSRL_VI_M8, VSSRL_VI }, // 9714 |
| 30420 | { PseudoVSSRL_VI_M8_MASK, VSSRL_VI }, // 9715 |
| 30421 | { PseudoVSSRL_VI_MF2, VSSRL_VI }, // 9716 |
| 30422 | { PseudoVSSRL_VI_MF2_MASK, VSSRL_VI }, // 9717 |
| 30423 | { PseudoVSSRL_VI_MF4, VSSRL_VI }, // 9718 |
| 30424 | { PseudoVSSRL_VI_MF4_MASK, VSSRL_VI }, // 9719 |
| 30425 | { PseudoVSSRL_VI_MF8, VSSRL_VI }, // 9720 |
| 30426 | { PseudoVSSRL_VI_MF8_MASK, VSSRL_VI }, // 9721 |
| 30427 | { PseudoVSSRL_VV_M1, VSSRL_VV }, // 9722 |
| 30428 | { PseudoVSSRL_VV_M1_MASK, VSSRL_VV }, // 9723 |
| 30429 | { PseudoVSSRL_VV_M2, VSSRL_VV }, // 9724 |
| 30430 | { PseudoVSSRL_VV_M2_MASK, VSSRL_VV }, // 9725 |
| 30431 | { PseudoVSSRL_VV_M4, VSSRL_VV }, // 9726 |
| 30432 | { PseudoVSSRL_VV_M4_MASK, VSSRL_VV }, // 9727 |
| 30433 | { PseudoVSSRL_VV_M8, VSSRL_VV }, // 9728 |
| 30434 | { PseudoVSSRL_VV_M8_MASK, VSSRL_VV }, // 9729 |
| 30435 | { PseudoVSSRL_VV_MF2, VSSRL_VV }, // 9730 |
| 30436 | { PseudoVSSRL_VV_MF2_MASK, VSSRL_VV }, // 9731 |
| 30437 | { PseudoVSSRL_VV_MF4, VSSRL_VV }, // 9732 |
| 30438 | { PseudoVSSRL_VV_MF4_MASK, VSSRL_VV }, // 9733 |
| 30439 | { PseudoVSSRL_VV_MF8, VSSRL_VV }, // 9734 |
| 30440 | { PseudoVSSRL_VV_MF8_MASK, VSSRL_VV }, // 9735 |
| 30441 | { PseudoVSSRL_VX_M1, VSSRL_VX }, // 9736 |
| 30442 | { PseudoVSSRL_VX_M1_MASK, VSSRL_VX }, // 9737 |
| 30443 | { PseudoVSSRL_VX_M2, VSSRL_VX }, // 9738 |
| 30444 | { PseudoVSSRL_VX_M2_MASK, VSSRL_VX }, // 9739 |
| 30445 | { PseudoVSSRL_VX_M4, VSSRL_VX }, // 9740 |
| 30446 | { PseudoVSSRL_VX_M4_MASK, VSSRL_VX }, // 9741 |
| 30447 | { PseudoVSSRL_VX_M8, VSSRL_VX }, // 9742 |
| 30448 | { PseudoVSSRL_VX_M8_MASK, VSSRL_VX }, // 9743 |
| 30449 | { PseudoVSSRL_VX_MF2, VSSRL_VX }, // 9744 |
| 30450 | { PseudoVSSRL_VX_MF2_MASK, VSSRL_VX }, // 9745 |
| 30451 | { PseudoVSSRL_VX_MF4, VSSRL_VX }, // 9746 |
| 30452 | { PseudoVSSRL_VX_MF4_MASK, VSSRL_VX }, // 9747 |
| 30453 | { PseudoVSSRL_VX_MF8, VSSRL_VX }, // 9748 |
| 30454 | { PseudoVSSRL_VX_MF8_MASK, VSSRL_VX }, // 9749 |
| 30455 | { PseudoVSSSEG2E16_V_M1, VSSSEG2E16_V }, // 9750 |
| 30456 | { PseudoVSSSEG2E16_V_M1_MASK, VSSSEG2E16_V }, // 9751 |
| 30457 | { PseudoVSSSEG2E16_V_M2, VSSSEG2E16_V }, // 9752 |
| 30458 | { PseudoVSSSEG2E16_V_M2_MASK, VSSSEG2E16_V }, // 9753 |
| 30459 | { PseudoVSSSEG2E16_V_M4, VSSSEG2E16_V }, // 9754 |
| 30460 | { PseudoVSSSEG2E16_V_M4_MASK, VSSSEG2E16_V }, // 9755 |
| 30461 | { PseudoVSSSEG2E16_V_MF2, VSSSEG2E16_V }, // 9756 |
| 30462 | { PseudoVSSSEG2E16_V_MF2_MASK, VSSSEG2E16_V }, // 9757 |
| 30463 | { PseudoVSSSEG2E16_V_MF4, VSSSEG2E16_V }, // 9758 |
| 30464 | { PseudoVSSSEG2E16_V_MF4_MASK, VSSSEG2E16_V }, // 9759 |
| 30465 | { PseudoVSSSEG2E32_V_M1, VSSSEG2E32_V }, // 9760 |
| 30466 | { PseudoVSSSEG2E32_V_M1_MASK, VSSSEG2E32_V }, // 9761 |
| 30467 | { PseudoVSSSEG2E32_V_M2, VSSSEG2E32_V }, // 9762 |
| 30468 | { PseudoVSSSEG2E32_V_M2_MASK, VSSSEG2E32_V }, // 9763 |
| 30469 | { PseudoVSSSEG2E32_V_M4, VSSSEG2E32_V }, // 9764 |
| 30470 | { PseudoVSSSEG2E32_V_M4_MASK, VSSSEG2E32_V }, // 9765 |
| 30471 | { PseudoVSSSEG2E32_V_MF2, VSSSEG2E32_V }, // 9766 |
| 30472 | { PseudoVSSSEG2E32_V_MF2_MASK, VSSSEG2E32_V }, // 9767 |
| 30473 | { PseudoVSSSEG2E64_V_M1, VSSSEG2E64_V }, // 9768 |
| 30474 | { PseudoVSSSEG2E64_V_M1_MASK, VSSSEG2E64_V }, // 9769 |
| 30475 | { PseudoVSSSEG2E64_V_M2, VSSSEG2E64_V }, // 9770 |
| 30476 | { PseudoVSSSEG2E64_V_M2_MASK, VSSSEG2E64_V }, // 9771 |
| 30477 | { PseudoVSSSEG2E64_V_M4, VSSSEG2E64_V }, // 9772 |
| 30478 | { PseudoVSSSEG2E64_V_M4_MASK, VSSSEG2E64_V }, // 9773 |
| 30479 | { PseudoVSSSEG2E8_V_M1, VSSSEG2E8_V }, // 9774 |
| 30480 | { PseudoVSSSEG2E8_V_M1_MASK, VSSSEG2E8_V }, // 9775 |
| 30481 | { PseudoVSSSEG2E8_V_M2, VSSSEG2E8_V }, // 9776 |
| 30482 | { PseudoVSSSEG2E8_V_M2_MASK, VSSSEG2E8_V }, // 9777 |
| 30483 | { PseudoVSSSEG2E8_V_M4, VSSSEG2E8_V }, // 9778 |
| 30484 | { PseudoVSSSEG2E8_V_M4_MASK, VSSSEG2E8_V }, // 9779 |
| 30485 | { PseudoVSSSEG2E8_V_MF2, VSSSEG2E8_V }, // 9780 |
| 30486 | { PseudoVSSSEG2E8_V_MF2_MASK, VSSSEG2E8_V }, // 9781 |
| 30487 | { PseudoVSSSEG2E8_V_MF4, VSSSEG2E8_V }, // 9782 |
| 30488 | { PseudoVSSSEG2E8_V_MF4_MASK, VSSSEG2E8_V }, // 9783 |
| 30489 | { PseudoVSSSEG2E8_V_MF8, VSSSEG2E8_V }, // 9784 |
| 30490 | { PseudoVSSSEG2E8_V_MF8_MASK, VSSSEG2E8_V }, // 9785 |
| 30491 | { PseudoVSSSEG3E16_V_M1, VSSSEG3E16_V }, // 9786 |
| 30492 | { PseudoVSSSEG3E16_V_M1_MASK, VSSSEG3E16_V }, // 9787 |
| 30493 | { PseudoVSSSEG3E16_V_M2, VSSSEG3E16_V }, // 9788 |
| 30494 | { PseudoVSSSEG3E16_V_M2_MASK, VSSSEG3E16_V }, // 9789 |
| 30495 | { PseudoVSSSEG3E16_V_MF2, VSSSEG3E16_V }, // 9790 |
| 30496 | { PseudoVSSSEG3E16_V_MF2_MASK, VSSSEG3E16_V }, // 9791 |
| 30497 | { PseudoVSSSEG3E16_V_MF4, VSSSEG3E16_V }, // 9792 |
| 30498 | { PseudoVSSSEG3E16_V_MF4_MASK, VSSSEG3E16_V }, // 9793 |
| 30499 | { PseudoVSSSEG3E32_V_M1, VSSSEG3E32_V }, // 9794 |
| 30500 | { PseudoVSSSEG3E32_V_M1_MASK, VSSSEG3E32_V }, // 9795 |
| 30501 | { PseudoVSSSEG3E32_V_M2, VSSSEG3E32_V }, // 9796 |
| 30502 | { PseudoVSSSEG3E32_V_M2_MASK, VSSSEG3E32_V }, // 9797 |
| 30503 | { PseudoVSSSEG3E32_V_MF2, VSSSEG3E32_V }, // 9798 |
| 30504 | { PseudoVSSSEG3E32_V_MF2_MASK, VSSSEG3E32_V }, // 9799 |
| 30505 | { PseudoVSSSEG3E64_V_M1, VSSSEG3E64_V }, // 9800 |
| 30506 | { PseudoVSSSEG3E64_V_M1_MASK, VSSSEG3E64_V }, // 9801 |
| 30507 | { PseudoVSSSEG3E64_V_M2, VSSSEG3E64_V }, // 9802 |
| 30508 | { PseudoVSSSEG3E64_V_M2_MASK, VSSSEG3E64_V }, // 9803 |
| 30509 | { PseudoVSSSEG3E8_V_M1, VSSSEG3E8_V }, // 9804 |
| 30510 | { PseudoVSSSEG3E8_V_M1_MASK, VSSSEG3E8_V }, // 9805 |
| 30511 | { PseudoVSSSEG3E8_V_M2, VSSSEG3E8_V }, // 9806 |
| 30512 | { PseudoVSSSEG3E8_V_M2_MASK, VSSSEG3E8_V }, // 9807 |
| 30513 | { PseudoVSSSEG3E8_V_MF2, VSSSEG3E8_V }, // 9808 |
| 30514 | { PseudoVSSSEG3E8_V_MF2_MASK, VSSSEG3E8_V }, // 9809 |
| 30515 | { PseudoVSSSEG3E8_V_MF4, VSSSEG3E8_V }, // 9810 |
| 30516 | { PseudoVSSSEG3E8_V_MF4_MASK, VSSSEG3E8_V }, // 9811 |
| 30517 | { PseudoVSSSEG3E8_V_MF8, VSSSEG3E8_V }, // 9812 |
| 30518 | { PseudoVSSSEG3E8_V_MF8_MASK, VSSSEG3E8_V }, // 9813 |
| 30519 | { PseudoVSSSEG4E16_V_M1, VSSSEG4E16_V }, // 9814 |
| 30520 | { PseudoVSSSEG4E16_V_M1_MASK, VSSSEG4E16_V }, // 9815 |
| 30521 | { PseudoVSSSEG4E16_V_M2, VSSSEG4E16_V }, // 9816 |
| 30522 | { PseudoVSSSEG4E16_V_M2_MASK, VSSSEG4E16_V }, // 9817 |
| 30523 | { PseudoVSSSEG4E16_V_MF2, VSSSEG4E16_V }, // 9818 |
| 30524 | { PseudoVSSSEG4E16_V_MF2_MASK, VSSSEG4E16_V }, // 9819 |
| 30525 | { PseudoVSSSEG4E16_V_MF4, VSSSEG4E16_V }, // 9820 |
| 30526 | { PseudoVSSSEG4E16_V_MF4_MASK, VSSSEG4E16_V }, // 9821 |
| 30527 | { PseudoVSSSEG4E32_V_M1, VSSSEG4E32_V }, // 9822 |
| 30528 | { PseudoVSSSEG4E32_V_M1_MASK, VSSSEG4E32_V }, // 9823 |
| 30529 | { PseudoVSSSEG4E32_V_M2, VSSSEG4E32_V }, // 9824 |
| 30530 | { PseudoVSSSEG4E32_V_M2_MASK, VSSSEG4E32_V }, // 9825 |
| 30531 | { PseudoVSSSEG4E32_V_MF2, VSSSEG4E32_V }, // 9826 |
| 30532 | { PseudoVSSSEG4E32_V_MF2_MASK, VSSSEG4E32_V }, // 9827 |
| 30533 | { PseudoVSSSEG4E64_V_M1, VSSSEG4E64_V }, // 9828 |
| 30534 | { PseudoVSSSEG4E64_V_M1_MASK, VSSSEG4E64_V }, // 9829 |
| 30535 | { PseudoVSSSEG4E64_V_M2, VSSSEG4E64_V }, // 9830 |
| 30536 | { PseudoVSSSEG4E64_V_M2_MASK, VSSSEG4E64_V }, // 9831 |
| 30537 | { PseudoVSSSEG4E8_V_M1, VSSSEG4E8_V }, // 9832 |
| 30538 | { PseudoVSSSEG4E8_V_M1_MASK, VSSSEG4E8_V }, // 9833 |
| 30539 | { PseudoVSSSEG4E8_V_M2, VSSSEG4E8_V }, // 9834 |
| 30540 | { PseudoVSSSEG4E8_V_M2_MASK, VSSSEG4E8_V }, // 9835 |
| 30541 | { PseudoVSSSEG4E8_V_MF2, VSSSEG4E8_V }, // 9836 |
| 30542 | { PseudoVSSSEG4E8_V_MF2_MASK, VSSSEG4E8_V }, // 9837 |
| 30543 | { PseudoVSSSEG4E8_V_MF4, VSSSEG4E8_V }, // 9838 |
| 30544 | { PseudoVSSSEG4E8_V_MF4_MASK, VSSSEG4E8_V }, // 9839 |
| 30545 | { PseudoVSSSEG4E8_V_MF8, VSSSEG4E8_V }, // 9840 |
| 30546 | { PseudoVSSSEG4E8_V_MF8_MASK, VSSSEG4E8_V }, // 9841 |
| 30547 | { PseudoVSSSEG5E16_V_M1, VSSSEG5E16_V }, // 9842 |
| 30548 | { PseudoVSSSEG5E16_V_M1_MASK, VSSSEG5E16_V }, // 9843 |
| 30549 | { PseudoVSSSEG5E16_V_MF2, VSSSEG5E16_V }, // 9844 |
| 30550 | { PseudoVSSSEG5E16_V_MF2_MASK, VSSSEG5E16_V }, // 9845 |
| 30551 | { PseudoVSSSEG5E16_V_MF4, VSSSEG5E16_V }, // 9846 |
| 30552 | { PseudoVSSSEG5E16_V_MF4_MASK, VSSSEG5E16_V }, // 9847 |
| 30553 | { PseudoVSSSEG5E32_V_M1, VSSSEG5E32_V }, // 9848 |
| 30554 | { PseudoVSSSEG5E32_V_M1_MASK, VSSSEG5E32_V }, // 9849 |
| 30555 | { PseudoVSSSEG5E32_V_MF2, VSSSEG5E32_V }, // 9850 |
| 30556 | { PseudoVSSSEG5E32_V_MF2_MASK, VSSSEG5E32_V }, // 9851 |
| 30557 | { PseudoVSSSEG5E64_V_M1, VSSSEG5E64_V }, // 9852 |
| 30558 | { PseudoVSSSEG5E64_V_M1_MASK, VSSSEG5E64_V }, // 9853 |
| 30559 | { PseudoVSSSEG5E8_V_M1, VSSSEG5E8_V }, // 9854 |
| 30560 | { PseudoVSSSEG5E8_V_M1_MASK, VSSSEG5E8_V }, // 9855 |
| 30561 | { PseudoVSSSEG5E8_V_MF2, VSSSEG5E8_V }, // 9856 |
| 30562 | { PseudoVSSSEG5E8_V_MF2_MASK, VSSSEG5E8_V }, // 9857 |
| 30563 | { PseudoVSSSEG5E8_V_MF4, VSSSEG5E8_V }, // 9858 |
| 30564 | { PseudoVSSSEG5E8_V_MF4_MASK, VSSSEG5E8_V }, // 9859 |
| 30565 | { PseudoVSSSEG5E8_V_MF8, VSSSEG5E8_V }, // 9860 |
| 30566 | { PseudoVSSSEG5E8_V_MF8_MASK, VSSSEG5E8_V }, // 9861 |
| 30567 | { PseudoVSSSEG6E16_V_M1, VSSSEG6E16_V }, // 9862 |
| 30568 | { PseudoVSSSEG6E16_V_M1_MASK, VSSSEG6E16_V }, // 9863 |
| 30569 | { PseudoVSSSEG6E16_V_MF2, VSSSEG6E16_V }, // 9864 |
| 30570 | { PseudoVSSSEG6E16_V_MF2_MASK, VSSSEG6E16_V }, // 9865 |
| 30571 | { PseudoVSSSEG6E16_V_MF4, VSSSEG6E16_V }, // 9866 |
| 30572 | { PseudoVSSSEG6E16_V_MF4_MASK, VSSSEG6E16_V }, // 9867 |
| 30573 | { PseudoVSSSEG6E32_V_M1, VSSSEG6E32_V }, // 9868 |
| 30574 | { PseudoVSSSEG6E32_V_M1_MASK, VSSSEG6E32_V }, // 9869 |
| 30575 | { PseudoVSSSEG6E32_V_MF2, VSSSEG6E32_V }, // 9870 |
| 30576 | { PseudoVSSSEG6E32_V_MF2_MASK, VSSSEG6E32_V }, // 9871 |
| 30577 | { PseudoVSSSEG6E64_V_M1, VSSSEG6E64_V }, // 9872 |
| 30578 | { PseudoVSSSEG6E64_V_M1_MASK, VSSSEG6E64_V }, // 9873 |
| 30579 | { PseudoVSSSEG6E8_V_M1, VSSSEG6E8_V }, // 9874 |
| 30580 | { PseudoVSSSEG6E8_V_M1_MASK, VSSSEG6E8_V }, // 9875 |
| 30581 | { PseudoVSSSEG6E8_V_MF2, VSSSEG6E8_V }, // 9876 |
| 30582 | { PseudoVSSSEG6E8_V_MF2_MASK, VSSSEG6E8_V }, // 9877 |
| 30583 | { PseudoVSSSEG6E8_V_MF4, VSSSEG6E8_V }, // 9878 |
| 30584 | { PseudoVSSSEG6E8_V_MF4_MASK, VSSSEG6E8_V }, // 9879 |
| 30585 | { PseudoVSSSEG6E8_V_MF8, VSSSEG6E8_V }, // 9880 |
| 30586 | { PseudoVSSSEG6E8_V_MF8_MASK, VSSSEG6E8_V }, // 9881 |
| 30587 | { PseudoVSSSEG7E16_V_M1, VSSSEG7E16_V }, // 9882 |
| 30588 | { PseudoVSSSEG7E16_V_M1_MASK, VSSSEG7E16_V }, // 9883 |
| 30589 | { PseudoVSSSEG7E16_V_MF2, VSSSEG7E16_V }, // 9884 |
| 30590 | { PseudoVSSSEG7E16_V_MF2_MASK, VSSSEG7E16_V }, // 9885 |
| 30591 | { PseudoVSSSEG7E16_V_MF4, VSSSEG7E16_V }, // 9886 |
| 30592 | { PseudoVSSSEG7E16_V_MF4_MASK, VSSSEG7E16_V }, // 9887 |
| 30593 | { PseudoVSSSEG7E32_V_M1, VSSSEG7E32_V }, // 9888 |
| 30594 | { PseudoVSSSEG7E32_V_M1_MASK, VSSSEG7E32_V }, // 9889 |
| 30595 | { PseudoVSSSEG7E32_V_MF2, VSSSEG7E32_V }, // 9890 |
| 30596 | { PseudoVSSSEG7E32_V_MF2_MASK, VSSSEG7E32_V }, // 9891 |
| 30597 | { PseudoVSSSEG7E64_V_M1, VSSSEG7E64_V }, // 9892 |
| 30598 | { PseudoVSSSEG7E64_V_M1_MASK, VSSSEG7E64_V }, // 9893 |
| 30599 | { PseudoVSSSEG7E8_V_M1, VSSSEG7E8_V }, // 9894 |
| 30600 | { PseudoVSSSEG7E8_V_M1_MASK, VSSSEG7E8_V }, // 9895 |
| 30601 | { PseudoVSSSEG7E8_V_MF2, VSSSEG7E8_V }, // 9896 |
| 30602 | { PseudoVSSSEG7E8_V_MF2_MASK, VSSSEG7E8_V }, // 9897 |
| 30603 | { PseudoVSSSEG7E8_V_MF4, VSSSEG7E8_V }, // 9898 |
| 30604 | { PseudoVSSSEG7E8_V_MF4_MASK, VSSSEG7E8_V }, // 9899 |
| 30605 | { PseudoVSSSEG7E8_V_MF8, VSSSEG7E8_V }, // 9900 |
| 30606 | { PseudoVSSSEG7E8_V_MF8_MASK, VSSSEG7E8_V }, // 9901 |
| 30607 | { PseudoVSSSEG8E16_V_M1, VSSSEG8E16_V }, // 9902 |
| 30608 | { PseudoVSSSEG8E16_V_M1_MASK, VSSSEG8E16_V }, // 9903 |
| 30609 | { PseudoVSSSEG8E16_V_MF2, VSSSEG8E16_V }, // 9904 |
| 30610 | { PseudoVSSSEG8E16_V_MF2_MASK, VSSSEG8E16_V }, // 9905 |
| 30611 | { PseudoVSSSEG8E16_V_MF4, VSSSEG8E16_V }, // 9906 |
| 30612 | { PseudoVSSSEG8E16_V_MF4_MASK, VSSSEG8E16_V }, // 9907 |
| 30613 | { PseudoVSSSEG8E32_V_M1, VSSSEG8E32_V }, // 9908 |
| 30614 | { PseudoVSSSEG8E32_V_M1_MASK, VSSSEG8E32_V }, // 9909 |
| 30615 | { PseudoVSSSEG8E32_V_MF2, VSSSEG8E32_V }, // 9910 |
| 30616 | { PseudoVSSSEG8E32_V_MF2_MASK, VSSSEG8E32_V }, // 9911 |
| 30617 | { PseudoVSSSEG8E64_V_M1, VSSSEG8E64_V }, // 9912 |
| 30618 | { PseudoVSSSEG8E64_V_M1_MASK, VSSSEG8E64_V }, // 9913 |
| 30619 | { PseudoVSSSEG8E8_V_M1, VSSSEG8E8_V }, // 9914 |
| 30620 | { PseudoVSSSEG8E8_V_M1_MASK, VSSSEG8E8_V }, // 9915 |
| 30621 | { PseudoVSSSEG8E8_V_MF2, VSSSEG8E8_V }, // 9916 |
| 30622 | { PseudoVSSSEG8E8_V_MF2_MASK, VSSSEG8E8_V }, // 9917 |
| 30623 | { PseudoVSSSEG8E8_V_MF4, VSSSEG8E8_V }, // 9918 |
| 30624 | { PseudoVSSSEG8E8_V_MF4_MASK, VSSSEG8E8_V }, // 9919 |
| 30625 | { PseudoVSSSEG8E8_V_MF8, VSSSEG8E8_V }, // 9920 |
| 30626 | { PseudoVSSSEG8E8_V_MF8_MASK, VSSSEG8E8_V }, // 9921 |
| 30627 | { PseudoVSSUBU_VV_M1, VSSUBU_VV }, // 9922 |
| 30628 | { PseudoVSSUBU_VV_M1_MASK, VSSUBU_VV }, // 9923 |
| 30629 | { PseudoVSSUBU_VV_M2, VSSUBU_VV }, // 9924 |
| 30630 | { PseudoVSSUBU_VV_M2_MASK, VSSUBU_VV }, // 9925 |
| 30631 | { PseudoVSSUBU_VV_M4, VSSUBU_VV }, // 9926 |
| 30632 | { PseudoVSSUBU_VV_M4_MASK, VSSUBU_VV }, // 9927 |
| 30633 | { PseudoVSSUBU_VV_M8, VSSUBU_VV }, // 9928 |
| 30634 | { PseudoVSSUBU_VV_M8_MASK, VSSUBU_VV }, // 9929 |
| 30635 | { PseudoVSSUBU_VV_MF2, VSSUBU_VV }, // 9930 |
| 30636 | { PseudoVSSUBU_VV_MF2_MASK, VSSUBU_VV }, // 9931 |
| 30637 | { PseudoVSSUBU_VV_MF4, VSSUBU_VV }, // 9932 |
| 30638 | { PseudoVSSUBU_VV_MF4_MASK, VSSUBU_VV }, // 9933 |
| 30639 | { PseudoVSSUBU_VV_MF8, VSSUBU_VV }, // 9934 |
| 30640 | { PseudoVSSUBU_VV_MF8_MASK, VSSUBU_VV }, // 9935 |
| 30641 | { PseudoVSSUBU_VX_M1, VSSUBU_VX }, // 9936 |
| 30642 | { PseudoVSSUBU_VX_M1_MASK, VSSUBU_VX }, // 9937 |
| 30643 | { PseudoVSSUBU_VX_M2, VSSUBU_VX }, // 9938 |
| 30644 | { PseudoVSSUBU_VX_M2_MASK, VSSUBU_VX }, // 9939 |
| 30645 | { PseudoVSSUBU_VX_M4, VSSUBU_VX }, // 9940 |
| 30646 | { PseudoVSSUBU_VX_M4_MASK, VSSUBU_VX }, // 9941 |
| 30647 | { PseudoVSSUBU_VX_M8, VSSUBU_VX }, // 9942 |
| 30648 | { PseudoVSSUBU_VX_M8_MASK, VSSUBU_VX }, // 9943 |
| 30649 | { PseudoVSSUBU_VX_MF2, VSSUBU_VX }, // 9944 |
| 30650 | { PseudoVSSUBU_VX_MF2_MASK, VSSUBU_VX }, // 9945 |
| 30651 | { PseudoVSSUBU_VX_MF4, VSSUBU_VX }, // 9946 |
| 30652 | { PseudoVSSUBU_VX_MF4_MASK, VSSUBU_VX }, // 9947 |
| 30653 | { PseudoVSSUBU_VX_MF8, VSSUBU_VX }, // 9948 |
| 30654 | { PseudoVSSUBU_VX_MF8_MASK, VSSUBU_VX }, // 9949 |
| 30655 | { PseudoVSSUB_VV_M1, VSSUB_VV }, // 9950 |
| 30656 | { PseudoVSSUB_VV_M1_MASK, VSSUB_VV }, // 9951 |
| 30657 | { PseudoVSSUB_VV_M2, VSSUB_VV }, // 9952 |
| 30658 | { PseudoVSSUB_VV_M2_MASK, VSSUB_VV }, // 9953 |
| 30659 | { PseudoVSSUB_VV_M4, VSSUB_VV }, // 9954 |
| 30660 | { PseudoVSSUB_VV_M4_MASK, VSSUB_VV }, // 9955 |
| 30661 | { PseudoVSSUB_VV_M8, VSSUB_VV }, // 9956 |
| 30662 | { PseudoVSSUB_VV_M8_MASK, VSSUB_VV }, // 9957 |
| 30663 | { PseudoVSSUB_VV_MF2, VSSUB_VV }, // 9958 |
| 30664 | { PseudoVSSUB_VV_MF2_MASK, VSSUB_VV }, // 9959 |
| 30665 | { PseudoVSSUB_VV_MF4, VSSUB_VV }, // 9960 |
| 30666 | { PseudoVSSUB_VV_MF4_MASK, VSSUB_VV }, // 9961 |
| 30667 | { PseudoVSSUB_VV_MF8, VSSUB_VV }, // 9962 |
| 30668 | { PseudoVSSUB_VV_MF8_MASK, VSSUB_VV }, // 9963 |
| 30669 | { PseudoVSSUB_VX_M1, VSSUB_VX }, // 9964 |
| 30670 | { PseudoVSSUB_VX_M1_MASK, VSSUB_VX }, // 9965 |
| 30671 | { PseudoVSSUB_VX_M2, VSSUB_VX }, // 9966 |
| 30672 | { PseudoVSSUB_VX_M2_MASK, VSSUB_VX }, // 9967 |
| 30673 | { PseudoVSSUB_VX_M4, VSSUB_VX }, // 9968 |
| 30674 | { PseudoVSSUB_VX_M4_MASK, VSSUB_VX }, // 9969 |
| 30675 | { PseudoVSSUB_VX_M8, VSSUB_VX }, // 9970 |
| 30676 | { PseudoVSSUB_VX_M8_MASK, VSSUB_VX }, // 9971 |
| 30677 | { PseudoVSSUB_VX_MF2, VSSUB_VX }, // 9972 |
| 30678 | { PseudoVSSUB_VX_MF2_MASK, VSSUB_VX }, // 9973 |
| 30679 | { PseudoVSSUB_VX_MF4, VSSUB_VX }, // 9974 |
| 30680 | { PseudoVSSUB_VX_MF4_MASK, VSSUB_VX }, // 9975 |
| 30681 | { PseudoVSSUB_VX_MF8, VSSUB_VX }, // 9976 |
| 30682 | { PseudoVSSUB_VX_MF8_MASK, VSSUB_VX }, // 9977 |
| 30683 | { PseudoVSUB_VV_M1, VSUB_VV }, // 9978 |
| 30684 | { PseudoVSUB_VV_M1_MASK, VSUB_VV }, // 9979 |
| 30685 | { PseudoVSUB_VV_M2, VSUB_VV }, // 9980 |
| 30686 | { PseudoVSUB_VV_M2_MASK, VSUB_VV }, // 9981 |
| 30687 | { PseudoVSUB_VV_M4, VSUB_VV }, // 9982 |
| 30688 | { PseudoVSUB_VV_M4_MASK, VSUB_VV }, // 9983 |
| 30689 | { PseudoVSUB_VV_M8, VSUB_VV }, // 9984 |
| 30690 | { PseudoVSUB_VV_M8_MASK, VSUB_VV }, // 9985 |
| 30691 | { PseudoVSUB_VV_MF2, VSUB_VV }, // 9986 |
| 30692 | { PseudoVSUB_VV_MF2_MASK, VSUB_VV }, // 9987 |
| 30693 | { PseudoVSUB_VV_MF4, VSUB_VV }, // 9988 |
| 30694 | { PseudoVSUB_VV_MF4_MASK, VSUB_VV }, // 9989 |
| 30695 | { PseudoVSUB_VV_MF8, VSUB_VV }, // 9990 |
| 30696 | { PseudoVSUB_VV_MF8_MASK, VSUB_VV }, // 9991 |
| 30697 | { PseudoVSUB_VX_M1, VSUB_VX }, // 9992 |
| 30698 | { PseudoVSUB_VX_M1_MASK, VSUB_VX }, // 9993 |
| 30699 | { PseudoVSUB_VX_M2, VSUB_VX }, // 9994 |
| 30700 | { PseudoVSUB_VX_M2_MASK, VSUB_VX }, // 9995 |
| 30701 | { PseudoVSUB_VX_M4, VSUB_VX }, // 9996 |
| 30702 | { PseudoVSUB_VX_M4_MASK, VSUB_VX }, // 9997 |
| 30703 | { PseudoVSUB_VX_M8, VSUB_VX }, // 9998 |
| 30704 | { PseudoVSUB_VX_M8_MASK, VSUB_VX }, // 9999 |
| 30705 | { PseudoVSUB_VX_MF2, VSUB_VX }, // 10000 |
| 30706 | { PseudoVSUB_VX_MF2_MASK, VSUB_VX }, // 10001 |
| 30707 | { PseudoVSUB_VX_MF4, VSUB_VX }, // 10002 |
| 30708 | { PseudoVSUB_VX_MF4_MASK, VSUB_VX }, // 10003 |
| 30709 | { PseudoVSUB_VX_MF8, VSUB_VX }, // 10004 |
| 30710 | { PseudoVSUB_VX_MF8_MASK, VSUB_VX }, // 10005 |
| 30711 | { PseudoVSUXEI16_V_M1_M1, VSUXEI16_V }, // 10006 |
| 30712 | { PseudoVSUXEI16_V_M1_M1_MASK, VSUXEI16_V }, // 10007 |
| 30713 | { PseudoVSUXEI16_V_M1_M2, VSUXEI16_V }, // 10008 |
| 30714 | { PseudoVSUXEI16_V_M1_M2_MASK, VSUXEI16_V }, // 10009 |
| 30715 | { PseudoVSUXEI16_V_M1_M4, VSUXEI16_V }, // 10010 |
| 30716 | { PseudoVSUXEI16_V_M1_M4_MASK, VSUXEI16_V }, // 10011 |
| 30717 | { PseudoVSUXEI16_V_M1_MF2, VSUXEI16_V }, // 10012 |
| 30718 | { PseudoVSUXEI16_V_M1_MF2_MASK, VSUXEI16_V }, // 10013 |
| 30719 | { PseudoVSUXEI16_V_M2_M1, VSUXEI16_V }, // 10014 |
| 30720 | { PseudoVSUXEI16_V_M2_M1_MASK, VSUXEI16_V }, // 10015 |
| 30721 | { PseudoVSUXEI16_V_M2_M2, VSUXEI16_V }, // 10016 |
| 30722 | { PseudoVSUXEI16_V_M2_M2_MASK, VSUXEI16_V }, // 10017 |
| 30723 | { PseudoVSUXEI16_V_M2_M4, VSUXEI16_V }, // 10018 |
| 30724 | { PseudoVSUXEI16_V_M2_M4_MASK, VSUXEI16_V }, // 10019 |
| 30725 | { PseudoVSUXEI16_V_M2_M8, VSUXEI16_V }, // 10020 |
| 30726 | { PseudoVSUXEI16_V_M2_M8_MASK, VSUXEI16_V }, // 10021 |
| 30727 | { PseudoVSUXEI16_V_M4_M2, VSUXEI16_V }, // 10022 |
| 30728 | { PseudoVSUXEI16_V_M4_M2_MASK, VSUXEI16_V }, // 10023 |
| 30729 | { PseudoVSUXEI16_V_M4_M4, VSUXEI16_V }, // 10024 |
| 30730 | { PseudoVSUXEI16_V_M4_M4_MASK, VSUXEI16_V }, // 10025 |
| 30731 | { PseudoVSUXEI16_V_M4_M8, VSUXEI16_V }, // 10026 |
| 30732 | { PseudoVSUXEI16_V_M4_M8_MASK, VSUXEI16_V }, // 10027 |
| 30733 | { PseudoVSUXEI16_V_M8_M4, VSUXEI16_V }, // 10028 |
| 30734 | { PseudoVSUXEI16_V_M8_M4_MASK, VSUXEI16_V }, // 10029 |
| 30735 | { PseudoVSUXEI16_V_M8_M8, VSUXEI16_V }, // 10030 |
| 30736 | { PseudoVSUXEI16_V_M8_M8_MASK, VSUXEI16_V }, // 10031 |
| 30737 | { PseudoVSUXEI16_V_MF2_M1, VSUXEI16_V }, // 10032 |
| 30738 | { PseudoVSUXEI16_V_MF2_M1_MASK, VSUXEI16_V }, // 10033 |
| 30739 | { PseudoVSUXEI16_V_MF2_M2, VSUXEI16_V }, // 10034 |
| 30740 | { PseudoVSUXEI16_V_MF2_M2_MASK, VSUXEI16_V }, // 10035 |
| 30741 | { PseudoVSUXEI16_V_MF2_MF2, VSUXEI16_V }, // 10036 |
| 30742 | { PseudoVSUXEI16_V_MF2_MF2_MASK, VSUXEI16_V }, // 10037 |
| 30743 | { PseudoVSUXEI16_V_MF2_MF4, VSUXEI16_V }, // 10038 |
| 30744 | { PseudoVSUXEI16_V_MF2_MF4_MASK, VSUXEI16_V }, // 10039 |
| 30745 | { PseudoVSUXEI16_V_MF4_M1, VSUXEI16_V }, // 10040 |
| 30746 | { PseudoVSUXEI16_V_MF4_M1_MASK, VSUXEI16_V }, // 10041 |
| 30747 | { PseudoVSUXEI16_V_MF4_MF2, VSUXEI16_V }, // 10042 |
| 30748 | { PseudoVSUXEI16_V_MF4_MF2_MASK, VSUXEI16_V }, // 10043 |
| 30749 | { PseudoVSUXEI16_V_MF4_MF4, VSUXEI16_V }, // 10044 |
| 30750 | { PseudoVSUXEI16_V_MF4_MF4_MASK, VSUXEI16_V }, // 10045 |
| 30751 | { PseudoVSUXEI16_V_MF4_MF8, VSUXEI16_V }, // 10046 |
| 30752 | { PseudoVSUXEI16_V_MF4_MF8_MASK, VSUXEI16_V }, // 10047 |
| 30753 | { PseudoVSUXEI32_V_M1_M1, VSUXEI32_V }, // 10048 |
| 30754 | { PseudoVSUXEI32_V_M1_M1_MASK, VSUXEI32_V }, // 10049 |
| 30755 | { PseudoVSUXEI32_V_M1_M2, VSUXEI32_V }, // 10050 |
| 30756 | { PseudoVSUXEI32_V_M1_M2_MASK, VSUXEI32_V }, // 10051 |
| 30757 | { PseudoVSUXEI32_V_M1_MF2, VSUXEI32_V }, // 10052 |
| 30758 | { PseudoVSUXEI32_V_M1_MF2_MASK, VSUXEI32_V }, // 10053 |
| 30759 | { PseudoVSUXEI32_V_M1_MF4, VSUXEI32_V }, // 10054 |
| 30760 | { PseudoVSUXEI32_V_M1_MF4_MASK, VSUXEI32_V }, // 10055 |
| 30761 | { PseudoVSUXEI32_V_M2_M1, VSUXEI32_V }, // 10056 |
| 30762 | { PseudoVSUXEI32_V_M2_M1_MASK, VSUXEI32_V }, // 10057 |
| 30763 | { PseudoVSUXEI32_V_M2_M2, VSUXEI32_V }, // 10058 |
| 30764 | { PseudoVSUXEI32_V_M2_M2_MASK, VSUXEI32_V }, // 10059 |
| 30765 | { PseudoVSUXEI32_V_M2_M4, VSUXEI32_V }, // 10060 |
| 30766 | { PseudoVSUXEI32_V_M2_M4_MASK, VSUXEI32_V }, // 10061 |
| 30767 | { PseudoVSUXEI32_V_M2_MF2, VSUXEI32_V }, // 10062 |
| 30768 | { PseudoVSUXEI32_V_M2_MF2_MASK, VSUXEI32_V }, // 10063 |
| 30769 | { PseudoVSUXEI32_V_M4_M1, VSUXEI32_V }, // 10064 |
| 30770 | { PseudoVSUXEI32_V_M4_M1_MASK, VSUXEI32_V }, // 10065 |
| 30771 | { PseudoVSUXEI32_V_M4_M2, VSUXEI32_V }, // 10066 |
| 30772 | { PseudoVSUXEI32_V_M4_M2_MASK, VSUXEI32_V }, // 10067 |
| 30773 | { PseudoVSUXEI32_V_M4_M4, VSUXEI32_V }, // 10068 |
| 30774 | { PseudoVSUXEI32_V_M4_M4_MASK, VSUXEI32_V }, // 10069 |
| 30775 | { PseudoVSUXEI32_V_M4_M8, VSUXEI32_V }, // 10070 |
| 30776 | { PseudoVSUXEI32_V_M4_M8_MASK, VSUXEI32_V }, // 10071 |
| 30777 | { PseudoVSUXEI32_V_M8_M2, VSUXEI32_V }, // 10072 |
| 30778 | { PseudoVSUXEI32_V_M8_M2_MASK, VSUXEI32_V }, // 10073 |
| 30779 | { PseudoVSUXEI32_V_M8_M4, VSUXEI32_V }, // 10074 |
| 30780 | { PseudoVSUXEI32_V_M8_M4_MASK, VSUXEI32_V }, // 10075 |
| 30781 | { PseudoVSUXEI32_V_M8_M8, VSUXEI32_V }, // 10076 |
| 30782 | { PseudoVSUXEI32_V_M8_M8_MASK, VSUXEI32_V }, // 10077 |
| 30783 | { PseudoVSUXEI32_V_MF2_M1, VSUXEI32_V }, // 10078 |
| 30784 | { PseudoVSUXEI32_V_MF2_M1_MASK, VSUXEI32_V }, // 10079 |
| 30785 | { PseudoVSUXEI32_V_MF2_MF2, VSUXEI32_V }, // 10080 |
| 30786 | { PseudoVSUXEI32_V_MF2_MF2_MASK, VSUXEI32_V }, // 10081 |
| 30787 | { PseudoVSUXEI32_V_MF2_MF4, VSUXEI32_V }, // 10082 |
| 30788 | { PseudoVSUXEI32_V_MF2_MF4_MASK, VSUXEI32_V }, // 10083 |
| 30789 | { PseudoVSUXEI32_V_MF2_MF8, VSUXEI32_V }, // 10084 |
| 30790 | { PseudoVSUXEI32_V_MF2_MF8_MASK, VSUXEI32_V }, // 10085 |
| 30791 | { PseudoVSUXEI64_V_M1_M1, VSUXEI64_V }, // 10086 |
| 30792 | { PseudoVSUXEI64_V_M1_M1_MASK, VSUXEI64_V }, // 10087 |
| 30793 | { PseudoVSUXEI64_V_M1_MF2, VSUXEI64_V }, // 10088 |
| 30794 | { PseudoVSUXEI64_V_M1_MF2_MASK, VSUXEI64_V }, // 10089 |
| 30795 | { PseudoVSUXEI64_V_M1_MF4, VSUXEI64_V }, // 10090 |
| 30796 | { PseudoVSUXEI64_V_M1_MF4_MASK, VSUXEI64_V }, // 10091 |
| 30797 | { PseudoVSUXEI64_V_M1_MF8, VSUXEI64_V }, // 10092 |
| 30798 | { PseudoVSUXEI64_V_M1_MF8_MASK, VSUXEI64_V }, // 10093 |
| 30799 | { PseudoVSUXEI64_V_M2_M1, VSUXEI64_V }, // 10094 |
| 30800 | { PseudoVSUXEI64_V_M2_M1_MASK, VSUXEI64_V }, // 10095 |
| 30801 | { PseudoVSUXEI64_V_M2_M2, VSUXEI64_V }, // 10096 |
| 30802 | { PseudoVSUXEI64_V_M2_M2_MASK, VSUXEI64_V }, // 10097 |
| 30803 | { PseudoVSUXEI64_V_M2_MF2, VSUXEI64_V }, // 10098 |
| 30804 | { PseudoVSUXEI64_V_M2_MF2_MASK, VSUXEI64_V }, // 10099 |
| 30805 | { PseudoVSUXEI64_V_M2_MF4, VSUXEI64_V }, // 10100 |
| 30806 | { PseudoVSUXEI64_V_M2_MF4_MASK, VSUXEI64_V }, // 10101 |
| 30807 | { PseudoVSUXEI64_V_M4_M1, VSUXEI64_V }, // 10102 |
| 30808 | { PseudoVSUXEI64_V_M4_M1_MASK, VSUXEI64_V }, // 10103 |
| 30809 | { PseudoVSUXEI64_V_M4_M2, VSUXEI64_V }, // 10104 |
| 30810 | { PseudoVSUXEI64_V_M4_M2_MASK, VSUXEI64_V }, // 10105 |
| 30811 | { PseudoVSUXEI64_V_M4_M4, VSUXEI64_V }, // 10106 |
| 30812 | { PseudoVSUXEI64_V_M4_M4_MASK, VSUXEI64_V }, // 10107 |
| 30813 | { PseudoVSUXEI64_V_M4_MF2, VSUXEI64_V }, // 10108 |
| 30814 | { PseudoVSUXEI64_V_M4_MF2_MASK, VSUXEI64_V }, // 10109 |
| 30815 | { PseudoVSUXEI64_V_M8_M1, VSUXEI64_V }, // 10110 |
| 30816 | { PseudoVSUXEI64_V_M8_M1_MASK, VSUXEI64_V }, // 10111 |
| 30817 | { PseudoVSUXEI64_V_M8_M2, VSUXEI64_V }, // 10112 |
| 30818 | { PseudoVSUXEI64_V_M8_M2_MASK, VSUXEI64_V }, // 10113 |
| 30819 | { PseudoVSUXEI64_V_M8_M4, VSUXEI64_V }, // 10114 |
| 30820 | { PseudoVSUXEI64_V_M8_M4_MASK, VSUXEI64_V }, // 10115 |
| 30821 | { PseudoVSUXEI64_V_M8_M8, VSUXEI64_V }, // 10116 |
| 30822 | { PseudoVSUXEI64_V_M8_M8_MASK, VSUXEI64_V }, // 10117 |
| 30823 | { PseudoVSUXEI8_V_M1_M1, VSUXEI8_V }, // 10118 |
| 30824 | { PseudoVSUXEI8_V_M1_M1_MASK, VSUXEI8_V }, // 10119 |
| 30825 | { PseudoVSUXEI8_V_M1_M2, VSUXEI8_V }, // 10120 |
| 30826 | { PseudoVSUXEI8_V_M1_M2_MASK, VSUXEI8_V }, // 10121 |
| 30827 | { PseudoVSUXEI8_V_M1_M4, VSUXEI8_V }, // 10122 |
| 30828 | { PseudoVSUXEI8_V_M1_M4_MASK, VSUXEI8_V }, // 10123 |
| 30829 | { PseudoVSUXEI8_V_M1_M8, VSUXEI8_V }, // 10124 |
| 30830 | { PseudoVSUXEI8_V_M1_M8_MASK, VSUXEI8_V }, // 10125 |
| 30831 | { PseudoVSUXEI8_V_M2_M2, VSUXEI8_V }, // 10126 |
| 30832 | { PseudoVSUXEI8_V_M2_M2_MASK, VSUXEI8_V }, // 10127 |
| 30833 | { PseudoVSUXEI8_V_M2_M4, VSUXEI8_V }, // 10128 |
| 30834 | { PseudoVSUXEI8_V_M2_M4_MASK, VSUXEI8_V }, // 10129 |
| 30835 | { PseudoVSUXEI8_V_M2_M8, VSUXEI8_V }, // 10130 |
| 30836 | { PseudoVSUXEI8_V_M2_M8_MASK, VSUXEI8_V }, // 10131 |
| 30837 | { PseudoVSUXEI8_V_M4_M4, VSUXEI8_V }, // 10132 |
| 30838 | { PseudoVSUXEI8_V_M4_M4_MASK, VSUXEI8_V }, // 10133 |
| 30839 | { PseudoVSUXEI8_V_M4_M8, VSUXEI8_V }, // 10134 |
| 30840 | { PseudoVSUXEI8_V_M4_M8_MASK, VSUXEI8_V }, // 10135 |
| 30841 | { PseudoVSUXEI8_V_M8_M8, VSUXEI8_V }, // 10136 |
| 30842 | { PseudoVSUXEI8_V_M8_M8_MASK, VSUXEI8_V }, // 10137 |
| 30843 | { PseudoVSUXEI8_V_MF2_M1, VSUXEI8_V }, // 10138 |
| 30844 | { PseudoVSUXEI8_V_MF2_M1_MASK, VSUXEI8_V }, // 10139 |
| 30845 | { PseudoVSUXEI8_V_MF2_M2, VSUXEI8_V }, // 10140 |
| 30846 | { PseudoVSUXEI8_V_MF2_M2_MASK, VSUXEI8_V }, // 10141 |
| 30847 | { PseudoVSUXEI8_V_MF2_M4, VSUXEI8_V }, // 10142 |
| 30848 | { PseudoVSUXEI8_V_MF2_M4_MASK, VSUXEI8_V }, // 10143 |
| 30849 | { PseudoVSUXEI8_V_MF2_MF2, VSUXEI8_V }, // 10144 |
| 30850 | { PseudoVSUXEI8_V_MF2_MF2_MASK, VSUXEI8_V }, // 10145 |
| 30851 | { PseudoVSUXEI8_V_MF4_M1, VSUXEI8_V }, // 10146 |
| 30852 | { PseudoVSUXEI8_V_MF4_M1_MASK, VSUXEI8_V }, // 10147 |
| 30853 | { PseudoVSUXEI8_V_MF4_M2, VSUXEI8_V }, // 10148 |
| 30854 | { PseudoVSUXEI8_V_MF4_M2_MASK, VSUXEI8_V }, // 10149 |
| 30855 | { PseudoVSUXEI8_V_MF4_MF2, VSUXEI8_V }, // 10150 |
| 30856 | { PseudoVSUXEI8_V_MF4_MF2_MASK, VSUXEI8_V }, // 10151 |
| 30857 | { PseudoVSUXEI8_V_MF4_MF4, VSUXEI8_V }, // 10152 |
| 30858 | { PseudoVSUXEI8_V_MF4_MF4_MASK, VSUXEI8_V }, // 10153 |
| 30859 | { PseudoVSUXEI8_V_MF8_M1, VSUXEI8_V }, // 10154 |
| 30860 | { PseudoVSUXEI8_V_MF8_M1_MASK, VSUXEI8_V }, // 10155 |
| 30861 | { PseudoVSUXEI8_V_MF8_MF2, VSUXEI8_V }, // 10156 |
| 30862 | { PseudoVSUXEI8_V_MF8_MF2_MASK, VSUXEI8_V }, // 10157 |
| 30863 | { PseudoVSUXEI8_V_MF8_MF4, VSUXEI8_V }, // 10158 |
| 30864 | { PseudoVSUXEI8_V_MF8_MF4_MASK, VSUXEI8_V }, // 10159 |
| 30865 | { PseudoVSUXEI8_V_MF8_MF8, VSUXEI8_V }, // 10160 |
| 30866 | { PseudoVSUXEI8_V_MF8_MF8_MASK, VSUXEI8_V }, // 10161 |
| 30867 | { PseudoVSUXSEG2EI16_V_M1_M1, VSUXSEG2EI16_V }, // 10162 |
| 30868 | { PseudoVSUXSEG2EI16_V_M1_M1_MASK, VSUXSEG2EI16_V }, // 10163 |
| 30869 | { PseudoVSUXSEG2EI16_V_M1_M2, VSUXSEG2EI16_V }, // 10164 |
| 30870 | { PseudoVSUXSEG2EI16_V_M1_M2_MASK, VSUXSEG2EI16_V }, // 10165 |
| 30871 | { PseudoVSUXSEG2EI16_V_M1_M4, VSUXSEG2EI16_V }, // 10166 |
| 30872 | { PseudoVSUXSEG2EI16_V_M1_M4_MASK, VSUXSEG2EI16_V }, // 10167 |
| 30873 | { PseudoVSUXSEG2EI16_V_M1_MF2, VSUXSEG2EI16_V }, // 10168 |
| 30874 | { PseudoVSUXSEG2EI16_V_M1_MF2_MASK, VSUXSEG2EI16_V }, // 10169 |
| 30875 | { PseudoVSUXSEG2EI16_V_M2_M1, VSUXSEG2EI16_V }, // 10170 |
| 30876 | { PseudoVSUXSEG2EI16_V_M2_M1_MASK, VSUXSEG2EI16_V }, // 10171 |
| 30877 | { PseudoVSUXSEG2EI16_V_M2_M2, VSUXSEG2EI16_V }, // 10172 |
| 30878 | { PseudoVSUXSEG2EI16_V_M2_M2_MASK, VSUXSEG2EI16_V }, // 10173 |
| 30879 | { PseudoVSUXSEG2EI16_V_M2_M4, VSUXSEG2EI16_V }, // 10174 |
| 30880 | { PseudoVSUXSEG2EI16_V_M2_M4_MASK, VSUXSEG2EI16_V }, // 10175 |
| 30881 | { PseudoVSUXSEG2EI16_V_M4_M2, VSUXSEG2EI16_V }, // 10176 |
| 30882 | { PseudoVSUXSEG2EI16_V_M4_M2_MASK, VSUXSEG2EI16_V }, // 10177 |
| 30883 | { PseudoVSUXSEG2EI16_V_M4_M4, VSUXSEG2EI16_V }, // 10178 |
| 30884 | { PseudoVSUXSEG2EI16_V_M4_M4_MASK, VSUXSEG2EI16_V }, // 10179 |
| 30885 | { PseudoVSUXSEG2EI16_V_M8_M4, VSUXSEG2EI16_V }, // 10180 |
| 30886 | { PseudoVSUXSEG2EI16_V_M8_M4_MASK, VSUXSEG2EI16_V }, // 10181 |
| 30887 | { PseudoVSUXSEG2EI16_V_MF2_M1, VSUXSEG2EI16_V }, // 10182 |
| 30888 | { PseudoVSUXSEG2EI16_V_MF2_M1_MASK, VSUXSEG2EI16_V }, // 10183 |
| 30889 | { PseudoVSUXSEG2EI16_V_MF2_M2, VSUXSEG2EI16_V }, // 10184 |
| 30890 | { PseudoVSUXSEG2EI16_V_MF2_M2_MASK, VSUXSEG2EI16_V }, // 10185 |
| 30891 | { PseudoVSUXSEG2EI16_V_MF2_MF2, VSUXSEG2EI16_V }, // 10186 |
| 30892 | { PseudoVSUXSEG2EI16_V_MF2_MF2_MASK, VSUXSEG2EI16_V }, // 10187 |
| 30893 | { PseudoVSUXSEG2EI16_V_MF2_MF4, VSUXSEG2EI16_V }, // 10188 |
| 30894 | { PseudoVSUXSEG2EI16_V_MF2_MF4_MASK, VSUXSEG2EI16_V }, // 10189 |
| 30895 | { PseudoVSUXSEG2EI16_V_MF4_M1, VSUXSEG2EI16_V }, // 10190 |
| 30896 | { PseudoVSUXSEG2EI16_V_MF4_M1_MASK, VSUXSEG2EI16_V }, // 10191 |
| 30897 | { PseudoVSUXSEG2EI16_V_MF4_MF2, VSUXSEG2EI16_V }, // 10192 |
| 30898 | { PseudoVSUXSEG2EI16_V_MF4_MF2_MASK, VSUXSEG2EI16_V }, // 10193 |
| 30899 | { PseudoVSUXSEG2EI16_V_MF4_MF4, VSUXSEG2EI16_V }, // 10194 |
| 30900 | { PseudoVSUXSEG2EI16_V_MF4_MF4_MASK, VSUXSEG2EI16_V }, // 10195 |
| 30901 | { PseudoVSUXSEG2EI16_V_MF4_MF8, VSUXSEG2EI16_V }, // 10196 |
| 30902 | { PseudoVSUXSEG2EI16_V_MF4_MF8_MASK, VSUXSEG2EI16_V }, // 10197 |
| 30903 | { PseudoVSUXSEG2EI32_V_M1_M1, VSUXSEG2EI32_V }, // 10198 |
| 30904 | { PseudoVSUXSEG2EI32_V_M1_M1_MASK, VSUXSEG2EI32_V }, // 10199 |
| 30905 | { PseudoVSUXSEG2EI32_V_M1_M2, VSUXSEG2EI32_V }, // 10200 |
| 30906 | { PseudoVSUXSEG2EI32_V_M1_M2_MASK, VSUXSEG2EI32_V }, // 10201 |
| 30907 | { PseudoVSUXSEG2EI32_V_M1_MF2, VSUXSEG2EI32_V }, // 10202 |
| 30908 | { PseudoVSUXSEG2EI32_V_M1_MF2_MASK, VSUXSEG2EI32_V }, // 10203 |
| 30909 | { PseudoVSUXSEG2EI32_V_M1_MF4, VSUXSEG2EI32_V }, // 10204 |
| 30910 | { PseudoVSUXSEG2EI32_V_M1_MF4_MASK, VSUXSEG2EI32_V }, // 10205 |
| 30911 | { PseudoVSUXSEG2EI32_V_M2_M1, VSUXSEG2EI32_V }, // 10206 |
| 30912 | { PseudoVSUXSEG2EI32_V_M2_M1_MASK, VSUXSEG2EI32_V }, // 10207 |
| 30913 | { PseudoVSUXSEG2EI32_V_M2_M2, VSUXSEG2EI32_V }, // 10208 |
| 30914 | { PseudoVSUXSEG2EI32_V_M2_M2_MASK, VSUXSEG2EI32_V }, // 10209 |
| 30915 | { PseudoVSUXSEG2EI32_V_M2_M4, VSUXSEG2EI32_V }, // 10210 |
| 30916 | { PseudoVSUXSEG2EI32_V_M2_M4_MASK, VSUXSEG2EI32_V }, // 10211 |
| 30917 | { PseudoVSUXSEG2EI32_V_M2_MF2, VSUXSEG2EI32_V }, // 10212 |
| 30918 | { PseudoVSUXSEG2EI32_V_M2_MF2_MASK, VSUXSEG2EI32_V }, // 10213 |
| 30919 | { PseudoVSUXSEG2EI32_V_M4_M1, VSUXSEG2EI32_V }, // 10214 |
| 30920 | { PseudoVSUXSEG2EI32_V_M4_M1_MASK, VSUXSEG2EI32_V }, // 10215 |
| 30921 | { PseudoVSUXSEG2EI32_V_M4_M2, VSUXSEG2EI32_V }, // 10216 |
| 30922 | { PseudoVSUXSEG2EI32_V_M4_M2_MASK, VSUXSEG2EI32_V }, // 10217 |
| 30923 | { PseudoVSUXSEG2EI32_V_M4_M4, VSUXSEG2EI32_V }, // 10218 |
| 30924 | { PseudoVSUXSEG2EI32_V_M4_M4_MASK, VSUXSEG2EI32_V }, // 10219 |
| 30925 | { PseudoVSUXSEG2EI32_V_M8_M2, VSUXSEG2EI32_V }, // 10220 |
| 30926 | { PseudoVSUXSEG2EI32_V_M8_M2_MASK, VSUXSEG2EI32_V }, // 10221 |
| 30927 | { PseudoVSUXSEG2EI32_V_M8_M4, VSUXSEG2EI32_V }, // 10222 |
| 30928 | { PseudoVSUXSEG2EI32_V_M8_M4_MASK, VSUXSEG2EI32_V }, // 10223 |
| 30929 | { PseudoVSUXSEG2EI32_V_MF2_M1, VSUXSEG2EI32_V }, // 10224 |
| 30930 | { PseudoVSUXSEG2EI32_V_MF2_M1_MASK, VSUXSEG2EI32_V }, // 10225 |
| 30931 | { PseudoVSUXSEG2EI32_V_MF2_MF2, VSUXSEG2EI32_V }, // 10226 |
| 30932 | { PseudoVSUXSEG2EI32_V_MF2_MF2_MASK, VSUXSEG2EI32_V }, // 10227 |
| 30933 | { PseudoVSUXSEG2EI32_V_MF2_MF4, VSUXSEG2EI32_V }, // 10228 |
| 30934 | { PseudoVSUXSEG2EI32_V_MF2_MF4_MASK, VSUXSEG2EI32_V }, // 10229 |
| 30935 | { PseudoVSUXSEG2EI32_V_MF2_MF8, VSUXSEG2EI32_V }, // 10230 |
| 30936 | { PseudoVSUXSEG2EI32_V_MF2_MF8_MASK, VSUXSEG2EI32_V }, // 10231 |
| 30937 | { PseudoVSUXSEG2EI64_V_M1_M1, VSUXSEG2EI64_V }, // 10232 |
| 30938 | { PseudoVSUXSEG2EI64_V_M1_M1_MASK, VSUXSEG2EI64_V }, // 10233 |
| 30939 | { PseudoVSUXSEG2EI64_V_M1_MF2, VSUXSEG2EI64_V }, // 10234 |
| 30940 | { PseudoVSUXSEG2EI64_V_M1_MF2_MASK, VSUXSEG2EI64_V }, // 10235 |
| 30941 | { PseudoVSUXSEG2EI64_V_M1_MF4, VSUXSEG2EI64_V }, // 10236 |
| 30942 | { PseudoVSUXSEG2EI64_V_M1_MF4_MASK, VSUXSEG2EI64_V }, // 10237 |
| 30943 | { PseudoVSUXSEG2EI64_V_M1_MF8, VSUXSEG2EI64_V }, // 10238 |
| 30944 | { PseudoVSUXSEG2EI64_V_M1_MF8_MASK, VSUXSEG2EI64_V }, // 10239 |
| 30945 | { PseudoVSUXSEG2EI64_V_M2_M1, VSUXSEG2EI64_V }, // 10240 |
| 30946 | { PseudoVSUXSEG2EI64_V_M2_M1_MASK, VSUXSEG2EI64_V }, // 10241 |
| 30947 | { PseudoVSUXSEG2EI64_V_M2_M2, VSUXSEG2EI64_V }, // 10242 |
| 30948 | { PseudoVSUXSEG2EI64_V_M2_M2_MASK, VSUXSEG2EI64_V }, // 10243 |
| 30949 | { PseudoVSUXSEG2EI64_V_M2_MF2, VSUXSEG2EI64_V }, // 10244 |
| 30950 | { PseudoVSUXSEG2EI64_V_M2_MF2_MASK, VSUXSEG2EI64_V }, // 10245 |
| 30951 | { PseudoVSUXSEG2EI64_V_M2_MF4, VSUXSEG2EI64_V }, // 10246 |
| 30952 | { PseudoVSUXSEG2EI64_V_M2_MF4_MASK, VSUXSEG2EI64_V }, // 10247 |
| 30953 | { PseudoVSUXSEG2EI64_V_M4_M1, VSUXSEG2EI64_V }, // 10248 |
| 30954 | { PseudoVSUXSEG2EI64_V_M4_M1_MASK, VSUXSEG2EI64_V }, // 10249 |
| 30955 | { PseudoVSUXSEG2EI64_V_M4_M2, VSUXSEG2EI64_V }, // 10250 |
| 30956 | { PseudoVSUXSEG2EI64_V_M4_M2_MASK, VSUXSEG2EI64_V }, // 10251 |
| 30957 | { PseudoVSUXSEG2EI64_V_M4_M4, VSUXSEG2EI64_V }, // 10252 |
| 30958 | { PseudoVSUXSEG2EI64_V_M4_M4_MASK, VSUXSEG2EI64_V }, // 10253 |
| 30959 | { PseudoVSUXSEG2EI64_V_M4_MF2, VSUXSEG2EI64_V }, // 10254 |
| 30960 | { PseudoVSUXSEG2EI64_V_M4_MF2_MASK, VSUXSEG2EI64_V }, // 10255 |
| 30961 | { PseudoVSUXSEG2EI64_V_M8_M1, VSUXSEG2EI64_V }, // 10256 |
| 30962 | { PseudoVSUXSEG2EI64_V_M8_M1_MASK, VSUXSEG2EI64_V }, // 10257 |
| 30963 | { PseudoVSUXSEG2EI64_V_M8_M2, VSUXSEG2EI64_V }, // 10258 |
| 30964 | { PseudoVSUXSEG2EI64_V_M8_M2_MASK, VSUXSEG2EI64_V }, // 10259 |
| 30965 | { PseudoVSUXSEG2EI64_V_M8_M4, VSUXSEG2EI64_V }, // 10260 |
| 30966 | { PseudoVSUXSEG2EI64_V_M8_M4_MASK, VSUXSEG2EI64_V }, // 10261 |
| 30967 | { PseudoVSUXSEG2EI8_V_M1_M1, VSUXSEG2EI8_V }, // 10262 |
| 30968 | { PseudoVSUXSEG2EI8_V_M1_M1_MASK, VSUXSEG2EI8_V }, // 10263 |
| 30969 | { PseudoVSUXSEG2EI8_V_M1_M2, VSUXSEG2EI8_V }, // 10264 |
| 30970 | { PseudoVSUXSEG2EI8_V_M1_M2_MASK, VSUXSEG2EI8_V }, // 10265 |
| 30971 | { PseudoVSUXSEG2EI8_V_M1_M4, VSUXSEG2EI8_V }, // 10266 |
| 30972 | { PseudoVSUXSEG2EI8_V_M1_M4_MASK, VSUXSEG2EI8_V }, // 10267 |
| 30973 | { PseudoVSUXSEG2EI8_V_M2_M2, VSUXSEG2EI8_V }, // 10268 |
| 30974 | { PseudoVSUXSEG2EI8_V_M2_M2_MASK, VSUXSEG2EI8_V }, // 10269 |
| 30975 | { PseudoVSUXSEG2EI8_V_M2_M4, VSUXSEG2EI8_V }, // 10270 |
| 30976 | { PseudoVSUXSEG2EI8_V_M2_M4_MASK, VSUXSEG2EI8_V }, // 10271 |
| 30977 | { PseudoVSUXSEG2EI8_V_M4_M4, VSUXSEG2EI8_V }, // 10272 |
| 30978 | { PseudoVSUXSEG2EI8_V_M4_M4_MASK, VSUXSEG2EI8_V }, // 10273 |
| 30979 | { PseudoVSUXSEG2EI8_V_MF2_M1, VSUXSEG2EI8_V }, // 10274 |
| 30980 | { PseudoVSUXSEG2EI8_V_MF2_M1_MASK, VSUXSEG2EI8_V }, // 10275 |
| 30981 | { PseudoVSUXSEG2EI8_V_MF2_M2, VSUXSEG2EI8_V }, // 10276 |
| 30982 | { PseudoVSUXSEG2EI8_V_MF2_M2_MASK, VSUXSEG2EI8_V }, // 10277 |
| 30983 | { PseudoVSUXSEG2EI8_V_MF2_M4, VSUXSEG2EI8_V }, // 10278 |
| 30984 | { PseudoVSUXSEG2EI8_V_MF2_M4_MASK, VSUXSEG2EI8_V }, // 10279 |
| 30985 | { PseudoVSUXSEG2EI8_V_MF2_MF2, VSUXSEG2EI8_V }, // 10280 |
| 30986 | { PseudoVSUXSEG2EI8_V_MF2_MF2_MASK, VSUXSEG2EI8_V }, // 10281 |
| 30987 | { PseudoVSUXSEG2EI8_V_MF4_M1, VSUXSEG2EI8_V }, // 10282 |
| 30988 | { PseudoVSUXSEG2EI8_V_MF4_M1_MASK, VSUXSEG2EI8_V }, // 10283 |
| 30989 | { PseudoVSUXSEG2EI8_V_MF4_M2, VSUXSEG2EI8_V }, // 10284 |
| 30990 | { PseudoVSUXSEG2EI8_V_MF4_M2_MASK, VSUXSEG2EI8_V }, // 10285 |
| 30991 | { PseudoVSUXSEG2EI8_V_MF4_MF2, VSUXSEG2EI8_V }, // 10286 |
| 30992 | { PseudoVSUXSEG2EI8_V_MF4_MF2_MASK, VSUXSEG2EI8_V }, // 10287 |
| 30993 | { PseudoVSUXSEG2EI8_V_MF4_MF4, VSUXSEG2EI8_V }, // 10288 |
| 30994 | { PseudoVSUXSEG2EI8_V_MF4_MF4_MASK, VSUXSEG2EI8_V }, // 10289 |
| 30995 | { PseudoVSUXSEG2EI8_V_MF8_M1, VSUXSEG2EI8_V }, // 10290 |
| 30996 | { PseudoVSUXSEG2EI8_V_MF8_M1_MASK, VSUXSEG2EI8_V }, // 10291 |
| 30997 | { PseudoVSUXSEG2EI8_V_MF8_MF2, VSUXSEG2EI8_V }, // 10292 |
| 30998 | { PseudoVSUXSEG2EI8_V_MF8_MF2_MASK, VSUXSEG2EI8_V }, // 10293 |
| 30999 | { PseudoVSUXSEG2EI8_V_MF8_MF4, VSUXSEG2EI8_V }, // 10294 |
| 31000 | { PseudoVSUXSEG2EI8_V_MF8_MF4_MASK, VSUXSEG2EI8_V }, // 10295 |
| 31001 | { PseudoVSUXSEG2EI8_V_MF8_MF8, VSUXSEG2EI8_V }, // 10296 |
| 31002 | { PseudoVSUXSEG2EI8_V_MF8_MF8_MASK, VSUXSEG2EI8_V }, // 10297 |
| 31003 | { PseudoVSUXSEG3EI16_V_M1_M1, VSUXSEG3EI16_V }, // 10298 |
| 31004 | { PseudoVSUXSEG3EI16_V_M1_M1_MASK, VSUXSEG3EI16_V }, // 10299 |
| 31005 | { PseudoVSUXSEG3EI16_V_M1_M2, VSUXSEG3EI16_V }, // 10300 |
| 31006 | { PseudoVSUXSEG3EI16_V_M1_M2_MASK, VSUXSEG3EI16_V }, // 10301 |
| 31007 | { PseudoVSUXSEG3EI16_V_M1_MF2, VSUXSEG3EI16_V }, // 10302 |
| 31008 | { PseudoVSUXSEG3EI16_V_M1_MF2_MASK, VSUXSEG3EI16_V }, // 10303 |
| 31009 | { PseudoVSUXSEG3EI16_V_M2_M1, VSUXSEG3EI16_V }, // 10304 |
| 31010 | { PseudoVSUXSEG3EI16_V_M2_M1_MASK, VSUXSEG3EI16_V }, // 10305 |
| 31011 | { PseudoVSUXSEG3EI16_V_M2_M2, VSUXSEG3EI16_V }, // 10306 |
| 31012 | { PseudoVSUXSEG3EI16_V_M2_M2_MASK, VSUXSEG3EI16_V }, // 10307 |
| 31013 | { PseudoVSUXSEG3EI16_V_M4_M2, VSUXSEG3EI16_V }, // 10308 |
| 31014 | { PseudoVSUXSEG3EI16_V_M4_M2_MASK, VSUXSEG3EI16_V }, // 10309 |
| 31015 | { PseudoVSUXSEG3EI16_V_MF2_M1, VSUXSEG3EI16_V }, // 10310 |
| 31016 | { PseudoVSUXSEG3EI16_V_MF2_M1_MASK, VSUXSEG3EI16_V }, // 10311 |
| 31017 | { PseudoVSUXSEG3EI16_V_MF2_M2, VSUXSEG3EI16_V }, // 10312 |
| 31018 | { PseudoVSUXSEG3EI16_V_MF2_M2_MASK, VSUXSEG3EI16_V }, // 10313 |
| 31019 | { PseudoVSUXSEG3EI16_V_MF2_MF2, VSUXSEG3EI16_V }, // 10314 |
| 31020 | { PseudoVSUXSEG3EI16_V_MF2_MF2_MASK, VSUXSEG3EI16_V }, // 10315 |
| 31021 | { PseudoVSUXSEG3EI16_V_MF2_MF4, VSUXSEG3EI16_V }, // 10316 |
| 31022 | { PseudoVSUXSEG3EI16_V_MF2_MF4_MASK, VSUXSEG3EI16_V }, // 10317 |
| 31023 | { PseudoVSUXSEG3EI16_V_MF4_M1, VSUXSEG3EI16_V }, // 10318 |
| 31024 | { PseudoVSUXSEG3EI16_V_MF4_M1_MASK, VSUXSEG3EI16_V }, // 10319 |
| 31025 | { PseudoVSUXSEG3EI16_V_MF4_MF2, VSUXSEG3EI16_V }, // 10320 |
| 31026 | { PseudoVSUXSEG3EI16_V_MF4_MF2_MASK, VSUXSEG3EI16_V }, // 10321 |
| 31027 | { PseudoVSUXSEG3EI16_V_MF4_MF4, VSUXSEG3EI16_V }, // 10322 |
| 31028 | { PseudoVSUXSEG3EI16_V_MF4_MF4_MASK, VSUXSEG3EI16_V }, // 10323 |
| 31029 | { PseudoVSUXSEG3EI16_V_MF4_MF8, VSUXSEG3EI16_V }, // 10324 |
| 31030 | { PseudoVSUXSEG3EI16_V_MF4_MF8_MASK, VSUXSEG3EI16_V }, // 10325 |
| 31031 | { PseudoVSUXSEG3EI32_V_M1_M1, VSUXSEG3EI32_V }, // 10326 |
| 31032 | { PseudoVSUXSEG3EI32_V_M1_M1_MASK, VSUXSEG3EI32_V }, // 10327 |
| 31033 | { PseudoVSUXSEG3EI32_V_M1_M2, VSUXSEG3EI32_V }, // 10328 |
| 31034 | { PseudoVSUXSEG3EI32_V_M1_M2_MASK, VSUXSEG3EI32_V }, // 10329 |
| 31035 | { PseudoVSUXSEG3EI32_V_M1_MF2, VSUXSEG3EI32_V }, // 10330 |
| 31036 | { PseudoVSUXSEG3EI32_V_M1_MF2_MASK, VSUXSEG3EI32_V }, // 10331 |
| 31037 | { PseudoVSUXSEG3EI32_V_M1_MF4, VSUXSEG3EI32_V }, // 10332 |
| 31038 | { PseudoVSUXSEG3EI32_V_M1_MF4_MASK, VSUXSEG3EI32_V }, // 10333 |
| 31039 | { PseudoVSUXSEG3EI32_V_M2_M1, VSUXSEG3EI32_V }, // 10334 |
| 31040 | { PseudoVSUXSEG3EI32_V_M2_M1_MASK, VSUXSEG3EI32_V }, // 10335 |
| 31041 | { PseudoVSUXSEG3EI32_V_M2_M2, VSUXSEG3EI32_V }, // 10336 |
| 31042 | { PseudoVSUXSEG3EI32_V_M2_M2_MASK, VSUXSEG3EI32_V }, // 10337 |
| 31043 | { PseudoVSUXSEG3EI32_V_M2_MF2, VSUXSEG3EI32_V }, // 10338 |
| 31044 | { PseudoVSUXSEG3EI32_V_M2_MF2_MASK, VSUXSEG3EI32_V }, // 10339 |
| 31045 | { PseudoVSUXSEG3EI32_V_M4_M1, VSUXSEG3EI32_V }, // 10340 |
| 31046 | { PseudoVSUXSEG3EI32_V_M4_M1_MASK, VSUXSEG3EI32_V }, // 10341 |
| 31047 | { PseudoVSUXSEG3EI32_V_M4_M2, VSUXSEG3EI32_V }, // 10342 |
| 31048 | { PseudoVSUXSEG3EI32_V_M4_M2_MASK, VSUXSEG3EI32_V }, // 10343 |
| 31049 | { PseudoVSUXSEG3EI32_V_M8_M2, VSUXSEG3EI32_V }, // 10344 |
| 31050 | { PseudoVSUXSEG3EI32_V_M8_M2_MASK, VSUXSEG3EI32_V }, // 10345 |
| 31051 | { PseudoVSUXSEG3EI32_V_MF2_M1, VSUXSEG3EI32_V }, // 10346 |
| 31052 | { PseudoVSUXSEG3EI32_V_MF2_M1_MASK, VSUXSEG3EI32_V }, // 10347 |
| 31053 | { PseudoVSUXSEG3EI32_V_MF2_MF2, VSUXSEG3EI32_V }, // 10348 |
| 31054 | { PseudoVSUXSEG3EI32_V_MF2_MF2_MASK, VSUXSEG3EI32_V }, // 10349 |
| 31055 | { PseudoVSUXSEG3EI32_V_MF2_MF4, VSUXSEG3EI32_V }, // 10350 |
| 31056 | { PseudoVSUXSEG3EI32_V_MF2_MF4_MASK, VSUXSEG3EI32_V }, // 10351 |
| 31057 | { PseudoVSUXSEG3EI32_V_MF2_MF8, VSUXSEG3EI32_V }, // 10352 |
| 31058 | { PseudoVSUXSEG3EI32_V_MF2_MF8_MASK, VSUXSEG3EI32_V }, // 10353 |
| 31059 | { PseudoVSUXSEG3EI64_V_M1_M1, VSUXSEG3EI64_V }, // 10354 |
| 31060 | { PseudoVSUXSEG3EI64_V_M1_M1_MASK, VSUXSEG3EI64_V }, // 10355 |
| 31061 | { PseudoVSUXSEG3EI64_V_M1_MF2, VSUXSEG3EI64_V }, // 10356 |
| 31062 | { PseudoVSUXSEG3EI64_V_M1_MF2_MASK, VSUXSEG3EI64_V }, // 10357 |
| 31063 | { PseudoVSUXSEG3EI64_V_M1_MF4, VSUXSEG3EI64_V }, // 10358 |
| 31064 | { PseudoVSUXSEG3EI64_V_M1_MF4_MASK, VSUXSEG3EI64_V }, // 10359 |
| 31065 | { PseudoVSUXSEG3EI64_V_M1_MF8, VSUXSEG3EI64_V }, // 10360 |
| 31066 | { PseudoVSUXSEG3EI64_V_M1_MF8_MASK, VSUXSEG3EI64_V }, // 10361 |
| 31067 | { PseudoVSUXSEG3EI64_V_M2_M1, VSUXSEG3EI64_V }, // 10362 |
| 31068 | { PseudoVSUXSEG3EI64_V_M2_M1_MASK, VSUXSEG3EI64_V }, // 10363 |
| 31069 | { PseudoVSUXSEG3EI64_V_M2_M2, VSUXSEG3EI64_V }, // 10364 |
| 31070 | { PseudoVSUXSEG3EI64_V_M2_M2_MASK, VSUXSEG3EI64_V }, // 10365 |
| 31071 | { PseudoVSUXSEG3EI64_V_M2_MF2, VSUXSEG3EI64_V }, // 10366 |
| 31072 | { PseudoVSUXSEG3EI64_V_M2_MF2_MASK, VSUXSEG3EI64_V }, // 10367 |
| 31073 | { PseudoVSUXSEG3EI64_V_M2_MF4, VSUXSEG3EI64_V }, // 10368 |
| 31074 | { PseudoVSUXSEG3EI64_V_M2_MF4_MASK, VSUXSEG3EI64_V }, // 10369 |
| 31075 | { PseudoVSUXSEG3EI64_V_M4_M1, VSUXSEG3EI64_V }, // 10370 |
| 31076 | { PseudoVSUXSEG3EI64_V_M4_M1_MASK, VSUXSEG3EI64_V }, // 10371 |
| 31077 | { PseudoVSUXSEG3EI64_V_M4_M2, VSUXSEG3EI64_V }, // 10372 |
| 31078 | { PseudoVSUXSEG3EI64_V_M4_M2_MASK, VSUXSEG3EI64_V }, // 10373 |
| 31079 | { PseudoVSUXSEG3EI64_V_M4_MF2, VSUXSEG3EI64_V }, // 10374 |
| 31080 | { PseudoVSUXSEG3EI64_V_M4_MF2_MASK, VSUXSEG3EI64_V }, // 10375 |
| 31081 | { PseudoVSUXSEG3EI64_V_M8_M1, VSUXSEG3EI64_V }, // 10376 |
| 31082 | { PseudoVSUXSEG3EI64_V_M8_M1_MASK, VSUXSEG3EI64_V }, // 10377 |
| 31083 | { PseudoVSUXSEG3EI64_V_M8_M2, VSUXSEG3EI64_V }, // 10378 |
| 31084 | { PseudoVSUXSEG3EI64_V_M8_M2_MASK, VSUXSEG3EI64_V }, // 10379 |
| 31085 | { PseudoVSUXSEG3EI8_V_M1_M1, VSUXSEG3EI8_V }, // 10380 |
| 31086 | { PseudoVSUXSEG3EI8_V_M1_M1_MASK, VSUXSEG3EI8_V }, // 10381 |
| 31087 | { PseudoVSUXSEG3EI8_V_M1_M2, VSUXSEG3EI8_V }, // 10382 |
| 31088 | { PseudoVSUXSEG3EI8_V_M1_M2_MASK, VSUXSEG3EI8_V }, // 10383 |
| 31089 | { PseudoVSUXSEG3EI8_V_M2_M2, VSUXSEG3EI8_V }, // 10384 |
| 31090 | { PseudoVSUXSEG3EI8_V_M2_M2_MASK, VSUXSEG3EI8_V }, // 10385 |
| 31091 | { PseudoVSUXSEG3EI8_V_MF2_M1, VSUXSEG3EI8_V }, // 10386 |
| 31092 | { PseudoVSUXSEG3EI8_V_MF2_M1_MASK, VSUXSEG3EI8_V }, // 10387 |
| 31093 | { PseudoVSUXSEG3EI8_V_MF2_M2, VSUXSEG3EI8_V }, // 10388 |
| 31094 | { PseudoVSUXSEG3EI8_V_MF2_M2_MASK, VSUXSEG3EI8_V }, // 10389 |
| 31095 | { PseudoVSUXSEG3EI8_V_MF2_MF2, VSUXSEG3EI8_V }, // 10390 |
| 31096 | { PseudoVSUXSEG3EI8_V_MF2_MF2_MASK, VSUXSEG3EI8_V }, // 10391 |
| 31097 | { PseudoVSUXSEG3EI8_V_MF4_M1, VSUXSEG3EI8_V }, // 10392 |
| 31098 | { PseudoVSUXSEG3EI8_V_MF4_M1_MASK, VSUXSEG3EI8_V }, // 10393 |
| 31099 | { PseudoVSUXSEG3EI8_V_MF4_M2, VSUXSEG3EI8_V }, // 10394 |
| 31100 | { PseudoVSUXSEG3EI8_V_MF4_M2_MASK, VSUXSEG3EI8_V }, // 10395 |
| 31101 | { PseudoVSUXSEG3EI8_V_MF4_MF2, VSUXSEG3EI8_V }, // 10396 |
| 31102 | { PseudoVSUXSEG3EI8_V_MF4_MF2_MASK, VSUXSEG3EI8_V }, // 10397 |
| 31103 | { PseudoVSUXSEG3EI8_V_MF4_MF4, VSUXSEG3EI8_V }, // 10398 |
| 31104 | { PseudoVSUXSEG3EI8_V_MF4_MF4_MASK, VSUXSEG3EI8_V }, // 10399 |
| 31105 | { PseudoVSUXSEG3EI8_V_MF8_M1, VSUXSEG3EI8_V }, // 10400 |
| 31106 | { PseudoVSUXSEG3EI8_V_MF8_M1_MASK, VSUXSEG3EI8_V }, // 10401 |
| 31107 | { PseudoVSUXSEG3EI8_V_MF8_MF2, VSUXSEG3EI8_V }, // 10402 |
| 31108 | { PseudoVSUXSEG3EI8_V_MF8_MF2_MASK, VSUXSEG3EI8_V }, // 10403 |
| 31109 | { PseudoVSUXSEG3EI8_V_MF8_MF4, VSUXSEG3EI8_V }, // 10404 |
| 31110 | { PseudoVSUXSEG3EI8_V_MF8_MF4_MASK, VSUXSEG3EI8_V }, // 10405 |
| 31111 | { PseudoVSUXSEG3EI8_V_MF8_MF8, VSUXSEG3EI8_V }, // 10406 |
| 31112 | { PseudoVSUXSEG3EI8_V_MF8_MF8_MASK, VSUXSEG3EI8_V }, // 10407 |
| 31113 | { PseudoVSUXSEG4EI16_V_M1_M1, VSUXSEG4EI16_V }, // 10408 |
| 31114 | { PseudoVSUXSEG4EI16_V_M1_M1_MASK, VSUXSEG4EI16_V }, // 10409 |
| 31115 | { PseudoVSUXSEG4EI16_V_M1_M2, VSUXSEG4EI16_V }, // 10410 |
| 31116 | { PseudoVSUXSEG4EI16_V_M1_M2_MASK, VSUXSEG4EI16_V }, // 10411 |
| 31117 | { PseudoVSUXSEG4EI16_V_M1_MF2, VSUXSEG4EI16_V }, // 10412 |
| 31118 | { PseudoVSUXSEG4EI16_V_M1_MF2_MASK, VSUXSEG4EI16_V }, // 10413 |
| 31119 | { PseudoVSUXSEG4EI16_V_M2_M1, VSUXSEG4EI16_V }, // 10414 |
| 31120 | { PseudoVSUXSEG4EI16_V_M2_M1_MASK, VSUXSEG4EI16_V }, // 10415 |
| 31121 | { PseudoVSUXSEG4EI16_V_M2_M2, VSUXSEG4EI16_V }, // 10416 |
| 31122 | { PseudoVSUXSEG4EI16_V_M2_M2_MASK, VSUXSEG4EI16_V }, // 10417 |
| 31123 | { PseudoVSUXSEG4EI16_V_M4_M2, VSUXSEG4EI16_V }, // 10418 |
| 31124 | { PseudoVSUXSEG4EI16_V_M4_M2_MASK, VSUXSEG4EI16_V }, // 10419 |
| 31125 | { PseudoVSUXSEG4EI16_V_MF2_M1, VSUXSEG4EI16_V }, // 10420 |
| 31126 | { PseudoVSUXSEG4EI16_V_MF2_M1_MASK, VSUXSEG4EI16_V }, // 10421 |
| 31127 | { PseudoVSUXSEG4EI16_V_MF2_M2, VSUXSEG4EI16_V }, // 10422 |
| 31128 | { PseudoVSUXSEG4EI16_V_MF2_M2_MASK, VSUXSEG4EI16_V }, // 10423 |
| 31129 | { PseudoVSUXSEG4EI16_V_MF2_MF2, VSUXSEG4EI16_V }, // 10424 |
| 31130 | { PseudoVSUXSEG4EI16_V_MF2_MF2_MASK, VSUXSEG4EI16_V }, // 10425 |
| 31131 | { PseudoVSUXSEG4EI16_V_MF2_MF4, VSUXSEG4EI16_V }, // 10426 |
| 31132 | { PseudoVSUXSEG4EI16_V_MF2_MF4_MASK, VSUXSEG4EI16_V }, // 10427 |
| 31133 | { PseudoVSUXSEG4EI16_V_MF4_M1, VSUXSEG4EI16_V }, // 10428 |
| 31134 | { PseudoVSUXSEG4EI16_V_MF4_M1_MASK, VSUXSEG4EI16_V }, // 10429 |
| 31135 | { PseudoVSUXSEG4EI16_V_MF4_MF2, VSUXSEG4EI16_V }, // 10430 |
| 31136 | { PseudoVSUXSEG4EI16_V_MF4_MF2_MASK, VSUXSEG4EI16_V }, // 10431 |
| 31137 | { PseudoVSUXSEG4EI16_V_MF4_MF4, VSUXSEG4EI16_V }, // 10432 |
| 31138 | { PseudoVSUXSEG4EI16_V_MF4_MF4_MASK, VSUXSEG4EI16_V }, // 10433 |
| 31139 | { PseudoVSUXSEG4EI16_V_MF4_MF8, VSUXSEG4EI16_V }, // 10434 |
| 31140 | { PseudoVSUXSEG4EI16_V_MF4_MF8_MASK, VSUXSEG4EI16_V }, // 10435 |
| 31141 | { PseudoVSUXSEG4EI32_V_M1_M1, VSUXSEG4EI32_V }, // 10436 |
| 31142 | { PseudoVSUXSEG4EI32_V_M1_M1_MASK, VSUXSEG4EI32_V }, // 10437 |
| 31143 | { PseudoVSUXSEG4EI32_V_M1_M2, VSUXSEG4EI32_V }, // 10438 |
| 31144 | { PseudoVSUXSEG4EI32_V_M1_M2_MASK, VSUXSEG4EI32_V }, // 10439 |
| 31145 | { PseudoVSUXSEG4EI32_V_M1_MF2, VSUXSEG4EI32_V }, // 10440 |
| 31146 | { PseudoVSUXSEG4EI32_V_M1_MF2_MASK, VSUXSEG4EI32_V }, // 10441 |
| 31147 | { PseudoVSUXSEG4EI32_V_M1_MF4, VSUXSEG4EI32_V }, // 10442 |
| 31148 | { PseudoVSUXSEG4EI32_V_M1_MF4_MASK, VSUXSEG4EI32_V }, // 10443 |
| 31149 | { PseudoVSUXSEG4EI32_V_M2_M1, VSUXSEG4EI32_V }, // 10444 |
| 31150 | { PseudoVSUXSEG4EI32_V_M2_M1_MASK, VSUXSEG4EI32_V }, // 10445 |
| 31151 | { PseudoVSUXSEG4EI32_V_M2_M2, VSUXSEG4EI32_V }, // 10446 |
| 31152 | { PseudoVSUXSEG4EI32_V_M2_M2_MASK, VSUXSEG4EI32_V }, // 10447 |
| 31153 | { PseudoVSUXSEG4EI32_V_M2_MF2, VSUXSEG4EI32_V }, // 10448 |
| 31154 | { PseudoVSUXSEG4EI32_V_M2_MF2_MASK, VSUXSEG4EI32_V }, // 10449 |
| 31155 | { PseudoVSUXSEG4EI32_V_M4_M1, VSUXSEG4EI32_V }, // 10450 |
| 31156 | { PseudoVSUXSEG4EI32_V_M4_M1_MASK, VSUXSEG4EI32_V }, // 10451 |
| 31157 | { PseudoVSUXSEG4EI32_V_M4_M2, VSUXSEG4EI32_V }, // 10452 |
| 31158 | { PseudoVSUXSEG4EI32_V_M4_M2_MASK, VSUXSEG4EI32_V }, // 10453 |
| 31159 | { PseudoVSUXSEG4EI32_V_M8_M2, VSUXSEG4EI32_V }, // 10454 |
| 31160 | { PseudoVSUXSEG4EI32_V_M8_M2_MASK, VSUXSEG4EI32_V }, // 10455 |
| 31161 | { PseudoVSUXSEG4EI32_V_MF2_M1, VSUXSEG4EI32_V }, // 10456 |
| 31162 | { PseudoVSUXSEG4EI32_V_MF2_M1_MASK, VSUXSEG4EI32_V }, // 10457 |
| 31163 | { PseudoVSUXSEG4EI32_V_MF2_MF2, VSUXSEG4EI32_V }, // 10458 |
| 31164 | { PseudoVSUXSEG4EI32_V_MF2_MF2_MASK, VSUXSEG4EI32_V }, // 10459 |
| 31165 | { PseudoVSUXSEG4EI32_V_MF2_MF4, VSUXSEG4EI32_V }, // 10460 |
| 31166 | { PseudoVSUXSEG4EI32_V_MF2_MF4_MASK, VSUXSEG4EI32_V }, // 10461 |
| 31167 | { PseudoVSUXSEG4EI32_V_MF2_MF8, VSUXSEG4EI32_V }, // 10462 |
| 31168 | { PseudoVSUXSEG4EI32_V_MF2_MF8_MASK, VSUXSEG4EI32_V }, // 10463 |
| 31169 | { PseudoVSUXSEG4EI64_V_M1_M1, VSUXSEG4EI64_V }, // 10464 |
| 31170 | { PseudoVSUXSEG4EI64_V_M1_M1_MASK, VSUXSEG4EI64_V }, // 10465 |
| 31171 | { PseudoVSUXSEG4EI64_V_M1_MF2, VSUXSEG4EI64_V }, // 10466 |
| 31172 | { PseudoVSUXSEG4EI64_V_M1_MF2_MASK, VSUXSEG4EI64_V }, // 10467 |
| 31173 | { PseudoVSUXSEG4EI64_V_M1_MF4, VSUXSEG4EI64_V }, // 10468 |
| 31174 | { PseudoVSUXSEG4EI64_V_M1_MF4_MASK, VSUXSEG4EI64_V }, // 10469 |
| 31175 | { PseudoVSUXSEG4EI64_V_M1_MF8, VSUXSEG4EI64_V }, // 10470 |
| 31176 | { PseudoVSUXSEG4EI64_V_M1_MF8_MASK, VSUXSEG4EI64_V }, // 10471 |
| 31177 | { PseudoVSUXSEG4EI64_V_M2_M1, VSUXSEG4EI64_V }, // 10472 |
| 31178 | { PseudoVSUXSEG4EI64_V_M2_M1_MASK, VSUXSEG4EI64_V }, // 10473 |
| 31179 | { PseudoVSUXSEG4EI64_V_M2_M2, VSUXSEG4EI64_V }, // 10474 |
| 31180 | { PseudoVSUXSEG4EI64_V_M2_M2_MASK, VSUXSEG4EI64_V }, // 10475 |
| 31181 | { PseudoVSUXSEG4EI64_V_M2_MF2, VSUXSEG4EI64_V }, // 10476 |
| 31182 | { PseudoVSUXSEG4EI64_V_M2_MF2_MASK, VSUXSEG4EI64_V }, // 10477 |
| 31183 | { PseudoVSUXSEG4EI64_V_M2_MF4, VSUXSEG4EI64_V }, // 10478 |
| 31184 | { PseudoVSUXSEG4EI64_V_M2_MF4_MASK, VSUXSEG4EI64_V }, // 10479 |
| 31185 | { PseudoVSUXSEG4EI64_V_M4_M1, VSUXSEG4EI64_V }, // 10480 |
| 31186 | { PseudoVSUXSEG4EI64_V_M4_M1_MASK, VSUXSEG4EI64_V }, // 10481 |
| 31187 | { PseudoVSUXSEG4EI64_V_M4_M2, VSUXSEG4EI64_V }, // 10482 |
| 31188 | { PseudoVSUXSEG4EI64_V_M4_M2_MASK, VSUXSEG4EI64_V }, // 10483 |
| 31189 | { PseudoVSUXSEG4EI64_V_M4_MF2, VSUXSEG4EI64_V }, // 10484 |
| 31190 | { PseudoVSUXSEG4EI64_V_M4_MF2_MASK, VSUXSEG4EI64_V }, // 10485 |
| 31191 | { PseudoVSUXSEG4EI64_V_M8_M1, VSUXSEG4EI64_V }, // 10486 |
| 31192 | { PseudoVSUXSEG4EI64_V_M8_M1_MASK, VSUXSEG4EI64_V }, // 10487 |
| 31193 | { PseudoVSUXSEG4EI64_V_M8_M2, VSUXSEG4EI64_V }, // 10488 |
| 31194 | { PseudoVSUXSEG4EI64_V_M8_M2_MASK, VSUXSEG4EI64_V }, // 10489 |
| 31195 | { PseudoVSUXSEG4EI8_V_M1_M1, VSUXSEG4EI8_V }, // 10490 |
| 31196 | { PseudoVSUXSEG4EI8_V_M1_M1_MASK, VSUXSEG4EI8_V }, // 10491 |
| 31197 | { PseudoVSUXSEG4EI8_V_M1_M2, VSUXSEG4EI8_V }, // 10492 |
| 31198 | { PseudoVSUXSEG4EI8_V_M1_M2_MASK, VSUXSEG4EI8_V }, // 10493 |
| 31199 | { PseudoVSUXSEG4EI8_V_M2_M2, VSUXSEG4EI8_V }, // 10494 |
| 31200 | { PseudoVSUXSEG4EI8_V_M2_M2_MASK, VSUXSEG4EI8_V }, // 10495 |
| 31201 | { PseudoVSUXSEG4EI8_V_MF2_M1, VSUXSEG4EI8_V }, // 10496 |
| 31202 | { PseudoVSUXSEG4EI8_V_MF2_M1_MASK, VSUXSEG4EI8_V }, // 10497 |
| 31203 | { PseudoVSUXSEG4EI8_V_MF2_M2, VSUXSEG4EI8_V }, // 10498 |
| 31204 | { PseudoVSUXSEG4EI8_V_MF2_M2_MASK, VSUXSEG4EI8_V }, // 10499 |
| 31205 | { PseudoVSUXSEG4EI8_V_MF2_MF2, VSUXSEG4EI8_V }, // 10500 |
| 31206 | { PseudoVSUXSEG4EI8_V_MF2_MF2_MASK, VSUXSEG4EI8_V }, // 10501 |
| 31207 | { PseudoVSUXSEG4EI8_V_MF4_M1, VSUXSEG4EI8_V }, // 10502 |
| 31208 | { PseudoVSUXSEG4EI8_V_MF4_M1_MASK, VSUXSEG4EI8_V }, // 10503 |
| 31209 | { PseudoVSUXSEG4EI8_V_MF4_M2, VSUXSEG4EI8_V }, // 10504 |
| 31210 | { PseudoVSUXSEG4EI8_V_MF4_M2_MASK, VSUXSEG4EI8_V }, // 10505 |
| 31211 | { PseudoVSUXSEG4EI8_V_MF4_MF2, VSUXSEG4EI8_V }, // 10506 |
| 31212 | { PseudoVSUXSEG4EI8_V_MF4_MF2_MASK, VSUXSEG4EI8_V }, // 10507 |
| 31213 | { PseudoVSUXSEG4EI8_V_MF4_MF4, VSUXSEG4EI8_V }, // 10508 |
| 31214 | { PseudoVSUXSEG4EI8_V_MF4_MF4_MASK, VSUXSEG4EI8_V }, // 10509 |
| 31215 | { PseudoVSUXSEG4EI8_V_MF8_M1, VSUXSEG4EI8_V }, // 10510 |
| 31216 | { PseudoVSUXSEG4EI8_V_MF8_M1_MASK, VSUXSEG4EI8_V }, // 10511 |
| 31217 | { PseudoVSUXSEG4EI8_V_MF8_MF2, VSUXSEG4EI8_V }, // 10512 |
| 31218 | { PseudoVSUXSEG4EI8_V_MF8_MF2_MASK, VSUXSEG4EI8_V }, // 10513 |
| 31219 | { PseudoVSUXSEG4EI8_V_MF8_MF4, VSUXSEG4EI8_V }, // 10514 |
| 31220 | { PseudoVSUXSEG4EI8_V_MF8_MF4_MASK, VSUXSEG4EI8_V }, // 10515 |
| 31221 | { PseudoVSUXSEG4EI8_V_MF8_MF8, VSUXSEG4EI8_V }, // 10516 |
| 31222 | { PseudoVSUXSEG4EI8_V_MF8_MF8_MASK, VSUXSEG4EI8_V }, // 10517 |
| 31223 | { PseudoVSUXSEG5EI16_V_M1_M1, VSUXSEG5EI16_V }, // 10518 |
| 31224 | { PseudoVSUXSEG5EI16_V_M1_M1_MASK, VSUXSEG5EI16_V }, // 10519 |
| 31225 | { PseudoVSUXSEG5EI16_V_M1_MF2, VSUXSEG5EI16_V }, // 10520 |
| 31226 | { PseudoVSUXSEG5EI16_V_M1_MF2_MASK, VSUXSEG5EI16_V }, // 10521 |
| 31227 | { PseudoVSUXSEG5EI16_V_M2_M1, VSUXSEG5EI16_V }, // 10522 |
| 31228 | { PseudoVSUXSEG5EI16_V_M2_M1_MASK, VSUXSEG5EI16_V }, // 10523 |
| 31229 | { PseudoVSUXSEG5EI16_V_MF2_M1, VSUXSEG5EI16_V }, // 10524 |
| 31230 | { PseudoVSUXSEG5EI16_V_MF2_M1_MASK, VSUXSEG5EI16_V }, // 10525 |
| 31231 | { PseudoVSUXSEG5EI16_V_MF2_MF2, VSUXSEG5EI16_V }, // 10526 |
| 31232 | { PseudoVSUXSEG5EI16_V_MF2_MF2_MASK, VSUXSEG5EI16_V }, // 10527 |
| 31233 | { PseudoVSUXSEG5EI16_V_MF2_MF4, VSUXSEG5EI16_V }, // 10528 |
| 31234 | { PseudoVSUXSEG5EI16_V_MF2_MF4_MASK, VSUXSEG5EI16_V }, // 10529 |
| 31235 | { PseudoVSUXSEG5EI16_V_MF4_M1, VSUXSEG5EI16_V }, // 10530 |
| 31236 | { PseudoVSUXSEG5EI16_V_MF4_M1_MASK, VSUXSEG5EI16_V }, // 10531 |
| 31237 | { PseudoVSUXSEG5EI16_V_MF4_MF2, VSUXSEG5EI16_V }, // 10532 |
| 31238 | { PseudoVSUXSEG5EI16_V_MF4_MF2_MASK, VSUXSEG5EI16_V }, // 10533 |
| 31239 | { PseudoVSUXSEG5EI16_V_MF4_MF4, VSUXSEG5EI16_V }, // 10534 |
| 31240 | { PseudoVSUXSEG5EI16_V_MF4_MF4_MASK, VSUXSEG5EI16_V }, // 10535 |
| 31241 | { PseudoVSUXSEG5EI16_V_MF4_MF8, VSUXSEG5EI16_V }, // 10536 |
| 31242 | { PseudoVSUXSEG5EI16_V_MF4_MF8_MASK, VSUXSEG5EI16_V }, // 10537 |
| 31243 | { PseudoVSUXSEG5EI32_V_M1_M1, VSUXSEG5EI32_V }, // 10538 |
| 31244 | { PseudoVSUXSEG5EI32_V_M1_M1_MASK, VSUXSEG5EI32_V }, // 10539 |
| 31245 | { PseudoVSUXSEG5EI32_V_M1_MF2, VSUXSEG5EI32_V }, // 10540 |
| 31246 | { PseudoVSUXSEG5EI32_V_M1_MF2_MASK, VSUXSEG5EI32_V }, // 10541 |
| 31247 | { PseudoVSUXSEG5EI32_V_M1_MF4, VSUXSEG5EI32_V }, // 10542 |
| 31248 | { PseudoVSUXSEG5EI32_V_M1_MF4_MASK, VSUXSEG5EI32_V }, // 10543 |
| 31249 | { PseudoVSUXSEG5EI32_V_M2_M1, VSUXSEG5EI32_V }, // 10544 |
| 31250 | { PseudoVSUXSEG5EI32_V_M2_M1_MASK, VSUXSEG5EI32_V }, // 10545 |
| 31251 | { PseudoVSUXSEG5EI32_V_M2_MF2, VSUXSEG5EI32_V }, // 10546 |
| 31252 | { PseudoVSUXSEG5EI32_V_M2_MF2_MASK, VSUXSEG5EI32_V }, // 10547 |
| 31253 | { PseudoVSUXSEG5EI32_V_M4_M1, VSUXSEG5EI32_V }, // 10548 |
| 31254 | { PseudoVSUXSEG5EI32_V_M4_M1_MASK, VSUXSEG5EI32_V }, // 10549 |
| 31255 | { PseudoVSUXSEG5EI32_V_MF2_M1, VSUXSEG5EI32_V }, // 10550 |
| 31256 | { PseudoVSUXSEG5EI32_V_MF2_M1_MASK, VSUXSEG5EI32_V }, // 10551 |
| 31257 | { PseudoVSUXSEG5EI32_V_MF2_MF2, VSUXSEG5EI32_V }, // 10552 |
| 31258 | { PseudoVSUXSEG5EI32_V_MF2_MF2_MASK, VSUXSEG5EI32_V }, // 10553 |
| 31259 | { PseudoVSUXSEG5EI32_V_MF2_MF4, VSUXSEG5EI32_V }, // 10554 |
| 31260 | { PseudoVSUXSEG5EI32_V_MF2_MF4_MASK, VSUXSEG5EI32_V }, // 10555 |
| 31261 | { PseudoVSUXSEG5EI32_V_MF2_MF8, VSUXSEG5EI32_V }, // 10556 |
| 31262 | { PseudoVSUXSEG5EI32_V_MF2_MF8_MASK, VSUXSEG5EI32_V }, // 10557 |
| 31263 | { PseudoVSUXSEG5EI64_V_M1_M1, VSUXSEG5EI64_V }, // 10558 |
| 31264 | { PseudoVSUXSEG5EI64_V_M1_M1_MASK, VSUXSEG5EI64_V }, // 10559 |
| 31265 | { PseudoVSUXSEG5EI64_V_M1_MF2, VSUXSEG5EI64_V }, // 10560 |
| 31266 | { PseudoVSUXSEG5EI64_V_M1_MF2_MASK, VSUXSEG5EI64_V }, // 10561 |
| 31267 | { PseudoVSUXSEG5EI64_V_M1_MF4, VSUXSEG5EI64_V }, // 10562 |
| 31268 | { PseudoVSUXSEG5EI64_V_M1_MF4_MASK, VSUXSEG5EI64_V }, // 10563 |
| 31269 | { PseudoVSUXSEG5EI64_V_M1_MF8, VSUXSEG5EI64_V }, // 10564 |
| 31270 | { PseudoVSUXSEG5EI64_V_M1_MF8_MASK, VSUXSEG5EI64_V }, // 10565 |
| 31271 | { PseudoVSUXSEG5EI64_V_M2_M1, VSUXSEG5EI64_V }, // 10566 |
| 31272 | { PseudoVSUXSEG5EI64_V_M2_M1_MASK, VSUXSEG5EI64_V }, // 10567 |
| 31273 | { PseudoVSUXSEG5EI64_V_M2_MF2, VSUXSEG5EI64_V }, // 10568 |
| 31274 | { PseudoVSUXSEG5EI64_V_M2_MF2_MASK, VSUXSEG5EI64_V }, // 10569 |
| 31275 | { PseudoVSUXSEG5EI64_V_M2_MF4, VSUXSEG5EI64_V }, // 10570 |
| 31276 | { PseudoVSUXSEG5EI64_V_M2_MF4_MASK, VSUXSEG5EI64_V }, // 10571 |
| 31277 | { PseudoVSUXSEG5EI64_V_M4_M1, VSUXSEG5EI64_V }, // 10572 |
| 31278 | { PseudoVSUXSEG5EI64_V_M4_M1_MASK, VSUXSEG5EI64_V }, // 10573 |
| 31279 | { PseudoVSUXSEG5EI64_V_M4_MF2, VSUXSEG5EI64_V }, // 10574 |
| 31280 | { PseudoVSUXSEG5EI64_V_M4_MF2_MASK, VSUXSEG5EI64_V }, // 10575 |
| 31281 | { PseudoVSUXSEG5EI64_V_M8_M1, VSUXSEG5EI64_V }, // 10576 |
| 31282 | { PseudoVSUXSEG5EI64_V_M8_M1_MASK, VSUXSEG5EI64_V }, // 10577 |
| 31283 | { PseudoVSUXSEG5EI8_V_M1_M1, VSUXSEG5EI8_V }, // 10578 |
| 31284 | { PseudoVSUXSEG5EI8_V_M1_M1_MASK, VSUXSEG5EI8_V }, // 10579 |
| 31285 | { PseudoVSUXSEG5EI8_V_MF2_M1, VSUXSEG5EI8_V }, // 10580 |
| 31286 | { PseudoVSUXSEG5EI8_V_MF2_M1_MASK, VSUXSEG5EI8_V }, // 10581 |
| 31287 | { PseudoVSUXSEG5EI8_V_MF2_MF2, VSUXSEG5EI8_V }, // 10582 |
| 31288 | { PseudoVSUXSEG5EI8_V_MF2_MF2_MASK, VSUXSEG5EI8_V }, // 10583 |
| 31289 | { PseudoVSUXSEG5EI8_V_MF4_M1, VSUXSEG5EI8_V }, // 10584 |
| 31290 | { PseudoVSUXSEG5EI8_V_MF4_M1_MASK, VSUXSEG5EI8_V }, // 10585 |
| 31291 | { PseudoVSUXSEG5EI8_V_MF4_MF2, VSUXSEG5EI8_V }, // 10586 |
| 31292 | { PseudoVSUXSEG5EI8_V_MF4_MF2_MASK, VSUXSEG5EI8_V }, // 10587 |
| 31293 | { PseudoVSUXSEG5EI8_V_MF4_MF4, VSUXSEG5EI8_V }, // 10588 |
| 31294 | { PseudoVSUXSEG5EI8_V_MF4_MF4_MASK, VSUXSEG5EI8_V }, // 10589 |
| 31295 | { PseudoVSUXSEG5EI8_V_MF8_M1, VSUXSEG5EI8_V }, // 10590 |
| 31296 | { PseudoVSUXSEG5EI8_V_MF8_M1_MASK, VSUXSEG5EI8_V }, // 10591 |
| 31297 | { PseudoVSUXSEG5EI8_V_MF8_MF2, VSUXSEG5EI8_V }, // 10592 |
| 31298 | { PseudoVSUXSEG5EI8_V_MF8_MF2_MASK, VSUXSEG5EI8_V }, // 10593 |
| 31299 | { PseudoVSUXSEG5EI8_V_MF8_MF4, VSUXSEG5EI8_V }, // 10594 |
| 31300 | { PseudoVSUXSEG5EI8_V_MF8_MF4_MASK, VSUXSEG5EI8_V }, // 10595 |
| 31301 | { PseudoVSUXSEG5EI8_V_MF8_MF8, VSUXSEG5EI8_V }, // 10596 |
| 31302 | { PseudoVSUXSEG5EI8_V_MF8_MF8_MASK, VSUXSEG5EI8_V }, // 10597 |
| 31303 | { PseudoVSUXSEG6EI16_V_M1_M1, VSUXSEG6EI16_V }, // 10598 |
| 31304 | { PseudoVSUXSEG6EI16_V_M1_M1_MASK, VSUXSEG6EI16_V }, // 10599 |
| 31305 | { PseudoVSUXSEG6EI16_V_M1_MF2, VSUXSEG6EI16_V }, // 10600 |
| 31306 | { PseudoVSUXSEG6EI16_V_M1_MF2_MASK, VSUXSEG6EI16_V }, // 10601 |
| 31307 | { PseudoVSUXSEG6EI16_V_M2_M1, VSUXSEG6EI16_V }, // 10602 |
| 31308 | { PseudoVSUXSEG6EI16_V_M2_M1_MASK, VSUXSEG6EI16_V }, // 10603 |
| 31309 | { PseudoVSUXSEG6EI16_V_MF2_M1, VSUXSEG6EI16_V }, // 10604 |
| 31310 | { PseudoVSUXSEG6EI16_V_MF2_M1_MASK, VSUXSEG6EI16_V }, // 10605 |
| 31311 | { PseudoVSUXSEG6EI16_V_MF2_MF2, VSUXSEG6EI16_V }, // 10606 |
| 31312 | { PseudoVSUXSEG6EI16_V_MF2_MF2_MASK, VSUXSEG6EI16_V }, // 10607 |
| 31313 | { PseudoVSUXSEG6EI16_V_MF2_MF4, VSUXSEG6EI16_V }, // 10608 |
| 31314 | { PseudoVSUXSEG6EI16_V_MF2_MF4_MASK, VSUXSEG6EI16_V }, // 10609 |
| 31315 | { PseudoVSUXSEG6EI16_V_MF4_M1, VSUXSEG6EI16_V }, // 10610 |
| 31316 | { PseudoVSUXSEG6EI16_V_MF4_M1_MASK, VSUXSEG6EI16_V }, // 10611 |
| 31317 | { PseudoVSUXSEG6EI16_V_MF4_MF2, VSUXSEG6EI16_V }, // 10612 |
| 31318 | { PseudoVSUXSEG6EI16_V_MF4_MF2_MASK, VSUXSEG6EI16_V }, // 10613 |
| 31319 | { PseudoVSUXSEG6EI16_V_MF4_MF4, VSUXSEG6EI16_V }, // 10614 |
| 31320 | { PseudoVSUXSEG6EI16_V_MF4_MF4_MASK, VSUXSEG6EI16_V }, // 10615 |
| 31321 | { PseudoVSUXSEG6EI16_V_MF4_MF8, VSUXSEG6EI16_V }, // 10616 |
| 31322 | { PseudoVSUXSEG6EI16_V_MF4_MF8_MASK, VSUXSEG6EI16_V }, // 10617 |
| 31323 | { PseudoVSUXSEG6EI32_V_M1_M1, VSUXSEG6EI32_V }, // 10618 |
| 31324 | { PseudoVSUXSEG6EI32_V_M1_M1_MASK, VSUXSEG6EI32_V }, // 10619 |
| 31325 | { PseudoVSUXSEG6EI32_V_M1_MF2, VSUXSEG6EI32_V }, // 10620 |
| 31326 | { PseudoVSUXSEG6EI32_V_M1_MF2_MASK, VSUXSEG6EI32_V }, // 10621 |
| 31327 | { PseudoVSUXSEG6EI32_V_M1_MF4, VSUXSEG6EI32_V }, // 10622 |
| 31328 | { PseudoVSUXSEG6EI32_V_M1_MF4_MASK, VSUXSEG6EI32_V }, // 10623 |
| 31329 | { PseudoVSUXSEG6EI32_V_M2_M1, VSUXSEG6EI32_V }, // 10624 |
| 31330 | { PseudoVSUXSEG6EI32_V_M2_M1_MASK, VSUXSEG6EI32_V }, // 10625 |
| 31331 | { PseudoVSUXSEG6EI32_V_M2_MF2, VSUXSEG6EI32_V }, // 10626 |
| 31332 | { PseudoVSUXSEG6EI32_V_M2_MF2_MASK, VSUXSEG6EI32_V }, // 10627 |
| 31333 | { PseudoVSUXSEG6EI32_V_M4_M1, VSUXSEG6EI32_V }, // 10628 |
| 31334 | { PseudoVSUXSEG6EI32_V_M4_M1_MASK, VSUXSEG6EI32_V }, // 10629 |
| 31335 | { PseudoVSUXSEG6EI32_V_MF2_M1, VSUXSEG6EI32_V }, // 10630 |
| 31336 | { PseudoVSUXSEG6EI32_V_MF2_M1_MASK, VSUXSEG6EI32_V }, // 10631 |
| 31337 | { PseudoVSUXSEG6EI32_V_MF2_MF2, VSUXSEG6EI32_V }, // 10632 |
| 31338 | { PseudoVSUXSEG6EI32_V_MF2_MF2_MASK, VSUXSEG6EI32_V }, // 10633 |
| 31339 | { PseudoVSUXSEG6EI32_V_MF2_MF4, VSUXSEG6EI32_V }, // 10634 |
| 31340 | { PseudoVSUXSEG6EI32_V_MF2_MF4_MASK, VSUXSEG6EI32_V }, // 10635 |
| 31341 | { PseudoVSUXSEG6EI32_V_MF2_MF8, VSUXSEG6EI32_V }, // 10636 |
| 31342 | { PseudoVSUXSEG6EI32_V_MF2_MF8_MASK, VSUXSEG6EI32_V }, // 10637 |
| 31343 | { PseudoVSUXSEG6EI64_V_M1_M1, VSUXSEG6EI64_V }, // 10638 |
| 31344 | { PseudoVSUXSEG6EI64_V_M1_M1_MASK, VSUXSEG6EI64_V }, // 10639 |
| 31345 | { PseudoVSUXSEG6EI64_V_M1_MF2, VSUXSEG6EI64_V }, // 10640 |
| 31346 | { PseudoVSUXSEG6EI64_V_M1_MF2_MASK, VSUXSEG6EI64_V }, // 10641 |
| 31347 | { PseudoVSUXSEG6EI64_V_M1_MF4, VSUXSEG6EI64_V }, // 10642 |
| 31348 | { PseudoVSUXSEG6EI64_V_M1_MF4_MASK, VSUXSEG6EI64_V }, // 10643 |
| 31349 | { PseudoVSUXSEG6EI64_V_M1_MF8, VSUXSEG6EI64_V }, // 10644 |
| 31350 | { PseudoVSUXSEG6EI64_V_M1_MF8_MASK, VSUXSEG6EI64_V }, // 10645 |
| 31351 | { PseudoVSUXSEG6EI64_V_M2_M1, VSUXSEG6EI64_V }, // 10646 |
| 31352 | { PseudoVSUXSEG6EI64_V_M2_M1_MASK, VSUXSEG6EI64_V }, // 10647 |
| 31353 | { PseudoVSUXSEG6EI64_V_M2_MF2, VSUXSEG6EI64_V }, // 10648 |
| 31354 | { PseudoVSUXSEG6EI64_V_M2_MF2_MASK, VSUXSEG6EI64_V }, // 10649 |
| 31355 | { PseudoVSUXSEG6EI64_V_M2_MF4, VSUXSEG6EI64_V }, // 10650 |
| 31356 | { PseudoVSUXSEG6EI64_V_M2_MF4_MASK, VSUXSEG6EI64_V }, // 10651 |
| 31357 | { PseudoVSUXSEG6EI64_V_M4_M1, VSUXSEG6EI64_V }, // 10652 |
| 31358 | { PseudoVSUXSEG6EI64_V_M4_M1_MASK, VSUXSEG6EI64_V }, // 10653 |
| 31359 | { PseudoVSUXSEG6EI64_V_M4_MF2, VSUXSEG6EI64_V }, // 10654 |
| 31360 | { PseudoVSUXSEG6EI64_V_M4_MF2_MASK, VSUXSEG6EI64_V }, // 10655 |
| 31361 | { PseudoVSUXSEG6EI64_V_M8_M1, VSUXSEG6EI64_V }, // 10656 |
| 31362 | { PseudoVSUXSEG6EI64_V_M8_M1_MASK, VSUXSEG6EI64_V }, // 10657 |
| 31363 | { PseudoVSUXSEG6EI8_V_M1_M1, VSUXSEG6EI8_V }, // 10658 |
| 31364 | { PseudoVSUXSEG6EI8_V_M1_M1_MASK, VSUXSEG6EI8_V }, // 10659 |
| 31365 | { PseudoVSUXSEG6EI8_V_MF2_M1, VSUXSEG6EI8_V }, // 10660 |
| 31366 | { PseudoVSUXSEG6EI8_V_MF2_M1_MASK, VSUXSEG6EI8_V }, // 10661 |
| 31367 | { PseudoVSUXSEG6EI8_V_MF2_MF2, VSUXSEG6EI8_V }, // 10662 |
| 31368 | { PseudoVSUXSEG6EI8_V_MF2_MF2_MASK, VSUXSEG6EI8_V }, // 10663 |
| 31369 | { PseudoVSUXSEG6EI8_V_MF4_M1, VSUXSEG6EI8_V }, // 10664 |
| 31370 | { PseudoVSUXSEG6EI8_V_MF4_M1_MASK, VSUXSEG6EI8_V }, // 10665 |
| 31371 | { PseudoVSUXSEG6EI8_V_MF4_MF2, VSUXSEG6EI8_V }, // 10666 |
| 31372 | { PseudoVSUXSEG6EI8_V_MF4_MF2_MASK, VSUXSEG6EI8_V }, // 10667 |
| 31373 | { PseudoVSUXSEG6EI8_V_MF4_MF4, VSUXSEG6EI8_V }, // 10668 |
| 31374 | { PseudoVSUXSEG6EI8_V_MF4_MF4_MASK, VSUXSEG6EI8_V }, // 10669 |
| 31375 | { PseudoVSUXSEG6EI8_V_MF8_M1, VSUXSEG6EI8_V }, // 10670 |
| 31376 | { PseudoVSUXSEG6EI8_V_MF8_M1_MASK, VSUXSEG6EI8_V }, // 10671 |
| 31377 | { PseudoVSUXSEG6EI8_V_MF8_MF2, VSUXSEG6EI8_V }, // 10672 |
| 31378 | { PseudoVSUXSEG6EI8_V_MF8_MF2_MASK, VSUXSEG6EI8_V }, // 10673 |
| 31379 | { PseudoVSUXSEG6EI8_V_MF8_MF4, VSUXSEG6EI8_V }, // 10674 |
| 31380 | { PseudoVSUXSEG6EI8_V_MF8_MF4_MASK, VSUXSEG6EI8_V }, // 10675 |
| 31381 | { PseudoVSUXSEG6EI8_V_MF8_MF8, VSUXSEG6EI8_V }, // 10676 |
| 31382 | { PseudoVSUXSEG6EI8_V_MF8_MF8_MASK, VSUXSEG6EI8_V }, // 10677 |
| 31383 | { PseudoVSUXSEG7EI16_V_M1_M1, VSUXSEG7EI16_V }, // 10678 |
| 31384 | { PseudoVSUXSEG7EI16_V_M1_M1_MASK, VSUXSEG7EI16_V }, // 10679 |
| 31385 | { PseudoVSUXSEG7EI16_V_M1_MF2, VSUXSEG7EI16_V }, // 10680 |
| 31386 | { PseudoVSUXSEG7EI16_V_M1_MF2_MASK, VSUXSEG7EI16_V }, // 10681 |
| 31387 | { PseudoVSUXSEG7EI16_V_M2_M1, VSUXSEG7EI16_V }, // 10682 |
| 31388 | { PseudoVSUXSEG7EI16_V_M2_M1_MASK, VSUXSEG7EI16_V }, // 10683 |
| 31389 | { PseudoVSUXSEG7EI16_V_MF2_M1, VSUXSEG7EI16_V }, // 10684 |
| 31390 | { PseudoVSUXSEG7EI16_V_MF2_M1_MASK, VSUXSEG7EI16_V }, // 10685 |
| 31391 | { PseudoVSUXSEG7EI16_V_MF2_MF2, VSUXSEG7EI16_V }, // 10686 |
| 31392 | { PseudoVSUXSEG7EI16_V_MF2_MF2_MASK, VSUXSEG7EI16_V }, // 10687 |
| 31393 | { PseudoVSUXSEG7EI16_V_MF2_MF4, VSUXSEG7EI16_V }, // 10688 |
| 31394 | { PseudoVSUXSEG7EI16_V_MF2_MF4_MASK, VSUXSEG7EI16_V }, // 10689 |
| 31395 | { PseudoVSUXSEG7EI16_V_MF4_M1, VSUXSEG7EI16_V }, // 10690 |
| 31396 | { PseudoVSUXSEG7EI16_V_MF4_M1_MASK, VSUXSEG7EI16_V }, // 10691 |
| 31397 | { PseudoVSUXSEG7EI16_V_MF4_MF2, VSUXSEG7EI16_V }, // 10692 |
| 31398 | { PseudoVSUXSEG7EI16_V_MF4_MF2_MASK, VSUXSEG7EI16_V }, // 10693 |
| 31399 | { PseudoVSUXSEG7EI16_V_MF4_MF4, VSUXSEG7EI16_V }, // 10694 |
| 31400 | { PseudoVSUXSEG7EI16_V_MF4_MF4_MASK, VSUXSEG7EI16_V }, // 10695 |
| 31401 | { PseudoVSUXSEG7EI16_V_MF4_MF8, VSUXSEG7EI16_V }, // 10696 |
| 31402 | { PseudoVSUXSEG7EI16_V_MF4_MF8_MASK, VSUXSEG7EI16_V }, // 10697 |
| 31403 | { PseudoVSUXSEG7EI32_V_M1_M1, VSUXSEG7EI32_V }, // 10698 |
| 31404 | { PseudoVSUXSEG7EI32_V_M1_M1_MASK, VSUXSEG7EI32_V }, // 10699 |
| 31405 | { PseudoVSUXSEG7EI32_V_M1_MF2, VSUXSEG7EI32_V }, // 10700 |
| 31406 | { PseudoVSUXSEG7EI32_V_M1_MF2_MASK, VSUXSEG7EI32_V }, // 10701 |
| 31407 | { PseudoVSUXSEG7EI32_V_M1_MF4, VSUXSEG7EI32_V }, // 10702 |
| 31408 | { PseudoVSUXSEG7EI32_V_M1_MF4_MASK, VSUXSEG7EI32_V }, // 10703 |
| 31409 | { PseudoVSUXSEG7EI32_V_M2_M1, VSUXSEG7EI32_V }, // 10704 |
| 31410 | { PseudoVSUXSEG7EI32_V_M2_M1_MASK, VSUXSEG7EI32_V }, // 10705 |
| 31411 | { PseudoVSUXSEG7EI32_V_M2_MF2, VSUXSEG7EI32_V }, // 10706 |
| 31412 | { PseudoVSUXSEG7EI32_V_M2_MF2_MASK, VSUXSEG7EI32_V }, // 10707 |
| 31413 | { PseudoVSUXSEG7EI32_V_M4_M1, VSUXSEG7EI32_V }, // 10708 |
| 31414 | { PseudoVSUXSEG7EI32_V_M4_M1_MASK, VSUXSEG7EI32_V }, // 10709 |
| 31415 | { PseudoVSUXSEG7EI32_V_MF2_M1, VSUXSEG7EI32_V }, // 10710 |
| 31416 | { PseudoVSUXSEG7EI32_V_MF2_M1_MASK, VSUXSEG7EI32_V }, // 10711 |
| 31417 | { PseudoVSUXSEG7EI32_V_MF2_MF2, VSUXSEG7EI32_V }, // 10712 |
| 31418 | { PseudoVSUXSEG7EI32_V_MF2_MF2_MASK, VSUXSEG7EI32_V }, // 10713 |
| 31419 | { PseudoVSUXSEG7EI32_V_MF2_MF4, VSUXSEG7EI32_V }, // 10714 |
| 31420 | { PseudoVSUXSEG7EI32_V_MF2_MF4_MASK, VSUXSEG7EI32_V }, // 10715 |
| 31421 | { PseudoVSUXSEG7EI32_V_MF2_MF8, VSUXSEG7EI32_V }, // 10716 |
| 31422 | { PseudoVSUXSEG7EI32_V_MF2_MF8_MASK, VSUXSEG7EI32_V }, // 10717 |
| 31423 | { PseudoVSUXSEG7EI64_V_M1_M1, VSUXSEG7EI64_V }, // 10718 |
| 31424 | { PseudoVSUXSEG7EI64_V_M1_M1_MASK, VSUXSEG7EI64_V }, // 10719 |
| 31425 | { PseudoVSUXSEG7EI64_V_M1_MF2, VSUXSEG7EI64_V }, // 10720 |
| 31426 | { PseudoVSUXSEG7EI64_V_M1_MF2_MASK, VSUXSEG7EI64_V }, // 10721 |
| 31427 | { PseudoVSUXSEG7EI64_V_M1_MF4, VSUXSEG7EI64_V }, // 10722 |
| 31428 | { PseudoVSUXSEG7EI64_V_M1_MF4_MASK, VSUXSEG7EI64_V }, // 10723 |
| 31429 | { PseudoVSUXSEG7EI64_V_M1_MF8, VSUXSEG7EI64_V }, // 10724 |
| 31430 | { PseudoVSUXSEG7EI64_V_M1_MF8_MASK, VSUXSEG7EI64_V }, // 10725 |
| 31431 | { PseudoVSUXSEG7EI64_V_M2_M1, VSUXSEG7EI64_V }, // 10726 |
| 31432 | { PseudoVSUXSEG7EI64_V_M2_M1_MASK, VSUXSEG7EI64_V }, // 10727 |
| 31433 | { PseudoVSUXSEG7EI64_V_M2_MF2, VSUXSEG7EI64_V }, // 10728 |
| 31434 | { PseudoVSUXSEG7EI64_V_M2_MF2_MASK, VSUXSEG7EI64_V }, // 10729 |
| 31435 | { PseudoVSUXSEG7EI64_V_M2_MF4, VSUXSEG7EI64_V }, // 10730 |
| 31436 | { PseudoVSUXSEG7EI64_V_M2_MF4_MASK, VSUXSEG7EI64_V }, // 10731 |
| 31437 | { PseudoVSUXSEG7EI64_V_M4_M1, VSUXSEG7EI64_V }, // 10732 |
| 31438 | { PseudoVSUXSEG7EI64_V_M4_M1_MASK, VSUXSEG7EI64_V }, // 10733 |
| 31439 | { PseudoVSUXSEG7EI64_V_M4_MF2, VSUXSEG7EI64_V }, // 10734 |
| 31440 | { PseudoVSUXSEG7EI64_V_M4_MF2_MASK, VSUXSEG7EI64_V }, // 10735 |
| 31441 | { PseudoVSUXSEG7EI64_V_M8_M1, VSUXSEG7EI64_V }, // 10736 |
| 31442 | { PseudoVSUXSEG7EI64_V_M8_M1_MASK, VSUXSEG7EI64_V }, // 10737 |
| 31443 | { PseudoVSUXSEG7EI8_V_M1_M1, VSUXSEG7EI8_V }, // 10738 |
| 31444 | { PseudoVSUXSEG7EI8_V_M1_M1_MASK, VSUXSEG7EI8_V }, // 10739 |
| 31445 | { PseudoVSUXSEG7EI8_V_MF2_M1, VSUXSEG7EI8_V }, // 10740 |
| 31446 | { PseudoVSUXSEG7EI8_V_MF2_M1_MASK, VSUXSEG7EI8_V }, // 10741 |
| 31447 | { PseudoVSUXSEG7EI8_V_MF2_MF2, VSUXSEG7EI8_V }, // 10742 |
| 31448 | { PseudoVSUXSEG7EI8_V_MF2_MF2_MASK, VSUXSEG7EI8_V }, // 10743 |
| 31449 | { PseudoVSUXSEG7EI8_V_MF4_M1, VSUXSEG7EI8_V }, // 10744 |
| 31450 | { PseudoVSUXSEG7EI8_V_MF4_M1_MASK, VSUXSEG7EI8_V }, // 10745 |
| 31451 | { PseudoVSUXSEG7EI8_V_MF4_MF2, VSUXSEG7EI8_V }, // 10746 |
| 31452 | { PseudoVSUXSEG7EI8_V_MF4_MF2_MASK, VSUXSEG7EI8_V }, // 10747 |
| 31453 | { PseudoVSUXSEG7EI8_V_MF4_MF4, VSUXSEG7EI8_V }, // 10748 |
| 31454 | { PseudoVSUXSEG7EI8_V_MF4_MF4_MASK, VSUXSEG7EI8_V }, // 10749 |
| 31455 | { PseudoVSUXSEG7EI8_V_MF8_M1, VSUXSEG7EI8_V }, // 10750 |
| 31456 | { PseudoVSUXSEG7EI8_V_MF8_M1_MASK, VSUXSEG7EI8_V }, // 10751 |
| 31457 | { PseudoVSUXSEG7EI8_V_MF8_MF2, VSUXSEG7EI8_V }, // 10752 |
| 31458 | { PseudoVSUXSEG7EI8_V_MF8_MF2_MASK, VSUXSEG7EI8_V }, // 10753 |
| 31459 | { PseudoVSUXSEG7EI8_V_MF8_MF4, VSUXSEG7EI8_V }, // 10754 |
| 31460 | { PseudoVSUXSEG7EI8_V_MF8_MF4_MASK, VSUXSEG7EI8_V }, // 10755 |
| 31461 | { PseudoVSUXSEG7EI8_V_MF8_MF8, VSUXSEG7EI8_V }, // 10756 |
| 31462 | { PseudoVSUXSEG7EI8_V_MF8_MF8_MASK, VSUXSEG7EI8_V }, // 10757 |
| 31463 | { PseudoVSUXSEG8EI16_V_M1_M1, VSUXSEG8EI16_V }, // 10758 |
| 31464 | { PseudoVSUXSEG8EI16_V_M1_M1_MASK, VSUXSEG8EI16_V }, // 10759 |
| 31465 | { PseudoVSUXSEG8EI16_V_M1_MF2, VSUXSEG8EI16_V }, // 10760 |
| 31466 | { PseudoVSUXSEG8EI16_V_M1_MF2_MASK, VSUXSEG8EI16_V }, // 10761 |
| 31467 | { PseudoVSUXSEG8EI16_V_M2_M1, VSUXSEG8EI16_V }, // 10762 |
| 31468 | { PseudoVSUXSEG8EI16_V_M2_M1_MASK, VSUXSEG8EI16_V }, // 10763 |
| 31469 | { PseudoVSUXSEG8EI16_V_MF2_M1, VSUXSEG8EI16_V }, // 10764 |
| 31470 | { PseudoVSUXSEG8EI16_V_MF2_M1_MASK, VSUXSEG8EI16_V }, // 10765 |
| 31471 | { PseudoVSUXSEG8EI16_V_MF2_MF2, VSUXSEG8EI16_V }, // 10766 |
| 31472 | { PseudoVSUXSEG8EI16_V_MF2_MF2_MASK, VSUXSEG8EI16_V }, // 10767 |
| 31473 | { PseudoVSUXSEG8EI16_V_MF2_MF4, VSUXSEG8EI16_V }, // 10768 |
| 31474 | { PseudoVSUXSEG8EI16_V_MF2_MF4_MASK, VSUXSEG8EI16_V }, // 10769 |
| 31475 | { PseudoVSUXSEG8EI16_V_MF4_M1, VSUXSEG8EI16_V }, // 10770 |
| 31476 | { PseudoVSUXSEG8EI16_V_MF4_M1_MASK, VSUXSEG8EI16_V }, // 10771 |
| 31477 | { PseudoVSUXSEG8EI16_V_MF4_MF2, VSUXSEG8EI16_V }, // 10772 |
| 31478 | { PseudoVSUXSEG8EI16_V_MF4_MF2_MASK, VSUXSEG8EI16_V }, // 10773 |
| 31479 | { PseudoVSUXSEG8EI16_V_MF4_MF4, VSUXSEG8EI16_V }, // 10774 |
| 31480 | { PseudoVSUXSEG8EI16_V_MF4_MF4_MASK, VSUXSEG8EI16_V }, // 10775 |
| 31481 | { PseudoVSUXSEG8EI16_V_MF4_MF8, VSUXSEG8EI16_V }, // 10776 |
| 31482 | { PseudoVSUXSEG8EI16_V_MF4_MF8_MASK, VSUXSEG8EI16_V }, // 10777 |
| 31483 | { PseudoVSUXSEG8EI32_V_M1_M1, VSUXSEG8EI32_V }, // 10778 |
| 31484 | { PseudoVSUXSEG8EI32_V_M1_M1_MASK, VSUXSEG8EI32_V }, // 10779 |
| 31485 | { PseudoVSUXSEG8EI32_V_M1_MF2, VSUXSEG8EI32_V }, // 10780 |
| 31486 | { PseudoVSUXSEG8EI32_V_M1_MF2_MASK, VSUXSEG8EI32_V }, // 10781 |
| 31487 | { PseudoVSUXSEG8EI32_V_M1_MF4, VSUXSEG8EI32_V }, // 10782 |
| 31488 | { PseudoVSUXSEG8EI32_V_M1_MF4_MASK, VSUXSEG8EI32_V }, // 10783 |
| 31489 | { PseudoVSUXSEG8EI32_V_M2_M1, VSUXSEG8EI32_V }, // 10784 |
| 31490 | { PseudoVSUXSEG8EI32_V_M2_M1_MASK, VSUXSEG8EI32_V }, // 10785 |
| 31491 | { PseudoVSUXSEG8EI32_V_M2_MF2, VSUXSEG8EI32_V }, // 10786 |
| 31492 | { PseudoVSUXSEG8EI32_V_M2_MF2_MASK, VSUXSEG8EI32_V }, // 10787 |
| 31493 | { PseudoVSUXSEG8EI32_V_M4_M1, VSUXSEG8EI32_V }, // 10788 |
| 31494 | { PseudoVSUXSEG8EI32_V_M4_M1_MASK, VSUXSEG8EI32_V }, // 10789 |
| 31495 | { PseudoVSUXSEG8EI32_V_MF2_M1, VSUXSEG8EI32_V }, // 10790 |
| 31496 | { PseudoVSUXSEG8EI32_V_MF2_M1_MASK, VSUXSEG8EI32_V }, // 10791 |
| 31497 | { PseudoVSUXSEG8EI32_V_MF2_MF2, VSUXSEG8EI32_V }, // 10792 |
| 31498 | { PseudoVSUXSEG8EI32_V_MF2_MF2_MASK, VSUXSEG8EI32_V }, // 10793 |
| 31499 | { PseudoVSUXSEG8EI32_V_MF2_MF4, VSUXSEG8EI32_V }, // 10794 |
| 31500 | { PseudoVSUXSEG8EI32_V_MF2_MF4_MASK, VSUXSEG8EI32_V }, // 10795 |
| 31501 | { PseudoVSUXSEG8EI32_V_MF2_MF8, VSUXSEG8EI32_V }, // 10796 |
| 31502 | { PseudoVSUXSEG8EI32_V_MF2_MF8_MASK, VSUXSEG8EI32_V }, // 10797 |
| 31503 | { PseudoVSUXSEG8EI64_V_M1_M1, VSUXSEG8EI64_V }, // 10798 |
| 31504 | { PseudoVSUXSEG8EI64_V_M1_M1_MASK, VSUXSEG8EI64_V }, // 10799 |
| 31505 | { PseudoVSUXSEG8EI64_V_M1_MF2, VSUXSEG8EI64_V }, // 10800 |
| 31506 | { PseudoVSUXSEG8EI64_V_M1_MF2_MASK, VSUXSEG8EI64_V }, // 10801 |
| 31507 | { PseudoVSUXSEG8EI64_V_M1_MF4, VSUXSEG8EI64_V }, // 10802 |
| 31508 | { PseudoVSUXSEG8EI64_V_M1_MF4_MASK, VSUXSEG8EI64_V }, // 10803 |
| 31509 | { PseudoVSUXSEG8EI64_V_M1_MF8, VSUXSEG8EI64_V }, // 10804 |
| 31510 | { PseudoVSUXSEG8EI64_V_M1_MF8_MASK, VSUXSEG8EI64_V }, // 10805 |
| 31511 | { PseudoVSUXSEG8EI64_V_M2_M1, VSUXSEG8EI64_V }, // 10806 |
| 31512 | { PseudoVSUXSEG8EI64_V_M2_M1_MASK, VSUXSEG8EI64_V }, // 10807 |
| 31513 | { PseudoVSUXSEG8EI64_V_M2_MF2, VSUXSEG8EI64_V }, // 10808 |
| 31514 | { PseudoVSUXSEG8EI64_V_M2_MF2_MASK, VSUXSEG8EI64_V }, // 10809 |
| 31515 | { PseudoVSUXSEG8EI64_V_M2_MF4, VSUXSEG8EI64_V }, // 10810 |
| 31516 | { PseudoVSUXSEG8EI64_V_M2_MF4_MASK, VSUXSEG8EI64_V }, // 10811 |
| 31517 | { PseudoVSUXSEG8EI64_V_M4_M1, VSUXSEG8EI64_V }, // 10812 |
| 31518 | { PseudoVSUXSEG8EI64_V_M4_M1_MASK, VSUXSEG8EI64_V }, // 10813 |
| 31519 | { PseudoVSUXSEG8EI64_V_M4_MF2, VSUXSEG8EI64_V }, // 10814 |
| 31520 | { PseudoVSUXSEG8EI64_V_M4_MF2_MASK, VSUXSEG8EI64_V }, // 10815 |
| 31521 | { PseudoVSUXSEG8EI64_V_M8_M1, VSUXSEG8EI64_V }, // 10816 |
| 31522 | { PseudoVSUXSEG8EI64_V_M8_M1_MASK, VSUXSEG8EI64_V }, // 10817 |
| 31523 | { PseudoVSUXSEG8EI8_V_M1_M1, VSUXSEG8EI8_V }, // 10818 |
| 31524 | { PseudoVSUXSEG8EI8_V_M1_M1_MASK, VSUXSEG8EI8_V }, // 10819 |
| 31525 | { PseudoVSUXSEG8EI8_V_MF2_M1, VSUXSEG8EI8_V }, // 10820 |
| 31526 | { PseudoVSUXSEG8EI8_V_MF2_M1_MASK, VSUXSEG8EI8_V }, // 10821 |
| 31527 | { PseudoVSUXSEG8EI8_V_MF2_MF2, VSUXSEG8EI8_V }, // 10822 |
| 31528 | { PseudoVSUXSEG8EI8_V_MF2_MF2_MASK, VSUXSEG8EI8_V }, // 10823 |
| 31529 | { PseudoVSUXSEG8EI8_V_MF4_M1, VSUXSEG8EI8_V }, // 10824 |
| 31530 | { PseudoVSUXSEG8EI8_V_MF4_M1_MASK, VSUXSEG8EI8_V }, // 10825 |
| 31531 | { PseudoVSUXSEG8EI8_V_MF4_MF2, VSUXSEG8EI8_V }, // 10826 |
| 31532 | { PseudoVSUXSEG8EI8_V_MF4_MF2_MASK, VSUXSEG8EI8_V }, // 10827 |
| 31533 | { PseudoVSUXSEG8EI8_V_MF4_MF4, VSUXSEG8EI8_V }, // 10828 |
| 31534 | { PseudoVSUXSEG8EI8_V_MF4_MF4_MASK, VSUXSEG8EI8_V }, // 10829 |
| 31535 | { PseudoVSUXSEG8EI8_V_MF8_M1, VSUXSEG8EI8_V }, // 10830 |
| 31536 | { PseudoVSUXSEG8EI8_V_MF8_M1_MASK, VSUXSEG8EI8_V }, // 10831 |
| 31537 | { PseudoVSUXSEG8EI8_V_MF8_MF2, VSUXSEG8EI8_V }, // 10832 |
| 31538 | { PseudoVSUXSEG8EI8_V_MF8_MF2_MASK, VSUXSEG8EI8_V }, // 10833 |
| 31539 | { PseudoVSUXSEG8EI8_V_MF8_MF4, VSUXSEG8EI8_V }, // 10834 |
| 31540 | { PseudoVSUXSEG8EI8_V_MF8_MF4_MASK, VSUXSEG8EI8_V }, // 10835 |
| 31541 | { PseudoVSUXSEG8EI8_V_MF8_MF8, VSUXSEG8EI8_V }, // 10836 |
| 31542 | { PseudoVSUXSEG8EI8_V_MF8_MF8_MASK, VSUXSEG8EI8_V }, // 10837 |
| 31543 | { PseudoVWADDU_VV_M1, VWADDU_VV }, // 10838 |
| 31544 | { PseudoVWADDU_VV_M1_MASK, VWADDU_VV }, // 10839 |
| 31545 | { PseudoVWADDU_VV_M2, VWADDU_VV }, // 10840 |
| 31546 | { PseudoVWADDU_VV_M2_MASK, VWADDU_VV }, // 10841 |
| 31547 | { PseudoVWADDU_VV_M4, VWADDU_VV }, // 10842 |
| 31548 | { PseudoVWADDU_VV_M4_MASK, VWADDU_VV }, // 10843 |
| 31549 | { PseudoVWADDU_VV_MF2, VWADDU_VV }, // 10844 |
| 31550 | { PseudoVWADDU_VV_MF2_MASK, VWADDU_VV }, // 10845 |
| 31551 | { PseudoVWADDU_VV_MF4, VWADDU_VV }, // 10846 |
| 31552 | { PseudoVWADDU_VV_MF4_MASK, VWADDU_VV }, // 10847 |
| 31553 | { PseudoVWADDU_VV_MF8, VWADDU_VV }, // 10848 |
| 31554 | { PseudoVWADDU_VV_MF8_MASK, VWADDU_VV }, // 10849 |
| 31555 | { PseudoVWADDU_VX_M1, VWADDU_VX }, // 10850 |
| 31556 | { PseudoVWADDU_VX_M1_MASK, VWADDU_VX }, // 10851 |
| 31557 | { PseudoVWADDU_VX_M2, VWADDU_VX }, // 10852 |
| 31558 | { PseudoVWADDU_VX_M2_MASK, VWADDU_VX }, // 10853 |
| 31559 | { PseudoVWADDU_VX_M4, VWADDU_VX }, // 10854 |
| 31560 | { PseudoVWADDU_VX_M4_MASK, VWADDU_VX }, // 10855 |
| 31561 | { PseudoVWADDU_VX_MF2, VWADDU_VX }, // 10856 |
| 31562 | { PseudoVWADDU_VX_MF2_MASK, VWADDU_VX }, // 10857 |
| 31563 | { PseudoVWADDU_VX_MF4, VWADDU_VX }, // 10858 |
| 31564 | { PseudoVWADDU_VX_MF4_MASK, VWADDU_VX }, // 10859 |
| 31565 | { PseudoVWADDU_VX_MF8, VWADDU_VX }, // 10860 |
| 31566 | { PseudoVWADDU_VX_MF8_MASK, VWADDU_VX }, // 10861 |
| 31567 | { PseudoVWADDU_WV_M1, VWADDU_WV }, // 10862 |
| 31568 | { PseudoVWADDU_WV_M1_MASK, VWADDU_WV }, // 10863 |
| 31569 | { PseudoVWADDU_WV_M1_MASK_TIED, VWADDU_WV }, // 10864 |
| 31570 | { PseudoVWADDU_WV_M1_TIED, VWADDU_WV }, // 10865 |
| 31571 | { PseudoVWADDU_WV_M2, VWADDU_WV }, // 10866 |
| 31572 | { PseudoVWADDU_WV_M2_MASK, VWADDU_WV }, // 10867 |
| 31573 | { PseudoVWADDU_WV_M2_MASK_TIED, VWADDU_WV }, // 10868 |
| 31574 | { PseudoVWADDU_WV_M2_TIED, VWADDU_WV }, // 10869 |
| 31575 | { PseudoVWADDU_WV_M4, VWADDU_WV }, // 10870 |
| 31576 | { PseudoVWADDU_WV_M4_MASK, VWADDU_WV }, // 10871 |
| 31577 | { PseudoVWADDU_WV_M4_MASK_TIED, VWADDU_WV }, // 10872 |
| 31578 | { PseudoVWADDU_WV_M4_TIED, VWADDU_WV }, // 10873 |
| 31579 | { PseudoVWADDU_WV_MF2, VWADDU_WV }, // 10874 |
| 31580 | { PseudoVWADDU_WV_MF2_MASK, VWADDU_WV }, // 10875 |
| 31581 | { PseudoVWADDU_WV_MF2_MASK_TIED, VWADDU_WV }, // 10876 |
| 31582 | { PseudoVWADDU_WV_MF2_TIED, VWADDU_WV }, // 10877 |
| 31583 | { PseudoVWADDU_WV_MF4, VWADDU_WV }, // 10878 |
| 31584 | { PseudoVWADDU_WV_MF4_MASK, VWADDU_WV }, // 10879 |
| 31585 | { PseudoVWADDU_WV_MF4_MASK_TIED, VWADDU_WV }, // 10880 |
| 31586 | { PseudoVWADDU_WV_MF4_TIED, VWADDU_WV }, // 10881 |
| 31587 | { PseudoVWADDU_WV_MF8, VWADDU_WV }, // 10882 |
| 31588 | { PseudoVWADDU_WV_MF8_MASK, VWADDU_WV }, // 10883 |
| 31589 | { PseudoVWADDU_WV_MF8_MASK_TIED, VWADDU_WV }, // 10884 |
| 31590 | { PseudoVWADDU_WV_MF8_TIED, VWADDU_WV }, // 10885 |
| 31591 | { PseudoVWADDU_WX_M1, VWADDU_WX }, // 10886 |
| 31592 | { PseudoVWADDU_WX_M1_MASK, VWADDU_WX }, // 10887 |
| 31593 | { PseudoVWADDU_WX_M2, VWADDU_WX }, // 10888 |
| 31594 | { PseudoVWADDU_WX_M2_MASK, VWADDU_WX }, // 10889 |
| 31595 | { PseudoVWADDU_WX_M4, VWADDU_WX }, // 10890 |
| 31596 | { PseudoVWADDU_WX_M4_MASK, VWADDU_WX }, // 10891 |
| 31597 | { PseudoVWADDU_WX_MF2, VWADDU_WX }, // 10892 |
| 31598 | { PseudoVWADDU_WX_MF2_MASK, VWADDU_WX }, // 10893 |
| 31599 | { PseudoVWADDU_WX_MF4, VWADDU_WX }, // 10894 |
| 31600 | { PseudoVWADDU_WX_MF4_MASK, VWADDU_WX }, // 10895 |
| 31601 | { PseudoVWADDU_WX_MF8, VWADDU_WX }, // 10896 |
| 31602 | { PseudoVWADDU_WX_MF8_MASK, VWADDU_WX }, // 10897 |
| 31603 | { PseudoVWADD_VV_M1, VWADD_VV }, // 10898 |
| 31604 | { PseudoVWADD_VV_M1_MASK, VWADD_VV }, // 10899 |
| 31605 | { PseudoVWADD_VV_M2, VWADD_VV }, // 10900 |
| 31606 | { PseudoVWADD_VV_M2_MASK, VWADD_VV }, // 10901 |
| 31607 | { PseudoVWADD_VV_M4, VWADD_VV }, // 10902 |
| 31608 | { PseudoVWADD_VV_M4_MASK, VWADD_VV }, // 10903 |
| 31609 | { PseudoVWADD_VV_MF2, VWADD_VV }, // 10904 |
| 31610 | { PseudoVWADD_VV_MF2_MASK, VWADD_VV }, // 10905 |
| 31611 | { PseudoVWADD_VV_MF4, VWADD_VV }, // 10906 |
| 31612 | { PseudoVWADD_VV_MF4_MASK, VWADD_VV }, // 10907 |
| 31613 | { PseudoVWADD_VV_MF8, VWADD_VV }, // 10908 |
| 31614 | { PseudoVWADD_VV_MF8_MASK, VWADD_VV }, // 10909 |
| 31615 | { PseudoVWADD_VX_M1, VWADD_VX }, // 10910 |
| 31616 | { PseudoVWADD_VX_M1_MASK, VWADD_VX }, // 10911 |
| 31617 | { PseudoVWADD_VX_M2, VWADD_VX }, // 10912 |
| 31618 | { PseudoVWADD_VX_M2_MASK, VWADD_VX }, // 10913 |
| 31619 | { PseudoVWADD_VX_M4, VWADD_VX }, // 10914 |
| 31620 | { PseudoVWADD_VX_M4_MASK, VWADD_VX }, // 10915 |
| 31621 | { PseudoVWADD_VX_MF2, VWADD_VX }, // 10916 |
| 31622 | { PseudoVWADD_VX_MF2_MASK, VWADD_VX }, // 10917 |
| 31623 | { PseudoVWADD_VX_MF4, VWADD_VX }, // 10918 |
| 31624 | { PseudoVWADD_VX_MF4_MASK, VWADD_VX }, // 10919 |
| 31625 | { PseudoVWADD_VX_MF8, VWADD_VX }, // 10920 |
| 31626 | { PseudoVWADD_VX_MF8_MASK, VWADD_VX }, // 10921 |
| 31627 | { PseudoVWADD_WV_M1, VWADD_WV }, // 10922 |
| 31628 | { PseudoVWADD_WV_M1_MASK, VWADD_WV }, // 10923 |
| 31629 | { PseudoVWADD_WV_M1_MASK_TIED, VWADD_WV }, // 10924 |
| 31630 | { PseudoVWADD_WV_M1_TIED, VWADD_WV }, // 10925 |
| 31631 | { PseudoVWADD_WV_M2, VWADD_WV }, // 10926 |
| 31632 | { PseudoVWADD_WV_M2_MASK, VWADD_WV }, // 10927 |
| 31633 | { PseudoVWADD_WV_M2_MASK_TIED, VWADD_WV }, // 10928 |
| 31634 | { PseudoVWADD_WV_M2_TIED, VWADD_WV }, // 10929 |
| 31635 | { PseudoVWADD_WV_M4, VWADD_WV }, // 10930 |
| 31636 | { PseudoVWADD_WV_M4_MASK, VWADD_WV }, // 10931 |
| 31637 | { PseudoVWADD_WV_M4_MASK_TIED, VWADD_WV }, // 10932 |
| 31638 | { PseudoVWADD_WV_M4_TIED, VWADD_WV }, // 10933 |
| 31639 | { PseudoVWADD_WV_MF2, VWADD_WV }, // 10934 |
| 31640 | { PseudoVWADD_WV_MF2_MASK, VWADD_WV }, // 10935 |
| 31641 | { PseudoVWADD_WV_MF2_MASK_TIED, VWADD_WV }, // 10936 |
| 31642 | { PseudoVWADD_WV_MF2_TIED, VWADD_WV }, // 10937 |
| 31643 | { PseudoVWADD_WV_MF4, VWADD_WV }, // 10938 |
| 31644 | { PseudoVWADD_WV_MF4_MASK, VWADD_WV }, // 10939 |
| 31645 | { PseudoVWADD_WV_MF4_MASK_TIED, VWADD_WV }, // 10940 |
| 31646 | { PseudoVWADD_WV_MF4_TIED, VWADD_WV }, // 10941 |
| 31647 | { PseudoVWADD_WV_MF8, VWADD_WV }, // 10942 |
| 31648 | { PseudoVWADD_WV_MF8_MASK, VWADD_WV }, // 10943 |
| 31649 | { PseudoVWADD_WV_MF8_MASK_TIED, VWADD_WV }, // 10944 |
| 31650 | { PseudoVWADD_WV_MF8_TIED, VWADD_WV }, // 10945 |
| 31651 | { PseudoVWADD_WX_M1, VWADD_WX }, // 10946 |
| 31652 | { PseudoVWADD_WX_M1_MASK, VWADD_WX }, // 10947 |
| 31653 | { PseudoVWADD_WX_M2, VWADD_WX }, // 10948 |
| 31654 | { PseudoVWADD_WX_M2_MASK, VWADD_WX }, // 10949 |
| 31655 | { PseudoVWADD_WX_M4, VWADD_WX }, // 10950 |
| 31656 | { PseudoVWADD_WX_M4_MASK, VWADD_WX }, // 10951 |
| 31657 | { PseudoVWADD_WX_MF2, VWADD_WX }, // 10952 |
| 31658 | { PseudoVWADD_WX_MF2_MASK, VWADD_WX }, // 10953 |
| 31659 | { PseudoVWADD_WX_MF4, VWADD_WX }, // 10954 |
| 31660 | { PseudoVWADD_WX_MF4_MASK, VWADD_WX }, // 10955 |
| 31661 | { PseudoVWADD_WX_MF8, VWADD_WX }, // 10956 |
| 31662 | { PseudoVWADD_WX_MF8_MASK, VWADD_WX }, // 10957 |
| 31663 | { PseudoVWMACCSU_VV_M1, VWMACCSU_VV }, // 10958 |
| 31664 | { PseudoVWMACCSU_VV_M1_MASK, VWMACCSU_VV }, // 10959 |
| 31665 | { PseudoVWMACCSU_VV_M2, VWMACCSU_VV }, // 10960 |
| 31666 | { PseudoVWMACCSU_VV_M2_MASK, VWMACCSU_VV }, // 10961 |
| 31667 | { PseudoVWMACCSU_VV_M4, VWMACCSU_VV }, // 10962 |
| 31668 | { PseudoVWMACCSU_VV_M4_MASK, VWMACCSU_VV }, // 10963 |
| 31669 | { PseudoVWMACCSU_VV_MF2, VWMACCSU_VV }, // 10964 |
| 31670 | { PseudoVWMACCSU_VV_MF2_MASK, VWMACCSU_VV }, // 10965 |
| 31671 | { PseudoVWMACCSU_VV_MF4, VWMACCSU_VV }, // 10966 |
| 31672 | { PseudoVWMACCSU_VV_MF4_MASK, VWMACCSU_VV }, // 10967 |
| 31673 | { PseudoVWMACCSU_VV_MF8, VWMACCSU_VV }, // 10968 |
| 31674 | { PseudoVWMACCSU_VV_MF8_MASK, VWMACCSU_VV }, // 10969 |
| 31675 | { PseudoVWMACCSU_VX_M1, VWMACCSU_VX }, // 10970 |
| 31676 | { PseudoVWMACCSU_VX_M1_MASK, VWMACCSU_VX }, // 10971 |
| 31677 | { PseudoVWMACCSU_VX_M2, VWMACCSU_VX }, // 10972 |
| 31678 | { PseudoVWMACCSU_VX_M2_MASK, VWMACCSU_VX }, // 10973 |
| 31679 | { PseudoVWMACCSU_VX_M4, VWMACCSU_VX }, // 10974 |
| 31680 | { PseudoVWMACCSU_VX_M4_MASK, VWMACCSU_VX }, // 10975 |
| 31681 | { PseudoVWMACCSU_VX_MF2, VWMACCSU_VX }, // 10976 |
| 31682 | { PseudoVWMACCSU_VX_MF2_MASK, VWMACCSU_VX }, // 10977 |
| 31683 | { PseudoVWMACCSU_VX_MF4, VWMACCSU_VX }, // 10978 |
| 31684 | { PseudoVWMACCSU_VX_MF4_MASK, VWMACCSU_VX }, // 10979 |
| 31685 | { PseudoVWMACCSU_VX_MF8, VWMACCSU_VX }, // 10980 |
| 31686 | { PseudoVWMACCSU_VX_MF8_MASK, VWMACCSU_VX }, // 10981 |
| 31687 | { PseudoVWMACCUS_VX_M1, VWMACCUS_VX }, // 10982 |
| 31688 | { PseudoVWMACCUS_VX_M1_MASK, VWMACCUS_VX }, // 10983 |
| 31689 | { PseudoVWMACCUS_VX_M2, VWMACCUS_VX }, // 10984 |
| 31690 | { PseudoVWMACCUS_VX_M2_MASK, VWMACCUS_VX }, // 10985 |
| 31691 | { PseudoVWMACCUS_VX_M4, VWMACCUS_VX }, // 10986 |
| 31692 | { PseudoVWMACCUS_VX_M4_MASK, VWMACCUS_VX }, // 10987 |
| 31693 | { PseudoVWMACCUS_VX_MF2, VWMACCUS_VX }, // 10988 |
| 31694 | { PseudoVWMACCUS_VX_MF2_MASK, VWMACCUS_VX }, // 10989 |
| 31695 | { PseudoVWMACCUS_VX_MF4, VWMACCUS_VX }, // 10990 |
| 31696 | { PseudoVWMACCUS_VX_MF4_MASK, VWMACCUS_VX }, // 10991 |
| 31697 | { PseudoVWMACCUS_VX_MF8, VWMACCUS_VX }, // 10992 |
| 31698 | { PseudoVWMACCUS_VX_MF8_MASK, VWMACCUS_VX }, // 10993 |
| 31699 | { PseudoVWMACCU_VV_M1, VWMACCU_VV }, // 10994 |
| 31700 | { PseudoVWMACCU_VV_M1_MASK, VWMACCU_VV }, // 10995 |
| 31701 | { PseudoVWMACCU_VV_M2, VWMACCU_VV }, // 10996 |
| 31702 | { PseudoVWMACCU_VV_M2_MASK, VWMACCU_VV }, // 10997 |
| 31703 | { PseudoVWMACCU_VV_M4, VWMACCU_VV }, // 10998 |
| 31704 | { PseudoVWMACCU_VV_M4_MASK, VWMACCU_VV }, // 10999 |
| 31705 | { PseudoVWMACCU_VV_MF2, VWMACCU_VV }, // 11000 |
| 31706 | { PseudoVWMACCU_VV_MF2_MASK, VWMACCU_VV }, // 11001 |
| 31707 | { PseudoVWMACCU_VV_MF4, VWMACCU_VV }, // 11002 |
| 31708 | { PseudoVWMACCU_VV_MF4_MASK, VWMACCU_VV }, // 11003 |
| 31709 | { PseudoVWMACCU_VV_MF8, VWMACCU_VV }, // 11004 |
| 31710 | { PseudoVWMACCU_VV_MF8_MASK, VWMACCU_VV }, // 11005 |
| 31711 | { PseudoVWMACCU_VX_M1, VWMACCU_VX }, // 11006 |
| 31712 | { PseudoVWMACCU_VX_M1_MASK, VWMACCU_VX }, // 11007 |
| 31713 | { PseudoVWMACCU_VX_M2, VWMACCU_VX }, // 11008 |
| 31714 | { PseudoVWMACCU_VX_M2_MASK, VWMACCU_VX }, // 11009 |
| 31715 | { PseudoVWMACCU_VX_M4, VWMACCU_VX }, // 11010 |
| 31716 | { PseudoVWMACCU_VX_M4_MASK, VWMACCU_VX }, // 11011 |
| 31717 | { PseudoVWMACCU_VX_MF2, VWMACCU_VX }, // 11012 |
| 31718 | { PseudoVWMACCU_VX_MF2_MASK, VWMACCU_VX }, // 11013 |
| 31719 | { PseudoVWMACCU_VX_MF4, VWMACCU_VX }, // 11014 |
| 31720 | { PseudoVWMACCU_VX_MF4_MASK, VWMACCU_VX }, // 11015 |
| 31721 | { PseudoVWMACCU_VX_MF8, VWMACCU_VX }, // 11016 |
| 31722 | { PseudoVWMACCU_VX_MF8_MASK, VWMACCU_VX }, // 11017 |
| 31723 | { PseudoVWMACC_VV_M1, VWMACC_VV }, // 11018 |
| 31724 | { PseudoVWMACC_VV_M1_MASK, VWMACC_VV }, // 11019 |
| 31725 | { PseudoVWMACC_VV_M2, VWMACC_VV }, // 11020 |
| 31726 | { PseudoVWMACC_VV_M2_MASK, VWMACC_VV }, // 11021 |
| 31727 | { PseudoVWMACC_VV_M4, VWMACC_VV }, // 11022 |
| 31728 | { PseudoVWMACC_VV_M4_MASK, VWMACC_VV }, // 11023 |
| 31729 | { PseudoVWMACC_VV_MF2, VWMACC_VV }, // 11024 |
| 31730 | { PseudoVWMACC_VV_MF2_MASK, VWMACC_VV }, // 11025 |
| 31731 | { PseudoVWMACC_VV_MF4, VWMACC_VV }, // 11026 |
| 31732 | { PseudoVWMACC_VV_MF4_MASK, VWMACC_VV }, // 11027 |
| 31733 | { PseudoVWMACC_VV_MF8, VWMACC_VV }, // 11028 |
| 31734 | { PseudoVWMACC_VV_MF8_MASK, VWMACC_VV }, // 11029 |
| 31735 | { PseudoVWMACC_VX_M1, VWMACC_VX }, // 11030 |
| 31736 | { PseudoVWMACC_VX_M1_MASK, VWMACC_VX }, // 11031 |
| 31737 | { PseudoVWMACC_VX_M2, VWMACC_VX }, // 11032 |
| 31738 | { PseudoVWMACC_VX_M2_MASK, VWMACC_VX }, // 11033 |
| 31739 | { PseudoVWMACC_VX_M4, VWMACC_VX }, // 11034 |
| 31740 | { PseudoVWMACC_VX_M4_MASK, VWMACC_VX }, // 11035 |
| 31741 | { PseudoVWMACC_VX_MF2, VWMACC_VX }, // 11036 |
| 31742 | { PseudoVWMACC_VX_MF2_MASK, VWMACC_VX }, // 11037 |
| 31743 | { PseudoVWMACC_VX_MF4, VWMACC_VX }, // 11038 |
| 31744 | { PseudoVWMACC_VX_MF4_MASK, VWMACC_VX }, // 11039 |
| 31745 | { PseudoVWMACC_VX_MF8, VWMACC_VX }, // 11040 |
| 31746 | { PseudoVWMACC_VX_MF8_MASK, VWMACC_VX }, // 11041 |
| 31747 | { PseudoVWMULSU_VV_M1, VWMULSU_VV }, // 11042 |
| 31748 | { PseudoVWMULSU_VV_M1_MASK, VWMULSU_VV }, // 11043 |
| 31749 | { PseudoVWMULSU_VV_M2, VWMULSU_VV }, // 11044 |
| 31750 | { PseudoVWMULSU_VV_M2_MASK, VWMULSU_VV }, // 11045 |
| 31751 | { PseudoVWMULSU_VV_M4, VWMULSU_VV }, // 11046 |
| 31752 | { PseudoVWMULSU_VV_M4_MASK, VWMULSU_VV }, // 11047 |
| 31753 | { PseudoVWMULSU_VV_MF2, VWMULSU_VV }, // 11048 |
| 31754 | { PseudoVWMULSU_VV_MF2_MASK, VWMULSU_VV }, // 11049 |
| 31755 | { PseudoVWMULSU_VV_MF4, VWMULSU_VV }, // 11050 |
| 31756 | { PseudoVWMULSU_VV_MF4_MASK, VWMULSU_VV }, // 11051 |
| 31757 | { PseudoVWMULSU_VV_MF8, VWMULSU_VV }, // 11052 |
| 31758 | { PseudoVWMULSU_VV_MF8_MASK, VWMULSU_VV }, // 11053 |
| 31759 | { PseudoVWMULSU_VX_M1, VWMULSU_VX }, // 11054 |
| 31760 | { PseudoVWMULSU_VX_M1_MASK, VWMULSU_VX }, // 11055 |
| 31761 | { PseudoVWMULSU_VX_M2, VWMULSU_VX }, // 11056 |
| 31762 | { PseudoVWMULSU_VX_M2_MASK, VWMULSU_VX }, // 11057 |
| 31763 | { PseudoVWMULSU_VX_M4, VWMULSU_VX }, // 11058 |
| 31764 | { PseudoVWMULSU_VX_M4_MASK, VWMULSU_VX }, // 11059 |
| 31765 | { PseudoVWMULSU_VX_MF2, VWMULSU_VX }, // 11060 |
| 31766 | { PseudoVWMULSU_VX_MF2_MASK, VWMULSU_VX }, // 11061 |
| 31767 | { PseudoVWMULSU_VX_MF4, VWMULSU_VX }, // 11062 |
| 31768 | { PseudoVWMULSU_VX_MF4_MASK, VWMULSU_VX }, // 11063 |
| 31769 | { PseudoVWMULSU_VX_MF8, VWMULSU_VX }, // 11064 |
| 31770 | { PseudoVWMULSU_VX_MF8_MASK, VWMULSU_VX }, // 11065 |
| 31771 | { PseudoVWMULU_VV_M1, VWMULU_VV }, // 11066 |
| 31772 | { PseudoVWMULU_VV_M1_MASK, VWMULU_VV }, // 11067 |
| 31773 | { PseudoVWMULU_VV_M2, VWMULU_VV }, // 11068 |
| 31774 | { PseudoVWMULU_VV_M2_MASK, VWMULU_VV }, // 11069 |
| 31775 | { PseudoVWMULU_VV_M4, VWMULU_VV }, // 11070 |
| 31776 | { PseudoVWMULU_VV_M4_MASK, VWMULU_VV }, // 11071 |
| 31777 | { PseudoVWMULU_VV_MF2, VWMULU_VV }, // 11072 |
| 31778 | { PseudoVWMULU_VV_MF2_MASK, VWMULU_VV }, // 11073 |
| 31779 | { PseudoVWMULU_VV_MF4, VWMULU_VV }, // 11074 |
| 31780 | { PseudoVWMULU_VV_MF4_MASK, VWMULU_VV }, // 11075 |
| 31781 | { PseudoVWMULU_VV_MF8, VWMULU_VV }, // 11076 |
| 31782 | { PseudoVWMULU_VV_MF8_MASK, VWMULU_VV }, // 11077 |
| 31783 | { PseudoVWMULU_VX_M1, VWMULU_VX }, // 11078 |
| 31784 | { PseudoVWMULU_VX_M1_MASK, VWMULU_VX }, // 11079 |
| 31785 | { PseudoVWMULU_VX_M2, VWMULU_VX }, // 11080 |
| 31786 | { PseudoVWMULU_VX_M2_MASK, VWMULU_VX }, // 11081 |
| 31787 | { PseudoVWMULU_VX_M4, VWMULU_VX }, // 11082 |
| 31788 | { PseudoVWMULU_VX_M4_MASK, VWMULU_VX }, // 11083 |
| 31789 | { PseudoVWMULU_VX_MF2, VWMULU_VX }, // 11084 |
| 31790 | { PseudoVWMULU_VX_MF2_MASK, VWMULU_VX }, // 11085 |
| 31791 | { PseudoVWMULU_VX_MF4, VWMULU_VX }, // 11086 |
| 31792 | { PseudoVWMULU_VX_MF4_MASK, VWMULU_VX }, // 11087 |
| 31793 | { PseudoVWMULU_VX_MF8, VWMULU_VX }, // 11088 |
| 31794 | { PseudoVWMULU_VX_MF8_MASK, VWMULU_VX }, // 11089 |
| 31795 | { PseudoVWMUL_VV_M1, VWMUL_VV }, // 11090 |
| 31796 | { PseudoVWMUL_VV_M1_MASK, VWMUL_VV }, // 11091 |
| 31797 | { PseudoVWMUL_VV_M2, VWMUL_VV }, // 11092 |
| 31798 | { PseudoVWMUL_VV_M2_MASK, VWMUL_VV }, // 11093 |
| 31799 | { PseudoVWMUL_VV_M4, VWMUL_VV }, // 11094 |
| 31800 | { PseudoVWMUL_VV_M4_MASK, VWMUL_VV }, // 11095 |
| 31801 | { PseudoVWMUL_VV_MF2, VWMUL_VV }, // 11096 |
| 31802 | { PseudoVWMUL_VV_MF2_MASK, VWMUL_VV }, // 11097 |
| 31803 | { PseudoVWMUL_VV_MF4, VWMUL_VV }, // 11098 |
| 31804 | { PseudoVWMUL_VV_MF4_MASK, VWMUL_VV }, // 11099 |
| 31805 | { PseudoVWMUL_VV_MF8, VWMUL_VV }, // 11100 |
| 31806 | { PseudoVWMUL_VV_MF8_MASK, VWMUL_VV }, // 11101 |
| 31807 | { PseudoVWMUL_VX_M1, VWMUL_VX }, // 11102 |
| 31808 | { PseudoVWMUL_VX_M1_MASK, VWMUL_VX }, // 11103 |
| 31809 | { PseudoVWMUL_VX_M2, VWMUL_VX }, // 11104 |
| 31810 | { PseudoVWMUL_VX_M2_MASK, VWMUL_VX }, // 11105 |
| 31811 | { PseudoVWMUL_VX_M4, VWMUL_VX }, // 11106 |
| 31812 | { PseudoVWMUL_VX_M4_MASK, VWMUL_VX }, // 11107 |
| 31813 | { PseudoVWMUL_VX_MF2, VWMUL_VX }, // 11108 |
| 31814 | { PseudoVWMUL_VX_MF2_MASK, VWMUL_VX }, // 11109 |
| 31815 | { PseudoVWMUL_VX_MF4, VWMUL_VX }, // 11110 |
| 31816 | { PseudoVWMUL_VX_MF4_MASK, VWMUL_VX }, // 11111 |
| 31817 | { PseudoVWMUL_VX_MF8, VWMUL_VX }, // 11112 |
| 31818 | { PseudoVWMUL_VX_MF8_MASK, VWMUL_VX }, // 11113 |
| 31819 | { PseudoVWREDSUMU_VS_M1_E16, VWREDSUMU_VS }, // 11114 |
| 31820 | { PseudoVWREDSUMU_VS_M1_E16_MASK, VWREDSUMU_VS }, // 11115 |
| 31821 | { PseudoVWREDSUMU_VS_M1_E32, VWREDSUMU_VS }, // 11116 |
| 31822 | { PseudoVWREDSUMU_VS_M1_E32_MASK, VWREDSUMU_VS }, // 11117 |
| 31823 | { PseudoVWREDSUMU_VS_M1_E8, VWREDSUMU_VS }, // 11118 |
| 31824 | { PseudoVWREDSUMU_VS_M1_E8_MASK, VWREDSUMU_VS }, // 11119 |
| 31825 | { PseudoVWREDSUMU_VS_M2_E16, VWREDSUMU_VS }, // 11120 |
| 31826 | { PseudoVWREDSUMU_VS_M2_E16_MASK, VWREDSUMU_VS }, // 11121 |
| 31827 | { PseudoVWREDSUMU_VS_M2_E32, VWREDSUMU_VS }, // 11122 |
| 31828 | { PseudoVWREDSUMU_VS_M2_E32_MASK, VWREDSUMU_VS }, // 11123 |
| 31829 | { PseudoVWREDSUMU_VS_M2_E8, VWREDSUMU_VS }, // 11124 |
| 31830 | { PseudoVWREDSUMU_VS_M2_E8_MASK, VWREDSUMU_VS }, // 11125 |
| 31831 | { PseudoVWREDSUMU_VS_M4_E16, VWREDSUMU_VS }, // 11126 |
| 31832 | { PseudoVWREDSUMU_VS_M4_E16_MASK, VWREDSUMU_VS }, // 11127 |
| 31833 | { PseudoVWREDSUMU_VS_M4_E32, VWREDSUMU_VS }, // 11128 |
| 31834 | { PseudoVWREDSUMU_VS_M4_E32_MASK, VWREDSUMU_VS }, // 11129 |
| 31835 | { PseudoVWREDSUMU_VS_M4_E8, VWREDSUMU_VS }, // 11130 |
| 31836 | { PseudoVWREDSUMU_VS_M4_E8_MASK, VWREDSUMU_VS }, // 11131 |
| 31837 | { PseudoVWREDSUMU_VS_M8_E16, VWREDSUMU_VS }, // 11132 |
| 31838 | { PseudoVWREDSUMU_VS_M8_E16_MASK, VWREDSUMU_VS }, // 11133 |
| 31839 | { PseudoVWREDSUMU_VS_M8_E32, VWREDSUMU_VS }, // 11134 |
| 31840 | { PseudoVWREDSUMU_VS_M8_E32_MASK, VWREDSUMU_VS }, // 11135 |
| 31841 | { PseudoVWREDSUMU_VS_M8_E8, VWREDSUMU_VS }, // 11136 |
| 31842 | { PseudoVWREDSUMU_VS_M8_E8_MASK, VWREDSUMU_VS }, // 11137 |
| 31843 | { PseudoVWREDSUMU_VS_MF2_E16, VWREDSUMU_VS }, // 11138 |
| 31844 | { PseudoVWREDSUMU_VS_MF2_E16_MASK, VWREDSUMU_VS }, // 11139 |
| 31845 | { PseudoVWREDSUMU_VS_MF2_E32, VWREDSUMU_VS }, // 11140 |
| 31846 | { PseudoVWREDSUMU_VS_MF2_E32_MASK, VWREDSUMU_VS }, // 11141 |
| 31847 | { PseudoVWREDSUMU_VS_MF2_E8, VWREDSUMU_VS }, // 11142 |
| 31848 | { PseudoVWREDSUMU_VS_MF2_E8_MASK, VWREDSUMU_VS }, // 11143 |
| 31849 | { PseudoVWREDSUMU_VS_MF4_E16, VWREDSUMU_VS }, // 11144 |
| 31850 | { PseudoVWREDSUMU_VS_MF4_E16_MASK, VWREDSUMU_VS }, // 11145 |
| 31851 | { PseudoVWREDSUMU_VS_MF4_E8, VWREDSUMU_VS }, // 11146 |
| 31852 | { PseudoVWREDSUMU_VS_MF4_E8_MASK, VWREDSUMU_VS }, // 11147 |
| 31853 | { PseudoVWREDSUMU_VS_MF8_E8, VWREDSUMU_VS }, // 11148 |
| 31854 | { PseudoVWREDSUMU_VS_MF8_E8_MASK, VWREDSUMU_VS }, // 11149 |
| 31855 | { PseudoVWREDSUM_VS_M1_E16, VWREDSUM_VS }, // 11150 |
| 31856 | { PseudoVWREDSUM_VS_M1_E16_MASK, VWREDSUM_VS }, // 11151 |
| 31857 | { PseudoVWREDSUM_VS_M1_E32, VWREDSUM_VS }, // 11152 |
| 31858 | { PseudoVWREDSUM_VS_M1_E32_MASK, VWREDSUM_VS }, // 11153 |
| 31859 | { PseudoVWREDSUM_VS_M1_E8, VWREDSUM_VS }, // 11154 |
| 31860 | { PseudoVWREDSUM_VS_M1_E8_MASK, VWREDSUM_VS }, // 11155 |
| 31861 | { PseudoVWREDSUM_VS_M2_E16, VWREDSUM_VS }, // 11156 |
| 31862 | { PseudoVWREDSUM_VS_M2_E16_MASK, VWREDSUM_VS }, // 11157 |
| 31863 | { PseudoVWREDSUM_VS_M2_E32, VWREDSUM_VS }, // 11158 |
| 31864 | { PseudoVWREDSUM_VS_M2_E32_MASK, VWREDSUM_VS }, // 11159 |
| 31865 | { PseudoVWREDSUM_VS_M2_E8, VWREDSUM_VS }, // 11160 |
| 31866 | { PseudoVWREDSUM_VS_M2_E8_MASK, VWREDSUM_VS }, // 11161 |
| 31867 | { PseudoVWREDSUM_VS_M4_E16, VWREDSUM_VS }, // 11162 |
| 31868 | { PseudoVWREDSUM_VS_M4_E16_MASK, VWREDSUM_VS }, // 11163 |
| 31869 | { PseudoVWREDSUM_VS_M4_E32, VWREDSUM_VS }, // 11164 |
| 31870 | { PseudoVWREDSUM_VS_M4_E32_MASK, VWREDSUM_VS }, // 11165 |
| 31871 | { PseudoVWREDSUM_VS_M4_E8, VWREDSUM_VS }, // 11166 |
| 31872 | { PseudoVWREDSUM_VS_M4_E8_MASK, VWREDSUM_VS }, // 11167 |
| 31873 | { PseudoVWREDSUM_VS_M8_E16, VWREDSUM_VS }, // 11168 |
| 31874 | { PseudoVWREDSUM_VS_M8_E16_MASK, VWREDSUM_VS }, // 11169 |
| 31875 | { PseudoVWREDSUM_VS_M8_E32, VWREDSUM_VS }, // 11170 |
| 31876 | { PseudoVWREDSUM_VS_M8_E32_MASK, VWREDSUM_VS }, // 11171 |
| 31877 | { PseudoVWREDSUM_VS_M8_E8, VWREDSUM_VS }, // 11172 |
| 31878 | { PseudoVWREDSUM_VS_M8_E8_MASK, VWREDSUM_VS }, // 11173 |
| 31879 | { PseudoVWREDSUM_VS_MF2_E16, VWREDSUM_VS }, // 11174 |
| 31880 | { PseudoVWREDSUM_VS_MF2_E16_MASK, VWREDSUM_VS }, // 11175 |
| 31881 | { PseudoVWREDSUM_VS_MF2_E32, VWREDSUM_VS }, // 11176 |
| 31882 | { PseudoVWREDSUM_VS_MF2_E32_MASK, VWREDSUM_VS }, // 11177 |
| 31883 | { PseudoVWREDSUM_VS_MF2_E8, VWREDSUM_VS }, // 11178 |
| 31884 | { PseudoVWREDSUM_VS_MF2_E8_MASK, VWREDSUM_VS }, // 11179 |
| 31885 | { PseudoVWREDSUM_VS_MF4_E16, VWREDSUM_VS }, // 11180 |
| 31886 | { PseudoVWREDSUM_VS_MF4_E16_MASK, VWREDSUM_VS }, // 11181 |
| 31887 | { PseudoVWREDSUM_VS_MF4_E8, VWREDSUM_VS }, // 11182 |
| 31888 | { PseudoVWREDSUM_VS_MF4_E8_MASK, VWREDSUM_VS }, // 11183 |
| 31889 | { PseudoVWREDSUM_VS_MF8_E8, VWREDSUM_VS }, // 11184 |
| 31890 | { PseudoVWREDSUM_VS_MF8_E8_MASK, VWREDSUM_VS }, // 11185 |
| 31891 | { PseudoVWSLL_VI_M1, VWSLL_VI }, // 11186 |
| 31892 | { PseudoVWSLL_VI_M1_MASK, VWSLL_VI }, // 11187 |
| 31893 | { PseudoVWSLL_VI_M2, VWSLL_VI }, // 11188 |
| 31894 | { PseudoVWSLL_VI_M2_MASK, VWSLL_VI }, // 11189 |
| 31895 | { PseudoVWSLL_VI_M4, VWSLL_VI }, // 11190 |
| 31896 | { PseudoVWSLL_VI_M4_MASK, VWSLL_VI }, // 11191 |
| 31897 | { PseudoVWSLL_VI_MF2, VWSLL_VI }, // 11192 |
| 31898 | { PseudoVWSLL_VI_MF2_MASK, VWSLL_VI }, // 11193 |
| 31899 | { PseudoVWSLL_VI_MF4, VWSLL_VI }, // 11194 |
| 31900 | { PseudoVWSLL_VI_MF4_MASK, VWSLL_VI }, // 11195 |
| 31901 | { PseudoVWSLL_VI_MF8, VWSLL_VI }, // 11196 |
| 31902 | { PseudoVWSLL_VI_MF8_MASK, VWSLL_VI }, // 11197 |
| 31903 | { PseudoVWSLL_VV_M1, VWSLL_VV }, // 11198 |
| 31904 | { PseudoVWSLL_VV_M1_MASK, VWSLL_VV }, // 11199 |
| 31905 | { PseudoVWSLL_VV_M2, VWSLL_VV }, // 11200 |
| 31906 | { PseudoVWSLL_VV_M2_MASK, VWSLL_VV }, // 11201 |
| 31907 | { PseudoVWSLL_VV_M4, VWSLL_VV }, // 11202 |
| 31908 | { PseudoVWSLL_VV_M4_MASK, VWSLL_VV }, // 11203 |
| 31909 | { PseudoVWSLL_VV_MF2, VWSLL_VV }, // 11204 |
| 31910 | { PseudoVWSLL_VV_MF2_MASK, VWSLL_VV }, // 11205 |
| 31911 | { PseudoVWSLL_VV_MF4, VWSLL_VV }, // 11206 |
| 31912 | { PseudoVWSLL_VV_MF4_MASK, VWSLL_VV }, // 11207 |
| 31913 | { PseudoVWSLL_VV_MF8, VWSLL_VV }, // 11208 |
| 31914 | { PseudoVWSLL_VV_MF8_MASK, VWSLL_VV }, // 11209 |
| 31915 | { PseudoVWSLL_VX_M1, VWSLL_VX }, // 11210 |
| 31916 | { PseudoVWSLL_VX_M1_MASK, VWSLL_VX }, // 11211 |
| 31917 | { PseudoVWSLL_VX_M2, VWSLL_VX }, // 11212 |
| 31918 | { PseudoVWSLL_VX_M2_MASK, VWSLL_VX }, // 11213 |
| 31919 | { PseudoVWSLL_VX_M4, VWSLL_VX }, // 11214 |
| 31920 | { PseudoVWSLL_VX_M4_MASK, VWSLL_VX }, // 11215 |
| 31921 | { PseudoVWSLL_VX_MF2, VWSLL_VX }, // 11216 |
| 31922 | { PseudoVWSLL_VX_MF2_MASK, VWSLL_VX }, // 11217 |
| 31923 | { PseudoVWSLL_VX_MF4, VWSLL_VX }, // 11218 |
| 31924 | { PseudoVWSLL_VX_MF4_MASK, VWSLL_VX }, // 11219 |
| 31925 | { PseudoVWSLL_VX_MF8, VWSLL_VX }, // 11220 |
| 31926 | { PseudoVWSLL_VX_MF8_MASK, VWSLL_VX }, // 11221 |
| 31927 | { PseudoVWSUBU_VV_M1, VWSUBU_VV }, // 11222 |
| 31928 | { PseudoVWSUBU_VV_M1_MASK, VWSUBU_VV }, // 11223 |
| 31929 | { PseudoVWSUBU_VV_M2, VWSUBU_VV }, // 11224 |
| 31930 | { PseudoVWSUBU_VV_M2_MASK, VWSUBU_VV }, // 11225 |
| 31931 | { PseudoVWSUBU_VV_M4, VWSUBU_VV }, // 11226 |
| 31932 | { PseudoVWSUBU_VV_M4_MASK, VWSUBU_VV }, // 11227 |
| 31933 | { PseudoVWSUBU_VV_MF2, VWSUBU_VV }, // 11228 |
| 31934 | { PseudoVWSUBU_VV_MF2_MASK, VWSUBU_VV }, // 11229 |
| 31935 | { PseudoVWSUBU_VV_MF4, VWSUBU_VV }, // 11230 |
| 31936 | { PseudoVWSUBU_VV_MF4_MASK, VWSUBU_VV }, // 11231 |
| 31937 | { PseudoVWSUBU_VV_MF8, VWSUBU_VV }, // 11232 |
| 31938 | { PseudoVWSUBU_VV_MF8_MASK, VWSUBU_VV }, // 11233 |
| 31939 | { PseudoVWSUBU_VX_M1, VWSUBU_VX }, // 11234 |
| 31940 | { PseudoVWSUBU_VX_M1_MASK, VWSUBU_VX }, // 11235 |
| 31941 | { PseudoVWSUBU_VX_M2, VWSUBU_VX }, // 11236 |
| 31942 | { PseudoVWSUBU_VX_M2_MASK, VWSUBU_VX }, // 11237 |
| 31943 | { PseudoVWSUBU_VX_M4, VWSUBU_VX }, // 11238 |
| 31944 | { PseudoVWSUBU_VX_M4_MASK, VWSUBU_VX }, // 11239 |
| 31945 | { PseudoVWSUBU_VX_MF2, VWSUBU_VX }, // 11240 |
| 31946 | { PseudoVWSUBU_VX_MF2_MASK, VWSUBU_VX }, // 11241 |
| 31947 | { PseudoVWSUBU_VX_MF4, VWSUBU_VX }, // 11242 |
| 31948 | { PseudoVWSUBU_VX_MF4_MASK, VWSUBU_VX }, // 11243 |
| 31949 | { PseudoVWSUBU_VX_MF8, VWSUBU_VX }, // 11244 |
| 31950 | { PseudoVWSUBU_VX_MF8_MASK, VWSUBU_VX }, // 11245 |
| 31951 | { PseudoVWSUBU_WV_M1, VWSUBU_WV }, // 11246 |
| 31952 | { PseudoVWSUBU_WV_M1_MASK, VWSUBU_WV }, // 11247 |
| 31953 | { PseudoVWSUBU_WV_M1_MASK_TIED, VWSUBU_WV }, // 11248 |
| 31954 | { PseudoVWSUBU_WV_M1_TIED, VWSUBU_WV }, // 11249 |
| 31955 | { PseudoVWSUBU_WV_M2, VWSUBU_WV }, // 11250 |
| 31956 | { PseudoVWSUBU_WV_M2_MASK, VWSUBU_WV }, // 11251 |
| 31957 | { PseudoVWSUBU_WV_M2_MASK_TIED, VWSUBU_WV }, // 11252 |
| 31958 | { PseudoVWSUBU_WV_M2_TIED, VWSUBU_WV }, // 11253 |
| 31959 | { PseudoVWSUBU_WV_M4, VWSUBU_WV }, // 11254 |
| 31960 | { PseudoVWSUBU_WV_M4_MASK, VWSUBU_WV }, // 11255 |
| 31961 | { PseudoVWSUBU_WV_M4_MASK_TIED, VWSUBU_WV }, // 11256 |
| 31962 | { PseudoVWSUBU_WV_M4_TIED, VWSUBU_WV }, // 11257 |
| 31963 | { PseudoVWSUBU_WV_MF2, VWSUBU_WV }, // 11258 |
| 31964 | { PseudoVWSUBU_WV_MF2_MASK, VWSUBU_WV }, // 11259 |
| 31965 | { PseudoVWSUBU_WV_MF2_MASK_TIED, VWSUBU_WV }, // 11260 |
| 31966 | { PseudoVWSUBU_WV_MF2_TIED, VWSUBU_WV }, // 11261 |
| 31967 | { PseudoVWSUBU_WV_MF4, VWSUBU_WV }, // 11262 |
| 31968 | { PseudoVWSUBU_WV_MF4_MASK, VWSUBU_WV }, // 11263 |
| 31969 | { PseudoVWSUBU_WV_MF4_MASK_TIED, VWSUBU_WV }, // 11264 |
| 31970 | { PseudoVWSUBU_WV_MF4_TIED, VWSUBU_WV }, // 11265 |
| 31971 | { PseudoVWSUBU_WV_MF8, VWSUBU_WV }, // 11266 |
| 31972 | { PseudoVWSUBU_WV_MF8_MASK, VWSUBU_WV }, // 11267 |
| 31973 | { PseudoVWSUBU_WV_MF8_MASK_TIED, VWSUBU_WV }, // 11268 |
| 31974 | { PseudoVWSUBU_WV_MF8_TIED, VWSUBU_WV }, // 11269 |
| 31975 | { PseudoVWSUBU_WX_M1, VWSUBU_WX }, // 11270 |
| 31976 | { PseudoVWSUBU_WX_M1_MASK, VWSUBU_WX }, // 11271 |
| 31977 | { PseudoVWSUBU_WX_M2, VWSUBU_WX }, // 11272 |
| 31978 | { PseudoVWSUBU_WX_M2_MASK, VWSUBU_WX }, // 11273 |
| 31979 | { PseudoVWSUBU_WX_M4, VWSUBU_WX }, // 11274 |
| 31980 | { PseudoVWSUBU_WX_M4_MASK, VWSUBU_WX }, // 11275 |
| 31981 | { PseudoVWSUBU_WX_MF2, VWSUBU_WX }, // 11276 |
| 31982 | { PseudoVWSUBU_WX_MF2_MASK, VWSUBU_WX }, // 11277 |
| 31983 | { PseudoVWSUBU_WX_MF4, VWSUBU_WX }, // 11278 |
| 31984 | { PseudoVWSUBU_WX_MF4_MASK, VWSUBU_WX }, // 11279 |
| 31985 | { PseudoVWSUBU_WX_MF8, VWSUBU_WX }, // 11280 |
| 31986 | { PseudoVWSUBU_WX_MF8_MASK, VWSUBU_WX }, // 11281 |
| 31987 | { PseudoVWSUB_VV_M1, VWSUB_VV }, // 11282 |
| 31988 | { PseudoVWSUB_VV_M1_MASK, VWSUB_VV }, // 11283 |
| 31989 | { PseudoVWSUB_VV_M2, VWSUB_VV }, // 11284 |
| 31990 | { PseudoVWSUB_VV_M2_MASK, VWSUB_VV }, // 11285 |
| 31991 | { PseudoVWSUB_VV_M4, VWSUB_VV }, // 11286 |
| 31992 | { PseudoVWSUB_VV_M4_MASK, VWSUB_VV }, // 11287 |
| 31993 | { PseudoVWSUB_VV_MF2, VWSUB_VV }, // 11288 |
| 31994 | { PseudoVWSUB_VV_MF2_MASK, VWSUB_VV }, // 11289 |
| 31995 | { PseudoVWSUB_VV_MF4, VWSUB_VV }, // 11290 |
| 31996 | { PseudoVWSUB_VV_MF4_MASK, VWSUB_VV }, // 11291 |
| 31997 | { PseudoVWSUB_VV_MF8, VWSUB_VV }, // 11292 |
| 31998 | { PseudoVWSUB_VV_MF8_MASK, VWSUB_VV }, // 11293 |
| 31999 | { PseudoVWSUB_VX_M1, VWSUB_VX }, // 11294 |
| 32000 | { PseudoVWSUB_VX_M1_MASK, VWSUB_VX }, // 11295 |
| 32001 | { PseudoVWSUB_VX_M2, VWSUB_VX }, // 11296 |
| 32002 | { PseudoVWSUB_VX_M2_MASK, VWSUB_VX }, // 11297 |
| 32003 | { PseudoVWSUB_VX_M4, VWSUB_VX }, // 11298 |
| 32004 | { PseudoVWSUB_VX_M4_MASK, VWSUB_VX }, // 11299 |
| 32005 | { PseudoVWSUB_VX_MF2, VWSUB_VX }, // 11300 |
| 32006 | { PseudoVWSUB_VX_MF2_MASK, VWSUB_VX }, // 11301 |
| 32007 | { PseudoVWSUB_VX_MF4, VWSUB_VX }, // 11302 |
| 32008 | { PseudoVWSUB_VX_MF4_MASK, VWSUB_VX }, // 11303 |
| 32009 | { PseudoVWSUB_VX_MF8, VWSUB_VX }, // 11304 |
| 32010 | { PseudoVWSUB_VX_MF8_MASK, VWSUB_VX }, // 11305 |
| 32011 | { PseudoVWSUB_WV_M1, VWSUB_WV }, // 11306 |
| 32012 | { PseudoVWSUB_WV_M1_MASK, VWSUB_WV }, // 11307 |
| 32013 | { PseudoVWSUB_WV_M1_MASK_TIED, VWSUB_WV }, // 11308 |
| 32014 | { PseudoVWSUB_WV_M1_TIED, VWSUB_WV }, // 11309 |
| 32015 | { PseudoVWSUB_WV_M2, VWSUB_WV }, // 11310 |
| 32016 | { PseudoVWSUB_WV_M2_MASK, VWSUB_WV }, // 11311 |
| 32017 | { PseudoVWSUB_WV_M2_MASK_TIED, VWSUB_WV }, // 11312 |
| 32018 | { PseudoVWSUB_WV_M2_TIED, VWSUB_WV }, // 11313 |
| 32019 | { PseudoVWSUB_WV_M4, VWSUB_WV }, // 11314 |
| 32020 | { PseudoVWSUB_WV_M4_MASK, VWSUB_WV }, // 11315 |
| 32021 | { PseudoVWSUB_WV_M4_MASK_TIED, VWSUB_WV }, // 11316 |
| 32022 | { PseudoVWSUB_WV_M4_TIED, VWSUB_WV }, // 11317 |
| 32023 | { PseudoVWSUB_WV_MF2, VWSUB_WV }, // 11318 |
| 32024 | { PseudoVWSUB_WV_MF2_MASK, VWSUB_WV }, // 11319 |
| 32025 | { PseudoVWSUB_WV_MF2_MASK_TIED, VWSUB_WV }, // 11320 |
| 32026 | { PseudoVWSUB_WV_MF2_TIED, VWSUB_WV }, // 11321 |
| 32027 | { PseudoVWSUB_WV_MF4, VWSUB_WV }, // 11322 |
| 32028 | { PseudoVWSUB_WV_MF4_MASK, VWSUB_WV }, // 11323 |
| 32029 | { PseudoVWSUB_WV_MF4_MASK_TIED, VWSUB_WV }, // 11324 |
| 32030 | { PseudoVWSUB_WV_MF4_TIED, VWSUB_WV }, // 11325 |
| 32031 | { PseudoVWSUB_WV_MF8, VWSUB_WV }, // 11326 |
| 32032 | { PseudoVWSUB_WV_MF8_MASK, VWSUB_WV }, // 11327 |
| 32033 | { PseudoVWSUB_WV_MF8_MASK_TIED, VWSUB_WV }, // 11328 |
| 32034 | { PseudoVWSUB_WV_MF8_TIED, VWSUB_WV }, // 11329 |
| 32035 | { PseudoVWSUB_WX_M1, VWSUB_WX }, // 11330 |
| 32036 | { PseudoVWSUB_WX_M1_MASK, VWSUB_WX }, // 11331 |
| 32037 | { PseudoVWSUB_WX_M2, VWSUB_WX }, // 11332 |
| 32038 | { PseudoVWSUB_WX_M2_MASK, VWSUB_WX }, // 11333 |
| 32039 | { PseudoVWSUB_WX_M4, VWSUB_WX }, // 11334 |
| 32040 | { PseudoVWSUB_WX_M4_MASK, VWSUB_WX }, // 11335 |
| 32041 | { PseudoVWSUB_WX_MF2, VWSUB_WX }, // 11336 |
| 32042 | { PseudoVWSUB_WX_MF2_MASK, VWSUB_WX }, // 11337 |
| 32043 | { PseudoVWSUB_WX_MF4, VWSUB_WX }, // 11338 |
| 32044 | { PseudoVWSUB_WX_MF4_MASK, VWSUB_WX }, // 11339 |
| 32045 | { PseudoVWSUB_WX_MF8, VWSUB_WX }, // 11340 |
| 32046 | { PseudoVWSUB_WX_MF8_MASK, VWSUB_WX }, // 11341 |
| 32047 | { PseudoVXOR_VI_M1, VXOR_VI }, // 11342 |
| 32048 | { PseudoVXOR_VI_M1_MASK, VXOR_VI }, // 11343 |
| 32049 | { PseudoVXOR_VI_M2, VXOR_VI }, // 11344 |
| 32050 | { PseudoVXOR_VI_M2_MASK, VXOR_VI }, // 11345 |
| 32051 | { PseudoVXOR_VI_M4, VXOR_VI }, // 11346 |
| 32052 | { PseudoVXOR_VI_M4_MASK, VXOR_VI }, // 11347 |
| 32053 | { PseudoVXOR_VI_M8, VXOR_VI }, // 11348 |
| 32054 | { PseudoVXOR_VI_M8_MASK, VXOR_VI }, // 11349 |
| 32055 | { PseudoVXOR_VI_MF2, VXOR_VI }, // 11350 |
| 32056 | { PseudoVXOR_VI_MF2_MASK, VXOR_VI }, // 11351 |
| 32057 | { PseudoVXOR_VI_MF4, VXOR_VI }, // 11352 |
| 32058 | { PseudoVXOR_VI_MF4_MASK, VXOR_VI }, // 11353 |
| 32059 | { PseudoVXOR_VI_MF8, VXOR_VI }, // 11354 |
| 32060 | { PseudoVXOR_VI_MF8_MASK, VXOR_VI }, // 11355 |
| 32061 | { PseudoVXOR_VV_M1, VXOR_VV }, // 11356 |
| 32062 | { PseudoVXOR_VV_M1_MASK, VXOR_VV }, // 11357 |
| 32063 | { PseudoVXOR_VV_M2, VXOR_VV }, // 11358 |
| 32064 | { PseudoVXOR_VV_M2_MASK, VXOR_VV }, // 11359 |
| 32065 | { PseudoVXOR_VV_M4, VXOR_VV }, // 11360 |
| 32066 | { PseudoVXOR_VV_M4_MASK, VXOR_VV }, // 11361 |
| 32067 | { PseudoVXOR_VV_M8, VXOR_VV }, // 11362 |
| 32068 | { PseudoVXOR_VV_M8_MASK, VXOR_VV }, // 11363 |
| 32069 | { PseudoVXOR_VV_MF2, VXOR_VV }, // 11364 |
| 32070 | { PseudoVXOR_VV_MF2_MASK, VXOR_VV }, // 11365 |
| 32071 | { PseudoVXOR_VV_MF4, VXOR_VV }, // 11366 |
| 32072 | { PseudoVXOR_VV_MF4_MASK, VXOR_VV }, // 11367 |
| 32073 | { PseudoVXOR_VV_MF8, VXOR_VV }, // 11368 |
| 32074 | { PseudoVXOR_VV_MF8_MASK, VXOR_VV }, // 11369 |
| 32075 | { PseudoVXOR_VX_M1, VXOR_VX }, // 11370 |
| 32076 | { PseudoVXOR_VX_M1_MASK, VXOR_VX }, // 11371 |
| 32077 | { PseudoVXOR_VX_M2, VXOR_VX }, // 11372 |
| 32078 | { PseudoVXOR_VX_M2_MASK, VXOR_VX }, // 11373 |
| 32079 | { PseudoVXOR_VX_M4, VXOR_VX }, // 11374 |
| 32080 | { PseudoVXOR_VX_M4_MASK, VXOR_VX }, // 11375 |
| 32081 | { PseudoVXOR_VX_M8, VXOR_VX }, // 11376 |
| 32082 | { PseudoVXOR_VX_M8_MASK, VXOR_VX }, // 11377 |
| 32083 | { PseudoVXOR_VX_MF2, VXOR_VX }, // 11378 |
| 32084 | { PseudoVXOR_VX_MF2_MASK, VXOR_VX }, // 11379 |
| 32085 | { PseudoVXOR_VX_MF4, VXOR_VX }, // 11380 |
| 32086 | { PseudoVXOR_VX_MF4_MASK, VXOR_VX }, // 11381 |
| 32087 | { PseudoVXOR_VX_MF8, VXOR_VX }, // 11382 |
| 32088 | { PseudoVXOR_VX_MF8_MASK, VXOR_VX }, // 11383 |
| 32089 | { PseudoVZEXT_VF2_M1, VZEXT_VF2 }, // 11384 |
| 32090 | { PseudoVZEXT_VF2_M1_MASK, VZEXT_VF2 }, // 11385 |
| 32091 | { PseudoVZEXT_VF2_M2, VZEXT_VF2 }, // 11386 |
| 32092 | { PseudoVZEXT_VF2_M2_MASK, VZEXT_VF2 }, // 11387 |
| 32093 | { PseudoVZEXT_VF2_M4, VZEXT_VF2 }, // 11388 |
| 32094 | { PseudoVZEXT_VF2_M4_MASK, VZEXT_VF2 }, // 11389 |
| 32095 | { PseudoVZEXT_VF2_M8, VZEXT_VF2 }, // 11390 |
| 32096 | { PseudoVZEXT_VF2_M8_MASK, VZEXT_VF2 }, // 11391 |
| 32097 | { PseudoVZEXT_VF2_MF2, VZEXT_VF2 }, // 11392 |
| 32098 | { PseudoVZEXT_VF2_MF2_MASK, VZEXT_VF2 }, // 11393 |
| 32099 | { PseudoVZEXT_VF2_MF4, VZEXT_VF2 }, // 11394 |
| 32100 | { PseudoVZEXT_VF2_MF4_MASK, VZEXT_VF2 }, // 11395 |
| 32101 | { PseudoVZEXT_VF4_M1, VZEXT_VF4 }, // 11396 |
| 32102 | { PseudoVZEXT_VF4_M1_MASK, VZEXT_VF4 }, // 11397 |
| 32103 | { PseudoVZEXT_VF4_M2, VZEXT_VF4 }, // 11398 |
| 32104 | { PseudoVZEXT_VF4_M2_MASK, VZEXT_VF4 }, // 11399 |
| 32105 | { PseudoVZEXT_VF4_M4, VZEXT_VF4 }, // 11400 |
| 32106 | { PseudoVZEXT_VF4_M4_MASK, VZEXT_VF4 }, // 11401 |
| 32107 | { PseudoVZEXT_VF4_M8, VZEXT_VF4 }, // 11402 |
| 32108 | { PseudoVZEXT_VF4_M8_MASK, VZEXT_VF4 }, // 11403 |
| 32109 | { PseudoVZEXT_VF4_MF2, VZEXT_VF4 }, // 11404 |
| 32110 | { PseudoVZEXT_VF4_MF2_MASK, VZEXT_VF4 }, // 11405 |
| 32111 | { PseudoVZEXT_VF8_M1, VZEXT_VF8 }, // 11406 |
| 32112 | { PseudoVZEXT_VF8_M1_MASK, VZEXT_VF8 }, // 11407 |
| 32113 | { PseudoVZEXT_VF8_M2, VZEXT_VF8 }, // 11408 |
| 32114 | { PseudoVZEXT_VF8_M2_MASK, VZEXT_VF8 }, // 11409 |
| 32115 | { PseudoVZEXT_VF8_M4, VZEXT_VF8 }, // 11410 |
| 32116 | { PseudoVZEXT_VF8_M4_MASK, VZEXT_VF8 }, // 11411 |
| 32117 | { PseudoVZEXT_VF8_M8, VZEXT_VF8 }, // 11412 |
| 32118 | { PseudoVZEXT_VF8_M8_MASK, VZEXT_VF8 }, // 11413 |
| 32119 | }; |
| 32120 | |
| 32121 | const PseudoInfo *getPseudoInfo(unsigned Pseudo) { |
| 32122 | if ((unsigned)Pseudo != std::clamp((unsigned)Pseudo, (unsigned)PseudoNDS_VD4DOTSU_VV_M1, (unsigned)PseudoVZEXT_VF8_M8_MASK)) |
| 32123 | return nullptr; |
| 32124 | |
| 32125 | struct KeyType { |
| 32126 | unsigned Pseudo; |
| 32127 | }; |
| 32128 | KeyType Key = {Pseudo}; |
| 32129 | struct Comp { |
| 32130 | bool operator()(const PseudoInfo &LHS, const KeyType &RHS) const { |
| 32131 | if (LHS.Pseudo < RHS.Pseudo) |
| 32132 | return true; |
| 32133 | if (LHS.Pseudo > RHS.Pseudo) |
| 32134 | return false; |
| 32135 | return false; |
| 32136 | } |
| 32137 | }; |
| 32138 | auto Table = ArrayRef(RISCVVPseudosTable); |
| 32139 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 32140 | if (Idx == Table.end() || |
| 32141 | Key.Pseudo != Idx->Pseudo) |
| 32142 | return nullptr; |
| 32143 | |
| 32144 | return &*Idx; |
| 32145 | } |
| 32146 | #endif |
| 32147 | |
| 32148 | #ifdef GET_RISCVVSETable_DECL |
| 32149 | const VSEPseudo *getVSEPseudo(uint8_t Masked, uint8_t Strided, uint8_t Log2SEW, uint8_t LMUL); |
| 32150 | #endif |
| 32151 | |
| 32152 | #ifdef GET_RISCVVSETable_IMPL |
| 32153 | constexpr VSEPseudo RISCVVSETable[] = { |
| 32154 | { 0x0, 0x0, 0x0, 0x0, PseudoVSM_V_B8 }, // 0 |
| 32155 | { 0x0, 0x0, 0x0, 0x1, PseudoVSM_V_B4 }, // 1 |
| 32156 | { 0x0, 0x0, 0x0, 0x2, PseudoVSM_V_B2 }, // 2 |
| 32157 | { 0x0, 0x0, 0x0, 0x3, PseudoVSM_V_B1 }, // 3 |
| 32158 | { 0x0, 0x0, 0x0, 0x5, PseudoVSM_V_B64 }, // 4 |
| 32159 | { 0x0, 0x0, 0x0, 0x6, PseudoVSM_V_B32 }, // 5 |
| 32160 | { 0x0, 0x0, 0x0, 0x7, PseudoVSM_V_B16 }, // 6 |
| 32161 | { 0x0, 0x0, 0x3, 0x0, PseudoVSE8_V_M1 }, // 7 |
| 32162 | { 0x0, 0x0, 0x3, 0x1, PseudoVSE8_V_M2 }, // 8 |
| 32163 | { 0x0, 0x0, 0x3, 0x2, PseudoVSE8_V_M4 }, // 9 |
| 32164 | { 0x0, 0x0, 0x3, 0x3, PseudoVSE8_V_M8 }, // 10 |
| 32165 | { 0x0, 0x0, 0x3, 0x5, PseudoVSE8_V_MF8 }, // 11 |
| 32166 | { 0x0, 0x0, 0x3, 0x6, PseudoVSE8_V_MF4 }, // 12 |
| 32167 | { 0x0, 0x0, 0x3, 0x7, PseudoVSE8_V_MF2 }, // 13 |
| 32168 | { 0x0, 0x0, 0x4, 0x0, PseudoVSE16_V_M1 }, // 14 |
| 32169 | { 0x0, 0x0, 0x4, 0x1, PseudoVSE16_V_M2 }, // 15 |
| 32170 | { 0x0, 0x0, 0x4, 0x2, PseudoVSE16_V_M4 }, // 16 |
| 32171 | { 0x0, 0x0, 0x4, 0x3, PseudoVSE16_V_M8 }, // 17 |
| 32172 | { 0x0, 0x0, 0x4, 0x6, PseudoVSE16_V_MF4 }, // 18 |
| 32173 | { 0x0, 0x0, 0x4, 0x7, PseudoVSE16_V_MF2 }, // 19 |
| 32174 | { 0x0, 0x0, 0x5, 0x0, PseudoVSE32_V_M1 }, // 20 |
| 32175 | { 0x0, 0x0, 0x5, 0x1, PseudoVSE32_V_M2 }, // 21 |
| 32176 | { 0x0, 0x0, 0x5, 0x2, PseudoVSE32_V_M4 }, // 22 |
| 32177 | { 0x0, 0x0, 0x5, 0x3, PseudoVSE32_V_M8 }, // 23 |
| 32178 | { 0x0, 0x0, 0x5, 0x7, PseudoVSE32_V_MF2 }, // 24 |
| 32179 | { 0x0, 0x0, 0x6, 0x0, PseudoVSE64_V_M1 }, // 25 |
| 32180 | { 0x0, 0x0, 0x6, 0x1, PseudoVSE64_V_M2 }, // 26 |
| 32181 | { 0x0, 0x0, 0x6, 0x2, PseudoVSE64_V_M4 }, // 27 |
| 32182 | { 0x0, 0x0, 0x6, 0x3, PseudoVSE64_V_M8 }, // 28 |
| 32183 | { 0x0, 0x1, 0x3, 0x0, PseudoVSSE8_V_M1 }, // 29 |
| 32184 | { 0x0, 0x1, 0x3, 0x1, PseudoVSSE8_V_M2 }, // 30 |
| 32185 | { 0x0, 0x1, 0x3, 0x2, PseudoVSSE8_V_M4 }, // 31 |
| 32186 | { 0x0, 0x1, 0x3, 0x3, PseudoVSSE8_V_M8 }, // 32 |
| 32187 | { 0x0, 0x1, 0x3, 0x5, PseudoVSSE8_V_MF8 }, // 33 |
| 32188 | { 0x0, 0x1, 0x3, 0x6, PseudoVSSE8_V_MF4 }, // 34 |
| 32189 | { 0x0, 0x1, 0x3, 0x7, PseudoVSSE8_V_MF2 }, // 35 |
| 32190 | { 0x0, 0x1, 0x4, 0x0, PseudoVSSE16_V_M1 }, // 36 |
| 32191 | { 0x0, 0x1, 0x4, 0x1, PseudoVSSE16_V_M2 }, // 37 |
| 32192 | { 0x0, 0x1, 0x4, 0x2, PseudoVSSE16_V_M4 }, // 38 |
| 32193 | { 0x0, 0x1, 0x4, 0x3, PseudoVSSE16_V_M8 }, // 39 |
| 32194 | { 0x0, 0x1, 0x4, 0x6, PseudoVSSE16_V_MF4 }, // 40 |
| 32195 | { 0x0, 0x1, 0x4, 0x7, PseudoVSSE16_V_MF2 }, // 41 |
| 32196 | { 0x0, 0x1, 0x5, 0x0, PseudoVSSE32_V_M1 }, // 42 |
| 32197 | { 0x0, 0x1, 0x5, 0x1, PseudoVSSE32_V_M2 }, // 43 |
| 32198 | { 0x0, 0x1, 0x5, 0x2, PseudoVSSE32_V_M4 }, // 44 |
| 32199 | { 0x0, 0x1, 0x5, 0x3, PseudoVSSE32_V_M8 }, // 45 |
| 32200 | { 0x0, 0x1, 0x5, 0x7, PseudoVSSE32_V_MF2 }, // 46 |
| 32201 | { 0x0, 0x1, 0x6, 0x0, PseudoVSSE64_V_M1 }, // 47 |
| 32202 | { 0x0, 0x1, 0x6, 0x1, PseudoVSSE64_V_M2 }, // 48 |
| 32203 | { 0x0, 0x1, 0x6, 0x2, PseudoVSSE64_V_M4 }, // 49 |
| 32204 | { 0x0, 0x1, 0x6, 0x3, PseudoVSSE64_V_M8 }, // 50 |
| 32205 | { 0x1, 0x0, 0x3, 0x0, PseudoVSE8_V_M1_MASK }, // 51 |
| 32206 | { 0x1, 0x0, 0x3, 0x1, PseudoVSE8_V_M2_MASK }, // 52 |
| 32207 | { 0x1, 0x0, 0x3, 0x2, PseudoVSE8_V_M4_MASK }, // 53 |
| 32208 | { 0x1, 0x0, 0x3, 0x3, PseudoVSE8_V_M8_MASK }, // 54 |
| 32209 | { 0x1, 0x0, 0x3, 0x5, PseudoVSE8_V_MF8_MASK }, // 55 |
| 32210 | { 0x1, 0x0, 0x3, 0x6, PseudoVSE8_V_MF4_MASK }, // 56 |
| 32211 | { 0x1, 0x0, 0x3, 0x7, PseudoVSE8_V_MF2_MASK }, // 57 |
| 32212 | { 0x1, 0x0, 0x4, 0x0, PseudoVSE16_V_M1_MASK }, // 58 |
| 32213 | { 0x1, 0x0, 0x4, 0x1, PseudoVSE16_V_M2_MASK }, // 59 |
| 32214 | { 0x1, 0x0, 0x4, 0x2, PseudoVSE16_V_M4_MASK }, // 60 |
| 32215 | { 0x1, 0x0, 0x4, 0x3, PseudoVSE16_V_M8_MASK }, // 61 |
| 32216 | { 0x1, 0x0, 0x4, 0x6, PseudoVSE16_V_MF4_MASK }, // 62 |
| 32217 | { 0x1, 0x0, 0x4, 0x7, PseudoVSE16_V_MF2_MASK }, // 63 |
| 32218 | { 0x1, 0x0, 0x5, 0x0, PseudoVSE32_V_M1_MASK }, // 64 |
| 32219 | { 0x1, 0x0, 0x5, 0x1, PseudoVSE32_V_M2_MASK }, // 65 |
| 32220 | { 0x1, 0x0, 0x5, 0x2, PseudoVSE32_V_M4_MASK }, // 66 |
| 32221 | { 0x1, 0x0, 0x5, 0x3, PseudoVSE32_V_M8_MASK }, // 67 |
| 32222 | { 0x1, 0x0, 0x5, 0x7, PseudoVSE32_V_MF2_MASK }, // 68 |
| 32223 | { 0x1, 0x0, 0x6, 0x0, PseudoVSE64_V_M1_MASK }, // 69 |
| 32224 | { 0x1, 0x0, 0x6, 0x1, PseudoVSE64_V_M2_MASK }, // 70 |
| 32225 | { 0x1, 0x0, 0x6, 0x2, PseudoVSE64_V_M4_MASK }, // 71 |
| 32226 | { 0x1, 0x0, 0x6, 0x3, PseudoVSE64_V_M8_MASK }, // 72 |
| 32227 | { 0x1, 0x1, 0x3, 0x0, PseudoVSSE8_V_M1_MASK }, // 73 |
| 32228 | { 0x1, 0x1, 0x3, 0x1, PseudoVSSE8_V_M2_MASK }, // 74 |
| 32229 | { 0x1, 0x1, 0x3, 0x2, PseudoVSSE8_V_M4_MASK }, // 75 |
| 32230 | { 0x1, 0x1, 0x3, 0x3, PseudoVSSE8_V_M8_MASK }, // 76 |
| 32231 | { 0x1, 0x1, 0x3, 0x5, PseudoVSSE8_V_MF8_MASK }, // 77 |
| 32232 | { 0x1, 0x1, 0x3, 0x6, PseudoVSSE8_V_MF4_MASK }, // 78 |
| 32233 | { 0x1, 0x1, 0x3, 0x7, PseudoVSSE8_V_MF2_MASK }, // 79 |
| 32234 | { 0x1, 0x1, 0x4, 0x0, PseudoVSSE16_V_M1_MASK }, // 80 |
| 32235 | { 0x1, 0x1, 0x4, 0x1, PseudoVSSE16_V_M2_MASK }, // 81 |
| 32236 | { 0x1, 0x1, 0x4, 0x2, PseudoVSSE16_V_M4_MASK }, // 82 |
| 32237 | { 0x1, 0x1, 0x4, 0x3, PseudoVSSE16_V_M8_MASK }, // 83 |
| 32238 | { 0x1, 0x1, 0x4, 0x6, PseudoVSSE16_V_MF4_MASK }, // 84 |
| 32239 | { 0x1, 0x1, 0x4, 0x7, PseudoVSSE16_V_MF2_MASK }, // 85 |
| 32240 | { 0x1, 0x1, 0x5, 0x0, PseudoVSSE32_V_M1_MASK }, // 86 |
| 32241 | { 0x1, 0x1, 0x5, 0x1, PseudoVSSE32_V_M2_MASK }, // 87 |
| 32242 | { 0x1, 0x1, 0x5, 0x2, PseudoVSSE32_V_M4_MASK }, // 88 |
| 32243 | { 0x1, 0x1, 0x5, 0x3, PseudoVSSE32_V_M8_MASK }, // 89 |
| 32244 | { 0x1, 0x1, 0x5, 0x7, PseudoVSSE32_V_MF2_MASK }, // 90 |
| 32245 | { 0x1, 0x1, 0x6, 0x0, PseudoVSSE64_V_M1_MASK }, // 91 |
| 32246 | { 0x1, 0x1, 0x6, 0x1, PseudoVSSE64_V_M2_MASK }, // 92 |
| 32247 | { 0x1, 0x1, 0x6, 0x2, PseudoVSSE64_V_M4_MASK }, // 93 |
| 32248 | { 0x1, 0x1, 0x6, 0x3, PseudoVSSE64_V_M8_MASK }, // 94 |
| 32249 | }; |
| 32250 | |
| 32251 | const VSEPseudo *getVSEPseudo(uint8_t Masked, uint8_t Strided, uint8_t Log2SEW, uint8_t LMUL) { |
| 32252 | struct KeyType { |
| 32253 | uint8_t Masked; |
| 32254 | uint8_t Strided; |
| 32255 | uint8_t Log2SEW; |
| 32256 | uint8_t LMUL; |
| 32257 | }; |
| 32258 | KeyType Key = {Masked, Strided, Log2SEW, LMUL}; |
| 32259 | struct Comp { |
| 32260 | bool operator()(const VSEPseudo &LHS, const KeyType &RHS) const { |
| 32261 | if (LHS.Masked < RHS.Masked) |
| 32262 | return true; |
| 32263 | if (LHS.Masked > RHS.Masked) |
| 32264 | return false; |
| 32265 | if (LHS.Strided < RHS.Strided) |
| 32266 | return true; |
| 32267 | if (LHS.Strided > RHS.Strided) |
| 32268 | return false; |
| 32269 | if (LHS.Log2SEW < RHS.Log2SEW) |
| 32270 | return true; |
| 32271 | if (LHS.Log2SEW > RHS.Log2SEW) |
| 32272 | return false; |
| 32273 | if (LHS.LMUL < RHS.LMUL) |
| 32274 | return true; |
| 32275 | if (LHS.LMUL > RHS.LMUL) |
| 32276 | return false; |
| 32277 | return false; |
| 32278 | } |
| 32279 | }; |
| 32280 | auto Table = ArrayRef(RISCVVSETable); |
| 32281 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 32282 | if (Idx == Table.end() || |
| 32283 | Key.Masked != Idx->Masked || |
| 32284 | Key.Strided != Idx->Strided || |
| 32285 | Key.Log2SEW != Idx->Log2SEW || |
| 32286 | Key.LMUL != Idx->LMUL) |
| 32287 | return nullptr; |
| 32288 | |
| 32289 | return &*Idx; |
| 32290 | } |
| 32291 | #endif |
| 32292 | |
| 32293 | #ifdef GET_RISCVVSSEGTable_DECL |
| 32294 | const VSSEGPseudo *getVSSEGPseudo(uint8_t NF, uint8_t Masked, uint8_t Strided, uint8_t Log2SEW, uint8_t LMUL); |
| 32295 | #endif |
| 32296 | |
| 32297 | #ifdef GET_RISCVVSSEGTable_IMPL |
| 32298 | constexpr VSSEGPseudo RISCVVSSEGTable[] = { |
| 32299 | { 0x2, 0x0, 0x0, 0x3, 0x0, PseudoVSSEG2E8_V_M1 }, // 0 |
| 32300 | { 0x2, 0x0, 0x0, 0x3, 0x1, PseudoVSSEG2E8_V_M2 }, // 1 |
| 32301 | { 0x2, 0x0, 0x0, 0x3, 0x2, PseudoVSSEG2E8_V_M4 }, // 2 |
| 32302 | { 0x2, 0x0, 0x0, 0x3, 0x5, PseudoVSSEG2E8_V_MF8 }, // 3 |
| 32303 | { 0x2, 0x0, 0x0, 0x3, 0x6, PseudoVSSEG2E8_V_MF4 }, // 4 |
| 32304 | { 0x2, 0x0, 0x0, 0x3, 0x7, PseudoVSSEG2E8_V_MF2 }, // 5 |
| 32305 | { 0x2, 0x0, 0x0, 0x4, 0x0, PseudoVSSEG2E16_V_M1 }, // 6 |
| 32306 | { 0x2, 0x0, 0x0, 0x4, 0x1, PseudoVSSEG2E16_V_M2 }, // 7 |
| 32307 | { 0x2, 0x0, 0x0, 0x4, 0x2, PseudoVSSEG2E16_V_M4 }, // 8 |
| 32308 | { 0x2, 0x0, 0x0, 0x4, 0x6, PseudoVSSEG2E16_V_MF4 }, // 9 |
| 32309 | { 0x2, 0x0, 0x0, 0x4, 0x7, PseudoVSSEG2E16_V_MF2 }, // 10 |
| 32310 | { 0x2, 0x0, 0x0, 0x5, 0x0, PseudoVSSEG2E32_V_M1 }, // 11 |
| 32311 | { 0x2, 0x0, 0x0, 0x5, 0x1, PseudoVSSEG2E32_V_M2 }, // 12 |
| 32312 | { 0x2, 0x0, 0x0, 0x5, 0x2, PseudoVSSEG2E32_V_M4 }, // 13 |
| 32313 | { 0x2, 0x0, 0x0, 0x5, 0x7, PseudoVSSEG2E32_V_MF2 }, // 14 |
| 32314 | { 0x2, 0x0, 0x0, 0x6, 0x0, PseudoVSSEG2E64_V_M1 }, // 15 |
| 32315 | { 0x2, 0x0, 0x0, 0x6, 0x1, PseudoVSSEG2E64_V_M2 }, // 16 |
| 32316 | { 0x2, 0x0, 0x0, 0x6, 0x2, PseudoVSSEG2E64_V_M4 }, // 17 |
| 32317 | { 0x2, 0x0, 0x1, 0x3, 0x0, PseudoVSSSEG2E8_V_M1 }, // 18 |
| 32318 | { 0x2, 0x0, 0x1, 0x3, 0x1, PseudoVSSSEG2E8_V_M2 }, // 19 |
| 32319 | { 0x2, 0x0, 0x1, 0x3, 0x2, PseudoVSSSEG2E8_V_M4 }, // 20 |
| 32320 | { 0x2, 0x0, 0x1, 0x3, 0x5, PseudoVSSSEG2E8_V_MF8 }, // 21 |
| 32321 | { 0x2, 0x0, 0x1, 0x3, 0x6, PseudoVSSSEG2E8_V_MF4 }, // 22 |
| 32322 | { 0x2, 0x0, 0x1, 0x3, 0x7, PseudoVSSSEG2E8_V_MF2 }, // 23 |
| 32323 | { 0x2, 0x0, 0x1, 0x4, 0x0, PseudoVSSSEG2E16_V_M1 }, // 24 |
| 32324 | { 0x2, 0x0, 0x1, 0x4, 0x1, PseudoVSSSEG2E16_V_M2 }, // 25 |
| 32325 | { 0x2, 0x0, 0x1, 0x4, 0x2, PseudoVSSSEG2E16_V_M4 }, // 26 |
| 32326 | { 0x2, 0x0, 0x1, 0x4, 0x6, PseudoVSSSEG2E16_V_MF4 }, // 27 |
| 32327 | { 0x2, 0x0, 0x1, 0x4, 0x7, PseudoVSSSEG2E16_V_MF2 }, // 28 |
| 32328 | { 0x2, 0x0, 0x1, 0x5, 0x0, PseudoVSSSEG2E32_V_M1 }, // 29 |
| 32329 | { 0x2, 0x0, 0x1, 0x5, 0x1, PseudoVSSSEG2E32_V_M2 }, // 30 |
| 32330 | { 0x2, 0x0, 0x1, 0x5, 0x2, PseudoVSSSEG2E32_V_M4 }, // 31 |
| 32331 | { 0x2, 0x0, 0x1, 0x5, 0x7, PseudoVSSSEG2E32_V_MF2 }, // 32 |
| 32332 | { 0x2, 0x0, 0x1, 0x6, 0x0, PseudoVSSSEG2E64_V_M1 }, // 33 |
| 32333 | { 0x2, 0x0, 0x1, 0x6, 0x1, PseudoVSSSEG2E64_V_M2 }, // 34 |
| 32334 | { 0x2, 0x0, 0x1, 0x6, 0x2, PseudoVSSSEG2E64_V_M4 }, // 35 |
| 32335 | { 0x2, 0x1, 0x0, 0x3, 0x0, PseudoVSSEG2E8_V_M1_MASK }, // 36 |
| 32336 | { 0x2, 0x1, 0x0, 0x3, 0x1, PseudoVSSEG2E8_V_M2_MASK }, // 37 |
| 32337 | { 0x2, 0x1, 0x0, 0x3, 0x2, PseudoVSSEG2E8_V_M4_MASK }, // 38 |
| 32338 | { 0x2, 0x1, 0x0, 0x3, 0x5, PseudoVSSEG2E8_V_MF8_MASK }, // 39 |
| 32339 | { 0x2, 0x1, 0x0, 0x3, 0x6, PseudoVSSEG2E8_V_MF4_MASK }, // 40 |
| 32340 | { 0x2, 0x1, 0x0, 0x3, 0x7, PseudoVSSEG2E8_V_MF2_MASK }, // 41 |
| 32341 | { 0x2, 0x1, 0x0, 0x4, 0x0, PseudoVSSEG2E16_V_M1_MASK }, // 42 |
| 32342 | { 0x2, 0x1, 0x0, 0x4, 0x1, PseudoVSSEG2E16_V_M2_MASK }, // 43 |
| 32343 | { 0x2, 0x1, 0x0, 0x4, 0x2, PseudoVSSEG2E16_V_M4_MASK }, // 44 |
| 32344 | { 0x2, 0x1, 0x0, 0x4, 0x6, PseudoVSSEG2E16_V_MF4_MASK }, // 45 |
| 32345 | { 0x2, 0x1, 0x0, 0x4, 0x7, PseudoVSSEG2E16_V_MF2_MASK }, // 46 |
| 32346 | { 0x2, 0x1, 0x0, 0x5, 0x0, PseudoVSSEG2E32_V_M1_MASK }, // 47 |
| 32347 | { 0x2, 0x1, 0x0, 0x5, 0x1, PseudoVSSEG2E32_V_M2_MASK }, // 48 |
| 32348 | { 0x2, 0x1, 0x0, 0x5, 0x2, PseudoVSSEG2E32_V_M4_MASK }, // 49 |
| 32349 | { 0x2, 0x1, 0x0, 0x5, 0x7, PseudoVSSEG2E32_V_MF2_MASK }, // 50 |
| 32350 | { 0x2, 0x1, 0x0, 0x6, 0x0, PseudoVSSEG2E64_V_M1_MASK }, // 51 |
| 32351 | { 0x2, 0x1, 0x0, 0x6, 0x1, PseudoVSSEG2E64_V_M2_MASK }, // 52 |
| 32352 | { 0x2, 0x1, 0x0, 0x6, 0x2, PseudoVSSEG2E64_V_M4_MASK }, // 53 |
| 32353 | { 0x2, 0x1, 0x1, 0x3, 0x0, PseudoVSSSEG2E8_V_M1_MASK }, // 54 |
| 32354 | { 0x2, 0x1, 0x1, 0x3, 0x1, PseudoVSSSEG2E8_V_M2_MASK }, // 55 |
| 32355 | { 0x2, 0x1, 0x1, 0x3, 0x2, PseudoVSSSEG2E8_V_M4_MASK }, // 56 |
| 32356 | { 0x2, 0x1, 0x1, 0x3, 0x5, PseudoVSSSEG2E8_V_MF8_MASK }, // 57 |
| 32357 | { 0x2, 0x1, 0x1, 0x3, 0x6, PseudoVSSSEG2E8_V_MF4_MASK }, // 58 |
| 32358 | { 0x2, 0x1, 0x1, 0x3, 0x7, PseudoVSSSEG2E8_V_MF2_MASK }, // 59 |
| 32359 | { 0x2, 0x1, 0x1, 0x4, 0x0, PseudoVSSSEG2E16_V_M1_MASK }, // 60 |
| 32360 | { 0x2, 0x1, 0x1, 0x4, 0x1, PseudoVSSSEG2E16_V_M2_MASK }, // 61 |
| 32361 | { 0x2, 0x1, 0x1, 0x4, 0x2, PseudoVSSSEG2E16_V_M4_MASK }, // 62 |
| 32362 | { 0x2, 0x1, 0x1, 0x4, 0x6, PseudoVSSSEG2E16_V_MF4_MASK }, // 63 |
| 32363 | { 0x2, 0x1, 0x1, 0x4, 0x7, PseudoVSSSEG2E16_V_MF2_MASK }, // 64 |
| 32364 | { 0x2, 0x1, 0x1, 0x5, 0x0, PseudoVSSSEG2E32_V_M1_MASK }, // 65 |
| 32365 | { 0x2, 0x1, 0x1, 0x5, 0x1, PseudoVSSSEG2E32_V_M2_MASK }, // 66 |
| 32366 | { 0x2, 0x1, 0x1, 0x5, 0x2, PseudoVSSSEG2E32_V_M4_MASK }, // 67 |
| 32367 | { 0x2, 0x1, 0x1, 0x5, 0x7, PseudoVSSSEG2E32_V_MF2_MASK }, // 68 |
| 32368 | { 0x2, 0x1, 0x1, 0x6, 0x0, PseudoVSSSEG2E64_V_M1_MASK }, // 69 |
| 32369 | { 0x2, 0x1, 0x1, 0x6, 0x1, PseudoVSSSEG2E64_V_M2_MASK }, // 70 |
| 32370 | { 0x2, 0x1, 0x1, 0x6, 0x2, PseudoVSSSEG2E64_V_M4_MASK }, // 71 |
| 32371 | { 0x3, 0x0, 0x0, 0x3, 0x0, PseudoVSSEG3E8_V_M1 }, // 72 |
| 32372 | { 0x3, 0x0, 0x0, 0x3, 0x1, PseudoVSSEG3E8_V_M2 }, // 73 |
| 32373 | { 0x3, 0x0, 0x0, 0x3, 0x5, PseudoVSSEG3E8_V_MF8 }, // 74 |
| 32374 | { 0x3, 0x0, 0x0, 0x3, 0x6, PseudoVSSEG3E8_V_MF4 }, // 75 |
| 32375 | { 0x3, 0x0, 0x0, 0x3, 0x7, PseudoVSSEG3E8_V_MF2 }, // 76 |
| 32376 | { 0x3, 0x0, 0x0, 0x4, 0x0, PseudoVSSEG3E16_V_M1 }, // 77 |
| 32377 | { 0x3, 0x0, 0x0, 0x4, 0x1, PseudoVSSEG3E16_V_M2 }, // 78 |
| 32378 | { 0x3, 0x0, 0x0, 0x4, 0x6, PseudoVSSEG3E16_V_MF4 }, // 79 |
| 32379 | { 0x3, 0x0, 0x0, 0x4, 0x7, PseudoVSSEG3E16_V_MF2 }, // 80 |
| 32380 | { 0x3, 0x0, 0x0, 0x5, 0x0, PseudoVSSEG3E32_V_M1 }, // 81 |
| 32381 | { 0x3, 0x0, 0x0, 0x5, 0x1, PseudoVSSEG3E32_V_M2 }, // 82 |
| 32382 | { 0x3, 0x0, 0x0, 0x5, 0x7, PseudoVSSEG3E32_V_MF2 }, // 83 |
| 32383 | { 0x3, 0x0, 0x0, 0x6, 0x0, PseudoVSSEG3E64_V_M1 }, // 84 |
| 32384 | { 0x3, 0x0, 0x0, 0x6, 0x1, PseudoVSSEG3E64_V_M2 }, // 85 |
| 32385 | { 0x3, 0x0, 0x1, 0x3, 0x0, PseudoVSSSEG3E8_V_M1 }, // 86 |
| 32386 | { 0x3, 0x0, 0x1, 0x3, 0x1, PseudoVSSSEG3E8_V_M2 }, // 87 |
| 32387 | { 0x3, 0x0, 0x1, 0x3, 0x5, PseudoVSSSEG3E8_V_MF8 }, // 88 |
| 32388 | { 0x3, 0x0, 0x1, 0x3, 0x6, PseudoVSSSEG3E8_V_MF4 }, // 89 |
| 32389 | { 0x3, 0x0, 0x1, 0x3, 0x7, PseudoVSSSEG3E8_V_MF2 }, // 90 |
| 32390 | { 0x3, 0x0, 0x1, 0x4, 0x0, PseudoVSSSEG3E16_V_M1 }, // 91 |
| 32391 | { 0x3, 0x0, 0x1, 0x4, 0x1, PseudoVSSSEG3E16_V_M2 }, // 92 |
| 32392 | { 0x3, 0x0, 0x1, 0x4, 0x6, PseudoVSSSEG3E16_V_MF4 }, // 93 |
| 32393 | { 0x3, 0x0, 0x1, 0x4, 0x7, PseudoVSSSEG3E16_V_MF2 }, // 94 |
| 32394 | { 0x3, 0x0, 0x1, 0x5, 0x0, PseudoVSSSEG3E32_V_M1 }, // 95 |
| 32395 | { 0x3, 0x0, 0x1, 0x5, 0x1, PseudoVSSSEG3E32_V_M2 }, // 96 |
| 32396 | { 0x3, 0x0, 0x1, 0x5, 0x7, PseudoVSSSEG3E32_V_MF2 }, // 97 |
| 32397 | { 0x3, 0x0, 0x1, 0x6, 0x0, PseudoVSSSEG3E64_V_M1 }, // 98 |
| 32398 | { 0x3, 0x0, 0x1, 0x6, 0x1, PseudoVSSSEG3E64_V_M2 }, // 99 |
| 32399 | { 0x3, 0x1, 0x0, 0x3, 0x0, PseudoVSSEG3E8_V_M1_MASK }, // 100 |
| 32400 | { 0x3, 0x1, 0x0, 0x3, 0x1, PseudoVSSEG3E8_V_M2_MASK }, // 101 |
| 32401 | { 0x3, 0x1, 0x0, 0x3, 0x5, PseudoVSSEG3E8_V_MF8_MASK }, // 102 |
| 32402 | { 0x3, 0x1, 0x0, 0x3, 0x6, PseudoVSSEG3E8_V_MF4_MASK }, // 103 |
| 32403 | { 0x3, 0x1, 0x0, 0x3, 0x7, PseudoVSSEG3E8_V_MF2_MASK }, // 104 |
| 32404 | { 0x3, 0x1, 0x0, 0x4, 0x0, PseudoVSSEG3E16_V_M1_MASK }, // 105 |
| 32405 | { 0x3, 0x1, 0x0, 0x4, 0x1, PseudoVSSEG3E16_V_M2_MASK }, // 106 |
| 32406 | { 0x3, 0x1, 0x0, 0x4, 0x6, PseudoVSSEG3E16_V_MF4_MASK }, // 107 |
| 32407 | { 0x3, 0x1, 0x0, 0x4, 0x7, PseudoVSSEG3E16_V_MF2_MASK }, // 108 |
| 32408 | { 0x3, 0x1, 0x0, 0x5, 0x0, PseudoVSSEG3E32_V_M1_MASK }, // 109 |
| 32409 | { 0x3, 0x1, 0x0, 0x5, 0x1, PseudoVSSEG3E32_V_M2_MASK }, // 110 |
| 32410 | { 0x3, 0x1, 0x0, 0x5, 0x7, PseudoVSSEG3E32_V_MF2_MASK }, // 111 |
| 32411 | { 0x3, 0x1, 0x0, 0x6, 0x0, PseudoVSSEG3E64_V_M1_MASK }, // 112 |
| 32412 | { 0x3, 0x1, 0x0, 0x6, 0x1, PseudoVSSEG3E64_V_M2_MASK }, // 113 |
| 32413 | { 0x3, 0x1, 0x1, 0x3, 0x0, PseudoVSSSEG3E8_V_M1_MASK }, // 114 |
| 32414 | { 0x3, 0x1, 0x1, 0x3, 0x1, PseudoVSSSEG3E8_V_M2_MASK }, // 115 |
| 32415 | { 0x3, 0x1, 0x1, 0x3, 0x5, PseudoVSSSEG3E8_V_MF8_MASK }, // 116 |
| 32416 | { 0x3, 0x1, 0x1, 0x3, 0x6, PseudoVSSSEG3E8_V_MF4_MASK }, // 117 |
| 32417 | { 0x3, 0x1, 0x1, 0x3, 0x7, PseudoVSSSEG3E8_V_MF2_MASK }, // 118 |
| 32418 | { 0x3, 0x1, 0x1, 0x4, 0x0, PseudoVSSSEG3E16_V_M1_MASK }, // 119 |
| 32419 | { 0x3, 0x1, 0x1, 0x4, 0x1, PseudoVSSSEG3E16_V_M2_MASK }, // 120 |
| 32420 | { 0x3, 0x1, 0x1, 0x4, 0x6, PseudoVSSSEG3E16_V_MF4_MASK }, // 121 |
| 32421 | { 0x3, 0x1, 0x1, 0x4, 0x7, PseudoVSSSEG3E16_V_MF2_MASK }, // 122 |
| 32422 | { 0x3, 0x1, 0x1, 0x5, 0x0, PseudoVSSSEG3E32_V_M1_MASK }, // 123 |
| 32423 | { 0x3, 0x1, 0x1, 0x5, 0x1, PseudoVSSSEG3E32_V_M2_MASK }, // 124 |
| 32424 | { 0x3, 0x1, 0x1, 0x5, 0x7, PseudoVSSSEG3E32_V_MF2_MASK }, // 125 |
| 32425 | { 0x3, 0x1, 0x1, 0x6, 0x0, PseudoVSSSEG3E64_V_M1_MASK }, // 126 |
| 32426 | { 0x3, 0x1, 0x1, 0x6, 0x1, PseudoVSSSEG3E64_V_M2_MASK }, // 127 |
| 32427 | { 0x4, 0x0, 0x0, 0x3, 0x0, PseudoVSSEG4E8_V_M1 }, // 128 |
| 32428 | { 0x4, 0x0, 0x0, 0x3, 0x1, PseudoVSSEG4E8_V_M2 }, // 129 |
| 32429 | { 0x4, 0x0, 0x0, 0x3, 0x5, PseudoVSSEG4E8_V_MF8 }, // 130 |
| 32430 | { 0x4, 0x0, 0x0, 0x3, 0x6, PseudoVSSEG4E8_V_MF4 }, // 131 |
| 32431 | { 0x4, 0x0, 0x0, 0x3, 0x7, PseudoVSSEG4E8_V_MF2 }, // 132 |
| 32432 | { 0x4, 0x0, 0x0, 0x4, 0x0, PseudoVSSEG4E16_V_M1 }, // 133 |
| 32433 | { 0x4, 0x0, 0x0, 0x4, 0x1, PseudoVSSEG4E16_V_M2 }, // 134 |
| 32434 | { 0x4, 0x0, 0x0, 0x4, 0x6, PseudoVSSEG4E16_V_MF4 }, // 135 |
| 32435 | { 0x4, 0x0, 0x0, 0x4, 0x7, PseudoVSSEG4E16_V_MF2 }, // 136 |
| 32436 | { 0x4, 0x0, 0x0, 0x5, 0x0, PseudoVSSEG4E32_V_M1 }, // 137 |
| 32437 | { 0x4, 0x0, 0x0, 0x5, 0x1, PseudoVSSEG4E32_V_M2 }, // 138 |
| 32438 | { 0x4, 0x0, 0x0, 0x5, 0x7, PseudoVSSEG4E32_V_MF2 }, // 139 |
| 32439 | { 0x4, 0x0, 0x0, 0x6, 0x0, PseudoVSSEG4E64_V_M1 }, // 140 |
| 32440 | { 0x4, 0x0, 0x0, 0x6, 0x1, PseudoVSSEG4E64_V_M2 }, // 141 |
| 32441 | { 0x4, 0x0, 0x1, 0x3, 0x0, PseudoVSSSEG4E8_V_M1 }, // 142 |
| 32442 | { 0x4, 0x0, 0x1, 0x3, 0x1, PseudoVSSSEG4E8_V_M2 }, // 143 |
| 32443 | { 0x4, 0x0, 0x1, 0x3, 0x5, PseudoVSSSEG4E8_V_MF8 }, // 144 |
| 32444 | { 0x4, 0x0, 0x1, 0x3, 0x6, PseudoVSSSEG4E8_V_MF4 }, // 145 |
| 32445 | { 0x4, 0x0, 0x1, 0x3, 0x7, PseudoVSSSEG4E8_V_MF2 }, // 146 |
| 32446 | { 0x4, 0x0, 0x1, 0x4, 0x0, PseudoVSSSEG4E16_V_M1 }, // 147 |
| 32447 | { 0x4, 0x0, 0x1, 0x4, 0x1, PseudoVSSSEG4E16_V_M2 }, // 148 |
| 32448 | { 0x4, 0x0, 0x1, 0x4, 0x6, PseudoVSSSEG4E16_V_MF4 }, // 149 |
| 32449 | { 0x4, 0x0, 0x1, 0x4, 0x7, PseudoVSSSEG4E16_V_MF2 }, // 150 |
| 32450 | { 0x4, 0x0, 0x1, 0x5, 0x0, PseudoVSSSEG4E32_V_M1 }, // 151 |
| 32451 | { 0x4, 0x0, 0x1, 0x5, 0x1, PseudoVSSSEG4E32_V_M2 }, // 152 |
| 32452 | { 0x4, 0x0, 0x1, 0x5, 0x7, PseudoVSSSEG4E32_V_MF2 }, // 153 |
| 32453 | { 0x4, 0x0, 0x1, 0x6, 0x0, PseudoVSSSEG4E64_V_M1 }, // 154 |
| 32454 | { 0x4, 0x0, 0x1, 0x6, 0x1, PseudoVSSSEG4E64_V_M2 }, // 155 |
| 32455 | { 0x4, 0x1, 0x0, 0x3, 0x0, PseudoVSSEG4E8_V_M1_MASK }, // 156 |
| 32456 | { 0x4, 0x1, 0x0, 0x3, 0x1, PseudoVSSEG4E8_V_M2_MASK }, // 157 |
| 32457 | { 0x4, 0x1, 0x0, 0x3, 0x5, PseudoVSSEG4E8_V_MF8_MASK }, // 158 |
| 32458 | { 0x4, 0x1, 0x0, 0x3, 0x6, PseudoVSSEG4E8_V_MF4_MASK }, // 159 |
| 32459 | { 0x4, 0x1, 0x0, 0x3, 0x7, PseudoVSSEG4E8_V_MF2_MASK }, // 160 |
| 32460 | { 0x4, 0x1, 0x0, 0x4, 0x0, PseudoVSSEG4E16_V_M1_MASK }, // 161 |
| 32461 | { 0x4, 0x1, 0x0, 0x4, 0x1, PseudoVSSEG4E16_V_M2_MASK }, // 162 |
| 32462 | { 0x4, 0x1, 0x0, 0x4, 0x6, PseudoVSSEG4E16_V_MF4_MASK }, // 163 |
| 32463 | { 0x4, 0x1, 0x0, 0x4, 0x7, PseudoVSSEG4E16_V_MF2_MASK }, // 164 |
| 32464 | { 0x4, 0x1, 0x0, 0x5, 0x0, PseudoVSSEG4E32_V_M1_MASK }, // 165 |
| 32465 | { 0x4, 0x1, 0x0, 0x5, 0x1, PseudoVSSEG4E32_V_M2_MASK }, // 166 |
| 32466 | { 0x4, 0x1, 0x0, 0x5, 0x7, PseudoVSSEG4E32_V_MF2_MASK }, // 167 |
| 32467 | { 0x4, 0x1, 0x0, 0x6, 0x0, PseudoVSSEG4E64_V_M1_MASK }, // 168 |
| 32468 | { 0x4, 0x1, 0x0, 0x6, 0x1, PseudoVSSEG4E64_V_M2_MASK }, // 169 |
| 32469 | { 0x4, 0x1, 0x1, 0x3, 0x0, PseudoVSSSEG4E8_V_M1_MASK }, // 170 |
| 32470 | { 0x4, 0x1, 0x1, 0x3, 0x1, PseudoVSSSEG4E8_V_M2_MASK }, // 171 |
| 32471 | { 0x4, 0x1, 0x1, 0x3, 0x5, PseudoVSSSEG4E8_V_MF8_MASK }, // 172 |
| 32472 | { 0x4, 0x1, 0x1, 0x3, 0x6, PseudoVSSSEG4E8_V_MF4_MASK }, // 173 |
| 32473 | { 0x4, 0x1, 0x1, 0x3, 0x7, PseudoVSSSEG4E8_V_MF2_MASK }, // 174 |
| 32474 | { 0x4, 0x1, 0x1, 0x4, 0x0, PseudoVSSSEG4E16_V_M1_MASK }, // 175 |
| 32475 | { 0x4, 0x1, 0x1, 0x4, 0x1, PseudoVSSSEG4E16_V_M2_MASK }, // 176 |
| 32476 | { 0x4, 0x1, 0x1, 0x4, 0x6, PseudoVSSSEG4E16_V_MF4_MASK }, // 177 |
| 32477 | { 0x4, 0x1, 0x1, 0x4, 0x7, PseudoVSSSEG4E16_V_MF2_MASK }, // 178 |
| 32478 | { 0x4, 0x1, 0x1, 0x5, 0x0, PseudoVSSSEG4E32_V_M1_MASK }, // 179 |
| 32479 | { 0x4, 0x1, 0x1, 0x5, 0x1, PseudoVSSSEG4E32_V_M2_MASK }, // 180 |
| 32480 | { 0x4, 0x1, 0x1, 0x5, 0x7, PseudoVSSSEG4E32_V_MF2_MASK }, // 181 |
| 32481 | { 0x4, 0x1, 0x1, 0x6, 0x0, PseudoVSSSEG4E64_V_M1_MASK }, // 182 |
| 32482 | { 0x4, 0x1, 0x1, 0x6, 0x1, PseudoVSSSEG4E64_V_M2_MASK }, // 183 |
| 32483 | { 0x5, 0x0, 0x0, 0x3, 0x0, PseudoVSSEG5E8_V_M1 }, // 184 |
| 32484 | { 0x5, 0x0, 0x0, 0x3, 0x5, PseudoVSSEG5E8_V_MF8 }, // 185 |
| 32485 | { 0x5, 0x0, 0x0, 0x3, 0x6, PseudoVSSEG5E8_V_MF4 }, // 186 |
| 32486 | { 0x5, 0x0, 0x0, 0x3, 0x7, PseudoVSSEG5E8_V_MF2 }, // 187 |
| 32487 | { 0x5, 0x0, 0x0, 0x4, 0x0, PseudoVSSEG5E16_V_M1 }, // 188 |
| 32488 | { 0x5, 0x0, 0x0, 0x4, 0x6, PseudoVSSEG5E16_V_MF4 }, // 189 |
| 32489 | { 0x5, 0x0, 0x0, 0x4, 0x7, PseudoVSSEG5E16_V_MF2 }, // 190 |
| 32490 | { 0x5, 0x0, 0x0, 0x5, 0x0, PseudoVSSEG5E32_V_M1 }, // 191 |
| 32491 | { 0x5, 0x0, 0x0, 0x5, 0x7, PseudoVSSEG5E32_V_MF2 }, // 192 |
| 32492 | { 0x5, 0x0, 0x0, 0x6, 0x0, PseudoVSSEG5E64_V_M1 }, // 193 |
| 32493 | { 0x5, 0x0, 0x1, 0x3, 0x0, PseudoVSSSEG5E8_V_M1 }, // 194 |
| 32494 | { 0x5, 0x0, 0x1, 0x3, 0x5, PseudoVSSSEG5E8_V_MF8 }, // 195 |
| 32495 | { 0x5, 0x0, 0x1, 0x3, 0x6, PseudoVSSSEG5E8_V_MF4 }, // 196 |
| 32496 | { 0x5, 0x0, 0x1, 0x3, 0x7, PseudoVSSSEG5E8_V_MF2 }, // 197 |
| 32497 | { 0x5, 0x0, 0x1, 0x4, 0x0, PseudoVSSSEG5E16_V_M1 }, // 198 |
| 32498 | { 0x5, 0x0, 0x1, 0x4, 0x6, PseudoVSSSEG5E16_V_MF4 }, // 199 |
| 32499 | { 0x5, 0x0, 0x1, 0x4, 0x7, PseudoVSSSEG5E16_V_MF2 }, // 200 |
| 32500 | { 0x5, 0x0, 0x1, 0x5, 0x0, PseudoVSSSEG5E32_V_M1 }, // 201 |
| 32501 | { 0x5, 0x0, 0x1, 0x5, 0x7, PseudoVSSSEG5E32_V_MF2 }, // 202 |
| 32502 | { 0x5, 0x0, 0x1, 0x6, 0x0, PseudoVSSSEG5E64_V_M1 }, // 203 |
| 32503 | { 0x5, 0x1, 0x0, 0x3, 0x0, PseudoVSSEG5E8_V_M1_MASK }, // 204 |
| 32504 | { 0x5, 0x1, 0x0, 0x3, 0x5, PseudoVSSEG5E8_V_MF8_MASK }, // 205 |
| 32505 | { 0x5, 0x1, 0x0, 0x3, 0x6, PseudoVSSEG5E8_V_MF4_MASK }, // 206 |
| 32506 | { 0x5, 0x1, 0x0, 0x3, 0x7, PseudoVSSEG5E8_V_MF2_MASK }, // 207 |
| 32507 | { 0x5, 0x1, 0x0, 0x4, 0x0, PseudoVSSEG5E16_V_M1_MASK }, // 208 |
| 32508 | { 0x5, 0x1, 0x0, 0x4, 0x6, PseudoVSSEG5E16_V_MF4_MASK }, // 209 |
| 32509 | { 0x5, 0x1, 0x0, 0x4, 0x7, PseudoVSSEG5E16_V_MF2_MASK }, // 210 |
| 32510 | { 0x5, 0x1, 0x0, 0x5, 0x0, PseudoVSSEG5E32_V_M1_MASK }, // 211 |
| 32511 | { 0x5, 0x1, 0x0, 0x5, 0x7, PseudoVSSEG5E32_V_MF2_MASK }, // 212 |
| 32512 | { 0x5, 0x1, 0x0, 0x6, 0x0, PseudoVSSEG5E64_V_M1_MASK }, // 213 |
| 32513 | { 0x5, 0x1, 0x1, 0x3, 0x0, PseudoVSSSEG5E8_V_M1_MASK }, // 214 |
| 32514 | { 0x5, 0x1, 0x1, 0x3, 0x5, PseudoVSSSEG5E8_V_MF8_MASK }, // 215 |
| 32515 | { 0x5, 0x1, 0x1, 0x3, 0x6, PseudoVSSSEG5E8_V_MF4_MASK }, // 216 |
| 32516 | { 0x5, 0x1, 0x1, 0x3, 0x7, PseudoVSSSEG5E8_V_MF2_MASK }, // 217 |
| 32517 | { 0x5, 0x1, 0x1, 0x4, 0x0, PseudoVSSSEG5E16_V_M1_MASK }, // 218 |
| 32518 | { 0x5, 0x1, 0x1, 0x4, 0x6, PseudoVSSSEG5E16_V_MF4_MASK }, // 219 |
| 32519 | { 0x5, 0x1, 0x1, 0x4, 0x7, PseudoVSSSEG5E16_V_MF2_MASK }, // 220 |
| 32520 | { 0x5, 0x1, 0x1, 0x5, 0x0, PseudoVSSSEG5E32_V_M1_MASK }, // 221 |
| 32521 | { 0x5, 0x1, 0x1, 0x5, 0x7, PseudoVSSSEG5E32_V_MF2_MASK }, // 222 |
| 32522 | { 0x5, 0x1, 0x1, 0x6, 0x0, PseudoVSSSEG5E64_V_M1_MASK }, // 223 |
| 32523 | { 0x6, 0x0, 0x0, 0x3, 0x0, PseudoVSSEG6E8_V_M1 }, // 224 |
| 32524 | { 0x6, 0x0, 0x0, 0x3, 0x5, PseudoVSSEG6E8_V_MF8 }, // 225 |
| 32525 | { 0x6, 0x0, 0x0, 0x3, 0x6, PseudoVSSEG6E8_V_MF4 }, // 226 |
| 32526 | { 0x6, 0x0, 0x0, 0x3, 0x7, PseudoVSSEG6E8_V_MF2 }, // 227 |
| 32527 | { 0x6, 0x0, 0x0, 0x4, 0x0, PseudoVSSEG6E16_V_M1 }, // 228 |
| 32528 | { 0x6, 0x0, 0x0, 0x4, 0x6, PseudoVSSEG6E16_V_MF4 }, // 229 |
| 32529 | { 0x6, 0x0, 0x0, 0x4, 0x7, PseudoVSSEG6E16_V_MF2 }, // 230 |
| 32530 | { 0x6, 0x0, 0x0, 0x5, 0x0, PseudoVSSEG6E32_V_M1 }, // 231 |
| 32531 | { 0x6, 0x0, 0x0, 0x5, 0x7, PseudoVSSEG6E32_V_MF2 }, // 232 |
| 32532 | { 0x6, 0x0, 0x0, 0x6, 0x0, PseudoVSSEG6E64_V_M1 }, // 233 |
| 32533 | { 0x6, 0x0, 0x1, 0x3, 0x0, PseudoVSSSEG6E8_V_M1 }, // 234 |
| 32534 | { 0x6, 0x0, 0x1, 0x3, 0x5, PseudoVSSSEG6E8_V_MF8 }, // 235 |
| 32535 | { 0x6, 0x0, 0x1, 0x3, 0x6, PseudoVSSSEG6E8_V_MF4 }, // 236 |
| 32536 | { 0x6, 0x0, 0x1, 0x3, 0x7, PseudoVSSSEG6E8_V_MF2 }, // 237 |
| 32537 | { 0x6, 0x0, 0x1, 0x4, 0x0, PseudoVSSSEG6E16_V_M1 }, // 238 |
| 32538 | { 0x6, 0x0, 0x1, 0x4, 0x6, PseudoVSSSEG6E16_V_MF4 }, // 239 |
| 32539 | { 0x6, 0x0, 0x1, 0x4, 0x7, PseudoVSSSEG6E16_V_MF2 }, // 240 |
| 32540 | { 0x6, 0x0, 0x1, 0x5, 0x0, PseudoVSSSEG6E32_V_M1 }, // 241 |
| 32541 | { 0x6, 0x0, 0x1, 0x5, 0x7, PseudoVSSSEG6E32_V_MF2 }, // 242 |
| 32542 | { 0x6, 0x0, 0x1, 0x6, 0x0, PseudoVSSSEG6E64_V_M1 }, // 243 |
| 32543 | { 0x6, 0x1, 0x0, 0x3, 0x0, PseudoVSSEG6E8_V_M1_MASK }, // 244 |
| 32544 | { 0x6, 0x1, 0x0, 0x3, 0x5, PseudoVSSEG6E8_V_MF8_MASK }, // 245 |
| 32545 | { 0x6, 0x1, 0x0, 0x3, 0x6, PseudoVSSEG6E8_V_MF4_MASK }, // 246 |
| 32546 | { 0x6, 0x1, 0x0, 0x3, 0x7, PseudoVSSEG6E8_V_MF2_MASK }, // 247 |
| 32547 | { 0x6, 0x1, 0x0, 0x4, 0x0, PseudoVSSEG6E16_V_M1_MASK }, // 248 |
| 32548 | { 0x6, 0x1, 0x0, 0x4, 0x6, PseudoVSSEG6E16_V_MF4_MASK }, // 249 |
| 32549 | { 0x6, 0x1, 0x0, 0x4, 0x7, PseudoVSSEG6E16_V_MF2_MASK }, // 250 |
| 32550 | { 0x6, 0x1, 0x0, 0x5, 0x0, PseudoVSSEG6E32_V_M1_MASK }, // 251 |
| 32551 | { 0x6, 0x1, 0x0, 0x5, 0x7, PseudoVSSEG6E32_V_MF2_MASK }, // 252 |
| 32552 | { 0x6, 0x1, 0x0, 0x6, 0x0, PseudoVSSEG6E64_V_M1_MASK }, // 253 |
| 32553 | { 0x6, 0x1, 0x1, 0x3, 0x0, PseudoVSSSEG6E8_V_M1_MASK }, // 254 |
| 32554 | { 0x6, 0x1, 0x1, 0x3, 0x5, PseudoVSSSEG6E8_V_MF8_MASK }, // 255 |
| 32555 | { 0x6, 0x1, 0x1, 0x3, 0x6, PseudoVSSSEG6E8_V_MF4_MASK }, // 256 |
| 32556 | { 0x6, 0x1, 0x1, 0x3, 0x7, PseudoVSSSEG6E8_V_MF2_MASK }, // 257 |
| 32557 | { 0x6, 0x1, 0x1, 0x4, 0x0, PseudoVSSSEG6E16_V_M1_MASK }, // 258 |
| 32558 | { 0x6, 0x1, 0x1, 0x4, 0x6, PseudoVSSSEG6E16_V_MF4_MASK }, // 259 |
| 32559 | { 0x6, 0x1, 0x1, 0x4, 0x7, PseudoVSSSEG6E16_V_MF2_MASK }, // 260 |
| 32560 | { 0x6, 0x1, 0x1, 0x5, 0x0, PseudoVSSSEG6E32_V_M1_MASK }, // 261 |
| 32561 | { 0x6, 0x1, 0x1, 0x5, 0x7, PseudoVSSSEG6E32_V_MF2_MASK }, // 262 |
| 32562 | { 0x6, 0x1, 0x1, 0x6, 0x0, PseudoVSSSEG6E64_V_M1_MASK }, // 263 |
| 32563 | { 0x7, 0x0, 0x0, 0x3, 0x0, PseudoVSSEG7E8_V_M1 }, // 264 |
| 32564 | { 0x7, 0x0, 0x0, 0x3, 0x5, PseudoVSSEG7E8_V_MF8 }, // 265 |
| 32565 | { 0x7, 0x0, 0x0, 0x3, 0x6, PseudoVSSEG7E8_V_MF4 }, // 266 |
| 32566 | { 0x7, 0x0, 0x0, 0x3, 0x7, PseudoVSSEG7E8_V_MF2 }, // 267 |
| 32567 | { 0x7, 0x0, 0x0, 0x4, 0x0, PseudoVSSEG7E16_V_M1 }, // 268 |
| 32568 | { 0x7, 0x0, 0x0, 0x4, 0x6, PseudoVSSEG7E16_V_MF4 }, // 269 |
| 32569 | { 0x7, 0x0, 0x0, 0x4, 0x7, PseudoVSSEG7E16_V_MF2 }, // 270 |
| 32570 | { 0x7, 0x0, 0x0, 0x5, 0x0, PseudoVSSEG7E32_V_M1 }, // 271 |
| 32571 | { 0x7, 0x0, 0x0, 0x5, 0x7, PseudoVSSEG7E32_V_MF2 }, // 272 |
| 32572 | { 0x7, 0x0, 0x0, 0x6, 0x0, PseudoVSSEG7E64_V_M1 }, // 273 |
| 32573 | { 0x7, 0x0, 0x1, 0x3, 0x0, PseudoVSSSEG7E8_V_M1 }, // 274 |
| 32574 | { 0x7, 0x0, 0x1, 0x3, 0x5, PseudoVSSSEG7E8_V_MF8 }, // 275 |
| 32575 | { 0x7, 0x0, 0x1, 0x3, 0x6, PseudoVSSSEG7E8_V_MF4 }, // 276 |
| 32576 | { 0x7, 0x0, 0x1, 0x3, 0x7, PseudoVSSSEG7E8_V_MF2 }, // 277 |
| 32577 | { 0x7, 0x0, 0x1, 0x4, 0x0, PseudoVSSSEG7E16_V_M1 }, // 278 |
| 32578 | { 0x7, 0x0, 0x1, 0x4, 0x6, PseudoVSSSEG7E16_V_MF4 }, // 279 |
| 32579 | { 0x7, 0x0, 0x1, 0x4, 0x7, PseudoVSSSEG7E16_V_MF2 }, // 280 |
| 32580 | { 0x7, 0x0, 0x1, 0x5, 0x0, PseudoVSSSEG7E32_V_M1 }, // 281 |
| 32581 | { 0x7, 0x0, 0x1, 0x5, 0x7, PseudoVSSSEG7E32_V_MF2 }, // 282 |
| 32582 | { 0x7, 0x0, 0x1, 0x6, 0x0, PseudoVSSSEG7E64_V_M1 }, // 283 |
| 32583 | { 0x7, 0x1, 0x0, 0x3, 0x0, PseudoVSSEG7E8_V_M1_MASK }, // 284 |
| 32584 | { 0x7, 0x1, 0x0, 0x3, 0x5, PseudoVSSEG7E8_V_MF8_MASK }, // 285 |
| 32585 | { 0x7, 0x1, 0x0, 0x3, 0x6, PseudoVSSEG7E8_V_MF4_MASK }, // 286 |
| 32586 | { 0x7, 0x1, 0x0, 0x3, 0x7, PseudoVSSEG7E8_V_MF2_MASK }, // 287 |
| 32587 | { 0x7, 0x1, 0x0, 0x4, 0x0, PseudoVSSEG7E16_V_M1_MASK }, // 288 |
| 32588 | { 0x7, 0x1, 0x0, 0x4, 0x6, PseudoVSSEG7E16_V_MF4_MASK }, // 289 |
| 32589 | { 0x7, 0x1, 0x0, 0x4, 0x7, PseudoVSSEG7E16_V_MF2_MASK }, // 290 |
| 32590 | { 0x7, 0x1, 0x0, 0x5, 0x0, PseudoVSSEG7E32_V_M1_MASK }, // 291 |
| 32591 | { 0x7, 0x1, 0x0, 0x5, 0x7, PseudoVSSEG7E32_V_MF2_MASK }, // 292 |
| 32592 | { 0x7, 0x1, 0x0, 0x6, 0x0, PseudoVSSEG7E64_V_M1_MASK }, // 293 |
| 32593 | { 0x7, 0x1, 0x1, 0x3, 0x0, PseudoVSSSEG7E8_V_M1_MASK }, // 294 |
| 32594 | { 0x7, 0x1, 0x1, 0x3, 0x5, PseudoVSSSEG7E8_V_MF8_MASK }, // 295 |
| 32595 | { 0x7, 0x1, 0x1, 0x3, 0x6, PseudoVSSSEG7E8_V_MF4_MASK }, // 296 |
| 32596 | { 0x7, 0x1, 0x1, 0x3, 0x7, PseudoVSSSEG7E8_V_MF2_MASK }, // 297 |
| 32597 | { 0x7, 0x1, 0x1, 0x4, 0x0, PseudoVSSSEG7E16_V_M1_MASK }, // 298 |
| 32598 | { 0x7, 0x1, 0x1, 0x4, 0x6, PseudoVSSSEG7E16_V_MF4_MASK }, // 299 |
| 32599 | { 0x7, 0x1, 0x1, 0x4, 0x7, PseudoVSSSEG7E16_V_MF2_MASK }, // 300 |
| 32600 | { 0x7, 0x1, 0x1, 0x5, 0x0, PseudoVSSSEG7E32_V_M1_MASK }, // 301 |
| 32601 | { 0x7, 0x1, 0x1, 0x5, 0x7, PseudoVSSSEG7E32_V_MF2_MASK }, // 302 |
| 32602 | { 0x7, 0x1, 0x1, 0x6, 0x0, PseudoVSSSEG7E64_V_M1_MASK }, // 303 |
| 32603 | { 0x8, 0x0, 0x0, 0x3, 0x0, PseudoVSSEG8E8_V_M1 }, // 304 |
| 32604 | { 0x8, 0x0, 0x0, 0x3, 0x5, PseudoVSSEG8E8_V_MF8 }, // 305 |
| 32605 | { 0x8, 0x0, 0x0, 0x3, 0x6, PseudoVSSEG8E8_V_MF4 }, // 306 |
| 32606 | { 0x8, 0x0, 0x0, 0x3, 0x7, PseudoVSSEG8E8_V_MF2 }, // 307 |
| 32607 | { 0x8, 0x0, 0x0, 0x4, 0x0, PseudoVSSEG8E16_V_M1 }, // 308 |
| 32608 | { 0x8, 0x0, 0x0, 0x4, 0x6, PseudoVSSEG8E16_V_MF4 }, // 309 |
| 32609 | { 0x8, 0x0, 0x0, 0x4, 0x7, PseudoVSSEG8E16_V_MF2 }, // 310 |
| 32610 | { 0x8, 0x0, 0x0, 0x5, 0x0, PseudoVSSEG8E32_V_M1 }, // 311 |
| 32611 | { 0x8, 0x0, 0x0, 0x5, 0x7, PseudoVSSEG8E32_V_MF2 }, // 312 |
| 32612 | { 0x8, 0x0, 0x0, 0x6, 0x0, PseudoVSSEG8E64_V_M1 }, // 313 |
| 32613 | { 0x8, 0x0, 0x1, 0x3, 0x0, PseudoVSSSEG8E8_V_M1 }, // 314 |
| 32614 | { 0x8, 0x0, 0x1, 0x3, 0x5, PseudoVSSSEG8E8_V_MF8 }, // 315 |
| 32615 | { 0x8, 0x0, 0x1, 0x3, 0x6, PseudoVSSSEG8E8_V_MF4 }, // 316 |
| 32616 | { 0x8, 0x0, 0x1, 0x3, 0x7, PseudoVSSSEG8E8_V_MF2 }, // 317 |
| 32617 | { 0x8, 0x0, 0x1, 0x4, 0x0, PseudoVSSSEG8E16_V_M1 }, // 318 |
| 32618 | { 0x8, 0x0, 0x1, 0x4, 0x6, PseudoVSSSEG8E16_V_MF4 }, // 319 |
| 32619 | { 0x8, 0x0, 0x1, 0x4, 0x7, PseudoVSSSEG8E16_V_MF2 }, // 320 |
| 32620 | { 0x8, 0x0, 0x1, 0x5, 0x0, PseudoVSSSEG8E32_V_M1 }, // 321 |
| 32621 | { 0x8, 0x0, 0x1, 0x5, 0x7, PseudoVSSSEG8E32_V_MF2 }, // 322 |
| 32622 | { 0x8, 0x0, 0x1, 0x6, 0x0, PseudoVSSSEG8E64_V_M1 }, // 323 |
| 32623 | { 0x8, 0x1, 0x0, 0x3, 0x0, PseudoVSSEG8E8_V_M1_MASK }, // 324 |
| 32624 | { 0x8, 0x1, 0x0, 0x3, 0x5, PseudoVSSEG8E8_V_MF8_MASK }, // 325 |
| 32625 | { 0x8, 0x1, 0x0, 0x3, 0x6, PseudoVSSEG8E8_V_MF4_MASK }, // 326 |
| 32626 | { 0x8, 0x1, 0x0, 0x3, 0x7, PseudoVSSEG8E8_V_MF2_MASK }, // 327 |
| 32627 | { 0x8, 0x1, 0x0, 0x4, 0x0, PseudoVSSEG8E16_V_M1_MASK }, // 328 |
| 32628 | { 0x8, 0x1, 0x0, 0x4, 0x6, PseudoVSSEG8E16_V_MF4_MASK }, // 329 |
| 32629 | { 0x8, 0x1, 0x0, 0x4, 0x7, PseudoVSSEG8E16_V_MF2_MASK }, // 330 |
| 32630 | { 0x8, 0x1, 0x0, 0x5, 0x0, PseudoVSSEG8E32_V_M1_MASK }, // 331 |
| 32631 | { 0x8, 0x1, 0x0, 0x5, 0x7, PseudoVSSEG8E32_V_MF2_MASK }, // 332 |
| 32632 | { 0x8, 0x1, 0x0, 0x6, 0x0, PseudoVSSEG8E64_V_M1_MASK }, // 333 |
| 32633 | { 0x8, 0x1, 0x1, 0x3, 0x0, PseudoVSSSEG8E8_V_M1_MASK }, // 334 |
| 32634 | { 0x8, 0x1, 0x1, 0x3, 0x5, PseudoVSSSEG8E8_V_MF8_MASK }, // 335 |
| 32635 | { 0x8, 0x1, 0x1, 0x3, 0x6, PseudoVSSSEG8E8_V_MF4_MASK }, // 336 |
| 32636 | { 0x8, 0x1, 0x1, 0x3, 0x7, PseudoVSSSEG8E8_V_MF2_MASK }, // 337 |
| 32637 | { 0x8, 0x1, 0x1, 0x4, 0x0, PseudoVSSSEG8E16_V_M1_MASK }, // 338 |
| 32638 | { 0x8, 0x1, 0x1, 0x4, 0x6, PseudoVSSSEG8E16_V_MF4_MASK }, // 339 |
| 32639 | { 0x8, 0x1, 0x1, 0x4, 0x7, PseudoVSSSEG8E16_V_MF2_MASK }, // 340 |
| 32640 | { 0x8, 0x1, 0x1, 0x5, 0x0, PseudoVSSSEG8E32_V_M1_MASK }, // 341 |
| 32641 | { 0x8, 0x1, 0x1, 0x5, 0x7, PseudoVSSSEG8E32_V_MF2_MASK }, // 342 |
| 32642 | { 0x8, 0x1, 0x1, 0x6, 0x0, PseudoVSSSEG8E64_V_M1_MASK }, // 343 |
| 32643 | }; |
| 32644 | |
| 32645 | const VSSEGPseudo *getVSSEGPseudo(uint8_t NF, uint8_t Masked, uint8_t Strided, uint8_t Log2SEW, uint8_t LMUL) { |
| 32646 | struct KeyType { |
| 32647 | uint8_t NF; |
| 32648 | uint8_t Masked; |
| 32649 | uint8_t Strided; |
| 32650 | uint8_t Log2SEW; |
| 32651 | uint8_t LMUL; |
| 32652 | }; |
| 32653 | KeyType Key = {NF, Masked, Strided, Log2SEW, LMUL}; |
| 32654 | struct Comp { |
| 32655 | bool operator()(const VSSEGPseudo &LHS, const KeyType &RHS) const { |
| 32656 | if (LHS.NF < RHS.NF) |
| 32657 | return true; |
| 32658 | if (LHS.NF > RHS.NF) |
| 32659 | return false; |
| 32660 | if (LHS.Masked < RHS.Masked) |
| 32661 | return true; |
| 32662 | if (LHS.Masked > RHS.Masked) |
| 32663 | return false; |
| 32664 | if (LHS.Strided < RHS.Strided) |
| 32665 | return true; |
| 32666 | if (LHS.Strided > RHS.Strided) |
| 32667 | return false; |
| 32668 | if (LHS.Log2SEW < RHS.Log2SEW) |
| 32669 | return true; |
| 32670 | if (LHS.Log2SEW > RHS.Log2SEW) |
| 32671 | return false; |
| 32672 | if (LHS.LMUL < RHS.LMUL) |
| 32673 | return true; |
| 32674 | if (LHS.LMUL > RHS.LMUL) |
| 32675 | return false; |
| 32676 | return false; |
| 32677 | } |
| 32678 | }; |
| 32679 | auto Table = ArrayRef(RISCVVSSEGTable); |
| 32680 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 32681 | if (Idx == Table.end() || |
| 32682 | Key.NF != Idx->NF || |
| 32683 | Key.Masked != Idx->Masked || |
| 32684 | Key.Strided != Idx->Strided || |
| 32685 | Key.Log2SEW != Idx->Log2SEW || |
| 32686 | Key.LMUL != Idx->LMUL) |
| 32687 | return nullptr; |
| 32688 | |
| 32689 | return &*Idx; |
| 32690 | } |
| 32691 | #endif |
| 32692 | |
| 32693 | #ifdef GET_RISCVVSXSEGTable_DECL |
| 32694 | const VSXSEGPseudo *getVSXSEGPseudo(uint8_t NF, uint8_t Masked, uint8_t Ordered, uint8_t Log2SEW, uint8_t LMUL, uint8_t IndexLMUL); |
| 32695 | #endif |
| 32696 | |
| 32697 | #ifdef GET_RISCVVSXSEGTable_IMPL |
| 32698 | constexpr VSXSEGPseudo RISCVVSXSEGTable[] = { |
| 32699 | { 0x2, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG2EI8_V_M1_M1 }, // 0 |
| 32700 | { 0x2, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG2EI8_V_MF8_M1 }, // 1 |
| 32701 | { 0x2, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG2EI8_V_MF4_M1 }, // 2 |
| 32702 | { 0x2, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG2EI8_V_MF2_M1 }, // 3 |
| 32703 | { 0x2, 0x0, 0x0, 0x3, 0x1, 0x0, PseudoVSUXSEG2EI8_V_M1_M2 }, // 4 |
| 32704 | { 0x2, 0x0, 0x0, 0x3, 0x1, 0x1, PseudoVSUXSEG2EI8_V_M2_M2 }, // 5 |
| 32705 | { 0x2, 0x0, 0x0, 0x3, 0x1, 0x6, PseudoVSUXSEG2EI8_V_MF4_M2 }, // 6 |
| 32706 | { 0x2, 0x0, 0x0, 0x3, 0x1, 0x7, PseudoVSUXSEG2EI8_V_MF2_M2 }, // 7 |
| 32707 | { 0x2, 0x0, 0x0, 0x3, 0x2, 0x0, PseudoVSUXSEG2EI8_V_M1_M4 }, // 8 |
| 32708 | { 0x2, 0x0, 0x0, 0x3, 0x2, 0x1, PseudoVSUXSEG2EI8_V_M2_M4 }, // 9 |
| 32709 | { 0x2, 0x0, 0x0, 0x3, 0x2, 0x2, PseudoVSUXSEG2EI8_V_M4_M4 }, // 10 |
| 32710 | { 0x2, 0x0, 0x0, 0x3, 0x2, 0x7, PseudoVSUXSEG2EI8_V_MF2_M4 }, // 11 |
| 32711 | { 0x2, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG2EI8_V_MF8_MF8 }, // 12 |
| 32712 | { 0x2, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG2EI8_V_MF8_MF4 }, // 13 |
| 32713 | { 0x2, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG2EI8_V_MF4_MF4 }, // 14 |
| 32714 | { 0x2, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG2EI8_V_MF8_MF2 }, // 15 |
| 32715 | { 0x2, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG2EI8_V_MF4_MF2 }, // 16 |
| 32716 | { 0x2, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG2EI8_V_MF2_MF2 }, // 17 |
| 32717 | { 0x2, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG2EI16_V_M1_M1 }, // 18 |
| 32718 | { 0x2, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG2EI16_V_M2_M1 }, // 19 |
| 32719 | { 0x2, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG2EI16_V_MF4_M1 }, // 20 |
| 32720 | { 0x2, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG2EI16_V_MF2_M1 }, // 21 |
| 32721 | { 0x2, 0x0, 0x0, 0x4, 0x1, 0x0, PseudoVSUXSEG2EI16_V_M1_M2 }, // 22 |
| 32722 | { 0x2, 0x0, 0x0, 0x4, 0x1, 0x1, PseudoVSUXSEG2EI16_V_M2_M2 }, // 23 |
| 32723 | { 0x2, 0x0, 0x0, 0x4, 0x1, 0x2, PseudoVSUXSEG2EI16_V_M4_M2 }, // 24 |
| 32724 | { 0x2, 0x0, 0x0, 0x4, 0x1, 0x7, PseudoVSUXSEG2EI16_V_MF2_M2 }, // 25 |
| 32725 | { 0x2, 0x0, 0x0, 0x4, 0x2, 0x0, PseudoVSUXSEG2EI16_V_M1_M4 }, // 26 |
| 32726 | { 0x2, 0x0, 0x0, 0x4, 0x2, 0x1, PseudoVSUXSEG2EI16_V_M2_M4 }, // 27 |
| 32727 | { 0x2, 0x0, 0x0, 0x4, 0x2, 0x2, PseudoVSUXSEG2EI16_V_M4_M4 }, // 28 |
| 32728 | { 0x2, 0x0, 0x0, 0x4, 0x2, 0x3, PseudoVSUXSEG2EI16_V_M8_M4 }, // 29 |
| 32729 | { 0x2, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG2EI16_V_MF4_MF8 }, // 30 |
| 32730 | { 0x2, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG2EI16_V_MF4_MF4 }, // 31 |
| 32731 | { 0x2, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG2EI16_V_MF2_MF4 }, // 32 |
| 32732 | { 0x2, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG2EI16_V_M1_MF2 }, // 33 |
| 32733 | { 0x2, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG2EI16_V_MF4_MF2 }, // 34 |
| 32734 | { 0x2, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG2EI16_V_MF2_MF2 }, // 35 |
| 32735 | { 0x2, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG2EI32_V_M1_M1 }, // 36 |
| 32736 | { 0x2, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG2EI32_V_M2_M1 }, // 37 |
| 32737 | { 0x2, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG2EI32_V_M4_M1 }, // 38 |
| 32738 | { 0x2, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG2EI32_V_MF2_M1 }, // 39 |
| 32739 | { 0x2, 0x0, 0x0, 0x5, 0x1, 0x0, PseudoVSUXSEG2EI32_V_M1_M2 }, // 40 |
| 32740 | { 0x2, 0x0, 0x0, 0x5, 0x1, 0x1, PseudoVSUXSEG2EI32_V_M2_M2 }, // 41 |
| 32741 | { 0x2, 0x0, 0x0, 0x5, 0x1, 0x2, PseudoVSUXSEG2EI32_V_M4_M2 }, // 42 |
| 32742 | { 0x2, 0x0, 0x0, 0x5, 0x1, 0x3, PseudoVSUXSEG2EI32_V_M8_M2 }, // 43 |
| 32743 | { 0x2, 0x0, 0x0, 0x5, 0x2, 0x1, PseudoVSUXSEG2EI32_V_M2_M4 }, // 44 |
| 32744 | { 0x2, 0x0, 0x0, 0x5, 0x2, 0x2, PseudoVSUXSEG2EI32_V_M4_M4 }, // 45 |
| 32745 | { 0x2, 0x0, 0x0, 0x5, 0x2, 0x3, PseudoVSUXSEG2EI32_V_M8_M4 }, // 46 |
| 32746 | { 0x2, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG2EI32_V_MF2_MF8 }, // 47 |
| 32747 | { 0x2, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG2EI32_V_M1_MF4 }, // 48 |
| 32748 | { 0x2, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG2EI32_V_MF2_MF4 }, // 49 |
| 32749 | { 0x2, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG2EI32_V_M1_MF2 }, // 50 |
| 32750 | { 0x2, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG2EI32_V_M2_MF2 }, // 51 |
| 32751 | { 0x2, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG2EI32_V_MF2_MF2 }, // 52 |
| 32752 | { 0x2, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG2EI64_V_M1_M1 }, // 53 |
| 32753 | { 0x2, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG2EI64_V_M2_M1 }, // 54 |
| 32754 | { 0x2, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG2EI64_V_M4_M1 }, // 55 |
| 32755 | { 0x2, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG2EI64_V_M8_M1 }, // 56 |
| 32756 | { 0x2, 0x0, 0x0, 0x6, 0x1, 0x1, PseudoVSUXSEG2EI64_V_M2_M2 }, // 57 |
| 32757 | { 0x2, 0x0, 0x0, 0x6, 0x1, 0x2, PseudoVSUXSEG2EI64_V_M4_M2 }, // 58 |
| 32758 | { 0x2, 0x0, 0x0, 0x6, 0x1, 0x3, PseudoVSUXSEG2EI64_V_M8_M2 }, // 59 |
| 32759 | { 0x2, 0x0, 0x0, 0x6, 0x2, 0x2, PseudoVSUXSEG2EI64_V_M4_M4 }, // 60 |
| 32760 | { 0x2, 0x0, 0x0, 0x6, 0x2, 0x3, PseudoVSUXSEG2EI64_V_M8_M4 }, // 61 |
| 32761 | { 0x2, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG2EI64_V_M1_MF8 }, // 62 |
| 32762 | { 0x2, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG2EI64_V_M1_MF4 }, // 63 |
| 32763 | { 0x2, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG2EI64_V_M2_MF4 }, // 64 |
| 32764 | { 0x2, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG2EI64_V_M1_MF2 }, // 65 |
| 32765 | { 0x2, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG2EI64_V_M2_MF2 }, // 66 |
| 32766 | { 0x2, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG2EI64_V_M4_MF2 }, // 67 |
| 32767 | { 0x2, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG2EI8_V_M1_M1 }, // 68 |
| 32768 | { 0x2, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG2EI8_V_MF8_M1 }, // 69 |
| 32769 | { 0x2, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG2EI8_V_MF4_M1 }, // 70 |
| 32770 | { 0x2, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG2EI8_V_MF2_M1 }, // 71 |
| 32771 | { 0x2, 0x0, 0x1, 0x3, 0x1, 0x0, PseudoVSOXSEG2EI8_V_M1_M2 }, // 72 |
| 32772 | { 0x2, 0x0, 0x1, 0x3, 0x1, 0x1, PseudoVSOXSEG2EI8_V_M2_M2 }, // 73 |
| 32773 | { 0x2, 0x0, 0x1, 0x3, 0x1, 0x6, PseudoVSOXSEG2EI8_V_MF4_M2 }, // 74 |
| 32774 | { 0x2, 0x0, 0x1, 0x3, 0x1, 0x7, PseudoVSOXSEG2EI8_V_MF2_M2 }, // 75 |
| 32775 | { 0x2, 0x0, 0x1, 0x3, 0x2, 0x0, PseudoVSOXSEG2EI8_V_M1_M4 }, // 76 |
| 32776 | { 0x2, 0x0, 0x1, 0x3, 0x2, 0x1, PseudoVSOXSEG2EI8_V_M2_M4 }, // 77 |
| 32777 | { 0x2, 0x0, 0x1, 0x3, 0x2, 0x2, PseudoVSOXSEG2EI8_V_M4_M4 }, // 78 |
| 32778 | { 0x2, 0x0, 0x1, 0x3, 0x2, 0x7, PseudoVSOXSEG2EI8_V_MF2_M4 }, // 79 |
| 32779 | { 0x2, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG2EI8_V_MF8_MF8 }, // 80 |
| 32780 | { 0x2, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG2EI8_V_MF8_MF4 }, // 81 |
| 32781 | { 0x2, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG2EI8_V_MF4_MF4 }, // 82 |
| 32782 | { 0x2, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG2EI8_V_MF8_MF2 }, // 83 |
| 32783 | { 0x2, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG2EI8_V_MF4_MF2 }, // 84 |
| 32784 | { 0x2, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG2EI8_V_MF2_MF2 }, // 85 |
| 32785 | { 0x2, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG2EI16_V_M1_M1 }, // 86 |
| 32786 | { 0x2, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG2EI16_V_M2_M1 }, // 87 |
| 32787 | { 0x2, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG2EI16_V_MF4_M1 }, // 88 |
| 32788 | { 0x2, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG2EI16_V_MF2_M1 }, // 89 |
| 32789 | { 0x2, 0x0, 0x1, 0x4, 0x1, 0x0, PseudoVSOXSEG2EI16_V_M1_M2 }, // 90 |
| 32790 | { 0x2, 0x0, 0x1, 0x4, 0x1, 0x1, PseudoVSOXSEG2EI16_V_M2_M2 }, // 91 |
| 32791 | { 0x2, 0x0, 0x1, 0x4, 0x1, 0x2, PseudoVSOXSEG2EI16_V_M4_M2 }, // 92 |
| 32792 | { 0x2, 0x0, 0x1, 0x4, 0x1, 0x7, PseudoVSOXSEG2EI16_V_MF2_M2 }, // 93 |
| 32793 | { 0x2, 0x0, 0x1, 0x4, 0x2, 0x0, PseudoVSOXSEG2EI16_V_M1_M4 }, // 94 |
| 32794 | { 0x2, 0x0, 0x1, 0x4, 0x2, 0x1, PseudoVSOXSEG2EI16_V_M2_M4 }, // 95 |
| 32795 | { 0x2, 0x0, 0x1, 0x4, 0x2, 0x2, PseudoVSOXSEG2EI16_V_M4_M4 }, // 96 |
| 32796 | { 0x2, 0x0, 0x1, 0x4, 0x2, 0x3, PseudoVSOXSEG2EI16_V_M8_M4 }, // 97 |
| 32797 | { 0x2, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG2EI16_V_MF4_MF8 }, // 98 |
| 32798 | { 0x2, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG2EI16_V_MF4_MF4 }, // 99 |
| 32799 | { 0x2, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG2EI16_V_MF2_MF4 }, // 100 |
| 32800 | { 0x2, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG2EI16_V_M1_MF2 }, // 101 |
| 32801 | { 0x2, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG2EI16_V_MF4_MF2 }, // 102 |
| 32802 | { 0x2, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG2EI16_V_MF2_MF2 }, // 103 |
| 32803 | { 0x2, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG2EI32_V_M1_M1 }, // 104 |
| 32804 | { 0x2, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG2EI32_V_M2_M1 }, // 105 |
| 32805 | { 0x2, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG2EI32_V_M4_M1 }, // 106 |
| 32806 | { 0x2, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG2EI32_V_MF2_M1 }, // 107 |
| 32807 | { 0x2, 0x0, 0x1, 0x5, 0x1, 0x0, PseudoVSOXSEG2EI32_V_M1_M2 }, // 108 |
| 32808 | { 0x2, 0x0, 0x1, 0x5, 0x1, 0x1, PseudoVSOXSEG2EI32_V_M2_M2 }, // 109 |
| 32809 | { 0x2, 0x0, 0x1, 0x5, 0x1, 0x2, PseudoVSOXSEG2EI32_V_M4_M2 }, // 110 |
| 32810 | { 0x2, 0x0, 0x1, 0x5, 0x1, 0x3, PseudoVSOXSEG2EI32_V_M8_M2 }, // 111 |
| 32811 | { 0x2, 0x0, 0x1, 0x5, 0x2, 0x1, PseudoVSOXSEG2EI32_V_M2_M4 }, // 112 |
| 32812 | { 0x2, 0x0, 0x1, 0x5, 0x2, 0x2, PseudoVSOXSEG2EI32_V_M4_M4 }, // 113 |
| 32813 | { 0x2, 0x0, 0x1, 0x5, 0x2, 0x3, PseudoVSOXSEG2EI32_V_M8_M4 }, // 114 |
| 32814 | { 0x2, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG2EI32_V_MF2_MF8 }, // 115 |
| 32815 | { 0x2, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG2EI32_V_M1_MF4 }, // 116 |
| 32816 | { 0x2, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG2EI32_V_MF2_MF4 }, // 117 |
| 32817 | { 0x2, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG2EI32_V_M1_MF2 }, // 118 |
| 32818 | { 0x2, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG2EI32_V_M2_MF2 }, // 119 |
| 32819 | { 0x2, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG2EI32_V_MF2_MF2 }, // 120 |
| 32820 | { 0x2, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG2EI64_V_M1_M1 }, // 121 |
| 32821 | { 0x2, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG2EI64_V_M2_M1 }, // 122 |
| 32822 | { 0x2, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG2EI64_V_M4_M1 }, // 123 |
| 32823 | { 0x2, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG2EI64_V_M8_M1 }, // 124 |
| 32824 | { 0x2, 0x0, 0x1, 0x6, 0x1, 0x1, PseudoVSOXSEG2EI64_V_M2_M2 }, // 125 |
| 32825 | { 0x2, 0x0, 0x1, 0x6, 0x1, 0x2, PseudoVSOXSEG2EI64_V_M4_M2 }, // 126 |
| 32826 | { 0x2, 0x0, 0x1, 0x6, 0x1, 0x3, PseudoVSOXSEG2EI64_V_M8_M2 }, // 127 |
| 32827 | { 0x2, 0x0, 0x1, 0x6, 0x2, 0x2, PseudoVSOXSEG2EI64_V_M4_M4 }, // 128 |
| 32828 | { 0x2, 0x0, 0x1, 0x6, 0x2, 0x3, PseudoVSOXSEG2EI64_V_M8_M4 }, // 129 |
| 32829 | { 0x2, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG2EI64_V_M1_MF8 }, // 130 |
| 32830 | { 0x2, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG2EI64_V_M1_MF4 }, // 131 |
| 32831 | { 0x2, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG2EI64_V_M2_MF4 }, // 132 |
| 32832 | { 0x2, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG2EI64_V_M1_MF2 }, // 133 |
| 32833 | { 0x2, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG2EI64_V_M2_MF2 }, // 134 |
| 32834 | { 0x2, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG2EI64_V_M4_MF2 }, // 135 |
| 32835 | { 0x2, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG2EI8_V_M1_M1_MASK }, // 136 |
| 32836 | { 0x2, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG2EI8_V_MF8_M1_MASK }, // 137 |
| 32837 | { 0x2, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG2EI8_V_MF4_M1_MASK }, // 138 |
| 32838 | { 0x2, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG2EI8_V_MF2_M1_MASK }, // 139 |
| 32839 | { 0x2, 0x1, 0x0, 0x3, 0x1, 0x0, PseudoVSUXSEG2EI8_V_M1_M2_MASK }, // 140 |
| 32840 | { 0x2, 0x1, 0x0, 0x3, 0x1, 0x1, PseudoVSUXSEG2EI8_V_M2_M2_MASK }, // 141 |
| 32841 | { 0x2, 0x1, 0x0, 0x3, 0x1, 0x6, PseudoVSUXSEG2EI8_V_MF4_M2_MASK }, // 142 |
| 32842 | { 0x2, 0x1, 0x0, 0x3, 0x1, 0x7, PseudoVSUXSEG2EI8_V_MF2_M2_MASK }, // 143 |
| 32843 | { 0x2, 0x1, 0x0, 0x3, 0x2, 0x0, PseudoVSUXSEG2EI8_V_M1_M4_MASK }, // 144 |
| 32844 | { 0x2, 0x1, 0x0, 0x3, 0x2, 0x1, PseudoVSUXSEG2EI8_V_M2_M4_MASK }, // 145 |
| 32845 | { 0x2, 0x1, 0x0, 0x3, 0x2, 0x2, PseudoVSUXSEG2EI8_V_M4_M4_MASK }, // 146 |
| 32846 | { 0x2, 0x1, 0x0, 0x3, 0x2, 0x7, PseudoVSUXSEG2EI8_V_MF2_M4_MASK }, // 147 |
| 32847 | { 0x2, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG2EI8_V_MF8_MF8_MASK }, // 148 |
| 32848 | { 0x2, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG2EI8_V_MF8_MF4_MASK }, // 149 |
| 32849 | { 0x2, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG2EI8_V_MF4_MF4_MASK }, // 150 |
| 32850 | { 0x2, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG2EI8_V_MF8_MF2_MASK }, // 151 |
| 32851 | { 0x2, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG2EI8_V_MF4_MF2_MASK }, // 152 |
| 32852 | { 0x2, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG2EI8_V_MF2_MF2_MASK }, // 153 |
| 32853 | { 0x2, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG2EI16_V_M1_M1_MASK }, // 154 |
| 32854 | { 0x2, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG2EI16_V_M2_M1_MASK }, // 155 |
| 32855 | { 0x2, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG2EI16_V_MF4_M1_MASK }, // 156 |
| 32856 | { 0x2, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG2EI16_V_MF2_M1_MASK }, // 157 |
| 32857 | { 0x2, 0x1, 0x0, 0x4, 0x1, 0x0, PseudoVSUXSEG2EI16_V_M1_M2_MASK }, // 158 |
| 32858 | { 0x2, 0x1, 0x0, 0x4, 0x1, 0x1, PseudoVSUXSEG2EI16_V_M2_M2_MASK }, // 159 |
| 32859 | { 0x2, 0x1, 0x0, 0x4, 0x1, 0x2, PseudoVSUXSEG2EI16_V_M4_M2_MASK }, // 160 |
| 32860 | { 0x2, 0x1, 0x0, 0x4, 0x1, 0x7, PseudoVSUXSEG2EI16_V_MF2_M2_MASK }, // 161 |
| 32861 | { 0x2, 0x1, 0x0, 0x4, 0x2, 0x0, PseudoVSUXSEG2EI16_V_M1_M4_MASK }, // 162 |
| 32862 | { 0x2, 0x1, 0x0, 0x4, 0x2, 0x1, PseudoVSUXSEG2EI16_V_M2_M4_MASK }, // 163 |
| 32863 | { 0x2, 0x1, 0x0, 0x4, 0x2, 0x2, PseudoVSUXSEG2EI16_V_M4_M4_MASK }, // 164 |
| 32864 | { 0x2, 0x1, 0x0, 0x4, 0x2, 0x3, PseudoVSUXSEG2EI16_V_M8_M4_MASK }, // 165 |
| 32865 | { 0x2, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG2EI16_V_MF4_MF8_MASK }, // 166 |
| 32866 | { 0x2, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG2EI16_V_MF4_MF4_MASK }, // 167 |
| 32867 | { 0x2, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG2EI16_V_MF2_MF4_MASK }, // 168 |
| 32868 | { 0x2, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG2EI16_V_M1_MF2_MASK }, // 169 |
| 32869 | { 0x2, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG2EI16_V_MF4_MF2_MASK }, // 170 |
| 32870 | { 0x2, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG2EI16_V_MF2_MF2_MASK }, // 171 |
| 32871 | { 0x2, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG2EI32_V_M1_M1_MASK }, // 172 |
| 32872 | { 0x2, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG2EI32_V_M2_M1_MASK }, // 173 |
| 32873 | { 0x2, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG2EI32_V_M4_M1_MASK }, // 174 |
| 32874 | { 0x2, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG2EI32_V_MF2_M1_MASK }, // 175 |
| 32875 | { 0x2, 0x1, 0x0, 0x5, 0x1, 0x0, PseudoVSUXSEG2EI32_V_M1_M2_MASK }, // 176 |
| 32876 | { 0x2, 0x1, 0x0, 0x5, 0x1, 0x1, PseudoVSUXSEG2EI32_V_M2_M2_MASK }, // 177 |
| 32877 | { 0x2, 0x1, 0x0, 0x5, 0x1, 0x2, PseudoVSUXSEG2EI32_V_M4_M2_MASK }, // 178 |
| 32878 | { 0x2, 0x1, 0x0, 0x5, 0x1, 0x3, PseudoVSUXSEG2EI32_V_M8_M2_MASK }, // 179 |
| 32879 | { 0x2, 0x1, 0x0, 0x5, 0x2, 0x1, PseudoVSUXSEG2EI32_V_M2_M4_MASK }, // 180 |
| 32880 | { 0x2, 0x1, 0x0, 0x5, 0x2, 0x2, PseudoVSUXSEG2EI32_V_M4_M4_MASK }, // 181 |
| 32881 | { 0x2, 0x1, 0x0, 0x5, 0x2, 0x3, PseudoVSUXSEG2EI32_V_M8_M4_MASK }, // 182 |
| 32882 | { 0x2, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG2EI32_V_MF2_MF8_MASK }, // 183 |
| 32883 | { 0x2, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG2EI32_V_M1_MF4_MASK }, // 184 |
| 32884 | { 0x2, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG2EI32_V_MF2_MF4_MASK }, // 185 |
| 32885 | { 0x2, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG2EI32_V_M1_MF2_MASK }, // 186 |
| 32886 | { 0x2, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG2EI32_V_M2_MF2_MASK }, // 187 |
| 32887 | { 0x2, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG2EI32_V_MF2_MF2_MASK }, // 188 |
| 32888 | { 0x2, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG2EI64_V_M1_M1_MASK }, // 189 |
| 32889 | { 0x2, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG2EI64_V_M2_M1_MASK }, // 190 |
| 32890 | { 0x2, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG2EI64_V_M4_M1_MASK }, // 191 |
| 32891 | { 0x2, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG2EI64_V_M8_M1_MASK }, // 192 |
| 32892 | { 0x2, 0x1, 0x0, 0x6, 0x1, 0x1, PseudoVSUXSEG2EI64_V_M2_M2_MASK }, // 193 |
| 32893 | { 0x2, 0x1, 0x0, 0x6, 0x1, 0x2, PseudoVSUXSEG2EI64_V_M4_M2_MASK }, // 194 |
| 32894 | { 0x2, 0x1, 0x0, 0x6, 0x1, 0x3, PseudoVSUXSEG2EI64_V_M8_M2_MASK }, // 195 |
| 32895 | { 0x2, 0x1, 0x0, 0x6, 0x2, 0x2, PseudoVSUXSEG2EI64_V_M4_M4_MASK }, // 196 |
| 32896 | { 0x2, 0x1, 0x0, 0x6, 0x2, 0x3, PseudoVSUXSEG2EI64_V_M8_M4_MASK }, // 197 |
| 32897 | { 0x2, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG2EI64_V_M1_MF8_MASK }, // 198 |
| 32898 | { 0x2, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG2EI64_V_M1_MF4_MASK }, // 199 |
| 32899 | { 0x2, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG2EI64_V_M2_MF4_MASK }, // 200 |
| 32900 | { 0x2, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG2EI64_V_M1_MF2_MASK }, // 201 |
| 32901 | { 0x2, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG2EI64_V_M2_MF2_MASK }, // 202 |
| 32902 | { 0x2, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG2EI64_V_M4_MF2_MASK }, // 203 |
| 32903 | { 0x2, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG2EI8_V_M1_M1_MASK }, // 204 |
| 32904 | { 0x2, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG2EI8_V_MF8_M1_MASK }, // 205 |
| 32905 | { 0x2, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG2EI8_V_MF4_M1_MASK }, // 206 |
| 32906 | { 0x2, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG2EI8_V_MF2_M1_MASK }, // 207 |
| 32907 | { 0x2, 0x1, 0x1, 0x3, 0x1, 0x0, PseudoVSOXSEG2EI8_V_M1_M2_MASK }, // 208 |
| 32908 | { 0x2, 0x1, 0x1, 0x3, 0x1, 0x1, PseudoVSOXSEG2EI8_V_M2_M2_MASK }, // 209 |
| 32909 | { 0x2, 0x1, 0x1, 0x3, 0x1, 0x6, PseudoVSOXSEG2EI8_V_MF4_M2_MASK }, // 210 |
| 32910 | { 0x2, 0x1, 0x1, 0x3, 0x1, 0x7, PseudoVSOXSEG2EI8_V_MF2_M2_MASK }, // 211 |
| 32911 | { 0x2, 0x1, 0x1, 0x3, 0x2, 0x0, PseudoVSOXSEG2EI8_V_M1_M4_MASK }, // 212 |
| 32912 | { 0x2, 0x1, 0x1, 0x3, 0x2, 0x1, PseudoVSOXSEG2EI8_V_M2_M4_MASK }, // 213 |
| 32913 | { 0x2, 0x1, 0x1, 0x3, 0x2, 0x2, PseudoVSOXSEG2EI8_V_M4_M4_MASK }, // 214 |
| 32914 | { 0x2, 0x1, 0x1, 0x3, 0x2, 0x7, PseudoVSOXSEG2EI8_V_MF2_M4_MASK }, // 215 |
| 32915 | { 0x2, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG2EI8_V_MF8_MF8_MASK }, // 216 |
| 32916 | { 0x2, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG2EI8_V_MF8_MF4_MASK }, // 217 |
| 32917 | { 0x2, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG2EI8_V_MF4_MF4_MASK }, // 218 |
| 32918 | { 0x2, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG2EI8_V_MF8_MF2_MASK }, // 219 |
| 32919 | { 0x2, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG2EI8_V_MF4_MF2_MASK }, // 220 |
| 32920 | { 0x2, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG2EI8_V_MF2_MF2_MASK }, // 221 |
| 32921 | { 0x2, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG2EI16_V_M1_M1_MASK }, // 222 |
| 32922 | { 0x2, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG2EI16_V_M2_M1_MASK }, // 223 |
| 32923 | { 0x2, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG2EI16_V_MF4_M1_MASK }, // 224 |
| 32924 | { 0x2, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG2EI16_V_MF2_M1_MASK }, // 225 |
| 32925 | { 0x2, 0x1, 0x1, 0x4, 0x1, 0x0, PseudoVSOXSEG2EI16_V_M1_M2_MASK }, // 226 |
| 32926 | { 0x2, 0x1, 0x1, 0x4, 0x1, 0x1, PseudoVSOXSEG2EI16_V_M2_M2_MASK }, // 227 |
| 32927 | { 0x2, 0x1, 0x1, 0x4, 0x1, 0x2, PseudoVSOXSEG2EI16_V_M4_M2_MASK }, // 228 |
| 32928 | { 0x2, 0x1, 0x1, 0x4, 0x1, 0x7, PseudoVSOXSEG2EI16_V_MF2_M2_MASK }, // 229 |
| 32929 | { 0x2, 0x1, 0x1, 0x4, 0x2, 0x0, PseudoVSOXSEG2EI16_V_M1_M4_MASK }, // 230 |
| 32930 | { 0x2, 0x1, 0x1, 0x4, 0x2, 0x1, PseudoVSOXSEG2EI16_V_M2_M4_MASK }, // 231 |
| 32931 | { 0x2, 0x1, 0x1, 0x4, 0x2, 0x2, PseudoVSOXSEG2EI16_V_M4_M4_MASK }, // 232 |
| 32932 | { 0x2, 0x1, 0x1, 0x4, 0x2, 0x3, PseudoVSOXSEG2EI16_V_M8_M4_MASK }, // 233 |
| 32933 | { 0x2, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG2EI16_V_MF4_MF8_MASK }, // 234 |
| 32934 | { 0x2, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG2EI16_V_MF4_MF4_MASK }, // 235 |
| 32935 | { 0x2, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG2EI16_V_MF2_MF4_MASK }, // 236 |
| 32936 | { 0x2, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG2EI16_V_M1_MF2_MASK }, // 237 |
| 32937 | { 0x2, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG2EI16_V_MF4_MF2_MASK }, // 238 |
| 32938 | { 0x2, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG2EI16_V_MF2_MF2_MASK }, // 239 |
| 32939 | { 0x2, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG2EI32_V_M1_M1_MASK }, // 240 |
| 32940 | { 0x2, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG2EI32_V_M2_M1_MASK }, // 241 |
| 32941 | { 0x2, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG2EI32_V_M4_M1_MASK }, // 242 |
| 32942 | { 0x2, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG2EI32_V_MF2_M1_MASK }, // 243 |
| 32943 | { 0x2, 0x1, 0x1, 0x5, 0x1, 0x0, PseudoVSOXSEG2EI32_V_M1_M2_MASK }, // 244 |
| 32944 | { 0x2, 0x1, 0x1, 0x5, 0x1, 0x1, PseudoVSOXSEG2EI32_V_M2_M2_MASK }, // 245 |
| 32945 | { 0x2, 0x1, 0x1, 0x5, 0x1, 0x2, PseudoVSOXSEG2EI32_V_M4_M2_MASK }, // 246 |
| 32946 | { 0x2, 0x1, 0x1, 0x5, 0x1, 0x3, PseudoVSOXSEG2EI32_V_M8_M2_MASK }, // 247 |
| 32947 | { 0x2, 0x1, 0x1, 0x5, 0x2, 0x1, PseudoVSOXSEG2EI32_V_M2_M4_MASK }, // 248 |
| 32948 | { 0x2, 0x1, 0x1, 0x5, 0x2, 0x2, PseudoVSOXSEG2EI32_V_M4_M4_MASK }, // 249 |
| 32949 | { 0x2, 0x1, 0x1, 0x5, 0x2, 0x3, PseudoVSOXSEG2EI32_V_M8_M4_MASK }, // 250 |
| 32950 | { 0x2, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG2EI32_V_MF2_MF8_MASK }, // 251 |
| 32951 | { 0x2, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG2EI32_V_M1_MF4_MASK }, // 252 |
| 32952 | { 0x2, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG2EI32_V_MF2_MF4_MASK }, // 253 |
| 32953 | { 0x2, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG2EI32_V_M1_MF2_MASK }, // 254 |
| 32954 | { 0x2, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG2EI32_V_M2_MF2_MASK }, // 255 |
| 32955 | { 0x2, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG2EI32_V_MF2_MF2_MASK }, // 256 |
| 32956 | { 0x2, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG2EI64_V_M1_M1_MASK }, // 257 |
| 32957 | { 0x2, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG2EI64_V_M2_M1_MASK }, // 258 |
| 32958 | { 0x2, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG2EI64_V_M4_M1_MASK }, // 259 |
| 32959 | { 0x2, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG2EI64_V_M8_M1_MASK }, // 260 |
| 32960 | { 0x2, 0x1, 0x1, 0x6, 0x1, 0x1, PseudoVSOXSEG2EI64_V_M2_M2_MASK }, // 261 |
| 32961 | { 0x2, 0x1, 0x1, 0x6, 0x1, 0x2, PseudoVSOXSEG2EI64_V_M4_M2_MASK }, // 262 |
| 32962 | { 0x2, 0x1, 0x1, 0x6, 0x1, 0x3, PseudoVSOXSEG2EI64_V_M8_M2_MASK }, // 263 |
| 32963 | { 0x2, 0x1, 0x1, 0x6, 0x2, 0x2, PseudoVSOXSEG2EI64_V_M4_M4_MASK }, // 264 |
| 32964 | { 0x2, 0x1, 0x1, 0x6, 0x2, 0x3, PseudoVSOXSEG2EI64_V_M8_M4_MASK }, // 265 |
| 32965 | { 0x2, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG2EI64_V_M1_MF8_MASK }, // 266 |
| 32966 | { 0x2, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG2EI64_V_M1_MF4_MASK }, // 267 |
| 32967 | { 0x2, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG2EI64_V_M2_MF4_MASK }, // 268 |
| 32968 | { 0x2, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG2EI64_V_M1_MF2_MASK }, // 269 |
| 32969 | { 0x2, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG2EI64_V_M2_MF2_MASK }, // 270 |
| 32970 | { 0x2, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG2EI64_V_M4_MF2_MASK }, // 271 |
| 32971 | { 0x3, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG3EI8_V_M1_M1 }, // 272 |
| 32972 | { 0x3, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG3EI8_V_MF8_M1 }, // 273 |
| 32973 | { 0x3, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG3EI8_V_MF4_M1 }, // 274 |
| 32974 | { 0x3, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG3EI8_V_MF2_M1 }, // 275 |
| 32975 | { 0x3, 0x0, 0x0, 0x3, 0x1, 0x0, PseudoVSUXSEG3EI8_V_M1_M2 }, // 276 |
| 32976 | { 0x3, 0x0, 0x0, 0x3, 0x1, 0x1, PseudoVSUXSEG3EI8_V_M2_M2 }, // 277 |
| 32977 | { 0x3, 0x0, 0x0, 0x3, 0x1, 0x6, PseudoVSUXSEG3EI8_V_MF4_M2 }, // 278 |
| 32978 | { 0x3, 0x0, 0x0, 0x3, 0x1, 0x7, PseudoVSUXSEG3EI8_V_MF2_M2 }, // 279 |
| 32979 | { 0x3, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG3EI8_V_MF8_MF8 }, // 280 |
| 32980 | { 0x3, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG3EI8_V_MF8_MF4 }, // 281 |
| 32981 | { 0x3, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG3EI8_V_MF4_MF4 }, // 282 |
| 32982 | { 0x3, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG3EI8_V_MF8_MF2 }, // 283 |
| 32983 | { 0x3, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG3EI8_V_MF4_MF2 }, // 284 |
| 32984 | { 0x3, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG3EI8_V_MF2_MF2 }, // 285 |
| 32985 | { 0x3, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG3EI16_V_M1_M1 }, // 286 |
| 32986 | { 0x3, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG3EI16_V_M2_M1 }, // 287 |
| 32987 | { 0x3, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG3EI16_V_MF4_M1 }, // 288 |
| 32988 | { 0x3, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG3EI16_V_MF2_M1 }, // 289 |
| 32989 | { 0x3, 0x0, 0x0, 0x4, 0x1, 0x0, PseudoVSUXSEG3EI16_V_M1_M2 }, // 290 |
| 32990 | { 0x3, 0x0, 0x0, 0x4, 0x1, 0x1, PseudoVSUXSEG3EI16_V_M2_M2 }, // 291 |
| 32991 | { 0x3, 0x0, 0x0, 0x4, 0x1, 0x2, PseudoVSUXSEG3EI16_V_M4_M2 }, // 292 |
| 32992 | { 0x3, 0x0, 0x0, 0x4, 0x1, 0x7, PseudoVSUXSEG3EI16_V_MF2_M2 }, // 293 |
| 32993 | { 0x3, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG3EI16_V_MF4_MF8 }, // 294 |
| 32994 | { 0x3, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG3EI16_V_MF4_MF4 }, // 295 |
| 32995 | { 0x3, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG3EI16_V_MF2_MF4 }, // 296 |
| 32996 | { 0x3, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG3EI16_V_M1_MF2 }, // 297 |
| 32997 | { 0x3, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG3EI16_V_MF4_MF2 }, // 298 |
| 32998 | { 0x3, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG3EI16_V_MF2_MF2 }, // 299 |
| 32999 | { 0x3, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG3EI32_V_M1_M1 }, // 300 |
| 33000 | { 0x3, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG3EI32_V_M2_M1 }, // 301 |
| 33001 | { 0x3, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG3EI32_V_M4_M1 }, // 302 |
| 33002 | { 0x3, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG3EI32_V_MF2_M1 }, // 303 |
| 33003 | { 0x3, 0x0, 0x0, 0x5, 0x1, 0x0, PseudoVSUXSEG3EI32_V_M1_M2 }, // 304 |
| 33004 | { 0x3, 0x0, 0x0, 0x5, 0x1, 0x1, PseudoVSUXSEG3EI32_V_M2_M2 }, // 305 |
| 33005 | { 0x3, 0x0, 0x0, 0x5, 0x1, 0x2, PseudoVSUXSEG3EI32_V_M4_M2 }, // 306 |
| 33006 | { 0x3, 0x0, 0x0, 0x5, 0x1, 0x3, PseudoVSUXSEG3EI32_V_M8_M2 }, // 307 |
| 33007 | { 0x3, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG3EI32_V_MF2_MF8 }, // 308 |
| 33008 | { 0x3, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG3EI32_V_M1_MF4 }, // 309 |
| 33009 | { 0x3, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG3EI32_V_MF2_MF4 }, // 310 |
| 33010 | { 0x3, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG3EI32_V_M1_MF2 }, // 311 |
| 33011 | { 0x3, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG3EI32_V_M2_MF2 }, // 312 |
| 33012 | { 0x3, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG3EI32_V_MF2_MF2 }, // 313 |
| 33013 | { 0x3, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG3EI64_V_M1_M1 }, // 314 |
| 33014 | { 0x3, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG3EI64_V_M2_M1 }, // 315 |
| 33015 | { 0x3, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG3EI64_V_M4_M1 }, // 316 |
| 33016 | { 0x3, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG3EI64_V_M8_M1 }, // 317 |
| 33017 | { 0x3, 0x0, 0x0, 0x6, 0x1, 0x1, PseudoVSUXSEG3EI64_V_M2_M2 }, // 318 |
| 33018 | { 0x3, 0x0, 0x0, 0x6, 0x1, 0x2, PseudoVSUXSEG3EI64_V_M4_M2 }, // 319 |
| 33019 | { 0x3, 0x0, 0x0, 0x6, 0x1, 0x3, PseudoVSUXSEG3EI64_V_M8_M2 }, // 320 |
| 33020 | { 0x3, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG3EI64_V_M1_MF8 }, // 321 |
| 33021 | { 0x3, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG3EI64_V_M1_MF4 }, // 322 |
| 33022 | { 0x3, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG3EI64_V_M2_MF4 }, // 323 |
| 33023 | { 0x3, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG3EI64_V_M1_MF2 }, // 324 |
| 33024 | { 0x3, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG3EI64_V_M2_MF2 }, // 325 |
| 33025 | { 0x3, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG3EI64_V_M4_MF2 }, // 326 |
| 33026 | { 0x3, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG3EI8_V_M1_M1 }, // 327 |
| 33027 | { 0x3, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG3EI8_V_MF8_M1 }, // 328 |
| 33028 | { 0x3, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG3EI8_V_MF4_M1 }, // 329 |
| 33029 | { 0x3, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG3EI8_V_MF2_M1 }, // 330 |
| 33030 | { 0x3, 0x0, 0x1, 0x3, 0x1, 0x0, PseudoVSOXSEG3EI8_V_M1_M2 }, // 331 |
| 33031 | { 0x3, 0x0, 0x1, 0x3, 0x1, 0x1, PseudoVSOXSEG3EI8_V_M2_M2 }, // 332 |
| 33032 | { 0x3, 0x0, 0x1, 0x3, 0x1, 0x6, PseudoVSOXSEG3EI8_V_MF4_M2 }, // 333 |
| 33033 | { 0x3, 0x0, 0x1, 0x3, 0x1, 0x7, PseudoVSOXSEG3EI8_V_MF2_M2 }, // 334 |
| 33034 | { 0x3, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG3EI8_V_MF8_MF8 }, // 335 |
| 33035 | { 0x3, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG3EI8_V_MF8_MF4 }, // 336 |
| 33036 | { 0x3, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG3EI8_V_MF4_MF4 }, // 337 |
| 33037 | { 0x3, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG3EI8_V_MF8_MF2 }, // 338 |
| 33038 | { 0x3, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG3EI8_V_MF4_MF2 }, // 339 |
| 33039 | { 0x3, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG3EI8_V_MF2_MF2 }, // 340 |
| 33040 | { 0x3, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG3EI16_V_M1_M1 }, // 341 |
| 33041 | { 0x3, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG3EI16_V_M2_M1 }, // 342 |
| 33042 | { 0x3, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG3EI16_V_MF4_M1 }, // 343 |
| 33043 | { 0x3, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG3EI16_V_MF2_M1 }, // 344 |
| 33044 | { 0x3, 0x0, 0x1, 0x4, 0x1, 0x0, PseudoVSOXSEG3EI16_V_M1_M2 }, // 345 |
| 33045 | { 0x3, 0x0, 0x1, 0x4, 0x1, 0x1, PseudoVSOXSEG3EI16_V_M2_M2 }, // 346 |
| 33046 | { 0x3, 0x0, 0x1, 0x4, 0x1, 0x2, PseudoVSOXSEG3EI16_V_M4_M2 }, // 347 |
| 33047 | { 0x3, 0x0, 0x1, 0x4, 0x1, 0x7, PseudoVSOXSEG3EI16_V_MF2_M2 }, // 348 |
| 33048 | { 0x3, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG3EI16_V_MF4_MF8 }, // 349 |
| 33049 | { 0x3, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG3EI16_V_MF4_MF4 }, // 350 |
| 33050 | { 0x3, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG3EI16_V_MF2_MF4 }, // 351 |
| 33051 | { 0x3, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG3EI16_V_M1_MF2 }, // 352 |
| 33052 | { 0x3, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG3EI16_V_MF4_MF2 }, // 353 |
| 33053 | { 0x3, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG3EI16_V_MF2_MF2 }, // 354 |
| 33054 | { 0x3, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG3EI32_V_M1_M1 }, // 355 |
| 33055 | { 0x3, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG3EI32_V_M2_M1 }, // 356 |
| 33056 | { 0x3, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG3EI32_V_M4_M1 }, // 357 |
| 33057 | { 0x3, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG3EI32_V_MF2_M1 }, // 358 |
| 33058 | { 0x3, 0x0, 0x1, 0x5, 0x1, 0x0, PseudoVSOXSEG3EI32_V_M1_M2 }, // 359 |
| 33059 | { 0x3, 0x0, 0x1, 0x5, 0x1, 0x1, PseudoVSOXSEG3EI32_V_M2_M2 }, // 360 |
| 33060 | { 0x3, 0x0, 0x1, 0x5, 0x1, 0x2, PseudoVSOXSEG3EI32_V_M4_M2 }, // 361 |
| 33061 | { 0x3, 0x0, 0x1, 0x5, 0x1, 0x3, PseudoVSOXSEG3EI32_V_M8_M2 }, // 362 |
| 33062 | { 0x3, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG3EI32_V_MF2_MF8 }, // 363 |
| 33063 | { 0x3, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG3EI32_V_M1_MF4 }, // 364 |
| 33064 | { 0x3, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG3EI32_V_MF2_MF4 }, // 365 |
| 33065 | { 0x3, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG3EI32_V_M1_MF2 }, // 366 |
| 33066 | { 0x3, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG3EI32_V_M2_MF2 }, // 367 |
| 33067 | { 0x3, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG3EI32_V_MF2_MF2 }, // 368 |
| 33068 | { 0x3, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG3EI64_V_M1_M1 }, // 369 |
| 33069 | { 0x3, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG3EI64_V_M2_M1 }, // 370 |
| 33070 | { 0x3, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG3EI64_V_M4_M1 }, // 371 |
| 33071 | { 0x3, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG3EI64_V_M8_M1 }, // 372 |
| 33072 | { 0x3, 0x0, 0x1, 0x6, 0x1, 0x1, PseudoVSOXSEG3EI64_V_M2_M2 }, // 373 |
| 33073 | { 0x3, 0x0, 0x1, 0x6, 0x1, 0x2, PseudoVSOXSEG3EI64_V_M4_M2 }, // 374 |
| 33074 | { 0x3, 0x0, 0x1, 0x6, 0x1, 0x3, PseudoVSOXSEG3EI64_V_M8_M2 }, // 375 |
| 33075 | { 0x3, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG3EI64_V_M1_MF8 }, // 376 |
| 33076 | { 0x3, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG3EI64_V_M1_MF4 }, // 377 |
| 33077 | { 0x3, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG3EI64_V_M2_MF4 }, // 378 |
| 33078 | { 0x3, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG3EI64_V_M1_MF2 }, // 379 |
| 33079 | { 0x3, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG3EI64_V_M2_MF2 }, // 380 |
| 33080 | { 0x3, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG3EI64_V_M4_MF2 }, // 381 |
| 33081 | { 0x3, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG3EI8_V_M1_M1_MASK }, // 382 |
| 33082 | { 0x3, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG3EI8_V_MF8_M1_MASK }, // 383 |
| 33083 | { 0x3, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG3EI8_V_MF4_M1_MASK }, // 384 |
| 33084 | { 0x3, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG3EI8_V_MF2_M1_MASK }, // 385 |
| 33085 | { 0x3, 0x1, 0x0, 0x3, 0x1, 0x0, PseudoVSUXSEG3EI8_V_M1_M2_MASK }, // 386 |
| 33086 | { 0x3, 0x1, 0x0, 0x3, 0x1, 0x1, PseudoVSUXSEG3EI8_V_M2_M2_MASK }, // 387 |
| 33087 | { 0x3, 0x1, 0x0, 0x3, 0x1, 0x6, PseudoVSUXSEG3EI8_V_MF4_M2_MASK }, // 388 |
| 33088 | { 0x3, 0x1, 0x0, 0x3, 0x1, 0x7, PseudoVSUXSEG3EI8_V_MF2_M2_MASK }, // 389 |
| 33089 | { 0x3, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG3EI8_V_MF8_MF8_MASK }, // 390 |
| 33090 | { 0x3, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG3EI8_V_MF8_MF4_MASK }, // 391 |
| 33091 | { 0x3, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG3EI8_V_MF4_MF4_MASK }, // 392 |
| 33092 | { 0x3, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG3EI8_V_MF8_MF2_MASK }, // 393 |
| 33093 | { 0x3, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG3EI8_V_MF4_MF2_MASK }, // 394 |
| 33094 | { 0x3, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG3EI8_V_MF2_MF2_MASK }, // 395 |
| 33095 | { 0x3, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG3EI16_V_M1_M1_MASK }, // 396 |
| 33096 | { 0x3, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG3EI16_V_M2_M1_MASK }, // 397 |
| 33097 | { 0x3, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG3EI16_V_MF4_M1_MASK }, // 398 |
| 33098 | { 0x3, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG3EI16_V_MF2_M1_MASK }, // 399 |
| 33099 | { 0x3, 0x1, 0x0, 0x4, 0x1, 0x0, PseudoVSUXSEG3EI16_V_M1_M2_MASK }, // 400 |
| 33100 | { 0x3, 0x1, 0x0, 0x4, 0x1, 0x1, PseudoVSUXSEG3EI16_V_M2_M2_MASK }, // 401 |
| 33101 | { 0x3, 0x1, 0x0, 0x4, 0x1, 0x2, PseudoVSUXSEG3EI16_V_M4_M2_MASK }, // 402 |
| 33102 | { 0x3, 0x1, 0x0, 0x4, 0x1, 0x7, PseudoVSUXSEG3EI16_V_MF2_M2_MASK }, // 403 |
| 33103 | { 0x3, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG3EI16_V_MF4_MF8_MASK }, // 404 |
| 33104 | { 0x3, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG3EI16_V_MF4_MF4_MASK }, // 405 |
| 33105 | { 0x3, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG3EI16_V_MF2_MF4_MASK }, // 406 |
| 33106 | { 0x3, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG3EI16_V_M1_MF2_MASK }, // 407 |
| 33107 | { 0x3, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG3EI16_V_MF4_MF2_MASK }, // 408 |
| 33108 | { 0x3, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG3EI16_V_MF2_MF2_MASK }, // 409 |
| 33109 | { 0x3, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG3EI32_V_M1_M1_MASK }, // 410 |
| 33110 | { 0x3, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG3EI32_V_M2_M1_MASK }, // 411 |
| 33111 | { 0x3, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG3EI32_V_M4_M1_MASK }, // 412 |
| 33112 | { 0x3, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG3EI32_V_MF2_M1_MASK }, // 413 |
| 33113 | { 0x3, 0x1, 0x0, 0x5, 0x1, 0x0, PseudoVSUXSEG3EI32_V_M1_M2_MASK }, // 414 |
| 33114 | { 0x3, 0x1, 0x0, 0x5, 0x1, 0x1, PseudoVSUXSEG3EI32_V_M2_M2_MASK }, // 415 |
| 33115 | { 0x3, 0x1, 0x0, 0x5, 0x1, 0x2, PseudoVSUXSEG3EI32_V_M4_M2_MASK }, // 416 |
| 33116 | { 0x3, 0x1, 0x0, 0x5, 0x1, 0x3, PseudoVSUXSEG3EI32_V_M8_M2_MASK }, // 417 |
| 33117 | { 0x3, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG3EI32_V_MF2_MF8_MASK }, // 418 |
| 33118 | { 0x3, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG3EI32_V_M1_MF4_MASK }, // 419 |
| 33119 | { 0x3, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG3EI32_V_MF2_MF4_MASK }, // 420 |
| 33120 | { 0x3, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG3EI32_V_M1_MF2_MASK }, // 421 |
| 33121 | { 0x3, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG3EI32_V_M2_MF2_MASK }, // 422 |
| 33122 | { 0x3, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG3EI32_V_MF2_MF2_MASK }, // 423 |
| 33123 | { 0x3, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG3EI64_V_M1_M1_MASK }, // 424 |
| 33124 | { 0x3, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG3EI64_V_M2_M1_MASK }, // 425 |
| 33125 | { 0x3, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG3EI64_V_M4_M1_MASK }, // 426 |
| 33126 | { 0x3, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG3EI64_V_M8_M1_MASK }, // 427 |
| 33127 | { 0x3, 0x1, 0x0, 0x6, 0x1, 0x1, PseudoVSUXSEG3EI64_V_M2_M2_MASK }, // 428 |
| 33128 | { 0x3, 0x1, 0x0, 0x6, 0x1, 0x2, PseudoVSUXSEG3EI64_V_M4_M2_MASK }, // 429 |
| 33129 | { 0x3, 0x1, 0x0, 0x6, 0x1, 0x3, PseudoVSUXSEG3EI64_V_M8_M2_MASK }, // 430 |
| 33130 | { 0x3, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG3EI64_V_M1_MF8_MASK }, // 431 |
| 33131 | { 0x3, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG3EI64_V_M1_MF4_MASK }, // 432 |
| 33132 | { 0x3, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG3EI64_V_M2_MF4_MASK }, // 433 |
| 33133 | { 0x3, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG3EI64_V_M1_MF2_MASK }, // 434 |
| 33134 | { 0x3, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG3EI64_V_M2_MF2_MASK }, // 435 |
| 33135 | { 0x3, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG3EI64_V_M4_MF2_MASK }, // 436 |
| 33136 | { 0x3, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG3EI8_V_M1_M1_MASK }, // 437 |
| 33137 | { 0x3, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG3EI8_V_MF8_M1_MASK }, // 438 |
| 33138 | { 0x3, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG3EI8_V_MF4_M1_MASK }, // 439 |
| 33139 | { 0x3, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG3EI8_V_MF2_M1_MASK }, // 440 |
| 33140 | { 0x3, 0x1, 0x1, 0x3, 0x1, 0x0, PseudoVSOXSEG3EI8_V_M1_M2_MASK }, // 441 |
| 33141 | { 0x3, 0x1, 0x1, 0x3, 0x1, 0x1, PseudoVSOXSEG3EI8_V_M2_M2_MASK }, // 442 |
| 33142 | { 0x3, 0x1, 0x1, 0x3, 0x1, 0x6, PseudoVSOXSEG3EI8_V_MF4_M2_MASK }, // 443 |
| 33143 | { 0x3, 0x1, 0x1, 0x3, 0x1, 0x7, PseudoVSOXSEG3EI8_V_MF2_M2_MASK }, // 444 |
| 33144 | { 0x3, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG3EI8_V_MF8_MF8_MASK }, // 445 |
| 33145 | { 0x3, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG3EI8_V_MF8_MF4_MASK }, // 446 |
| 33146 | { 0x3, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG3EI8_V_MF4_MF4_MASK }, // 447 |
| 33147 | { 0x3, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG3EI8_V_MF8_MF2_MASK }, // 448 |
| 33148 | { 0x3, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG3EI8_V_MF4_MF2_MASK }, // 449 |
| 33149 | { 0x3, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG3EI8_V_MF2_MF2_MASK }, // 450 |
| 33150 | { 0x3, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG3EI16_V_M1_M1_MASK }, // 451 |
| 33151 | { 0x3, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG3EI16_V_M2_M1_MASK }, // 452 |
| 33152 | { 0x3, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG3EI16_V_MF4_M1_MASK }, // 453 |
| 33153 | { 0x3, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG3EI16_V_MF2_M1_MASK }, // 454 |
| 33154 | { 0x3, 0x1, 0x1, 0x4, 0x1, 0x0, PseudoVSOXSEG3EI16_V_M1_M2_MASK }, // 455 |
| 33155 | { 0x3, 0x1, 0x1, 0x4, 0x1, 0x1, PseudoVSOXSEG3EI16_V_M2_M2_MASK }, // 456 |
| 33156 | { 0x3, 0x1, 0x1, 0x4, 0x1, 0x2, PseudoVSOXSEG3EI16_V_M4_M2_MASK }, // 457 |
| 33157 | { 0x3, 0x1, 0x1, 0x4, 0x1, 0x7, PseudoVSOXSEG3EI16_V_MF2_M2_MASK }, // 458 |
| 33158 | { 0x3, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG3EI16_V_MF4_MF8_MASK }, // 459 |
| 33159 | { 0x3, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG3EI16_V_MF4_MF4_MASK }, // 460 |
| 33160 | { 0x3, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG3EI16_V_MF2_MF4_MASK }, // 461 |
| 33161 | { 0x3, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG3EI16_V_M1_MF2_MASK }, // 462 |
| 33162 | { 0x3, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG3EI16_V_MF4_MF2_MASK }, // 463 |
| 33163 | { 0x3, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG3EI16_V_MF2_MF2_MASK }, // 464 |
| 33164 | { 0x3, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG3EI32_V_M1_M1_MASK }, // 465 |
| 33165 | { 0x3, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG3EI32_V_M2_M1_MASK }, // 466 |
| 33166 | { 0x3, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG3EI32_V_M4_M1_MASK }, // 467 |
| 33167 | { 0x3, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG3EI32_V_MF2_M1_MASK }, // 468 |
| 33168 | { 0x3, 0x1, 0x1, 0x5, 0x1, 0x0, PseudoVSOXSEG3EI32_V_M1_M2_MASK }, // 469 |
| 33169 | { 0x3, 0x1, 0x1, 0x5, 0x1, 0x1, PseudoVSOXSEG3EI32_V_M2_M2_MASK }, // 470 |
| 33170 | { 0x3, 0x1, 0x1, 0x5, 0x1, 0x2, PseudoVSOXSEG3EI32_V_M4_M2_MASK }, // 471 |
| 33171 | { 0x3, 0x1, 0x1, 0x5, 0x1, 0x3, PseudoVSOXSEG3EI32_V_M8_M2_MASK }, // 472 |
| 33172 | { 0x3, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG3EI32_V_MF2_MF8_MASK }, // 473 |
| 33173 | { 0x3, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG3EI32_V_M1_MF4_MASK }, // 474 |
| 33174 | { 0x3, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG3EI32_V_MF2_MF4_MASK }, // 475 |
| 33175 | { 0x3, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG3EI32_V_M1_MF2_MASK }, // 476 |
| 33176 | { 0x3, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG3EI32_V_M2_MF2_MASK }, // 477 |
| 33177 | { 0x3, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG3EI32_V_MF2_MF2_MASK }, // 478 |
| 33178 | { 0x3, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG3EI64_V_M1_M1_MASK }, // 479 |
| 33179 | { 0x3, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG3EI64_V_M2_M1_MASK }, // 480 |
| 33180 | { 0x3, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG3EI64_V_M4_M1_MASK }, // 481 |
| 33181 | { 0x3, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG3EI64_V_M8_M1_MASK }, // 482 |
| 33182 | { 0x3, 0x1, 0x1, 0x6, 0x1, 0x1, PseudoVSOXSEG3EI64_V_M2_M2_MASK }, // 483 |
| 33183 | { 0x3, 0x1, 0x1, 0x6, 0x1, 0x2, PseudoVSOXSEG3EI64_V_M4_M2_MASK }, // 484 |
| 33184 | { 0x3, 0x1, 0x1, 0x6, 0x1, 0x3, PseudoVSOXSEG3EI64_V_M8_M2_MASK }, // 485 |
| 33185 | { 0x3, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG3EI64_V_M1_MF8_MASK }, // 486 |
| 33186 | { 0x3, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG3EI64_V_M1_MF4_MASK }, // 487 |
| 33187 | { 0x3, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG3EI64_V_M2_MF4_MASK }, // 488 |
| 33188 | { 0x3, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG3EI64_V_M1_MF2_MASK }, // 489 |
| 33189 | { 0x3, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG3EI64_V_M2_MF2_MASK }, // 490 |
| 33190 | { 0x3, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG3EI64_V_M4_MF2_MASK }, // 491 |
| 33191 | { 0x4, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG4EI8_V_M1_M1 }, // 492 |
| 33192 | { 0x4, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG4EI8_V_MF8_M1 }, // 493 |
| 33193 | { 0x4, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG4EI8_V_MF4_M1 }, // 494 |
| 33194 | { 0x4, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG4EI8_V_MF2_M1 }, // 495 |
| 33195 | { 0x4, 0x0, 0x0, 0x3, 0x1, 0x0, PseudoVSUXSEG4EI8_V_M1_M2 }, // 496 |
| 33196 | { 0x4, 0x0, 0x0, 0x3, 0x1, 0x1, PseudoVSUXSEG4EI8_V_M2_M2 }, // 497 |
| 33197 | { 0x4, 0x0, 0x0, 0x3, 0x1, 0x6, PseudoVSUXSEG4EI8_V_MF4_M2 }, // 498 |
| 33198 | { 0x4, 0x0, 0x0, 0x3, 0x1, 0x7, PseudoVSUXSEG4EI8_V_MF2_M2 }, // 499 |
| 33199 | { 0x4, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG4EI8_V_MF8_MF8 }, // 500 |
| 33200 | { 0x4, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG4EI8_V_MF8_MF4 }, // 501 |
| 33201 | { 0x4, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG4EI8_V_MF4_MF4 }, // 502 |
| 33202 | { 0x4, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG4EI8_V_MF8_MF2 }, // 503 |
| 33203 | { 0x4, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG4EI8_V_MF4_MF2 }, // 504 |
| 33204 | { 0x4, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG4EI8_V_MF2_MF2 }, // 505 |
| 33205 | { 0x4, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG4EI16_V_M1_M1 }, // 506 |
| 33206 | { 0x4, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG4EI16_V_M2_M1 }, // 507 |
| 33207 | { 0x4, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG4EI16_V_MF4_M1 }, // 508 |
| 33208 | { 0x4, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG4EI16_V_MF2_M1 }, // 509 |
| 33209 | { 0x4, 0x0, 0x0, 0x4, 0x1, 0x0, PseudoVSUXSEG4EI16_V_M1_M2 }, // 510 |
| 33210 | { 0x4, 0x0, 0x0, 0x4, 0x1, 0x1, PseudoVSUXSEG4EI16_V_M2_M2 }, // 511 |
| 33211 | { 0x4, 0x0, 0x0, 0x4, 0x1, 0x2, PseudoVSUXSEG4EI16_V_M4_M2 }, // 512 |
| 33212 | { 0x4, 0x0, 0x0, 0x4, 0x1, 0x7, PseudoVSUXSEG4EI16_V_MF2_M2 }, // 513 |
| 33213 | { 0x4, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG4EI16_V_MF4_MF8 }, // 514 |
| 33214 | { 0x4, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG4EI16_V_MF4_MF4 }, // 515 |
| 33215 | { 0x4, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG4EI16_V_MF2_MF4 }, // 516 |
| 33216 | { 0x4, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG4EI16_V_M1_MF2 }, // 517 |
| 33217 | { 0x4, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG4EI16_V_MF4_MF2 }, // 518 |
| 33218 | { 0x4, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG4EI16_V_MF2_MF2 }, // 519 |
| 33219 | { 0x4, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG4EI32_V_M1_M1 }, // 520 |
| 33220 | { 0x4, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG4EI32_V_M2_M1 }, // 521 |
| 33221 | { 0x4, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG4EI32_V_M4_M1 }, // 522 |
| 33222 | { 0x4, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG4EI32_V_MF2_M1 }, // 523 |
| 33223 | { 0x4, 0x0, 0x0, 0x5, 0x1, 0x0, PseudoVSUXSEG4EI32_V_M1_M2 }, // 524 |
| 33224 | { 0x4, 0x0, 0x0, 0x5, 0x1, 0x1, PseudoVSUXSEG4EI32_V_M2_M2 }, // 525 |
| 33225 | { 0x4, 0x0, 0x0, 0x5, 0x1, 0x2, PseudoVSUXSEG4EI32_V_M4_M2 }, // 526 |
| 33226 | { 0x4, 0x0, 0x0, 0x5, 0x1, 0x3, PseudoVSUXSEG4EI32_V_M8_M2 }, // 527 |
| 33227 | { 0x4, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG4EI32_V_MF2_MF8 }, // 528 |
| 33228 | { 0x4, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG4EI32_V_M1_MF4 }, // 529 |
| 33229 | { 0x4, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG4EI32_V_MF2_MF4 }, // 530 |
| 33230 | { 0x4, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG4EI32_V_M1_MF2 }, // 531 |
| 33231 | { 0x4, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG4EI32_V_M2_MF2 }, // 532 |
| 33232 | { 0x4, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG4EI32_V_MF2_MF2 }, // 533 |
| 33233 | { 0x4, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG4EI64_V_M1_M1 }, // 534 |
| 33234 | { 0x4, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG4EI64_V_M2_M1 }, // 535 |
| 33235 | { 0x4, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG4EI64_V_M4_M1 }, // 536 |
| 33236 | { 0x4, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG4EI64_V_M8_M1 }, // 537 |
| 33237 | { 0x4, 0x0, 0x0, 0x6, 0x1, 0x1, PseudoVSUXSEG4EI64_V_M2_M2 }, // 538 |
| 33238 | { 0x4, 0x0, 0x0, 0x6, 0x1, 0x2, PseudoVSUXSEG4EI64_V_M4_M2 }, // 539 |
| 33239 | { 0x4, 0x0, 0x0, 0x6, 0x1, 0x3, PseudoVSUXSEG4EI64_V_M8_M2 }, // 540 |
| 33240 | { 0x4, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG4EI64_V_M1_MF8 }, // 541 |
| 33241 | { 0x4, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG4EI64_V_M1_MF4 }, // 542 |
| 33242 | { 0x4, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG4EI64_V_M2_MF4 }, // 543 |
| 33243 | { 0x4, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG4EI64_V_M1_MF2 }, // 544 |
| 33244 | { 0x4, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG4EI64_V_M2_MF2 }, // 545 |
| 33245 | { 0x4, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG4EI64_V_M4_MF2 }, // 546 |
| 33246 | { 0x4, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG4EI8_V_M1_M1 }, // 547 |
| 33247 | { 0x4, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG4EI8_V_MF8_M1 }, // 548 |
| 33248 | { 0x4, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG4EI8_V_MF4_M1 }, // 549 |
| 33249 | { 0x4, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG4EI8_V_MF2_M1 }, // 550 |
| 33250 | { 0x4, 0x0, 0x1, 0x3, 0x1, 0x0, PseudoVSOXSEG4EI8_V_M1_M2 }, // 551 |
| 33251 | { 0x4, 0x0, 0x1, 0x3, 0x1, 0x1, PseudoVSOXSEG4EI8_V_M2_M2 }, // 552 |
| 33252 | { 0x4, 0x0, 0x1, 0x3, 0x1, 0x6, PseudoVSOXSEG4EI8_V_MF4_M2 }, // 553 |
| 33253 | { 0x4, 0x0, 0x1, 0x3, 0x1, 0x7, PseudoVSOXSEG4EI8_V_MF2_M2 }, // 554 |
| 33254 | { 0x4, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG4EI8_V_MF8_MF8 }, // 555 |
| 33255 | { 0x4, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG4EI8_V_MF8_MF4 }, // 556 |
| 33256 | { 0x4, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG4EI8_V_MF4_MF4 }, // 557 |
| 33257 | { 0x4, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG4EI8_V_MF8_MF2 }, // 558 |
| 33258 | { 0x4, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG4EI8_V_MF4_MF2 }, // 559 |
| 33259 | { 0x4, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG4EI8_V_MF2_MF2 }, // 560 |
| 33260 | { 0x4, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG4EI16_V_M1_M1 }, // 561 |
| 33261 | { 0x4, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG4EI16_V_M2_M1 }, // 562 |
| 33262 | { 0x4, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG4EI16_V_MF4_M1 }, // 563 |
| 33263 | { 0x4, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG4EI16_V_MF2_M1 }, // 564 |
| 33264 | { 0x4, 0x0, 0x1, 0x4, 0x1, 0x0, PseudoVSOXSEG4EI16_V_M1_M2 }, // 565 |
| 33265 | { 0x4, 0x0, 0x1, 0x4, 0x1, 0x1, PseudoVSOXSEG4EI16_V_M2_M2 }, // 566 |
| 33266 | { 0x4, 0x0, 0x1, 0x4, 0x1, 0x2, PseudoVSOXSEG4EI16_V_M4_M2 }, // 567 |
| 33267 | { 0x4, 0x0, 0x1, 0x4, 0x1, 0x7, PseudoVSOXSEG4EI16_V_MF2_M2 }, // 568 |
| 33268 | { 0x4, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG4EI16_V_MF4_MF8 }, // 569 |
| 33269 | { 0x4, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG4EI16_V_MF4_MF4 }, // 570 |
| 33270 | { 0x4, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG4EI16_V_MF2_MF4 }, // 571 |
| 33271 | { 0x4, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG4EI16_V_M1_MF2 }, // 572 |
| 33272 | { 0x4, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG4EI16_V_MF4_MF2 }, // 573 |
| 33273 | { 0x4, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG4EI16_V_MF2_MF2 }, // 574 |
| 33274 | { 0x4, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG4EI32_V_M1_M1 }, // 575 |
| 33275 | { 0x4, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG4EI32_V_M2_M1 }, // 576 |
| 33276 | { 0x4, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG4EI32_V_M4_M1 }, // 577 |
| 33277 | { 0x4, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG4EI32_V_MF2_M1 }, // 578 |
| 33278 | { 0x4, 0x0, 0x1, 0x5, 0x1, 0x0, PseudoVSOXSEG4EI32_V_M1_M2 }, // 579 |
| 33279 | { 0x4, 0x0, 0x1, 0x5, 0x1, 0x1, PseudoVSOXSEG4EI32_V_M2_M2 }, // 580 |
| 33280 | { 0x4, 0x0, 0x1, 0x5, 0x1, 0x2, PseudoVSOXSEG4EI32_V_M4_M2 }, // 581 |
| 33281 | { 0x4, 0x0, 0x1, 0x5, 0x1, 0x3, PseudoVSOXSEG4EI32_V_M8_M2 }, // 582 |
| 33282 | { 0x4, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG4EI32_V_MF2_MF8 }, // 583 |
| 33283 | { 0x4, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG4EI32_V_M1_MF4 }, // 584 |
| 33284 | { 0x4, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG4EI32_V_MF2_MF4 }, // 585 |
| 33285 | { 0x4, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG4EI32_V_M1_MF2 }, // 586 |
| 33286 | { 0x4, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG4EI32_V_M2_MF2 }, // 587 |
| 33287 | { 0x4, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG4EI32_V_MF2_MF2 }, // 588 |
| 33288 | { 0x4, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG4EI64_V_M1_M1 }, // 589 |
| 33289 | { 0x4, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG4EI64_V_M2_M1 }, // 590 |
| 33290 | { 0x4, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG4EI64_V_M4_M1 }, // 591 |
| 33291 | { 0x4, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG4EI64_V_M8_M1 }, // 592 |
| 33292 | { 0x4, 0x0, 0x1, 0x6, 0x1, 0x1, PseudoVSOXSEG4EI64_V_M2_M2 }, // 593 |
| 33293 | { 0x4, 0x0, 0x1, 0x6, 0x1, 0x2, PseudoVSOXSEG4EI64_V_M4_M2 }, // 594 |
| 33294 | { 0x4, 0x0, 0x1, 0x6, 0x1, 0x3, PseudoVSOXSEG4EI64_V_M8_M2 }, // 595 |
| 33295 | { 0x4, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG4EI64_V_M1_MF8 }, // 596 |
| 33296 | { 0x4, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG4EI64_V_M1_MF4 }, // 597 |
| 33297 | { 0x4, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG4EI64_V_M2_MF4 }, // 598 |
| 33298 | { 0x4, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG4EI64_V_M1_MF2 }, // 599 |
| 33299 | { 0x4, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG4EI64_V_M2_MF2 }, // 600 |
| 33300 | { 0x4, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG4EI64_V_M4_MF2 }, // 601 |
| 33301 | { 0x4, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG4EI8_V_M1_M1_MASK }, // 602 |
| 33302 | { 0x4, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG4EI8_V_MF8_M1_MASK }, // 603 |
| 33303 | { 0x4, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG4EI8_V_MF4_M1_MASK }, // 604 |
| 33304 | { 0x4, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG4EI8_V_MF2_M1_MASK }, // 605 |
| 33305 | { 0x4, 0x1, 0x0, 0x3, 0x1, 0x0, PseudoVSUXSEG4EI8_V_M1_M2_MASK }, // 606 |
| 33306 | { 0x4, 0x1, 0x0, 0x3, 0x1, 0x1, PseudoVSUXSEG4EI8_V_M2_M2_MASK }, // 607 |
| 33307 | { 0x4, 0x1, 0x0, 0x3, 0x1, 0x6, PseudoVSUXSEG4EI8_V_MF4_M2_MASK }, // 608 |
| 33308 | { 0x4, 0x1, 0x0, 0x3, 0x1, 0x7, PseudoVSUXSEG4EI8_V_MF2_M2_MASK }, // 609 |
| 33309 | { 0x4, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG4EI8_V_MF8_MF8_MASK }, // 610 |
| 33310 | { 0x4, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG4EI8_V_MF8_MF4_MASK }, // 611 |
| 33311 | { 0x4, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG4EI8_V_MF4_MF4_MASK }, // 612 |
| 33312 | { 0x4, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG4EI8_V_MF8_MF2_MASK }, // 613 |
| 33313 | { 0x4, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG4EI8_V_MF4_MF2_MASK }, // 614 |
| 33314 | { 0x4, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG4EI8_V_MF2_MF2_MASK }, // 615 |
| 33315 | { 0x4, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG4EI16_V_M1_M1_MASK }, // 616 |
| 33316 | { 0x4, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG4EI16_V_M2_M1_MASK }, // 617 |
| 33317 | { 0x4, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG4EI16_V_MF4_M1_MASK }, // 618 |
| 33318 | { 0x4, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG4EI16_V_MF2_M1_MASK }, // 619 |
| 33319 | { 0x4, 0x1, 0x0, 0x4, 0x1, 0x0, PseudoVSUXSEG4EI16_V_M1_M2_MASK }, // 620 |
| 33320 | { 0x4, 0x1, 0x0, 0x4, 0x1, 0x1, PseudoVSUXSEG4EI16_V_M2_M2_MASK }, // 621 |
| 33321 | { 0x4, 0x1, 0x0, 0x4, 0x1, 0x2, PseudoVSUXSEG4EI16_V_M4_M2_MASK }, // 622 |
| 33322 | { 0x4, 0x1, 0x0, 0x4, 0x1, 0x7, PseudoVSUXSEG4EI16_V_MF2_M2_MASK }, // 623 |
| 33323 | { 0x4, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG4EI16_V_MF4_MF8_MASK }, // 624 |
| 33324 | { 0x4, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG4EI16_V_MF4_MF4_MASK }, // 625 |
| 33325 | { 0x4, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG4EI16_V_MF2_MF4_MASK }, // 626 |
| 33326 | { 0x4, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG4EI16_V_M1_MF2_MASK }, // 627 |
| 33327 | { 0x4, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG4EI16_V_MF4_MF2_MASK }, // 628 |
| 33328 | { 0x4, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG4EI16_V_MF2_MF2_MASK }, // 629 |
| 33329 | { 0x4, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG4EI32_V_M1_M1_MASK }, // 630 |
| 33330 | { 0x4, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG4EI32_V_M2_M1_MASK }, // 631 |
| 33331 | { 0x4, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG4EI32_V_M4_M1_MASK }, // 632 |
| 33332 | { 0x4, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG4EI32_V_MF2_M1_MASK }, // 633 |
| 33333 | { 0x4, 0x1, 0x0, 0x5, 0x1, 0x0, PseudoVSUXSEG4EI32_V_M1_M2_MASK }, // 634 |
| 33334 | { 0x4, 0x1, 0x0, 0x5, 0x1, 0x1, PseudoVSUXSEG4EI32_V_M2_M2_MASK }, // 635 |
| 33335 | { 0x4, 0x1, 0x0, 0x5, 0x1, 0x2, PseudoVSUXSEG4EI32_V_M4_M2_MASK }, // 636 |
| 33336 | { 0x4, 0x1, 0x0, 0x5, 0x1, 0x3, PseudoVSUXSEG4EI32_V_M8_M2_MASK }, // 637 |
| 33337 | { 0x4, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG4EI32_V_MF2_MF8_MASK }, // 638 |
| 33338 | { 0x4, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG4EI32_V_M1_MF4_MASK }, // 639 |
| 33339 | { 0x4, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG4EI32_V_MF2_MF4_MASK }, // 640 |
| 33340 | { 0x4, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG4EI32_V_M1_MF2_MASK }, // 641 |
| 33341 | { 0x4, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG4EI32_V_M2_MF2_MASK }, // 642 |
| 33342 | { 0x4, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG4EI32_V_MF2_MF2_MASK }, // 643 |
| 33343 | { 0x4, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG4EI64_V_M1_M1_MASK }, // 644 |
| 33344 | { 0x4, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG4EI64_V_M2_M1_MASK }, // 645 |
| 33345 | { 0x4, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG4EI64_V_M4_M1_MASK }, // 646 |
| 33346 | { 0x4, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG4EI64_V_M8_M1_MASK }, // 647 |
| 33347 | { 0x4, 0x1, 0x0, 0x6, 0x1, 0x1, PseudoVSUXSEG4EI64_V_M2_M2_MASK }, // 648 |
| 33348 | { 0x4, 0x1, 0x0, 0x6, 0x1, 0x2, PseudoVSUXSEG4EI64_V_M4_M2_MASK }, // 649 |
| 33349 | { 0x4, 0x1, 0x0, 0x6, 0x1, 0x3, PseudoVSUXSEG4EI64_V_M8_M2_MASK }, // 650 |
| 33350 | { 0x4, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG4EI64_V_M1_MF8_MASK }, // 651 |
| 33351 | { 0x4, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG4EI64_V_M1_MF4_MASK }, // 652 |
| 33352 | { 0x4, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG4EI64_V_M2_MF4_MASK }, // 653 |
| 33353 | { 0x4, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG4EI64_V_M1_MF2_MASK }, // 654 |
| 33354 | { 0x4, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG4EI64_V_M2_MF2_MASK }, // 655 |
| 33355 | { 0x4, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG4EI64_V_M4_MF2_MASK }, // 656 |
| 33356 | { 0x4, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG4EI8_V_M1_M1_MASK }, // 657 |
| 33357 | { 0x4, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG4EI8_V_MF8_M1_MASK }, // 658 |
| 33358 | { 0x4, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG4EI8_V_MF4_M1_MASK }, // 659 |
| 33359 | { 0x4, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG4EI8_V_MF2_M1_MASK }, // 660 |
| 33360 | { 0x4, 0x1, 0x1, 0x3, 0x1, 0x0, PseudoVSOXSEG4EI8_V_M1_M2_MASK }, // 661 |
| 33361 | { 0x4, 0x1, 0x1, 0x3, 0x1, 0x1, PseudoVSOXSEG4EI8_V_M2_M2_MASK }, // 662 |
| 33362 | { 0x4, 0x1, 0x1, 0x3, 0x1, 0x6, PseudoVSOXSEG4EI8_V_MF4_M2_MASK }, // 663 |
| 33363 | { 0x4, 0x1, 0x1, 0x3, 0x1, 0x7, PseudoVSOXSEG4EI8_V_MF2_M2_MASK }, // 664 |
| 33364 | { 0x4, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG4EI8_V_MF8_MF8_MASK }, // 665 |
| 33365 | { 0x4, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG4EI8_V_MF8_MF4_MASK }, // 666 |
| 33366 | { 0x4, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG4EI8_V_MF4_MF4_MASK }, // 667 |
| 33367 | { 0x4, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG4EI8_V_MF8_MF2_MASK }, // 668 |
| 33368 | { 0x4, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG4EI8_V_MF4_MF2_MASK }, // 669 |
| 33369 | { 0x4, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG4EI8_V_MF2_MF2_MASK }, // 670 |
| 33370 | { 0x4, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG4EI16_V_M1_M1_MASK }, // 671 |
| 33371 | { 0x4, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG4EI16_V_M2_M1_MASK }, // 672 |
| 33372 | { 0x4, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG4EI16_V_MF4_M1_MASK }, // 673 |
| 33373 | { 0x4, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG4EI16_V_MF2_M1_MASK }, // 674 |
| 33374 | { 0x4, 0x1, 0x1, 0x4, 0x1, 0x0, PseudoVSOXSEG4EI16_V_M1_M2_MASK }, // 675 |
| 33375 | { 0x4, 0x1, 0x1, 0x4, 0x1, 0x1, PseudoVSOXSEG4EI16_V_M2_M2_MASK }, // 676 |
| 33376 | { 0x4, 0x1, 0x1, 0x4, 0x1, 0x2, PseudoVSOXSEG4EI16_V_M4_M2_MASK }, // 677 |
| 33377 | { 0x4, 0x1, 0x1, 0x4, 0x1, 0x7, PseudoVSOXSEG4EI16_V_MF2_M2_MASK }, // 678 |
| 33378 | { 0x4, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG4EI16_V_MF4_MF8_MASK }, // 679 |
| 33379 | { 0x4, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG4EI16_V_MF4_MF4_MASK }, // 680 |
| 33380 | { 0x4, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG4EI16_V_MF2_MF4_MASK }, // 681 |
| 33381 | { 0x4, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG4EI16_V_M1_MF2_MASK }, // 682 |
| 33382 | { 0x4, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG4EI16_V_MF4_MF2_MASK }, // 683 |
| 33383 | { 0x4, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG4EI16_V_MF2_MF2_MASK }, // 684 |
| 33384 | { 0x4, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG4EI32_V_M1_M1_MASK }, // 685 |
| 33385 | { 0x4, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG4EI32_V_M2_M1_MASK }, // 686 |
| 33386 | { 0x4, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG4EI32_V_M4_M1_MASK }, // 687 |
| 33387 | { 0x4, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG4EI32_V_MF2_M1_MASK }, // 688 |
| 33388 | { 0x4, 0x1, 0x1, 0x5, 0x1, 0x0, PseudoVSOXSEG4EI32_V_M1_M2_MASK }, // 689 |
| 33389 | { 0x4, 0x1, 0x1, 0x5, 0x1, 0x1, PseudoVSOXSEG4EI32_V_M2_M2_MASK }, // 690 |
| 33390 | { 0x4, 0x1, 0x1, 0x5, 0x1, 0x2, PseudoVSOXSEG4EI32_V_M4_M2_MASK }, // 691 |
| 33391 | { 0x4, 0x1, 0x1, 0x5, 0x1, 0x3, PseudoVSOXSEG4EI32_V_M8_M2_MASK }, // 692 |
| 33392 | { 0x4, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG4EI32_V_MF2_MF8_MASK }, // 693 |
| 33393 | { 0x4, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG4EI32_V_M1_MF4_MASK }, // 694 |
| 33394 | { 0x4, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG4EI32_V_MF2_MF4_MASK }, // 695 |
| 33395 | { 0x4, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG4EI32_V_M1_MF2_MASK }, // 696 |
| 33396 | { 0x4, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG4EI32_V_M2_MF2_MASK }, // 697 |
| 33397 | { 0x4, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG4EI32_V_MF2_MF2_MASK }, // 698 |
| 33398 | { 0x4, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG4EI64_V_M1_M1_MASK }, // 699 |
| 33399 | { 0x4, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG4EI64_V_M2_M1_MASK }, // 700 |
| 33400 | { 0x4, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG4EI64_V_M4_M1_MASK }, // 701 |
| 33401 | { 0x4, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG4EI64_V_M8_M1_MASK }, // 702 |
| 33402 | { 0x4, 0x1, 0x1, 0x6, 0x1, 0x1, PseudoVSOXSEG4EI64_V_M2_M2_MASK }, // 703 |
| 33403 | { 0x4, 0x1, 0x1, 0x6, 0x1, 0x2, PseudoVSOXSEG4EI64_V_M4_M2_MASK }, // 704 |
| 33404 | { 0x4, 0x1, 0x1, 0x6, 0x1, 0x3, PseudoVSOXSEG4EI64_V_M8_M2_MASK }, // 705 |
| 33405 | { 0x4, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG4EI64_V_M1_MF8_MASK }, // 706 |
| 33406 | { 0x4, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG4EI64_V_M1_MF4_MASK }, // 707 |
| 33407 | { 0x4, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG4EI64_V_M2_MF4_MASK }, // 708 |
| 33408 | { 0x4, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG4EI64_V_M1_MF2_MASK }, // 709 |
| 33409 | { 0x4, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG4EI64_V_M2_MF2_MASK }, // 710 |
| 33410 | { 0x4, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG4EI64_V_M4_MF2_MASK }, // 711 |
| 33411 | { 0x5, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG5EI8_V_M1_M1 }, // 712 |
| 33412 | { 0x5, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG5EI8_V_MF8_M1 }, // 713 |
| 33413 | { 0x5, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG5EI8_V_MF4_M1 }, // 714 |
| 33414 | { 0x5, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG5EI8_V_MF2_M1 }, // 715 |
| 33415 | { 0x5, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG5EI8_V_MF8_MF8 }, // 716 |
| 33416 | { 0x5, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG5EI8_V_MF8_MF4 }, // 717 |
| 33417 | { 0x5, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG5EI8_V_MF4_MF4 }, // 718 |
| 33418 | { 0x5, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG5EI8_V_MF8_MF2 }, // 719 |
| 33419 | { 0x5, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG5EI8_V_MF4_MF2 }, // 720 |
| 33420 | { 0x5, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG5EI8_V_MF2_MF2 }, // 721 |
| 33421 | { 0x5, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG5EI16_V_M1_M1 }, // 722 |
| 33422 | { 0x5, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG5EI16_V_M2_M1 }, // 723 |
| 33423 | { 0x5, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG5EI16_V_MF4_M1 }, // 724 |
| 33424 | { 0x5, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG5EI16_V_MF2_M1 }, // 725 |
| 33425 | { 0x5, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG5EI16_V_MF4_MF8 }, // 726 |
| 33426 | { 0x5, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG5EI16_V_MF4_MF4 }, // 727 |
| 33427 | { 0x5, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG5EI16_V_MF2_MF4 }, // 728 |
| 33428 | { 0x5, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG5EI16_V_M1_MF2 }, // 729 |
| 33429 | { 0x5, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG5EI16_V_MF4_MF2 }, // 730 |
| 33430 | { 0x5, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG5EI16_V_MF2_MF2 }, // 731 |
| 33431 | { 0x5, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG5EI32_V_M1_M1 }, // 732 |
| 33432 | { 0x5, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG5EI32_V_M2_M1 }, // 733 |
| 33433 | { 0x5, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG5EI32_V_M4_M1 }, // 734 |
| 33434 | { 0x5, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG5EI32_V_MF2_M1 }, // 735 |
| 33435 | { 0x5, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG5EI32_V_MF2_MF8 }, // 736 |
| 33436 | { 0x5, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG5EI32_V_M1_MF4 }, // 737 |
| 33437 | { 0x5, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG5EI32_V_MF2_MF4 }, // 738 |
| 33438 | { 0x5, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG5EI32_V_M1_MF2 }, // 739 |
| 33439 | { 0x5, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG5EI32_V_M2_MF2 }, // 740 |
| 33440 | { 0x5, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG5EI32_V_MF2_MF2 }, // 741 |
| 33441 | { 0x5, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG5EI64_V_M1_M1 }, // 742 |
| 33442 | { 0x5, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG5EI64_V_M2_M1 }, // 743 |
| 33443 | { 0x5, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG5EI64_V_M4_M1 }, // 744 |
| 33444 | { 0x5, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG5EI64_V_M8_M1 }, // 745 |
| 33445 | { 0x5, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG5EI64_V_M1_MF8 }, // 746 |
| 33446 | { 0x5, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG5EI64_V_M1_MF4 }, // 747 |
| 33447 | { 0x5, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG5EI64_V_M2_MF4 }, // 748 |
| 33448 | { 0x5, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG5EI64_V_M1_MF2 }, // 749 |
| 33449 | { 0x5, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG5EI64_V_M2_MF2 }, // 750 |
| 33450 | { 0x5, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG5EI64_V_M4_MF2 }, // 751 |
| 33451 | { 0x5, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG5EI8_V_M1_M1 }, // 752 |
| 33452 | { 0x5, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG5EI8_V_MF8_M1 }, // 753 |
| 33453 | { 0x5, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG5EI8_V_MF4_M1 }, // 754 |
| 33454 | { 0x5, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG5EI8_V_MF2_M1 }, // 755 |
| 33455 | { 0x5, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG5EI8_V_MF8_MF8 }, // 756 |
| 33456 | { 0x5, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG5EI8_V_MF8_MF4 }, // 757 |
| 33457 | { 0x5, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG5EI8_V_MF4_MF4 }, // 758 |
| 33458 | { 0x5, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG5EI8_V_MF8_MF2 }, // 759 |
| 33459 | { 0x5, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG5EI8_V_MF4_MF2 }, // 760 |
| 33460 | { 0x5, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG5EI8_V_MF2_MF2 }, // 761 |
| 33461 | { 0x5, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG5EI16_V_M1_M1 }, // 762 |
| 33462 | { 0x5, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG5EI16_V_M2_M1 }, // 763 |
| 33463 | { 0x5, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG5EI16_V_MF4_M1 }, // 764 |
| 33464 | { 0x5, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG5EI16_V_MF2_M1 }, // 765 |
| 33465 | { 0x5, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG5EI16_V_MF4_MF8 }, // 766 |
| 33466 | { 0x5, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG5EI16_V_MF4_MF4 }, // 767 |
| 33467 | { 0x5, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG5EI16_V_MF2_MF4 }, // 768 |
| 33468 | { 0x5, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG5EI16_V_M1_MF2 }, // 769 |
| 33469 | { 0x5, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG5EI16_V_MF4_MF2 }, // 770 |
| 33470 | { 0x5, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG5EI16_V_MF2_MF2 }, // 771 |
| 33471 | { 0x5, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG5EI32_V_M1_M1 }, // 772 |
| 33472 | { 0x5, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG5EI32_V_M2_M1 }, // 773 |
| 33473 | { 0x5, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG5EI32_V_M4_M1 }, // 774 |
| 33474 | { 0x5, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG5EI32_V_MF2_M1 }, // 775 |
| 33475 | { 0x5, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG5EI32_V_MF2_MF8 }, // 776 |
| 33476 | { 0x5, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG5EI32_V_M1_MF4 }, // 777 |
| 33477 | { 0x5, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG5EI32_V_MF2_MF4 }, // 778 |
| 33478 | { 0x5, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG5EI32_V_M1_MF2 }, // 779 |
| 33479 | { 0x5, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG5EI32_V_M2_MF2 }, // 780 |
| 33480 | { 0x5, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG5EI32_V_MF2_MF2 }, // 781 |
| 33481 | { 0x5, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG5EI64_V_M1_M1 }, // 782 |
| 33482 | { 0x5, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG5EI64_V_M2_M1 }, // 783 |
| 33483 | { 0x5, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG5EI64_V_M4_M1 }, // 784 |
| 33484 | { 0x5, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG5EI64_V_M8_M1 }, // 785 |
| 33485 | { 0x5, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG5EI64_V_M1_MF8 }, // 786 |
| 33486 | { 0x5, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG5EI64_V_M1_MF4 }, // 787 |
| 33487 | { 0x5, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG5EI64_V_M2_MF4 }, // 788 |
| 33488 | { 0x5, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG5EI64_V_M1_MF2 }, // 789 |
| 33489 | { 0x5, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG5EI64_V_M2_MF2 }, // 790 |
| 33490 | { 0x5, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG5EI64_V_M4_MF2 }, // 791 |
| 33491 | { 0x5, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG5EI8_V_M1_M1_MASK }, // 792 |
| 33492 | { 0x5, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG5EI8_V_MF8_M1_MASK }, // 793 |
| 33493 | { 0x5, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG5EI8_V_MF4_M1_MASK }, // 794 |
| 33494 | { 0x5, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG5EI8_V_MF2_M1_MASK }, // 795 |
| 33495 | { 0x5, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG5EI8_V_MF8_MF8_MASK }, // 796 |
| 33496 | { 0x5, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG5EI8_V_MF8_MF4_MASK }, // 797 |
| 33497 | { 0x5, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG5EI8_V_MF4_MF4_MASK }, // 798 |
| 33498 | { 0x5, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG5EI8_V_MF8_MF2_MASK }, // 799 |
| 33499 | { 0x5, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG5EI8_V_MF4_MF2_MASK }, // 800 |
| 33500 | { 0x5, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG5EI8_V_MF2_MF2_MASK }, // 801 |
| 33501 | { 0x5, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG5EI16_V_M1_M1_MASK }, // 802 |
| 33502 | { 0x5, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG5EI16_V_M2_M1_MASK }, // 803 |
| 33503 | { 0x5, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG5EI16_V_MF4_M1_MASK }, // 804 |
| 33504 | { 0x5, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG5EI16_V_MF2_M1_MASK }, // 805 |
| 33505 | { 0x5, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG5EI16_V_MF4_MF8_MASK }, // 806 |
| 33506 | { 0x5, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG5EI16_V_MF4_MF4_MASK }, // 807 |
| 33507 | { 0x5, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG5EI16_V_MF2_MF4_MASK }, // 808 |
| 33508 | { 0x5, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG5EI16_V_M1_MF2_MASK }, // 809 |
| 33509 | { 0x5, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG5EI16_V_MF4_MF2_MASK }, // 810 |
| 33510 | { 0x5, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG5EI16_V_MF2_MF2_MASK }, // 811 |
| 33511 | { 0x5, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG5EI32_V_M1_M1_MASK }, // 812 |
| 33512 | { 0x5, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG5EI32_V_M2_M1_MASK }, // 813 |
| 33513 | { 0x5, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG5EI32_V_M4_M1_MASK }, // 814 |
| 33514 | { 0x5, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG5EI32_V_MF2_M1_MASK }, // 815 |
| 33515 | { 0x5, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG5EI32_V_MF2_MF8_MASK }, // 816 |
| 33516 | { 0x5, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG5EI32_V_M1_MF4_MASK }, // 817 |
| 33517 | { 0x5, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG5EI32_V_MF2_MF4_MASK }, // 818 |
| 33518 | { 0x5, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG5EI32_V_M1_MF2_MASK }, // 819 |
| 33519 | { 0x5, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG5EI32_V_M2_MF2_MASK }, // 820 |
| 33520 | { 0x5, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG5EI32_V_MF2_MF2_MASK }, // 821 |
| 33521 | { 0x5, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG5EI64_V_M1_M1_MASK }, // 822 |
| 33522 | { 0x5, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG5EI64_V_M2_M1_MASK }, // 823 |
| 33523 | { 0x5, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG5EI64_V_M4_M1_MASK }, // 824 |
| 33524 | { 0x5, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG5EI64_V_M8_M1_MASK }, // 825 |
| 33525 | { 0x5, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG5EI64_V_M1_MF8_MASK }, // 826 |
| 33526 | { 0x5, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG5EI64_V_M1_MF4_MASK }, // 827 |
| 33527 | { 0x5, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG5EI64_V_M2_MF4_MASK }, // 828 |
| 33528 | { 0x5, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG5EI64_V_M1_MF2_MASK }, // 829 |
| 33529 | { 0x5, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG5EI64_V_M2_MF2_MASK }, // 830 |
| 33530 | { 0x5, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG5EI64_V_M4_MF2_MASK }, // 831 |
| 33531 | { 0x5, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG5EI8_V_M1_M1_MASK }, // 832 |
| 33532 | { 0x5, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG5EI8_V_MF8_M1_MASK }, // 833 |
| 33533 | { 0x5, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG5EI8_V_MF4_M1_MASK }, // 834 |
| 33534 | { 0x5, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG5EI8_V_MF2_M1_MASK }, // 835 |
| 33535 | { 0x5, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG5EI8_V_MF8_MF8_MASK }, // 836 |
| 33536 | { 0x5, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG5EI8_V_MF8_MF4_MASK }, // 837 |
| 33537 | { 0x5, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG5EI8_V_MF4_MF4_MASK }, // 838 |
| 33538 | { 0x5, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG5EI8_V_MF8_MF2_MASK }, // 839 |
| 33539 | { 0x5, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG5EI8_V_MF4_MF2_MASK }, // 840 |
| 33540 | { 0x5, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG5EI8_V_MF2_MF2_MASK }, // 841 |
| 33541 | { 0x5, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG5EI16_V_M1_M1_MASK }, // 842 |
| 33542 | { 0x5, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG5EI16_V_M2_M1_MASK }, // 843 |
| 33543 | { 0x5, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG5EI16_V_MF4_M1_MASK }, // 844 |
| 33544 | { 0x5, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG5EI16_V_MF2_M1_MASK }, // 845 |
| 33545 | { 0x5, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG5EI16_V_MF4_MF8_MASK }, // 846 |
| 33546 | { 0x5, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG5EI16_V_MF4_MF4_MASK }, // 847 |
| 33547 | { 0x5, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG5EI16_V_MF2_MF4_MASK }, // 848 |
| 33548 | { 0x5, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG5EI16_V_M1_MF2_MASK }, // 849 |
| 33549 | { 0x5, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG5EI16_V_MF4_MF2_MASK }, // 850 |
| 33550 | { 0x5, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG5EI16_V_MF2_MF2_MASK }, // 851 |
| 33551 | { 0x5, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG5EI32_V_M1_M1_MASK }, // 852 |
| 33552 | { 0x5, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG5EI32_V_M2_M1_MASK }, // 853 |
| 33553 | { 0x5, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG5EI32_V_M4_M1_MASK }, // 854 |
| 33554 | { 0x5, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG5EI32_V_MF2_M1_MASK }, // 855 |
| 33555 | { 0x5, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG5EI32_V_MF2_MF8_MASK }, // 856 |
| 33556 | { 0x5, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG5EI32_V_M1_MF4_MASK }, // 857 |
| 33557 | { 0x5, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG5EI32_V_MF2_MF4_MASK }, // 858 |
| 33558 | { 0x5, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG5EI32_V_M1_MF2_MASK }, // 859 |
| 33559 | { 0x5, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG5EI32_V_M2_MF2_MASK }, // 860 |
| 33560 | { 0x5, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG5EI32_V_MF2_MF2_MASK }, // 861 |
| 33561 | { 0x5, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG5EI64_V_M1_M1_MASK }, // 862 |
| 33562 | { 0x5, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG5EI64_V_M2_M1_MASK }, // 863 |
| 33563 | { 0x5, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG5EI64_V_M4_M1_MASK }, // 864 |
| 33564 | { 0x5, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG5EI64_V_M8_M1_MASK }, // 865 |
| 33565 | { 0x5, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG5EI64_V_M1_MF8_MASK }, // 866 |
| 33566 | { 0x5, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG5EI64_V_M1_MF4_MASK }, // 867 |
| 33567 | { 0x5, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG5EI64_V_M2_MF4_MASK }, // 868 |
| 33568 | { 0x5, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG5EI64_V_M1_MF2_MASK }, // 869 |
| 33569 | { 0x5, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG5EI64_V_M2_MF2_MASK }, // 870 |
| 33570 | { 0x5, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG5EI64_V_M4_MF2_MASK }, // 871 |
| 33571 | { 0x6, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG6EI8_V_M1_M1 }, // 872 |
| 33572 | { 0x6, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG6EI8_V_MF8_M1 }, // 873 |
| 33573 | { 0x6, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG6EI8_V_MF4_M1 }, // 874 |
| 33574 | { 0x6, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG6EI8_V_MF2_M1 }, // 875 |
| 33575 | { 0x6, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG6EI8_V_MF8_MF8 }, // 876 |
| 33576 | { 0x6, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG6EI8_V_MF8_MF4 }, // 877 |
| 33577 | { 0x6, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG6EI8_V_MF4_MF4 }, // 878 |
| 33578 | { 0x6, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG6EI8_V_MF8_MF2 }, // 879 |
| 33579 | { 0x6, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG6EI8_V_MF4_MF2 }, // 880 |
| 33580 | { 0x6, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG6EI8_V_MF2_MF2 }, // 881 |
| 33581 | { 0x6, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG6EI16_V_M1_M1 }, // 882 |
| 33582 | { 0x6, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG6EI16_V_M2_M1 }, // 883 |
| 33583 | { 0x6, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG6EI16_V_MF4_M1 }, // 884 |
| 33584 | { 0x6, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG6EI16_V_MF2_M1 }, // 885 |
| 33585 | { 0x6, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG6EI16_V_MF4_MF8 }, // 886 |
| 33586 | { 0x6, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG6EI16_V_MF4_MF4 }, // 887 |
| 33587 | { 0x6, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG6EI16_V_MF2_MF4 }, // 888 |
| 33588 | { 0x6, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG6EI16_V_M1_MF2 }, // 889 |
| 33589 | { 0x6, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG6EI16_V_MF4_MF2 }, // 890 |
| 33590 | { 0x6, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG6EI16_V_MF2_MF2 }, // 891 |
| 33591 | { 0x6, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG6EI32_V_M1_M1 }, // 892 |
| 33592 | { 0x6, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG6EI32_V_M2_M1 }, // 893 |
| 33593 | { 0x6, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG6EI32_V_M4_M1 }, // 894 |
| 33594 | { 0x6, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG6EI32_V_MF2_M1 }, // 895 |
| 33595 | { 0x6, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG6EI32_V_MF2_MF8 }, // 896 |
| 33596 | { 0x6, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG6EI32_V_M1_MF4 }, // 897 |
| 33597 | { 0x6, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG6EI32_V_MF2_MF4 }, // 898 |
| 33598 | { 0x6, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG6EI32_V_M1_MF2 }, // 899 |
| 33599 | { 0x6, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG6EI32_V_M2_MF2 }, // 900 |
| 33600 | { 0x6, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG6EI32_V_MF2_MF2 }, // 901 |
| 33601 | { 0x6, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG6EI64_V_M1_M1 }, // 902 |
| 33602 | { 0x6, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG6EI64_V_M2_M1 }, // 903 |
| 33603 | { 0x6, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG6EI64_V_M4_M1 }, // 904 |
| 33604 | { 0x6, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG6EI64_V_M8_M1 }, // 905 |
| 33605 | { 0x6, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG6EI64_V_M1_MF8 }, // 906 |
| 33606 | { 0x6, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG6EI64_V_M1_MF4 }, // 907 |
| 33607 | { 0x6, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG6EI64_V_M2_MF4 }, // 908 |
| 33608 | { 0x6, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG6EI64_V_M1_MF2 }, // 909 |
| 33609 | { 0x6, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG6EI64_V_M2_MF2 }, // 910 |
| 33610 | { 0x6, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG6EI64_V_M4_MF2 }, // 911 |
| 33611 | { 0x6, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG6EI8_V_M1_M1 }, // 912 |
| 33612 | { 0x6, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG6EI8_V_MF8_M1 }, // 913 |
| 33613 | { 0x6, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG6EI8_V_MF4_M1 }, // 914 |
| 33614 | { 0x6, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG6EI8_V_MF2_M1 }, // 915 |
| 33615 | { 0x6, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG6EI8_V_MF8_MF8 }, // 916 |
| 33616 | { 0x6, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG6EI8_V_MF8_MF4 }, // 917 |
| 33617 | { 0x6, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG6EI8_V_MF4_MF4 }, // 918 |
| 33618 | { 0x6, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG6EI8_V_MF8_MF2 }, // 919 |
| 33619 | { 0x6, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG6EI8_V_MF4_MF2 }, // 920 |
| 33620 | { 0x6, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG6EI8_V_MF2_MF2 }, // 921 |
| 33621 | { 0x6, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG6EI16_V_M1_M1 }, // 922 |
| 33622 | { 0x6, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG6EI16_V_M2_M1 }, // 923 |
| 33623 | { 0x6, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG6EI16_V_MF4_M1 }, // 924 |
| 33624 | { 0x6, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG6EI16_V_MF2_M1 }, // 925 |
| 33625 | { 0x6, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG6EI16_V_MF4_MF8 }, // 926 |
| 33626 | { 0x6, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG6EI16_V_MF4_MF4 }, // 927 |
| 33627 | { 0x6, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG6EI16_V_MF2_MF4 }, // 928 |
| 33628 | { 0x6, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG6EI16_V_M1_MF2 }, // 929 |
| 33629 | { 0x6, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG6EI16_V_MF4_MF2 }, // 930 |
| 33630 | { 0x6, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG6EI16_V_MF2_MF2 }, // 931 |
| 33631 | { 0x6, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG6EI32_V_M1_M1 }, // 932 |
| 33632 | { 0x6, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG6EI32_V_M2_M1 }, // 933 |
| 33633 | { 0x6, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG6EI32_V_M4_M1 }, // 934 |
| 33634 | { 0x6, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG6EI32_V_MF2_M1 }, // 935 |
| 33635 | { 0x6, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG6EI32_V_MF2_MF8 }, // 936 |
| 33636 | { 0x6, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG6EI32_V_M1_MF4 }, // 937 |
| 33637 | { 0x6, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG6EI32_V_MF2_MF4 }, // 938 |
| 33638 | { 0x6, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG6EI32_V_M1_MF2 }, // 939 |
| 33639 | { 0x6, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG6EI32_V_M2_MF2 }, // 940 |
| 33640 | { 0x6, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG6EI32_V_MF2_MF2 }, // 941 |
| 33641 | { 0x6, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG6EI64_V_M1_M1 }, // 942 |
| 33642 | { 0x6, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG6EI64_V_M2_M1 }, // 943 |
| 33643 | { 0x6, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG6EI64_V_M4_M1 }, // 944 |
| 33644 | { 0x6, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG6EI64_V_M8_M1 }, // 945 |
| 33645 | { 0x6, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG6EI64_V_M1_MF8 }, // 946 |
| 33646 | { 0x6, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG6EI64_V_M1_MF4 }, // 947 |
| 33647 | { 0x6, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG6EI64_V_M2_MF4 }, // 948 |
| 33648 | { 0x6, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG6EI64_V_M1_MF2 }, // 949 |
| 33649 | { 0x6, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG6EI64_V_M2_MF2 }, // 950 |
| 33650 | { 0x6, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG6EI64_V_M4_MF2 }, // 951 |
| 33651 | { 0x6, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG6EI8_V_M1_M1_MASK }, // 952 |
| 33652 | { 0x6, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG6EI8_V_MF8_M1_MASK }, // 953 |
| 33653 | { 0x6, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG6EI8_V_MF4_M1_MASK }, // 954 |
| 33654 | { 0x6, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG6EI8_V_MF2_M1_MASK }, // 955 |
| 33655 | { 0x6, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG6EI8_V_MF8_MF8_MASK }, // 956 |
| 33656 | { 0x6, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG6EI8_V_MF8_MF4_MASK }, // 957 |
| 33657 | { 0x6, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG6EI8_V_MF4_MF4_MASK }, // 958 |
| 33658 | { 0x6, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG6EI8_V_MF8_MF2_MASK }, // 959 |
| 33659 | { 0x6, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG6EI8_V_MF4_MF2_MASK }, // 960 |
| 33660 | { 0x6, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG6EI8_V_MF2_MF2_MASK }, // 961 |
| 33661 | { 0x6, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG6EI16_V_M1_M1_MASK }, // 962 |
| 33662 | { 0x6, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG6EI16_V_M2_M1_MASK }, // 963 |
| 33663 | { 0x6, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG6EI16_V_MF4_M1_MASK }, // 964 |
| 33664 | { 0x6, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG6EI16_V_MF2_M1_MASK }, // 965 |
| 33665 | { 0x6, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG6EI16_V_MF4_MF8_MASK }, // 966 |
| 33666 | { 0x6, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG6EI16_V_MF4_MF4_MASK }, // 967 |
| 33667 | { 0x6, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG6EI16_V_MF2_MF4_MASK }, // 968 |
| 33668 | { 0x6, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG6EI16_V_M1_MF2_MASK }, // 969 |
| 33669 | { 0x6, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG6EI16_V_MF4_MF2_MASK }, // 970 |
| 33670 | { 0x6, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG6EI16_V_MF2_MF2_MASK }, // 971 |
| 33671 | { 0x6, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG6EI32_V_M1_M1_MASK }, // 972 |
| 33672 | { 0x6, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG6EI32_V_M2_M1_MASK }, // 973 |
| 33673 | { 0x6, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG6EI32_V_M4_M1_MASK }, // 974 |
| 33674 | { 0x6, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG6EI32_V_MF2_M1_MASK }, // 975 |
| 33675 | { 0x6, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG6EI32_V_MF2_MF8_MASK }, // 976 |
| 33676 | { 0x6, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG6EI32_V_M1_MF4_MASK }, // 977 |
| 33677 | { 0x6, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG6EI32_V_MF2_MF4_MASK }, // 978 |
| 33678 | { 0x6, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG6EI32_V_M1_MF2_MASK }, // 979 |
| 33679 | { 0x6, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG6EI32_V_M2_MF2_MASK }, // 980 |
| 33680 | { 0x6, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG6EI32_V_MF2_MF2_MASK }, // 981 |
| 33681 | { 0x6, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG6EI64_V_M1_M1_MASK }, // 982 |
| 33682 | { 0x6, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG6EI64_V_M2_M1_MASK }, // 983 |
| 33683 | { 0x6, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG6EI64_V_M4_M1_MASK }, // 984 |
| 33684 | { 0x6, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG6EI64_V_M8_M1_MASK }, // 985 |
| 33685 | { 0x6, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG6EI64_V_M1_MF8_MASK }, // 986 |
| 33686 | { 0x6, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG6EI64_V_M1_MF4_MASK }, // 987 |
| 33687 | { 0x6, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG6EI64_V_M2_MF4_MASK }, // 988 |
| 33688 | { 0x6, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG6EI64_V_M1_MF2_MASK }, // 989 |
| 33689 | { 0x6, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG6EI64_V_M2_MF2_MASK }, // 990 |
| 33690 | { 0x6, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG6EI64_V_M4_MF2_MASK }, // 991 |
| 33691 | { 0x6, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG6EI8_V_M1_M1_MASK }, // 992 |
| 33692 | { 0x6, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG6EI8_V_MF8_M1_MASK }, // 993 |
| 33693 | { 0x6, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG6EI8_V_MF4_M1_MASK }, // 994 |
| 33694 | { 0x6, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG6EI8_V_MF2_M1_MASK }, // 995 |
| 33695 | { 0x6, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG6EI8_V_MF8_MF8_MASK }, // 996 |
| 33696 | { 0x6, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG6EI8_V_MF8_MF4_MASK }, // 997 |
| 33697 | { 0x6, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG6EI8_V_MF4_MF4_MASK }, // 998 |
| 33698 | { 0x6, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG6EI8_V_MF8_MF2_MASK }, // 999 |
| 33699 | { 0x6, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG6EI8_V_MF4_MF2_MASK }, // 1000 |
| 33700 | { 0x6, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG6EI8_V_MF2_MF2_MASK }, // 1001 |
| 33701 | { 0x6, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG6EI16_V_M1_M1_MASK }, // 1002 |
| 33702 | { 0x6, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG6EI16_V_M2_M1_MASK }, // 1003 |
| 33703 | { 0x6, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG6EI16_V_MF4_M1_MASK }, // 1004 |
| 33704 | { 0x6, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG6EI16_V_MF2_M1_MASK }, // 1005 |
| 33705 | { 0x6, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG6EI16_V_MF4_MF8_MASK }, // 1006 |
| 33706 | { 0x6, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG6EI16_V_MF4_MF4_MASK }, // 1007 |
| 33707 | { 0x6, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG6EI16_V_MF2_MF4_MASK }, // 1008 |
| 33708 | { 0x6, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG6EI16_V_M1_MF2_MASK }, // 1009 |
| 33709 | { 0x6, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG6EI16_V_MF4_MF2_MASK }, // 1010 |
| 33710 | { 0x6, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG6EI16_V_MF2_MF2_MASK }, // 1011 |
| 33711 | { 0x6, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG6EI32_V_M1_M1_MASK }, // 1012 |
| 33712 | { 0x6, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG6EI32_V_M2_M1_MASK }, // 1013 |
| 33713 | { 0x6, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG6EI32_V_M4_M1_MASK }, // 1014 |
| 33714 | { 0x6, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG6EI32_V_MF2_M1_MASK }, // 1015 |
| 33715 | { 0x6, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG6EI32_V_MF2_MF8_MASK }, // 1016 |
| 33716 | { 0x6, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG6EI32_V_M1_MF4_MASK }, // 1017 |
| 33717 | { 0x6, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG6EI32_V_MF2_MF4_MASK }, // 1018 |
| 33718 | { 0x6, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG6EI32_V_M1_MF2_MASK }, // 1019 |
| 33719 | { 0x6, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG6EI32_V_M2_MF2_MASK }, // 1020 |
| 33720 | { 0x6, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG6EI32_V_MF2_MF2_MASK }, // 1021 |
| 33721 | { 0x6, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG6EI64_V_M1_M1_MASK }, // 1022 |
| 33722 | { 0x6, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG6EI64_V_M2_M1_MASK }, // 1023 |
| 33723 | { 0x6, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG6EI64_V_M4_M1_MASK }, // 1024 |
| 33724 | { 0x6, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG6EI64_V_M8_M1_MASK }, // 1025 |
| 33725 | { 0x6, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG6EI64_V_M1_MF8_MASK }, // 1026 |
| 33726 | { 0x6, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG6EI64_V_M1_MF4_MASK }, // 1027 |
| 33727 | { 0x6, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG6EI64_V_M2_MF4_MASK }, // 1028 |
| 33728 | { 0x6, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG6EI64_V_M1_MF2_MASK }, // 1029 |
| 33729 | { 0x6, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG6EI64_V_M2_MF2_MASK }, // 1030 |
| 33730 | { 0x6, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG6EI64_V_M4_MF2_MASK }, // 1031 |
| 33731 | { 0x7, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG7EI8_V_M1_M1 }, // 1032 |
| 33732 | { 0x7, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG7EI8_V_MF8_M1 }, // 1033 |
| 33733 | { 0x7, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG7EI8_V_MF4_M1 }, // 1034 |
| 33734 | { 0x7, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG7EI8_V_MF2_M1 }, // 1035 |
| 33735 | { 0x7, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG7EI8_V_MF8_MF8 }, // 1036 |
| 33736 | { 0x7, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG7EI8_V_MF8_MF4 }, // 1037 |
| 33737 | { 0x7, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG7EI8_V_MF4_MF4 }, // 1038 |
| 33738 | { 0x7, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG7EI8_V_MF8_MF2 }, // 1039 |
| 33739 | { 0x7, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG7EI8_V_MF4_MF2 }, // 1040 |
| 33740 | { 0x7, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG7EI8_V_MF2_MF2 }, // 1041 |
| 33741 | { 0x7, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG7EI16_V_M1_M1 }, // 1042 |
| 33742 | { 0x7, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG7EI16_V_M2_M1 }, // 1043 |
| 33743 | { 0x7, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG7EI16_V_MF4_M1 }, // 1044 |
| 33744 | { 0x7, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG7EI16_V_MF2_M1 }, // 1045 |
| 33745 | { 0x7, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG7EI16_V_MF4_MF8 }, // 1046 |
| 33746 | { 0x7, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG7EI16_V_MF4_MF4 }, // 1047 |
| 33747 | { 0x7, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG7EI16_V_MF2_MF4 }, // 1048 |
| 33748 | { 0x7, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG7EI16_V_M1_MF2 }, // 1049 |
| 33749 | { 0x7, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG7EI16_V_MF4_MF2 }, // 1050 |
| 33750 | { 0x7, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG7EI16_V_MF2_MF2 }, // 1051 |
| 33751 | { 0x7, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG7EI32_V_M1_M1 }, // 1052 |
| 33752 | { 0x7, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG7EI32_V_M2_M1 }, // 1053 |
| 33753 | { 0x7, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG7EI32_V_M4_M1 }, // 1054 |
| 33754 | { 0x7, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG7EI32_V_MF2_M1 }, // 1055 |
| 33755 | { 0x7, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG7EI32_V_MF2_MF8 }, // 1056 |
| 33756 | { 0x7, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG7EI32_V_M1_MF4 }, // 1057 |
| 33757 | { 0x7, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG7EI32_V_MF2_MF4 }, // 1058 |
| 33758 | { 0x7, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG7EI32_V_M1_MF2 }, // 1059 |
| 33759 | { 0x7, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG7EI32_V_M2_MF2 }, // 1060 |
| 33760 | { 0x7, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG7EI32_V_MF2_MF2 }, // 1061 |
| 33761 | { 0x7, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG7EI64_V_M1_M1 }, // 1062 |
| 33762 | { 0x7, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG7EI64_V_M2_M1 }, // 1063 |
| 33763 | { 0x7, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG7EI64_V_M4_M1 }, // 1064 |
| 33764 | { 0x7, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG7EI64_V_M8_M1 }, // 1065 |
| 33765 | { 0x7, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG7EI64_V_M1_MF8 }, // 1066 |
| 33766 | { 0x7, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG7EI64_V_M1_MF4 }, // 1067 |
| 33767 | { 0x7, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG7EI64_V_M2_MF4 }, // 1068 |
| 33768 | { 0x7, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG7EI64_V_M1_MF2 }, // 1069 |
| 33769 | { 0x7, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG7EI64_V_M2_MF2 }, // 1070 |
| 33770 | { 0x7, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG7EI64_V_M4_MF2 }, // 1071 |
| 33771 | { 0x7, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG7EI8_V_M1_M1 }, // 1072 |
| 33772 | { 0x7, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG7EI8_V_MF8_M1 }, // 1073 |
| 33773 | { 0x7, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG7EI8_V_MF4_M1 }, // 1074 |
| 33774 | { 0x7, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG7EI8_V_MF2_M1 }, // 1075 |
| 33775 | { 0x7, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG7EI8_V_MF8_MF8 }, // 1076 |
| 33776 | { 0x7, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG7EI8_V_MF8_MF4 }, // 1077 |
| 33777 | { 0x7, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG7EI8_V_MF4_MF4 }, // 1078 |
| 33778 | { 0x7, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG7EI8_V_MF8_MF2 }, // 1079 |
| 33779 | { 0x7, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG7EI8_V_MF4_MF2 }, // 1080 |
| 33780 | { 0x7, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG7EI8_V_MF2_MF2 }, // 1081 |
| 33781 | { 0x7, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG7EI16_V_M1_M1 }, // 1082 |
| 33782 | { 0x7, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG7EI16_V_M2_M1 }, // 1083 |
| 33783 | { 0x7, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG7EI16_V_MF4_M1 }, // 1084 |
| 33784 | { 0x7, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG7EI16_V_MF2_M1 }, // 1085 |
| 33785 | { 0x7, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG7EI16_V_MF4_MF8 }, // 1086 |
| 33786 | { 0x7, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG7EI16_V_MF4_MF4 }, // 1087 |
| 33787 | { 0x7, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG7EI16_V_MF2_MF4 }, // 1088 |
| 33788 | { 0x7, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG7EI16_V_M1_MF2 }, // 1089 |
| 33789 | { 0x7, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG7EI16_V_MF4_MF2 }, // 1090 |
| 33790 | { 0x7, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG7EI16_V_MF2_MF2 }, // 1091 |
| 33791 | { 0x7, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG7EI32_V_M1_M1 }, // 1092 |
| 33792 | { 0x7, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG7EI32_V_M2_M1 }, // 1093 |
| 33793 | { 0x7, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG7EI32_V_M4_M1 }, // 1094 |
| 33794 | { 0x7, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG7EI32_V_MF2_M1 }, // 1095 |
| 33795 | { 0x7, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG7EI32_V_MF2_MF8 }, // 1096 |
| 33796 | { 0x7, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG7EI32_V_M1_MF4 }, // 1097 |
| 33797 | { 0x7, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG7EI32_V_MF2_MF4 }, // 1098 |
| 33798 | { 0x7, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG7EI32_V_M1_MF2 }, // 1099 |
| 33799 | { 0x7, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG7EI32_V_M2_MF2 }, // 1100 |
| 33800 | { 0x7, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG7EI32_V_MF2_MF2 }, // 1101 |
| 33801 | { 0x7, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG7EI64_V_M1_M1 }, // 1102 |
| 33802 | { 0x7, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG7EI64_V_M2_M1 }, // 1103 |
| 33803 | { 0x7, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG7EI64_V_M4_M1 }, // 1104 |
| 33804 | { 0x7, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG7EI64_V_M8_M1 }, // 1105 |
| 33805 | { 0x7, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG7EI64_V_M1_MF8 }, // 1106 |
| 33806 | { 0x7, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG7EI64_V_M1_MF4 }, // 1107 |
| 33807 | { 0x7, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG7EI64_V_M2_MF4 }, // 1108 |
| 33808 | { 0x7, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG7EI64_V_M1_MF2 }, // 1109 |
| 33809 | { 0x7, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG7EI64_V_M2_MF2 }, // 1110 |
| 33810 | { 0x7, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG7EI64_V_M4_MF2 }, // 1111 |
| 33811 | { 0x7, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG7EI8_V_M1_M1_MASK }, // 1112 |
| 33812 | { 0x7, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG7EI8_V_MF8_M1_MASK }, // 1113 |
| 33813 | { 0x7, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG7EI8_V_MF4_M1_MASK }, // 1114 |
| 33814 | { 0x7, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG7EI8_V_MF2_M1_MASK }, // 1115 |
| 33815 | { 0x7, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG7EI8_V_MF8_MF8_MASK }, // 1116 |
| 33816 | { 0x7, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG7EI8_V_MF8_MF4_MASK }, // 1117 |
| 33817 | { 0x7, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG7EI8_V_MF4_MF4_MASK }, // 1118 |
| 33818 | { 0x7, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG7EI8_V_MF8_MF2_MASK }, // 1119 |
| 33819 | { 0x7, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG7EI8_V_MF4_MF2_MASK }, // 1120 |
| 33820 | { 0x7, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG7EI8_V_MF2_MF2_MASK }, // 1121 |
| 33821 | { 0x7, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG7EI16_V_M1_M1_MASK }, // 1122 |
| 33822 | { 0x7, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG7EI16_V_M2_M1_MASK }, // 1123 |
| 33823 | { 0x7, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG7EI16_V_MF4_M1_MASK }, // 1124 |
| 33824 | { 0x7, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG7EI16_V_MF2_M1_MASK }, // 1125 |
| 33825 | { 0x7, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG7EI16_V_MF4_MF8_MASK }, // 1126 |
| 33826 | { 0x7, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG7EI16_V_MF4_MF4_MASK }, // 1127 |
| 33827 | { 0x7, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG7EI16_V_MF2_MF4_MASK }, // 1128 |
| 33828 | { 0x7, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG7EI16_V_M1_MF2_MASK }, // 1129 |
| 33829 | { 0x7, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG7EI16_V_MF4_MF2_MASK }, // 1130 |
| 33830 | { 0x7, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG7EI16_V_MF2_MF2_MASK }, // 1131 |
| 33831 | { 0x7, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG7EI32_V_M1_M1_MASK }, // 1132 |
| 33832 | { 0x7, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG7EI32_V_M2_M1_MASK }, // 1133 |
| 33833 | { 0x7, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG7EI32_V_M4_M1_MASK }, // 1134 |
| 33834 | { 0x7, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG7EI32_V_MF2_M1_MASK }, // 1135 |
| 33835 | { 0x7, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG7EI32_V_MF2_MF8_MASK }, // 1136 |
| 33836 | { 0x7, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG7EI32_V_M1_MF4_MASK }, // 1137 |
| 33837 | { 0x7, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG7EI32_V_MF2_MF4_MASK }, // 1138 |
| 33838 | { 0x7, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG7EI32_V_M1_MF2_MASK }, // 1139 |
| 33839 | { 0x7, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG7EI32_V_M2_MF2_MASK }, // 1140 |
| 33840 | { 0x7, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG7EI32_V_MF2_MF2_MASK }, // 1141 |
| 33841 | { 0x7, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG7EI64_V_M1_M1_MASK }, // 1142 |
| 33842 | { 0x7, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG7EI64_V_M2_M1_MASK }, // 1143 |
| 33843 | { 0x7, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG7EI64_V_M4_M1_MASK }, // 1144 |
| 33844 | { 0x7, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG7EI64_V_M8_M1_MASK }, // 1145 |
| 33845 | { 0x7, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG7EI64_V_M1_MF8_MASK }, // 1146 |
| 33846 | { 0x7, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG7EI64_V_M1_MF4_MASK }, // 1147 |
| 33847 | { 0x7, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG7EI64_V_M2_MF4_MASK }, // 1148 |
| 33848 | { 0x7, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG7EI64_V_M1_MF2_MASK }, // 1149 |
| 33849 | { 0x7, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG7EI64_V_M2_MF2_MASK }, // 1150 |
| 33850 | { 0x7, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG7EI64_V_M4_MF2_MASK }, // 1151 |
| 33851 | { 0x7, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG7EI8_V_M1_M1_MASK }, // 1152 |
| 33852 | { 0x7, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG7EI8_V_MF8_M1_MASK }, // 1153 |
| 33853 | { 0x7, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG7EI8_V_MF4_M1_MASK }, // 1154 |
| 33854 | { 0x7, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG7EI8_V_MF2_M1_MASK }, // 1155 |
| 33855 | { 0x7, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG7EI8_V_MF8_MF8_MASK }, // 1156 |
| 33856 | { 0x7, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG7EI8_V_MF8_MF4_MASK }, // 1157 |
| 33857 | { 0x7, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG7EI8_V_MF4_MF4_MASK }, // 1158 |
| 33858 | { 0x7, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG7EI8_V_MF8_MF2_MASK }, // 1159 |
| 33859 | { 0x7, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG7EI8_V_MF4_MF2_MASK }, // 1160 |
| 33860 | { 0x7, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG7EI8_V_MF2_MF2_MASK }, // 1161 |
| 33861 | { 0x7, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG7EI16_V_M1_M1_MASK }, // 1162 |
| 33862 | { 0x7, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG7EI16_V_M2_M1_MASK }, // 1163 |
| 33863 | { 0x7, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG7EI16_V_MF4_M1_MASK }, // 1164 |
| 33864 | { 0x7, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG7EI16_V_MF2_M1_MASK }, // 1165 |
| 33865 | { 0x7, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG7EI16_V_MF4_MF8_MASK }, // 1166 |
| 33866 | { 0x7, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG7EI16_V_MF4_MF4_MASK }, // 1167 |
| 33867 | { 0x7, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG7EI16_V_MF2_MF4_MASK }, // 1168 |
| 33868 | { 0x7, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG7EI16_V_M1_MF2_MASK }, // 1169 |
| 33869 | { 0x7, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG7EI16_V_MF4_MF2_MASK }, // 1170 |
| 33870 | { 0x7, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG7EI16_V_MF2_MF2_MASK }, // 1171 |
| 33871 | { 0x7, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG7EI32_V_M1_M1_MASK }, // 1172 |
| 33872 | { 0x7, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG7EI32_V_M2_M1_MASK }, // 1173 |
| 33873 | { 0x7, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG7EI32_V_M4_M1_MASK }, // 1174 |
| 33874 | { 0x7, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG7EI32_V_MF2_M1_MASK }, // 1175 |
| 33875 | { 0x7, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG7EI32_V_MF2_MF8_MASK }, // 1176 |
| 33876 | { 0x7, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG7EI32_V_M1_MF4_MASK }, // 1177 |
| 33877 | { 0x7, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG7EI32_V_MF2_MF4_MASK }, // 1178 |
| 33878 | { 0x7, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG7EI32_V_M1_MF2_MASK }, // 1179 |
| 33879 | { 0x7, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG7EI32_V_M2_MF2_MASK }, // 1180 |
| 33880 | { 0x7, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG7EI32_V_MF2_MF2_MASK }, // 1181 |
| 33881 | { 0x7, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG7EI64_V_M1_M1_MASK }, // 1182 |
| 33882 | { 0x7, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG7EI64_V_M2_M1_MASK }, // 1183 |
| 33883 | { 0x7, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG7EI64_V_M4_M1_MASK }, // 1184 |
| 33884 | { 0x7, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG7EI64_V_M8_M1_MASK }, // 1185 |
| 33885 | { 0x7, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG7EI64_V_M1_MF8_MASK }, // 1186 |
| 33886 | { 0x7, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG7EI64_V_M1_MF4_MASK }, // 1187 |
| 33887 | { 0x7, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG7EI64_V_M2_MF4_MASK }, // 1188 |
| 33888 | { 0x7, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG7EI64_V_M1_MF2_MASK }, // 1189 |
| 33889 | { 0x7, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG7EI64_V_M2_MF2_MASK }, // 1190 |
| 33890 | { 0x7, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG7EI64_V_M4_MF2_MASK }, // 1191 |
| 33891 | { 0x8, 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG8EI8_V_M1_M1 }, // 1192 |
| 33892 | { 0x8, 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG8EI8_V_MF8_M1 }, // 1193 |
| 33893 | { 0x8, 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG8EI8_V_MF4_M1 }, // 1194 |
| 33894 | { 0x8, 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG8EI8_V_MF2_M1 }, // 1195 |
| 33895 | { 0x8, 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG8EI8_V_MF8_MF8 }, // 1196 |
| 33896 | { 0x8, 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG8EI8_V_MF8_MF4 }, // 1197 |
| 33897 | { 0x8, 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG8EI8_V_MF4_MF4 }, // 1198 |
| 33898 | { 0x8, 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG8EI8_V_MF8_MF2 }, // 1199 |
| 33899 | { 0x8, 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG8EI8_V_MF4_MF2 }, // 1200 |
| 33900 | { 0x8, 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG8EI8_V_MF2_MF2 }, // 1201 |
| 33901 | { 0x8, 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG8EI16_V_M1_M1 }, // 1202 |
| 33902 | { 0x8, 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG8EI16_V_M2_M1 }, // 1203 |
| 33903 | { 0x8, 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG8EI16_V_MF4_M1 }, // 1204 |
| 33904 | { 0x8, 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG8EI16_V_MF2_M1 }, // 1205 |
| 33905 | { 0x8, 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG8EI16_V_MF4_MF8 }, // 1206 |
| 33906 | { 0x8, 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG8EI16_V_MF4_MF4 }, // 1207 |
| 33907 | { 0x8, 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG8EI16_V_MF2_MF4 }, // 1208 |
| 33908 | { 0x8, 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG8EI16_V_M1_MF2 }, // 1209 |
| 33909 | { 0x8, 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG8EI16_V_MF4_MF2 }, // 1210 |
| 33910 | { 0x8, 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG8EI16_V_MF2_MF2 }, // 1211 |
| 33911 | { 0x8, 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG8EI32_V_M1_M1 }, // 1212 |
| 33912 | { 0x8, 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG8EI32_V_M2_M1 }, // 1213 |
| 33913 | { 0x8, 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG8EI32_V_M4_M1 }, // 1214 |
| 33914 | { 0x8, 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG8EI32_V_MF2_M1 }, // 1215 |
| 33915 | { 0x8, 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG8EI32_V_MF2_MF8 }, // 1216 |
| 33916 | { 0x8, 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG8EI32_V_M1_MF4 }, // 1217 |
| 33917 | { 0x8, 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG8EI32_V_MF2_MF4 }, // 1218 |
| 33918 | { 0x8, 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG8EI32_V_M1_MF2 }, // 1219 |
| 33919 | { 0x8, 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG8EI32_V_M2_MF2 }, // 1220 |
| 33920 | { 0x8, 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG8EI32_V_MF2_MF2 }, // 1221 |
| 33921 | { 0x8, 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG8EI64_V_M1_M1 }, // 1222 |
| 33922 | { 0x8, 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG8EI64_V_M2_M1 }, // 1223 |
| 33923 | { 0x8, 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG8EI64_V_M4_M1 }, // 1224 |
| 33924 | { 0x8, 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG8EI64_V_M8_M1 }, // 1225 |
| 33925 | { 0x8, 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG8EI64_V_M1_MF8 }, // 1226 |
| 33926 | { 0x8, 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG8EI64_V_M1_MF4 }, // 1227 |
| 33927 | { 0x8, 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG8EI64_V_M2_MF4 }, // 1228 |
| 33928 | { 0x8, 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG8EI64_V_M1_MF2 }, // 1229 |
| 33929 | { 0x8, 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG8EI64_V_M2_MF2 }, // 1230 |
| 33930 | { 0x8, 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG8EI64_V_M4_MF2 }, // 1231 |
| 33931 | { 0x8, 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG8EI8_V_M1_M1 }, // 1232 |
| 33932 | { 0x8, 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG8EI8_V_MF8_M1 }, // 1233 |
| 33933 | { 0x8, 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG8EI8_V_MF4_M1 }, // 1234 |
| 33934 | { 0x8, 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG8EI8_V_MF2_M1 }, // 1235 |
| 33935 | { 0x8, 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG8EI8_V_MF8_MF8 }, // 1236 |
| 33936 | { 0x8, 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG8EI8_V_MF8_MF4 }, // 1237 |
| 33937 | { 0x8, 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG8EI8_V_MF4_MF4 }, // 1238 |
| 33938 | { 0x8, 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG8EI8_V_MF8_MF2 }, // 1239 |
| 33939 | { 0x8, 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG8EI8_V_MF4_MF2 }, // 1240 |
| 33940 | { 0x8, 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG8EI8_V_MF2_MF2 }, // 1241 |
| 33941 | { 0x8, 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG8EI16_V_M1_M1 }, // 1242 |
| 33942 | { 0x8, 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG8EI16_V_M2_M1 }, // 1243 |
| 33943 | { 0x8, 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG8EI16_V_MF4_M1 }, // 1244 |
| 33944 | { 0x8, 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG8EI16_V_MF2_M1 }, // 1245 |
| 33945 | { 0x8, 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG8EI16_V_MF4_MF8 }, // 1246 |
| 33946 | { 0x8, 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG8EI16_V_MF4_MF4 }, // 1247 |
| 33947 | { 0x8, 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG8EI16_V_MF2_MF4 }, // 1248 |
| 33948 | { 0x8, 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG8EI16_V_M1_MF2 }, // 1249 |
| 33949 | { 0x8, 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG8EI16_V_MF4_MF2 }, // 1250 |
| 33950 | { 0x8, 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG8EI16_V_MF2_MF2 }, // 1251 |
| 33951 | { 0x8, 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG8EI32_V_M1_M1 }, // 1252 |
| 33952 | { 0x8, 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG8EI32_V_M2_M1 }, // 1253 |
| 33953 | { 0x8, 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG8EI32_V_M4_M1 }, // 1254 |
| 33954 | { 0x8, 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG8EI32_V_MF2_M1 }, // 1255 |
| 33955 | { 0x8, 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG8EI32_V_MF2_MF8 }, // 1256 |
| 33956 | { 0x8, 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG8EI32_V_M1_MF4 }, // 1257 |
| 33957 | { 0x8, 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG8EI32_V_MF2_MF4 }, // 1258 |
| 33958 | { 0x8, 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG8EI32_V_M1_MF2 }, // 1259 |
| 33959 | { 0x8, 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG8EI32_V_M2_MF2 }, // 1260 |
| 33960 | { 0x8, 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG8EI32_V_MF2_MF2 }, // 1261 |
| 33961 | { 0x8, 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG8EI64_V_M1_M1 }, // 1262 |
| 33962 | { 0x8, 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG8EI64_V_M2_M1 }, // 1263 |
| 33963 | { 0x8, 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG8EI64_V_M4_M1 }, // 1264 |
| 33964 | { 0x8, 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG8EI64_V_M8_M1 }, // 1265 |
| 33965 | { 0x8, 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG8EI64_V_M1_MF8 }, // 1266 |
| 33966 | { 0x8, 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG8EI64_V_M1_MF4 }, // 1267 |
| 33967 | { 0x8, 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG8EI64_V_M2_MF4 }, // 1268 |
| 33968 | { 0x8, 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG8EI64_V_M1_MF2 }, // 1269 |
| 33969 | { 0x8, 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG8EI64_V_M2_MF2 }, // 1270 |
| 33970 | { 0x8, 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG8EI64_V_M4_MF2 }, // 1271 |
| 33971 | { 0x8, 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVSUXSEG8EI8_V_M1_M1_MASK }, // 1272 |
| 33972 | { 0x8, 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVSUXSEG8EI8_V_MF8_M1_MASK }, // 1273 |
| 33973 | { 0x8, 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVSUXSEG8EI8_V_MF4_M1_MASK }, // 1274 |
| 33974 | { 0x8, 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVSUXSEG8EI8_V_MF2_M1_MASK }, // 1275 |
| 33975 | { 0x8, 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVSUXSEG8EI8_V_MF8_MF8_MASK }, // 1276 |
| 33976 | { 0x8, 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVSUXSEG8EI8_V_MF8_MF4_MASK }, // 1277 |
| 33977 | { 0x8, 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVSUXSEG8EI8_V_MF4_MF4_MASK }, // 1278 |
| 33978 | { 0x8, 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVSUXSEG8EI8_V_MF8_MF2_MASK }, // 1279 |
| 33979 | { 0x8, 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVSUXSEG8EI8_V_MF4_MF2_MASK }, // 1280 |
| 33980 | { 0x8, 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVSUXSEG8EI8_V_MF2_MF2_MASK }, // 1281 |
| 33981 | { 0x8, 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVSUXSEG8EI16_V_M1_M1_MASK }, // 1282 |
| 33982 | { 0x8, 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVSUXSEG8EI16_V_M2_M1_MASK }, // 1283 |
| 33983 | { 0x8, 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVSUXSEG8EI16_V_MF4_M1_MASK }, // 1284 |
| 33984 | { 0x8, 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVSUXSEG8EI16_V_MF2_M1_MASK }, // 1285 |
| 33985 | { 0x8, 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVSUXSEG8EI16_V_MF4_MF8_MASK }, // 1286 |
| 33986 | { 0x8, 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVSUXSEG8EI16_V_MF4_MF4_MASK }, // 1287 |
| 33987 | { 0x8, 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVSUXSEG8EI16_V_MF2_MF4_MASK }, // 1288 |
| 33988 | { 0x8, 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVSUXSEG8EI16_V_M1_MF2_MASK }, // 1289 |
| 33989 | { 0x8, 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVSUXSEG8EI16_V_MF4_MF2_MASK }, // 1290 |
| 33990 | { 0x8, 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVSUXSEG8EI16_V_MF2_MF2_MASK }, // 1291 |
| 33991 | { 0x8, 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVSUXSEG8EI32_V_M1_M1_MASK }, // 1292 |
| 33992 | { 0x8, 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVSUXSEG8EI32_V_M2_M1_MASK }, // 1293 |
| 33993 | { 0x8, 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVSUXSEG8EI32_V_M4_M1_MASK }, // 1294 |
| 33994 | { 0x8, 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVSUXSEG8EI32_V_MF2_M1_MASK }, // 1295 |
| 33995 | { 0x8, 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVSUXSEG8EI32_V_MF2_MF8_MASK }, // 1296 |
| 33996 | { 0x8, 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVSUXSEG8EI32_V_M1_MF4_MASK }, // 1297 |
| 33997 | { 0x8, 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVSUXSEG8EI32_V_MF2_MF4_MASK }, // 1298 |
| 33998 | { 0x8, 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVSUXSEG8EI32_V_M1_MF2_MASK }, // 1299 |
| 33999 | { 0x8, 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVSUXSEG8EI32_V_M2_MF2_MASK }, // 1300 |
| 34000 | { 0x8, 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVSUXSEG8EI32_V_MF2_MF2_MASK }, // 1301 |
| 34001 | { 0x8, 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVSUXSEG8EI64_V_M1_M1_MASK }, // 1302 |
| 34002 | { 0x8, 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVSUXSEG8EI64_V_M2_M1_MASK }, // 1303 |
| 34003 | { 0x8, 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVSUXSEG8EI64_V_M4_M1_MASK }, // 1304 |
| 34004 | { 0x8, 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVSUXSEG8EI64_V_M8_M1_MASK }, // 1305 |
| 34005 | { 0x8, 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVSUXSEG8EI64_V_M1_MF8_MASK }, // 1306 |
| 34006 | { 0x8, 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVSUXSEG8EI64_V_M1_MF4_MASK }, // 1307 |
| 34007 | { 0x8, 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVSUXSEG8EI64_V_M2_MF4_MASK }, // 1308 |
| 34008 | { 0x8, 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVSUXSEG8EI64_V_M1_MF2_MASK }, // 1309 |
| 34009 | { 0x8, 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVSUXSEG8EI64_V_M2_MF2_MASK }, // 1310 |
| 34010 | { 0x8, 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVSUXSEG8EI64_V_M4_MF2_MASK }, // 1311 |
| 34011 | { 0x8, 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVSOXSEG8EI8_V_M1_M1_MASK }, // 1312 |
| 34012 | { 0x8, 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVSOXSEG8EI8_V_MF8_M1_MASK }, // 1313 |
| 34013 | { 0x8, 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVSOXSEG8EI8_V_MF4_M1_MASK }, // 1314 |
| 34014 | { 0x8, 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVSOXSEG8EI8_V_MF2_M1_MASK }, // 1315 |
| 34015 | { 0x8, 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVSOXSEG8EI8_V_MF8_MF8_MASK }, // 1316 |
| 34016 | { 0x8, 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVSOXSEG8EI8_V_MF8_MF4_MASK }, // 1317 |
| 34017 | { 0x8, 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVSOXSEG8EI8_V_MF4_MF4_MASK }, // 1318 |
| 34018 | { 0x8, 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVSOXSEG8EI8_V_MF8_MF2_MASK }, // 1319 |
| 34019 | { 0x8, 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVSOXSEG8EI8_V_MF4_MF2_MASK }, // 1320 |
| 34020 | { 0x8, 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVSOXSEG8EI8_V_MF2_MF2_MASK }, // 1321 |
| 34021 | { 0x8, 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVSOXSEG8EI16_V_M1_M1_MASK }, // 1322 |
| 34022 | { 0x8, 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVSOXSEG8EI16_V_M2_M1_MASK }, // 1323 |
| 34023 | { 0x8, 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVSOXSEG8EI16_V_MF4_M1_MASK }, // 1324 |
| 34024 | { 0x8, 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVSOXSEG8EI16_V_MF2_M1_MASK }, // 1325 |
| 34025 | { 0x8, 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVSOXSEG8EI16_V_MF4_MF8_MASK }, // 1326 |
| 34026 | { 0x8, 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVSOXSEG8EI16_V_MF4_MF4_MASK }, // 1327 |
| 34027 | { 0x8, 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVSOXSEG8EI16_V_MF2_MF4_MASK }, // 1328 |
| 34028 | { 0x8, 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVSOXSEG8EI16_V_M1_MF2_MASK }, // 1329 |
| 34029 | { 0x8, 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVSOXSEG8EI16_V_MF4_MF2_MASK }, // 1330 |
| 34030 | { 0x8, 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVSOXSEG8EI16_V_MF2_MF2_MASK }, // 1331 |
| 34031 | { 0x8, 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVSOXSEG8EI32_V_M1_M1_MASK }, // 1332 |
| 34032 | { 0x8, 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVSOXSEG8EI32_V_M2_M1_MASK }, // 1333 |
| 34033 | { 0x8, 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVSOXSEG8EI32_V_M4_M1_MASK }, // 1334 |
| 34034 | { 0x8, 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVSOXSEG8EI32_V_MF2_M1_MASK }, // 1335 |
| 34035 | { 0x8, 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVSOXSEG8EI32_V_MF2_MF8_MASK }, // 1336 |
| 34036 | { 0x8, 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVSOXSEG8EI32_V_M1_MF4_MASK }, // 1337 |
| 34037 | { 0x8, 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVSOXSEG8EI32_V_MF2_MF4_MASK }, // 1338 |
| 34038 | { 0x8, 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVSOXSEG8EI32_V_M1_MF2_MASK }, // 1339 |
| 34039 | { 0x8, 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVSOXSEG8EI32_V_M2_MF2_MASK }, // 1340 |
| 34040 | { 0x8, 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVSOXSEG8EI32_V_MF2_MF2_MASK }, // 1341 |
| 34041 | { 0x8, 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVSOXSEG8EI64_V_M1_M1_MASK }, // 1342 |
| 34042 | { 0x8, 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVSOXSEG8EI64_V_M2_M1_MASK }, // 1343 |
| 34043 | { 0x8, 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVSOXSEG8EI64_V_M4_M1_MASK }, // 1344 |
| 34044 | { 0x8, 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVSOXSEG8EI64_V_M8_M1_MASK }, // 1345 |
| 34045 | { 0x8, 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVSOXSEG8EI64_V_M1_MF8_MASK }, // 1346 |
| 34046 | { 0x8, 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVSOXSEG8EI64_V_M1_MF4_MASK }, // 1347 |
| 34047 | { 0x8, 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVSOXSEG8EI64_V_M2_MF4_MASK }, // 1348 |
| 34048 | { 0x8, 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVSOXSEG8EI64_V_M1_MF2_MASK }, // 1349 |
| 34049 | { 0x8, 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVSOXSEG8EI64_V_M2_MF2_MASK }, // 1350 |
| 34050 | { 0x8, 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVSOXSEG8EI64_V_M4_MF2_MASK }, // 1351 |
| 34051 | }; |
| 34052 | |
| 34053 | const VSXSEGPseudo *getVSXSEGPseudo(uint8_t NF, uint8_t Masked, uint8_t Ordered, uint8_t Log2SEW, uint8_t LMUL, uint8_t IndexLMUL) { |
| 34054 | struct KeyType { |
| 34055 | uint8_t NF; |
| 34056 | uint8_t Masked; |
| 34057 | uint8_t Ordered; |
| 34058 | uint8_t Log2SEW; |
| 34059 | uint8_t LMUL; |
| 34060 | uint8_t IndexLMUL; |
| 34061 | }; |
| 34062 | KeyType Key = {NF, Masked, Ordered, Log2SEW, LMUL, IndexLMUL}; |
| 34063 | struct Comp { |
| 34064 | bool operator()(const VSXSEGPseudo &LHS, const KeyType &RHS) const { |
| 34065 | if (LHS.NF < RHS.NF) |
| 34066 | return true; |
| 34067 | if (LHS.NF > RHS.NF) |
| 34068 | return false; |
| 34069 | if (LHS.Masked < RHS.Masked) |
| 34070 | return true; |
| 34071 | if (LHS.Masked > RHS.Masked) |
| 34072 | return false; |
| 34073 | if (LHS.Ordered < RHS.Ordered) |
| 34074 | return true; |
| 34075 | if (LHS.Ordered > RHS.Ordered) |
| 34076 | return false; |
| 34077 | if (LHS.Log2SEW < RHS.Log2SEW) |
| 34078 | return true; |
| 34079 | if (LHS.Log2SEW > RHS.Log2SEW) |
| 34080 | return false; |
| 34081 | if (LHS.LMUL < RHS.LMUL) |
| 34082 | return true; |
| 34083 | if (LHS.LMUL > RHS.LMUL) |
| 34084 | return false; |
| 34085 | if (LHS.IndexLMUL < RHS.IndexLMUL) |
| 34086 | return true; |
| 34087 | if (LHS.IndexLMUL > RHS.IndexLMUL) |
| 34088 | return false; |
| 34089 | return false; |
| 34090 | } |
| 34091 | }; |
| 34092 | auto Table = ArrayRef(RISCVVSXSEGTable); |
| 34093 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 34094 | if (Idx == Table.end() || |
| 34095 | Key.NF != Idx->NF || |
| 34096 | Key.Masked != Idx->Masked || |
| 34097 | Key.Ordered != Idx->Ordered || |
| 34098 | Key.Log2SEW != Idx->Log2SEW || |
| 34099 | Key.LMUL != Idx->LMUL || |
| 34100 | Key.IndexLMUL != Idx->IndexLMUL) |
| 34101 | return nullptr; |
| 34102 | |
| 34103 | return &*Idx; |
| 34104 | } |
| 34105 | #endif |
| 34106 | |
| 34107 | #ifdef GET_RISCVVSXTable_DECL |
| 34108 | const VLX_VSXPseudo *getVSXPseudo(uint8_t Masked, uint8_t Ordered, uint8_t Log2SEW, uint8_t LMUL, uint8_t IndexLMUL); |
| 34109 | #endif |
| 34110 | |
| 34111 | #ifdef GET_RISCVVSXTable_IMPL |
| 34112 | constexpr VLX_VSXPseudo RISCVVSXTable[] = { |
| 34113 | { 0x0, 0x0, 0x3, 0x0, 0x0, PseudoVSUXEI8_V_M1_M1 }, // 0 |
| 34114 | { 0x0, 0x0, 0x3, 0x0, 0x5, PseudoVSUXEI8_V_MF8_M1 }, // 1 |
| 34115 | { 0x0, 0x0, 0x3, 0x0, 0x6, PseudoVSUXEI8_V_MF4_M1 }, // 2 |
| 34116 | { 0x0, 0x0, 0x3, 0x0, 0x7, PseudoVSUXEI8_V_MF2_M1 }, // 3 |
| 34117 | { 0x0, 0x0, 0x3, 0x1, 0x0, PseudoVSUXEI8_V_M1_M2 }, // 4 |
| 34118 | { 0x0, 0x0, 0x3, 0x1, 0x1, PseudoVSUXEI8_V_M2_M2 }, // 5 |
| 34119 | { 0x0, 0x0, 0x3, 0x1, 0x6, PseudoVSUXEI8_V_MF4_M2 }, // 6 |
| 34120 | { 0x0, 0x0, 0x3, 0x1, 0x7, PseudoVSUXEI8_V_MF2_M2 }, // 7 |
| 34121 | { 0x0, 0x0, 0x3, 0x2, 0x0, PseudoVSUXEI8_V_M1_M4 }, // 8 |
| 34122 | { 0x0, 0x0, 0x3, 0x2, 0x1, PseudoVSUXEI8_V_M2_M4 }, // 9 |
| 34123 | { 0x0, 0x0, 0x3, 0x2, 0x2, PseudoVSUXEI8_V_M4_M4 }, // 10 |
| 34124 | { 0x0, 0x0, 0x3, 0x2, 0x7, PseudoVSUXEI8_V_MF2_M4 }, // 11 |
| 34125 | { 0x0, 0x0, 0x3, 0x3, 0x0, PseudoVSUXEI8_V_M1_M8 }, // 12 |
| 34126 | { 0x0, 0x0, 0x3, 0x3, 0x1, PseudoVSUXEI8_V_M2_M8 }, // 13 |
| 34127 | { 0x0, 0x0, 0x3, 0x3, 0x2, PseudoVSUXEI8_V_M4_M8 }, // 14 |
| 34128 | { 0x0, 0x0, 0x3, 0x3, 0x3, PseudoVSUXEI8_V_M8_M8 }, // 15 |
| 34129 | { 0x0, 0x0, 0x3, 0x5, 0x5, PseudoVSUXEI8_V_MF8_MF8 }, // 16 |
| 34130 | { 0x0, 0x0, 0x3, 0x6, 0x5, PseudoVSUXEI8_V_MF8_MF4 }, // 17 |
| 34131 | { 0x0, 0x0, 0x3, 0x6, 0x6, PseudoVSUXEI8_V_MF4_MF4 }, // 18 |
| 34132 | { 0x0, 0x0, 0x3, 0x7, 0x5, PseudoVSUXEI8_V_MF8_MF2 }, // 19 |
| 34133 | { 0x0, 0x0, 0x3, 0x7, 0x6, PseudoVSUXEI8_V_MF4_MF2 }, // 20 |
| 34134 | { 0x0, 0x0, 0x3, 0x7, 0x7, PseudoVSUXEI8_V_MF2_MF2 }, // 21 |
| 34135 | { 0x0, 0x0, 0x4, 0x0, 0x0, PseudoVSUXEI16_V_M1_M1 }, // 22 |
| 34136 | { 0x0, 0x0, 0x4, 0x0, 0x1, PseudoVSUXEI16_V_M2_M1 }, // 23 |
| 34137 | { 0x0, 0x0, 0x4, 0x0, 0x6, PseudoVSUXEI16_V_MF4_M1 }, // 24 |
| 34138 | { 0x0, 0x0, 0x4, 0x0, 0x7, PseudoVSUXEI16_V_MF2_M1 }, // 25 |
| 34139 | { 0x0, 0x0, 0x4, 0x1, 0x0, PseudoVSUXEI16_V_M1_M2 }, // 26 |
| 34140 | { 0x0, 0x0, 0x4, 0x1, 0x1, PseudoVSUXEI16_V_M2_M2 }, // 27 |
| 34141 | { 0x0, 0x0, 0x4, 0x1, 0x2, PseudoVSUXEI16_V_M4_M2 }, // 28 |
| 34142 | { 0x0, 0x0, 0x4, 0x1, 0x7, PseudoVSUXEI16_V_MF2_M2 }, // 29 |
| 34143 | { 0x0, 0x0, 0x4, 0x2, 0x0, PseudoVSUXEI16_V_M1_M4 }, // 30 |
| 34144 | { 0x0, 0x0, 0x4, 0x2, 0x1, PseudoVSUXEI16_V_M2_M4 }, // 31 |
| 34145 | { 0x0, 0x0, 0x4, 0x2, 0x2, PseudoVSUXEI16_V_M4_M4 }, // 32 |
| 34146 | { 0x0, 0x0, 0x4, 0x2, 0x3, PseudoVSUXEI16_V_M8_M4 }, // 33 |
| 34147 | { 0x0, 0x0, 0x4, 0x3, 0x1, PseudoVSUXEI16_V_M2_M8 }, // 34 |
| 34148 | { 0x0, 0x0, 0x4, 0x3, 0x2, PseudoVSUXEI16_V_M4_M8 }, // 35 |
| 34149 | { 0x0, 0x0, 0x4, 0x3, 0x3, PseudoVSUXEI16_V_M8_M8 }, // 36 |
| 34150 | { 0x0, 0x0, 0x4, 0x5, 0x6, PseudoVSUXEI16_V_MF4_MF8 }, // 37 |
| 34151 | { 0x0, 0x0, 0x4, 0x6, 0x6, PseudoVSUXEI16_V_MF4_MF4 }, // 38 |
| 34152 | { 0x0, 0x0, 0x4, 0x6, 0x7, PseudoVSUXEI16_V_MF2_MF4 }, // 39 |
| 34153 | { 0x0, 0x0, 0x4, 0x7, 0x0, PseudoVSUXEI16_V_M1_MF2 }, // 40 |
| 34154 | { 0x0, 0x0, 0x4, 0x7, 0x6, PseudoVSUXEI16_V_MF4_MF2 }, // 41 |
| 34155 | { 0x0, 0x0, 0x4, 0x7, 0x7, PseudoVSUXEI16_V_MF2_MF2 }, // 42 |
| 34156 | { 0x0, 0x0, 0x5, 0x0, 0x0, PseudoVSUXEI32_V_M1_M1 }, // 43 |
| 34157 | { 0x0, 0x0, 0x5, 0x0, 0x1, PseudoVSUXEI32_V_M2_M1 }, // 44 |
| 34158 | { 0x0, 0x0, 0x5, 0x0, 0x2, PseudoVSUXEI32_V_M4_M1 }, // 45 |
| 34159 | { 0x0, 0x0, 0x5, 0x0, 0x7, PseudoVSUXEI32_V_MF2_M1 }, // 46 |
| 34160 | { 0x0, 0x0, 0x5, 0x1, 0x0, PseudoVSUXEI32_V_M1_M2 }, // 47 |
| 34161 | { 0x0, 0x0, 0x5, 0x1, 0x1, PseudoVSUXEI32_V_M2_M2 }, // 48 |
| 34162 | { 0x0, 0x0, 0x5, 0x1, 0x2, PseudoVSUXEI32_V_M4_M2 }, // 49 |
| 34163 | { 0x0, 0x0, 0x5, 0x1, 0x3, PseudoVSUXEI32_V_M8_M2 }, // 50 |
| 34164 | { 0x0, 0x0, 0x5, 0x2, 0x1, PseudoVSUXEI32_V_M2_M4 }, // 51 |
| 34165 | { 0x0, 0x0, 0x5, 0x2, 0x2, PseudoVSUXEI32_V_M4_M4 }, // 52 |
| 34166 | { 0x0, 0x0, 0x5, 0x2, 0x3, PseudoVSUXEI32_V_M8_M4 }, // 53 |
| 34167 | { 0x0, 0x0, 0x5, 0x3, 0x2, PseudoVSUXEI32_V_M4_M8 }, // 54 |
| 34168 | { 0x0, 0x0, 0x5, 0x3, 0x3, PseudoVSUXEI32_V_M8_M8 }, // 55 |
| 34169 | { 0x0, 0x0, 0x5, 0x5, 0x7, PseudoVSUXEI32_V_MF2_MF8 }, // 56 |
| 34170 | { 0x0, 0x0, 0x5, 0x6, 0x0, PseudoVSUXEI32_V_M1_MF4 }, // 57 |
| 34171 | { 0x0, 0x0, 0x5, 0x6, 0x7, PseudoVSUXEI32_V_MF2_MF4 }, // 58 |
| 34172 | { 0x0, 0x0, 0x5, 0x7, 0x0, PseudoVSUXEI32_V_M1_MF2 }, // 59 |
| 34173 | { 0x0, 0x0, 0x5, 0x7, 0x1, PseudoVSUXEI32_V_M2_MF2 }, // 60 |
| 34174 | { 0x0, 0x0, 0x5, 0x7, 0x7, PseudoVSUXEI32_V_MF2_MF2 }, // 61 |
| 34175 | { 0x0, 0x0, 0x6, 0x0, 0x0, PseudoVSUXEI64_V_M1_M1 }, // 62 |
| 34176 | { 0x0, 0x0, 0x6, 0x0, 0x1, PseudoVSUXEI64_V_M2_M1 }, // 63 |
| 34177 | { 0x0, 0x0, 0x6, 0x0, 0x2, PseudoVSUXEI64_V_M4_M1 }, // 64 |
| 34178 | { 0x0, 0x0, 0x6, 0x0, 0x3, PseudoVSUXEI64_V_M8_M1 }, // 65 |
| 34179 | { 0x0, 0x0, 0x6, 0x1, 0x1, PseudoVSUXEI64_V_M2_M2 }, // 66 |
| 34180 | { 0x0, 0x0, 0x6, 0x1, 0x2, PseudoVSUXEI64_V_M4_M2 }, // 67 |
| 34181 | { 0x0, 0x0, 0x6, 0x1, 0x3, PseudoVSUXEI64_V_M8_M2 }, // 68 |
| 34182 | { 0x0, 0x0, 0x6, 0x2, 0x2, PseudoVSUXEI64_V_M4_M4 }, // 69 |
| 34183 | { 0x0, 0x0, 0x6, 0x2, 0x3, PseudoVSUXEI64_V_M8_M4 }, // 70 |
| 34184 | { 0x0, 0x0, 0x6, 0x3, 0x3, PseudoVSUXEI64_V_M8_M8 }, // 71 |
| 34185 | { 0x0, 0x0, 0x6, 0x5, 0x0, PseudoVSUXEI64_V_M1_MF8 }, // 72 |
| 34186 | { 0x0, 0x0, 0x6, 0x6, 0x0, PseudoVSUXEI64_V_M1_MF4 }, // 73 |
| 34187 | { 0x0, 0x0, 0x6, 0x6, 0x1, PseudoVSUXEI64_V_M2_MF4 }, // 74 |
| 34188 | { 0x0, 0x0, 0x6, 0x7, 0x0, PseudoVSUXEI64_V_M1_MF2 }, // 75 |
| 34189 | { 0x0, 0x0, 0x6, 0x7, 0x1, PseudoVSUXEI64_V_M2_MF2 }, // 76 |
| 34190 | { 0x0, 0x0, 0x6, 0x7, 0x2, PseudoVSUXEI64_V_M4_MF2 }, // 77 |
| 34191 | { 0x0, 0x1, 0x3, 0x0, 0x0, PseudoVSOXEI8_V_M1_M1 }, // 78 |
| 34192 | { 0x0, 0x1, 0x3, 0x0, 0x5, PseudoVSOXEI8_V_MF8_M1 }, // 79 |
| 34193 | { 0x0, 0x1, 0x3, 0x0, 0x6, PseudoVSOXEI8_V_MF4_M1 }, // 80 |
| 34194 | { 0x0, 0x1, 0x3, 0x0, 0x7, PseudoVSOXEI8_V_MF2_M1 }, // 81 |
| 34195 | { 0x0, 0x1, 0x3, 0x1, 0x0, PseudoVSOXEI8_V_M1_M2 }, // 82 |
| 34196 | { 0x0, 0x1, 0x3, 0x1, 0x1, PseudoVSOXEI8_V_M2_M2 }, // 83 |
| 34197 | { 0x0, 0x1, 0x3, 0x1, 0x6, PseudoVSOXEI8_V_MF4_M2 }, // 84 |
| 34198 | { 0x0, 0x1, 0x3, 0x1, 0x7, PseudoVSOXEI8_V_MF2_M2 }, // 85 |
| 34199 | { 0x0, 0x1, 0x3, 0x2, 0x0, PseudoVSOXEI8_V_M1_M4 }, // 86 |
| 34200 | { 0x0, 0x1, 0x3, 0x2, 0x1, PseudoVSOXEI8_V_M2_M4 }, // 87 |
| 34201 | { 0x0, 0x1, 0x3, 0x2, 0x2, PseudoVSOXEI8_V_M4_M4 }, // 88 |
| 34202 | { 0x0, 0x1, 0x3, 0x2, 0x7, PseudoVSOXEI8_V_MF2_M4 }, // 89 |
| 34203 | { 0x0, 0x1, 0x3, 0x3, 0x0, PseudoVSOXEI8_V_M1_M8 }, // 90 |
| 34204 | { 0x0, 0x1, 0x3, 0x3, 0x1, PseudoVSOXEI8_V_M2_M8 }, // 91 |
| 34205 | { 0x0, 0x1, 0x3, 0x3, 0x2, PseudoVSOXEI8_V_M4_M8 }, // 92 |
| 34206 | { 0x0, 0x1, 0x3, 0x3, 0x3, PseudoVSOXEI8_V_M8_M8 }, // 93 |
| 34207 | { 0x0, 0x1, 0x3, 0x5, 0x5, PseudoVSOXEI8_V_MF8_MF8 }, // 94 |
| 34208 | { 0x0, 0x1, 0x3, 0x6, 0x5, PseudoVSOXEI8_V_MF8_MF4 }, // 95 |
| 34209 | { 0x0, 0x1, 0x3, 0x6, 0x6, PseudoVSOXEI8_V_MF4_MF4 }, // 96 |
| 34210 | { 0x0, 0x1, 0x3, 0x7, 0x5, PseudoVSOXEI8_V_MF8_MF2 }, // 97 |
| 34211 | { 0x0, 0x1, 0x3, 0x7, 0x6, PseudoVSOXEI8_V_MF4_MF2 }, // 98 |
| 34212 | { 0x0, 0x1, 0x3, 0x7, 0x7, PseudoVSOXEI8_V_MF2_MF2 }, // 99 |
| 34213 | { 0x0, 0x1, 0x4, 0x0, 0x0, PseudoVSOXEI16_V_M1_M1 }, // 100 |
| 34214 | { 0x0, 0x1, 0x4, 0x0, 0x1, PseudoVSOXEI16_V_M2_M1 }, // 101 |
| 34215 | { 0x0, 0x1, 0x4, 0x0, 0x6, PseudoVSOXEI16_V_MF4_M1 }, // 102 |
| 34216 | { 0x0, 0x1, 0x4, 0x0, 0x7, PseudoVSOXEI16_V_MF2_M1 }, // 103 |
| 34217 | { 0x0, 0x1, 0x4, 0x1, 0x0, PseudoVSOXEI16_V_M1_M2 }, // 104 |
| 34218 | { 0x0, 0x1, 0x4, 0x1, 0x1, PseudoVSOXEI16_V_M2_M2 }, // 105 |
| 34219 | { 0x0, 0x1, 0x4, 0x1, 0x2, PseudoVSOXEI16_V_M4_M2 }, // 106 |
| 34220 | { 0x0, 0x1, 0x4, 0x1, 0x7, PseudoVSOXEI16_V_MF2_M2 }, // 107 |
| 34221 | { 0x0, 0x1, 0x4, 0x2, 0x0, PseudoVSOXEI16_V_M1_M4 }, // 108 |
| 34222 | { 0x0, 0x1, 0x4, 0x2, 0x1, PseudoVSOXEI16_V_M2_M4 }, // 109 |
| 34223 | { 0x0, 0x1, 0x4, 0x2, 0x2, PseudoVSOXEI16_V_M4_M4 }, // 110 |
| 34224 | { 0x0, 0x1, 0x4, 0x2, 0x3, PseudoVSOXEI16_V_M8_M4 }, // 111 |
| 34225 | { 0x0, 0x1, 0x4, 0x3, 0x1, PseudoVSOXEI16_V_M2_M8 }, // 112 |
| 34226 | { 0x0, 0x1, 0x4, 0x3, 0x2, PseudoVSOXEI16_V_M4_M8 }, // 113 |
| 34227 | { 0x0, 0x1, 0x4, 0x3, 0x3, PseudoVSOXEI16_V_M8_M8 }, // 114 |
| 34228 | { 0x0, 0x1, 0x4, 0x5, 0x6, PseudoVSOXEI16_V_MF4_MF8 }, // 115 |
| 34229 | { 0x0, 0x1, 0x4, 0x6, 0x6, PseudoVSOXEI16_V_MF4_MF4 }, // 116 |
| 34230 | { 0x0, 0x1, 0x4, 0x6, 0x7, PseudoVSOXEI16_V_MF2_MF4 }, // 117 |
| 34231 | { 0x0, 0x1, 0x4, 0x7, 0x0, PseudoVSOXEI16_V_M1_MF2 }, // 118 |
| 34232 | { 0x0, 0x1, 0x4, 0x7, 0x6, PseudoVSOXEI16_V_MF4_MF2 }, // 119 |
| 34233 | { 0x0, 0x1, 0x4, 0x7, 0x7, PseudoVSOXEI16_V_MF2_MF2 }, // 120 |
| 34234 | { 0x0, 0x1, 0x5, 0x0, 0x0, PseudoVSOXEI32_V_M1_M1 }, // 121 |
| 34235 | { 0x0, 0x1, 0x5, 0x0, 0x1, PseudoVSOXEI32_V_M2_M1 }, // 122 |
| 34236 | { 0x0, 0x1, 0x5, 0x0, 0x2, PseudoVSOXEI32_V_M4_M1 }, // 123 |
| 34237 | { 0x0, 0x1, 0x5, 0x0, 0x7, PseudoVSOXEI32_V_MF2_M1 }, // 124 |
| 34238 | { 0x0, 0x1, 0x5, 0x1, 0x0, PseudoVSOXEI32_V_M1_M2 }, // 125 |
| 34239 | { 0x0, 0x1, 0x5, 0x1, 0x1, PseudoVSOXEI32_V_M2_M2 }, // 126 |
| 34240 | { 0x0, 0x1, 0x5, 0x1, 0x2, PseudoVSOXEI32_V_M4_M2 }, // 127 |
| 34241 | { 0x0, 0x1, 0x5, 0x1, 0x3, PseudoVSOXEI32_V_M8_M2 }, // 128 |
| 34242 | { 0x0, 0x1, 0x5, 0x2, 0x1, PseudoVSOXEI32_V_M2_M4 }, // 129 |
| 34243 | { 0x0, 0x1, 0x5, 0x2, 0x2, PseudoVSOXEI32_V_M4_M4 }, // 130 |
| 34244 | { 0x0, 0x1, 0x5, 0x2, 0x3, PseudoVSOXEI32_V_M8_M4 }, // 131 |
| 34245 | { 0x0, 0x1, 0x5, 0x3, 0x2, PseudoVSOXEI32_V_M4_M8 }, // 132 |
| 34246 | { 0x0, 0x1, 0x5, 0x3, 0x3, PseudoVSOXEI32_V_M8_M8 }, // 133 |
| 34247 | { 0x0, 0x1, 0x5, 0x5, 0x7, PseudoVSOXEI32_V_MF2_MF8 }, // 134 |
| 34248 | { 0x0, 0x1, 0x5, 0x6, 0x0, PseudoVSOXEI32_V_M1_MF4 }, // 135 |
| 34249 | { 0x0, 0x1, 0x5, 0x6, 0x7, PseudoVSOXEI32_V_MF2_MF4 }, // 136 |
| 34250 | { 0x0, 0x1, 0x5, 0x7, 0x0, PseudoVSOXEI32_V_M1_MF2 }, // 137 |
| 34251 | { 0x0, 0x1, 0x5, 0x7, 0x1, PseudoVSOXEI32_V_M2_MF2 }, // 138 |
| 34252 | { 0x0, 0x1, 0x5, 0x7, 0x7, PseudoVSOXEI32_V_MF2_MF2 }, // 139 |
| 34253 | { 0x0, 0x1, 0x6, 0x0, 0x0, PseudoVSOXEI64_V_M1_M1 }, // 140 |
| 34254 | { 0x0, 0x1, 0x6, 0x0, 0x1, PseudoVSOXEI64_V_M2_M1 }, // 141 |
| 34255 | { 0x0, 0x1, 0x6, 0x0, 0x2, PseudoVSOXEI64_V_M4_M1 }, // 142 |
| 34256 | { 0x0, 0x1, 0x6, 0x0, 0x3, PseudoVSOXEI64_V_M8_M1 }, // 143 |
| 34257 | { 0x0, 0x1, 0x6, 0x1, 0x1, PseudoVSOXEI64_V_M2_M2 }, // 144 |
| 34258 | { 0x0, 0x1, 0x6, 0x1, 0x2, PseudoVSOXEI64_V_M4_M2 }, // 145 |
| 34259 | { 0x0, 0x1, 0x6, 0x1, 0x3, PseudoVSOXEI64_V_M8_M2 }, // 146 |
| 34260 | { 0x0, 0x1, 0x6, 0x2, 0x2, PseudoVSOXEI64_V_M4_M4 }, // 147 |
| 34261 | { 0x0, 0x1, 0x6, 0x2, 0x3, PseudoVSOXEI64_V_M8_M4 }, // 148 |
| 34262 | { 0x0, 0x1, 0x6, 0x3, 0x3, PseudoVSOXEI64_V_M8_M8 }, // 149 |
| 34263 | { 0x0, 0x1, 0x6, 0x5, 0x0, PseudoVSOXEI64_V_M1_MF8 }, // 150 |
| 34264 | { 0x0, 0x1, 0x6, 0x6, 0x0, PseudoVSOXEI64_V_M1_MF4 }, // 151 |
| 34265 | { 0x0, 0x1, 0x6, 0x6, 0x1, PseudoVSOXEI64_V_M2_MF4 }, // 152 |
| 34266 | { 0x0, 0x1, 0x6, 0x7, 0x0, PseudoVSOXEI64_V_M1_MF2 }, // 153 |
| 34267 | { 0x0, 0x1, 0x6, 0x7, 0x1, PseudoVSOXEI64_V_M2_MF2 }, // 154 |
| 34268 | { 0x0, 0x1, 0x6, 0x7, 0x2, PseudoVSOXEI64_V_M4_MF2 }, // 155 |
| 34269 | { 0x1, 0x0, 0x3, 0x0, 0x0, PseudoVSUXEI8_V_M1_M1_MASK }, // 156 |
| 34270 | { 0x1, 0x0, 0x3, 0x0, 0x5, PseudoVSUXEI8_V_MF8_M1_MASK }, // 157 |
| 34271 | { 0x1, 0x0, 0x3, 0x0, 0x6, PseudoVSUXEI8_V_MF4_M1_MASK }, // 158 |
| 34272 | { 0x1, 0x0, 0x3, 0x0, 0x7, PseudoVSUXEI8_V_MF2_M1_MASK }, // 159 |
| 34273 | { 0x1, 0x0, 0x3, 0x1, 0x0, PseudoVSUXEI8_V_M1_M2_MASK }, // 160 |
| 34274 | { 0x1, 0x0, 0x3, 0x1, 0x1, PseudoVSUXEI8_V_M2_M2_MASK }, // 161 |
| 34275 | { 0x1, 0x0, 0x3, 0x1, 0x6, PseudoVSUXEI8_V_MF4_M2_MASK }, // 162 |
| 34276 | { 0x1, 0x0, 0x3, 0x1, 0x7, PseudoVSUXEI8_V_MF2_M2_MASK }, // 163 |
| 34277 | { 0x1, 0x0, 0x3, 0x2, 0x0, PseudoVSUXEI8_V_M1_M4_MASK }, // 164 |
| 34278 | { 0x1, 0x0, 0x3, 0x2, 0x1, PseudoVSUXEI8_V_M2_M4_MASK }, // 165 |
| 34279 | { 0x1, 0x0, 0x3, 0x2, 0x2, PseudoVSUXEI8_V_M4_M4_MASK }, // 166 |
| 34280 | { 0x1, 0x0, 0x3, 0x2, 0x7, PseudoVSUXEI8_V_MF2_M4_MASK }, // 167 |
| 34281 | { 0x1, 0x0, 0x3, 0x3, 0x0, PseudoVSUXEI8_V_M1_M8_MASK }, // 168 |
| 34282 | { 0x1, 0x0, 0x3, 0x3, 0x1, PseudoVSUXEI8_V_M2_M8_MASK }, // 169 |
| 34283 | { 0x1, 0x0, 0x3, 0x3, 0x2, PseudoVSUXEI8_V_M4_M8_MASK }, // 170 |
| 34284 | { 0x1, 0x0, 0x3, 0x3, 0x3, PseudoVSUXEI8_V_M8_M8_MASK }, // 171 |
| 34285 | { 0x1, 0x0, 0x3, 0x5, 0x5, PseudoVSUXEI8_V_MF8_MF8_MASK }, // 172 |
| 34286 | { 0x1, 0x0, 0x3, 0x6, 0x5, PseudoVSUXEI8_V_MF8_MF4_MASK }, // 173 |
| 34287 | { 0x1, 0x0, 0x3, 0x6, 0x6, PseudoVSUXEI8_V_MF4_MF4_MASK }, // 174 |
| 34288 | { 0x1, 0x0, 0x3, 0x7, 0x5, PseudoVSUXEI8_V_MF8_MF2_MASK }, // 175 |
| 34289 | { 0x1, 0x0, 0x3, 0x7, 0x6, PseudoVSUXEI8_V_MF4_MF2_MASK }, // 176 |
| 34290 | { 0x1, 0x0, 0x3, 0x7, 0x7, PseudoVSUXEI8_V_MF2_MF2_MASK }, // 177 |
| 34291 | { 0x1, 0x0, 0x4, 0x0, 0x0, PseudoVSUXEI16_V_M1_M1_MASK }, // 178 |
| 34292 | { 0x1, 0x0, 0x4, 0x0, 0x1, PseudoVSUXEI16_V_M2_M1_MASK }, // 179 |
| 34293 | { 0x1, 0x0, 0x4, 0x0, 0x6, PseudoVSUXEI16_V_MF4_M1_MASK }, // 180 |
| 34294 | { 0x1, 0x0, 0x4, 0x0, 0x7, PseudoVSUXEI16_V_MF2_M1_MASK }, // 181 |
| 34295 | { 0x1, 0x0, 0x4, 0x1, 0x0, PseudoVSUXEI16_V_M1_M2_MASK }, // 182 |
| 34296 | { 0x1, 0x0, 0x4, 0x1, 0x1, PseudoVSUXEI16_V_M2_M2_MASK }, // 183 |
| 34297 | { 0x1, 0x0, 0x4, 0x1, 0x2, PseudoVSUXEI16_V_M4_M2_MASK }, // 184 |
| 34298 | { 0x1, 0x0, 0x4, 0x1, 0x7, PseudoVSUXEI16_V_MF2_M2_MASK }, // 185 |
| 34299 | { 0x1, 0x0, 0x4, 0x2, 0x0, PseudoVSUXEI16_V_M1_M4_MASK }, // 186 |
| 34300 | { 0x1, 0x0, 0x4, 0x2, 0x1, PseudoVSUXEI16_V_M2_M4_MASK }, // 187 |
| 34301 | { 0x1, 0x0, 0x4, 0x2, 0x2, PseudoVSUXEI16_V_M4_M4_MASK }, // 188 |
| 34302 | { 0x1, 0x0, 0x4, 0x2, 0x3, PseudoVSUXEI16_V_M8_M4_MASK }, // 189 |
| 34303 | { 0x1, 0x0, 0x4, 0x3, 0x1, PseudoVSUXEI16_V_M2_M8_MASK }, // 190 |
| 34304 | { 0x1, 0x0, 0x4, 0x3, 0x2, PseudoVSUXEI16_V_M4_M8_MASK }, // 191 |
| 34305 | { 0x1, 0x0, 0x4, 0x3, 0x3, PseudoVSUXEI16_V_M8_M8_MASK }, // 192 |
| 34306 | { 0x1, 0x0, 0x4, 0x5, 0x6, PseudoVSUXEI16_V_MF4_MF8_MASK }, // 193 |
| 34307 | { 0x1, 0x0, 0x4, 0x6, 0x6, PseudoVSUXEI16_V_MF4_MF4_MASK }, // 194 |
| 34308 | { 0x1, 0x0, 0x4, 0x6, 0x7, PseudoVSUXEI16_V_MF2_MF4_MASK }, // 195 |
| 34309 | { 0x1, 0x0, 0x4, 0x7, 0x0, PseudoVSUXEI16_V_M1_MF2_MASK }, // 196 |
| 34310 | { 0x1, 0x0, 0x4, 0x7, 0x6, PseudoVSUXEI16_V_MF4_MF2_MASK }, // 197 |
| 34311 | { 0x1, 0x0, 0x4, 0x7, 0x7, PseudoVSUXEI16_V_MF2_MF2_MASK }, // 198 |
| 34312 | { 0x1, 0x0, 0x5, 0x0, 0x0, PseudoVSUXEI32_V_M1_M1_MASK }, // 199 |
| 34313 | { 0x1, 0x0, 0x5, 0x0, 0x1, PseudoVSUXEI32_V_M2_M1_MASK }, // 200 |
| 34314 | { 0x1, 0x0, 0x5, 0x0, 0x2, PseudoVSUXEI32_V_M4_M1_MASK }, // 201 |
| 34315 | { 0x1, 0x0, 0x5, 0x0, 0x7, PseudoVSUXEI32_V_MF2_M1_MASK }, // 202 |
| 34316 | { 0x1, 0x0, 0x5, 0x1, 0x0, PseudoVSUXEI32_V_M1_M2_MASK }, // 203 |
| 34317 | { 0x1, 0x0, 0x5, 0x1, 0x1, PseudoVSUXEI32_V_M2_M2_MASK }, // 204 |
| 34318 | { 0x1, 0x0, 0x5, 0x1, 0x2, PseudoVSUXEI32_V_M4_M2_MASK }, // 205 |
| 34319 | { 0x1, 0x0, 0x5, 0x1, 0x3, PseudoVSUXEI32_V_M8_M2_MASK }, // 206 |
| 34320 | { 0x1, 0x0, 0x5, 0x2, 0x1, PseudoVSUXEI32_V_M2_M4_MASK }, // 207 |
| 34321 | { 0x1, 0x0, 0x5, 0x2, 0x2, PseudoVSUXEI32_V_M4_M4_MASK }, // 208 |
| 34322 | { 0x1, 0x0, 0x5, 0x2, 0x3, PseudoVSUXEI32_V_M8_M4_MASK }, // 209 |
| 34323 | { 0x1, 0x0, 0x5, 0x3, 0x2, PseudoVSUXEI32_V_M4_M8_MASK }, // 210 |
| 34324 | { 0x1, 0x0, 0x5, 0x3, 0x3, PseudoVSUXEI32_V_M8_M8_MASK }, // 211 |
| 34325 | { 0x1, 0x0, 0x5, 0x5, 0x7, PseudoVSUXEI32_V_MF2_MF8_MASK }, // 212 |
| 34326 | { 0x1, 0x0, 0x5, 0x6, 0x0, PseudoVSUXEI32_V_M1_MF4_MASK }, // 213 |
| 34327 | { 0x1, 0x0, 0x5, 0x6, 0x7, PseudoVSUXEI32_V_MF2_MF4_MASK }, // 214 |
| 34328 | { 0x1, 0x0, 0x5, 0x7, 0x0, PseudoVSUXEI32_V_M1_MF2_MASK }, // 215 |
| 34329 | { 0x1, 0x0, 0x5, 0x7, 0x1, PseudoVSUXEI32_V_M2_MF2_MASK }, // 216 |
| 34330 | { 0x1, 0x0, 0x5, 0x7, 0x7, PseudoVSUXEI32_V_MF2_MF2_MASK }, // 217 |
| 34331 | { 0x1, 0x0, 0x6, 0x0, 0x0, PseudoVSUXEI64_V_M1_M1_MASK }, // 218 |
| 34332 | { 0x1, 0x0, 0x6, 0x0, 0x1, PseudoVSUXEI64_V_M2_M1_MASK }, // 219 |
| 34333 | { 0x1, 0x0, 0x6, 0x0, 0x2, PseudoVSUXEI64_V_M4_M1_MASK }, // 220 |
| 34334 | { 0x1, 0x0, 0x6, 0x0, 0x3, PseudoVSUXEI64_V_M8_M1_MASK }, // 221 |
| 34335 | { 0x1, 0x0, 0x6, 0x1, 0x1, PseudoVSUXEI64_V_M2_M2_MASK }, // 222 |
| 34336 | { 0x1, 0x0, 0x6, 0x1, 0x2, PseudoVSUXEI64_V_M4_M2_MASK }, // 223 |
| 34337 | { 0x1, 0x0, 0x6, 0x1, 0x3, PseudoVSUXEI64_V_M8_M2_MASK }, // 224 |
| 34338 | { 0x1, 0x0, 0x6, 0x2, 0x2, PseudoVSUXEI64_V_M4_M4_MASK }, // 225 |
| 34339 | { 0x1, 0x0, 0x6, 0x2, 0x3, PseudoVSUXEI64_V_M8_M4_MASK }, // 226 |
| 34340 | { 0x1, 0x0, 0x6, 0x3, 0x3, PseudoVSUXEI64_V_M8_M8_MASK }, // 227 |
| 34341 | { 0x1, 0x0, 0x6, 0x5, 0x0, PseudoVSUXEI64_V_M1_MF8_MASK }, // 228 |
| 34342 | { 0x1, 0x0, 0x6, 0x6, 0x0, PseudoVSUXEI64_V_M1_MF4_MASK }, // 229 |
| 34343 | { 0x1, 0x0, 0x6, 0x6, 0x1, PseudoVSUXEI64_V_M2_MF4_MASK }, // 230 |
| 34344 | { 0x1, 0x0, 0x6, 0x7, 0x0, PseudoVSUXEI64_V_M1_MF2_MASK }, // 231 |
| 34345 | { 0x1, 0x0, 0x6, 0x7, 0x1, PseudoVSUXEI64_V_M2_MF2_MASK }, // 232 |
| 34346 | { 0x1, 0x0, 0x6, 0x7, 0x2, PseudoVSUXEI64_V_M4_MF2_MASK }, // 233 |
| 34347 | { 0x1, 0x1, 0x3, 0x0, 0x0, PseudoVSOXEI8_V_M1_M1_MASK }, // 234 |
| 34348 | { 0x1, 0x1, 0x3, 0x0, 0x5, PseudoVSOXEI8_V_MF8_M1_MASK }, // 235 |
| 34349 | { 0x1, 0x1, 0x3, 0x0, 0x6, PseudoVSOXEI8_V_MF4_M1_MASK }, // 236 |
| 34350 | { 0x1, 0x1, 0x3, 0x0, 0x7, PseudoVSOXEI8_V_MF2_M1_MASK }, // 237 |
| 34351 | { 0x1, 0x1, 0x3, 0x1, 0x0, PseudoVSOXEI8_V_M1_M2_MASK }, // 238 |
| 34352 | { 0x1, 0x1, 0x3, 0x1, 0x1, PseudoVSOXEI8_V_M2_M2_MASK }, // 239 |
| 34353 | { 0x1, 0x1, 0x3, 0x1, 0x6, PseudoVSOXEI8_V_MF4_M2_MASK }, // 240 |
| 34354 | { 0x1, 0x1, 0x3, 0x1, 0x7, PseudoVSOXEI8_V_MF2_M2_MASK }, // 241 |
| 34355 | { 0x1, 0x1, 0x3, 0x2, 0x0, PseudoVSOXEI8_V_M1_M4_MASK }, // 242 |
| 34356 | { 0x1, 0x1, 0x3, 0x2, 0x1, PseudoVSOXEI8_V_M2_M4_MASK }, // 243 |
| 34357 | { 0x1, 0x1, 0x3, 0x2, 0x2, PseudoVSOXEI8_V_M4_M4_MASK }, // 244 |
| 34358 | { 0x1, 0x1, 0x3, 0x2, 0x7, PseudoVSOXEI8_V_MF2_M4_MASK }, // 245 |
| 34359 | { 0x1, 0x1, 0x3, 0x3, 0x0, PseudoVSOXEI8_V_M1_M8_MASK }, // 246 |
| 34360 | { 0x1, 0x1, 0x3, 0x3, 0x1, PseudoVSOXEI8_V_M2_M8_MASK }, // 247 |
| 34361 | { 0x1, 0x1, 0x3, 0x3, 0x2, PseudoVSOXEI8_V_M4_M8_MASK }, // 248 |
| 34362 | { 0x1, 0x1, 0x3, 0x3, 0x3, PseudoVSOXEI8_V_M8_M8_MASK }, // 249 |
| 34363 | { 0x1, 0x1, 0x3, 0x5, 0x5, PseudoVSOXEI8_V_MF8_MF8_MASK }, // 250 |
| 34364 | { 0x1, 0x1, 0x3, 0x6, 0x5, PseudoVSOXEI8_V_MF8_MF4_MASK }, // 251 |
| 34365 | { 0x1, 0x1, 0x3, 0x6, 0x6, PseudoVSOXEI8_V_MF4_MF4_MASK }, // 252 |
| 34366 | { 0x1, 0x1, 0x3, 0x7, 0x5, PseudoVSOXEI8_V_MF8_MF2_MASK }, // 253 |
| 34367 | { 0x1, 0x1, 0x3, 0x7, 0x6, PseudoVSOXEI8_V_MF4_MF2_MASK }, // 254 |
| 34368 | { 0x1, 0x1, 0x3, 0x7, 0x7, PseudoVSOXEI8_V_MF2_MF2_MASK }, // 255 |
| 34369 | { 0x1, 0x1, 0x4, 0x0, 0x0, PseudoVSOXEI16_V_M1_M1_MASK }, // 256 |
| 34370 | { 0x1, 0x1, 0x4, 0x0, 0x1, PseudoVSOXEI16_V_M2_M1_MASK }, // 257 |
| 34371 | { 0x1, 0x1, 0x4, 0x0, 0x6, PseudoVSOXEI16_V_MF4_M1_MASK }, // 258 |
| 34372 | { 0x1, 0x1, 0x4, 0x0, 0x7, PseudoVSOXEI16_V_MF2_M1_MASK }, // 259 |
| 34373 | { 0x1, 0x1, 0x4, 0x1, 0x0, PseudoVSOXEI16_V_M1_M2_MASK }, // 260 |
| 34374 | { 0x1, 0x1, 0x4, 0x1, 0x1, PseudoVSOXEI16_V_M2_M2_MASK }, // 261 |
| 34375 | { 0x1, 0x1, 0x4, 0x1, 0x2, PseudoVSOXEI16_V_M4_M2_MASK }, // 262 |
| 34376 | { 0x1, 0x1, 0x4, 0x1, 0x7, PseudoVSOXEI16_V_MF2_M2_MASK }, // 263 |
| 34377 | { 0x1, 0x1, 0x4, 0x2, 0x0, PseudoVSOXEI16_V_M1_M4_MASK }, // 264 |
| 34378 | { 0x1, 0x1, 0x4, 0x2, 0x1, PseudoVSOXEI16_V_M2_M4_MASK }, // 265 |
| 34379 | { 0x1, 0x1, 0x4, 0x2, 0x2, PseudoVSOXEI16_V_M4_M4_MASK }, // 266 |
| 34380 | { 0x1, 0x1, 0x4, 0x2, 0x3, PseudoVSOXEI16_V_M8_M4_MASK }, // 267 |
| 34381 | { 0x1, 0x1, 0x4, 0x3, 0x1, PseudoVSOXEI16_V_M2_M8_MASK }, // 268 |
| 34382 | { 0x1, 0x1, 0x4, 0x3, 0x2, PseudoVSOXEI16_V_M4_M8_MASK }, // 269 |
| 34383 | { 0x1, 0x1, 0x4, 0x3, 0x3, PseudoVSOXEI16_V_M8_M8_MASK }, // 270 |
| 34384 | { 0x1, 0x1, 0x4, 0x5, 0x6, PseudoVSOXEI16_V_MF4_MF8_MASK }, // 271 |
| 34385 | { 0x1, 0x1, 0x4, 0x6, 0x6, PseudoVSOXEI16_V_MF4_MF4_MASK }, // 272 |
| 34386 | { 0x1, 0x1, 0x4, 0x6, 0x7, PseudoVSOXEI16_V_MF2_MF4_MASK }, // 273 |
| 34387 | { 0x1, 0x1, 0x4, 0x7, 0x0, PseudoVSOXEI16_V_M1_MF2_MASK }, // 274 |
| 34388 | { 0x1, 0x1, 0x4, 0x7, 0x6, PseudoVSOXEI16_V_MF4_MF2_MASK }, // 275 |
| 34389 | { 0x1, 0x1, 0x4, 0x7, 0x7, PseudoVSOXEI16_V_MF2_MF2_MASK }, // 276 |
| 34390 | { 0x1, 0x1, 0x5, 0x0, 0x0, PseudoVSOXEI32_V_M1_M1_MASK }, // 277 |
| 34391 | { 0x1, 0x1, 0x5, 0x0, 0x1, PseudoVSOXEI32_V_M2_M1_MASK }, // 278 |
| 34392 | { 0x1, 0x1, 0x5, 0x0, 0x2, PseudoVSOXEI32_V_M4_M1_MASK }, // 279 |
| 34393 | { 0x1, 0x1, 0x5, 0x0, 0x7, PseudoVSOXEI32_V_MF2_M1_MASK }, // 280 |
| 34394 | { 0x1, 0x1, 0x5, 0x1, 0x0, PseudoVSOXEI32_V_M1_M2_MASK }, // 281 |
| 34395 | { 0x1, 0x1, 0x5, 0x1, 0x1, PseudoVSOXEI32_V_M2_M2_MASK }, // 282 |
| 34396 | { 0x1, 0x1, 0x5, 0x1, 0x2, PseudoVSOXEI32_V_M4_M2_MASK }, // 283 |
| 34397 | { 0x1, 0x1, 0x5, 0x1, 0x3, PseudoVSOXEI32_V_M8_M2_MASK }, // 284 |
| 34398 | { 0x1, 0x1, 0x5, 0x2, 0x1, PseudoVSOXEI32_V_M2_M4_MASK }, // 285 |
| 34399 | { 0x1, 0x1, 0x5, 0x2, 0x2, PseudoVSOXEI32_V_M4_M4_MASK }, // 286 |
| 34400 | { 0x1, 0x1, 0x5, 0x2, 0x3, PseudoVSOXEI32_V_M8_M4_MASK }, // 287 |
| 34401 | { 0x1, 0x1, 0x5, 0x3, 0x2, PseudoVSOXEI32_V_M4_M8_MASK }, // 288 |
| 34402 | { 0x1, 0x1, 0x5, 0x3, 0x3, PseudoVSOXEI32_V_M8_M8_MASK }, // 289 |
| 34403 | { 0x1, 0x1, 0x5, 0x5, 0x7, PseudoVSOXEI32_V_MF2_MF8_MASK }, // 290 |
| 34404 | { 0x1, 0x1, 0x5, 0x6, 0x0, PseudoVSOXEI32_V_M1_MF4_MASK }, // 291 |
| 34405 | { 0x1, 0x1, 0x5, 0x6, 0x7, PseudoVSOXEI32_V_MF2_MF4_MASK }, // 292 |
| 34406 | { 0x1, 0x1, 0x5, 0x7, 0x0, PseudoVSOXEI32_V_M1_MF2_MASK }, // 293 |
| 34407 | { 0x1, 0x1, 0x5, 0x7, 0x1, PseudoVSOXEI32_V_M2_MF2_MASK }, // 294 |
| 34408 | { 0x1, 0x1, 0x5, 0x7, 0x7, PseudoVSOXEI32_V_MF2_MF2_MASK }, // 295 |
| 34409 | { 0x1, 0x1, 0x6, 0x0, 0x0, PseudoVSOXEI64_V_M1_M1_MASK }, // 296 |
| 34410 | { 0x1, 0x1, 0x6, 0x0, 0x1, PseudoVSOXEI64_V_M2_M1_MASK }, // 297 |
| 34411 | { 0x1, 0x1, 0x6, 0x0, 0x2, PseudoVSOXEI64_V_M4_M1_MASK }, // 298 |
| 34412 | { 0x1, 0x1, 0x6, 0x0, 0x3, PseudoVSOXEI64_V_M8_M1_MASK }, // 299 |
| 34413 | { 0x1, 0x1, 0x6, 0x1, 0x1, PseudoVSOXEI64_V_M2_M2_MASK }, // 300 |
| 34414 | { 0x1, 0x1, 0x6, 0x1, 0x2, PseudoVSOXEI64_V_M4_M2_MASK }, // 301 |
| 34415 | { 0x1, 0x1, 0x6, 0x1, 0x3, PseudoVSOXEI64_V_M8_M2_MASK }, // 302 |
| 34416 | { 0x1, 0x1, 0x6, 0x2, 0x2, PseudoVSOXEI64_V_M4_M4_MASK }, // 303 |
| 34417 | { 0x1, 0x1, 0x6, 0x2, 0x3, PseudoVSOXEI64_V_M8_M4_MASK }, // 304 |
| 34418 | { 0x1, 0x1, 0x6, 0x3, 0x3, PseudoVSOXEI64_V_M8_M8_MASK }, // 305 |
| 34419 | { 0x1, 0x1, 0x6, 0x5, 0x0, PseudoVSOXEI64_V_M1_MF8_MASK }, // 306 |
| 34420 | { 0x1, 0x1, 0x6, 0x6, 0x0, PseudoVSOXEI64_V_M1_MF4_MASK }, // 307 |
| 34421 | { 0x1, 0x1, 0x6, 0x6, 0x1, PseudoVSOXEI64_V_M2_MF4_MASK }, // 308 |
| 34422 | { 0x1, 0x1, 0x6, 0x7, 0x0, PseudoVSOXEI64_V_M1_MF2_MASK }, // 309 |
| 34423 | { 0x1, 0x1, 0x6, 0x7, 0x1, PseudoVSOXEI64_V_M2_MF2_MASK }, // 310 |
| 34424 | { 0x1, 0x1, 0x6, 0x7, 0x2, PseudoVSOXEI64_V_M4_MF2_MASK }, // 311 |
| 34425 | }; |
| 34426 | |
| 34427 | const VLX_VSXPseudo *getVSXPseudo(uint8_t Masked, uint8_t Ordered, uint8_t Log2SEW, uint8_t LMUL, uint8_t IndexLMUL) { |
| 34428 | struct KeyType { |
| 34429 | uint8_t Masked; |
| 34430 | uint8_t Ordered; |
| 34431 | uint8_t Log2SEW; |
| 34432 | uint8_t LMUL; |
| 34433 | uint8_t IndexLMUL; |
| 34434 | }; |
| 34435 | KeyType Key = {Masked, Ordered, Log2SEW, LMUL, IndexLMUL}; |
| 34436 | struct Comp { |
| 34437 | bool operator()(const VLX_VSXPseudo &LHS, const KeyType &RHS) const { |
| 34438 | if (LHS.Masked < RHS.Masked) |
| 34439 | return true; |
| 34440 | if (LHS.Masked > RHS.Masked) |
| 34441 | return false; |
| 34442 | if (LHS.Ordered < RHS.Ordered) |
| 34443 | return true; |
| 34444 | if (LHS.Ordered > RHS.Ordered) |
| 34445 | return false; |
| 34446 | if (LHS.Log2SEW < RHS.Log2SEW) |
| 34447 | return true; |
| 34448 | if (LHS.Log2SEW > RHS.Log2SEW) |
| 34449 | return false; |
| 34450 | if (LHS.LMUL < RHS.LMUL) |
| 34451 | return true; |
| 34452 | if (LHS.LMUL > RHS.LMUL) |
| 34453 | return false; |
| 34454 | if (LHS.IndexLMUL < RHS.IndexLMUL) |
| 34455 | return true; |
| 34456 | if (LHS.IndexLMUL > RHS.IndexLMUL) |
| 34457 | return false; |
| 34458 | return false; |
| 34459 | } |
| 34460 | }; |
| 34461 | auto Table = ArrayRef(RISCVVSXTable); |
| 34462 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 34463 | if (Idx == Table.end() || |
| 34464 | Key.Masked != Idx->Masked || |
| 34465 | Key.Ordered != Idx->Ordered || |
| 34466 | Key.Log2SEW != Idx->Log2SEW || |
| 34467 | Key.LMUL != Idx->LMUL || |
| 34468 | Key.IndexLMUL != Idx->IndexLMUL) |
| 34469 | return nullptr; |
| 34470 | |
| 34471 | return &*Idx; |
| 34472 | } |
| 34473 | #endif |
| 34474 | |
| 34475 | #ifdef GET_SysRegsList_DECL |
| 34476 | llvm::iterator_range<const SysReg *> lookupSysRegByEncoding(uint16_t Encoding); |
| 34477 | const SysReg *lookupSysRegByName(StringRef Name); |
| 34478 | #endif |
| 34479 | |
| 34480 | #ifdef GET_SysRegsList_IMPL |
| 34481 | constexpr SysReg SysRegsList[] = { |
| 34482 | { "fflags" , 0x1, {} , false, false, false }, // 0 |
| 34483 | { "frm" , 0x2, {} , false, false, false }, // 1 |
| 34484 | { "fcsr" , 0x3, {} , false, false, false }, // 2 |
| 34485 | { "vstart" , 0x8, {} , false, false, false }, // 3 |
| 34486 | { "vxsat" , 0x9, {} , false, false, false }, // 4 |
| 34487 | { "vxrm" , 0xA, {} , false, false, false }, // 5 |
| 34488 | { "vcsr" , 0xF, {} , false, false, false }, // 6 |
| 34489 | { "ssp" , 0x11, {} , false, false, false }, // 7 |
| 34490 | { "seed" , 0x15, {} , false, false, false }, // 8 |
| 34491 | { "jvt" , 0x17, {} , false, false, false }, // 9 |
| 34492 | { "sstatus" , 0x100, {} , false, false, false }, // 10 |
| 34493 | { "sie" , 0x104, {} , false, false, false }, // 11 |
| 34494 | { "stvec" , 0x105, {} , false, false, false }, // 12 |
| 34495 | { "scounteren" , 0x106, {} , false, false, false }, // 13 |
| 34496 | { "sf.stvt" , 0x107, {RISCV::FeatureVendorXSfsclic} , false, false, false }, // 14 |
| 34497 | { "senvcfg" , 0x10A, {} , false, false, false }, // 15 |
| 34498 | { "sstateen0" , 0x10C, {} , false, false, false }, // 16 |
| 34499 | { "sstateen1" , 0x10D, {} , false, false, false }, // 17 |
| 34500 | { "sstateen2" , 0x10E, {} , false, false, false }, // 18 |
| 34501 | { "sstateen3" , 0x10F, {} , false, false, false }, // 19 |
| 34502 | { "sieh" , 0x114, {} , true, false, false }, // 20 |
| 34503 | { "scountinhibit" , 0x120, {} , false, false, false }, // 21 |
| 34504 | { "sscratch" , 0x140, {} , false, false, false }, // 22 |
| 34505 | { "sepc" , 0x141, {} , false, false, false }, // 23 |
| 34506 | { "scause" , 0x142, {} , false, false, false }, // 24 |
| 34507 | { "sbadaddr" , 0x143, {} , false, false, true }, // 25 |
| 34508 | { "stval" , 0x143, {} , false, false, false }, // 26 |
| 34509 | { "sip" , 0x144, {} , false, false, false }, // 27 |
| 34510 | { "sf.snxti" , 0x145, {RISCV::FeatureVendorXSfsclic} , false, false, false }, // 28 |
| 34511 | { "sf.sintstatus" , 0x146, {RISCV::FeatureVendorXSfsclic} , false, false, false }, // 29 |
| 34512 | { "sf.sscratchcsw" , 0x148, {RISCV::FeatureVendorXSfsclic} , false, false, false }, // 30 |
| 34513 | { "sf.sscratchcswl" , 0x149, {RISCV::FeatureVendorXSfsclic} , false, false, false }, // 31 |
| 34514 | { "stimecmp" , 0x14D, {} , false, false, false }, // 32 |
| 34515 | { "sctrctl" , 0x14E, {} , false, false, false }, // 33 |
| 34516 | { "sctrstatus" , 0x14F, {} , false, false, false }, // 34 |
| 34517 | { "siselect" , 0x150, {} , false, false, false }, // 35 |
| 34518 | { "sireg" , 0x151, {} , false, false, false }, // 36 |
| 34519 | { "sireg2" , 0x152, {} , false, false, false }, // 37 |
| 34520 | { "sireg3" , 0x153, {} , false, false, false }, // 38 |
| 34521 | { "siph" , 0x154, {} , true, false, false }, // 39 |
| 34522 | { "sireg4" , 0x155, {} , false, false, false }, // 40 |
| 34523 | { "sireg5" , 0x156, {} , false, false, false }, // 41 |
| 34524 | { "sireg6" , 0x157, {} , false, false, false }, // 42 |
| 34525 | { "stopei" , 0x15C, {} , false, false, false }, // 43 |
| 34526 | { "stimecmph" , 0x15D, {} , true, false, false }, // 44 |
| 34527 | { "sctrdepth" , 0x15F, {} , false, false, false }, // 45 |
| 34528 | { "satp" , 0x180, {} , false, false, false }, // 46 |
| 34529 | { "sptbr" , 0x180, {} , false, false, true }, // 47 |
| 34530 | { "srmcfg" , 0x181, {} , false, false, false }, // 48 |
| 34531 | { "vsstatus" , 0x200, {} , false, false, false }, // 49 |
| 34532 | { "vsie" , 0x204, {} , false, false, false }, // 50 |
| 34533 | { "vstvec" , 0x205, {} , false, false, false }, // 51 |
| 34534 | { "vsieh" , 0x214, {} , true, false, false }, // 52 |
| 34535 | { "vsscratch" , 0x240, {} , false, false, false }, // 53 |
| 34536 | { "vsepc" , 0x241, {} , false, false, false }, // 54 |
| 34537 | { "vscause" , 0x242, {} , false, false, false }, // 55 |
| 34538 | { "vstval" , 0x243, {} , false, false, false }, // 56 |
| 34539 | { "vsip" , 0x244, {} , false, false, false }, // 57 |
| 34540 | { "vstimecmp" , 0x24D, {} , false, false, false }, // 58 |
| 34541 | { "vsctrctl" , 0x24E, {} , false, false, false }, // 59 |
| 34542 | { "vsiselect" , 0x250, {} , false, false, false }, // 60 |
| 34543 | { "vsireg" , 0x251, {} , false, false, false }, // 61 |
| 34544 | { "vsireg2" , 0x252, {} , false, false, false }, // 62 |
| 34545 | { "vsireg3" , 0x253, {} , false, false, false }, // 63 |
| 34546 | { "vsiph" , 0x254, {} , true, false, false }, // 64 |
| 34547 | { "vsireg4" , 0x255, {} , false, false, false }, // 65 |
| 34548 | { "vsireg5" , 0x256, {} , false, false, false }, // 66 |
| 34549 | { "vsireg6" , 0x257, {} , false, false, false }, // 67 |
| 34550 | { "vstopei" , 0x25C, {} , false, false, false }, // 68 |
| 34551 | { "vstimecmph" , 0x25D, {} , true, false, false }, // 69 |
| 34552 | { "vsatp" , 0x280, {} , false, false, false }, // 70 |
| 34553 | { "mstatus" , 0x300, {} , false, false, false }, // 71 |
| 34554 | { "misa" , 0x301, {} , false, false, false }, // 72 |
| 34555 | { "medeleg" , 0x302, {} , false, false, false }, // 73 |
| 34556 | { "mideleg" , 0x303, {} , false, false, false }, // 74 |
| 34557 | { "mie" , 0x304, {} , false, false, false }, // 75 |
| 34558 | { "mtvec" , 0x305, {} , false, false, false }, // 76 |
| 34559 | { "mcounteren" , 0x306, {} , false, false, false }, // 77 |
| 34560 | { "sf.mtvt" , 0x307, {RISCV::FeatureVendorXSfmclic} , false, false, false }, // 78 |
| 34561 | { "mvien" , 0x308, {} , false, false, false }, // 79 |
| 34562 | { "mvip" , 0x309, {} , false, false, false }, // 80 |
| 34563 | { "menvcfg" , 0x30A, {} , false, false, false }, // 81 |
| 34564 | { "mstateen0" , 0x30C, {} , false, false, false }, // 82 |
| 34565 | { "mstateen1" , 0x30D, {} , false, false, false }, // 83 |
| 34566 | { "mstateen2" , 0x30E, {} , false, false, false }, // 84 |
| 34567 | { "mstateen3" , 0x30F, {} , false, false, false }, // 85 |
| 34568 | { "mstatush" , 0x310, {} , true, false, false }, // 86 |
| 34569 | { "medelegh" , 0x312, {} , true, false, false }, // 87 |
| 34570 | { "midelegh" , 0x313, {} , true, false, false }, // 88 |
| 34571 | { "mieh" , 0x314, {} , true, false, false }, // 89 |
| 34572 | { "mvienh" , 0x318, {} , true, false, false }, // 90 |
| 34573 | { "mviph" , 0x319, {} , true, false, false }, // 91 |
| 34574 | { "menvcfgh" , 0x31A, {} , true, false, false }, // 92 |
| 34575 | { "mstateen0h" , 0x31C, {} , true, false, false }, // 93 |
| 34576 | { "mstateen1h" , 0x31D, {} , true, false, false }, // 94 |
| 34577 | { "mstateen2h" , 0x31E, {} , true, false, false }, // 95 |
| 34578 | { "mstateen3h" , 0x31F, {} , true, false, false }, // 96 |
| 34579 | { "mcountinhibit" , 0x320, {} , false, false, false }, // 97 |
| 34580 | { "mcyclecfg" , 0x321, {} , false, false, false }, // 98 |
| 34581 | { "minstretcfg" , 0x322, {} , false, false, false }, // 99 |
| 34582 | { "mhpmevent3" , 0x323, {} , false, false, false }, // 100 |
| 34583 | { "mhpmevent4" , 0x324, {} , false, false, false }, // 101 |
| 34584 | { "mhpmevent5" , 0x325, {} , false, false, false }, // 102 |
| 34585 | { "mhpmevent6" , 0x326, {} , false, false, false }, // 103 |
| 34586 | { "mhpmevent7" , 0x327, {} , false, false, false }, // 104 |
| 34587 | { "mhpmevent8" , 0x328, {} , false, false, false }, // 105 |
| 34588 | { "mhpmevent9" , 0x329, {} , false, false, false }, // 106 |
| 34589 | { "mhpmevent10" , 0x32A, {} , false, false, false }, // 107 |
| 34590 | { "mhpmevent11" , 0x32B, {} , false, false, false }, // 108 |
| 34591 | { "mhpmevent12" , 0x32C, {} , false, false, false }, // 109 |
| 34592 | { "mhpmevent13" , 0x32D, {} , false, false, false }, // 110 |
| 34593 | { "mhpmevent14" , 0x32E, {} , false, false, false }, // 111 |
| 34594 | { "mhpmevent15" , 0x32F, {} , false, false, false }, // 112 |
| 34595 | { "mhpmevent16" , 0x330, {} , false, false, false }, // 113 |
| 34596 | { "mhpmevent17" , 0x331, {} , false, false, false }, // 114 |
| 34597 | { "mhpmevent18" , 0x332, {} , false, false, false }, // 115 |
| 34598 | { "mhpmevent19" , 0x333, {} , false, false, false }, // 116 |
| 34599 | { "mhpmevent20" , 0x334, {} , false, false, false }, // 117 |
| 34600 | { "mhpmevent21" , 0x335, {} , false, false, false }, // 118 |
| 34601 | { "mhpmevent22" , 0x336, {} , false, false, false }, // 119 |
| 34602 | { "mhpmevent23" , 0x337, {} , false, false, false }, // 120 |
| 34603 | { "mhpmevent24" , 0x338, {} , false, false, false }, // 121 |
| 34604 | { "mhpmevent25" , 0x339, {} , false, false, false }, // 122 |
| 34605 | { "mhpmevent26" , 0x33A, {} , false, false, false }, // 123 |
| 34606 | { "mhpmevent27" , 0x33B, {} , false, false, false }, // 124 |
| 34607 | { "mhpmevent28" , 0x33C, {} , false, false, false }, // 125 |
| 34608 | { "mhpmevent29" , 0x33D, {} , false, false, false }, // 126 |
| 34609 | { "mhpmevent30" , 0x33E, {} , false, false, false }, // 127 |
| 34610 | { "mhpmevent31" , 0x33F, {} , false, false, false }, // 128 |
| 34611 | { "mscratch" , 0x340, {} , false, false, false }, // 129 |
| 34612 | { "mepc" , 0x341, {} , false, false, false }, // 130 |
| 34613 | { "mcause" , 0x342, {} , false, false, false }, // 131 |
| 34614 | { "mbadaddr" , 0x343, {} , false, false, true }, // 132 |
| 34615 | { "mtval" , 0x343, {} , false, false, false }, // 133 |
| 34616 | { "mip" , 0x344, {} , false, false, false }, // 134 |
| 34617 | { "sf.mnxti" , 0x345, {RISCV::FeatureVendorXSfmclic} , false, false, false }, // 135 |
| 34618 | { "sf.mintstatus" , 0x346, {RISCV::FeatureVendorXSfmclic} , false, false, false }, // 136 |
| 34619 | { "sf.mscratchcsw" , 0x348, {RISCV::FeatureVendorXSfmclic} , false, false, false }, // 137 |
| 34620 | { "sf.mscratchcswl" , 0x349, {RISCV::FeatureVendorXSfmclic} , false, false, false }, // 138 |
| 34621 | { "mtinst" , 0x34A, {} , false, false, false }, // 139 |
| 34622 | { "mtval2" , 0x34B, {} , false, false, false }, // 140 |
| 34623 | { "mctrctl" , 0x34E, {} , false, false, false }, // 141 |
| 34624 | { "miselect" , 0x350, {} , false, false, false }, // 142 |
| 34625 | { "mireg" , 0x351, {} , false, false, false }, // 143 |
| 34626 | { "mireg2" , 0x352, {} , false, false, false }, // 144 |
| 34627 | { "mireg3" , 0x353, {} , false, false, false }, // 145 |
| 34628 | { "miph" , 0x354, {} , true, false, false }, // 146 |
| 34629 | { "mireg4" , 0x355, {} , false, false, false }, // 147 |
| 34630 | { "mireg5" , 0x356, {} , false, false, false }, // 148 |
| 34631 | { "mireg6" , 0x357, {} , false, false, false }, // 149 |
| 34632 | { "mtopei" , 0x35C, {} , false, false, false }, // 150 |
| 34633 | { "pmpcfg0" , 0x3A0, {} , false, false, false }, // 151 |
| 34634 | { "pmpcfg1" , 0x3A1, {} , true, false, false }, // 152 |
| 34635 | { "pmpcfg2" , 0x3A2, {} , false, false, false }, // 153 |
| 34636 | { "pmpcfg3" , 0x3A3, {} , true, false, false }, // 154 |
| 34637 | { "pmpcfg4" , 0x3A4, {} , false, false, false }, // 155 |
| 34638 | { "pmpcfg5" , 0x3A5, {} , true, false, false }, // 156 |
| 34639 | { "pmpcfg6" , 0x3A6, {} , false, false, false }, // 157 |
| 34640 | { "pmpcfg7" , 0x3A7, {} , true, false, false }, // 158 |
| 34641 | { "pmpcfg8" , 0x3A8, {} , false, false, false }, // 159 |
| 34642 | { "pmpcfg9" , 0x3A9, {} , true, false, false }, // 160 |
| 34643 | { "pmpcfg10" , 0x3AA, {} , false, false, false }, // 161 |
| 34644 | { "pmpcfg11" , 0x3AB, {} , true, false, false }, // 162 |
| 34645 | { "pmpcfg12" , 0x3AC, {} , false, false, false }, // 163 |
| 34646 | { "pmpcfg13" , 0x3AD, {} , true, false, false }, // 164 |
| 34647 | { "pmpcfg14" , 0x3AE, {} , false, false, false }, // 165 |
| 34648 | { "pmpcfg15" , 0x3AF, {} , true, false, false }, // 166 |
| 34649 | { "pmpaddr0" , 0x3B0, {} , false, false, false }, // 167 |
| 34650 | { "pmpaddr1" , 0x3B1, {} , false, false, false }, // 168 |
| 34651 | { "pmpaddr2" , 0x3B2, {} , false, false, false }, // 169 |
| 34652 | { "pmpaddr3" , 0x3B3, {} , false, false, false }, // 170 |
| 34653 | { "pmpaddr4" , 0x3B4, {} , false, false, false }, // 171 |
| 34654 | { "pmpaddr5" , 0x3B5, {} , false, false, false }, // 172 |
| 34655 | { "pmpaddr6" , 0x3B6, {} , false, false, false }, // 173 |
| 34656 | { "pmpaddr7" , 0x3B7, {} , false, false, false }, // 174 |
| 34657 | { "pmpaddr8" , 0x3B8, {} , false, false, false }, // 175 |
| 34658 | { "pmpaddr9" , 0x3B9, {} , false, false, false }, // 176 |
| 34659 | { "pmpaddr10" , 0x3BA, {} , false, false, false }, // 177 |
| 34660 | { "pmpaddr11" , 0x3BB, {} , false, false, false }, // 178 |
| 34661 | { "pmpaddr12" , 0x3BC, {} , false, false, false }, // 179 |
| 34662 | { "pmpaddr13" , 0x3BD, {} , false, false, false }, // 180 |
| 34663 | { "pmpaddr14" , 0x3BE, {} , false, false, false }, // 181 |
| 34664 | { "pmpaddr15" , 0x3BF, {} , false, false, false }, // 182 |
| 34665 | { "pmpaddr16" , 0x3C0, {} , false, false, false }, // 183 |
| 34666 | { "pmpaddr17" , 0x3C1, {} , false, false, false }, // 184 |
| 34667 | { "pmpaddr18" , 0x3C2, {} , false, false, false }, // 185 |
| 34668 | { "pmpaddr19" , 0x3C3, {} , false, false, false }, // 186 |
| 34669 | { "pmpaddr20" , 0x3C4, {} , false, false, false }, // 187 |
| 34670 | { "pmpaddr21" , 0x3C5, {} , false, false, false }, // 188 |
| 34671 | { "pmpaddr22" , 0x3C6, {} , false, false, false }, // 189 |
| 34672 | { "pmpaddr23" , 0x3C7, {} , false, false, false }, // 190 |
| 34673 | { "pmpaddr24" , 0x3C8, {} , false, false, false }, // 191 |
| 34674 | { "pmpaddr25" , 0x3C9, {} , false, false, false }, // 192 |
| 34675 | { "pmpaddr26" , 0x3CA, {} , false, false, false }, // 193 |
| 34676 | { "pmpaddr27" , 0x3CB, {} , false, false, false }, // 194 |
| 34677 | { "pmpaddr28" , 0x3CC, {} , false, false, false }, // 195 |
| 34678 | { "pmpaddr29" , 0x3CD, {} , false, false, false }, // 196 |
| 34679 | { "pmpaddr30" , 0x3CE, {} , false, false, false }, // 197 |
| 34680 | { "pmpaddr31" , 0x3CF, {} , false, false, false }, // 198 |
| 34681 | { "pmpaddr32" , 0x3D0, {} , false, false, false }, // 199 |
| 34682 | { "pmpaddr33" , 0x3D1, {} , false, false, false }, // 200 |
| 34683 | { "pmpaddr34" , 0x3D2, {} , false, false, false }, // 201 |
| 34684 | { "pmpaddr35" , 0x3D3, {} , false, false, false }, // 202 |
| 34685 | { "pmpaddr36" , 0x3D4, {} , false, false, false }, // 203 |
| 34686 | { "pmpaddr37" , 0x3D5, {} , false, false, false }, // 204 |
| 34687 | { "pmpaddr38" , 0x3D6, {} , false, false, false }, // 205 |
| 34688 | { "pmpaddr39" , 0x3D7, {} , false, false, false }, // 206 |
| 34689 | { "pmpaddr40" , 0x3D8, {} , false, false, false }, // 207 |
| 34690 | { "pmpaddr41" , 0x3D9, {} , false, false, false }, // 208 |
| 34691 | { "pmpaddr42" , 0x3DA, {} , false, false, false }, // 209 |
| 34692 | { "pmpaddr43" , 0x3DB, {} , false, false, false }, // 210 |
| 34693 | { "pmpaddr44" , 0x3DC, {} , false, false, false }, // 211 |
| 34694 | { "pmpaddr45" , 0x3DD, {} , false, false, false }, // 212 |
| 34695 | { "pmpaddr46" , 0x3DE, {} , false, false, false }, // 213 |
| 34696 | { "pmpaddr47" , 0x3DF, {} , false, false, false }, // 214 |
| 34697 | { "pmpaddr48" , 0x3E0, {} , false, false, false }, // 215 |
| 34698 | { "pmpaddr49" , 0x3E1, {} , false, false, false }, // 216 |
| 34699 | { "pmpaddr50" , 0x3E2, {} , false, false, false }, // 217 |
| 34700 | { "pmpaddr51" , 0x3E3, {} , false, false, false }, // 218 |
| 34701 | { "pmpaddr52" , 0x3E4, {} , false, false, false }, // 219 |
| 34702 | { "pmpaddr53" , 0x3E5, {} , false, false, false }, // 220 |
| 34703 | { "pmpaddr54" , 0x3E6, {} , false, false, false }, // 221 |
| 34704 | { "pmpaddr55" , 0x3E7, {} , false, false, false }, // 222 |
| 34705 | { "pmpaddr56" , 0x3E8, {} , false, false, false }, // 223 |
| 34706 | { "pmpaddr57" , 0x3E9, {} , false, false, false }, // 224 |
| 34707 | { "pmpaddr58" , 0x3EA, {} , false, false, false }, // 225 |
| 34708 | { "pmpaddr59" , 0x3EB, {} , false, false, false }, // 226 |
| 34709 | { "pmpaddr60" , 0x3EC, {} , false, false, false }, // 227 |
| 34710 | { "pmpaddr61" , 0x3ED, {} , false, false, false }, // 228 |
| 34711 | { "pmpaddr62" , 0x3EE, {} , false, false, false }, // 229 |
| 34712 | { "pmpaddr63" , 0x3EF, {} , false, false, false }, // 230 |
| 34713 | { "scontext" , 0x5A8, {} , false, false, false }, // 231 |
| 34714 | { "hstatus" , 0x600, {} , false, false, false }, // 232 |
| 34715 | { "hedeleg" , 0x602, {} , false, false, false }, // 233 |
| 34716 | { "hideleg" , 0x603, {} , false, false, false }, // 234 |
| 34717 | { "hie" , 0x604, {} , false, false, false }, // 235 |
| 34718 | { "htimedelta" , 0x605, {} , false, false, false }, // 236 |
| 34719 | { "hcounteren" , 0x606, {} , false, false, false }, // 237 |
| 34720 | { "hgeie" , 0x607, {} , false, false, false }, // 238 |
| 34721 | { "hvien" , 0x608, {} , false, false, false }, // 239 |
| 34722 | { "hvictl" , 0x609, {} , false, false, false }, // 240 |
| 34723 | { "henvcfg" , 0x60A, {} , false, false, false }, // 241 |
| 34724 | { "hstateen0" , 0x60C, {} , false, false, false }, // 242 |
| 34725 | { "hstateen1" , 0x60D, {} , false, false, false }, // 243 |
| 34726 | { "hstateen2" , 0x60E, {} , false, false, false }, // 244 |
| 34727 | { "hstateen3" , 0x60F, {} , false, false, false }, // 245 |
| 34728 | { "hedelegh" , 0x612, {} , true, false, false }, // 246 |
| 34729 | { "hidelegh" , 0x613, {} , true, false, false }, // 247 |
| 34730 | { "htimedeltah" , 0x615, {} , true, false, false }, // 248 |
| 34731 | { "hvienh" , 0x618, {} , true, false, false }, // 249 |
| 34732 | { "henvcfgh" , 0x61A, {} , true, false, false }, // 250 |
| 34733 | { "hstateen0h" , 0x61C, {} , true, false, false }, // 251 |
| 34734 | { "hstateen1h" , 0x61D, {} , true, false, false }, // 252 |
| 34735 | { "hstateen2h" , 0x61E, {} , true, false, false }, // 253 |
| 34736 | { "hstateen3h" , 0x61F, {} , true, false, false }, // 254 |
| 34737 | { "htval" , 0x643, {} , false, false, false }, // 255 |
| 34738 | { "hip" , 0x644, {} , false, false, false }, // 256 |
| 34739 | { "hvip" , 0x645, {} , false, false, false }, // 257 |
| 34740 | { "hviprio1" , 0x646, {} , false, false, false }, // 258 |
| 34741 | { "hviprio2" , 0x647, {} , false, false, false }, // 259 |
| 34742 | { "htinst" , 0x64A, {} , false, false, false }, // 260 |
| 34743 | { "hviph" , 0x655, {} , true, false, false }, // 261 |
| 34744 | { "hviprio1h" , 0x656, {} , true, false, false }, // 262 |
| 34745 | { "hviprio2h" , 0x657, {} , true, false, false }, // 263 |
| 34746 | { "hgatp" , 0x680, {} , false, false, false }, // 264 |
| 34747 | { "hcontext" , 0x6A8, {} , false, false, false }, // 265 |
| 34748 | { "mcyclecfgh" , 0x721, {} , true, false, false }, // 266 |
| 34749 | { "minstretcfgh" , 0x722, {} , true, false, false }, // 267 |
| 34750 | { "mhpmevent3h" , 0x723, {} , true, false, false }, // 268 |
| 34751 | { "mhpmevent4h" , 0x724, {} , true, false, false }, // 269 |
| 34752 | { "mhpmevent5h" , 0x725, {} , true, false, false }, // 270 |
| 34753 | { "mhpmevent6h" , 0x726, {} , true, false, false }, // 271 |
| 34754 | { "mhpmevent7h" , 0x727, {} , true, false, false }, // 272 |
| 34755 | { "mhpmevent8h" , 0x728, {} , true, false, false }, // 273 |
| 34756 | { "mhpmevent9h" , 0x729, {} , true, false, false }, // 274 |
| 34757 | { "mhpmevent10h" , 0x72A, {} , true, false, false }, // 275 |
| 34758 | { "mhpmevent11h" , 0x72B, {} , true, false, false }, // 276 |
| 34759 | { "mhpmevent12h" , 0x72C, {} , true, false, false }, // 277 |
| 34760 | { "mhpmevent13h" , 0x72D, {} , true, false, false }, // 278 |
| 34761 | { "mhpmevent14h" , 0x72E, {} , true, false, false }, // 279 |
| 34762 | { "mhpmevent15h" , 0x72F, {} , true, false, false }, // 280 |
| 34763 | { "mhpmevent16h" , 0x730, {} , true, false, false }, // 281 |
| 34764 | { "mhpmevent17h" , 0x731, {} , true, false, false }, // 282 |
| 34765 | { "mhpmevent18h" , 0x732, {} , true, false, false }, // 283 |
| 34766 | { "mhpmevent19h" , 0x733, {} , true, false, false }, // 284 |
| 34767 | { "mhpmevent20h" , 0x734, {} , true, false, false }, // 285 |
| 34768 | { "mhpmevent21h" , 0x735, {} , true, false, false }, // 286 |
| 34769 | { "mhpmevent22h" , 0x736, {} , true, false, false }, // 287 |
| 34770 | { "mhpmevent23h" , 0x737, {} , true, false, false }, // 288 |
| 34771 | { "mhpmevent24h" , 0x738, {} , true, false, false }, // 289 |
| 34772 | { "mhpmevent25h" , 0x739, {} , true, false, false }, // 290 |
| 34773 | { "mhpmevent26h" , 0x73A, {} , true, false, false }, // 291 |
| 34774 | { "mhpmevent27h" , 0x73B, {} , true, false, false }, // 292 |
| 34775 | { "mhpmevent28h" , 0x73C, {} , true, false, false }, // 293 |
| 34776 | { "mhpmevent29h" , 0x73D, {} , true, false, false }, // 294 |
| 34777 | { "mhpmevent30h" , 0x73E, {} , true, false, false }, // 295 |
| 34778 | { "mhpmevent31h" , 0x73F, {} , true, false, false }, // 296 |
| 34779 | { "mnscratch" , 0x740, {} , false, false, false }, // 297 |
| 34780 | { "mnepc" , 0x741, {} , false, false, false }, // 298 |
| 34781 | { "mncause" , 0x742, {} , false, false, false }, // 299 |
| 34782 | { "mnstatus" , 0x744, {} , false, false, false }, // 300 |
| 34783 | { "mseccfg" , 0x747, {} , false, false, false }, // 301 |
| 34784 | { "mseccfgh" , 0x757, {} , true, false, false }, // 302 |
| 34785 | { "tselect" , 0x7A0, {} , false, false, false }, // 303 |
| 34786 | { "etrigger" , 0x7A1, {} , false, true, false }, // 304 |
| 34787 | { "icount" , 0x7A1, {} , false, true, false }, // 305 |
| 34788 | { "itrigger" , 0x7A1, {} , false, true, false }, // 306 |
| 34789 | { "mcontrol" , 0x7A1, {} , false, true, false }, // 307 |
| 34790 | { "mcontrol6" , 0x7A1, {} , false, true, false }, // 308 |
| 34791 | { "tdata1" , 0x7A1, {} , false, false, false }, // 309 |
| 34792 | { "tmexttrigger" , 0x7A1, {} , false, true, false }, // 310 |
| 34793 | { "tdata2" , 0x7A2, {} , false, false, false }, // 311 |
| 34794 | { "tdata3" , 0x7A3, {} , false, false, false }, // 312 |
| 34795 | { "textra32" , 0x7A3, {} , false, true, false }, // 313 |
| 34796 | { "textra64" , 0x7A3, {} , false, true, false }, // 314 |
| 34797 | { "tinfo" , 0x7A4, {} , false, false, false }, // 315 |
| 34798 | { "tcontrol" , 0x7A5, {} , false, false, false }, // 316 |
| 34799 | { "mcontext" , 0x7A8, {} , false, false, false }, // 317 |
| 34800 | { "mscontext" , 0x7AA, {} , false, false, false }, // 318 |
| 34801 | { "dcsr" , 0x7B0, {} , false, false, false }, // 319 |
| 34802 | { "dpc" , 0x7B1, {} , false, false, false }, // 320 |
| 34803 | { "dscratch" , 0x7B2, {} , false, true, false }, // 321 |
| 34804 | { "dscratch0" , 0x7B2, {} , false, false, false }, // 322 |
| 34805 | { "dscratch1" , 0x7B3, {} , false, false, false }, // 323 |
| 34806 | { "qc.mmcr" , 0x7C0, {RISCV::FeatureVendorXqciint} , true, false, false }, // 324 |
| 34807 | { "qc.mntvec" , 0x7C3, {RISCV::FeatureVendorXqciint} , true, false, false }, // 325 |
| 34808 | { "qc.mstktopaddr" , 0x7C4, {RISCV::FeatureVendorXqciint} , true, false, false }, // 326 |
| 34809 | { "qc.mstkbottomaddr" , 0x7C5, {RISCV::FeatureVendorXqciint} , true, false, false }, // 327 |
| 34810 | { "qc.mthreadptr" , 0x7C8, {RISCV::FeatureVendorXqciint} , true, false, false }, // 328 |
| 34811 | { "qc.mcause" , 0x7C9, {RISCV::FeatureVendorXqciint} , true, false, false }, // 329 |
| 34812 | { "qc.mwpstartaddr0" , 0x7D0, {RISCV::FeatureVendorXqciint} , true, false, false }, // 330 |
| 34813 | { "qc.mwpstartaddr1" , 0x7D1, {RISCV::FeatureVendorXqciint} , true, false, false }, // 331 |
| 34814 | { "qc.mwpstartaddr2" , 0x7D2, {RISCV::FeatureVendorXqciint} , true, false, false }, // 332 |
| 34815 | { "qc.mwpstartaddr3" , 0x7D3, {RISCV::FeatureVendorXqciint} , true, false, false }, // 333 |
| 34816 | { "qc.mwpendaddr0" , 0x7D4, {RISCV::FeatureVendorXqciint} , true, false, false }, // 334 |
| 34817 | { "qc.mwpendaddr1" , 0x7D5, {RISCV::FeatureVendorXqciint} , true, false, false }, // 335 |
| 34818 | { "qc.mwpendaddr2" , 0x7D6, {RISCV::FeatureVendorXqciint} , true, false, false }, // 336 |
| 34819 | { "qc.mwpendaddr3" , 0x7D7, {RISCV::FeatureVendorXqciint} , true, false, false }, // 337 |
| 34820 | { "qc.mclicip0" , 0x7F0, {RISCV::FeatureVendorXqciint} , true, false, false }, // 338 |
| 34821 | { "qc.mclicip1" , 0x7F1, {RISCV::FeatureVendorXqciint} , true, false, false }, // 339 |
| 34822 | { "qc.mclicip2" , 0x7F2, {RISCV::FeatureVendorXqciint} , true, false, false }, // 340 |
| 34823 | { "qc.mclicip3" , 0x7F3, {RISCV::FeatureVendorXqciint} , true, false, false }, // 341 |
| 34824 | { "qc.mclicip4" , 0x7F4, {RISCV::FeatureVendorXqciint} , true, false, false }, // 342 |
| 34825 | { "qc.mclicip5" , 0x7F5, {RISCV::FeatureVendorXqciint} , true, false, false }, // 343 |
| 34826 | { "qc.mclicip6" , 0x7F6, {RISCV::FeatureVendorXqciint} , true, false, false }, // 344 |
| 34827 | { "qc.mclicip7" , 0x7F7, {RISCV::FeatureVendorXqciint} , true, false, false }, // 345 |
| 34828 | { "qc.mclicie0" , 0x7F8, {RISCV::FeatureVendorXqciint} , true, false, false }, // 346 |
| 34829 | { "qc.mclicie1" , 0x7F9, {RISCV::FeatureVendorXqciint} , true, false, false }, // 347 |
| 34830 | { "qc.mclicie2" , 0x7FA, {RISCV::FeatureVendorXqciint} , true, false, false }, // 348 |
| 34831 | { "qc.mclicie3" , 0x7FB, {RISCV::FeatureVendorXqciint} , true, false, false }, // 349 |
| 34832 | { "qc.mclicie4" , 0x7FC, {RISCV::FeatureVendorXqciint} , true, false, false }, // 350 |
| 34833 | { "qc.mclicie5" , 0x7FD, {RISCV::FeatureVendorXqciint} , true, false, false }, // 351 |
| 34834 | { "qc.mclicie6" , 0x7FE, {RISCV::FeatureVendorXqciint} , true, false, false }, // 352 |
| 34835 | { "qc.mclicie7" , 0x7FF, {RISCV::FeatureVendorXqciint} , true, false, false }, // 353 |
| 34836 | { "mcycle" , 0xB00, {} , false, false, false }, // 354 |
| 34837 | { "minstret" , 0xB02, {} , false, false, false }, // 355 |
| 34838 | { "mhpmcounter3" , 0xB03, {} , false, false, false }, // 356 |
| 34839 | { "mhpmcounter4" , 0xB04, {} , false, false, false }, // 357 |
| 34840 | { "mhpmcounter5" , 0xB05, {} , false, false, false }, // 358 |
| 34841 | { "mhpmcounter6" , 0xB06, {} , false, false, false }, // 359 |
| 34842 | { "mhpmcounter7" , 0xB07, {} , false, false, false }, // 360 |
| 34843 | { "mhpmcounter8" , 0xB08, {} , false, false, false }, // 361 |
| 34844 | { "mhpmcounter9" , 0xB09, {} , false, false, false }, // 362 |
| 34845 | { "mhpmcounter10" , 0xB0A, {} , false, false, false }, // 363 |
| 34846 | { "mhpmcounter11" , 0xB0B, {} , false, false, false }, // 364 |
| 34847 | { "mhpmcounter12" , 0xB0C, {} , false, false, false }, // 365 |
| 34848 | { "mhpmcounter13" , 0xB0D, {} , false, false, false }, // 366 |
| 34849 | { "mhpmcounter14" , 0xB0E, {} , false, false, false }, // 367 |
| 34850 | { "mhpmcounter15" , 0xB0F, {} , false, false, false }, // 368 |
| 34851 | { "mhpmcounter16" , 0xB10, {} , false, false, false }, // 369 |
| 34852 | { "mhpmcounter17" , 0xB11, {} , false, false, false }, // 370 |
| 34853 | { "mhpmcounter18" , 0xB12, {} , false, false, false }, // 371 |
| 34854 | { "mhpmcounter19" , 0xB13, {} , false, false, false }, // 372 |
| 34855 | { "mhpmcounter20" , 0xB14, {} , false, false, false }, // 373 |
| 34856 | { "mhpmcounter21" , 0xB15, {} , false, false, false }, // 374 |
| 34857 | { "mhpmcounter22" , 0xB16, {} , false, false, false }, // 375 |
| 34858 | { "mhpmcounter23" , 0xB17, {} , false, false, false }, // 376 |
| 34859 | { "mhpmcounter24" , 0xB18, {} , false, false, false }, // 377 |
| 34860 | { "mhpmcounter25" , 0xB19, {} , false, false, false }, // 378 |
| 34861 | { "mhpmcounter26" , 0xB1A, {} , false, false, false }, // 379 |
| 34862 | { "mhpmcounter27" , 0xB1B, {} , false, false, false }, // 380 |
| 34863 | { "mhpmcounter28" , 0xB1C, {} , false, false, false }, // 381 |
| 34864 | { "mhpmcounter29" , 0xB1D, {} , false, false, false }, // 382 |
| 34865 | { "mhpmcounter30" , 0xB1E, {} , false, false, false }, // 383 |
| 34866 | { "mhpmcounter31" , 0xB1F, {} , false, false, false }, // 384 |
| 34867 | { "mcycleh" , 0xB80, {} , true, false, false }, // 385 |
| 34868 | { "minstreth" , 0xB82, {} , true, false, false }, // 386 |
| 34869 | { "mhpmcounter3h" , 0xB83, {} , true, false, false }, // 387 |
| 34870 | { "mhpmcounter4h" , 0xB84, {} , true, false, false }, // 388 |
| 34871 | { "mhpmcounter5h" , 0xB85, {} , true, false, false }, // 389 |
| 34872 | { "mhpmcounter6h" , 0xB86, {} , true, false, false }, // 390 |
| 34873 | { "mhpmcounter7h" , 0xB87, {} , true, false, false }, // 391 |
| 34874 | { "mhpmcounter8h" , 0xB88, {} , true, false, false }, // 392 |
| 34875 | { "mhpmcounter9h" , 0xB89, {} , true, false, false }, // 393 |
| 34876 | { "mhpmcounter10h" , 0xB8A, {} , true, false, false }, // 394 |
| 34877 | { "mhpmcounter11h" , 0xB8B, {} , true, false, false }, // 395 |
| 34878 | { "mhpmcounter12h" , 0xB8C, {} , true, false, false }, // 396 |
| 34879 | { "mhpmcounter13h" , 0xB8D, {} , true, false, false }, // 397 |
| 34880 | { "mhpmcounter14h" , 0xB8E, {} , true, false, false }, // 398 |
| 34881 | { "mhpmcounter15h" , 0xB8F, {} , true, false, false }, // 399 |
| 34882 | { "mhpmcounter16h" , 0xB90, {} , true, false, false }, // 400 |
| 34883 | { "mhpmcounter17h" , 0xB91, {} , true, false, false }, // 401 |
| 34884 | { "mhpmcounter18h" , 0xB92, {} , true, false, false }, // 402 |
| 34885 | { "mhpmcounter19h" , 0xB93, {} , true, false, false }, // 403 |
| 34886 | { "mhpmcounter20h" , 0xB94, {} , true, false, false }, // 404 |
| 34887 | { "mhpmcounter21h" , 0xB95, {} , true, false, false }, // 405 |
| 34888 | { "mhpmcounter22h" , 0xB96, {} , true, false, false }, // 406 |
| 34889 | { "mhpmcounter23h" , 0xB97, {} , true, false, false }, // 407 |
| 34890 | { "mhpmcounter24h" , 0xB98, {} , true, false, false }, // 408 |
| 34891 | { "mhpmcounter25h" , 0xB99, {} , true, false, false }, // 409 |
| 34892 | { "mhpmcounter26h" , 0xB9A, {} , true, false, false }, // 410 |
| 34893 | { "mhpmcounter27h" , 0xB9B, {} , true, false, false }, // 411 |
| 34894 | { "mhpmcounter28h" , 0xB9C, {} , true, false, false }, // 412 |
| 34895 | { "mhpmcounter29h" , 0xB9D, {} , true, false, false }, // 413 |
| 34896 | { "mhpmcounter30h" , 0xB9E, {} , true, false, false }, // 414 |
| 34897 | { "mhpmcounter31h" , 0xB9F, {} , true, false, false }, // 415 |
| 34898 | { "qc.mclicilvl00" , 0xBC0, {RISCV::FeatureVendorXqciint} , true, false, false }, // 416 |
| 34899 | { "qc.mclicilvl01" , 0xBC1, {RISCV::FeatureVendorXqciint} , true, false, false }, // 417 |
| 34900 | { "qc.mclicilvl02" , 0xBC2, {RISCV::FeatureVendorXqciint} , true, false, false }, // 418 |
| 34901 | { "qc.mclicilvl03" , 0xBC3, {RISCV::FeatureVendorXqciint} , true, false, false }, // 419 |
| 34902 | { "qc.mclicilvl04" , 0xBC4, {RISCV::FeatureVendorXqciint} , true, false, false }, // 420 |
| 34903 | { "qc.mclicilvl05" , 0xBC5, {RISCV::FeatureVendorXqciint} , true, false, false }, // 421 |
| 34904 | { "qc.mclicilvl06" , 0xBC6, {RISCV::FeatureVendorXqciint} , true, false, false }, // 422 |
| 34905 | { "qc.mclicilvl07" , 0xBC7, {RISCV::FeatureVendorXqciint} , true, false, false }, // 423 |
| 34906 | { "qc.mclicilvl08" , 0xBC8, {RISCV::FeatureVendorXqciint} , true, false, false }, // 424 |
| 34907 | { "qc.mclicilvl09" , 0xBC9, {RISCV::FeatureVendorXqciint} , true, false, false }, // 425 |
| 34908 | { "qc.mclicilvl10" , 0xBCA, {RISCV::FeatureVendorXqciint} , true, false, false }, // 426 |
| 34909 | { "qc.mclicilvl11" , 0xBCB, {RISCV::FeatureVendorXqciint} , true, false, false }, // 427 |
| 34910 | { "qc.mclicilvl12" , 0xBCC, {RISCV::FeatureVendorXqciint} , true, false, false }, // 428 |
| 34911 | { "qc.mclicilvl13" , 0xBCD, {RISCV::FeatureVendorXqciint} , true, false, false }, // 429 |
| 34912 | { "qc.mclicilvl14" , 0xBCE, {RISCV::FeatureVendorXqciint} , true, false, false }, // 430 |
| 34913 | { "qc.mclicilvl15" , 0xBCF, {RISCV::FeatureVendorXqciint} , true, false, false }, // 431 |
| 34914 | { "qc.mclicilvl16" , 0xBD0, {RISCV::FeatureVendorXqciint} , true, false, false }, // 432 |
| 34915 | { "qc.mclicilvl17" , 0xBD1, {RISCV::FeatureVendorXqciint} , true, false, false }, // 433 |
| 34916 | { "qc.mclicilvl18" , 0xBD2, {RISCV::FeatureVendorXqciint} , true, false, false }, // 434 |
| 34917 | { "qc.mclicilvl19" , 0xBD3, {RISCV::FeatureVendorXqciint} , true, false, false }, // 435 |
| 34918 | { "qc.mclicilvl20" , 0xBD4, {RISCV::FeatureVendorXqciint} , true, false, false }, // 436 |
| 34919 | { "qc.mclicilvl21" , 0xBD5, {RISCV::FeatureVendorXqciint} , true, false, false }, // 437 |
| 34920 | { "qc.mclicilvl22" , 0xBD6, {RISCV::FeatureVendorXqciint} , true, false, false }, // 438 |
| 34921 | { "qc.mclicilvl23" , 0xBD7, {RISCV::FeatureVendorXqciint} , true, false, false }, // 439 |
| 34922 | { "qc.mclicilvl24" , 0xBD8, {RISCV::FeatureVendorXqciint} , true, false, false }, // 440 |
| 34923 | { "qc.mclicilvl25" , 0xBD9, {RISCV::FeatureVendorXqciint} , true, false, false }, // 441 |
| 34924 | { "qc.mclicilvl26" , 0xBDA, {RISCV::FeatureVendorXqciint} , true, false, false }, // 442 |
| 34925 | { "qc.mclicilvl27" , 0xBDB, {RISCV::FeatureVendorXqciint} , true, false, false }, // 443 |
| 34926 | { "qc.mclicilvl28" , 0xBDC, {RISCV::FeatureVendorXqciint} , true, false, false }, // 444 |
| 34927 | { "qc.mclicilvl29" , 0xBDD, {RISCV::FeatureVendorXqciint} , true, false, false }, // 445 |
| 34928 | { "qc.mclicilvl30" , 0xBDE, {RISCV::FeatureVendorXqciint} , true, false, false }, // 446 |
| 34929 | { "qc.mclicilvl31" , 0xBDF, {RISCV::FeatureVendorXqciint} , true, false, false }, // 447 |
| 34930 | { "cycle" , 0xC00, {} , false, false, false }, // 448 |
| 34931 | { "time" , 0xC01, {} , false, false, false }, // 449 |
| 34932 | { "instret" , 0xC02, {} , false, false, false }, // 450 |
| 34933 | { "hpmcounter3" , 0xC03, {} , false, false, false }, // 451 |
| 34934 | { "hpmcounter4" , 0xC04, {} , false, false, false }, // 452 |
| 34935 | { "hpmcounter5" , 0xC05, {} , false, false, false }, // 453 |
| 34936 | { "hpmcounter6" , 0xC06, {} , false, false, false }, // 454 |
| 34937 | { "hpmcounter7" , 0xC07, {} , false, false, false }, // 455 |
| 34938 | { "hpmcounter8" , 0xC08, {} , false, false, false }, // 456 |
| 34939 | { "hpmcounter9" , 0xC09, {} , false, false, false }, // 457 |
| 34940 | { "hpmcounter10" , 0xC0A, {} , false, false, false }, // 458 |
| 34941 | { "hpmcounter11" , 0xC0B, {} , false, false, false }, // 459 |
| 34942 | { "hpmcounter12" , 0xC0C, {} , false, false, false }, // 460 |
| 34943 | { "hpmcounter13" , 0xC0D, {} , false, false, false }, // 461 |
| 34944 | { "hpmcounter14" , 0xC0E, {} , false, false, false }, // 462 |
| 34945 | { "hpmcounter15" , 0xC0F, {} , false, false, false }, // 463 |
| 34946 | { "hpmcounter16" , 0xC10, {} , false, false, false }, // 464 |
| 34947 | { "hpmcounter17" , 0xC11, {} , false, false, false }, // 465 |
| 34948 | { "hpmcounter18" , 0xC12, {} , false, false, false }, // 466 |
| 34949 | { "hpmcounter19" , 0xC13, {} , false, false, false }, // 467 |
| 34950 | { "hpmcounter20" , 0xC14, {} , false, false, false }, // 468 |
| 34951 | { "hpmcounter21" , 0xC15, {} , false, false, false }, // 469 |
| 34952 | { "hpmcounter22" , 0xC16, {} , false, false, false }, // 470 |
| 34953 | { "hpmcounter23" , 0xC17, {} , false, false, false }, // 471 |
| 34954 | { "hpmcounter24" , 0xC18, {} , false, false, false }, // 472 |
| 34955 | { "hpmcounter25" , 0xC19, {} , false, false, false }, // 473 |
| 34956 | { "hpmcounter26" , 0xC1A, {} , false, false, false }, // 474 |
| 34957 | { "hpmcounter27" , 0xC1B, {} , false, false, false }, // 475 |
| 34958 | { "hpmcounter28" , 0xC1C, {} , false, false, false }, // 476 |
| 34959 | { "hpmcounter29" , 0xC1D, {} , false, false, false }, // 477 |
| 34960 | { "hpmcounter30" , 0xC1E, {} , false, false, false }, // 478 |
| 34961 | { "hpmcounter31" , 0xC1F, {} , false, false, false }, // 479 |
| 34962 | { "vl" , 0xC20, {} , false, false, false }, // 480 |
| 34963 | { "vtype" , 0xC21, {} , false, false, false }, // 481 |
| 34964 | { "vlenb" , 0xC22, {} , false, false, false }, // 482 |
| 34965 | { "cycleh" , 0xC80, {} , true, false, false }, // 483 |
| 34966 | { "timeh" , 0xC81, {} , true, false, false }, // 484 |
| 34967 | { "instreth" , 0xC82, {} , true, false, false }, // 485 |
| 34968 | { "hpmcounter3h" , 0xC83, {} , true, false, false }, // 486 |
| 34969 | { "hpmcounter4h" , 0xC84, {} , true, false, false }, // 487 |
| 34970 | { "hpmcounter5h" , 0xC85, {} , true, false, false }, // 488 |
| 34971 | { "hpmcounter6h" , 0xC86, {} , true, false, false }, // 489 |
| 34972 | { "hpmcounter7h" , 0xC87, {} , true, false, false }, // 490 |
| 34973 | { "hpmcounter8h" , 0xC88, {} , true, false, false }, // 491 |
| 34974 | { "hpmcounter9h" , 0xC89, {} , true, false, false }, // 492 |
| 34975 | { "hpmcounter10h" , 0xC8A, {} , true, false, false }, // 493 |
| 34976 | { "hpmcounter11h" , 0xC8B, {} , true, false, false }, // 494 |
| 34977 | { "hpmcounter12h" , 0xC8C, {} , true, false, false }, // 495 |
| 34978 | { "hpmcounter13h" , 0xC8D, {} , true, false, false }, // 496 |
| 34979 | { "hpmcounter14h" , 0xC8E, {} , true, false, false }, // 497 |
| 34980 | { "hpmcounter15h" , 0xC8F, {} , true, false, false }, // 498 |
| 34981 | { "hpmcounter16h" , 0xC90, {} , true, false, false }, // 499 |
| 34982 | { "hpmcounter17h" , 0xC91, {} , true, false, false }, // 500 |
| 34983 | { "hpmcounter18h" , 0xC92, {} , true, false, false }, // 501 |
| 34984 | { "hpmcounter19h" , 0xC93, {} , true, false, false }, // 502 |
| 34985 | { "hpmcounter20h" , 0xC94, {} , true, false, false }, // 503 |
| 34986 | { "hpmcounter21h" , 0xC95, {} , true, false, false }, // 504 |
| 34987 | { "hpmcounter22h" , 0xC96, {} , true, false, false }, // 505 |
| 34988 | { "hpmcounter23h" , 0xC97, {} , true, false, false }, // 506 |
| 34989 | { "hpmcounter24h" , 0xC98, {} , true, false, false }, // 507 |
| 34990 | { "hpmcounter25h" , 0xC99, {} , true, false, false }, // 508 |
| 34991 | { "hpmcounter26h" , 0xC9A, {} , true, false, false }, // 509 |
| 34992 | { "hpmcounter27h" , 0xC9B, {} , true, false, false }, // 510 |
| 34993 | { "hpmcounter28h" , 0xC9C, {} , true, false, false }, // 511 |
| 34994 | { "hpmcounter29h" , 0xC9D, {} , true, false, false }, // 512 |
| 34995 | { "hpmcounter30h" , 0xC9E, {} , true, false, false }, // 513 |
| 34996 | { "hpmcounter31h" , 0xC9F, {} , true, false, false }, // 514 |
| 34997 | { "scountovf" , 0xDA0, {} , false, false, false }, // 515 |
| 34998 | { "stopi" , 0xDB0, {} , false, false, false }, // 516 |
| 34999 | { "hgeip" , 0xE12, {} , false, false, false }, // 517 |
| 35000 | { "vstopi" , 0xEB0, {} , false, false, false }, // 518 |
| 35001 | { "mvendorid" , 0xF11, {} , false, false, false }, // 519 |
| 35002 | { "marchid" , 0xF12, {} , false, false, false }, // 520 |
| 35003 | { "mimpid" , 0xF13, {} , false, false, false }, // 521 |
| 35004 | { "mhartid" , 0xF14, {} , false, false, false }, // 522 |
| 35005 | { "mconfigptr" , 0xF15, {} , false, false, false }, // 523 |
| 35006 | { "mtopi" , 0xFB0, {} , false, false, false }, // 524 |
| 35007 | }; |
| 35008 | |
| 35009 | llvm::iterator_range<const SysReg *> lookupSysRegByEncoding(uint16_t Encoding) { |
| 35010 | struct KeyType { |
| 35011 | uint16_t Encoding; |
| 35012 | }; |
| 35013 | KeyType Key = {Encoding}; |
| 35014 | struct Comp { |
| 35015 | bool operator()(const SysReg &LHS, const KeyType &RHS) const { |
| 35016 | if (LHS.Encoding < RHS.Encoding) |
| 35017 | return true; |
| 35018 | if (LHS.Encoding > RHS.Encoding) |
| 35019 | return false; |
| 35020 | return false; |
| 35021 | } |
| 35022 | bool operator()(const KeyType &LHS, const SysReg &RHS) const { |
| 35023 | if (LHS.Encoding < RHS.Encoding) |
| 35024 | return true; |
| 35025 | if (LHS.Encoding > RHS.Encoding) |
| 35026 | return false; |
| 35027 | return false; |
| 35028 | } |
| 35029 | }; |
| 35030 | auto Table = ArrayRef(SysRegsList); |
| 35031 | auto It = std::equal_range(Table.begin(), Table.end(), Key, Comp()); |
| 35032 | return llvm::make_range(It.first, It.second); |
| 35033 | } |
| 35034 | |
| 35035 | const SysReg *lookupSysRegByName(StringRef Name) { |
| 35036 | struct IndexType { |
| 35037 | const char * Name; |
| 35038 | unsigned _index; |
| 35039 | }; |
| 35040 | static const struct IndexType Index[] = { |
| 35041 | { "CYCLE" , 448 }, |
| 35042 | { "CYCLEH" , 483 }, |
| 35043 | { "DCSR" , 319 }, |
| 35044 | { "DPC" , 320 }, |
| 35045 | { "DSCRATCH" , 321 }, |
| 35046 | { "DSCRATCH0" , 322 }, |
| 35047 | { "DSCRATCH1" , 323 }, |
| 35048 | { "ETRIGGER" , 304 }, |
| 35049 | { "FCSR" , 2 }, |
| 35050 | { "FFLAGS" , 0 }, |
| 35051 | { "FRM" , 1 }, |
| 35052 | { "HCONTEXT" , 265 }, |
| 35053 | { "HCOUNTEREN" , 237 }, |
| 35054 | { "HEDELEG" , 233 }, |
| 35055 | { "HEDELEGH" , 246 }, |
| 35056 | { "HENVCFG" , 241 }, |
| 35057 | { "HENVCFGH" , 250 }, |
| 35058 | { "HGATP" , 264 }, |
| 35059 | { "HGEIE" , 238 }, |
| 35060 | { "HGEIP" , 517 }, |
| 35061 | { "HIDELEG" , 234 }, |
| 35062 | { "HIDELEGH" , 247 }, |
| 35063 | { "HIE" , 235 }, |
| 35064 | { "HIP" , 256 }, |
| 35065 | { "HPMCOUNTER10" , 458 }, |
| 35066 | { "HPMCOUNTER10H" , 493 }, |
| 35067 | { "HPMCOUNTER11" , 459 }, |
| 35068 | { "HPMCOUNTER11H" , 494 }, |
| 35069 | { "HPMCOUNTER12" , 460 }, |
| 35070 | { "HPMCOUNTER12H" , 495 }, |
| 35071 | { "HPMCOUNTER13" , 461 }, |
| 35072 | { "HPMCOUNTER13H" , 496 }, |
| 35073 | { "HPMCOUNTER14" , 462 }, |
| 35074 | { "HPMCOUNTER14H" , 497 }, |
| 35075 | { "HPMCOUNTER15" , 463 }, |
| 35076 | { "HPMCOUNTER15H" , 498 }, |
| 35077 | { "HPMCOUNTER16" , 464 }, |
| 35078 | { "HPMCOUNTER16H" , 499 }, |
| 35079 | { "HPMCOUNTER17" , 465 }, |
| 35080 | { "HPMCOUNTER17H" , 500 }, |
| 35081 | { "HPMCOUNTER18" , 466 }, |
| 35082 | { "HPMCOUNTER18H" , 501 }, |
| 35083 | { "HPMCOUNTER19" , 467 }, |
| 35084 | { "HPMCOUNTER19H" , 502 }, |
| 35085 | { "HPMCOUNTER20" , 468 }, |
| 35086 | { "HPMCOUNTER20H" , 503 }, |
| 35087 | { "HPMCOUNTER21" , 469 }, |
| 35088 | { "HPMCOUNTER21H" , 504 }, |
| 35089 | { "HPMCOUNTER22" , 470 }, |
| 35090 | { "HPMCOUNTER22H" , 505 }, |
| 35091 | { "HPMCOUNTER23" , 471 }, |
| 35092 | { "HPMCOUNTER23H" , 506 }, |
| 35093 | { "HPMCOUNTER24" , 472 }, |
| 35094 | { "HPMCOUNTER24H" , 507 }, |
| 35095 | { "HPMCOUNTER25" , 473 }, |
| 35096 | { "HPMCOUNTER25H" , 508 }, |
| 35097 | { "HPMCOUNTER26" , 474 }, |
| 35098 | { "HPMCOUNTER26H" , 509 }, |
| 35099 | { "HPMCOUNTER27" , 475 }, |
| 35100 | { "HPMCOUNTER27H" , 510 }, |
| 35101 | { "HPMCOUNTER28" , 476 }, |
| 35102 | { "HPMCOUNTER28H" , 511 }, |
| 35103 | { "HPMCOUNTER29" , 477 }, |
| 35104 | { "HPMCOUNTER29H" , 512 }, |
| 35105 | { "HPMCOUNTER3" , 451 }, |
| 35106 | { "HPMCOUNTER30" , 478 }, |
| 35107 | { "HPMCOUNTER30H" , 513 }, |
| 35108 | { "HPMCOUNTER31" , 479 }, |
| 35109 | { "HPMCOUNTER31H" , 514 }, |
| 35110 | { "HPMCOUNTER3H" , 486 }, |
| 35111 | { "HPMCOUNTER4" , 452 }, |
| 35112 | { "HPMCOUNTER4H" , 487 }, |
| 35113 | { "HPMCOUNTER5" , 453 }, |
| 35114 | { "HPMCOUNTER5H" , 488 }, |
| 35115 | { "HPMCOUNTER6" , 454 }, |
| 35116 | { "HPMCOUNTER6H" , 489 }, |
| 35117 | { "HPMCOUNTER7" , 455 }, |
| 35118 | { "HPMCOUNTER7H" , 490 }, |
| 35119 | { "HPMCOUNTER8" , 456 }, |
| 35120 | { "HPMCOUNTER8H" , 491 }, |
| 35121 | { "HPMCOUNTER9" , 457 }, |
| 35122 | { "HPMCOUNTER9H" , 492 }, |
| 35123 | { "HSTATEEN0" , 242 }, |
| 35124 | { "HSTATEEN0H" , 251 }, |
| 35125 | { "HSTATEEN1" , 243 }, |
| 35126 | { "HSTATEEN1H" , 252 }, |
| 35127 | { "HSTATEEN2" , 244 }, |
| 35128 | { "HSTATEEN2H" , 253 }, |
| 35129 | { "HSTATEEN3" , 245 }, |
| 35130 | { "HSTATEEN3H" , 254 }, |
| 35131 | { "HSTATUS" , 232 }, |
| 35132 | { "HTIMEDELTA" , 236 }, |
| 35133 | { "HTIMEDELTAH" , 248 }, |
| 35134 | { "HTINST" , 260 }, |
| 35135 | { "HTVAL" , 255 }, |
| 35136 | { "HVICTL" , 240 }, |
| 35137 | { "HVIEN" , 239 }, |
| 35138 | { "HVIENH" , 249 }, |
| 35139 | { "HVIP" , 257 }, |
| 35140 | { "HVIPH" , 261 }, |
| 35141 | { "HVIPRIO1" , 258 }, |
| 35142 | { "HVIPRIO1H" , 262 }, |
| 35143 | { "HVIPRIO2" , 259 }, |
| 35144 | { "HVIPRIO2H" , 263 }, |
| 35145 | { "ICOUNT" , 305 }, |
| 35146 | { "INSTRET" , 450 }, |
| 35147 | { "INSTRETH" , 485 }, |
| 35148 | { "ITRIGGER" , 306 }, |
| 35149 | { "JVT" , 9 }, |
| 35150 | { "MARCHID" , 520 }, |
| 35151 | { "MBADADDR" , 132 }, |
| 35152 | { "MCAUSE" , 131 }, |
| 35153 | { "MCONFIGPTR" , 523 }, |
| 35154 | { "MCONTEXT" , 317 }, |
| 35155 | { "MCONTROL" , 307 }, |
| 35156 | { "MCONTROL6" , 308 }, |
| 35157 | { "MCOUNTEREN" , 77 }, |
| 35158 | { "MCOUNTINHIBIT" , 97 }, |
| 35159 | { "MCTRCTL" , 141 }, |
| 35160 | { "MCYCLE" , 354 }, |
| 35161 | { "MCYCLECFG" , 98 }, |
| 35162 | { "MCYCLECFGH" , 266 }, |
| 35163 | { "MCYCLEH" , 385 }, |
| 35164 | { "MEDELEG" , 73 }, |
| 35165 | { "MEDELEGH" , 87 }, |
| 35166 | { "MENVCFG" , 81 }, |
| 35167 | { "MENVCFGH" , 92 }, |
| 35168 | { "MEPC" , 130 }, |
| 35169 | { "MHARTID" , 522 }, |
| 35170 | { "MHPMCOUNTER10" , 363 }, |
| 35171 | { "MHPMCOUNTER10H" , 394 }, |
| 35172 | { "MHPMCOUNTER11" , 364 }, |
| 35173 | { "MHPMCOUNTER11H" , 395 }, |
| 35174 | { "MHPMCOUNTER12" , 365 }, |
| 35175 | { "MHPMCOUNTER12H" , 396 }, |
| 35176 | { "MHPMCOUNTER13" , 366 }, |
| 35177 | { "MHPMCOUNTER13H" , 397 }, |
| 35178 | { "MHPMCOUNTER14" , 367 }, |
| 35179 | { "MHPMCOUNTER14H" , 398 }, |
| 35180 | { "MHPMCOUNTER15" , 368 }, |
| 35181 | { "MHPMCOUNTER15H" , 399 }, |
| 35182 | { "MHPMCOUNTER16" , 369 }, |
| 35183 | { "MHPMCOUNTER16H" , 400 }, |
| 35184 | { "MHPMCOUNTER17" , 370 }, |
| 35185 | { "MHPMCOUNTER17H" , 401 }, |
| 35186 | { "MHPMCOUNTER18" , 371 }, |
| 35187 | { "MHPMCOUNTER18H" , 402 }, |
| 35188 | { "MHPMCOUNTER19" , 372 }, |
| 35189 | { "MHPMCOUNTER19H" , 403 }, |
| 35190 | { "MHPMCOUNTER20" , 373 }, |
| 35191 | { "MHPMCOUNTER20H" , 404 }, |
| 35192 | { "MHPMCOUNTER21" , 374 }, |
| 35193 | { "MHPMCOUNTER21H" , 405 }, |
| 35194 | { "MHPMCOUNTER22" , 375 }, |
| 35195 | { "MHPMCOUNTER22H" , 406 }, |
| 35196 | { "MHPMCOUNTER23" , 376 }, |
| 35197 | { "MHPMCOUNTER23H" , 407 }, |
| 35198 | { "MHPMCOUNTER24" , 377 }, |
| 35199 | { "MHPMCOUNTER24H" , 408 }, |
| 35200 | { "MHPMCOUNTER25" , 378 }, |
| 35201 | { "MHPMCOUNTER25H" , 409 }, |
| 35202 | { "MHPMCOUNTER26" , 379 }, |
| 35203 | { "MHPMCOUNTER26H" , 410 }, |
| 35204 | { "MHPMCOUNTER27" , 380 }, |
| 35205 | { "MHPMCOUNTER27H" , 411 }, |
| 35206 | { "MHPMCOUNTER28" , 381 }, |
| 35207 | { "MHPMCOUNTER28H" , 412 }, |
| 35208 | { "MHPMCOUNTER29" , 382 }, |
| 35209 | { "MHPMCOUNTER29H" , 413 }, |
| 35210 | { "MHPMCOUNTER3" , 356 }, |
| 35211 | { "MHPMCOUNTER30" , 383 }, |
| 35212 | { "MHPMCOUNTER30H" , 414 }, |
| 35213 | { "MHPMCOUNTER31" , 384 }, |
| 35214 | { "MHPMCOUNTER31H" , 415 }, |
| 35215 | { "MHPMCOUNTER3H" , 387 }, |
| 35216 | { "MHPMCOUNTER4" , 357 }, |
| 35217 | { "MHPMCOUNTER4H" , 388 }, |
| 35218 | { "MHPMCOUNTER5" , 358 }, |
| 35219 | { "MHPMCOUNTER5H" , 389 }, |
| 35220 | { "MHPMCOUNTER6" , 359 }, |
| 35221 | { "MHPMCOUNTER6H" , 390 }, |
| 35222 | { "MHPMCOUNTER7" , 360 }, |
| 35223 | { "MHPMCOUNTER7H" , 391 }, |
| 35224 | { "MHPMCOUNTER8" , 361 }, |
| 35225 | { "MHPMCOUNTER8H" , 392 }, |
| 35226 | { "MHPMCOUNTER9" , 362 }, |
| 35227 | { "MHPMCOUNTER9H" , 393 }, |
| 35228 | { "MHPMEVENT10" , 107 }, |
| 35229 | { "MHPMEVENT10H" , 275 }, |
| 35230 | { "MHPMEVENT11" , 108 }, |
| 35231 | { "MHPMEVENT11H" , 276 }, |
| 35232 | { "MHPMEVENT12" , 109 }, |
| 35233 | { "MHPMEVENT12H" , 277 }, |
| 35234 | { "MHPMEVENT13" , 110 }, |
| 35235 | { "MHPMEVENT13H" , 278 }, |
| 35236 | { "MHPMEVENT14" , 111 }, |
| 35237 | { "MHPMEVENT14H" , 279 }, |
| 35238 | { "MHPMEVENT15" , 112 }, |
| 35239 | { "MHPMEVENT15H" , 280 }, |
| 35240 | { "MHPMEVENT16" , 113 }, |
| 35241 | { "MHPMEVENT16H" , 281 }, |
| 35242 | { "MHPMEVENT17" , 114 }, |
| 35243 | { "MHPMEVENT17H" , 282 }, |
| 35244 | { "MHPMEVENT18" , 115 }, |
| 35245 | { "MHPMEVENT18H" , 283 }, |
| 35246 | { "MHPMEVENT19" , 116 }, |
| 35247 | { "MHPMEVENT19H" , 284 }, |
| 35248 | { "MHPMEVENT20" , 117 }, |
| 35249 | { "MHPMEVENT20H" , 285 }, |
| 35250 | { "MHPMEVENT21" , 118 }, |
| 35251 | { "MHPMEVENT21H" , 286 }, |
| 35252 | { "MHPMEVENT22" , 119 }, |
| 35253 | { "MHPMEVENT22H" , 287 }, |
| 35254 | { "MHPMEVENT23" , 120 }, |
| 35255 | { "MHPMEVENT23H" , 288 }, |
| 35256 | { "MHPMEVENT24" , 121 }, |
| 35257 | { "MHPMEVENT24H" , 289 }, |
| 35258 | { "MHPMEVENT25" , 122 }, |
| 35259 | { "MHPMEVENT25H" , 290 }, |
| 35260 | { "MHPMEVENT26" , 123 }, |
| 35261 | { "MHPMEVENT26H" , 291 }, |
| 35262 | { "MHPMEVENT27" , 124 }, |
| 35263 | { "MHPMEVENT27H" , 292 }, |
| 35264 | { "MHPMEVENT28" , 125 }, |
| 35265 | { "MHPMEVENT28H" , 293 }, |
| 35266 | { "MHPMEVENT29" , 126 }, |
| 35267 | { "MHPMEVENT29H" , 294 }, |
| 35268 | { "MHPMEVENT3" , 100 }, |
| 35269 | { "MHPMEVENT30" , 127 }, |
| 35270 | { "MHPMEVENT30H" , 295 }, |
| 35271 | { "MHPMEVENT31" , 128 }, |
| 35272 | { "MHPMEVENT31H" , 296 }, |
| 35273 | { "MHPMEVENT3H" , 268 }, |
| 35274 | { "MHPMEVENT4" , 101 }, |
| 35275 | { "MHPMEVENT4H" , 269 }, |
| 35276 | { "MHPMEVENT5" , 102 }, |
| 35277 | { "MHPMEVENT5H" , 270 }, |
| 35278 | { "MHPMEVENT6" , 103 }, |
| 35279 | { "MHPMEVENT6H" , 271 }, |
| 35280 | { "MHPMEVENT7" , 104 }, |
| 35281 | { "MHPMEVENT7H" , 272 }, |
| 35282 | { "MHPMEVENT8" , 105 }, |
| 35283 | { "MHPMEVENT8H" , 273 }, |
| 35284 | { "MHPMEVENT9" , 106 }, |
| 35285 | { "MHPMEVENT9H" , 274 }, |
| 35286 | { "MIDELEG" , 74 }, |
| 35287 | { "MIDELEGH" , 88 }, |
| 35288 | { "MIE" , 75 }, |
| 35289 | { "MIEH" , 89 }, |
| 35290 | { "MIMPID" , 521 }, |
| 35291 | { "MINSTRET" , 355 }, |
| 35292 | { "MINSTRETCFG" , 99 }, |
| 35293 | { "MINSTRETCFGH" , 267 }, |
| 35294 | { "MINSTRETH" , 386 }, |
| 35295 | { "MIP" , 134 }, |
| 35296 | { "MIPH" , 146 }, |
| 35297 | { "MIREG" , 143 }, |
| 35298 | { "MIREG2" , 144 }, |
| 35299 | { "MIREG3" , 145 }, |
| 35300 | { "MIREG4" , 147 }, |
| 35301 | { "MIREG5" , 148 }, |
| 35302 | { "MIREG6" , 149 }, |
| 35303 | { "MISA" , 72 }, |
| 35304 | { "MISELECT" , 142 }, |
| 35305 | { "MNCAUSE" , 299 }, |
| 35306 | { "MNEPC" , 298 }, |
| 35307 | { "MNSCRATCH" , 297 }, |
| 35308 | { "MNSTATUS" , 300 }, |
| 35309 | { "MSCONTEXT" , 318 }, |
| 35310 | { "MSCRATCH" , 129 }, |
| 35311 | { "MSECCFG" , 301 }, |
| 35312 | { "MSECCFGH" , 302 }, |
| 35313 | { "MSTATEEN0" , 82 }, |
| 35314 | { "MSTATEEN0H" , 93 }, |
| 35315 | { "MSTATEEN1" , 83 }, |
| 35316 | { "MSTATEEN1H" , 94 }, |
| 35317 | { "MSTATEEN2" , 84 }, |
| 35318 | { "MSTATEEN2H" , 95 }, |
| 35319 | { "MSTATEEN3" , 85 }, |
| 35320 | { "MSTATEEN3H" , 96 }, |
| 35321 | { "MSTATUS" , 71 }, |
| 35322 | { "MSTATUSH" , 86 }, |
| 35323 | { "MTINST" , 139 }, |
| 35324 | { "MTOPEI" , 150 }, |
| 35325 | { "MTOPI" , 524 }, |
| 35326 | { "MTVAL" , 133 }, |
| 35327 | { "MTVAL2" , 140 }, |
| 35328 | { "MTVEC" , 76 }, |
| 35329 | { "MVENDORID" , 519 }, |
| 35330 | { "MVIEN" , 79 }, |
| 35331 | { "MVIENH" , 90 }, |
| 35332 | { "MVIP" , 80 }, |
| 35333 | { "MVIPH" , 91 }, |
| 35334 | { "PMPADDR0" , 167 }, |
| 35335 | { "PMPADDR1" , 168 }, |
| 35336 | { "PMPADDR10" , 177 }, |
| 35337 | { "PMPADDR11" , 178 }, |
| 35338 | { "PMPADDR12" , 179 }, |
| 35339 | { "PMPADDR13" , 180 }, |
| 35340 | { "PMPADDR14" , 181 }, |
| 35341 | { "PMPADDR15" , 182 }, |
| 35342 | { "PMPADDR16" , 183 }, |
| 35343 | { "PMPADDR17" , 184 }, |
| 35344 | { "PMPADDR18" , 185 }, |
| 35345 | { "PMPADDR19" , 186 }, |
| 35346 | { "PMPADDR2" , 169 }, |
| 35347 | { "PMPADDR20" , 187 }, |
| 35348 | { "PMPADDR21" , 188 }, |
| 35349 | { "PMPADDR22" , 189 }, |
| 35350 | { "PMPADDR23" , 190 }, |
| 35351 | { "PMPADDR24" , 191 }, |
| 35352 | { "PMPADDR25" , 192 }, |
| 35353 | { "PMPADDR26" , 193 }, |
| 35354 | { "PMPADDR27" , 194 }, |
| 35355 | { "PMPADDR28" , 195 }, |
| 35356 | { "PMPADDR29" , 196 }, |
| 35357 | { "PMPADDR3" , 170 }, |
| 35358 | { "PMPADDR30" , 197 }, |
| 35359 | { "PMPADDR31" , 198 }, |
| 35360 | { "PMPADDR32" , 199 }, |
| 35361 | { "PMPADDR33" , 200 }, |
| 35362 | { "PMPADDR34" , 201 }, |
| 35363 | { "PMPADDR35" , 202 }, |
| 35364 | { "PMPADDR36" , 203 }, |
| 35365 | { "PMPADDR37" , 204 }, |
| 35366 | { "PMPADDR38" , 205 }, |
| 35367 | { "PMPADDR39" , 206 }, |
| 35368 | { "PMPADDR4" , 171 }, |
| 35369 | { "PMPADDR40" , 207 }, |
| 35370 | { "PMPADDR41" , 208 }, |
| 35371 | { "PMPADDR42" , 209 }, |
| 35372 | { "PMPADDR43" , 210 }, |
| 35373 | { "PMPADDR44" , 211 }, |
| 35374 | { "PMPADDR45" , 212 }, |
| 35375 | { "PMPADDR46" , 213 }, |
| 35376 | { "PMPADDR47" , 214 }, |
| 35377 | { "PMPADDR48" , 215 }, |
| 35378 | { "PMPADDR49" , 216 }, |
| 35379 | { "PMPADDR5" , 172 }, |
| 35380 | { "PMPADDR50" , 217 }, |
| 35381 | { "PMPADDR51" , 218 }, |
| 35382 | { "PMPADDR52" , 219 }, |
| 35383 | { "PMPADDR53" , 220 }, |
| 35384 | { "PMPADDR54" , 221 }, |
| 35385 | { "PMPADDR55" , 222 }, |
| 35386 | { "PMPADDR56" , 223 }, |
| 35387 | { "PMPADDR57" , 224 }, |
| 35388 | { "PMPADDR58" , 225 }, |
| 35389 | { "PMPADDR59" , 226 }, |
| 35390 | { "PMPADDR6" , 173 }, |
| 35391 | { "PMPADDR60" , 227 }, |
| 35392 | { "PMPADDR61" , 228 }, |
| 35393 | { "PMPADDR62" , 229 }, |
| 35394 | { "PMPADDR63" , 230 }, |
| 35395 | { "PMPADDR7" , 174 }, |
| 35396 | { "PMPADDR8" , 175 }, |
| 35397 | { "PMPADDR9" , 176 }, |
| 35398 | { "PMPCFG0" , 151 }, |
| 35399 | { "PMPCFG1" , 152 }, |
| 35400 | { "PMPCFG10" , 161 }, |
| 35401 | { "PMPCFG11" , 162 }, |
| 35402 | { "PMPCFG12" , 163 }, |
| 35403 | { "PMPCFG13" , 164 }, |
| 35404 | { "PMPCFG14" , 165 }, |
| 35405 | { "PMPCFG15" , 166 }, |
| 35406 | { "PMPCFG2" , 153 }, |
| 35407 | { "PMPCFG3" , 154 }, |
| 35408 | { "PMPCFG4" , 155 }, |
| 35409 | { "PMPCFG5" , 156 }, |
| 35410 | { "PMPCFG6" , 157 }, |
| 35411 | { "PMPCFG7" , 158 }, |
| 35412 | { "PMPCFG8" , 159 }, |
| 35413 | { "PMPCFG9" , 160 }, |
| 35414 | { "QC.MCAUSE" , 329 }, |
| 35415 | { "QC.MCLICIE0" , 346 }, |
| 35416 | { "QC.MCLICIE1" , 347 }, |
| 35417 | { "QC.MCLICIE2" , 348 }, |
| 35418 | { "QC.MCLICIE3" , 349 }, |
| 35419 | { "QC.MCLICIE4" , 350 }, |
| 35420 | { "QC.MCLICIE5" , 351 }, |
| 35421 | { "QC.MCLICIE6" , 352 }, |
| 35422 | { "QC.MCLICIE7" , 353 }, |
| 35423 | { "QC.MCLICILVL00" , 416 }, |
| 35424 | { "QC.MCLICILVL01" , 417 }, |
| 35425 | { "QC.MCLICILVL02" , 418 }, |
| 35426 | { "QC.MCLICILVL03" , 419 }, |
| 35427 | { "QC.MCLICILVL04" , 420 }, |
| 35428 | { "QC.MCLICILVL05" , 421 }, |
| 35429 | { "QC.MCLICILVL06" , 422 }, |
| 35430 | { "QC.MCLICILVL07" , 423 }, |
| 35431 | { "QC.MCLICILVL08" , 424 }, |
| 35432 | { "QC.MCLICILVL09" , 425 }, |
| 35433 | { "QC.MCLICILVL10" , 426 }, |
| 35434 | { "QC.MCLICILVL11" , 427 }, |
| 35435 | { "QC.MCLICILVL12" , 428 }, |
| 35436 | { "QC.MCLICILVL13" , 429 }, |
| 35437 | { "QC.MCLICILVL14" , 430 }, |
| 35438 | { "QC.MCLICILVL15" , 431 }, |
| 35439 | { "QC.MCLICILVL16" , 432 }, |
| 35440 | { "QC.MCLICILVL17" , 433 }, |
| 35441 | { "QC.MCLICILVL18" , 434 }, |
| 35442 | { "QC.MCLICILVL19" , 435 }, |
| 35443 | { "QC.MCLICILVL20" , 436 }, |
| 35444 | { "QC.MCLICILVL21" , 437 }, |
| 35445 | { "QC.MCLICILVL22" , 438 }, |
| 35446 | { "QC.MCLICILVL23" , 439 }, |
| 35447 | { "QC.MCLICILVL24" , 440 }, |
| 35448 | { "QC.MCLICILVL25" , 441 }, |
| 35449 | { "QC.MCLICILVL26" , 442 }, |
| 35450 | { "QC.MCLICILVL27" , 443 }, |
| 35451 | { "QC.MCLICILVL28" , 444 }, |
| 35452 | { "QC.MCLICILVL29" , 445 }, |
| 35453 | { "QC.MCLICILVL30" , 446 }, |
| 35454 | { "QC.MCLICILVL31" , 447 }, |
| 35455 | { "QC.MCLICIP0" , 338 }, |
| 35456 | { "QC.MCLICIP1" , 339 }, |
| 35457 | { "QC.MCLICIP2" , 340 }, |
| 35458 | { "QC.MCLICIP3" , 341 }, |
| 35459 | { "QC.MCLICIP4" , 342 }, |
| 35460 | { "QC.MCLICIP5" , 343 }, |
| 35461 | { "QC.MCLICIP6" , 344 }, |
| 35462 | { "QC.MCLICIP7" , 345 }, |
| 35463 | { "QC.MMCR" , 324 }, |
| 35464 | { "QC.MNTVEC" , 325 }, |
| 35465 | { "QC.MSTKBOTTOMADDR" , 327 }, |
| 35466 | { "QC.MSTKTOPADDR" , 326 }, |
| 35467 | { "QC.MTHREADPTR" , 328 }, |
| 35468 | { "QC.MWPENDADDR0" , 334 }, |
| 35469 | { "QC.MWPENDADDR1" , 335 }, |
| 35470 | { "QC.MWPENDADDR2" , 336 }, |
| 35471 | { "QC.MWPENDADDR3" , 337 }, |
| 35472 | { "QC.MWPSTARTADDR0" , 330 }, |
| 35473 | { "QC.MWPSTARTADDR1" , 331 }, |
| 35474 | { "QC.MWPSTARTADDR2" , 332 }, |
| 35475 | { "QC.MWPSTARTADDR3" , 333 }, |
| 35476 | { "SATP" , 46 }, |
| 35477 | { "SBADADDR" , 25 }, |
| 35478 | { "SCAUSE" , 24 }, |
| 35479 | { "SCONTEXT" , 231 }, |
| 35480 | { "SCOUNTEREN" , 13 }, |
| 35481 | { "SCOUNTINHIBIT" , 21 }, |
| 35482 | { "SCOUNTOVF" , 515 }, |
| 35483 | { "SCTRCTL" , 33 }, |
| 35484 | { "SCTRDEPTH" , 45 }, |
| 35485 | { "SCTRSTATUS" , 34 }, |
| 35486 | { "SEED" , 8 }, |
| 35487 | { "SENVCFG" , 15 }, |
| 35488 | { "SEPC" , 23 }, |
| 35489 | { "SF.MINTSTATUS" , 136 }, |
| 35490 | { "SF.MNXTI" , 135 }, |
| 35491 | { "SF.MSCRATCHCSW" , 137 }, |
| 35492 | { "SF.MSCRATCHCSWL" , 138 }, |
| 35493 | { "SF.MTVT" , 78 }, |
| 35494 | { "SF.SINTSTATUS" , 29 }, |
| 35495 | { "SF.SNXTI" , 28 }, |
| 35496 | { "SF.SSCRATCHCSW" , 30 }, |
| 35497 | { "SF.SSCRATCHCSWL" , 31 }, |
| 35498 | { "SF.STVT" , 14 }, |
| 35499 | { "SIE" , 11 }, |
| 35500 | { "SIEH" , 20 }, |
| 35501 | { "SIP" , 27 }, |
| 35502 | { "SIPH" , 39 }, |
| 35503 | { "SIREG" , 36 }, |
| 35504 | { "SIREG2" , 37 }, |
| 35505 | { "SIREG3" , 38 }, |
| 35506 | { "SIREG4" , 40 }, |
| 35507 | { "SIREG5" , 41 }, |
| 35508 | { "SIREG6" , 42 }, |
| 35509 | { "SISELECT" , 35 }, |
| 35510 | { "SPTBR" , 47 }, |
| 35511 | { "SRMCFG" , 48 }, |
| 35512 | { "SSCRATCH" , 22 }, |
| 35513 | { "SSP" , 7 }, |
| 35514 | { "SSTATEEN0" , 16 }, |
| 35515 | { "SSTATEEN1" , 17 }, |
| 35516 | { "SSTATEEN2" , 18 }, |
| 35517 | { "SSTATEEN3" , 19 }, |
| 35518 | { "SSTATUS" , 10 }, |
| 35519 | { "STIMECMP" , 32 }, |
| 35520 | { "STIMECMPH" , 44 }, |
| 35521 | { "STOPEI" , 43 }, |
| 35522 | { "STOPI" , 516 }, |
| 35523 | { "STVAL" , 26 }, |
| 35524 | { "STVEC" , 12 }, |
| 35525 | { "TCONTROL" , 316 }, |
| 35526 | { "TDATA1" , 309 }, |
| 35527 | { "TDATA2" , 311 }, |
| 35528 | { "TDATA3" , 312 }, |
| 35529 | { "TEXTRA32" , 313 }, |
| 35530 | { "TEXTRA64" , 314 }, |
| 35531 | { "TIME" , 449 }, |
| 35532 | { "TIMEH" , 484 }, |
| 35533 | { "TINFO" , 315 }, |
| 35534 | { "TMEXTTRIGGER" , 310 }, |
| 35535 | { "TSELECT" , 303 }, |
| 35536 | { "VCSR" , 6 }, |
| 35537 | { "VL" , 480 }, |
| 35538 | { "VLENB" , 482 }, |
| 35539 | { "VSATP" , 70 }, |
| 35540 | { "VSCAUSE" , 55 }, |
| 35541 | { "VSCTRCTL" , 59 }, |
| 35542 | { "VSEPC" , 54 }, |
| 35543 | { "VSIE" , 50 }, |
| 35544 | { "VSIEH" , 52 }, |
| 35545 | { "VSIP" , 57 }, |
| 35546 | { "VSIPH" , 64 }, |
| 35547 | { "VSIREG" , 61 }, |
| 35548 | { "VSIREG2" , 62 }, |
| 35549 | { "VSIREG3" , 63 }, |
| 35550 | { "VSIREG4" , 65 }, |
| 35551 | { "VSIREG5" , 66 }, |
| 35552 | { "VSIREG6" , 67 }, |
| 35553 | { "VSISELECT" , 60 }, |
| 35554 | { "VSSCRATCH" , 53 }, |
| 35555 | { "VSSTATUS" , 49 }, |
| 35556 | { "VSTART" , 3 }, |
| 35557 | { "VSTIMECMP" , 58 }, |
| 35558 | { "VSTIMECMPH" , 69 }, |
| 35559 | { "VSTOPEI" , 68 }, |
| 35560 | { "VSTOPI" , 518 }, |
| 35561 | { "VSTVAL" , 56 }, |
| 35562 | { "VSTVEC" , 51 }, |
| 35563 | { "VTYPE" , 481 }, |
| 35564 | { "VXRM" , 5 }, |
| 35565 | { "VXSAT" , 4 }, |
| 35566 | }; |
| 35567 | |
| 35568 | struct KeyType { |
| 35569 | std::string Name; |
| 35570 | }; |
| 35571 | KeyType Key = {Name.upper()}; |
| 35572 | struct Comp { |
| 35573 | bool operator()(const IndexType &LHS, const KeyType &RHS) const { |
| 35574 | int CmpName = StringRef(LHS.Name).compare(RHS.Name); |
| 35575 | if (CmpName < 0) return true; |
| 35576 | if (CmpName > 0) return false; |
| 35577 | return false; |
| 35578 | } |
| 35579 | }; |
| 35580 | auto Table = ArrayRef(Index); |
| 35581 | auto Idx = std::lower_bound(Table.begin(), Table.end(), Key, Comp()); |
| 35582 | if (Idx == Table.end() || |
| 35583 | Key.Name != Idx->Name) |
| 35584 | return nullptr; |
| 35585 | |
| 35586 | return &SysRegsList[Idx->_index]; |
| 35587 | } |
| 35588 | #endif |
| 35589 | |
| 35590 | #undef GET_RISCVBaseVXMemOpTable_DECL |
| 35591 | #undef GET_RISCVBaseVXMemOpTable_IMPL |
| 35592 | #undef GET_RISCVMaskedPseudosTable_DECL |
| 35593 | #undef GET_RISCVMaskedPseudosTable_IMPL |
| 35594 | #undef GET_RISCVOpcodesList_DECL |
| 35595 | #undef GET_RISCVOpcodesList_IMPL |
| 35596 | #undef GET_RISCVTuneInfoTable_DECL |
| 35597 | #undef GET_RISCVTuneInfoTable_IMPL |
| 35598 | #undef GET_RISCVVIntrinsicsTable_DECL |
| 35599 | #undef GET_RISCVVIntrinsicsTable_IMPL |
| 35600 | #undef GET_RISCVVInversePseudosTable_DECL |
| 35601 | #undef GET_RISCVVInversePseudosTable_IMPL |
| 35602 | #undef GET_RISCVVLETable_DECL |
| 35603 | #undef GET_RISCVVLETable_IMPL |
| 35604 | #undef GET_RISCVVLSEGTable_DECL |
| 35605 | #undef GET_RISCVVLSEGTable_IMPL |
| 35606 | #undef GET_RISCVVLXSEGTable_DECL |
| 35607 | #undef GET_RISCVVLXSEGTable_IMPL |
| 35608 | #undef GET_RISCVVLXTable_DECL |
| 35609 | #undef GET_RISCVVLXTable_IMPL |
| 35610 | #undef GET_RISCVVPseudosTable_DECL |
| 35611 | #undef GET_RISCVVPseudosTable_IMPL |
| 35612 | #undef GET_RISCVVSETable_DECL |
| 35613 | #undef GET_RISCVVSETable_IMPL |
| 35614 | #undef GET_RISCVVSSEGTable_DECL |
| 35615 | #undef GET_RISCVVSSEGTable_IMPL |
| 35616 | #undef GET_RISCVVSXSEGTable_DECL |
| 35617 | #undef GET_RISCVVSXSEGTable_IMPL |
| 35618 | #undef GET_RISCVVSXTable_DECL |
| 35619 | #undef GET_RISCVVSXTable_IMPL |
| 35620 | #undef GET_SysRegEncodings_DECL |
| 35621 | #undef GET_SysRegsList_DECL |
| 35622 | #undef GET_SysRegsList_IMPL |
| 35623 | |